blob: 231e7d5caf6c18459737b4c92d5d2955c7654413 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01002 * Driver for Motorola/Freescale IMX serial ports
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01004 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01006 * Author: Sascha Hauer <sascha@saschahauer.de>
7 * Copyright (C) 2004 Pengutronix
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
21#define SUPPORT_SYSRQ
22#endif
23
24#include <linux/module.h>
25#include <linux/ioport.h>
26#include <linux/init.h>
27#include <linux/console.h>
28#include <linux/sysrq.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010029#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/tty.h>
31#include <linux/tty_flip.h>
32#include <linux/serial_core.h>
33#include <linux/serial.h>
Sascha Hauer38a41fd2008-07-05 10:02:46 +020034#include <linux/clk.h>
Fabian Godehardtb6e49132009-06-11 14:53:18 +010035#include <linux/delay.h>
Oskar Schirmer534fca02009-06-11 14:52:23 +010036#include <linux/rational.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Shawn Guo22698aa2011-06-25 02:04:34 +080038#include <linux/of.h>
39#include <linux/of_device.h>
Sachin Kamate32a9f82013-01-07 10:25:03 +053040#include <linux/io.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020044#include <linux/platform_data/serial-imx.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080045#include <linux/platform_data/dma-imx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Uwe Kleine-König58362d52015-12-13 11:30:03 +010047#include "serial_mctrl_gpio.h"
48
Sascha Hauerff4bfb22007-04-26 08:26:13 +010049/* Register definitions */
50#define URXD0 0x0 /* Receiver Register */
51#define URTX0 0x40 /* Transmitter Register */
52#define UCR1 0x80 /* Control Register 1 */
53#define UCR2 0x84 /* Control Register 2 */
54#define UCR3 0x88 /* Control Register 3 */
55#define UCR4 0x8c /* Control Register 4 */
56#define UFCR 0x90 /* FIFO Control Register */
57#define USR1 0x94 /* Status Register 1 */
58#define USR2 0x98 /* Status Register 2 */
59#define UESC 0x9c /* Escape Character Register */
60#define UTIM 0xa0 /* Escape Timer Register */
61#define UBIR 0xa4 /* BRM Incremental Register */
62#define UBMR 0xa8 /* BRM Modulator Register */
63#define UBRC 0xac /* Baud Rate Count Register */
Shawn Guofe6b5402011-06-25 02:04:33 +080064#define IMX21_ONEMS 0xb0 /* One Millisecond register */
65#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
66#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
Sascha Hauerff4bfb22007-04-26 08:26:13 +010067
68/* UART Control Register Bit Fields.*/
Jiada Wang55d86932014-12-09 18:11:22 +090069#define URXD_DUMMY_READ (1<<16)
Sachin Kamat82313e62013-01-07 10:25:02 +053070#define URXD_CHARRDY (1<<15)
71#define URXD_ERR (1<<14)
72#define URXD_OVRRUN (1<<13)
73#define URXD_FRMERR (1<<12)
74#define URXD_BRK (1<<11)
75#define URXD_PRERR (1<<10)
Dirk Behme26c47412014-09-03 12:33:53 +010076#define URXD_RX_DATA (0xFF<<0)
Sachin Kamat82313e62013-01-07 10:25:02 +053077#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
78#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
79#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
80#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080081#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
Sachin Kamat82313e62013-01-07 10:25:02 +053082#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
83#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
84#define UCR1_IREN (1<<7) /* Infrared interface enable */
85#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
86#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
87#define UCR1_SNDBRK (1<<4) /* Send break */
88#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
89#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080090#define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053091#define UCR1_DOZE (1<<1) /* Doze */
92#define UCR1_UARTEN (1<<0) /* UART enabled */
93#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
94#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
95#define UCR2_CTSC (1<<13) /* CTS pin control */
96#define UCR2_CTS (1<<12) /* Clear to send */
97#define UCR2_ESCEN (1<<11) /* Escape enable */
98#define UCR2_PREN (1<<8) /* Parity enable */
99#define UCR2_PROE (1<<7) /* Parity odd/even */
100#define UCR2_STPB (1<<6) /* Stop */
101#define UCR2_WS (1<<5) /* Word size */
102#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
103#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
104#define UCR2_TXEN (1<<2) /* Transmitter enabled */
105#define UCR2_RXEN (1<<1) /* Receiver enabled */
106#define UCR2_SRST (1<<0) /* SW reset */
107#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
108#define UCR3_PARERREN (1<<12) /* Parity enable */
109#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
110#define UCR3_DSR (1<<10) /* Data set ready */
111#define UCR3_DCD (1<<9) /* Data carrier detect */
112#define UCR3_RI (1<<8) /* Ring indicator */
Fabio Estevamb38cb7d2014-05-14 15:55:03 -0300113#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
Sachin Kamat82313e62013-01-07 10:25:02 +0530114#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
115#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
116#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
117#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
118#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
119#define UCR3_BPEN (1<<0) /* Preset registers enable */
120#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
121#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
122#define UCR4_INVR (1<<9) /* Inverted infrared reception */
123#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
124#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
125#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800126#define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
Sachin Kamat82313e62013-01-07 10:25:02 +0530127#define UCR4_IRSC (1<<5) /* IR special case */
128#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
129#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
130#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
131#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
132#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
133#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
134#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
135#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
136#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
137#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
138#define USR1_RTSS (1<<14) /* RTS pin status */
139#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
140#define USR1_RTSD (1<<12) /* RTS delta */
141#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
142#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
143#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
Lucas Stach86a04ba2015-09-04 17:52:38 +0200144#define USR1_AGTIM (1<<8) /* Ageing timer interrupt flag */
Sachin Kamat82313e62013-01-07 10:25:02 +0530145#define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
146#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
147#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
148#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
149#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
150#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
151#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
152#define USR2_IDLE (1<<12) /* Idle condition */
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200153#define USR2_RIDELT (1<<10) /* Ring Interrupt Delta */
154#define USR2_RIIN (1<<9) /* Ring Indicator Input */
Sachin Kamat82313e62013-01-07 10:25:02 +0530155#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
156#define USR2_WAKE (1<<7) /* Wake */
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200157#define USR2_DCDIN (1<<5) /* Data Carrier Detect Input */
Sachin Kamat82313e62013-01-07 10:25:02 +0530158#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
159#define USR2_TXDC (1<<3) /* Transmitter complete */
160#define USR2_BRCD (1<<2) /* Break condition */
161#define USR2_ORE (1<<1) /* Overrun error */
162#define USR2_RDR (1<<0) /* Recv data ready */
163#define UTS_FRCPERR (1<<13) /* Force parity error */
164#define UTS_LOOP (1<<12) /* Loop tx and rx */
165#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
166#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
167#define UTS_TXFULL (1<<4) /* TxFIFO full */
168#define UTS_RXFULL (1<<3) /* RxFIFO full */
169#define UTS_SOFTRST (1<<0) /* Software reset */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100170
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171/* We've been assigned a range on the "Low-density serial ports" major */
Sachin Kamat82313e62013-01-07 10:25:02 +0530172#define SERIAL_IMX_MAJOR 207
173#define MINOR_START 16
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200174#define DEV_NAME "ttymxc"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 * This determines how often we check the modem status signals
178 * for any change. They generally aren't connected to an IRQ
179 * so we have to poll them. We also check immediately before
180 * filling the TX fifo incase CTS has been dropped.
181 */
182#define MCTRL_TIMEOUT (250*HZ/1000)
183
184#define DRIVER_NAME "IMX-uart"
185
Sascha Hauerdbff4e92008-07-05 10:02:45 +0200186#define UART_NR 8
187
Uwe Kleine-Königf95661b2015-02-24 11:17:09 +0100188/* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
Shawn Guofe6b5402011-06-25 02:04:33 +0800189enum imx_uart_type {
190 IMX1_UART,
191 IMX21_UART,
Huang Shijiea496e622013-07-08 17:14:17 +0800192 IMX6Q_UART,
Shawn Guofe6b5402011-06-25 02:04:33 +0800193};
194
195/* device type dependent stuff */
196struct imx_uart_data {
197 unsigned uts_reg;
198 enum imx_uart_type devtype;
199};
200
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201struct imx_port {
202 struct uart_port port;
203 struct timer_list timer;
204 unsigned int old_status;
Daniel Glöckner26bbb3f2009-06-11 14:36:29 +0100205 unsigned int have_rtscts:1;
Huang Shijie20ff2fe2013-05-30 14:07:12 +0800206 unsigned int dte_mode:1;
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100207 unsigned int irda_inv_rx:1;
208 unsigned int irda_inv_tx:1;
209 unsigned short trcv_delay; /* transceiver delay */
Sascha Hauer3a9465f2012-03-07 09:31:43 +0100210 struct clk *clk_ipg;
211 struct clk *clk_per;
Uwe Kleine-König7d0b0662012-05-21 21:57:39 +0200212 const struct imx_uart_data *devdata;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800213
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100214 struct mctrl_gpios *gpios;
215
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800216 /* DMA fields */
217 unsigned int dma_is_inited:1;
218 unsigned int dma_is_enabled:1;
219 unsigned int dma_is_rxing:1;
220 unsigned int dma_is_txing:1;
221 struct dma_chan *dma_chan_rx, *dma_chan_tx;
222 struct scatterlist rx_sgl, tx_sgl[2];
223 void *rx_buf;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800224 unsigned int tx_bytes;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800225 unsigned int dma_tx_nents;
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700226 wait_queue_head_t dma_wait;
Shenwei Wang90bb6bd2015-07-30 10:32:36 -0500227 unsigned int saved_reg[10];
Eduardo Valentinc868cbb2015-08-11 10:21:23 -0700228 bool context_saved;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229};
230
Dirk Behme0ad5a812011-12-22 09:57:52 +0100231struct imx_port_ucrs {
232 unsigned int ucr1;
233 unsigned int ucr2;
234 unsigned int ucr3;
235};
236
Shawn Guofe6b5402011-06-25 02:04:33 +0800237static struct imx_uart_data imx_uart_devdata[] = {
238 [IMX1_UART] = {
239 .uts_reg = IMX1_UTS,
240 .devtype = IMX1_UART,
241 },
242 [IMX21_UART] = {
243 .uts_reg = IMX21_UTS,
244 .devtype = IMX21_UART,
245 },
Huang Shijiea496e622013-07-08 17:14:17 +0800246 [IMX6Q_UART] = {
247 .uts_reg = IMX21_UTS,
248 .devtype = IMX6Q_UART,
249 },
Shawn Guofe6b5402011-06-25 02:04:33 +0800250};
251
Krzysztof Kozlowski31ada042015-05-02 00:40:02 +0900252static const struct platform_device_id imx_uart_devtype[] = {
Shawn Guofe6b5402011-06-25 02:04:33 +0800253 {
254 .name = "imx1-uart",
255 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
256 }, {
257 .name = "imx21-uart",
258 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
259 }, {
Huang Shijiea496e622013-07-08 17:14:17 +0800260 .name = "imx6q-uart",
261 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
262 }, {
Shawn Guofe6b5402011-06-25 02:04:33 +0800263 /* sentinel */
264 }
265};
266MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
267
Sanjeev Sharmaad3d4fd2015-02-03 16:16:06 +0530268static const struct of_device_id imx_uart_dt_ids[] = {
Huang Shijiea496e622013-07-08 17:14:17 +0800269 { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
Shawn Guo22698aa2011-06-25 02:04:34 +0800270 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
271 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
272 { /* sentinel */ }
273};
274MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
275
Shawn Guofe6b5402011-06-25 02:04:33 +0800276static inline unsigned uts_reg(struct imx_port *sport)
277{
278 return sport->devdata->uts_reg;
279}
280
281static inline int is_imx1_uart(struct imx_port *sport)
282{
283 return sport->devdata->devtype == IMX1_UART;
284}
285
286static inline int is_imx21_uart(struct imx_port *sport)
287{
288 return sport->devdata->devtype == IMX21_UART;
289}
290
Huang Shijiea496e622013-07-08 17:14:17 +0800291static inline int is_imx6q_uart(struct imx_port *sport)
292{
293 return sport->devdata->devtype == IMX6Q_UART;
294}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295/*
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200296 * Save and restore functions for UCR1, UCR2 and UCR3 registers
297 */
Fabio Estevam93d94b32014-11-12 15:55:07 -0200298#if defined(CONFIG_SERIAL_IMX_CONSOLE)
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200299static void imx_port_ucrs_save(struct uart_port *port,
300 struct imx_port_ucrs *ucr)
301{
302 /* save control registers */
303 ucr->ucr1 = readl(port->membase + UCR1);
304 ucr->ucr2 = readl(port->membase + UCR2);
305 ucr->ucr3 = readl(port->membase + UCR3);
306}
307
308static void imx_port_ucrs_restore(struct uart_port *port,
309 struct imx_port_ucrs *ucr)
310{
311 /* restore control registers */
312 writel(ucr->ucr1, port->membase + UCR1);
313 writel(ucr->ucr2, port->membase + UCR2);
314 writel(ucr->ucr3, port->membase + UCR3);
315}
Fabio Estevame8bfa762013-06-05 00:58:46 -0300316#endif
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200317
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100318static void imx_port_rts_active(struct imx_port *sport, unsigned long *ucr2)
319{
320 *ucr2 &= ~UCR2_CTSC;
321 *ucr2 |= UCR2_CTS;
322
323 mctrl_gpio_set(sport->gpios, sport->port.mctrl | TIOCM_RTS);
324}
325
326static void imx_port_rts_inactive(struct imx_port *sport, unsigned long *ucr2)
327{
328 *ucr2 &= ~(UCR2_CTSC | UCR2_CTS);
329
330 mctrl_gpio_set(sport->gpios, sport->port.mctrl & ~TIOCM_RTS);
331}
332
333static void imx_port_rts_auto(struct imx_port *sport, unsigned long *ucr2)
334{
335 *ucr2 |= UCR2_CTSC;
336}
337
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200338/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 * interrupts disabled on entry
340 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100341static void imx_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342{
343 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100344 unsigned long temp;
345
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700346 /*
347 * We are maybe in the SMP context, so if the DMA TX thread is running
348 * on other cpu, we have to wait for it to finish.
349 */
350 if (sport->dma_is_enabled && sport->dma_is_txing)
351 return;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800352
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100353 temp = readl(port->membase + UCR1);
354 writel(temp & ~UCR1_TXMPTYEN, port->membase + UCR1);
355
356 /* in rs485 mode disable transmitter if shifter is empty */
357 if (port->rs485.flags & SER_RS485_ENABLED &&
358 readl(port->membase + USR2) & USR2_TXDC) {
359 temp = readl(port->membase + UCR2);
360 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100361 imx_port_rts_inactive(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100362 else
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100363 imx_port_rts_active(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100364 writel(temp, port->membase + UCR2);
365
366 temp = readl(port->membase + UCR4);
367 temp &= ~UCR4_TCEN;
368 writel(temp, port->membase + UCR4);
369 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370}
371
372/*
373 * interrupts disabled on entry
374 */
375static void imx_stop_rx(struct uart_port *port)
376{
377 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100378 unsigned long temp;
379
Huang Shijie45564a62014-09-19 15:33:12 +0800380 if (sport->dma_is_enabled && sport->dma_is_rxing) {
381 if (sport->port.suspended) {
382 dmaengine_terminate_all(sport->dma_chan_rx);
383 sport->dma_is_rxing = 0;
384 } else {
385 return;
386 }
387 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800388
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100389 temp = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +0530390 writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
Huang Shijie85878392014-05-23 12:32:54 +0800391
392 /* disable the `Receiver Ready Interrrupt` */
393 temp = readl(sport->port.membase + UCR1);
394 writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395}
396
397/*
398 * Set the modem control timer to fire immediately.
399 */
400static void imx_enable_ms(struct uart_port *port)
401{
402 struct imx_port *sport = (struct imx_port *)port;
403
404 mod_timer(&sport->timer, jiffies);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100405
406 mctrl_gpio_enable_ms(sport->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407}
408
Jiada Wang91a1a902014-12-09 18:11:36 +0900409static void imx_dma_tx(struct imx_port *sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410static inline void imx_transmit_buffer(struct imx_port *sport)
411{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700412 struct circ_buf *xmit = &sport->port.state->xmit;
Jiada Wang91a1a902014-12-09 18:11:36 +0900413 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400415 if (sport->port.x_char) {
416 /* Send next char */
417 writel(sport->port.x_char, sport->port.membase + URTX0);
Jiada Wang7e2fb5a2014-12-09 18:11:35 +0900418 sport->port.icount.tx++;
419 sport->port.x_char = 0;
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400420 return;
421 }
422
423 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
424 imx_stop_tx(&sport->port);
425 return;
426 }
427
Jiada Wang91a1a902014-12-09 18:11:36 +0900428 if (sport->dma_is_enabled) {
429 /*
430 * We've just sent a X-char Ensure the TX DMA is enabled
431 * and the TX IRQ is disabled.
432 **/
433 temp = readl(sport->port.membase + UCR1);
434 temp &= ~UCR1_TXMPTYEN;
435 if (sport->dma_is_txing) {
436 temp |= UCR1_TDMAEN;
437 writel(temp, sport->port.membase + UCR1);
438 } else {
439 writel(temp, sport->port.membase + UCR1);
440 imx_dma_tx(sport);
441 }
442 }
443
Volker Ernst4e4e6602010-10-13 11:03:57 +0200444 while (!uart_circ_empty(xmit) &&
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400445 !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 /* send xmit->buf[xmit->tail]
447 * out the port here */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100448 writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100449 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 sport->port.icount.tx++;
Sascha Hauer8c0b2542007-02-05 16:10:16 -0800451 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
Fabian Godehardt977757312009-06-11 14:37:19 +0100453 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
454 uart_write_wakeup(&sport->port);
455
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100457 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458}
459
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800460static void dma_tx_callback(void *data)
461{
462 struct imx_port *sport = data;
463 struct scatterlist *sgl = &sport->tx_sgl[0];
464 struct circ_buf *xmit = &sport->port.state->xmit;
465 unsigned long flags;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900466 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800467
Dirk Behme42f752b2014-12-09 18:11:28 +0900468 spin_lock_irqsave(&sport->port.lock, flags);
469
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800470 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
471
Dirk Behmea2c718c2014-12-09 18:11:31 +0900472 temp = readl(sport->port.membase + UCR1);
473 temp &= ~UCR1_TDMAEN;
474 writel(temp, sport->port.membase + UCR1);
475
Dirk Behme42f752b2014-12-09 18:11:28 +0900476 /* update the stat */
477 xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
478 sport->port.icount.tx += sport->tx_bytes;
479
480 dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
481
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800482 sport->dma_is_txing = 0;
483
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800484 spin_unlock_irqrestore(&sport->port.lock, flags);
485
Jiada Wangd64b8602014-12-09 18:11:29 +0900486 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
487 uart_write_wakeup(&sport->port);
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700488
489 if (waitqueue_active(&sport->dma_wait)) {
490 wake_up(&sport->dma_wait);
491 dev_dbg(sport->port.dev, "exit in %s.\n", __func__);
492 return;
493 }
Jiada Wang0bbc9b82014-12-09 18:11:30 +0900494
495 spin_lock_irqsave(&sport->port.lock, flags);
496 if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
497 imx_dma_tx(sport);
498 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800499}
500
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800501static void imx_dma_tx(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800502{
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800503 struct circ_buf *xmit = &sport->port.state->xmit;
504 struct scatterlist *sgl = sport->tx_sgl;
505 struct dma_async_tx_descriptor *desc;
506 struct dma_chan *chan = sport->dma_chan_tx;
507 struct device *dev = sport->port.dev;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900508 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800509 int ret;
510
Dirk Behme42f752b2014-12-09 18:11:28 +0900511 if (sport->dma_is_txing)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800512 return;
513
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800514 sport->tx_bytes = uart_circ_chars_pending(xmit);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800515
Dirk Behme7942f852014-12-09 18:11:25 +0900516 if (xmit->tail < xmit->head) {
517 sport->dma_tx_nents = 1;
518 sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
519 } else {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800520 sport->dma_tx_nents = 2;
521 sg_init_table(sgl, 2);
522 sg_set_buf(sgl, xmit->buf + xmit->tail,
523 UART_XMIT_SIZE - xmit->tail);
524 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800525 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800526
527 ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
528 if (ret == 0) {
529 dev_err(dev, "DMA mapping error for TX.\n");
530 return;
531 }
532 desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
533 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
534 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +0900535 dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
536 DMA_TO_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800537 dev_err(dev, "We cannot prepare for the TX slave dma!\n");
538 return;
539 }
540 desc->callback = dma_tx_callback;
541 desc->callback_param = sport;
542
543 dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
544 uart_circ_chars_pending(xmit));
Dirk Behmea2c718c2014-12-09 18:11:31 +0900545
546 temp = readl(sport->port.membase + UCR1);
547 temp |= UCR1_TDMAEN;
548 writel(temp, sport->port.membase + UCR1);
549
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800550 /* fire it */
551 sport->dma_is_txing = 1;
552 dmaengine_submit(desc);
553 dma_async_issue_pending(chan);
554 return;
555}
556
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557/*
558 * interrupts disabled on entry
559 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100560static void imx_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561{
562 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100563 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100565 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100566 temp = readl(port->membase + UCR2);
567 if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100568 imx_port_rts_inactive(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100569 else
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100570 imx_port_rts_active(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100571 writel(temp, port->membase + UCR2);
572
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100573 /* enable transmitter and shifter empty irq */
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100574 temp = readl(port->membase + UCR4);
575 temp |= UCR4_TCEN;
576 writel(temp, port->membase + UCR4);
577 }
578
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800579 if (!sport->dma_is_enabled) {
580 temp = readl(sport->port.membase + UCR1);
581 writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
582 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800584 if (sport->dma_is_enabled) {
Jiada Wang91a1a902014-12-09 18:11:36 +0900585 if (sport->port.x_char) {
586 /* We have X-char to send, so enable TX IRQ and
587 * disable TX DMA to let TX interrupt to send X-char */
588 temp = readl(sport->port.membase + UCR1);
589 temp &= ~UCR1_TDMAEN;
590 temp |= UCR1_TXMPTYEN;
591 writel(temp, sport->port.membase + UCR1);
592 return;
593 }
594
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400595 if (!uart_circ_empty(&port->state->xmit) &&
596 !uart_tx_stopped(port))
597 imx_dma_tx(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800598 return;
599 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600}
601
David Howells7d12e782006-10-05 14:55:46 +0100602static irqreturn_t imx_rtsint(int irq, void *dev_id)
Sascha Hauerceca6292005-10-12 19:58:08 +0100603{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800604 struct imx_port *sport = dev_id;
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200605 unsigned int val;
Sascha Hauerceca6292005-10-12 19:58:08 +0100606 unsigned long flags;
607
608 spin_lock_irqsave(&sport->port.lock, flags);
609
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100610 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200611 val = readl(sport->port.membase + USR1) & USR1_RTSS;
Sascha Hauerceca6292005-10-12 19:58:08 +0100612 uart_handle_cts_change(&sport->port, !!val);
Alan Coxbdc04e32009-09-19 13:13:31 -0700613 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Sascha Hauerceca6292005-10-12 19:58:08 +0100614
615 spin_unlock_irqrestore(&sport->port.lock, flags);
616 return IRQ_HANDLED;
617}
618
David Howells7d12e782006-10-05 14:55:46 +0100619static irqreturn_t imx_txint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800621 struct imx_port *sport = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 unsigned long flags;
623
Sachin Kamat82313e62013-01-07 10:25:02 +0530624 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 imx_transmit_buffer(sport);
Sachin Kamat82313e62013-01-07 10:25:02 +0530626 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 return IRQ_HANDLED;
628}
629
David Howells7d12e782006-10-05 14:55:46 +0100630static irqreturn_t imx_rxint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631{
632 struct imx_port *sport = dev_id;
Sachin Kamat82313e62013-01-07 10:25:02 +0530633 unsigned int rx, flg, ignored = 0;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100634 struct tty_port *port = &sport->port.state->port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100635 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636
Sachin Kamat82313e62013-01-07 10:25:02 +0530637 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100639 while (readl(sport->port.membase + USR2) & USR2_RDR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 flg = TTY_NORMAL;
641 sport->port.icount.rx++;
642
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100643 rx = readl(sport->port.membase + URXD0);
644
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100645 temp = readl(sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100646 if (temp & USR2_BRCD) {
Andy Green94d32f92010-02-01 13:28:54 +0100647 writel(USR2_BRCD, sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100648 if (uart_handle_break(&sport->port))
649 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 }
651
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100652 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
Sascha Hauer864eeed2008-04-17 08:39:22 +0100653 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
Hui Wang019dc9e2011-08-24 17:41:47 +0800655 if (unlikely(rx & URXD_ERR)) {
656 if (rx & URXD_BRK)
657 sport->port.icount.brk++;
658 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100659 sport->port.icount.parity++;
660 else if (rx & URXD_FRMERR)
661 sport->port.icount.frame++;
662 if (rx & URXD_OVRRUN)
663 sport->port.icount.overrun++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664
Sascha Hauer864eeed2008-04-17 08:39:22 +0100665 if (rx & sport->port.ignore_status_mask) {
666 if (++ignored > 100)
667 goto out;
668 continue;
669 }
670
Eric Nelson8d267fd2014-12-18 12:37:13 -0700671 rx &= (sport->port.read_status_mask | 0xFF);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100672
Hui Wang019dc9e2011-08-24 17:41:47 +0800673 if (rx & URXD_BRK)
674 flg = TTY_BREAK;
675 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100676 flg = TTY_PARITY;
677 else if (rx & URXD_FRMERR)
678 flg = TTY_FRAME;
679 if (rx & URXD_OVRRUN)
680 flg = TTY_OVERRUN;
681
682#ifdef SUPPORT_SYSRQ
683 sport->port.sysrq = 0;
684#endif
685 }
686
Jiada Wang55d86932014-12-09 18:11:22 +0900687 if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
688 goto out;
689
Manfred Schlaegl9b289932015-06-20 19:25:35 +0200690 if (tty_insert_flip_char(port, rx, flg) == 0)
691 sport->port.icount.buf_overrun++;
Sascha Hauer864eeed2008-04-17 08:39:22 +0100692 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693
694out:
Sachin Kamat82313e62013-01-07 10:25:02 +0530695 spin_unlock_irqrestore(&sport->port.lock, flags);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100696 tty_flip_buffer_push(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698}
699
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800700static int start_rx_dma(struct imx_port *sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800701/*
702 * If the RXFIFO is filled with some data, and then we
703 * arise a DMA operation to receive them.
704 */
705static void imx_dma_rxint(struct imx_port *sport)
706{
707 unsigned long temp;
Jiada Wang73631812014-12-09 18:11:23 +0900708 unsigned long flags;
709
710 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800711
712 temp = readl(sport->port.membase + USR2);
713 if ((temp & USR2_RDR) && !sport->dma_is_rxing) {
714 sport->dma_is_rxing = 1;
715
Lucas Stach86a04ba2015-09-04 17:52:38 +0200716 /* disable the receiver ready and aging timer interrupts */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800717 temp = readl(sport->port.membase + UCR1);
718 temp &= ~(UCR1_RRDYEN);
719 writel(temp, sport->port.membase + UCR1);
720
Lucas Stach86a04ba2015-09-04 17:52:38 +0200721 temp = readl(sport->port.membase + UCR2);
722 temp &= ~(UCR2_ATEN);
723 writel(temp, sport->port.membase + UCR2);
724
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800725 /* tell the DMA to receive the data. */
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800726 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800727 }
Jiada Wang73631812014-12-09 18:11:23 +0900728
729 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800730}
731
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200732static irqreturn_t imx_int(int irq, void *dev_id)
733{
734 struct imx_port *sport = dev_id;
735 unsigned int sts;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200736 unsigned int sts2;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200737
738 sts = readl(sport->port.membase + USR1);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100739 sts2 = readl(sport->port.membase + USR2);
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200740
Lucas Stach86a04ba2015-09-04 17:52:38 +0200741 if (sts & (USR1_RRDY | USR1_AGTIM)) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800742 if (sport->dma_is_enabled)
743 imx_dma_rxint(sport);
744 else
745 imx_rxint(irq, dev_id);
746 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200747
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100748 if ((sts & USR1_TRDY &&
749 readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN) ||
750 (sts2 & USR2_TXDC &&
751 readl(sport->port.membase + UCR4) & UCR4_TCEN))
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200752 imx_txint(irq, dev_id);
753
Marc Kleine-Budde9fbe6042008-07-28 21:26:01 +0200754 if (sts & USR1_RTSD)
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200755 imx_rtsint(irq, dev_id);
756
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200757 if (sts & USR1_AWAKE)
758 writel(USR1_AWAKE, sport->port.membase + USR1);
759
Alexander Steinf1f836e2013-05-14 17:06:07 +0200760 if (sts2 & USR2_ORE) {
Alexander Steinf1f836e2013-05-14 17:06:07 +0200761 sport->port.icount.overrun++;
Uwe Kleine-König91555ce2015-02-24 11:17:05 +0100762 writel(USR2_ORE, sport->port.membase + USR2);
Alexander Steinf1f836e2013-05-14 17:06:07 +0200763 }
764
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200765 return IRQ_HANDLED;
766}
767
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768/*
769 * Return TIOCSER_TEMT when transmitter is not busy.
770 */
771static unsigned int imx_tx_empty(struct uart_port *port)
772{
773 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie1ce43e52013-10-11 18:30:59 +0800774 unsigned int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775
Huang Shijie1ce43e52013-10-11 18:30:59 +0800776 ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
777
778 /* If the TX DMA is working, return 0. */
779 if (sport->dma_is_enabled && sport->dma_is_txing)
780 ret = 0;
781
782 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783}
784
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100785/*
786 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
787 */
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100788static unsigned int imx_get_hwmctrl(struct imx_port *sport)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789{
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200790 unsigned int tmp = TIOCM_DSR;
791 unsigned usr1 = readl(sport->port.membase + USR1);
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100792
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200793 if (usr1 & USR1_RTSS)
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100794 tmp |= TIOCM_CTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100795
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200796 /* in DCE mode DCDIN is always 0 */
797 if (!(usr1 & USR2_DCDIN))
798 tmp |= TIOCM_CAR;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100799
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200800 /* in DCE mode RIIN is always 0 */
801 if (readl(sport->port.membase + USR2) & USR2_RIIN)
802 tmp |= TIOCM_RI;
Huang Shijie6b471a92013-11-29 17:29:24 +0800803
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100804 return tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805}
806
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100807static unsigned int imx_get_mctrl(struct uart_port *port)
808{
809 struct imx_port *sport = (struct imx_port *)port;
810 unsigned int ret = imx_get_hwmctrl(sport);
811
812 mctrl_gpio_get(sport->gpios, &ret);
813
814 return ret;
815}
816
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
818{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100819 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100820 unsigned long temp;
821
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100822 if (!(port->rs485.flags & SER_RS485_ENABLED)) {
823 temp = readl(sport->port.membase + UCR2);
824 temp &= ~(UCR2_CTS | UCR2_CTSC);
825 if (mctrl & TIOCM_RTS)
826 temp |= UCR2_CTS | UCR2_CTSC;
827 writel(temp, sport->port.membase + UCR2);
828 }
Huang Shijie6b471a92013-11-29 17:29:24 +0800829
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200830 temp = readl(sport->port.membase + UCR3) & ~UCR3_DSR;
831 if (!(mctrl & TIOCM_DTR))
832 temp |= UCR3_DSR;
833 writel(temp, sport->port.membase + UCR3);
834
Huang Shijie6b471a92013-11-29 17:29:24 +0800835 temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
836 if (mctrl & TIOCM_LOOP)
837 temp |= UTS_LOOP;
838 writel(temp, sport->port.membase + uts_reg(sport));
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100839
840 mctrl_gpio_set(sport->gpios, mctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841}
842
843/*
844 * Interrupts always disabled.
845 */
846static void imx_break_ctl(struct uart_port *port, int break_state)
847{
848 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100849 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
851 spin_lock_irqsave(&sport->port.lock, flags);
852
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100853 temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
854
Sachin Kamat82313e62013-01-07 10:25:02 +0530855 if (break_state != 0)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100856 temp |= UCR1_SNDBRK;
857
858 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859
860 spin_unlock_irqrestore(&sport->port.lock, flags);
861}
862
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200863/*
864 * Handle any change of modem status signal since we were last called.
865 */
866static void imx_mctrl_check(struct imx_port *sport)
867{
868 unsigned int status, changed;
869
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100870 status = imx_get_hwmctrl(sport);
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200871 changed = status ^ sport->old_status;
872
873 if (changed == 0)
874 return;
875
876 sport->old_status = status;
877
878 if (changed & TIOCM_RI)
879 sport->port.icount.rng++;
880 if (changed & TIOCM_DSR)
881 sport->port.icount.dsr++;
882 if (changed & TIOCM_CAR)
883 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
884 if (changed & TIOCM_CTS)
885 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
886
887 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
888}
889
890/*
891 * This is our per-port timeout handler, for checking the
892 * modem status signals.
893 */
894static void imx_timeout(unsigned long data)
895{
896 struct imx_port *sport = (struct imx_port *)data;
897 unsigned long flags;
898
899 if (sport->port.state) {
900 spin_lock_irqsave(&sport->port.lock, flags);
901 imx_mctrl_check(sport);
902 spin_unlock_irqrestore(&sport->port.lock, flags);
903
904 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
905 }
906}
907
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800908#define RX_BUF_SIZE (PAGE_SIZE)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800909static void imx_rx_dma_done(struct imx_port *sport)
910{
911 unsigned long temp;
Jiada Wang73631812014-12-09 18:11:23 +0900912 unsigned long flags;
913
914 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800915
Lucas Stach86a04ba2015-09-04 17:52:38 +0200916 /* re-enable interrupts to get notified when new symbols are incoming */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800917 temp = readl(sport->port.membase + UCR1);
918 temp |= UCR1_RRDYEN;
919 writel(temp, sport->port.membase + UCR1);
920
Lucas Stach86a04ba2015-09-04 17:52:38 +0200921 temp = readl(sport->port.membase + UCR2);
922 temp |= UCR2_ATEN;
923 writel(temp, sport->port.membase + UCR2);
924
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800925 sport->dma_is_rxing = 0;
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700926
927 /* Is the shutdown waiting for us? */
928 if (waitqueue_active(&sport->dma_wait))
929 wake_up(&sport->dma_wait);
Jiada Wang73631812014-12-09 18:11:23 +0900930
931 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800932}
933
934/*
Lucas Stach905c0de2015-09-04 17:52:41 +0200935 * There are two kinds of RX DMA interrupts(such as in the MX6Q):
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800936 * [1] the RX DMA buffer is full.
Lucas Stach905c0de2015-09-04 17:52:41 +0200937 * [2] the aging timer expires
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800938 *
Lucas Stach905c0de2015-09-04 17:52:41 +0200939 * Condition [2] is triggered when a character has been sitting in the FIFO
940 * for at least 8 byte durations.
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800941 */
942static void dma_rx_callback(void *data)
943{
944 struct imx_port *sport = data;
945 struct dma_chan *chan = sport->dma_chan_rx;
946 struct scatterlist *sgl = &sport->rx_sgl;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800947 struct tty_port *port = &sport->port.state->port;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800948 struct dma_tx_state state;
949 enum dma_status status;
950 unsigned int count;
951
952 /* unmap it first */
953 dma_unmap_sg(sport->port.dev, sgl, 1, DMA_FROM_DEVICE);
954
Huang Shijief0ef8832013-10-11 18:31:01 +0800955 status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800956 count = RX_BUF_SIZE - state.residue;
Philipp Zabel392bcee2015-05-19 10:54:09 +0200957
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800958 dev_dbg(sport->port.dev, "We get %d bytes.\n", count);
959
960 if (count) {
Manfred Schlaegl9b289932015-06-20 19:25:35 +0200961 if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
962 int bytes = tty_insert_flip_string(port, sport->rx_buf,
963 count);
964
965 if (bytes != count)
966 sport->port.icount.buf_overrun++;
967 }
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800968 tty_flip_buffer_push(port);
Lucas Stachabc78822015-09-04 17:52:43 +0200969 sport->port.icount.rx += count;
Robin Gongee5e7c12014-12-09 18:11:33 +0900970 }
Lucas Stach976b39c2015-09-04 17:52:39 +0200971
972 /*
973 * Restart RX DMA directly if more data is available in order to skip
974 * the roundtrip through the IRQ handler. If there is some data already
975 * in the FIFO, DMA needs to be restarted soon anyways.
976 *
977 * Otherwise stop the DMA and reactivate FIFO IRQs to restart DMA once
978 * data starts to arrive again.
979 */
980 if (readl(sport->port.membase + USR2) & USR2_RDR)
981 start_rx_dma(sport);
982 else
983 imx_rx_dma_done(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800984}
985
986static int start_rx_dma(struct imx_port *sport)
987{
988 struct scatterlist *sgl = &sport->rx_sgl;
989 struct dma_chan *chan = sport->dma_chan_rx;
990 struct device *dev = sport->port.dev;
991 struct dma_async_tx_descriptor *desc;
992 int ret;
993
994 sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
995 ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
996 if (ret == 0) {
997 dev_err(dev, "DMA mapping error for RX.\n");
998 return -EINVAL;
999 }
1000 desc = dmaengine_prep_slave_sg(chan, sgl, 1, DMA_DEV_TO_MEM,
1001 DMA_PREP_INTERRUPT);
1002 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +09001003 dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001004 dev_err(dev, "We cannot prepare for the RX slave dma!\n");
1005 return -EINVAL;
1006 }
1007 desc->callback = dma_rx_callback;
1008 desc->callback_param = sport;
1009
1010 dev_dbg(dev, "RX: prepare for the DMA.\n");
1011 dmaengine_submit(desc);
1012 dma_async_issue_pending(chan);
1013 return 0;
1014}
1015
Lucas Stachcc323822015-09-04 17:52:37 +02001016#define TXTL_DEFAULT 2 /* reset default */
1017#define RXTL_DEFAULT 1 /* reset default */
Lucas Stach184bd702015-09-04 17:52:40 +02001018#define TXTL_DMA 8 /* DMA burst setting */
1019#define RXTL_DMA 9 /* DMA burst setting */
Lucas Stachcc323822015-09-04 17:52:37 +02001020
1021static void imx_setup_ufcr(struct imx_port *sport,
1022 unsigned char txwl, unsigned char rxwl)
1023{
1024 unsigned int val;
1025
1026 /* set receiver / transmitter trigger level */
1027 val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
1028 val |= txwl << UFCR_TXTL_SHF | rxwl;
1029 writel(val, sport->port.membase + UFCR);
1030}
1031
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001032static void imx_uart_dma_exit(struct imx_port *sport)
1033{
1034 if (sport->dma_chan_rx) {
1035 dma_release_channel(sport->dma_chan_rx);
1036 sport->dma_chan_rx = NULL;
1037
1038 kfree(sport->rx_buf);
1039 sport->rx_buf = NULL;
1040 }
1041
1042 if (sport->dma_chan_tx) {
1043 dma_release_channel(sport->dma_chan_tx);
1044 sport->dma_chan_tx = NULL;
1045 }
1046
1047 sport->dma_is_inited = 0;
1048}
1049
1050static int imx_uart_dma_init(struct imx_port *sport)
1051{
Huang Shijieb09c74a2013-08-29 16:29:25 +08001052 struct dma_slave_config slave_config = {};
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001053 struct device *dev = sport->port.dev;
1054 int ret;
1055
1056 /* Prepare for RX : */
1057 sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1058 if (!sport->dma_chan_rx) {
1059 dev_dbg(dev, "cannot get the DMA channel.\n");
1060 ret = -EINVAL;
1061 goto err;
1062 }
1063
1064 slave_config.direction = DMA_DEV_TO_MEM;
1065 slave_config.src_addr = sport->port.mapbase + URXD0;
1066 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001067 /* one byte less than the watermark level to enable the aging timer */
1068 slave_config.src_maxburst = RXTL_DMA - 1;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001069 ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1070 if (ret) {
1071 dev_err(dev, "error in RX dma configuration.\n");
1072 goto err;
1073 }
1074
1075 sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL);
1076 if (!sport->rx_buf) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001077 ret = -ENOMEM;
1078 goto err;
1079 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001080
1081 /* Prepare for TX : */
1082 sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1083 if (!sport->dma_chan_tx) {
1084 dev_err(dev, "cannot get the TX DMA channel!\n");
1085 ret = -EINVAL;
1086 goto err;
1087 }
1088
1089 slave_config.direction = DMA_MEM_TO_DEV;
1090 slave_config.dst_addr = sport->port.mapbase + URTX0;
1091 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001092 slave_config.dst_maxburst = TXTL_DMA;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001093 ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1094 if (ret) {
1095 dev_err(dev, "error in TX dma configuration.");
1096 goto err;
1097 }
1098
1099 sport->dma_is_inited = 1;
1100
1101 return 0;
1102err:
1103 imx_uart_dma_exit(sport);
1104 return ret;
1105}
1106
1107static void imx_enable_dma(struct imx_port *sport)
1108{
1109 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001110
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001111 init_waitqueue_head(&sport->dma_wait);
1112
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001113 /* set UCR1 */
1114 temp = readl(sport->port.membase + UCR1);
Lucas Stach905c0de2015-09-04 17:52:41 +02001115 temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001116 writel(temp, sport->port.membase + UCR1);
1117
Lucas Stach86a04ba2015-09-04 17:52:38 +02001118 temp = readl(sport->port.membase + UCR2);
1119 temp |= UCR2_ATEN;
1120 writel(temp, sport->port.membase + UCR2);
1121
Lucas Stach184bd702015-09-04 17:52:40 +02001122 imx_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);
1123
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001124 sport->dma_is_enabled = 1;
1125}
1126
1127static void imx_disable_dma(struct imx_port *sport)
1128{
1129 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001130
1131 /* clear UCR1 */
1132 temp = readl(sport->port.membase + UCR1);
1133 temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
1134 writel(temp, sport->port.membase + UCR1);
1135
1136 /* clear UCR2 */
1137 temp = readl(sport->port.membase + UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001138 temp &= ~(UCR2_CTSC | UCR2_CTS | UCR2_ATEN);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001139 writel(temp, sport->port.membase + UCR2);
1140
Lucas Stach184bd702015-09-04 17:52:40 +02001141 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1142
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001143 sport->dma_is_enabled = 0;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001144}
1145
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001146/* half the RX buffer size */
1147#define CTSTL 16
1148
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149static int imx_startup(struct uart_port *port)
1150{
1151 struct imx_port *sport = (struct imx_port *)port;
Fabio Estevam458e2c82015-07-27 15:15:59 -03001152 int retval, i;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001153 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154
Huang Shijie1cf93e02013-06-28 13:39:42 +08001155 retval = clk_prepare_enable(sport->clk_per);
1156 if (retval)
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001157 return retval;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001158 retval = clk_prepare_enable(sport->clk_ipg);
1159 if (retval) {
1160 clk_disable_unprepare(sport->clk_per);
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001161 return retval;
Huang Shijie0c375502013-06-09 10:01:19 +08001162 }
Huang Shijie28eb4272013-06-04 09:59:33 +08001163
Lucas Stachcc323822015-09-04 17:52:37 +02001164 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165
1166 /* disable the DREN bit (Data Ready interrupt enable) before
1167 * requesting IRQs
1168 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001169 temp = readl(sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001170
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001171 /* set the trigger level for CTS */
Sachin Kamat82313e62013-01-07 10:25:02 +05301172 temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1173 temp |= CTSTL << UCR4_CTSTL_SHF;
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001174
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001175 writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176
Lucas Stach7e115772015-09-04 17:52:42 +02001177 /* Can we enable the DMA support? */
1178 if (is_imx6q_uart(sport) && !uart_console(port) &&
1179 !sport->dma_is_inited)
1180 imx_uart_dma_init(sport);
1181
Jiada Wang53794182015-04-13 18:31:43 +09001182 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijie772f8992014-05-21 08:56:28 +08001183 /* Reset fifo's and state machines */
Fabio Estevam458e2c82015-07-27 15:15:59 -03001184 i = 100;
1185
1186 temp = readl(sport->port.membase + UCR2);
1187 temp &= ~UCR2_SRST;
1188 writel(temp, sport->port.membase + UCR2);
1189
1190 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1191 udelay(1);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001192
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 /*
1194 * Finally, clear and enable interrupts
1195 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001196 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König91555ce2015-02-24 11:17:05 +01001197 writel(USR2_ORE, sport->port.membase + USR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198
Lucas Stach7e115772015-09-04 17:52:42 +02001199 if (sport->dma_is_inited && !sport->dma_is_enabled)
1200 imx_enable_dma(sport);
1201
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001202 temp = readl(sport->port.membase + UCR1);
Sascha Hauer789d5252008-04-17 08:44:47 +01001203 temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001204
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001205 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206
Jiada Wang6f026d6b2014-12-09 18:11:34 +09001207 temp = readl(sport->port.membase + UCR4);
1208 temp |= UCR4_OREN;
1209 writel(temp, sport->port.membase + UCR4);
1210
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001211 temp = readl(sport->port.membase + UCR2);
1212 temp |= (UCR2_RXEN | UCR2_TXEN);
Lucas Stachbff09b02013-05-30 15:47:04 +02001213 if (!sport->have_rtscts)
1214 temp |= UCR2_IRTS;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001215 writel(temp, sport->port.membase + UCR2);
1216
Huang Shijiea496e622013-07-08 17:14:17 +08001217 if (!is_imx1_uart(sport)) {
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001218 temp = readl(sport->port.membase + UCR3);
Fabio Estevamb38cb7d2014-05-14 15:55:03 -03001219 temp |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001220 writel(temp, sport->port.membase + UCR3);
1221 }
Marc Kleine-Budde44118052008-07-28 12:10:34 +02001222
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223 /*
1224 * Enable modem status interrupts
1225 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226 imx_enable_ms(&sport->port);
Sachin Kamat82313e62013-01-07 10:25:02 +05301227 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228
1229 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230}
1231
1232static void imx_shutdown(struct uart_port *port)
1233{
1234 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001235 unsigned long temp;
Xinyu Chen9ec18822012-08-27 09:36:51 +02001236 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001238 if (sport->dma_is_enabled) {
Huang Shijiea4688bc2014-09-19 15:42:57 +08001239 int ret;
1240
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001241 /* We have to wait for the DMA to finish. */
Huang Shijiea4688bc2014-09-19 15:42:57 +08001242 ret = wait_event_interruptible(sport->dma_wait,
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001243 !sport->dma_is_rxing && !sport->dma_is_txing);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001244 if (ret != 0) {
1245 sport->dma_is_rxing = 0;
1246 sport->dma_is_txing = 0;
1247 dmaengine_terminate_all(sport->dma_chan_tx);
1248 dmaengine_terminate_all(sport->dma_chan_rx);
1249 }
Jiada Wang73631812014-12-09 18:11:23 +09001250 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001251 imx_stop_tx(port);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001252 imx_stop_rx(port);
1253 imx_disable_dma(sport);
Jiada Wang73631812014-12-09 18:11:23 +09001254 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001255 imx_uart_dma_exit(sport);
1256 }
1257
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001258 mctrl_gpio_disable_ms(sport->gpios);
1259
Xinyu Chen9ec18822012-08-27 09:36:51 +02001260 spin_lock_irqsave(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001261 temp = readl(sport->port.membase + UCR2);
1262 temp &= ~(UCR2_TXEN);
1263 writel(temp, sport->port.membase + UCR2);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001264 spin_unlock_irqrestore(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001265
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 /*
1267 * Stop our timer.
1268 */
1269 del_timer_sync(&sport->timer);
1270
1271 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 * Disable all interrupts, port and break condition.
1273 */
1274
Xinyu Chen9ec18822012-08-27 09:36:51 +02001275 spin_lock_irqsave(&sport->port.lock, flags);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001276 temp = readl(sport->port.membase + UCR1);
1277 temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001278
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001279 writel(temp, sport->port.membase + UCR1);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001280 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie28eb4272013-06-04 09:59:33 +08001281
Huang Shijie1cf93e02013-06-28 13:39:42 +08001282 clk_disable_unprepare(sport->clk_per);
1283 clk_disable_unprepare(sport->clk_ipg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284}
1285
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001286static void imx_flush_buffer(struct uart_port *port)
1287{
1288 struct imx_port *sport = (struct imx_port *)port;
Dirk Behme82e86ae2014-12-09 18:11:27 +09001289 struct scatterlist *sgl = &sport->tx_sgl[0];
Dirk Behmea2c718c2014-12-09 18:11:31 +09001290 unsigned long temp;
Fabio Estevam4f86a952015-02-07 15:46:41 -02001291 int i = 100, ubir, ubmr, uts;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001292
Dirk Behme82e86ae2014-12-09 18:11:27 +09001293 if (!sport->dma_chan_tx)
1294 return;
1295
1296 sport->tx_bytes = 0;
1297 dmaengine_terminate_all(sport->dma_chan_tx);
1298 if (sport->dma_is_txing) {
1299 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
1300 DMA_TO_DEVICE);
Dirk Behmea2c718c2014-12-09 18:11:31 +09001301 temp = readl(sport->port.membase + UCR1);
1302 temp &= ~UCR1_TDMAEN;
1303 writel(temp, sport->port.membase + UCR1);
Dirk Behme82e86ae2014-12-09 18:11:27 +09001304 sport->dma_is_txing = false;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001305 }
Fabio Estevam934084a2015-01-13 10:00:26 -02001306
1307 /*
1308 * According to the Reference Manual description of the UART SRST bit:
1309 * "Reset the transmit and receive state machines,
1310 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
1311 * and UTS[6-3]". As we don't need to restore the old values from
1312 * USR1, USR2, URXD, UTXD, only save/restore the other four registers
1313 */
1314 ubir = readl(sport->port.membase + UBIR);
1315 ubmr = readl(sport->port.membase + UBMR);
Fabio Estevam934084a2015-01-13 10:00:26 -02001316 uts = readl(sport->port.membase + IMX21_UTS);
1317
1318 temp = readl(sport->port.membase + UCR2);
1319 temp &= ~UCR2_SRST;
1320 writel(temp, sport->port.membase + UCR2);
1321
1322 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1323 udelay(1);
1324
1325 /* Restore the registers */
1326 writel(ubir, sport->port.membase + UBIR);
1327 writel(ubmr, sport->port.membase + UBMR);
Fabio Estevam934084a2015-01-13 10:00:26 -02001328 writel(uts, sport->port.membase + IMX21_UTS);
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001329}
1330
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331static void
Alan Cox606d0992006-12-08 02:38:45 -08001332imx_set_termios(struct uart_port *port, struct ktermios *termios,
1333 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334{
1335 struct imx_port *sport = (struct imx_port *)port;
1336 unsigned long flags;
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001337 unsigned long ucr2, old_ucr1, old_ucr2;
1338 unsigned int baud, quot;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001340 unsigned long div, ufcr;
Oskar Schirmer534fca02009-06-11 14:52:23 +01001341 unsigned long num, denom;
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001342 uint64_t tdiv64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343
1344 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 * We only support CS7 and CS8.
1346 */
1347 while ((termios->c_cflag & CSIZE) != CS7 &&
1348 (termios->c_cflag & CSIZE) != CS8) {
1349 termios->c_cflag &= ~CSIZE;
1350 termios->c_cflag |= old_csize;
1351 old_csize = CS8;
1352 }
1353
1354 if ((termios->c_cflag & CSIZE) == CS8)
1355 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1356 else
1357 ucr2 = UCR2_SRST | UCR2_IRTS;
1358
1359 if (termios->c_cflag & CRTSCTS) {
Sachin Kamat82313e62013-01-07 10:25:02 +05301360 if (sport->have_rtscts) {
Sascha Hauer5b802342006-05-04 14:07:42 +01001361 ucr2 &= ~UCR2_IRTS;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001362
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001363 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001364 /*
1365 * RTS is mandatory for rs485 operation, so keep
1366 * it under manual control and keep transmitter
1367 * disabled.
1368 */
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001369 if (port->rs485.flags &
1370 SER_RS485_RTS_AFTER_SEND)
1371 imx_port_rts_inactive(sport, &ucr2);
1372 else
1373 imx_port_rts_active(sport, &ucr2);
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001374 } else {
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001375 imx_port_rts_auto(sport, &ucr2);
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001376 }
Sascha Hauer5b802342006-05-04 14:07:42 +01001377 } else {
1378 termios->c_cflag &= ~CRTSCTS;
1379 }
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001380 } else if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001381 /* disable transmitter */
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001382 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
1383 imx_port_rts_inactive(sport, &ucr2);
1384 else
1385 imx_port_rts_active(sport, &ucr2);
1386 }
1387
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388
1389 if (termios->c_cflag & CSTOPB)
1390 ucr2 |= UCR2_STPB;
1391 if (termios->c_cflag & PARENB) {
1392 ucr2 |= UCR2_PREN;
Matt Reimer3261e362006-01-13 20:51:44 +00001393 if (termios->c_cflag & PARODD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394 ucr2 |= UCR2_PROE;
1395 }
1396
Eric Miao995234d2011-12-23 05:39:27 +08001397 del_timer_sync(&sport->timer);
1398
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399 /*
1400 * Ask the core to calculate the divisor for us.
1401 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001402 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403 quot = uart_get_divisor(port, baud);
1404
1405 spin_lock_irqsave(&sport->port.lock, flags);
1406
1407 sport->port.read_status_mask = 0;
1408 if (termios->c_iflag & INPCK)
1409 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1410 if (termios->c_iflag & (BRKINT | PARMRK))
1411 sport->port.read_status_mask |= URXD_BRK;
1412
1413 /*
1414 * Characters to ignore
1415 */
1416 sport->port.ignore_status_mask = 0;
1417 if (termios->c_iflag & IGNPAR)
Eric Nelson865cea82014-12-18 12:37:14 -07001418 sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 if (termios->c_iflag & IGNBRK) {
1420 sport->port.ignore_status_mask |= URXD_BRK;
1421 /*
1422 * If we're ignoring parity and break indicators,
1423 * ignore overruns too (for real raw support).
1424 */
1425 if (termios->c_iflag & IGNPAR)
1426 sport->port.ignore_status_mask |= URXD_OVRRUN;
1427 }
1428
Jiada Wang55d86932014-12-09 18:11:22 +09001429 if ((termios->c_cflag & CREAD) == 0)
1430 sport->port.ignore_status_mask |= URXD_DUMMY_READ;
1431
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432 /*
1433 * Update the per-port timeout.
1434 */
1435 uart_update_timeout(port, termios->c_cflag, baud);
1436
1437 /*
1438 * disable interrupts and drain transmitter
1439 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001440 old_ucr1 = readl(sport->port.membase + UCR1);
1441 writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1442 sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443
Sachin Kamat82313e62013-01-07 10:25:02 +05301444 while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445 barrier();
1446
1447 /* then, disable everything */
Lucas Stach86a04ba2015-09-04 17:52:38 +02001448 old_ucr2 = readl(sport->port.membase + UCR2);
1449 writel(old_ucr2 & ~(UCR2_TXEN | UCR2_RXEN),
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001450 sport->port.membase + UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001451 old_ucr2 &= (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001453 /* custom-baudrate handling */
1454 div = sport->port.uartclk / (baud * 16);
1455 if (baud == 38400 && quot != div)
1456 baud = sport->port.uartclk / (quot * 16);
Hubert Feurstein09bd00f2013-07-18 18:52:49 +02001457
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001458 div = sport->port.uartclk / (baud * 16);
1459 if (div > 7)
1460 div = 7;
1461 if (!div)
1462 div = 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001463
Oskar Schirmer534fca02009-06-11 14:52:23 +01001464 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1465 1 << 16, 1 << 16, &num, &denom);
Sascha Hauer036bb152008-07-05 10:02:44 +02001466
Alan Coxeab4f5a2010-06-01 22:52:52 +02001467 tdiv64 = sport->port.uartclk;
1468 tdiv64 *= num;
1469 do_div(tdiv64, denom * 16 * div);
1470 tty_termios_encode_baud_rate(termios,
Sascha Hauer1a2c4b32009-06-16 17:02:15 +01001471 (speed_t)tdiv64, (speed_t)tdiv64);
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001472
Oskar Schirmer534fca02009-06-11 14:52:23 +01001473 num -= 1;
1474 denom -= 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001475
1476 ufcr = readl(sport->port.membase + UFCR);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001477 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001478 if (sport->dte_mode)
1479 ufcr |= UFCR_DCEDTE;
Sascha Hauer036bb152008-07-05 10:02:44 +02001480 writel(ufcr, sport->port.membase + UFCR);
1481
Oskar Schirmer534fca02009-06-11 14:52:23 +01001482 writel(num, sport->port.membase + UBIR);
1483 writel(denom, sport->port.membase + UBMR);
1484
Huang Shijiea496e622013-07-08 17:14:17 +08001485 if (!is_imx1_uart(sport))
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001486 writel(sport->port.uartclk / div / 1000,
Shawn Guofe6b5402011-06-25 02:04:33 +08001487 sport->port.membase + IMX21_ONEMS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001489 writel(old_ucr1, sport->port.membase + UCR1);
1490
1491 /* set the parity, stop bits and data size */
Lucas Stach86a04ba2015-09-04 17:52:38 +02001492 writel(ucr2 | old_ucr2, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493
1494 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1495 imx_enable_ms(&sport->port);
1496
1497 spin_unlock_irqrestore(&sport->port.lock, flags);
1498}
1499
1500static const char *imx_type(struct uart_port *port)
1501{
1502 struct imx_port *sport = (struct imx_port *)port;
1503
1504 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1505}
1506
1507/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 * Configure/autoconfigure the port.
1509 */
1510static void imx_config_port(struct uart_port *port, int flags)
1511{
1512 struct imx_port *sport = (struct imx_port *)port;
1513
Alexander Shiyanda82f992014-02-22 16:01:33 +04001514 if (flags & UART_CONFIG_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 sport->port.type = PORT_IMX;
1516}
1517
1518/*
1519 * Verify the new serial_struct (for TIOCSSERIAL).
1520 * The only change we allow are to the flags and type, and
1521 * even then only between PORT_IMX and PORT_UNKNOWN
1522 */
1523static int
1524imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1525{
1526 struct imx_port *sport = (struct imx_port *)port;
1527 int ret = 0;
1528
1529 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1530 ret = -EINVAL;
1531 if (sport->port.irq != ser->irq)
1532 ret = -EINVAL;
1533 if (ser->io_type != UPIO_MEM)
1534 ret = -EINVAL;
1535 if (sport->port.uartclk / 16 != ser->baud_base)
1536 ret = -EINVAL;
Olof Johanssona50c44c2013-09-11 21:27:53 -07001537 if (sport->port.mapbase != (unsigned long)ser->iomem_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538 ret = -EINVAL;
1539 if (sport->port.iobase != ser->port)
1540 ret = -EINVAL;
1541 if (ser->hub6 != 0)
1542 ret = -EINVAL;
1543 return ret;
1544}
1545
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001546#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001547
1548static int imx_poll_init(struct uart_port *port)
1549{
1550 struct imx_port *sport = (struct imx_port *)port;
1551 unsigned long flags;
1552 unsigned long temp;
1553 int retval;
1554
1555 retval = clk_prepare_enable(sport->clk_ipg);
1556 if (retval)
1557 return retval;
1558 retval = clk_prepare_enable(sport->clk_per);
1559 if (retval)
1560 clk_disable_unprepare(sport->clk_ipg);
1561
Lucas Stachcc323822015-09-04 17:52:37 +02001562 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001563
1564 spin_lock_irqsave(&sport->port.lock, flags);
1565
1566 temp = readl(sport->port.membase + UCR1);
1567 if (is_imx1_uart(sport))
1568 temp |= IMX1_UCR1_UARTCLKEN;
1569 temp |= UCR1_UARTEN | UCR1_RRDYEN;
1570 temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN);
1571 writel(temp, sport->port.membase + UCR1);
1572
1573 temp = readl(sport->port.membase + UCR2);
1574 temp |= UCR2_RXEN;
1575 writel(temp, sport->port.membase + UCR2);
1576
1577 spin_unlock_irqrestore(&sport->port.lock, flags);
1578
1579 return 0;
1580}
1581
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001582static int imx_poll_get_char(struct uart_port *port)
1583{
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001584 if (!(readl_relaxed(port->membase + USR2) & USR2_RDR))
Dirk Behme26c47412014-09-03 12:33:53 +01001585 return NO_POLL_CHAR;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001586
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001587 return readl_relaxed(port->membase + URXD0) & URXD_RX_DATA;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001588}
1589
1590static void imx_poll_put_char(struct uart_port *port, unsigned char c)
1591{
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001592 unsigned int status;
1593
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001594 /* drain */
1595 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001596 status = readl_relaxed(port->membase + USR1);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001597 } while (~status & USR1_TRDY);
1598
1599 /* write */
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001600 writel_relaxed(c, port->membase + URTX0);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001601
1602 /* flush */
1603 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001604 status = readl_relaxed(port->membase + USR2);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001605 } while (~status & USR2_TXDC);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001606}
1607#endif
1608
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001609static int imx_rs485_config(struct uart_port *port,
1610 struct serial_rs485 *rs485conf)
1611{
1612 struct imx_port *sport = (struct imx_port *)port;
1613
1614 /* unimplemented */
1615 rs485conf->delay_rts_before_send = 0;
1616 rs485conf->delay_rts_after_send = 0;
1617 rs485conf->flags |= SER_RS485_RX_DURING_TX;
1618
1619 /* RTS is required to control the transmitter */
1620 if (!sport->have_rtscts)
1621 rs485conf->flags &= ~SER_RS485_ENABLED;
1622
1623 if (rs485conf->flags & SER_RS485_ENABLED) {
1624 unsigned long temp;
1625
1626 /* disable transmitter */
1627 temp = readl(sport->port.membase + UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001628 if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001629 imx_port_rts_inactive(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001630 else
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001631 imx_port_rts_active(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001632 writel(temp, sport->port.membase + UCR2);
1633 }
1634
1635 port->rs485 = *rs485conf;
1636
1637 return 0;
1638}
1639
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640static struct uart_ops imx_pops = {
1641 .tx_empty = imx_tx_empty,
1642 .set_mctrl = imx_set_mctrl,
1643 .get_mctrl = imx_get_mctrl,
1644 .stop_tx = imx_stop_tx,
1645 .start_tx = imx_start_tx,
1646 .stop_rx = imx_stop_rx,
1647 .enable_ms = imx_enable_ms,
1648 .break_ctl = imx_break_ctl,
1649 .startup = imx_startup,
1650 .shutdown = imx_shutdown,
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001651 .flush_buffer = imx_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652 .set_termios = imx_set_termios,
1653 .type = imx_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654 .config_port = imx_config_port,
1655 .verify_port = imx_verify_port,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001656#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001657 .poll_init = imx_poll_init,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001658 .poll_get_char = imx_poll_get_char,
1659 .poll_put_char = imx_poll_put_char,
1660#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661};
1662
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001663static struct imx_port *imx_ports[UART_NR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664
1665#ifdef CONFIG_SERIAL_IMX_CONSOLE
Russell Kingd3587882006-03-20 20:00:09 +00001666static void imx_console_putchar(struct uart_port *port, int ch)
1667{
1668 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001669
Shawn Guofe6b5402011-06-25 02:04:33 +08001670 while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
Russell Kingd3587882006-03-20 20:00:09 +00001671 barrier();
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001672
1673 writel(ch, sport->port.membase + URTX0);
Russell Kingd3587882006-03-20 20:00:09 +00001674}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675
1676/*
1677 * Interrupts are disabled on entering
1678 */
1679static void
1680imx_console_write(struct console *co, const char *s, unsigned int count)
1681{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001682 struct imx_port *sport = imx_ports[co->index];
Dirk Behme0ad5a812011-12-22 09:57:52 +01001683 struct imx_port_ucrs old_ucr;
1684 unsigned int ucr1;
Shawn Guof30e8262013-02-18 13:15:36 +08001685 unsigned long flags = 0;
Thomas Gleixner677fe552013-02-14 21:01:06 +01001686 int locked = 1;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001687 int retval;
1688
Fabio Estevam0c727a42015-08-18 12:43:12 -03001689 retval = clk_enable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001690 if (retval)
1691 return;
Fabio Estevam0c727a42015-08-18 12:43:12 -03001692 retval = clk_enable(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001693 if (retval) {
Fabio Estevam0c727a42015-08-18 12:43:12 -03001694 clk_disable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001695 return;
1696 }
Xinyu Chen9ec18822012-08-27 09:36:51 +02001697
Thomas Gleixner677fe552013-02-14 21:01:06 +01001698 if (sport->port.sysrq)
1699 locked = 0;
1700 else if (oops_in_progress)
1701 locked = spin_trylock_irqsave(&sport->port.lock, flags);
1702 else
1703 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704
1705 /*
Dirk Behme0ad5a812011-12-22 09:57:52 +01001706 * First, save UCR1/2/3 and then disable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707 */
Dirk Behme0ad5a812011-12-22 09:57:52 +01001708 imx_port_ucrs_save(&sport->port, &old_ucr);
1709 ucr1 = old_ucr.ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710
Shawn Guofe6b5402011-06-25 02:04:33 +08001711 if (is_imx1_uart(sport))
1712 ucr1 |= IMX1_UCR1_UARTCLKEN;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001713 ucr1 |= UCR1_UARTEN;
1714 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1715
1716 writel(ucr1, sport->port.membase + UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001717
Dirk Behme0ad5a812011-12-22 09:57:52 +01001718 writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719
Russell Kingd3587882006-03-20 20:00:09 +00001720 uart_console_write(&sport->port, s, count, imx_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721
1722 /*
1723 * Finally, wait for transmitter to become empty
Dirk Behme0ad5a812011-12-22 09:57:52 +01001724 * and restore UCR1/2/3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001726 while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727
Dirk Behme0ad5a812011-12-22 09:57:52 +01001728 imx_port_ucrs_restore(&sport->port, &old_ucr);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001729
Thomas Gleixner677fe552013-02-14 21:01:06 +01001730 if (locked)
1731 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001732
Fabio Estevam0c727a42015-08-18 12:43:12 -03001733 clk_disable(sport->clk_ipg);
1734 clk_disable(sport->clk_per);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735}
1736
1737/*
1738 * If the port was already initialised (eg, by a boot loader),
1739 * try to determine the current setup.
1740 */
1741static void __init
1742imx_console_get_options(struct imx_port *sport, int *baud,
1743 int *parity, int *bits)
1744{
Sascha Hauer587897f2005-04-29 22:46:40 +01001745
Roel Kluin2e2eb502009-12-09 12:31:36 -08001746 if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 /* ok, the port was enabled */
Sachin Kamat82313e62013-01-07 10:25:02 +05301748 unsigned int ucr2, ubir, ubmr, uartclk;
Sascha Hauer587897f2005-04-29 22:46:40 +01001749 unsigned int baud_raw;
1750 unsigned int ucfr_rfdiv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001752 ucr2 = readl(sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753
1754 *parity = 'n';
1755 if (ucr2 & UCR2_PREN) {
1756 if (ucr2 & UCR2_PROE)
1757 *parity = 'o';
1758 else
1759 *parity = 'e';
1760 }
1761
1762 if (ucr2 & UCR2_WS)
1763 *bits = 8;
1764 else
1765 *bits = 7;
1766
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001767 ubir = readl(sport->port.membase + UBIR) & 0xffff;
1768 ubmr = readl(sport->port.membase + UBMR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001770 ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
Sascha Hauer587897f2005-04-29 22:46:40 +01001771 if (ucfr_rfdiv == 6)
1772 ucfr_rfdiv = 7;
1773 else
1774 ucfr_rfdiv = 6 - ucfr_rfdiv;
1775
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001776 uartclk = clk_get_rate(sport->clk_per);
Sascha Hauer587897f2005-04-29 22:46:40 +01001777 uartclk /= ucfr_rfdiv;
1778
1779 { /*
1780 * The next code provides exact computation of
1781 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1782 * without need of float support or long long division,
1783 * which would be required to prevent 32bit arithmetic overflow
1784 */
1785 unsigned int mul = ubir + 1;
1786 unsigned int div = 16 * (ubmr + 1);
1787 unsigned int rem = uartclk % div;
1788
1789 baud_raw = (uartclk / div) * mul;
1790 baud_raw += (rem * mul + div / 2) / div;
1791 *baud = (baud_raw + 50) / 100 * 100;
1792 }
1793
Sachin Kamat82313e62013-01-07 10:25:02 +05301794 if (*baud != baud_raw)
Sachin Kamat50bbdba2013-01-07 10:25:05 +05301795 pr_info("Console IMX rounded baud rate from %d to %d\n",
Sascha Hauer587897f2005-04-29 22:46:40 +01001796 baud_raw, *baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797 }
1798}
1799
1800static int __init
1801imx_console_setup(struct console *co, char *options)
1802{
1803 struct imx_port *sport;
1804 int baud = 9600;
1805 int bits = 8;
1806 int parity = 'n';
1807 int flow = 'n';
Huang Shijie1cf93e02013-06-28 13:39:42 +08001808 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809
1810 /*
1811 * Check whether an invalid uart number has been specified, and
1812 * if so, search for the first available port that does have
1813 * console support.
1814 */
1815 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1816 co->index = 0;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001817 sport = imx_ports[co->index];
Sachin Kamat82313e62013-01-07 10:25:02 +05301818 if (sport == NULL)
Eric Lammertse76afc42009-05-19 20:53:20 -04001819 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820
Huang Shijie1cf93e02013-06-28 13:39:42 +08001821 /* For setting the registers, we only need to enable the ipg clock. */
1822 retval = clk_prepare_enable(sport->clk_ipg);
1823 if (retval)
1824 goto error_console;
1825
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826 if (options)
1827 uart_parse_options(options, &baud, &parity, &bits, &flow);
1828 else
1829 imx_console_get_options(sport, &baud, &parity, &bits);
1830
Lucas Stachcc323822015-09-04 17:52:37 +02001831 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Sascha Hauer587897f2005-04-29 22:46:40 +01001832
Huang Shijie1cf93e02013-06-28 13:39:42 +08001833 retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
1834
Fabio Estevam0c727a42015-08-18 12:43:12 -03001835 clk_disable(sport->clk_ipg);
1836 if (retval) {
1837 clk_unprepare(sport->clk_ipg);
1838 goto error_console;
1839 }
1840
1841 retval = clk_prepare(sport->clk_per);
1842 if (retval)
1843 clk_disable_unprepare(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001844
1845error_console:
1846 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847}
1848
Vincent Sanders9f4426d2005-10-01 22:56:34 +01001849static struct uart_driver imx_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850static struct console imx_console = {
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001851 .name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 .write = imx_console_write,
1853 .device = uart_console_device,
1854 .setup = imx_console_setup,
1855 .flags = CON_PRINTBUFFER,
1856 .index = -1,
1857 .data = &imx_reg,
1858};
1859
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860#define IMX_CONSOLE &imx_console
Lucas Stach913c6c02015-08-28 11:56:19 +02001861
1862#ifdef CONFIG_OF
1863static void imx_console_early_putchar(struct uart_port *port, int ch)
1864{
1865 while (readl_relaxed(port->membase + IMX21_UTS) & UTS_TXFULL)
1866 cpu_relax();
1867
1868 writel_relaxed(ch, port->membase + URTX0);
1869}
1870
1871static void imx_console_early_write(struct console *con, const char *s,
1872 unsigned count)
1873{
1874 struct earlycon_device *dev = con->data;
1875
1876 uart_console_write(&dev->port, s, count, imx_console_early_putchar);
1877}
1878
1879static int __init
1880imx_console_early_setup(struct earlycon_device *dev, const char *opt)
1881{
1882 if (!dev->port.membase)
1883 return -ENODEV;
1884
1885 dev->con->write = imx_console_early_write;
1886
1887 return 0;
1888}
1889OF_EARLYCON_DECLARE(ec_imx6q, "fsl,imx6q-uart", imx_console_early_setup);
1890OF_EARLYCON_DECLARE(ec_imx21, "fsl,imx21-uart", imx_console_early_setup);
1891#endif
1892
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893#else
1894#define IMX_CONSOLE NULL
1895#endif
1896
1897static struct uart_driver imx_reg = {
1898 .owner = THIS_MODULE,
1899 .driver_name = DRIVER_NAME,
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001900 .dev_name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901 .major = SERIAL_IMX_MAJOR,
1902 .minor = MINOR_START,
1903 .nr = ARRAY_SIZE(imx_ports),
1904 .cons = IMX_CONSOLE,
1905};
1906
Shawn Guo22698aa2011-06-25 02:04:34 +08001907#ifdef CONFIG_OF
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001908/*
1909 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
1910 * could successfully get all information from dt or a negative errno.
1911 */
Shawn Guo22698aa2011-06-25 02:04:34 +08001912static int serial_imx_probe_dt(struct imx_port *sport,
1913 struct platform_device *pdev)
1914{
1915 struct device_node *np = pdev->dev.of_node;
Shawn Guoff059672011-09-22 14:48:13 +08001916 int ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001917
LABBE Corentin5f8b9042015-11-24 15:36:57 +01001918 sport->devdata = of_device_get_match_data(&pdev->dev);
1919 if (!sport->devdata)
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001920 /* no device tree device */
1921 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001922
Shawn Guoff059672011-09-22 14:48:13 +08001923 ret = of_alias_get_id(np, "serial");
1924 if (ret < 0) {
1925 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
Uwe Kleine-Königa197a192011-12-14 21:26:51 +01001926 return ret;
Shawn Guoff059672011-09-22 14:48:13 +08001927 }
1928 sport->port.line = ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001929
1930 if (of_get_property(np, "fsl,uart-has-rtscts", NULL))
1931 sport->have_rtscts = 1;
1932
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001933 if (of_get_property(np, "fsl,dte-mode", NULL))
1934 sport->dte_mode = 1;
1935
Shawn Guo22698aa2011-06-25 02:04:34 +08001936 return 0;
1937}
1938#else
1939static inline int serial_imx_probe_dt(struct imx_port *sport,
1940 struct platform_device *pdev)
1941{
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001942 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001943}
1944#endif
1945
1946static void serial_imx_probe_pdata(struct imx_port *sport,
1947 struct platform_device *pdev)
1948{
Jingoo Han574de552013-07-30 17:06:57 +09001949 struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
Shawn Guo22698aa2011-06-25 02:04:34 +08001950
1951 sport->port.line = pdev->id;
1952 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
1953
1954 if (!pdata)
1955 return;
1956
1957 if (pdata->flags & IMXUART_HAVE_RTSCTS)
1958 sport->have_rtscts = 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001959}
1960
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001961static int serial_imx_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001963 struct imx_port *sport;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001964 void __iomem *base;
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03001965 int ret = 0, reg;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001966 struct resource *res;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01001967 int txirq, rxirq, rtsirq;
Sascha Hauer5b802342006-05-04 14:07:42 +01001968
Sachin Kamat42d34192013-01-07 10:25:06 +05301969 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001970 if (!sport)
1971 return -ENOMEM;
1972
Shawn Guo22698aa2011-06-25 02:04:34 +08001973 ret = serial_imx_probe_dt(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001974 if (ret > 0)
Shawn Guo22698aa2011-06-25 02:04:34 +08001975 serial_imx_probe_pdata(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001976 else if (ret < 0)
Sachin Kamat42d34192013-01-07 10:25:06 +05301977 return ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001978
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001979 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexander Shiyanda82f992014-02-22 16:01:33 +04001980 base = devm_ioremap_resource(&pdev->dev, res);
1981 if (IS_ERR(base))
1982 return PTR_ERR(base);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001983
Uwe Kleine-König842633b2015-02-24 11:17:07 +01001984 rxirq = platform_get_irq(pdev, 0);
1985 txirq = platform_get_irq(pdev, 1);
1986 rtsirq = platform_get_irq(pdev, 2);
1987
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001988 sport->port.dev = &pdev->dev;
1989 sport->port.mapbase = res->start;
1990 sport->port.membase = base;
1991 sport->port.type = PORT_IMX,
1992 sport->port.iotype = UPIO_MEM;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01001993 sport->port.irq = rxirq;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001994 sport->port.fifosize = 32;
1995 sport->port.ops = &imx_pops;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001996 sport->port.rs485_config = imx_rs485_config;
1997 sport->port.rs485.flags =
1998 SER_RS485_RTS_ON_SEND | SER_RS485_RX_DURING_TX;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001999 sport->port.flags = UPF_BOOT_AUTOCONF;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002000 init_timer(&sport->timer);
2001 sport->timer.function = imx_timeout;
2002 sport->timer.data = (unsigned long)sport;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002003
Uwe Kleine-König58362d52015-12-13 11:30:03 +01002004 sport->gpios = mctrl_gpio_init(&sport->port, 0);
2005 if (IS_ERR(sport->gpios))
2006 return PTR_ERR(sport->gpios);
2007
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002008 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
2009 if (IS_ERR(sport->clk_ipg)) {
2010 ret = PTR_ERR(sport->clk_ipg);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02002011 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05302012 return ret;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002013 }
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002014
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002015 sport->clk_per = devm_clk_get(&pdev->dev, "per");
2016 if (IS_ERR(sport->clk_per)) {
2017 ret = PTR_ERR(sport->clk_per);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02002018 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05302019 return ret;
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002020 }
2021
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002022 sport->port.uartclk = clk_get_rate(sport->clk_per);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002023
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002024 /* For register access, we only need to enable the ipg clock. */
2025 ret = clk_prepare_enable(sport->clk_ipg);
2026 if (ret)
2027 return ret;
2028
2029 /* Disable interrupts before requesting them */
2030 reg = readl_relaxed(sport->port.membase + UCR1);
2031 reg &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN |
2032 UCR1_TXMPTYEN | UCR1_RTSDEN);
2033 writel_relaxed(reg, sport->port.membase + UCR1);
2034
2035 clk_disable_unprepare(sport->clk_ipg);
2036
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002037 /*
2038 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
2039 * chips only have one interrupt.
2040 */
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002041 if (txirq > 0) {
2042 ret = devm_request_irq(&pdev->dev, rxirq, imx_rxint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002043 dev_name(&pdev->dev), sport);
2044 if (ret)
2045 return ret;
2046
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002047 ret = devm_request_irq(&pdev->dev, txirq, imx_txint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002048 dev_name(&pdev->dev), sport);
2049 if (ret)
2050 return ret;
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002051 } else {
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002052 ret = devm_request_irq(&pdev->dev, rxirq, imx_int, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002053 dev_name(&pdev->dev), sport);
2054 if (ret)
2055 return ret;
2056 }
2057
Shawn Guo22698aa2011-06-25 02:04:34 +08002058 imx_ports[sport->port.line] = sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01002059
Richard Zhao0a86a862012-09-18 16:14:58 +08002060 platform_set_drvdata(pdev, sport);
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002061
Alexander Shiyan45af7802014-02-22 16:01:35 +04002062 return uart_add_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063}
2064
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002065static int serial_imx_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066{
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002067 struct imx_port *sport = platform_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068
Alexander Shiyan45af7802014-02-22 16:01:35 +04002069 return uart_remove_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070}
2071
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002072static void serial_imx_restore_context(struct imx_port *sport)
2073{
2074 if (!sport->context_saved)
2075 return;
2076
2077 writel(sport->saved_reg[4], sport->port.membase + UFCR);
2078 writel(sport->saved_reg[5], sport->port.membase + UESC);
2079 writel(sport->saved_reg[6], sport->port.membase + UTIM);
2080 writel(sport->saved_reg[7], sport->port.membase + UBIR);
2081 writel(sport->saved_reg[8], sport->port.membase + UBMR);
2082 writel(sport->saved_reg[9], sport->port.membase + IMX21_UTS);
2083 writel(sport->saved_reg[0], sport->port.membase + UCR1);
2084 writel(sport->saved_reg[1] | UCR2_SRST, sport->port.membase + UCR2);
2085 writel(sport->saved_reg[2], sport->port.membase + UCR3);
2086 writel(sport->saved_reg[3], sport->port.membase + UCR4);
2087 sport->context_saved = false;
2088}
2089
2090static void serial_imx_save_context(struct imx_port *sport)
2091{
2092 /* Save necessary regs */
2093 sport->saved_reg[0] = readl(sport->port.membase + UCR1);
2094 sport->saved_reg[1] = readl(sport->port.membase + UCR2);
2095 sport->saved_reg[2] = readl(sport->port.membase + UCR3);
2096 sport->saved_reg[3] = readl(sport->port.membase + UCR4);
2097 sport->saved_reg[4] = readl(sport->port.membase + UFCR);
2098 sport->saved_reg[5] = readl(sport->port.membase + UESC);
2099 sport->saved_reg[6] = readl(sport->port.membase + UTIM);
2100 sport->saved_reg[7] = readl(sport->port.membase + UBIR);
2101 sport->saved_reg[8] = readl(sport->port.membase + UBMR);
2102 sport->saved_reg[9] = readl(sport->port.membase + IMX21_UTS);
2103 sport->context_saved = true;
2104}
2105
Eduardo Valentin189550b2015-08-11 10:21:21 -07002106static void serial_imx_enable_wakeup(struct imx_port *sport, bool on)
2107{
2108 unsigned int val;
2109
2110 val = readl(sport->port.membase + UCR3);
2111 if (on)
2112 val |= UCR3_AWAKEN;
2113 else
2114 val &= ~UCR3_AWAKEN;
2115 writel(val, sport->port.membase + UCR3);
Eduardo Valentinbc857342015-08-11 10:21:22 -07002116
2117 val = readl(sport->port.membase + UCR1);
2118 if (on)
2119 val |= UCR1_RTSDEN;
2120 else
2121 val &= ~UCR1_RTSDEN;
2122 writel(val, sport->port.membase + UCR1);
Eduardo Valentin189550b2015-08-11 10:21:21 -07002123}
2124
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002125static int imx_serial_port_suspend_noirq(struct device *dev)
2126{
2127 struct platform_device *pdev = to_platform_device(dev);
2128 struct imx_port *sport = platform_get_drvdata(pdev);
2129 int ret;
2130
2131 ret = clk_enable(sport->clk_ipg);
2132 if (ret)
2133 return ret;
2134
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002135 serial_imx_save_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002136
2137 clk_disable(sport->clk_ipg);
2138
2139 return 0;
2140}
2141
2142static int imx_serial_port_resume_noirq(struct device *dev)
2143{
2144 struct platform_device *pdev = to_platform_device(dev);
2145 struct imx_port *sport = platform_get_drvdata(pdev);
2146 int ret;
2147
2148 ret = clk_enable(sport->clk_ipg);
2149 if (ret)
2150 return ret;
2151
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002152 serial_imx_restore_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002153
2154 clk_disable(sport->clk_ipg);
2155
2156 return 0;
2157}
2158
2159static int imx_serial_port_suspend(struct device *dev)
2160{
2161 struct platform_device *pdev = to_platform_device(dev);
2162 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002163
2164 /* enable wakeup from i.MX UART */
Eduardo Valentin189550b2015-08-11 10:21:21 -07002165 serial_imx_enable_wakeup(sport, true);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002166
2167 uart_suspend_port(&imx_reg, &sport->port);
2168
Martin Fuzzey29add682016-01-05 16:53:31 +01002169 /* Needed to enable clock in suspend_noirq */
2170 return clk_prepare(sport->clk_ipg);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002171}
2172
2173static int imx_serial_port_resume(struct device *dev)
2174{
2175 struct platform_device *pdev = to_platform_device(dev);
2176 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002177
2178 /* disable wakeup from i.MX UART */
Eduardo Valentin189550b2015-08-11 10:21:21 -07002179 serial_imx_enable_wakeup(sport, false);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002180
2181 uart_resume_port(&imx_reg, &sport->port);
2182
Martin Fuzzey29add682016-01-05 16:53:31 +01002183 clk_unprepare(sport->clk_ipg);
2184
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002185 return 0;
2186}
2187
2188static const struct dev_pm_ops imx_serial_port_pm_ops = {
2189 .suspend_noirq = imx_serial_port_suspend_noirq,
2190 .resume_noirq = imx_serial_port_resume_noirq,
2191 .suspend = imx_serial_port_suspend,
2192 .resume = imx_serial_port_resume,
2193};
2194
Russell King3ae5eae2005-11-09 22:32:44 +00002195static struct platform_driver serial_imx_driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002196 .probe = serial_imx_probe,
2197 .remove = serial_imx_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002198
Shawn Guofe6b5402011-06-25 02:04:33 +08002199 .id_table = imx_uart_devtype,
Russell King3ae5eae2005-11-09 22:32:44 +00002200 .driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002201 .name = "imx-uart",
Shawn Guo22698aa2011-06-25 02:04:34 +08002202 .of_match_table = imx_uart_dt_ids,
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002203 .pm = &imx_serial_port_pm_ops,
Russell King3ae5eae2005-11-09 22:32:44 +00002204 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002205};
2206
2207static int __init imx_serial_init(void)
2208{
Fabio Estevamf0fd1b72014-10-27 14:49:40 -02002209 int ret = uart_register_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210
Linus Torvalds1da177e2005-04-16 15:20:36 -07002211 if (ret)
2212 return ret;
2213
Russell King3ae5eae2005-11-09 22:32:44 +00002214 ret = platform_driver_register(&serial_imx_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215 if (ret != 0)
2216 uart_unregister_driver(&imx_reg);
2217
Uwe Kleine-Königf2278242011-11-22 14:22:55 +01002218 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002219}
2220
2221static void __exit imx_serial_exit(void)
2222{
Russell Kingc889b892005-11-21 17:05:21 +00002223 platform_driver_unregister(&serial_imx_driver);
Sascha Hauer4b300c32007-07-17 13:35:46 +01002224 uart_unregister_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225}
2226
2227module_init(imx_serial_init);
2228module_exit(imx_serial_exit);
2229
2230MODULE_AUTHOR("Sascha Hauer");
2231MODULE_DESCRIPTION("IMX generic serial port driver");
2232MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07002233MODULE_ALIAS("platform:imx-uart");