Juergen Beisert | eea643f | 2008-07-05 10:02:56 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 1999 ARM Limited |
| 3 | * Copyright (C) 2000 Deep Blue Solutions Ltd |
| 4 | * Copyright 2006-2007 Freescale Semiconductor, Inc. All Rights Reserved. |
| 5 | * Copyright 2008 Juergen Beisert, kernel@pengutronix.de |
Ilya Yanok | 74bef9a | 2009-03-03 02:49:23 +0300 | [diff] [blame] | 6 | * Copyright 2009 Ilya Yanok, Emcraft Systems Ltd, yanok@emcraft.com |
Juergen Beisert | eea643f | 2008-07-05 10:02:56 +0200 | [diff] [blame] | 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License as published by |
| 10 | * the Free Software Foundation; either version 2 of the License, or |
| 11 | * (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
Juergen Beisert | eea643f | 2008-07-05 10:02:56 +0200 | [diff] [blame] | 17 | */ |
| 18 | |
| 19 | #include <linux/kernel.h> |
| 20 | #include <linux/clk.h> |
| 21 | #include <linux/io.h> |
Ilya Yanok | 74bef9a | 2009-03-03 02:49:23 +0300 | [diff] [blame] | 22 | #include <linux/err.h> |
| 23 | #include <linux/delay.h> |
Shawn Guo | c1e31d1 | 2013-05-10 10:19:01 +0800 | [diff] [blame] | 24 | #include <linux/of.h> |
| 25 | #include <linux/of_address.h> |
Juergen Beisert | eea643f | 2008-07-05 10:02:56 +0200 | [diff] [blame] | 26 | |
David Howells | 9f97da7 | 2012-03-28 18:30:01 +0100 | [diff] [blame] | 27 | #include <asm/system_misc.h> |
Juergen Beisert | eea643f | 2008-07-05 10:02:56 +0200 | [diff] [blame] | 28 | #include <asm/proc-fns.h> |
Arnaud Patard (Rtp) | c2932bf | 2010-10-27 14:40:55 +0200 | [diff] [blame] | 29 | #include <asm/mach-types.h> |
Shawn Guo | e6a0756 | 2013-07-08 21:45:20 +0800 | [diff] [blame] | 30 | #include <asm/hardware/cache-l2x0.h> |
Juergen Beisert | eea643f | 2008-07-05 10:02:56 +0200 | [diff] [blame] | 31 | |
Shawn Guo | e337247 | 2012-09-13 21:01:00 +0800 | [diff] [blame] | 32 | #include "common.h" |
Shawn Guo | 50f2de6 | 2012-09-14 14:14:45 +0800 | [diff] [blame] | 33 | #include "hardware.h" |
Shawn Guo | e337247 | 2012-09-13 21:01:00 +0800 | [diff] [blame] | 34 | |
Sascha Hauer | be124c9 | 2009-06-04 12:19:02 +0200 | [diff] [blame] | 35 | static void __iomem *wdog_base; |
Shawn Guo | 18cb680 | 2013-05-10 09:13:44 +0800 | [diff] [blame] | 36 | static struct clk *wdog_clk; |
Juergen Beisert | eea643f | 2008-07-05 10:02:56 +0200 | [diff] [blame] | 37 | |
| 38 | /* |
| 39 | * Reset the system. It is called by machine_restart(). |
| 40 | */ |
Robin Holt | 7b6d864 | 2013-07-08 16:01:40 -0700 | [diff] [blame] | 41 | void mxc_restart(enum reboot_mode mode, const char *cmd) |
Juergen Beisert | eea643f | 2008-07-05 10:02:56 +0200 | [diff] [blame] | 42 | { |
Sascha Hauer | be124c9 | 2009-06-04 12:19:02 +0200 | [diff] [blame] | 43 | unsigned int wcr_enable; |
| 44 | |
Alexander Shiyan | 5a6e150 | 2014-06-13 11:26:13 +0400 | [diff] [blame] | 45 | if (!wdog_base) |
| 46 | goto reset_fallback; |
| 47 | |
Alexander Shiyan | ce8ad88 | 2014-06-13 11:26:12 +0400 | [diff] [blame] | 48 | if (!IS_ERR(wdog_clk)) |
Shawn Guo | 18cb680 | 2013-05-10 09:13:44 +0800 | [diff] [blame] | 49 | clk_enable(wdog_clk); |
Juergen Beisert | eea643f | 2008-07-05 10:02:56 +0200 | [diff] [blame] | 50 | |
Shawn Guo | 18cb680 | 2013-05-10 09:13:44 +0800 | [diff] [blame] | 51 | if (cpu_is_mx1()) |
| 52 | wcr_enable = (1 << 0); |
| 53 | else |
Sascha Hauer | be124c9 | 2009-06-04 12:19:02 +0200 | [diff] [blame] | 54 | wcr_enable = (1 << 2); |
Juergen Beisert | eea643f | 2008-07-05 10:02:56 +0200 | [diff] [blame] | 55 | |
Juergen Beisert | eea643f | 2008-07-05 10:02:56 +0200 | [diff] [blame] | 56 | /* Assert SRS signal */ |
Johannes Berg | c553138 | 2016-01-27 17:59:35 +0100 | [diff] [blame] | 57 | imx_writew(wcr_enable, wdog_base); |
Shawn Guo | 2c11b57 | 2013-10-31 10:35:40 +0800 | [diff] [blame] | 58 | /* |
| 59 | * Due to imx6q errata ERR004346 (WDOG: WDOG SRS bit requires to be |
| 60 | * written twice), we add another two writes to ensure there must be at |
| 61 | * least two writes happen in the same one 32kHz clock period. We save |
| 62 | * the target check here, since the writes shouldn't be a huge burden |
| 63 | * for other platforms. |
| 64 | */ |
Johannes Berg | c553138 | 2016-01-27 17:59:35 +0100 | [diff] [blame] | 65 | imx_writew(wcr_enable, wdog_base); |
| 66 | imx_writew(wcr_enable, wdog_base); |
Ilya Yanok | 74bef9a | 2009-03-03 02:49:23 +0300 | [diff] [blame] | 67 | |
| 68 | /* wait for reset to assert... */ |
| 69 | mdelay(500); |
| 70 | |
Shawn Guo | 18cb680 | 2013-05-10 09:13:44 +0800 | [diff] [blame] | 71 | pr_err("%s: Watchdog reset failed to assert reset\n", __func__); |
Ilya Yanok | 74bef9a | 2009-03-03 02:49:23 +0300 | [diff] [blame] | 72 | |
| 73 | /* delay to allow the serial port to show the message */ |
| 74 | mdelay(50); |
| 75 | |
Alexander Shiyan | 5a6e150 | 2014-06-13 11:26:13 +0400 | [diff] [blame] | 76 | reset_fallback: |
Ilya Yanok | 74bef9a | 2009-03-03 02:49:23 +0300 | [diff] [blame] | 77 | /* we'll take a jump through zero as a poor second */ |
Russell King | e879c86 | 2011-11-01 13:16:26 +0000 | [diff] [blame] | 78 | soft_restart(0); |
Juergen Beisert | eea643f | 2008-07-05 10:02:56 +0200 | [diff] [blame] | 79 | } |
Sascha Hauer | be124c9 | 2009-06-04 12:19:02 +0200 | [diff] [blame] | 80 | |
Shawn Guo | 18cb680 | 2013-05-10 09:13:44 +0800 | [diff] [blame] | 81 | void __init mxc_arch_reset_init(void __iomem *base) |
Sascha Hauer | be124c9 | 2009-06-04 12:19:02 +0200 | [diff] [blame] | 82 | { |
| 83 | wdog_base = base; |
Shawn Guo | 18cb680 | 2013-05-10 09:13:44 +0800 | [diff] [blame] | 84 | |
| 85 | wdog_clk = clk_get_sys("imx2-wdt.0", NULL); |
Alexander Shiyan | ce8ad88 | 2014-06-13 11:26:12 +0400 | [diff] [blame] | 86 | if (IS_ERR(wdog_clk)) |
Shawn Guo | 18cb680 | 2013-05-10 09:13:44 +0800 | [diff] [blame] | 87 | pr_warn("%s: failed to get wdog clock\n", __func__); |
Alexander Shiyan | ce8ad88 | 2014-06-13 11:26:12 +0400 | [diff] [blame] | 88 | else |
| 89 | clk_prepare(wdog_clk); |
Sascha Hauer | be124c9 | 2009-06-04 12:19:02 +0200 | [diff] [blame] | 90 | } |
Shawn Guo | c1e31d1 | 2013-05-10 10:19:01 +0800 | [diff] [blame] | 91 | |
Shawn Guo | e6a0756 | 2013-07-08 21:45:20 +0800 | [diff] [blame] | 92 | #ifdef CONFIG_CACHE_L2X0 |
Vincent Stehlé | 10eff77 | 2013-07-10 11:45:46 +0200 | [diff] [blame] | 93 | void __init imx_init_l2cache(void) |
Shawn Guo | e6a0756 | 2013-07-08 21:45:20 +0800 | [diff] [blame] | 94 | { |
| 95 | void __iomem *l2x0_base; |
| 96 | struct device_node *np; |
| 97 | unsigned int val; |
| 98 | |
| 99 | np = of_find_compatible_node(NULL, NULL, "arm,pl310-cache"); |
| 100 | if (!np) |
| 101 | goto out; |
| 102 | |
| 103 | l2x0_base = of_iomap(np, 0); |
| 104 | if (!l2x0_base) { |
| 105 | of_node_put(np); |
| 106 | goto out; |
| 107 | } |
| 108 | |
Dirk Behme | bc3d8ed | 2016-02-19 07:50:12 +0100 | [diff] [blame] | 109 | if (readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN) |
| 110 | goto skip_if_enabled; |
| 111 | |
Shawn Guo | e6a0756 | 2013-07-08 21:45:20 +0800 | [diff] [blame] | 112 | /* Configure the L2 PREFETCH and POWER registers */ |
Russell King | 1a5a954 | 2014-03-16 20:52:25 +0000 | [diff] [blame] | 113 | val = readl_relaxed(l2x0_base + L310_PREFETCH_CTRL); |
Shawn Guo | e6a0756 | 2013-07-08 21:45:20 +0800 | [diff] [blame] | 114 | val |= 0x70800000; |
Jason Liu | 9779f0e | 2013-09-16 09:29:03 +0800 | [diff] [blame] | 115 | /* |
| 116 | * The L2 cache controller(PL310) version on the i.MX6D/Q is r3p1-50rel0 |
| 117 | * The L2 cache controller(PL310) version on the i.MX6DL/SOLO/SL is r3p2 |
| 118 | * But according to ARM PL310 errata: 752271 |
| 119 | * ID: 752271: Double linefill feature can cause data corruption |
| 120 | * Fault Status: Present in: r3p0, r3p1, r3p1-50rel0. Fixed in r3p2 |
| 121 | * Workaround: The only workaround to this erratum is to disable the |
| 122 | * double linefill feature. This is the default behavior. |
| 123 | */ |
| 124 | if (cpu_is_imx6q()) |
| 125 | val &= ~(1 << 30 | 1 << 23); |
Russell King | 1a5a954 | 2014-03-16 20:52:25 +0000 | [diff] [blame] | 126 | writel_relaxed(val, l2x0_base + L310_PREFETCH_CTRL); |
Shawn Guo | e6a0756 | 2013-07-08 21:45:20 +0800 | [diff] [blame] | 127 | |
Dirk Behme | bc3d8ed | 2016-02-19 07:50:12 +0100 | [diff] [blame] | 128 | skip_if_enabled: |
Shawn Guo | e6a0756 | 2013-07-08 21:45:20 +0800 | [diff] [blame] | 129 | iounmap(l2x0_base); |
| 130 | of_node_put(np); |
| 131 | |
| 132 | out: |
Russell King | d453ef7 | 2014-03-19 12:50:53 +0000 | [diff] [blame] | 133 | l2x0_of_init(0, ~0); |
Shawn Guo | e6a0756 | 2013-07-08 21:45:20 +0800 | [diff] [blame] | 134 | } |
| 135 | #endif |