blob: f2500c8826bb0145b0315935dc3ba210512068dd [file] [log] [blame]
Sergei Shtylyov60e7a822007-05-05 22:03:49 +02001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * cmd64x.c: Enable interrupts at initialization time on Ultra/PCI machines.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Due to massive hardware bugs, UltraDMA is only supported
4 * on the 646U2 and not on the 646U.
5 *
6 * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
7 * Copyright (C) 1998 David S. Miller (davem@redhat.com)
8 *
9 * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +020010 * Copyright (C) 2007,2009 MontaVista Software, Inc. <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
12
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/module.h>
14#include <linux/types.h>
15#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/ide.h>
17#include <linux/init.h>
18
19#include <asm/io.h>
20
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +020021#define DRV_NAME "cmd64x"
22
Linus Torvalds1da177e2005-04-16 15:20:36 -070023/*
24 * CMD64x specific registers definition.
25 */
26#define CFR 0x50
Sergei Shtylyove51e2522007-05-05 22:03:49 +020027#define CFR_INTR_CH0 0x04
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29#define CMDTIM 0x52
30#define ARTTIM0 0x53
31#define DRWTIM0 0x54
32#define ARTTIM1 0x55
33#define DRWTIM1 0x56
34#define ARTTIM23 0x57
35#define ARTTIM23_DIS_RA2 0x04
36#define ARTTIM23_DIS_RA3 0x08
37#define ARTTIM23_INTR_CH1 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define DRWTIM2 0x58
39#define BRST 0x59
40#define DRWTIM3 0x5b
41
42#define BMIDECR0 0x70
43#define MRDMODE 0x71
44#define MRDMODE_INTR_CH0 0x04
45#define MRDMODE_INTR_CH1 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#define UDIDETCR0 0x73
47#define DTPR0 0x74
48#define BMIDECR1 0x78
49#define BMIDECSR 0x79
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#define UDIDETCR1 0x7B
51#define DTPR1 0x7C
52
Sergei Shtylyove277a1a2007-03-17 21:57:24 +010053static u8 quantize_timing(int timing, int quant)
54{
55 return (timing + quant - 1) / quant;
56}
57
Linus Torvalds1da177e2005-04-16 15:20:36 -070058/*
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020059 * This routine calculates active/recovery counts and then writes them into
60 * the chipset registers.
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 */
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020062static void program_cycle_times (ide_drive_t *drive, int cycle_time, int active_time)
Linus Torvalds1da177e2005-04-16 15:20:36 -070063{
Bartlomiej Zolnierkiewiczebae41a2008-04-27 15:38:29 +020064 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
Bartlomiej Zolnierkiewicz30e5ee42008-07-15 21:21:46 +020065 int clock_time = 1000 / (ide_pci_clk ? ide_pci_clk : 33);
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020066 u8 cycle_count, active_count, recovery_count, drwtim;
67 static const u8 recovery_values[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 {15, 15, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 0};
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020069 static const u8 drwtim_regs[4] = {DRWTIM0, DRWTIM1, DRWTIM2, DRWTIM3};
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020071 cycle_count = quantize_timing( cycle_time, clock_time);
72 active_count = quantize_timing(active_time, clock_time);
73 recovery_count = cycle_count - active_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75 /*
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020076 * In case we've got too long recovery phase, try to lengthen
77 * the active phase
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 if (recovery_count > 16) {
80 active_count += recovery_count - 16;
81 recovery_count = 16;
82 }
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020083 if (active_count > 16) /* shouldn't actually happen... */
84 active_count = 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020086 /*
87 * Convert values to internal chipset representation
88 */
89 recovery_count = recovery_values[recovery_count];
90 active_count &= 0x0f;
91
92 /* Program the active/recovery counts into the DRWTIM register */
93 drwtim = (active_count << 4) | recovery_count;
94 (void) pci_write_config_byte(dev, drwtim_regs[drive->dn], drwtim);
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020095}
96
97/*
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +020098 * This routine writes into the chipset registers
99 * PIO setup/active/recovery timings.
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200100 */
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200101static void cmd64x_tune_pio(ide_drive_t *drive, const u8 pio)
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200102{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100103 ide_hwif_t *hwif = drive->hwif;
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100104 struct pci_dev *dev = to_pci_dev(hwif->dev);
Bartlomiej Zolnierkiewicz86a0e122008-07-16 20:33:38 +0200105 struct ide_timing *t = ide_timing_find_mode(XFER_PIO_0 + pio);
Joao Ramos5bfb151f2009-06-15 22:13:44 +0200106 unsigned long setup_count;
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200107 unsigned int cycle_time;
Joao Ramos5bfb151f2009-06-15 22:13:44 +0200108 u8 arttim = 0;
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200109
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200110 static const u8 setup_values[] = {0x40, 0x40, 0x40, 0x80, 0, 0xc0};
111 static const u8 arttim_regs[4] = {ARTTIM0, ARTTIM1, ARTTIM23, ARTTIM23};
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200112
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200113 cycle_time = ide_pio_cycle_time(drive, pio);
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200114
Bartlomiej Zolnierkiewicz86a0e122008-07-16 20:33:38 +0200115 program_cycle_times(drive, cycle_time, t->active);
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200116
Bartlomiej Zolnierkiewicz86a0e122008-07-16 20:33:38 +0200117 setup_count = quantize_timing(t->setup,
Bartlomiej Zolnierkiewicz30e5ee42008-07-15 21:21:46 +0200118 1000 / (ide_pci_clk ? ide_pci_clk : 33));
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200119
120 /*
121 * The primary channel has individual address setup timing registers
122 * for each drive and the hardware selects the slowest timing itself.
123 * The secondary channel has one common register and we have to select
124 * the slowest address setup timing ourselves.
125 */
126 if (hwif->channel) {
Bartlomiej Zolnierkiewicz5d44a152009-01-06 17:20:55 +0100127 ide_drive_t *pair = ide_get_pair_dev(drive);
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200128
Joao Ramos5bfb151f2009-06-15 22:13:44 +0200129 ide_set_drivedata(drive, (void *)setup_count);
Bartlomiej Zolnierkiewicz5d44a152009-01-06 17:20:55 +0100130
131 if (pair)
Joao Ramos5bfb151f2009-06-15 22:13:44 +0200132 setup_count = max_t(u8, setup_count,
133 (unsigned long)ide_get_drivedata(pair));
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200134 }
135
136 if (setup_count > 5) /* shouldn't actually happen... */
137 setup_count = 5;
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200138
139 /*
140 * Program the address setup clocks into the ARTTIM registers.
141 * Avoid clearing the secondary channel's interrupt bit.
142 */
143 (void) pci_read_config_byte (dev, arttim_regs[drive->dn], &arttim);
144 if (hwif->channel)
145 arttim &= ~ARTTIM23_INTR_CH1;
146 arttim &= ~0xc0;
147 arttim |= setup_values[setup_count];
148 (void) pci_write_config_byte(dev, arttim_regs[drive->dn], arttim);
Sergei Shtylyovf92d50e62007-03-03 17:48:53 +0100149}
150
151/*
152 * Attempts to set drive's PIO mode.
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200153 * Special cases are 8: prefetch off, 9: prefetch on (both never worked)
Sergei Shtylyovf92d50e62007-03-03 17:48:53 +0100154 */
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200155
156static void cmd64x_set_pio_mode(ide_drive_t *drive, const u8 pio)
Sergei Shtylyovf92d50e62007-03-03 17:48:53 +0100157{
158 /*
159 * Filter out the prefetch control values
160 * to prevent PIO5 from being programmed
161 */
162 if (pio == 8 || pio == 9)
163 return;
164
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200165 cmd64x_tune_pio(drive, pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166}
167
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200168static void cmd64x_set_dma_mode(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100170 ide_hwif_t *hwif = drive->hwif;
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100171 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200172 u8 unit = drive->dn & 0x01;
173 u8 regU = 0, pciU = hwif->channel ? UDIDETCR1 : UDIDETCR0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
Sergei Shtylyovf92d50e62007-03-03 17:48:53 +0100175 if (speed >= XFER_SW_DMA_0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 (void) pci_read_config_byte(dev, pciU, &regU);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 regU &= ~(unit ? 0xCA : 0x35);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 }
179
180 switch(speed) {
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200181 case XFER_UDMA_5:
182 regU |= unit ? 0x0A : 0x05;
183 break;
184 case XFER_UDMA_4:
185 regU |= unit ? 0x4A : 0x15;
186 break;
187 case XFER_UDMA_3:
188 regU |= unit ? 0x8A : 0x25;
189 break;
190 case XFER_UDMA_2:
191 regU |= unit ? 0x42 : 0x11;
192 break;
193 case XFER_UDMA_1:
194 regU |= unit ? 0x82 : 0x21;
195 break;
196 case XFER_UDMA_0:
197 regU |= unit ? 0xC2 : 0x31;
198 break;
199 case XFER_MW_DMA_2:
200 program_cycle_times(drive, 120, 70);
201 break;
202 case XFER_MW_DMA_1:
203 program_cycle_times(drive, 150, 80);
204 break;
205 case XFER_MW_DMA_0:
206 program_cycle_times(drive, 480, 215);
207 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 }
209
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200210 if (speed >= XFER_SW_DMA_0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 (void) pci_write_config_byte(dev, pciU, regU);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212}
213
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200214static void cmd648_clear_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100216 ide_hwif_t *hwif = drive->hwif;
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200217 struct pci_dev *dev = to_pci_dev(hwif->dev);
218 unsigned long base = pci_resource_start(dev, 4);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200219 u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 :
220 MRDMODE_INTR_CH0;
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100221 u8 mrdmode = inb(base + 1);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200222
223 /* clear the interrupt bit */
Sergei Shtylyov61832892007-11-13 22:09:14 +0100224 outb((mrdmode & ~(MRDMODE_INTR_CH0 | MRDMODE_INTR_CH1)) | irq_mask,
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100225 base + 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226}
227
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200228static void cmd64x_clear_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100230 ide_hwif_t *hwif = drive->hwif;
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100231 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200232 int irq_reg = hwif->channel ? ARTTIM23 : CFR;
233 u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 :
234 CFR_INTR_CH0;
235 u8 irq_stat = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200237 (void) pci_read_config_byte(dev, irq_reg, &irq_stat);
238 /* clear the interrupt bit */
239 (void) pci_write_config_byte(dev, irq_reg, irq_stat | irq_mask);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200240}
241
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200242static int cmd648_test_irq(ide_hwif_t *hwif)
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200243{
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200244 struct pci_dev *dev = to_pci_dev(hwif->dev);
245 unsigned long base = pci_resource_start(dev, 4);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200246 u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 :
247 MRDMODE_INTR_CH0;
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100248 u8 mrdmode = inb(base + 1);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200249
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200250 pr_debug("%s: mrdmode: 0x%02x irq_mask: 0x%02x\n",
251 hwif->name, mrdmode, irq_mask);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200252
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200253 return (mrdmode & irq_mask) ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254}
255
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200256static int cmd64x_test_irq(ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100258 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200259 int irq_reg = hwif->channel ? ARTTIM23 : CFR;
260 u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 :
261 CFR_INTR_CH0;
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200262 u8 irq_stat = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
Sergei Shtylyove51e2522007-05-05 22:03:49 +0200264 (void) pci_read_config_byte(dev, irq_reg, &irq_stat);
265
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200266 pr_debug("%s: irq_stat: 0x%02x irq_mask: 0x%02x\n",
267 hwif->name, irq_stat, irq_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200269 return (irq_stat & irq_mask) ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270}
271
272/*
273 * ASUS P55T2P4D with CMD646 chipset revision 0x01 requires the old
274 * event order for DMA transfers.
275 */
276
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200277static int cmd646_1_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100279 ide_hwif_t *hwif = drive->hwif;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 u8 dma_stat = 0, dma_cmd = 0;
281
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 /* get DMA status */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200283 dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 /* read DMA command state */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200285 dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 /* stop DMA */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200287 outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 /* clear the INTR & ERROR bits */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200289 outb(dma_stat | 6, hwif->dma_base + ATA_DMA_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 /* verify good DMA status */
291 return (dma_stat & 7) != 4;
292}
293
Bartlomiej Zolnierkiewicz2ed0ef52009-03-24 23:22:53 +0100294static int init_chipset_cmd64x(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 u8 mrdmode = 0;
297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 /* Set a good latency timer and cache line size value. */
299 (void) pci_write_config_byte(dev, PCI_LATENCY_TIMER, 64);
300 /* FIXME: pci_set_master() to ensure a good latency timer value */
301
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200302 /*
303 * Enable interrupts, select MEMORY READ LINE for reads.
304 *
305 * NOTE: although not mentioned in the PCI0646U specs,
306 * bits 0-1 are write only and won't be read back as
307 * set or not -- PCI0646U2 specs clarify this point.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 */
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200309 (void) pci_read_config_byte (dev, MRDMODE, &mrdmode);
310 mrdmode &= ~0x30;
311 (void) pci_write_config_byte(dev, MRDMODE, (mrdmode | 0x02));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 return 0;
314}
315
Bartlomiej Zolnierkiewiczf454cbe2008-08-05 18:17:04 +0200316static u8 cmd64x_cable_detect(ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100318 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200319 u8 bmidecsr = 0, mask = hwif->channel ? 0x02 : 0x01;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200321 switch (dev->device) {
322 case PCI_DEVICE_ID_CMD_648:
323 case PCI_DEVICE_ID_CMD_649:
324 pci_read_config_byte(dev, BMIDECSR, &bmidecsr);
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200325 return (bmidecsr & mask) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200326 default:
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200327 return ATA_CBL_PATA40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329}
330
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200331static const struct ide_port_ops cmd64x_port_ops = {
332 .set_pio_mode = cmd64x_set_pio_mode,
333 .set_dma_mode = cmd64x_set_dma_mode,
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200334 .clear_irq = cmd64x_clear_irq,
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200335 .test_irq = cmd64x_test_irq,
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200336 .cable_detect = cmd64x_cable_detect,
337};
338
339static const struct ide_port_ops cmd648_port_ops = {
340 .set_pio_mode = cmd64x_set_pio_mode,
341 .set_dma_mode = cmd64x_set_dma_mode,
342 .clear_irq = cmd648_clear_irq,
Sergei Shtylyov628df2f2009-06-15 18:52:59 +0200343 .test_irq = cmd648_test_irq,
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200344 .cable_detect = cmd64x_cable_detect,
345};
346
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200347static const struct ide_dma_ops cmd646_rev1_dma_ops = {
348 .dma_host_set = ide_dma_host_set,
349 .dma_setup = ide_dma_setup,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200350 .dma_start = ide_dma_start,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200351 .dma_end = cmd646_1_dma_end,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200352 .dma_test_irq = ide_dma_test_irq,
353 .dma_lost_irq = ide_dma_lost_irq,
Bartlomiej Zolnierkiewicz22117d62009-03-27 12:46:47 +0100354 .dma_timer_expiry = ide_dma_sff_timer_expiry,
Sergei Shtylyov592b5312009-01-06 17:21:02 +0100355 .dma_sff_read_status = ide_dma_sff_read_status,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200356};
357
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200358static const struct ide_port_info cmd64x_chipsets[] __devinitdata = {
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200359 { /* 0: CMD643 */
360 .name = DRV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 .init_chipset = init_chipset_cmd64x,
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200362 .enablebits = {{0x00,0x00,0x00}, {0x51,0x08,0x08}},
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200363 .port_ops = &cmd64x_port_ops,
Bartlomiej Zolnierkiewicz8ac2b42a2008-02-01 23:09:30 +0100364 .host_flags = IDE_HFLAG_CLEAR_SIMPLEX |
Mikulas Patocka9bd74962009-10-21 08:55:28 +0000365 IDE_HFLAG_ABUSE_PREFETCH |
366 IDE_HFLAG_SERIALIZE,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200367 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200368 .mwdma_mask = ATA_MWDMA2,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200369 .udma_mask = 0x00, /* no udma */
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200370 },
371 { /* 1: CMD646 */
372 .name = DRV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 .init_chipset = init_chipset_cmd64x,
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200374 .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200375 .port_ops = &cmd648_port_ops,
Mikulas Patocka9bd74962009-10-21 08:55:28 +0000376 .host_flags = IDE_HFLAG_ABUSE_PREFETCH |
377 IDE_HFLAG_SERIALIZE,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200378 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200379 .mwdma_mask = ATA_MWDMA2,
380 .udma_mask = ATA_UDMA2,
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200381 },
382 { /* 2: CMD648 */
383 .name = DRV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 .init_chipset = init_chipset_cmd64x,
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200385 .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200386 .port_ops = &cmd648_port_ops,
Bartlomiej Zolnierkiewicz5e71d9c2008-04-26 17:36:35 +0200387 .host_flags = IDE_HFLAG_ABUSE_PREFETCH,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200388 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200389 .mwdma_mask = ATA_MWDMA2,
390 .udma_mask = ATA_UDMA4,
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200391 },
392 { /* 3: CMD649 */
393 .name = DRV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 .init_chipset = init_chipset_cmd64x,
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200395 .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200396 .port_ops = &cmd648_port_ops,
Bartlomiej Zolnierkiewicz5e71d9c2008-04-26 17:36:35 +0200397 .host_flags = IDE_HFLAG_ABUSE_PREFETCH,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200398 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200399 .mwdma_mask = ATA_MWDMA2,
400 .udma_mask = ATA_UDMA5,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 }
402};
403
404static int __devinit cmd64x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
405{
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +0200406 struct ide_port_info d;
Bartlomiej Zolnierkiewiczbfd314a2007-10-19 00:30:09 +0200407 u8 idx = id->driver_data;
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200408
Bartlomiej Zolnierkiewiczbfd314a2007-10-19 00:30:09 +0200409 d = cmd64x_chipsets[idx];
410
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200411 if (idx == 1) {
412 /*
413 * UltraDMA only supported on PCI646U and PCI646U2, which
414 * correspond to revisions 0x03, 0x05 and 0x07 respectively.
415 * Actually, although the CMD tech support people won't
416 * tell me the details, the 0x03 revision cannot support
417 * UDMA correctly without hardware modifications, and even
418 * then it only works with Quantum disks due to some
419 * hold time assumptions in the 646U part which are fixed
420 * in the 646U2.
421 *
422 * So we only do UltraDMA on revision 0x05 and 0x07 chipsets.
423 */
424 if (dev->revision < 5) {
425 d.udma_mask = 0x00;
426 /*
427 * The original PCI0646 didn't have the primary
428 * channel enable bit, it appeared starting with
429 * PCI0646U (i.e. revision ID 3).
430 */
431 if (dev->revision < 3) {
432 d.enablebits[0].reg = 0;
Sergei Shtylyov30e5ffc2009-06-15 18:52:56 +0200433 d.port_ops = &cmd64x_port_ops;
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200434 if (dev->revision == 1)
435 d.dma_ops = &cmd646_rev1_dma_ops;
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200436 }
437 }
438 }
Bartlomiej Zolnierkiewiczbfd314a2007-10-19 00:30:09 +0200439
Bartlomiej Zolnierkiewicz6cdf6eb2008-07-24 22:53:14 +0200440 return ide_pci_init_one(dev, &d, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441}
442
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +0200443static const struct pci_device_id cmd64x_pci_tbl[] = {
444 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_643), 0 },
445 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_646), 1 },
446 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_648), 2 },
447 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_649), 3 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 { 0, },
449};
450MODULE_DEVICE_TABLE(pci, cmd64x_pci_tbl);
451
Bartlomiej Zolnierkiewicza9ab09e2008-10-13 21:39:41 +0200452static struct pci_driver cmd64x_pci_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 .name = "CMD64x_IDE",
454 .id_table = cmd64x_pci_tbl,
455 .probe = cmd64x_init_one,
Bartlomiej Zolnierkiewicze2b15b42008-07-24 22:53:20 +0200456 .remove = ide_pci_remove,
Bartlomiej Zolnierkiewiczfeb22b72008-10-10 22:39:32 +0200457 .suspend = ide_pci_suspend,
458 .resume = ide_pci_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459};
460
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100461static int __init cmd64x_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462{
Bartlomiej Zolnierkiewicza9ab09e2008-10-13 21:39:41 +0200463 return ide_pci_register_driver(&cmd64x_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464}
465
Bartlomiej Zolnierkiewicze2b15b42008-07-24 22:53:20 +0200466static void __exit cmd64x_ide_exit(void)
467{
Bartlomiej Zolnierkiewicza9ab09e2008-10-13 21:39:41 +0200468 pci_unregister_driver(&cmd64x_pci_driver);
Bartlomiej Zolnierkiewicze2b15b42008-07-24 22:53:20 +0200469}
470
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471module_init(cmd64x_ide_init);
Bartlomiej Zolnierkiewicze2b15b42008-07-24 22:53:20 +0200472module_exit(cmd64x_ide_exit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473
474MODULE_AUTHOR("Eddie Dost, David Miller, Andre Hedrick");
475MODULE_DESCRIPTION("PCI driver module for CMD64x IDE");
476MODULE_LICENSE("GPL");