blob: e1894cea44cc6cd7c36392a09bbe57a4ff849dad [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080043struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080062static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080064 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080065 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
Chon Ming Leeef9348c2014-04-09 13:28:18 +030069/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070087/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099}
100
Imre Deak68b4d822013-05-08 13:14:06 +0300101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102{
Imre Deak68b4d822013-05-08 13:14:06 +0300103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106}
107
Chris Wilsondf0e9242010-09-09 16:20:55 +0100108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100111}
112
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300114static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116
Dave Airlie0e32b392014-05-02 14:02:48 +1000117int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700119{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700120 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700121 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122
123 switch (max_link_bw) {
124 case DP_LINK_BW_1_62:
125 case DP_LINK_BW_2_7:
126 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300127 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300128 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
129 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700130 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
131 max_link_bw = DP_LINK_BW_5_4;
132 else
133 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300134 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300136 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
137 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 max_link_bw = DP_LINK_BW_1_62;
139 break;
140 }
141 return max_link_bw;
142}
143
Paulo Zanonieeb63242014-05-06 14:56:50 +0300144static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
145{
146 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
147 struct drm_device *dev = intel_dig_port->base.base.dev;
148 u8 source_max, sink_max;
149
150 source_max = 4;
151 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
152 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
153 source_max = 2;
154
155 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
156
157 return min(source_max, sink_max);
158}
159
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400160/*
161 * The units on the numbers in the next two are... bizarre. Examples will
162 * make it clearer; this one parallels an example in the eDP spec.
163 *
164 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
165 *
166 * 270000 * 1 * 8 / 10 == 216000
167 *
168 * The actual data capacity of that configuration is 2.16Gbit/s, so the
169 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
170 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
171 * 119000. At 18bpp that's 2142000 kilobits per second.
172 *
173 * Thus the strange-looking division by 10 in intel_dp_link_required, to
174 * get the result in decakilobits instead of kilobits.
175 */
176
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700177static int
Keith Packardc8982612012-01-25 08:16:25 -0800178intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700179{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400180 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181}
182
183static int
Dave Airliefe27d532010-06-30 11:46:17 +1000184intel_dp_max_data_rate(int max_link_clock, int max_lanes)
185{
186 return (max_link_clock * max_lanes * 8) / 10;
187}
188
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000189static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190intel_dp_mode_valid(struct drm_connector *connector,
191 struct drm_display_mode *mode)
192{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100193 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300194 struct intel_connector *intel_connector = to_intel_connector(connector);
195 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100196 int target_clock = mode->clock;
197 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198
Jani Nikuladd06f902012-10-19 14:51:50 +0300199 if (is_edp(intel_dp) && fixed_mode) {
200 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100201 return MODE_PANEL;
202
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200205
206 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 }
208
Daniel Vetter36008362013-03-27 00:44:59 +0100209 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300210 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100211
212 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
213 mode_rate = intel_dp_link_required(target_clock, 18);
214
215 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200216 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700217
218 if (mode->clock < 10000)
219 return MODE_CLOCK_LOW;
220
Daniel Vetter0af78a22012-05-23 11:30:55 +0200221 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
222 return MODE_H_ILLEGAL;
223
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700224 return MODE_OK;
225}
226
227static uint32_t
Ville Syrjälä5ca476f2014-10-01 16:56:56 +0300228pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700229{
230 int i;
231 uint32_t v = 0;
232
233 if (src_bytes > 4)
234 src_bytes = 4;
235 for (i = 0; i < src_bytes; i++)
236 v |= ((uint32_t) src[i]) << ((3-i) * 8);
237 return v;
238}
239
240static void
241unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
242{
243 int i;
244 if (dst_bytes > 4)
245 dst_bytes = 4;
246 for (i = 0; i < dst_bytes; i++)
247 dst[i] = src >> ((3-i) * 8);
248}
249
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700250/* hrawclock is 1/4 the FSB frequency */
251static int
252intel_hrawclk(struct drm_device *dev)
253{
254 struct drm_i915_private *dev_priv = dev->dev_private;
255 uint32_t clkcfg;
256
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530257 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
258 if (IS_VALLEYVIEW(dev))
259 return 200;
260
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700261 clkcfg = I915_READ(CLKCFG);
262 switch (clkcfg & CLKCFG_FSB_MASK) {
263 case CLKCFG_FSB_400:
264 return 100;
265 case CLKCFG_FSB_533:
266 return 133;
267 case CLKCFG_FSB_667:
268 return 166;
269 case CLKCFG_FSB_800:
270 return 200;
271 case CLKCFG_FSB_1067:
272 return 266;
273 case CLKCFG_FSB_1333:
274 return 333;
275 /* these two are just a guess; one of them might be right */
276 case CLKCFG_FSB_1600:
277 case CLKCFG_FSB_1600_ALT:
278 return 400;
279 default:
280 return 133;
281 }
282}
283
Jani Nikulabf13e812013-09-06 07:40:05 +0300284static void
285intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300286 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300287static void
288intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300289 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300290
Ville Syrjälä773538e82014-09-04 14:54:56 +0300291static void pps_lock(struct intel_dp *intel_dp)
292{
293 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
294 struct intel_encoder *encoder = &intel_dig_port->base;
295 struct drm_device *dev = encoder->base.dev;
296 struct drm_i915_private *dev_priv = dev->dev_private;
297 enum intel_display_power_domain power_domain;
298
299 /*
300 * See vlv_power_sequencer_reset() why we need
301 * a power domain reference here.
302 */
303 power_domain = intel_display_port_power_domain(encoder);
304 intel_display_power_get(dev_priv, power_domain);
305
306 mutex_lock(&dev_priv->pps_mutex);
307}
308
309static void pps_unlock(struct intel_dp *intel_dp)
310{
311 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
312 struct intel_encoder *encoder = &intel_dig_port->base;
313 struct drm_device *dev = encoder->base.dev;
314 struct drm_i915_private *dev_priv = dev->dev_private;
315 enum intel_display_power_domain power_domain;
316
317 mutex_unlock(&dev_priv->pps_mutex);
318
319 power_domain = intel_display_port_power_domain(encoder);
320 intel_display_power_put(dev_priv, power_domain);
321}
322
Jani Nikulabf13e812013-09-06 07:40:05 +0300323static enum pipe
324vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
325{
326 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300327 struct drm_device *dev = intel_dig_port->base.base.dev;
328 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300329 struct intel_encoder *encoder;
330 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Jani Nikulabf13e812013-09-06 07:40:05 +0300331
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300332 lockdep_assert_held(&dev_priv->pps_mutex);
333
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300334 if (intel_dp->pps_pipe != INVALID_PIPE)
335 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300336
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300337 /*
338 * We don't have power sequencer currently.
339 * Pick one that's not used by other ports.
340 */
341 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
342 base.head) {
343 struct intel_dp *tmp;
344
345 if (encoder->type != INTEL_OUTPUT_EDP)
346 continue;
347
348 tmp = enc_to_intel_dp(&encoder->base);
349
350 if (tmp->pps_pipe != INVALID_PIPE)
351 pipes &= ~(1 << tmp->pps_pipe);
352 }
353
354 /*
355 * Didn't find one. This should not happen since there
356 * are two power sequencers and up to two eDP ports.
357 */
358 if (WARN_ON(pipes == 0))
359 return PIPE_A;
360
361 intel_dp->pps_pipe = ffs(pipes) - 1;
362
363 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
364 pipe_name(intel_dp->pps_pipe),
365 port_name(intel_dig_port->port));
366
367 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300368 intel_dp_init_panel_power_sequencer(dev, intel_dp);
369 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300370
371 return intel_dp->pps_pipe;
372}
373
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300374typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
375 enum pipe pipe);
376
377static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
378 enum pipe pipe)
379{
380 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
381}
382
383static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
384 enum pipe pipe)
385{
386 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
387}
388
389static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
390 enum pipe pipe)
391{
392 return true;
393}
394
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300395static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300396vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
397 enum port port,
398 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300399{
Jani Nikulabf13e812013-09-06 07:40:05 +0300400 enum pipe pipe;
401
Jani Nikulabf13e812013-09-06 07:40:05 +0300402 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
403 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
404 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300405
406 if (port_sel != PANEL_PORT_SELECT_VLV(port))
407 continue;
408
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300409 if (!pipe_check(dev_priv, pipe))
410 continue;
411
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300412 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300413 }
414
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300415 return INVALID_PIPE;
416}
417
418static void
419vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
420{
421 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
422 struct drm_device *dev = intel_dig_port->base.base.dev;
423 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300424 enum port port = intel_dig_port->port;
425
426 lockdep_assert_held(&dev_priv->pps_mutex);
427
428 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300429 /* first pick one where the panel is on */
430 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
431 vlv_pipe_has_pp_on);
432 /* didn't find one? pick one where vdd is on */
433 if (intel_dp->pps_pipe == INVALID_PIPE)
434 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
435 vlv_pipe_has_vdd_on);
436 /* didn't find one? pick one with just the correct port */
437 if (intel_dp->pps_pipe == INVALID_PIPE)
438 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
439 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300440
441 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
442 if (intel_dp->pps_pipe == INVALID_PIPE) {
443 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
444 port_name(port));
445 return;
446 }
447
448 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
449 port_name(port), pipe_name(intel_dp->pps_pipe));
450
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300451 intel_dp_init_panel_power_sequencer(dev, intel_dp);
452 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300453}
454
Ville Syrjälä773538e82014-09-04 14:54:56 +0300455void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
456{
457 struct drm_device *dev = dev_priv->dev;
458 struct intel_encoder *encoder;
459
460 if (WARN_ON(!IS_VALLEYVIEW(dev)))
461 return;
462
463 /*
464 * We can't grab pps_mutex here due to deadlock with power_domain
465 * mutex when power_domain functions are called while holding pps_mutex.
466 * That also means that in order to use pps_pipe the code needs to
467 * hold both a power domain reference and pps_mutex, and the power domain
468 * reference get/put must be done while _not_ holding pps_mutex.
469 * pps_{lock,unlock}() do these steps in the correct order, so one
470 * should use them always.
471 */
472
473 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
474 struct intel_dp *intel_dp;
475
476 if (encoder->type != INTEL_OUTPUT_EDP)
477 continue;
478
479 intel_dp = enc_to_intel_dp(&encoder->base);
480 intel_dp->pps_pipe = INVALID_PIPE;
481 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300482}
483
484static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
485{
486 struct drm_device *dev = intel_dp_to_dev(intel_dp);
487
488 if (HAS_PCH_SPLIT(dev))
489 return PCH_PP_CONTROL;
490 else
491 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
492}
493
494static u32 _pp_stat_reg(struct intel_dp *intel_dp)
495{
496 struct drm_device *dev = intel_dp_to_dev(intel_dp);
497
498 if (HAS_PCH_SPLIT(dev))
499 return PCH_PP_STATUS;
500 else
501 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
502}
503
Clint Taylor01527b32014-07-07 13:01:46 -0700504/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
505 This function only applicable when panel PM state is not to be tracked */
506static int edp_notify_handler(struct notifier_block *this, unsigned long code,
507 void *unused)
508{
509 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
510 edp_notifier);
511 struct drm_device *dev = intel_dp_to_dev(intel_dp);
512 struct drm_i915_private *dev_priv = dev->dev_private;
513 u32 pp_div;
514 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700515
516 if (!is_edp(intel_dp) || code != SYS_RESTART)
517 return 0;
518
Ville Syrjälä773538e82014-09-04 14:54:56 +0300519 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300520
Clint Taylor01527b32014-07-07 13:01:46 -0700521 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300522 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
523
Clint Taylor01527b32014-07-07 13:01:46 -0700524 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
525 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
526 pp_div = I915_READ(pp_div_reg);
527 pp_div &= PP_REFERENCE_DIVIDER_MASK;
528
529 /* 0x1F write to PP_DIV_REG sets max cycle delay */
530 I915_WRITE(pp_div_reg, pp_div | 0x1F);
531 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
532 msleep(intel_dp->panel_power_cycle_delay);
533 }
534
Ville Syrjälä773538e82014-09-04 14:54:56 +0300535 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300536
Clint Taylor01527b32014-07-07 13:01:46 -0700537 return 0;
538}
539
Daniel Vetter4be73782014-01-17 14:39:48 +0100540static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700541{
Paulo Zanoni30add222012-10-26 19:05:45 -0200542 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700543 struct drm_i915_private *dev_priv = dev->dev_private;
544
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300545 lockdep_assert_held(&dev_priv->pps_mutex);
546
Jani Nikulabf13e812013-09-06 07:40:05 +0300547 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700548}
549
Daniel Vetter4be73782014-01-17 14:39:48 +0100550static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700551{
Paulo Zanoni30add222012-10-26 19:05:45 -0200552 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700553 struct drm_i915_private *dev_priv = dev->dev_private;
554
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300555 lockdep_assert_held(&dev_priv->pps_mutex);
556
Ville Syrjälä773538e82014-09-04 14:54:56 +0300557 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700558}
559
Keith Packard9b984da2011-09-19 13:54:47 -0700560static void
561intel_dp_check_edp(struct intel_dp *intel_dp)
562{
Paulo Zanoni30add222012-10-26 19:05:45 -0200563 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700564 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700565
Keith Packard9b984da2011-09-19 13:54:47 -0700566 if (!is_edp(intel_dp))
567 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700568
Daniel Vetter4be73782014-01-17 14:39:48 +0100569 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700570 WARN(1, "eDP powered off while attempting aux channel communication.\n");
571 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300572 I915_READ(_pp_stat_reg(intel_dp)),
573 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700574 }
575}
576
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100577static uint32_t
578intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
579{
580 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
581 struct drm_device *dev = intel_dig_port->base.base.dev;
582 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300583 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100584 uint32_t status;
585 bool done;
586
Daniel Vetteref04f002012-12-01 21:03:59 +0100587#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100588 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300589 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300590 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100591 else
592 done = wait_for_atomic(C, 10) == 0;
593 if (!done)
594 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
595 has_aux_irq);
596#undef C
597
598 return status;
599}
600
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000601static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
602{
603 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
604 struct drm_device *dev = intel_dig_port->base.base.dev;
605
606 /*
607 * The clock divider is based off the hrawclk, and would like to run at
608 * 2MHz. So, take the hrawclk value and divide by 2 and use that
609 */
610 return index ? 0 : intel_hrawclk(dev) / 2;
611}
612
613static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
614{
615 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
616 struct drm_device *dev = intel_dig_port->base.base.dev;
617
618 if (index)
619 return 0;
620
621 if (intel_dig_port->port == PORT_A) {
622 if (IS_GEN6(dev) || IS_GEN7(dev))
623 return 200; /* SNB & IVB eDP input clock at 400Mhz */
624 else
625 return 225; /* eDP input clock at 450Mhz */
626 } else {
627 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
628 }
629}
630
631static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300632{
633 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
634 struct drm_device *dev = intel_dig_port->base.base.dev;
635 struct drm_i915_private *dev_priv = dev->dev_private;
636
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000637 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100638 if (index)
639 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000640 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300641 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
642 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100643 switch (index) {
644 case 0: return 63;
645 case 1: return 72;
646 default: return 0;
647 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000648 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100649 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300650 }
651}
652
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000653static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
654{
655 return index ? 0 : 100;
656}
657
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000658static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
659{
660 /*
661 * SKL doesn't need us to program the AUX clock divider (Hardware will
662 * derive the clock from CDCLK automatically). We still implement the
663 * get_aux_clock_divider vfunc to plug-in into the existing code.
664 */
665 return index ? 0 : 1;
666}
667
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000668static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
669 bool has_aux_irq,
670 int send_bytes,
671 uint32_t aux_clock_divider)
672{
673 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
674 struct drm_device *dev = intel_dig_port->base.base.dev;
675 uint32_t precharge, timeout;
676
677 if (IS_GEN6(dev))
678 precharge = 3;
679 else
680 precharge = 5;
681
682 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
683 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
684 else
685 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
686
687 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000688 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000689 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000690 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000691 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000692 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000693 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
694 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000695 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000696}
697
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000698static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
699 bool has_aux_irq,
700 int send_bytes,
701 uint32_t unused)
702{
703 return DP_AUX_CH_CTL_SEND_BUSY |
704 DP_AUX_CH_CTL_DONE |
705 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
706 DP_AUX_CH_CTL_TIME_OUT_ERROR |
707 DP_AUX_CH_CTL_TIME_OUT_1600us |
708 DP_AUX_CH_CTL_RECEIVE_ERROR |
709 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
710 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
711}
712
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700713static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100714intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200715 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700716 uint8_t *recv, int recv_size)
717{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200718 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
719 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700720 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300721 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700722 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100723 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100724 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700725 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000726 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100727 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200728 bool vdd;
729
Ville Syrjälä773538e82014-09-04 14:54:56 +0300730 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300731
Ville Syrjälä72c35002014-08-18 22:16:00 +0300732 /*
733 * We will be called with VDD already enabled for dpcd/edid/oui reads.
734 * In such cases we want to leave VDD enabled and it's up to upper layers
735 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
736 * ourselves.
737 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300738 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100739
740 /* dp aux is extremely sensitive to irq latency, hence request the
741 * lowest possible wakeup latency and so prevent the cpu from going into
742 * deep sleep states.
743 */
744 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700745
Keith Packard9b984da2011-09-19 13:54:47 -0700746 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800747
Paulo Zanonic67a4702013-08-19 13:18:09 -0300748 intel_aux_display_runtime_get(dev_priv);
749
Jesse Barnes11bee432011-08-01 15:02:20 -0700750 /* Try to wait for any previous AUX channel activity */
751 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100752 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700753 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
754 break;
755 msleep(1);
756 }
757
758 if (try == 3) {
759 WARN(1, "dp_aux_ch not started status 0x%08x\n",
760 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100761 ret = -EBUSY;
762 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100763 }
764
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300765 /* Only 5 data registers! */
766 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
767 ret = -E2BIG;
768 goto out;
769 }
770
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000771 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000772 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
773 has_aux_irq,
774 send_bytes,
775 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000776
Chris Wilsonbc866252013-07-21 16:00:03 +0100777 /* Must try at least 3 times according to DP spec */
778 for (try = 0; try < 5; try++) {
779 /* Load the send data into the aux channel data registers */
780 for (i = 0; i < send_bytes; i += 4)
781 I915_WRITE(ch_data + i,
782 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400783
Chris Wilsonbc866252013-07-21 16:00:03 +0100784 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000785 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100786
Chris Wilsonbc866252013-07-21 16:00:03 +0100787 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400788
Chris Wilsonbc866252013-07-21 16:00:03 +0100789 /* Clear done status and any errors */
790 I915_WRITE(ch_ctl,
791 status |
792 DP_AUX_CH_CTL_DONE |
793 DP_AUX_CH_CTL_TIME_OUT_ERROR |
794 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400795
Chris Wilsonbc866252013-07-21 16:00:03 +0100796 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
797 DP_AUX_CH_CTL_RECEIVE_ERROR))
798 continue;
799 if (status & DP_AUX_CH_CTL_DONE)
800 break;
801 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100802 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700803 break;
804 }
805
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700807 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100808 ret = -EBUSY;
809 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700810 }
811
812 /* Check for timeout or receive error.
813 * Timeouts occur when the sink is not connected
814 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700815 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700816 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100817 ret = -EIO;
818 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700819 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700820
821 /* Timeouts occur when the device isn't connected, so they're
822 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700823 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800824 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100825 ret = -ETIMEDOUT;
826 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700827 }
828
829 /* Unload any bytes sent back from the other side */
830 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
831 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700832 if (recv_bytes > recv_size)
833 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400834
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100835 for (i = 0; i < recv_bytes; i += 4)
836 unpack_aux(I915_READ(ch_data + i),
837 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700838
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100839 ret = recv_bytes;
840out:
841 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300842 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100843
Jani Nikula884f19e2014-03-14 16:51:14 +0200844 if (vdd)
845 edp_panel_vdd_off(intel_dp, false);
846
Ville Syrjälä773538e82014-09-04 14:54:56 +0300847 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300848
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100849 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700850}
851
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300852#define BARE_ADDRESS_SIZE 3
853#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200854static ssize_t
855intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700856{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200857 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
858 uint8_t txbuf[20], rxbuf[20];
859 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700860 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700861
Jani Nikula9d1a1032014-03-14 16:51:15 +0200862 txbuf[0] = msg->request << 4;
863 txbuf[1] = msg->address >> 8;
864 txbuf[2] = msg->address & 0xff;
865 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300866
Jani Nikula9d1a1032014-03-14 16:51:15 +0200867 switch (msg->request & ~DP_AUX_I2C_MOT) {
868 case DP_AUX_NATIVE_WRITE:
869 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300870 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200871 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200872
Jani Nikula9d1a1032014-03-14 16:51:15 +0200873 if (WARN_ON(txsize > 20))
874 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700875
Jani Nikula9d1a1032014-03-14 16:51:15 +0200876 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Jani Nikula9d1a1032014-03-14 16:51:15 +0200878 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
879 if (ret > 0) {
880 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700881
Jani Nikula9d1a1032014-03-14 16:51:15 +0200882 /* Return payload size. */
883 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700884 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200885 break;
886
887 case DP_AUX_NATIVE_READ:
888 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300889 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200890 rxsize = msg->size + 1;
891
892 if (WARN_ON(rxsize > 20))
893 return -E2BIG;
894
895 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
896 if (ret > 0) {
897 msg->reply = rxbuf[0] >> 4;
898 /*
899 * Assume happy day, and copy the data. The caller is
900 * expected to check msg->reply before touching it.
901 *
902 * Return payload size.
903 */
904 ret--;
905 memcpy(msg->buffer, rxbuf + 1, ret);
906 }
907 break;
908
909 default:
910 ret = -EINVAL;
911 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700912 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200913
Jani Nikula9d1a1032014-03-14 16:51:15 +0200914 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700915}
916
Jani Nikula9d1a1032014-03-14 16:51:15 +0200917static void
918intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700919{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200920 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200921 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
922 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200923 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000924 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700925
Jani Nikula33ad6622014-03-14 16:51:16 +0200926 switch (port) {
927 case PORT_A:
928 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200929 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000930 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200931 case PORT_B:
932 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200933 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200934 break;
935 case PORT_C:
936 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200937 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200938 break;
939 case PORT_D:
940 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200941 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000942 break;
943 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200944 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000945 }
946
Damien Lespiau1b1aad72013-12-03 13:56:29 +0000947 /*
948 * The AUX_CTL register is usually DP_CTL + 0x10.
949 *
950 * On Haswell and Broadwell though:
951 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
952 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
953 *
954 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
955 */
956 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +0200957 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +0000958
Jani Nikula0b998362014-03-14 16:51:17 +0200959 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200960 intel_dp->aux.dev = dev->dev;
961 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +0000962
Jani Nikula0b998362014-03-14 16:51:17 +0200963 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
964 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000966 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +0200967 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000968 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +0200969 name, ret);
970 return;
Dave Airlieab2c0672009-12-04 10:55:24 +1000971 }
David Flynn8316f332010-12-08 16:10:21 +0000972
Jani Nikula0b998362014-03-14 16:51:17 +0200973 ret = sysfs_create_link(&connector->base.kdev->kobj,
974 &intel_dp->aux.ddc.dev.kobj,
975 intel_dp->aux.ddc.dev.kobj.name);
976 if (ret < 0) {
977 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000978 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700979 }
980}
981
Imre Deak80f65de2014-02-11 17:12:49 +0200982static void
983intel_dp_connector_unregister(struct intel_connector *intel_connector)
984{
985 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
986
Dave Airlie0e32b392014-05-02 14:02:48 +1000987 if (!intel_connector->mst_port)
988 sysfs_remove_link(&intel_connector->base.kdev->kobj,
989 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +0200990 intel_connector_unregister(intel_connector);
991}
992
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200993static void
Daniel Vetter0e503382014-07-04 11:26:04 -0300994hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
995{
996 switch (link_bw) {
997 case DP_LINK_BW_1_62:
998 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
999 break;
1000 case DP_LINK_BW_2_7:
1001 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1002 break;
1003 case DP_LINK_BW_5_4:
1004 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1005 break;
1006 }
1007}
1008
1009static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001010intel_dp_set_clock(struct intel_encoder *encoder,
1011 struct intel_crtc_config *pipe_config, int link_bw)
1012{
1013 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001014 const struct dp_link_dpll *divisor = NULL;
1015 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001016
1017 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001018 divisor = gen4_dpll;
1019 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001020 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001021 divisor = pch_dpll;
1022 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001023 } else if (IS_CHERRYVIEW(dev)) {
1024 divisor = chv_dpll;
1025 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001026 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001027 divisor = vlv_dpll;
1028 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001029 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001030
1031 if (divisor && count) {
1032 for (i = 0; i < count; i++) {
1033 if (link_bw == divisor[i].link_bw) {
1034 pipe_config->dpll = divisor[i].dpll;
1035 pipe_config->clock_set = true;
1036 break;
1037 }
1038 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001039 }
1040}
1041
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001042bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001043intel_dp_compute_config(struct intel_encoder *encoder,
1044 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001045{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001046 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001047 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001048 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001049 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001050 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -07001051 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +03001052 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001053 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001054 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001055 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001056 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001057 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -07001058 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +02001059 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -07001060 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +02001061 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001062
Imre Deakbc7d38a2013-05-16 14:40:36 +03001063 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001064 pipe_config->has_pch_encoder = true;
1065
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001066 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001067 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001068 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001069
Jani Nikuladd06f902012-10-19 14:51:50 +03001070 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1071 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1072 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001073 if (!HAS_PCH_SPLIT(dev))
1074 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1075 intel_connector->panel.fitting_mode);
1076 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001077 intel_pch_panel_fitting(intel_crtc, pipe_config,
1078 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001079 }
1080
Daniel Vettercb1793c2012-06-04 18:39:21 +02001081 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001082 return false;
1083
Daniel Vetter083f9562012-04-20 20:23:49 +02001084 DRM_DEBUG_KMS("DP link computation with max lane count %i "
1085 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01001086 max_lane_count, bws[max_clock],
1087 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001088
Daniel Vetter36008362013-03-27 00:44:59 +01001089 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1090 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001091 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001092 if (is_edp(intel_dp)) {
1093 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1094 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1095 dev_priv->vbt.edp_bpp);
1096 bpp = dev_priv->vbt.edp_bpp;
1097 }
1098
Jani Nikula344c5bb2014-09-09 11:25:13 +03001099 /*
1100 * Use the maximum clock and number of lanes the eDP panel
1101 * advertizes being capable of. The panels are generally
1102 * designed to support only a single clock and lane
1103 * configuration, and typically these values correspond to the
1104 * native resolution of the panel.
1105 */
1106 min_lane_count = max_lane_count;
1107 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001108 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001109
Daniel Vetter36008362013-03-27 00:44:59 +01001110 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001111 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1112 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001113
Dave Airliec6930992014-07-14 11:04:39 +10001114 for (clock = min_clock; clock <= max_clock; clock++) {
1115 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
Daniel Vetter36008362013-03-27 00:44:59 +01001116 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
1117 link_avail = intel_dp_max_data_rate(link_clock,
1118 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001119
Daniel Vetter36008362013-03-27 00:44:59 +01001120 if (mode_rate <= link_avail) {
1121 goto found;
1122 }
1123 }
1124 }
1125 }
1126
1127 return false;
1128
1129found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001130 if (intel_dp->color_range_auto) {
1131 /*
1132 * See:
1133 * CEA-861-E - 5.1 Default Encoding Parameters
1134 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1135 */
Thierry Reding18316c82012-12-20 15:41:44 +01001136 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001137 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1138 else
1139 intel_dp->color_range = 0;
1140 }
1141
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001142 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001143 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001144
Daniel Vetter36008362013-03-27 00:44:59 +01001145 intel_dp->link_bw = bws[clock];
1146 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +02001147 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001148 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +02001149
Daniel Vetter36008362013-03-27 00:44:59 +01001150 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1151 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001152 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001153 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1154 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001155
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001156 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001157 adjusted_mode->crtc_clock,
1158 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001159 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001160
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301161 if (intel_connector->panel.downclock_mode != NULL &&
1162 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001163 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301164 intel_link_compute_m_n(bpp, lane_count,
1165 intel_connector->panel.downclock_mode->clock,
1166 pipe_config->port_clock,
1167 &pipe_config->dp_m2_n2);
1168 }
1169
Damien Lespiauea155f32014-07-29 18:06:20 +01001170 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001171 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1172 else
1173 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001174
Daniel Vetter36008362013-03-27 00:44:59 +01001175 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001176}
1177
Daniel Vetter7c62a162013-06-01 17:16:20 +02001178static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001179{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001180 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1181 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1182 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001183 struct drm_i915_private *dev_priv = dev->dev_private;
1184 u32 dpa_ctl;
1185
Daniel Vetterff9a6752013-06-01 17:16:21 +02001186 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001187 dpa_ctl = I915_READ(DP_A);
1188 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1189
Daniel Vetterff9a6752013-06-01 17:16:21 +02001190 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001191 /* For a long time we've carried around a ILK-DevA w/a for the
1192 * 160MHz clock. If we're really unlucky, it's still required.
1193 */
1194 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001195 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001196 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001197 } else {
1198 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001199 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001200 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001201
Daniel Vetterea9b6002012-11-29 15:59:31 +01001202 I915_WRITE(DP_A, dpa_ctl);
1203
1204 POSTING_READ(DP_A);
1205 udelay(500);
1206}
1207
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001208static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001209{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001210 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001211 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001212 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001213 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001214 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1215 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001216
Keith Packard417e8222011-11-01 19:54:11 -07001217 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001218 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001219 *
1220 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001221 * SNB CPU
1222 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001223 * CPT PCH
1224 *
1225 * IBX PCH and CPU are the same for almost everything,
1226 * except that the CPU DP PLL is configured in this
1227 * register
1228 *
1229 * CPT PCH is quite different, having many bits moved
1230 * to the TRANS_DP_CTL register instead. That
1231 * configuration happens (oddly) in ironlake_pch_enable
1232 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001233
Keith Packard417e8222011-11-01 19:54:11 -07001234 /* Preserve the BIOS-computed detected bit. This is
1235 * supposed to be read-only.
1236 */
1237 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001238
Keith Packard417e8222011-11-01 19:54:11 -07001239 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001240 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001241 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001242
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001243 if (crtc->config.has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +08001244 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001245 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001246 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Jani Nikula33d1e7c62014-10-27 16:26:46 +02001247 intel_write_eld(encoder);
Wu Fengguange0dac652011-09-05 14:25:34 +08001248 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001249
Keith Packard417e8222011-11-01 19:54:11 -07001250 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001251
Imre Deakbc7d38a2013-05-16 14:40:36 +03001252 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001253 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1254 intel_dp->DP |= DP_SYNC_HS_HIGH;
1255 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1256 intel_dp->DP |= DP_SYNC_VS_HIGH;
1257 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1258
Jani Nikula6aba5b62013-10-04 15:08:10 +03001259 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001260 intel_dp->DP |= DP_ENHANCED_FRAMING;
1261
Daniel Vetter7c62a162013-06-01 17:16:20 +02001262 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001263 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001264 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001265 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001266
1267 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1268 intel_dp->DP |= DP_SYNC_HS_HIGH;
1269 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1270 intel_dp->DP |= DP_SYNC_VS_HIGH;
1271 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1272
Jani Nikula6aba5b62013-10-04 15:08:10 +03001273 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001274 intel_dp->DP |= DP_ENHANCED_FRAMING;
1275
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001276 if (!IS_CHERRYVIEW(dev)) {
1277 if (crtc->pipe == 1)
1278 intel_dp->DP |= DP_PIPEB_SELECT;
1279 } else {
1280 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1281 }
Keith Packard417e8222011-11-01 19:54:11 -07001282 } else {
1283 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001284 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001285}
1286
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001287#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1288#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001289
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001290#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1291#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001292
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001293#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1294#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001295
Daniel Vetter4be73782014-01-17 14:39:48 +01001296static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001297 u32 mask,
1298 u32 value)
1299{
Paulo Zanoni30add222012-10-26 19:05:45 -02001300 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001301 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001302 u32 pp_stat_reg, pp_ctrl_reg;
1303
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001304 lockdep_assert_held(&dev_priv->pps_mutex);
1305
Jani Nikulabf13e812013-09-06 07:40:05 +03001306 pp_stat_reg = _pp_stat_reg(intel_dp);
1307 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001308
1309 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001310 mask, value,
1311 I915_READ(pp_stat_reg),
1312 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001313
Jesse Barnes453c5422013-03-28 09:55:41 -07001314 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001315 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001316 I915_READ(pp_stat_reg),
1317 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001318 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001319
1320 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001321}
1322
Daniel Vetter4be73782014-01-17 14:39:48 +01001323static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001324{
1325 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001326 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001327}
1328
Daniel Vetter4be73782014-01-17 14:39:48 +01001329static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001330{
Keith Packardbd943152011-09-18 23:09:52 -07001331 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001332 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001333}
Keith Packardbd943152011-09-18 23:09:52 -07001334
Daniel Vetter4be73782014-01-17 14:39:48 +01001335static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001336{
1337 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001338
1339 /* When we disable the VDD override bit last we have to do the manual
1340 * wait. */
1341 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1342 intel_dp->panel_power_cycle_delay);
1343
Daniel Vetter4be73782014-01-17 14:39:48 +01001344 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001345}
Keith Packardbd943152011-09-18 23:09:52 -07001346
Daniel Vetter4be73782014-01-17 14:39:48 +01001347static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001348{
1349 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1350 intel_dp->backlight_on_delay);
1351}
1352
Daniel Vetter4be73782014-01-17 14:39:48 +01001353static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001354{
1355 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1356 intel_dp->backlight_off_delay);
1357}
Keith Packard99ea7122011-11-01 19:57:50 -07001358
Keith Packard832dd3c2011-11-01 19:34:06 -07001359/* Read the current pp_control value, unlocking the register if it
1360 * is locked
1361 */
1362
Jesse Barnes453c5422013-03-28 09:55:41 -07001363static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001364{
Jesse Barnes453c5422013-03-28 09:55:41 -07001365 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1366 struct drm_i915_private *dev_priv = dev->dev_private;
1367 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001368
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001369 lockdep_assert_held(&dev_priv->pps_mutex);
1370
Jani Nikulabf13e812013-09-06 07:40:05 +03001371 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001372 control &= ~PANEL_UNLOCK_MASK;
1373 control |= PANEL_UNLOCK_REGS;
1374 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001375}
1376
Ville Syrjälä951468f2014-09-04 14:55:31 +03001377/*
1378 * Must be paired with edp_panel_vdd_off().
1379 * Must hold pps_mutex around the whole on/off sequence.
1380 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1381 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001382static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001383{
Paulo Zanoni30add222012-10-26 19:05:45 -02001384 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001385 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1386 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001387 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001388 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001389 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001390 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001391 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001392
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001393 lockdep_assert_held(&dev_priv->pps_mutex);
1394
Keith Packard97af61f572011-09-28 16:23:51 -07001395 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001396 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001397
1398 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001399
Daniel Vetter4be73782014-01-17 14:39:48 +01001400 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001401 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001402
Imre Deak4e6e1a52014-03-27 17:45:11 +02001403 power_domain = intel_display_port_power_domain(intel_encoder);
1404 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001405
Paulo Zanonib0665d52013-10-30 19:50:27 -02001406 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001407
Daniel Vetter4be73782014-01-17 14:39:48 +01001408 if (!edp_have_panel_power(intel_dp))
1409 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001410
Jesse Barnes453c5422013-03-28 09:55:41 -07001411 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001412 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001413
Jani Nikulabf13e812013-09-06 07:40:05 +03001414 pp_stat_reg = _pp_stat_reg(intel_dp);
1415 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001416
1417 I915_WRITE(pp_ctrl_reg, pp);
1418 POSTING_READ(pp_ctrl_reg);
1419 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1420 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001421 /*
1422 * If the panel wasn't on, delay before accessing aux channel
1423 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001424 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001425 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001426 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001427 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001428
1429 return need_to_disable;
1430}
1431
Ville Syrjälä951468f2014-09-04 14:55:31 +03001432/*
1433 * Must be paired with intel_edp_panel_vdd_off() or
1434 * intel_edp_panel_off().
1435 * Nested calls to these functions are not allowed since
1436 * we drop the lock. Caller must use some higher level
1437 * locking to prevent nested calls from other threads.
1438 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001439void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001440{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001441 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001442
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001443 if (!is_edp(intel_dp))
1444 return;
1445
Ville Syrjälä773538e82014-09-04 14:54:56 +03001446 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001447 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001448 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001449
1450 WARN(!vdd, "eDP VDD already requested on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001451}
1452
Daniel Vetter4be73782014-01-17 14:39:48 +01001453static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001454{
Paulo Zanoni30add222012-10-26 19:05:45 -02001455 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001456 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001457 struct intel_digital_port *intel_dig_port =
1458 dp_to_dig_port(intel_dp);
1459 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1460 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001461 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001462 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001463
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001464 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001465
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001466 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001467
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001468 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001469 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001470
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001471 DRM_DEBUG_KMS("Turning eDP VDD off\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001472
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001473 pp = ironlake_get_pp_control(intel_dp);
1474 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001475
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001476 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1477 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001478
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001479 I915_WRITE(pp_ctrl_reg, pp);
1480 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001481
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001482 /* Make sure sequencer is idle before allowing subsequent activity */
1483 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1484 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001485
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001486 if ((pp & POWER_TARGET_ON) == 0)
1487 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001488
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001489 power_domain = intel_display_port_power_domain(intel_encoder);
1490 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001491}
1492
Daniel Vetter4be73782014-01-17 14:39:48 +01001493static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001494{
1495 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1496 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001497
Ville Syrjälä773538e82014-09-04 14:54:56 +03001498 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001499 if (!intel_dp->want_panel_vdd)
1500 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001501 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001502}
1503
Imre Deakaba86892014-07-30 15:57:31 +03001504static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1505{
1506 unsigned long delay;
1507
1508 /*
1509 * Queue the timer to fire a long time from now (relative to the power
1510 * down delay) to keep the panel power up across a sequence of
1511 * operations.
1512 */
1513 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1514 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1515}
1516
Ville Syrjälä951468f2014-09-04 14:55:31 +03001517/*
1518 * Must be paired with edp_panel_vdd_on().
1519 * Must hold pps_mutex around the whole on/off sequence.
1520 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1521 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001522static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001523{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001524 struct drm_i915_private *dev_priv =
1525 intel_dp_to_dev(intel_dp)->dev_private;
1526
1527 lockdep_assert_held(&dev_priv->pps_mutex);
1528
Keith Packard97af61f572011-09-28 16:23:51 -07001529 if (!is_edp(intel_dp))
1530 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001531
Keith Packardbd943152011-09-18 23:09:52 -07001532 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001533
Keith Packardbd943152011-09-18 23:09:52 -07001534 intel_dp->want_panel_vdd = false;
1535
Imre Deakaba86892014-07-30 15:57:31 +03001536 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001537 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001538 else
1539 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001540}
1541
Ville Syrjälä951468f2014-09-04 14:55:31 +03001542/*
1543 * Must be paired with intel_edp_panel_vdd_on().
1544 * Nested calls to these functions are not allowed since
1545 * we drop the lock. Caller must use some higher level
1546 * locking to prevent nested calls from other threads.
1547 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001548static void intel_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1549{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001550 if (!is_edp(intel_dp))
1551 return;
1552
Ville Syrjälä773538e82014-09-04 14:54:56 +03001553 pps_lock(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001554 edp_panel_vdd_off(intel_dp, sync);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001555 pps_unlock(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001556}
1557
Daniel Vetter4be73782014-01-17 14:39:48 +01001558void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001559{
Paulo Zanoni30add222012-10-26 19:05:45 -02001560 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001561 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001562 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001563 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001564
Keith Packard97af61f572011-09-28 16:23:51 -07001565 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001566 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001567
1568 DRM_DEBUG_KMS("Turn eDP power on\n");
1569
Ville Syrjälä773538e82014-09-04 14:54:56 +03001570 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001571
Daniel Vetter4be73782014-01-17 14:39:48 +01001572 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001573 DRM_DEBUG_KMS("eDP power already on\n");
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001574 goto out;
Keith Packard99ea7122011-11-01 19:57:50 -07001575 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001576
Daniel Vetter4be73782014-01-17 14:39:48 +01001577 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001578
Jani Nikulabf13e812013-09-06 07:40:05 +03001579 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001580 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001581 if (IS_GEN5(dev)) {
1582 /* ILK workaround: disable reset around power sequence */
1583 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001584 I915_WRITE(pp_ctrl_reg, pp);
1585 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001586 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001587
Keith Packard1c0ae802011-09-19 13:59:29 -07001588 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001589 if (!IS_GEN5(dev))
1590 pp |= PANEL_POWER_RESET;
1591
Jesse Barnes453c5422013-03-28 09:55:41 -07001592 I915_WRITE(pp_ctrl_reg, pp);
1593 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001594
Daniel Vetter4be73782014-01-17 14:39:48 +01001595 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001596 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001597
Keith Packard05ce1a42011-09-29 16:33:01 -07001598 if (IS_GEN5(dev)) {
1599 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001600 I915_WRITE(pp_ctrl_reg, pp);
1601 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001602 }
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001603
1604 out:
Ville Syrjälä773538e82014-09-04 14:54:56 +03001605 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001606}
1607
Daniel Vetter4be73782014-01-17 14:39:48 +01001608void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001609{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001610 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1611 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001612 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001613 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001614 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001615 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001616 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001617
Keith Packard97af61f572011-09-28 16:23:51 -07001618 if (!is_edp(intel_dp))
1619 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001620
Keith Packard99ea7122011-11-01 19:57:50 -07001621 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001622
Ville Syrjälä773538e82014-09-04 14:54:56 +03001623 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001624
Jani Nikula24f3e092014-03-17 16:43:36 +02001625 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1626
Jesse Barnes453c5422013-03-28 09:55:41 -07001627 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001628 /* We need to switch off panel power _and_ force vdd, for otherwise some
1629 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001630 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1631 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001632
Jani Nikulabf13e812013-09-06 07:40:05 +03001633 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001634
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001635 intel_dp->want_panel_vdd = false;
1636
Jesse Barnes453c5422013-03-28 09:55:41 -07001637 I915_WRITE(pp_ctrl_reg, pp);
1638 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001639
Paulo Zanonidce56b32013-12-19 14:29:40 -02001640 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001641 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001642
1643 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001644 power_domain = intel_display_port_power_domain(intel_encoder);
1645 intel_display_power_put(dev_priv, power_domain);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001646
Ville Syrjälä773538e82014-09-04 14:54:56 +03001647 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001648}
1649
Jani Nikula1250d102014-08-12 17:11:39 +03001650/* Enable backlight in the panel power control. */
1651static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001652{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001653 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1654 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001655 struct drm_i915_private *dev_priv = dev->dev_private;
1656 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001657 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001658
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001659 /*
1660 * If we enable the backlight right away following a panel power
1661 * on, we may see slight flicker as the panel syncs with the eDP
1662 * link. So delay a bit to make sure the image is solid before
1663 * allowing it to appear.
1664 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001665 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001666
Ville Syrjälä773538e82014-09-04 14:54:56 +03001667 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001668
Jesse Barnes453c5422013-03-28 09:55:41 -07001669 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001670 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001671
Jani Nikulabf13e812013-09-06 07:40:05 +03001672 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001673
1674 I915_WRITE(pp_ctrl_reg, pp);
1675 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001676
Ville Syrjälä773538e82014-09-04 14:54:56 +03001677 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001678}
1679
Jani Nikula1250d102014-08-12 17:11:39 +03001680/* Enable backlight PWM and backlight PP control. */
1681void intel_edp_backlight_on(struct intel_dp *intel_dp)
1682{
1683 if (!is_edp(intel_dp))
1684 return;
1685
1686 DRM_DEBUG_KMS("\n");
1687
1688 intel_panel_enable_backlight(intel_dp->attached_connector);
1689 _intel_edp_backlight_on(intel_dp);
1690}
1691
1692/* Disable backlight in the panel power control. */
1693static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001694{
Paulo Zanoni30add222012-10-26 19:05:45 -02001695 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001696 struct drm_i915_private *dev_priv = dev->dev_private;
1697 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001698 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001699
Keith Packardf01eca22011-09-28 16:48:10 -07001700 if (!is_edp(intel_dp))
1701 return;
1702
Ville Syrjälä773538e82014-09-04 14:54:56 +03001703 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001704
Jesse Barnes453c5422013-03-28 09:55:41 -07001705 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001706 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001707
Jani Nikulabf13e812013-09-06 07:40:05 +03001708 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001709
1710 I915_WRITE(pp_ctrl_reg, pp);
1711 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001712
Ville Syrjälä773538e82014-09-04 14:54:56 +03001713 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001714
Paulo Zanonidce56b32013-12-19 14:29:40 -02001715 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001716 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03001717}
Jesse Barnesf7d23232014-03-31 11:13:56 -07001718
Jani Nikula1250d102014-08-12 17:11:39 +03001719/* Disable backlight PP control and backlight PWM. */
1720void intel_edp_backlight_off(struct intel_dp *intel_dp)
1721{
1722 if (!is_edp(intel_dp))
1723 return;
1724
1725 DRM_DEBUG_KMS("\n");
1726
1727 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001728 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001729}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001730
Jani Nikula73580fb72014-08-12 17:11:41 +03001731/*
1732 * Hook for controlling the panel power control backlight through the bl_power
1733 * sysfs attribute. Take care to handle multiple calls.
1734 */
1735static void intel_edp_backlight_power(struct intel_connector *connector,
1736 bool enable)
1737{
1738 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001739 bool is_enabled;
1740
Ville Syrjälä773538e82014-09-04 14:54:56 +03001741 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001742 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03001743 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03001744
1745 if (is_enabled == enable)
1746 return;
1747
Jani Nikula23ba9372014-08-27 14:08:43 +03001748 DRM_DEBUG_KMS("panel power control backlight %s\n",
1749 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03001750
1751 if (enable)
1752 _intel_edp_backlight_on(intel_dp);
1753 else
1754 _intel_edp_backlight_off(intel_dp);
1755}
1756
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001757static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001758{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001759 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1760 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1761 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001762 struct drm_i915_private *dev_priv = dev->dev_private;
1763 u32 dpa_ctl;
1764
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001765 assert_pipe_disabled(dev_priv,
1766 to_intel_crtc(crtc)->pipe);
1767
Jesse Barnesd240f202010-08-13 15:43:26 -07001768 DRM_DEBUG_KMS("\n");
1769 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001770 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1771 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1772
1773 /* We don't adjust intel_dp->DP while tearing down the link, to
1774 * facilitate link retraining (e.g. after hotplug). Hence clear all
1775 * enable bits here to ensure that we don't enable too much. */
1776 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1777 intel_dp->DP |= DP_PLL_ENABLE;
1778 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001779 POSTING_READ(DP_A);
1780 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001781}
1782
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001783static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001784{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001785 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1786 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1787 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001788 struct drm_i915_private *dev_priv = dev->dev_private;
1789 u32 dpa_ctl;
1790
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001791 assert_pipe_disabled(dev_priv,
1792 to_intel_crtc(crtc)->pipe);
1793
Jesse Barnesd240f202010-08-13 15:43:26 -07001794 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001795 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1796 "dp pll off, should be on\n");
1797 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1798
1799 /* We can't rely on the value tracked for the DP register in
1800 * intel_dp->DP because link_down must not change that (otherwise link
1801 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001802 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001803 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001804 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001805 udelay(200);
1806}
1807
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001808/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001809void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001810{
1811 int ret, i;
1812
1813 /* Should have a valid DPCD by this point */
1814 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1815 return;
1816
1817 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001818 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1819 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001820 } else {
1821 /*
1822 * When turning on, we need to retry for 1ms to give the sink
1823 * time to wake up.
1824 */
1825 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001826 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1827 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001828 if (ret == 1)
1829 break;
1830 msleep(1);
1831 }
1832 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03001833
1834 if (ret != 1)
1835 DRM_DEBUG_KMS("failed to %s sink power state\n",
1836 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001837}
1838
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001839static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1840 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001841{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001842 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001843 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001844 struct drm_device *dev = encoder->base.dev;
1845 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001846 enum intel_display_power_domain power_domain;
1847 u32 tmp;
1848
1849 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001850 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02001851 return false;
1852
1853 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001854
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001855 if (!(tmp & DP_PORT_EN))
1856 return false;
1857
Imre Deakbc7d38a2013-05-16 14:40:36 +03001858 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001859 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001860 } else if (IS_CHERRYVIEW(dev)) {
1861 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001862 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001863 *pipe = PORT_TO_PIPE(tmp);
1864 } else {
1865 u32 trans_sel;
1866 u32 trans_dp;
1867 int i;
1868
1869 switch (intel_dp->output_reg) {
1870 case PCH_DP_B:
1871 trans_sel = TRANS_DP_PORT_SEL_B;
1872 break;
1873 case PCH_DP_C:
1874 trans_sel = TRANS_DP_PORT_SEL_C;
1875 break;
1876 case PCH_DP_D:
1877 trans_sel = TRANS_DP_PORT_SEL_D;
1878 break;
1879 default:
1880 return true;
1881 }
1882
Damien Lespiau055e3932014-08-18 13:49:10 +01001883 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001884 trans_dp = I915_READ(TRANS_DP_CTL(i));
1885 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1886 *pipe = i;
1887 return true;
1888 }
1889 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001890
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001891 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1892 intel_dp->output_reg);
1893 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001894
1895 return true;
1896}
1897
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001898static void intel_dp_get_config(struct intel_encoder *encoder,
1899 struct intel_crtc_config *pipe_config)
1900{
1901 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001902 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001903 struct drm_device *dev = encoder->base.dev;
1904 struct drm_i915_private *dev_priv = dev->dev_private;
1905 enum port port = dp_to_dig_port(intel_dp)->port;
1906 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001907 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001908
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001909 tmp = I915_READ(intel_dp->output_reg);
1910 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1911 pipe_config->has_audio = true;
1912
Xiong Zhang63000ef2013-06-28 12:59:06 +08001913 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08001914 if (tmp & DP_SYNC_HS_HIGH)
1915 flags |= DRM_MODE_FLAG_PHSYNC;
1916 else
1917 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001918
Xiong Zhang63000ef2013-06-28 12:59:06 +08001919 if (tmp & DP_SYNC_VS_HIGH)
1920 flags |= DRM_MODE_FLAG_PVSYNC;
1921 else
1922 flags |= DRM_MODE_FLAG_NVSYNC;
1923 } else {
1924 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1925 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1926 flags |= DRM_MODE_FLAG_PHSYNC;
1927 else
1928 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001929
Xiong Zhang63000ef2013-06-28 12:59:06 +08001930 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1931 flags |= DRM_MODE_FLAG_PVSYNC;
1932 else
1933 flags |= DRM_MODE_FLAG_NVSYNC;
1934 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001935
1936 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001937
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03001938 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1939 tmp & DP_COLOR_RANGE_16_235)
1940 pipe_config->limited_color_range = true;
1941
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001942 pipe_config->has_dp_encoder = true;
1943
1944 intel_dp_get_m_n(crtc, pipe_config);
1945
Ville Syrjälä18442d02013-09-13 16:00:08 +03001946 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001947 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1948 pipe_config->port_clock = 162000;
1949 else
1950 pipe_config->port_clock = 270000;
1951 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001952
1953 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1954 &pipe_config->dp_m_n);
1955
1956 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1957 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1958
Damien Lespiau241bfc32013-09-25 16:45:37 +01001959 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001960
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001961 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1962 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1963 /*
1964 * This is a big fat ugly hack.
1965 *
1966 * Some machines in UEFI boot mode provide us a VBT that has 18
1967 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1968 * unknown we fail to light up. Yet the same BIOS boots up with
1969 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1970 * max, not what it tells us to use.
1971 *
1972 * Note: This will still be broken if the eDP panel is not lit
1973 * up by the BIOS, and thus we can't get the mode at module
1974 * load.
1975 */
1976 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1977 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1978 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1979 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001980}
1981
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001982static bool is_edp_psr(struct intel_dp *intel_dp)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001983{
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001984 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001985}
1986
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001987static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1988{
1989 struct drm_i915_private *dev_priv = dev->dev_private;
1990
Ben Widawsky18b59922013-09-20 09:35:30 -07001991 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001992 return false;
1993
Ben Widawsky18b59922013-09-20 09:35:30 -07001994 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001995}
1996
1997static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1998 struct edp_vsc_psr *vsc_psr)
1999{
2000 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2001 struct drm_device *dev = dig_port->base.base.dev;
2002 struct drm_i915_private *dev_priv = dev->dev_private;
2003 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
2004 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
2005 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
2006 uint32_t *data = (uint32_t *) vsc_psr;
2007 unsigned int i;
2008
2009 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
2010 the video DIP being updated before program video DIP data buffer
2011 registers for DIP being updated. */
2012 I915_WRITE(ctl_reg, 0);
2013 POSTING_READ(ctl_reg);
2014
2015 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
2016 if (i < sizeof(struct edp_vsc_psr))
2017 I915_WRITE(data_reg + i, *data++);
2018 else
2019 I915_WRITE(data_reg + i, 0);
2020 }
2021
2022 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
2023 POSTING_READ(ctl_reg);
2024}
2025
Rodrigo Viviba80f4d2014-09-16 19:19:05 -04002026static void intel_edp_psr_setup_vsc(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002027{
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002028 struct edp_vsc_psr psr_vsc;
2029
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002030 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
2031 memset(&psr_vsc, 0, sizeof(psr_vsc));
2032 psr_vsc.sdp_header.HB0 = 0;
2033 psr_vsc.sdp_header.HB1 = 0x7;
2034 psr_vsc.sdp_header.HB2 = 0x2;
2035 psr_vsc.sdp_header.HB3 = 0x8;
2036 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002037}
2038
2039static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
2040{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002041 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2042 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002043 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00002044 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002045 int precharge = 0x3;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002046 bool only_standby = false;
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002047 static const uint8_t aux_msg[] = {
2048 [0] = DP_AUX_NATIVE_WRITE << 4,
2049 [1] = DP_SET_POWER >> 8,
2050 [2] = DP_SET_POWER & 0xff,
2051 [3] = 1 - 1,
2052 [4] = DP_SET_POWER_D0,
2053 };
2054 int i;
2055
2056 BUILD_BUG_ON(sizeof(aux_msg) > 20);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002057
Damien Lespiauec5b01d2014-01-21 13:35:39 +00002058 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
2059
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002060 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2061 only_standby = true;
2062
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002063 /* Enable PSR in sink */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002064 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
Jani Nikula9d1a1032014-03-14 16:51:15 +02002065 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2066 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002067 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02002068 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2069 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002070
2071 /* Setup AUX registers */
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002072 for (i = 0; i < sizeof(aux_msg); i += 4)
2073 I915_WRITE(EDP_PSR_AUX_DATA1(dev) + i,
2074 pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
2075
Ben Widawsky18b59922013-09-20 09:35:30 -07002076 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002077 DP_AUX_CH_CTL_TIME_OUT_400us |
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002078 (sizeof(aux_msg) << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002079 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
2080 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
2081}
2082
2083static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
2084{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002085 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2086 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002087 struct drm_i915_private *dev_priv = dev->dev_private;
2088 uint32_t max_sleep_time = 0x1f;
2089 uint32_t idle_frames = 1;
2090 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08002091 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002092 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002093
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002094 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2095 only_standby = true;
2096
2097 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002098 val |= EDP_PSR_LINK_STANDBY;
2099 val |= EDP_PSR_TP2_TP3_TIME_0us;
2100 val |= EDP_PSR_TP1_TIME_0us;
2101 val |= EDP_PSR_SKIP_AUX_EXIT;
Rodrigo Vivi82c56252014-06-12 10:16:42 -07002102 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002103 } else
2104 val |= EDP_PSR_LINK_DISABLE;
2105
Ben Widawsky18b59922013-09-20 09:35:30 -07002106 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08002107 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002108 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
2109 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
2110 EDP_PSR_ENABLE);
2111}
2112
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002113static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
2114{
2115 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2116 struct drm_device *dev = dig_port->base.base.dev;
2117 struct drm_i915_private *dev_priv = dev->dev_private;
2118 struct drm_crtc *crtc = dig_port->base.base.crtc;
2119 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002120
Daniel Vetterf0355c42014-07-11 10:30:15 -07002121 lockdep_assert_held(&dev_priv->psr.lock);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002122 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
2123 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
2124
Rodrigo Vivia031d702013-10-03 16:15:06 -03002125 dev_priv->psr.source_ok = false;
2126
Daniel Vetter9ca15302014-07-11 10:30:16 -07002127 if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002128 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002129 return false;
2130 }
2131
Jani Nikulad330a952014-01-21 11:24:25 +02002132 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03002133 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03002134 return false;
2135 }
2136
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07002137 /* Below limitations aren't valid for Broadwell */
2138 if (IS_BROADWELL(dev))
2139 goto out;
2140
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002141 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
2142 S3D_ENABLE) {
2143 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002144 return false;
2145 }
2146
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03002147 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002148 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002149 return false;
2150 }
2151
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07002152 out:
Rodrigo Vivia031d702013-10-03 16:15:06 -03002153 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002154 return true;
2155}
2156
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002157static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002158{
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2160 struct drm_device *dev = intel_dig_port->base.base.dev;
2161 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002162
Daniel Vetter36383792014-07-11 10:30:13 -07002163 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2164 WARN_ON(dev_priv->psr.active);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002165 lockdep_assert_held(&dev_priv->psr.lock);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002166
Rodrigo Vivi7ca5a412014-09-16 19:19:07 -04002167 /* Enable/Re-enable PSR on the host */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002168 intel_edp_psr_enable_source(intel_dp);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002169
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002170 dev_priv->psr.active = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002171}
2172
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002173void intel_edp_psr_enable(struct intel_dp *intel_dp)
2174{
2175 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002176 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002177
Rodrigo Vivi4704c572014-06-12 10:16:38 -07002178 if (!HAS_PSR(dev)) {
2179 DRM_DEBUG_KMS("PSR not supported on this platform\n");
2180 return;
2181 }
2182
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07002183 if (!is_edp_psr(intel_dp)) {
2184 DRM_DEBUG_KMS("PSR not supported by this panel\n");
2185 return;
2186 }
2187
Daniel Vetterf0355c42014-07-11 10:30:15 -07002188 mutex_lock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002189 if (dev_priv->psr.enabled) {
2190 DRM_DEBUG_KMS("PSR already in use\n");
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002191 goto unlock;
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002192 }
2193
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002194 if (!intel_edp_psr_match_conditions(intel_dp))
2195 goto unlock;
2196
Daniel Vetter9ca15302014-07-11 10:30:16 -07002197 dev_priv->psr.busy_frontbuffer_bits = 0;
2198
Rodrigo Viviba80f4d2014-09-16 19:19:05 -04002199 intel_edp_psr_setup_vsc(intel_dp);
Rodrigo Vivi16487252014-06-12 10:16:39 -07002200
Rodrigo Viviba80f4d2014-09-16 19:19:05 -04002201 /* Avoid continuous PSR exit by masking memup and hpd */
2202 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
2203 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002204
Rodrigo Vivi7ca5a412014-09-16 19:19:07 -04002205 /* Enable PSR on the panel */
2206 intel_edp_psr_enable_sink(intel_dp);
2207
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002208 dev_priv->psr.enabled = intel_dp;
2209unlock:
Daniel Vetterf0355c42014-07-11 10:30:15 -07002210 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002211}
2212
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002213void intel_edp_psr_disable(struct intel_dp *intel_dp)
2214{
2215 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2216 struct drm_i915_private *dev_priv = dev->dev_private;
2217
Daniel Vetterf0355c42014-07-11 10:30:15 -07002218 mutex_lock(&dev_priv->psr.lock);
2219 if (!dev_priv->psr.enabled) {
2220 mutex_unlock(&dev_priv->psr.lock);
2221 return;
2222 }
2223
Daniel Vetter36383792014-07-11 10:30:13 -07002224 if (dev_priv->psr.active) {
2225 I915_WRITE(EDP_PSR_CTL(dev),
2226 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002227
Daniel Vetter36383792014-07-11 10:30:13 -07002228 /* Wait till PSR is idle */
2229 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
2230 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
2231 DRM_ERROR("Timed out waiting for PSR Idle State\n");
2232
2233 dev_priv->psr.active = false;
2234 } else {
2235 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2236 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002237
Daniel Vetter2807cf62014-07-11 10:30:11 -07002238 dev_priv->psr.enabled = NULL;
Daniel Vetterf0355c42014-07-11 10:30:15 -07002239 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter9ca15302014-07-11 10:30:16 -07002240
2241 cancel_delayed_work_sync(&dev_priv->psr.work);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002242}
2243
Daniel Vetterf02a3262014-06-16 19:51:21 +02002244static void intel_edp_psr_work(struct work_struct *work)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002245{
2246 struct drm_i915_private *dev_priv =
2247 container_of(work, typeof(*dev_priv), psr.work.work);
Daniel Vetter2807cf62014-07-11 10:30:11 -07002248 struct intel_dp *intel_dp = dev_priv->psr.enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002249
Rodrigo Vivi8d7f4fe2014-09-24 18:16:58 -04002250 /* We have to make sure PSR is ready for re-enable
2251 * otherwise it keeps disabled until next full enable/disable cycle.
2252 * PSR might take some time to get fully disabled
2253 * and be ready for re-enable.
2254 */
2255 if (wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev_priv->dev)) &
2256 EDP_PSR_STATUS_STATE_MASK) == 0, 50)) {
2257 DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
2258 return;
2259 }
2260
Daniel Vetterf0355c42014-07-11 10:30:15 -07002261 mutex_lock(&dev_priv->psr.lock);
2262 intel_dp = dev_priv->psr.enabled;
2263
Daniel Vetter2807cf62014-07-11 10:30:11 -07002264 if (!intel_dp)
Daniel Vetterf0355c42014-07-11 10:30:15 -07002265 goto unlock;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002266
Daniel Vetter9ca15302014-07-11 10:30:16 -07002267 /*
2268 * The delayed work can race with an invalidate hence we need to
2269 * recheck. Since psr_flush first clears this and then reschedules we
2270 * won't ever miss a flush when bailing out here.
2271 */
2272 if (dev_priv->psr.busy_frontbuffer_bits)
2273 goto unlock;
2274
2275 intel_edp_psr_do_enable(intel_dp);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002276unlock:
2277 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002278}
2279
Daniel Vetter9ca15302014-07-11 10:30:16 -07002280static void intel_edp_psr_do_exit(struct drm_device *dev)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002281{
2282 struct drm_i915_private *dev_priv = dev->dev_private;
2283
Daniel Vetter36383792014-07-11 10:30:13 -07002284 if (dev_priv->psr.active) {
2285 u32 val = I915_READ(EDP_PSR_CTL(dev));
2286
2287 WARN_ON(!(val & EDP_PSR_ENABLE));
2288
2289 I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);
2290
2291 dev_priv->psr.active = false;
2292 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002293
Daniel Vetter9ca15302014-07-11 10:30:16 -07002294}
2295
2296void intel_edp_psr_invalidate(struct drm_device *dev,
2297 unsigned frontbuffer_bits)
2298{
2299 struct drm_i915_private *dev_priv = dev->dev_private;
2300 struct drm_crtc *crtc;
2301 enum pipe pipe;
2302
Daniel Vetter9ca15302014-07-11 10:30:16 -07002303 mutex_lock(&dev_priv->psr.lock);
2304 if (!dev_priv->psr.enabled) {
2305 mutex_unlock(&dev_priv->psr.lock);
2306 return;
2307 }
2308
2309 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2310 pipe = to_intel_crtc(crtc)->pipe;
2311
2312 intel_edp_psr_do_exit(dev);
2313
2314 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
2315
2316 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
2317 mutex_unlock(&dev_priv->psr.lock);
2318}
2319
2320void intel_edp_psr_flush(struct drm_device *dev,
2321 unsigned frontbuffer_bits)
2322{
2323 struct drm_i915_private *dev_priv = dev->dev_private;
2324 struct drm_crtc *crtc;
2325 enum pipe pipe;
2326
Daniel Vetter9ca15302014-07-11 10:30:16 -07002327 mutex_lock(&dev_priv->psr.lock);
2328 if (!dev_priv->psr.enabled) {
2329 mutex_unlock(&dev_priv->psr.lock);
2330 return;
2331 }
2332
2333 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2334 pipe = to_intel_crtc(crtc)->pipe;
2335 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
2336
2337 /*
2338 * On Haswell sprite plane updates don't result in a psr invalidating
2339 * signal in the hardware. Which means we need to manually fake this in
2340 * software for all flushes, not just when we've seen a preceding
2341 * invalidation through frontbuffer rendering.
2342 */
2343 if (IS_HASWELL(dev) &&
2344 (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
2345 intel_edp_psr_do_exit(dev);
2346
2347 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
2348 schedule_delayed_work(&dev_priv->psr.work,
2349 msecs_to_jiffies(100));
Daniel Vetterf0355c42014-07-11 10:30:15 -07002350 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002351}
2352
2353void intel_edp_psr_init(struct drm_device *dev)
2354{
2355 struct drm_i915_private *dev_priv = dev->dev_private;
2356
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002357 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002358 mutex_init(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002359}
2360
Daniel Vettere8cb4552012-07-01 13:05:48 +02002361static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002362{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002363 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002364 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02002365
2366 /* Make sure the panel is off before trying to change the mode. But also
2367 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002368 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002369 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002370 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002371 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002372
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002373 /* disable the port before the pipe on g4x */
2374 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002375 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002376}
2377
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002378static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002379{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002380 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002381 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002382
Ville Syrjälä49277c32014-03-31 18:21:26 +03002383 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002384 if (port == PORT_A)
2385 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002386}
2387
2388static void vlv_post_disable_dp(struct intel_encoder *encoder)
2389{
2390 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2391
2392 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002393}
2394
Ville Syrjälä580d3812014-04-09 13:29:00 +03002395static void chv_post_disable_dp(struct intel_encoder *encoder)
2396{
2397 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2398 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2399 struct drm_device *dev = encoder->base.dev;
2400 struct drm_i915_private *dev_priv = dev->dev_private;
2401 struct intel_crtc *intel_crtc =
2402 to_intel_crtc(encoder->base.crtc);
2403 enum dpio_channel ch = vlv_dport_to_channel(dport);
2404 enum pipe pipe = intel_crtc->pipe;
2405 u32 val;
2406
2407 intel_dp_link_down(intel_dp);
2408
2409 mutex_lock(&dev_priv->dpio_lock);
2410
2411 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002412 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002413 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002414 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002415
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002416 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2417 val |= CHV_PCS_REQ_SOFTRESET_EN;
2418 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2419
2420 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002421 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002422 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2423
2424 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2425 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2426 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002427
2428 mutex_unlock(&dev_priv->dpio_lock);
2429}
2430
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002431static void
2432_intel_dp_set_link_train(struct intel_dp *intel_dp,
2433 uint32_t *DP,
2434 uint8_t dp_train_pat)
2435{
2436 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2437 struct drm_device *dev = intel_dig_port->base.base.dev;
2438 struct drm_i915_private *dev_priv = dev->dev_private;
2439 enum port port = intel_dig_port->port;
2440
2441 if (HAS_DDI(dev)) {
2442 uint32_t temp = I915_READ(DP_TP_CTL(port));
2443
2444 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2445 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2446 else
2447 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2448
2449 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2450 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2451 case DP_TRAINING_PATTERN_DISABLE:
2452 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2453
2454 break;
2455 case DP_TRAINING_PATTERN_1:
2456 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2457 break;
2458 case DP_TRAINING_PATTERN_2:
2459 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2460 break;
2461 case DP_TRAINING_PATTERN_3:
2462 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2463 break;
2464 }
2465 I915_WRITE(DP_TP_CTL(port), temp);
2466
2467 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2468 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2469
2470 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2471 case DP_TRAINING_PATTERN_DISABLE:
2472 *DP |= DP_LINK_TRAIN_OFF_CPT;
2473 break;
2474 case DP_TRAINING_PATTERN_1:
2475 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2476 break;
2477 case DP_TRAINING_PATTERN_2:
2478 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2479 break;
2480 case DP_TRAINING_PATTERN_3:
2481 DRM_ERROR("DP training pattern 3 not supported\n");
2482 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2483 break;
2484 }
2485
2486 } else {
2487 if (IS_CHERRYVIEW(dev))
2488 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2489 else
2490 *DP &= ~DP_LINK_TRAIN_MASK;
2491
2492 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2493 case DP_TRAINING_PATTERN_DISABLE:
2494 *DP |= DP_LINK_TRAIN_OFF;
2495 break;
2496 case DP_TRAINING_PATTERN_1:
2497 *DP |= DP_LINK_TRAIN_PAT_1;
2498 break;
2499 case DP_TRAINING_PATTERN_2:
2500 *DP |= DP_LINK_TRAIN_PAT_2;
2501 break;
2502 case DP_TRAINING_PATTERN_3:
2503 if (IS_CHERRYVIEW(dev)) {
2504 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2505 } else {
2506 DRM_ERROR("DP training pattern 3 not supported\n");
2507 *DP |= DP_LINK_TRAIN_PAT_2;
2508 }
2509 break;
2510 }
2511 }
2512}
2513
2514static void intel_dp_enable_port(struct intel_dp *intel_dp)
2515{
2516 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2517 struct drm_i915_private *dev_priv = dev->dev_private;
2518
2519 intel_dp->DP |= DP_PORT_EN;
2520
2521 /* enable with pattern 1 (as per spec) */
2522 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2523 DP_TRAINING_PATTERN_1);
2524
2525 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2526 POSTING_READ(intel_dp->output_reg);
2527}
2528
Daniel Vettere8cb4552012-07-01 13:05:48 +02002529static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002530{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002531 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2532 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002533 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002534 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002535
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002536 if (WARN_ON(dp_reg & DP_PORT_EN))
2537 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002538
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002539 intel_dp_enable_port(intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02002540 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002541 intel_edp_panel_on(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002542 intel_edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002543 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2544 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002545 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002546 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002547}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002548
Jani Nikulaecff4f32013-09-06 07:38:29 +03002549static void g4x_enable_dp(struct intel_encoder *encoder)
2550{
Jani Nikula828f5c62013-09-05 16:44:45 +03002551 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2552
Jani Nikulaecff4f32013-09-06 07:38:29 +03002553 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002554 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002555}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002556
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002557static void vlv_enable_dp(struct intel_encoder *encoder)
2558{
Jani Nikula828f5c62013-09-05 16:44:45 +03002559 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2560
Daniel Vetter4be73782014-01-17 14:39:48 +01002561 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002562}
2563
Jani Nikulaecff4f32013-09-06 07:38:29 +03002564static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002565{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002566 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002567 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002568
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002569 intel_dp_prepare(encoder);
2570
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002571 /* Only ilk+ has port A */
2572 if (dport->port == PORT_A) {
2573 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002574 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002575 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002576}
2577
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002578static void vlv_steal_power_sequencer(struct drm_device *dev,
2579 enum pipe pipe)
2580{
2581 struct drm_i915_private *dev_priv = dev->dev_private;
2582 struct intel_encoder *encoder;
2583
2584 lockdep_assert_held(&dev_priv->pps_mutex);
2585
2586 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2587 base.head) {
2588 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002589 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002590
2591 if (encoder->type != INTEL_OUTPUT_EDP)
2592 continue;
2593
2594 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002595 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002596
2597 if (intel_dp->pps_pipe != pipe)
2598 continue;
2599
2600 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002601 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002602
2603 /* make sure vdd is off before we steal it */
2604 edp_panel_vdd_off_sync(intel_dp);
2605
2606 intel_dp->pps_pipe = INVALID_PIPE;
2607 }
2608}
2609
2610static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2611{
2612 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2613 struct intel_encoder *encoder = &intel_dig_port->base;
2614 struct drm_device *dev = encoder->base.dev;
2615 struct drm_i915_private *dev_priv = dev->dev_private;
2616 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002617
2618 lockdep_assert_held(&dev_priv->pps_mutex);
2619
2620 if (intel_dp->pps_pipe == crtc->pipe)
2621 return;
2622
2623 /*
2624 * If another power sequencer was being used on this
2625 * port previously make sure to turn off vdd there while
2626 * we still have control of it.
2627 */
2628 if (intel_dp->pps_pipe != INVALID_PIPE)
2629 edp_panel_vdd_off_sync(intel_dp);
2630
2631 /*
2632 * We may be stealing the power
2633 * sequencer from another port.
2634 */
2635 vlv_steal_power_sequencer(dev, crtc->pipe);
2636
2637 /* now it's all ours */
2638 intel_dp->pps_pipe = crtc->pipe;
2639
2640 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2641 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2642
2643 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002644 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2645 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002646}
2647
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002648static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2649{
2650 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2651 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002652 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002653 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002654 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002655 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002656 int pipe = intel_crtc->pipe;
2657 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002658
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002659 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002660
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002661 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002662 val = 0;
2663 if (pipe)
2664 val |= (1<<21);
2665 else
2666 val &= ~(1<<21);
2667 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002668 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2669 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2670 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002671
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002672 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002673
Imre Deak2cac6132014-01-30 16:50:42 +02002674 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03002675 pps_lock(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002676 vlv_init_panel_power_sequencer(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002677 pps_unlock(intel_dp);
Imre Deak2cac6132014-01-30 16:50:42 +02002678 }
Jani Nikulabf13e812013-09-06 07:40:05 +03002679
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002680 intel_enable_dp(encoder);
2681
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002682 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002683}
2684
Jani Nikulaecff4f32013-09-06 07:38:29 +03002685static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002686{
2687 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2688 struct drm_device *dev = encoder->base.dev;
2689 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002690 struct intel_crtc *intel_crtc =
2691 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002692 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002693 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002694
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002695 intel_dp_prepare(encoder);
2696
Jesse Barnes89b667f2013-04-18 14:51:36 -07002697 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002698 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002699 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002700 DPIO_PCS_TX_LANE2_RESET |
2701 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002702 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002703 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2704 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2705 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2706 DPIO_PCS_CLK_SOFT_RESET);
2707
2708 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002709 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2710 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2711 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002712 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002713}
2714
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002715static void chv_pre_enable_dp(struct intel_encoder *encoder)
2716{
2717 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2718 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2719 struct drm_device *dev = encoder->base.dev;
2720 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002721 struct intel_crtc *intel_crtc =
2722 to_intel_crtc(encoder->base.crtc);
2723 enum dpio_channel ch = vlv_dport_to_channel(dport);
2724 int pipe = intel_crtc->pipe;
2725 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002726 u32 val;
2727
2728 mutex_lock(&dev_priv->dpio_lock);
2729
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002730 /* allow hardware to manage TX FIFO reset source */
2731 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2732 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2733 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2734
2735 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2736 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2737 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2738
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002739 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002740 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002741 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002742 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002743
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002744 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2745 val |= CHV_PCS_REQ_SOFTRESET_EN;
2746 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2747
2748 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002749 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002750 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2751
2752 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2753 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2754 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002755
2756 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002757 for (i = 0; i < 4; i++) {
2758 /* Set the latency optimal bit */
2759 data = (i == 1) ? 0x0 : 0x6;
2760 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2761 data << DPIO_FRC_LATENCY_SHFIT);
2762
2763 /* Set the upar bit */
2764 data = (i == 1) ? 0x0 : 0x1;
2765 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2766 data << DPIO_UPAR_SHIFT);
2767 }
2768
2769 /* Data lane stagger programming */
2770 /* FIXME: Fix up value only after power analysis */
2771
2772 mutex_unlock(&dev_priv->dpio_lock);
2773
2774 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03002775 pps_lock(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002776 vlv_init_panel_power_sequencer(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002777 pps_unlock(intel_dp);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002778 }
2779
2780 intel_enable_dp(encoder);
2781
2782 vlv_wait_port_ready(dev_priv, dport);
2783}
2784
Ville Syrjälä9197c882014-04-09 13:29:05 +03002785static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2786{
2787 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2788 struct drm_device *dev = encoder->base.dev;
2789 struct drm_i915_private *dev_priv = dev->dev_private;
2790 struct intel_crtc *intel_crtc =
2791 to_intel_crtc(encoder->base.crtc);
2792 enum dpio_channel ch = vlv_dport_to_channel(dport);
2793 enum pipe pipe = intel_crtc->pipe;
2794 u32 val;
2795
Ville Syrjälä625695f2014-06-28 02:04:02 +03002796 intel_dp_prepare(encoder);
2797
Ville Syrjälä9197c882014-04-09 13:29:05 +03002798 mutex_lock(&dev_priv->dpio_lock);
2799
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002800 /* program left/right clock distribution */
2801 if (pipe != PIPE_B) {
2802 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2803 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2804 if (ch == DPIO_CH0)
2805 val |= CHV_BUFLEFTENA1_FORCE;
2806 if (ch == DPIO_CH1)
2807 val |= CHV_BUFRIGHTENA1_FORCE;
2808 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2809 } else {
2810 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2811 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2812 if (ch == DPIO_CH0)
2813 val |= CHV_BUFLEFTENA2_FORCE;
2814 if (ch == DPIO_CH1)
2815 val |= CHV_BUFRIGHTENA2_FORCE;
2816 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2817 }
2818
Ville Syrjälä9197c882014-04-09 13:29:05 +03002819 /* program clock channel usage */
2820 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2821 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2822 if (pipe != PIPE_B)
2823 val &= ~CHV_PCS_USEDCLKCHANNEL;
2824 else
2825 val |= CHV_PCS_USEDCLKCHANNEL;
2826 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2827
2828 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2829 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2830 if (pipe != PIPE_B)
2831 val &= ~CHV_PCS_USEDCLKCHANNEL;
2832 else
2833 val |= CHV_PCS_USEDCLKCHANNEL;
2834 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2835
2836 /*
2837 * This a a bit weird since generally CL
2838 * matches the pipe, but here we need to
2839 * pick the CL based on the port.
2840 */
2841 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2842 if (pipe != PIPE_B)
2843 val &= ~CHV_CMN_USEDCLKCHANNEL;
2844 else
2845 val |= CHV_CMN_USEDCLKCHANNEL;
2846 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2847
2848 mutex_unlock(&dev_priv->dpio_lock);
2849}
2850
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002851/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002852 * Native read with retry for link status and receiver capability reads for
2853 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002854 *
2855 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2856 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002857 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002858static ssize_t
2859intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2860 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002861{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002862 ssize_t ret;
2863 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002864
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002865 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002866 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2867 if (ret == size)
2868 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002869 msleep(1);
2870 }
2871
Jani Nikula9d1a1032014-03-14 16:51:15 +02002872 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002873}
2874
2875/*
2876 * Fetch AUX CH registers 0x202 - 0x207 which contain
2877 * link status information
2878 */
2879static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002880intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002881{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002882 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2883 DP_LANE0_1_STATUS,
2884 link_status,
2885 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002886}
2887
Paulo Zanoni11002442014-06-13 18:45:41 -03002888/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002889static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002890intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002891{
Paulo Zanoni30add222012-10-26 19:05:45 -02002892 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002893 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002894
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002895 if (INTEL_INFO(dev)->gen >= 9)
2896 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2897 else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302898 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002899 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302900 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002901 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302902 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002903 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302904 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002905}
2906
2907static uint8_t
2908intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2909{
Paulo Zanoni30add222012-10-26 19:05:45 -02002910 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002911 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002912
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002913 if (INTEL_INFO(dev)->gen >= 9) {
2914 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2915 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2916 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2917 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2918 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2919 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2920 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2921 default:
2922 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2923 }
2924 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002925 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302926 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2927 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2928 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2929 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2930 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2931 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2932 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002933 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302934 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002935 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002936 } else if (IS_VALLEYVIEW(dev)) {
2937 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302938 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2939 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2940 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2941 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2942 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2943 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2944 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002945 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302946 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002947 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002948 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002949 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302950 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2951 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2952 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2953 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2954 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002955 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302956 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002957 }
2958 } else {
2959 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302960 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2961 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2962 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2963 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2964 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2965 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2966 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002967 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302968 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002969 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002970 }
2971}
2972
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002973static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2974{
2975 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2976 struct drm_i915_private *dev_priv = dev->dev_private;
2977 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002978 struct intel_crtc *intel_crtc =
2979 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002980 unsigned long demph_reg_value, preemph_reg_value,
2981 uniqtranscale_reg_value;
2982 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002983 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002984 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002985
2986 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302987 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002988 preemph_reg_value = 0x0004000;
2989 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302990 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002991 demph_reg_value = 0x2B405555;
2992 uniqtranscale_reg_value = 0x552AB83A;
2993 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302994 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002995 demph_reg_value = 0x2B404040;
2996 uniqtranscale_reg_value = 0x5548B83A;
2997 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302998 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002999 demph_reg_value = 0x2B245555;
3000 uniqtranscale_reg_value = 0x5560B83A;
3001 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303002 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003003 demph_reg_value = 0x2B405555;
3004 uniqtranscale_reg_value = 0x5598DA3A;
3005 break;
3006 default:
3007 return 0;
3008 }
3009 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303010 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003011 preemph_reg_value = 0x0002000;
3012 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303013 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003014 demph_reg_value = 0x2B404040;
3015 uniqtranscale_reg_value = 0x5552B83A;
3016 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303017 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003018 demph_reg_value = 0x2B404848;
3019 uniqtranscale_reg_value = 0x5580B83A;
3020 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303021 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003022 demph_reg_value = 0x2B404040;
3023 uniqtranscale_reg_value = 0x55ADDA3A;
3024 break;
3025 default:
3026 return 0;
3027 }
3028 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303029 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003030 preemph_reg_value = 0x0000000;
3031 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303032 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003033 demph_reg_value = 0x2B305555;
3034 uniqtranscale_reg_value = 0x5570B83A;
3035 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303036 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003037 demph_reg_value = 0x2B2B4040;
3038 uniqtranscale_reg_value = 0x55ADDA3A;
3039 break;
3040 default:
3041 return 0;
3042 }
3043 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303044 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003045 preemph_reg_value = 0x0006000;
3046 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303047 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003048 demph_reg_value = 0x1B405555;
3049 uniqtranscale_reg_value = 0x55ADDA3A;
3050 break;
3051 default:
3052 return 0;
3053 }
3054 break;
3055 default:
3056 return 0;
3057 }
3058
Chris Wilson0980a602013-07-26 19:57:35 +01003059 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003060 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3061 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3062 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003063 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003064 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3065 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3066 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3067 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01003068 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003069
3070 return 0;
3071}
3072
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003073static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
3074{
3075 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3076 struct drm_i915_private *dev_priv = dev->dev_private;
3077 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3078 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003079 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003080 uint8_t train_set = intel_dp->train_set[0];
3081 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003082 enum pipe pipe = intel_crtc->pipe;
3083 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003084
3085 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303086 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003087 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303088 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003089 deemph_reg_value = 128;
3090 margin_reg_value = 52;
3091 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303092 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003093 deemph_reg_value = 128;
3094 margin_reg_value = 77;
3095 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303096 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003097 deemph_reg_value = 128;
3098 margin_reg_value = 102;
3099 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303100 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003101 deemph_reg_value = 128;
3102 margin_reg_value = 154;
3103 /* FIXME extra to set for 1200 */
3104 break;
3105 default:
3106 return 0;
3107 }
3108 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303109 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003110 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303111 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003112 deemph_reg_value = 85;
3113 margin_reg_value = 78;
3114 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303115 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003116 deemph_reg_value = 85;
3117 margin_reg_value = 116;
3118 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303119 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003120 deemph_reg_value = 85;
3121 margin_reg_value = 154;
3122 break;
3123 default:
3124 return 0;
3125 }
3126 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303127 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003128 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303129 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003130 deemph_reg_value = 64;
3131 margin_reg_value = 104;
3132 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303133 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003134 deemph_reg_value = 64;
3135 margin_reg_value = 154;
3136 break;
3137 default:
3138 return 0;
3139 }
3140 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303141 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003142 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303143 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003144 deemph_reg_value = 43;
3145 margin_reg_value = 154;
3146 break;
3147 default:
3148 return 0;
3149 }
3150 break;
3151 default:
3152 return 0;
3153 }
3154
3155 mutex_lock(&dev_priv->dpio_lock);
3156
3157 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003158 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3159 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003160 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3161 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003162 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3163
3164 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3165 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003166 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3167 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003168 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003169
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003170 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3171 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3172 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3173 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3174
3175 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3176 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3177 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3178 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3179
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003180 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003181 for (i = 0; i < 4; i++) {
3182 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3183 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3184 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3185 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3186 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003187
3188 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003189 for (i = 0; i < 4; i++) {
3190 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003191 val &= ~DPIO_SWING_MARGIN000_MASK;
3192 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003193 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3194 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003195
3196 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003197 for (i = 0; i < 4; i++) {
3198 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3199 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3200 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3201 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003202
3203 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303204 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003205 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303206 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003207
3208 /*
3209 * The document said it needs to set bit 27 for ch0 and bit 26
3210 * for ch1. Might be a typo in the doc.
3211 * For now, for this unique transition scale selection, set bit
3212 * 27 for ch0 and ch1.
3213 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003214 for (i = 0; i < 4; i++) {
3215 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3216 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3217 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3218 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003219
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003220 for (i = 0; i < 4; i++) {
3221 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3222 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3223 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3224 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3225 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003226 }
3227
3228 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003229 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3230 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3231 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3232
3233 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3234 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3235 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003236
3237 /* LRC Bypass */
3238 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3239 val |= DPIO_LRC_BYPASS;
3240 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3241
3242 mutex_unlock(&dev_priv->dpio_lock);
3243
3244 return 0;
3245}
3246
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003247static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003248intel_get_adjust_train(struct intel_dp *intel_dp,
3249 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003250{
3251 uint8_t v = 0;
3252 uint8_t p = 0;
3253 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003254 uint8_t voltage_max;
3255 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003256
Jesse Barnes33a34e42010-09-08 12:42:02 -07003257 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003258 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3259 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003260
3261 if (this_v > v)
3262 v = this_v;
3263 if (this_p > p)
3264 p = this_p;
3265 }
3266
Keith Packard1a2eb462011-11-16 16:26:07 -08003267 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003268 if (v >= voltage_max)
3269 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003270
Keith Packard1a2eb462011-11-16 16:26:07 -08003271 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3272 if (p >= preemph_max)
3273 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003274
3275 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003276 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003277}
3278
3279static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003280intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003281{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003282 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003283
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003284 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303285 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003286 default:
3287 signal_levels |= DP_VOLTAGE_0_4;
3288 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303289 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003290 signal_levels |= DP_VOLTAGE_0_6;
3291 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303292 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003293 signal_levels |= DP_VOLTAGE_0_8;
3294 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303295 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003296 signal_levels |= DP_VOLTAGE_1_2;
3297 break;
3298 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003299 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303300 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003301 default:
3302 signal_levels |= DP_PRE_EMPHASIS_0;
3303 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303304 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003305 signal_levels |= DP_PRE_EMPHASIS_3_5;
3306 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303307 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003308 signal_levels |= DP_PRE_EMPHASIS_6;
3309 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303310 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003311 signal_levels |= DP_PRE_EMPHASIS_9_5;
3312 break;
3313 }
3314 return signal_levels;
3315}
3316
Zhenyu Wange3421a12010-04-08 09:43:27 +08003317/* Gen6's DP voltage swing and pre-emphasis control */
3318static uint32_t
3319intel_gen6_edp_signal_levels(uint8_t train_set)
3320{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003321 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3322 DP_TRAIN_PRE_EMPHASIS_MASK);
3323 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303324 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3325 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003326 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303327 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003328 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303329 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3330 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003331 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303332 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3333 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003334 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303335 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3336 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003337 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003338 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003339 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3340 "0x%x\n", signal_levels);
3341 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003342 }
3343}
3344
Keith Packard1a2eb462011-11-16 16:26:07 -08003345/* Gen7's DP voltage swing and pre-emphasis control */
3346static uint32_t
3347intel_gen7_edp_signal_levels(uint8_t train_set)
3348{
3349 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3350 DP_TRAIN_PRE_EMPHASIS_MASK);
3351 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303352 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003353 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303354 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003355 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303356 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003357 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3358
Sonika Jindalbd600182014-08-08 16:23:41 +05303359 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003360 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303361 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003362 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3363
Sonika Jindalbd600182014-08-08 16:23:41 +05303364 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003365 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303366 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003367 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3368
3369 default:
3370 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3371 "0x%x\n", signal_levels);
3372 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3373 }
3374}
3375
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003376/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3377static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003378intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003379{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003380 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3381 DP_TRAIN_PRE_EMPHASIS_MASK);
3382 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303383 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303384 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303385 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303386 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303387 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303388 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303389 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303390 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003391
Sonika Jindalbd600182014-08-08 16:23:41 +05303392 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303393 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303394 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303395 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303396 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303397 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003398
Sonika Jindalbd600182014-08-08 16:23:41 +05303399 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303400 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303401 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303402 return DDI_BUF_TRANS_SELECT(8);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003403 default:
3404 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3405 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303406 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003407 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003408}
3409
Paulo Zanonif0a34242012-12-06 16:51:50 -02003410/* Properly updates "DP" with the correct signal levels. */
3411static void
3412intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3413{
3414 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003415 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003416 struct drm_device *dev = intel_dig_port->base.base.dev;
3417 uint32_t signal_levels, mask;
3418 uint8_t train_set = intel_dp->train_set[0];
3419
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003420 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003421 signal_levels = intel_hsw_signal_levels(train_set);
3422 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003423 } else if (IS_CHERRYVIEW(dev)) {
3424 signal_levels = intel_chv_signal_levels(intel_dp);
3425 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003426 } else if (IS_VALLEYVIEW(dev)) {
3427 signal_levels = intel_vlv_signal_levels(intel_dp);
3428 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003429 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003430 signal_levels = intel_gen7_edp_signal_levels(train_set);
3431 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003432 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003433 signal_levels = intel_gen6_edp_signal_levels(train_set);
3434 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3435 } else {
3436 signal_levels = intel_gen4_signal_levels(train_set);
3437 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3438 }
3439
3440 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3441
3442 *DP = (*DP & ~mask) | signal_levels;
3443}
3444
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003445static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003446intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003447 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003448 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003449{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003450 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3451 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003452 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003453 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3454 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003455
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003456 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003457
Jani Nikula70aff662013-09-27 15:10:44 +03003458 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003459 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003460
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003461 buf[0] = dp_train_pat;
3462 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003463 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003464 /* don't write DP_TRAINING_LANEx_SET on disable */
3465 len = 1;
3466 } else {
3467 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3468 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3469 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003470 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003471
Jani Nikula9d1a1032014-03-14 16:51:15 +02003472 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3473 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003474
3475 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003476}
3477
Jani Nikula70aff662013-09-27 15:10:44 +03003478static bool
3479intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3480 uint8_t dp_train_pat)
3481{
Jani Nikula953d22e2013-10-04 15:08:47 +03003482 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003483 intel_dp_set_signal_levels(intel_dp, DP);
3484 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3485}
3486
3487static bool
3488intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003489 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003490{
3491 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3492 struct drm_device *dev = intel_dig_port->base.base.dev;
3493 struct drm_i915_private *dev_priv = dev->dev_private;
3494 int ret;
3495
3496 intel_get_adjust_train(intel_dp, link_status);
3497 intel_dp_set_signal_levels(intel_dp, DP);
3498
3499 I915_WRITE(intel_dp->output_reg, *DP);
3500 POSTING_READ(intel_dp->output_reg);
3501
Jani Nikula9d1a1032014-03-14 16:51:15 +02003502 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3503 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003504
3505 return ret == intel_dp->lane_count;
3506}
3507
Imre Deak3ab9c632013-05-03 12:57:41 +03003508static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3509{
3510 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3511 struct drm_device *dev = intel_dig_port->base.base.dev;
3512 struct drm_i915_private *dev_priv = dev->dev_private;
3513 enum port port = intel_dig_port->port;
3514 uint32_t val;
3515
3516 if (!HAS_DDI(dev))
3517 return;
3518
3519 val = I915_READ(DP_TP_CTL(port));
3520 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3521 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3522 I915_WRITE(DP_TP_CTL(port), val);
3523
3524 /*
3525 * On PORT_A we can have only eDP in SST mode. There the only reason
3526 * we need to set idle transmission mode is to work around a HW issue
3527 * where we enable the pipe while not in idle link-training mode.
3528 * In this case there is requirement to wait for a minimum number of
3529 * idle patterns to be sent.
3530 */
3531 if (port == PORT_A)
3532 return;
3533
3534 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3535 1))
3536 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3537}
3538
Jesse Barnes33a34e42010-09-08 12:42:02 -07003539/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003540void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003541intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003542{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003543 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003544 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003545 int i;
3546 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003547 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003548 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003549 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003550
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003551 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003552 intel_ddi_prepare_link_retrain(encoder);
3553
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003554 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003555 link_config[0] = intel_dp->link_bw;
3556 link_config[1] = intel_dp->lane_count;
3557 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3558 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003559 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003560
3561 link_config[0] = 0;
3562 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003563 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003564
3565 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003566
Jani Nikula70aff662013-09-27 15:10:44 +03003567 /* clock recovery */
3568 if (!intel_dp_reset_link_train(intel_dp, &DP,
3569 DP_TRAINING_PATTERN_1 |
3570 DP_LINK_SCRAMBLING_DISABLE)) {
3571 DRM_ERROR("failed to enable link training\n");
3572 return;
3573 }
3574
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003575 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003576 voltage_tries = 0;
3577 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003578 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003579 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003580
Daniel Vettera7c96552012-10-18 10:15:30 +02003581 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003582 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3583 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003584 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003585 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003586
Daniel Vetter01916272012-10-18 10:15:25 +02003587 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003588 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003589 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003590 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003591
3592 /* Check to see if we've tried the max voltage */
3593 for (i = 0; i < intel_dp->lane_count; i++)
3594 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3595 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003596 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003597 ++loop_tries;
3598 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003599 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003600 break;
3601 }
Jani Nikula70aff662013-09-27 15:10:44 +03003602 intel_dp_reset_link_train(intel_dp, &DP,
3603 DP_TRAINING_PATTERN_1 |
3604 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003605 voltage_tries = 0;
3606 continue;
3607 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003608
3609 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003610 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003611 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003612 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003613 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003614 break;
3615 }
3616 } else
3617 voltage_tries = 0;
3618 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003619
Jani Nikula70aff662013-09-27 15:10:44 +03003620 /* Update training set as requested by target */
3621 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3622 DRM_ERROR("failed to update link training\n");
3623 break;
3624 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003625 }
3626
Jesse Barnes33a34e42010-09-08 12:42:02 -07003627 intel_dp->DP = DP;
3628}
3629
Paulo Zanonic19b0662012-10-15 15:51:41 -03003630void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003631intel_dp_complete_link_train(struct intel_dp *intel_dp)
3632{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003633 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003634 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003635 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003636 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3637
3638 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3639 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3640 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003641
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003642 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003643 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003644 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003645 DP_LINK_SCRAMBLING_DISABLE)) {
3646 DRM_ERROR("failed to start channel equalization\n");
3647 return;
3648 }
3649
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003650 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003651 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003652 channel_eq = false;
3653 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003654 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003655
Jesse Barnes37f80972011-01-05 14:45:24 -08003656 if (cr_tries > 5) {
3657 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003658 break;
3659 }
3660
Daniel Vettera7c96552012-10-18 10:15:30 +02003661 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003662 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3663 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003664 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003665 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003666
Jesse Barnes37f80972011-01-05 14:45:24 -08003667 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003668 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003669 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003670 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003671 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003672 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003673 cr_tries++;
3674 continue;
3675 }
3676
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003677 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003678 channel_eq = true;
3679 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003680 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003681
Jesse Barnes37f80972011-01-05 14:45:24 -08003682 /* Try 5 times, then try clock recovery if that fails */
3683 if (tries > 5) {
3684 intel_dp_link_down(intel_dp);
3685 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003686 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003687 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003688 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003689 tries = 0;
3690 cr_tries++;
3691 continue;
3692 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003693
Jani Nikula70aff662013-09-27 15:10:44 +03003694 /* Update training set as requested by target */
3695 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3696 DRM_ERROR("failed to update link training\n");
3697 break;
3698 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003699 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003700 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003701
Imre Deak3ab9c632013-05-03 12:57:41 +03003702 intel_dp_set_idle_link_train(intel_dp);
3703
3704 intel_dp->DP = DP;
3705
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003706 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003707 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003708
Imre Deak3ab9c632013-05-03 12:57:41 +03003709}
3710
3711void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3712{
Jani Nikula70aff662013-09-27 15:10:44 +03003713 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003714 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003715}
3716
3717static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003718intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003719{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003720 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003721 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003722 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003723 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003724 struct intel_crtc *intel_crtc =
3725 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003726 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003727
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003728 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003729 return;
3730
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003731 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003732 return;
3733
Zhao Yakui28c97732009-10-09 11:39:41 +08003734 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003735
Imre Deakbc7d38a2013-05-16 14:40:36 +03003736 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003737 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003738 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003739 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003740 if (IS_CHERRYVIEW(dev))
3741 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3742 else
3743 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003744 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003745 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003746 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003747
Daniel Vetter493a7082012-05-30 12:31:56 +02003748 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003749 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003750 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003751
Eric Anholt5bddd172010-11-18 09:32:59 +08003752 /* Hardware workaround: leaving our transcoder select
3753 * set to transcoder B while it's off will prevent the
3754 * corresponding HDMI output on transcoder A.
3755 *
3756 * Combine this with another hardware workaround:
3757 * transcoder select bit can only be cleared while the
3758 * port is enabled.
3759 */
3760 DP &= ~DP_PIPEB_SELECT;
3761 I915_WRITE(intel_dp->output_reg, DP);
3762
3763 /* Changes to enable or select take place the vblank
3764 * after being written.
3765 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003766 if (WARN_ON(crtc == NULL)) {
3767 /* We should never try to disable a port without a crtc
3768 * attached. For paranoia keep the code around for a
3769 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003770 POSTING_READ(intel_dp->output_reg);
3771 msleep(50);
3772 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003773 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003774 }
3775
Wu Fengguang832afda2011-12-09 20:42:21 +08003776 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003777 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3778 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003779 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003780}
3781
Keith Packard26d61aa2011-07-25 20:01:09 -07003782static bool
3783intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003784{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003785 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3786 struct drm_device *dev = dig_port->base.base.dev;
3787 struct drm_i915_private *dev_priv = dev->dev_private;
3788
Jani Nikula9d1a1032014-03-14 16:51:15 +02003789 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3790 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003791 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003792
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003793 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003794
Adam Jacksonedb39242012-09-18 10:58:49 -04003795 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3796 return false; /* DPCD not present */
3797
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003798 /* Check if the panel supports PSR */
3799 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003800 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003801 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3802 intel_dp->psr_dpcd,
3803 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003804 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3805 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003806 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003807 }
Jani Nikula50003932013-09-20 16:42:17 +03003808 }
3809
Todd Previte06ea66b2014-01-20 10:19:39 -07003810 /* Training Pattern 3 support */
3811 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3812 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3813 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003814 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003815 } else
3816 intel_dp->use_tps3 = false;
3817
Adam Jacksonedb39242012-09-18 10:58:49 -04003818 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3819 DP_DWN_STRM_PORT_PRESENT))
3820 return true; /* native DP sink */
3821
3822 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3823 return true; /* no per-port downstream info */
3824
Jani Nikula9d1a1032014-03-14 16:51:15 +02003825 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3826 intel_dp->downstream_ports,
3827 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003828 return false; /* downstream port status fetch failed */
3829
3830 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003831}
3832
Adam Jackson0d198322012-05-14 16:05:47 -04003833static void
3834intel_dp_probe_oui(struct intel_dp *intel_dp)
3835{
3836 u8 buf[3];
3837
3838 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3839 return;
3840
Jani Nikula9d1a1032014-03-14 16:51:15 +02003841 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003842 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3843 buf[0], buf[1], buf[2]);
3844
Jani Nikula9d1a1032014-03-14 16:51:15 +02003845 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003846 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3847 buf[0], buf[1], buf[2]);
3848}
3849
Dave Airlie0e32b392014-05-02 14:02:48 +10003850static bool
3851intel_dp_probe_mst(struct intel_dp *intel_dp)
3852{
3853 u8 buf[1];
3854
3855 if (!intel_dp->can_mst)
3856 return false;
3857
3858 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3859 return false;
3860
Dave Airlie0e32b392014-05-02 14:02:48 +10003861 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3862 if (buf[0] & DP_MST_CAP) {
3863 DRM_DEBUG_KMS("Sink is MST capable\n");
3864 intel_dp->is_mst = true;
3865 } else {
3866 DRM_DEBUG_KMS("Sink is not MST capable\n");
3867 intel_dp->is_mst = false;
3868 }
3869 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003870
3871 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3872 return intel_dp->is_mst;
3873}
3874
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003875int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3876{
3877 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3878 struct drm_device *dev = intel_dig_port->base.base.dev;
3879 struct intel_crtc *intel_crtc =
3880 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003881 u8 buf;
3882 int test_crc_count;
3883 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003884
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003885 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003886 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003887
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003888 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003889 return -ENOTTY;
3890
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003891 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003892 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003893
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003894 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003895 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003896 return -EIO;
3897
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003898 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3899 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003900 test_crc_count = buf & DP_TEST_COUNT_MASK;
3901
3902 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003903 if (drm_dp_dpcd_readb(&intel_dp->aux,
3904 DP_TEST_SINK_MISC, &buf) < 0)
3905 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003906 intel_wait_for_vblank(dev, intel_crtc->pipe);
3907 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
3908
3909 if (attempts == 0) {
3910 DRM_ERROR("Panel is unable to calculate CRC after 6 vblanks\n");
3911 return -EIO;
3912 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003913
Jani Nikula9d1a1032014-03-14 16:51:15 +02003914 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003915 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003916
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003917 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3918 return -EIO;
3919 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3920 buf & ~DP_TEST_SINK_START) < 0)
3921 return -EIO;
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003922
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003923 return 0;
3924}
3925
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003926static bool
3927intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3928{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003929 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3930 DP_DEVICE_SERVICE_IRQ_VECTOR,
3931 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003932}
3933
Dave Airlie0e32b392014-05-02 14:02:48 +10003934static bool
3935intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3936{
3937 int ret;
3938
3939 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3940 DP_SINK_COUNT_ESI,
3941 sink_irq_vector, 14);
3942 if (ret != 14)
3943 return false;
3944
3945 return true;
3946}
3947
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003948static void
3949intel_dp_handle_test_request(struct intel_dp *intel_dp)
3950{
3951 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003952 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003953}
3954
Dave Airlie0e32b392014-05-02 14:02:48 +10003955static int
3956intel_dp_check_mst_status(struct intel_dp *intel_dp)
3957{
3958 bool bret;
3959
3960 if (intel_dp->is_mst) {
3961 u8 esi[16] = { 0 };
3962 int ret = 0;
3963 int retry;
3964 bool handled;
3965 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3966go_again:
3967 if (bret == true) {
3968
3969 /* check link status - esi[10] = 0x200c */
3970 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3971 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3972 intel_dp_start_link_train(intel_dp);
3973 intel_dp_complete_link_train(intel_dp);
3974 intel_dp_stop_link_train(intel_dp);
3975 }
3976
3977 DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3978 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3979
3980 if (handled) {
3981 for (retry = 0; retry < 3; retry++) {
3982 int wret;
3983 wret = drm_dp_dpcd_write(&intel_dp->aux,
3984 DP_SINK_COUNT_ESI+1,
3985 &esi[1], 3);
3986 if (wret == 3) {
3987 break;
3988 }
3989 }
3990
3991 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3992 if (bret == true) {
3993 DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3994 goto go_again;
3995 }
3996 } else
3997 ret = 0;
3998
3999 return ret;
4000 } else {
4001 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4002 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4003 intel_dp->is_mst = false;
4004 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4005 /* send a hotplug event */
4006 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4007 }
4008 }
4009 return -EINVAL;
4010}
4011
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004012/*
4013 * According to DP spec
4014 * 5.1.2:
4015 * 1. Read DPCD
4016 * 2. Configure link according to Receiver Capabilities
4017 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4018 * 4. Check link status on receipt of hot-plug interrupt
4019 */
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004020void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004021intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004022{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004023 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004024 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004025 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004026 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004027
Dave Airlie5b215bc2014-08-05 10:40:20 +10004028 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4029
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004030 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004031 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004032
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004033 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004034 return;
4035
Imre Deak1a125d82014-08-18 14:42:46 +03004036 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4037 return;
4038
Keith Packard92fd8fd2011-07-25 19:50:10 -07004039 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004040 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004041 return;
4042 }
4043
Keith Packard92fd8fd2011-07-25 19:50:10 -07004044 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004045 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004046 return;
4047 }
4048
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004049 /* Try to read the source of the interrupt */
4050 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4051 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4052 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004053 drm_dp_dpcd_writeb(&intel_dp->aux,
4054 DP_DEVICE_SERVICE_IRQ_VECTOR,
4055 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004056
4057 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4058 intel_dp_handle_test_request(intel_dp);
4059 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4060 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4061 }
4062
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004063 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004064 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004065 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004066 intel_dp_start_link_train(intel_dp);
4067 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004068 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004069 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004070}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004071
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004072/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004073static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004074intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004075{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004076 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004077 uint8_t type;
4078
4079 if (!intel_dp_get_dpcd(intel_dp))
4080 return connector_status_disconnected;
4081
4082 /* if there's no downstream port, we're done */
4083 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004084 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004085
4086 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004087 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4088 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004089 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004090
4091 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4092 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004093 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004094
Adam Jackson23235172012-09-20 16:42:45 -04004095 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4096 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004097 }
4098
4099 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004100 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004101 return connector_status_connected;
4102
4103 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004104 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4105 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4106 if (type == DP_DS_PORT_TYPE_VGA ||
4107 type == DP_DS_PORT_TYPE_NON_EDID)
4108 return connector_status_unknown;
4109 } else {
4110 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4111 DP_DWN_STRM_PORT_TYPE_MASK;
4112 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4113 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4114 return connector_status_unknown;
4115 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004116
4117 /* Anything else is out of spec, warn and ignore */
4118 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004119 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004120}
4121
4122static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004123edp_detect(struct intel_dp *intel_dp)
4124{
4125 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4126 enum drm_connector_status status;
4127
4128 status = intel_panel_detect(dev);
4129 if (status == connector_status_unknown)
4130 status = connector_status_connected;
4131
4132 return status;
4133}
4134
4135static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004136ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004137{
Paulo Zanoni30add222012-10-26 19:05:45 -02004138 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004139 struct drm_i915_private *dev_priv = dev->dev_private;
4140 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004141
Damien Lespiau1b469632012-12-13 16:09:01 +00004142 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4143 return connector_status_disconnected;
4144
Keith Packard26d61aa2011-07-25 20:01:09 -07004145 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004146}
4147
Dave Airlie2a592be2014-09-01 16:58:12 +10004148static int g4x_digital_port_connected(struct drm_device *dev,
4149 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004150{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004151 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004152 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004153
Todd Previte232a6ee2014-01-23 00:13:41 -07004154 if (IS_VALLEYVIEW(dev)) {
4155 switch (intel_dig_port->port) {
4156 case PORT_B:
4157 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4158 break;
4159 case PORT_C:
4160 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4161 break;
4162 case PORT_D:
4163 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4164 break;
4165 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004166 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004167 }
4168 } else {
4169 switch (intel_dig_port->port) {
4170 case PORT_B:
4171 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4172 break;
4173 case PORT_C:
4174 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4175 break;
4176 case PORT_D:
4177 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4178 break;
4179 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004180 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004181 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004182 }
4183
Chris Wilson10f76a32012-05-11 18:01:32 +01004184 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004185 return 0;
4186 return 1;
4187}
4188
4189static enum drm_connector_status
4190g4x_dp_detect(struct intel_dp *intel_dp)
4191{
4192 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4193 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4194 int ret;
4195
4196 /* Can't disconnect eDP, but you can close the lid... */
4197 if (is_edp(intel_dp)) {
4198 enum drm_connector_status status;
4199
4200 status = intel_panel_detect(dev);
4201 if (status == connector_status_unknown)
4202 status = connector_status_connected;
4203 return status;
4204 }
4205
4206 ret = g4x_digital_port_connected(dev, intel_dig_port);
4207 if (ret == -EINVAL)
4208 return connector_status_unknown;
4209 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004210 return connector_status_disconnected;
4211
Keith Packard26d61aa2011-07-25 20:01:09 -07004212 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004213}
4214
Keith Packard8c241fe2011-09-28 16:38:44 -07004215static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004216intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004217{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004218 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004219
Jani Nikula9cd300e2012-10-19 14:51:52 +03004220 /* use cached edid if we have one */
4221 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004222 /* invalid edid */
4223 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004224 return NULL;
4225
Jani Nikula55e9ede2013-10-01 10:38:54 +03004226 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004227 } else
4228 return drm_get_edid(&intel_connector->base,
4229 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004230}
4231
Chris Wilsonbeb60602014-09-02 20:04:00 +01004232static void
4233intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004234{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004235 struct intel_connector *intel_connector = intel_dp->attached_connector;
4236 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004237
Chris Wilsonbeb60602014-09-02 20:04:00 +01004238 edid = intel_dp_get_edid(intel_dp);
4239 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004240
Chris Wilsonbeb60602014-09-02 20:04:00 +01004241 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4242 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4243 else
4244 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4245}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004246
Chris Wilsonbeb60602014-09-02 20:04:00 +01004247static void
4248intel_dp_unset_edid(struct intel_dp *intel_dp)
4249{
4250 struct intel_connector *intel_connector = intel_dp->attached_connector;
4251
4252 kfree(intel_connector->detect_edid);
4253 intel_connector->detect_edid = NULL;
4254
4255 intel_dp->has_audio = false;
4256}
4257
4258static enum intel_display_power_domain
4259intel_dp_power_get(struct intel_dp *dp)
4260{
4261 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4262 enum intel_display_power_domain power_domain;
4263
4264 power_domain = intel_display_port_power_domain(encoder);
4265 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4266
4267 return power_domain;
4268}
4269
4270static void
4271intel_dp_power_put(struct intel_dp *dp,
4272 enum intel_display_power_domain power_domain)
4273{
4274 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4275 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004276}
4277
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004278static enum drm_connector_status
4279intel_dp_detect(struct drm_connector *connector, bool force)
4280{
4281 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004282 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4283 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004284 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004285 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004286 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004287 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004288
Chris Wilson164c8592013-07-20 20:27:08 +01004289 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004290 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004291 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004292
Dave Airlie0e32b392014-05-02 14:02:48 +10004293 if (intel_dp->is_mst) {
4294 /* MST devices are disconnected from a monitor POV */
4295 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4296 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004297 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004298 }
4299
Chris Wilsonbeb60602014-09-02 20:04:00 +01004300 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004301
Chris Wilsond410b562014-09-02 20:03:59 +01004302 /* Can't disconnect eDP, but you can close the lid... */
4303 if (is_edp(intel_dp))
4304 status = edp_detect(intel_dp);
4305 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004306 status = ironlake_dp_detect(intel_dp);
4307 else
4308 status = g4x_dp_detect(intel_dp);
4309 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004310 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004311
Adam Jackson0d198322012-05-14 16:05:47 -04004312 intel_dp_probe_oui(intel_dp);
4313
Dave Airlie0e32b392014-05-02 14:02:48 +10004314 ret = intel_dp_probe_mst(intel_dp);
4315 if (ret) {
4316 /* if we are in MST mode then this connector
4317 won't appear connected or have anything with EDID on it */
4318 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4319 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4320 status = connector_status_disconnected;
4321 goto out;
4322 }
4323
Chris Wilsonbeb60602014-09-02 20:04:00 +01004324 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004325
Paulo Zanonid63885d2012-10-26 19:05:49 -02004326 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4327 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004328 status = connector_status_connected;
4329
4330out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004331 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004332 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004333}
4334
Chris Wilsonbeb60602014-09-02 20:04:00 +01004335static void
4336intel_dp_force(struct drm_connector *connector)
4337{
4338 struct intel_dp *intel_dp = intel_attached_dp(connector);
4339 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4340 enum intel_display_power_domain power_domain;
4341
4342 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4343 connector->base.id, connector->name);
4344 intel_dp_unset_edid(intel_dp);
4345
4346 if (connector->status != connector_status_connected)
4347 return;
4348
4349 power_domain = intel_dp_power_get(intel_dp);
4350
4351 intel_dp_set_edid(intel_dp);
4352
4353 intel_dp_power_put(intel_dp, power_domain);
4354
4355 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4356 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4357}
4358
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004359static int intel_dp_get_modes(struct drm_connector *connector)
4360{
Jani Nikuladd06f902012-10-19 14:51:50 +03004361 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004362 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004363
Chris Wilsonbeb60602014-09-02 20:04:00 +01004364 edid = intel_connector->detect_edid;
4365 if (edid) {
4366 int ret = intel_connector_update_modes(connector, edid);
4367 if (ret)
4368 return ret;
4369 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004370
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004371 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004372 if (is_edp(intel_attached_dp(connector)) &&
4373 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004374 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004375
4376 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004377 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004378 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004379 drm_mode_probed_add(connector, mode);
4380 return 1;
4381 }
4382 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004383
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004384 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004385}
4386
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004387static bool
4388intel_dp_detect_audio(struct drm_connector *connector)
4389{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004390 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004391 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004392
Chris Wilsonbeb60602014-09-02 20:04:00 +01004393 edid = to_intel_connector(connector)->detect_edid;
4394 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004395 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004396
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004397 return has_audio;
4398}
4399
Chris Wilsonf6849602010-09-19 09:29:33 +01004400static int
4401intel_dp_set_property(struct drm_connector *connector,
4402 struct drm_property *property,
4403 uint64_t val)
4404{
Chris Wilsone953fd72011-02-21 22:23:52 +00004405 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004406 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004407 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4408 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004409 int ret;
4410
Rob Clark662595d2012-10-11 20:36:04 -05004411 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004412 if (ret)
4413 return ret;
4414
Chris Wilson3f43c482011-05-12 22:17:24 +01004415 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004416 int i = val;
4417 bool has_audio;
4418
4419 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004420 return 0;
4421
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004422 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004423
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004424 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004425 has_audio = intel_dp_detect_audio(connector);
4426 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004427 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004428
4429 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004430 return 0;
4431
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004432 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004433 goto done;
4434 }
4435
Chris Wilsone953fd72011-02-21 22:23:52 +00004436 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004437 bool old_auto = intel_dp->color_range_auto;
4438 uint32_t old_range = intel_dp->color_range;
4439
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004440 switch (val) {
4441 case INTEL_BROADCAST_RGB_AUTO:
4442 intel_dp->color_range_auto = true;
4443 break;
4444 case INTEL_BROADCAST_RGB_FULL:
4445 intel_dp->color_range_auto = false;
4446 intel_dp->color_range = 0;
4447 break;
4448 case INTEL_BROADCAST_RGB_LIMITED:
4449 intel_dp->color_range_auto = false;
4450 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4451 break;
4452 default:
4453 return -EINVAL;
4454 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004455
4456 if (old_auto == intel_dp->color_range_auto &&
4457 old_range == intel_dp->color_range)
4458 return 0;
4459
Chris Wilsone953fd72011-02-21 22:23:52 +00004460 goto done;
4461 }
4462
Yuly Novikov53b41832012-10-26 12:04:00 +03004463 if (is_edp(intel_dp) &&
4464 property == connector->dev->mode_config.scaling_mode_property) {
4465 if (val == DRM_MODE_SCALE_NONE) {
4466 DRM_DEBUG_KMS("no scaling not supported\n");
4467 return -EINVAL;
4468 }
4469
4470 if (intel_connector->panel.fitting_mode == val) {
4471 /* the eDP scaling property is not changed */
4472 return 0;
4473 }
4474 intel_connector->panel.fitting_mode = val;
4475
4476 goto done;
4477 }
4478
Chris Wilsonf6849602010-09-19 09:29:33 +01004479 return -EINVAL;
4480
4481done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004482 if (intel_encoder->base.crtc)
4483 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004484
4485 return 0;
4486}
4487
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004488static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004489intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004490{
Jani Nikula1d508702012-10-19 14:51:49 +03004491 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004492
Chris Wilson10e972d2014-09-04 21:43:45 +01004493 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004494
Jani Nikula9cd300e2012-10-19 14:51:52 +03004495 if (!IS_ERR_OR_NULL(intel_connector->edid))
4496 kfree(intel_connector->edid);
4497
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004498 /* Can't call is_edp() since the encoder may have been destroyed
4499 * already. */
4500 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004501 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004502
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004503 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004504 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004505}
4506
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004507void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004508{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004509 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4510 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004511
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004512 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004513 intel_dp_mst_encoder_cleanup(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004514 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07004515 if (is_edp(intel_dp)) {
4516 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004517 /*
4518 * vdd might still be enabled do to the delayed vdd off.
4519 * Make sure vdd is actually turned off here.
4520 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004521 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004522 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004523 pps_unlock(intel_dp);
4524
Clint Taylor01527b32014-07-07 13:01:46 -07004525 if (intel_dp->edp_notifier.notifier_call) {
4526 unregister_reboot_notifier(&intel_dp->edp_notifier);
4527 intel_dp->edp_notifier.notifier_call = NULL;
4528 }
Keith Packardbd943152011-09-18 23:09:52 -07004529 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004530 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004531}
4532
Imre Deak07f9cd02014-08-18 14:42:45 +03004533static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4534{
4535 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4536
4537 if (!is_edp(intel_dp))
4538 return;
4539
Ville Syrjälä951468f2014-09-04 14:55:31 +03004540 /*
4541 * vdd might still be enabled do to the delayed vdd off.
4542 * Make sure vdd is actually turned off here.
4543 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004544 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004545 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004546 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004547}
4548
Imre Deak6d93c0c2014-07-31 14:03:36 +03004549static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4550{
4551 intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
4552}
4553
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004554static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004555 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004556 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004557 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004558 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004559 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004560 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004561};
4562
4563static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4564 .get_modes = intel_dp_get_modes,
4565 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004566 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004567};
4568
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004569static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004570 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004571 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004572};
4573
Dave Airlie0e32b392014-05-02 14:02:48 +10004574void
Eric Anholt21d40d32010-03-25 11:11:14 -07004575intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004576{
Dave Airlie0e32b392014-05-02 14:02:48 +10004577 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004578}
4579
Dave Airlie13cf5502014-06-18 11:29:35 +10004580bool
4581intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4582{
4583 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004584 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004585 struct drm_device *dev = intel_dig_port->base.base.dev;
4586 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004587 enum intel_display_power_domain power_domain;
4588 bool ret = true;
4589
Dave Airlie0e32b392014-05-02 14:02:48 +10004590 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4591 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004592
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004593 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4594 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004595 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004596
Imre Deak1c767b32014-08-18 14:42:42 +03004597 power_domain = intel_display_port_power_domain(intel_encoder);
4598 intel_display_power_get(dev_priv, power_domain);
4599
Dave Airlie0e32b392014-05-02 14:02:48 +10004600 if (long_hpd) {
Dave Airlie2a592be2014-09-01 16:58:12 +10004601
4602 if (HAS_PCH_SPLIT(dev)) {
4603 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4604 goto mst_fail;
4605 } else {
4606 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4607 goto mst_fail;
4608 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004609
4610 if (!intel_dp_get_dpcd(intel_dp)) {
4611 goto mst_fail;
4612 }
4613
4614 intel_dp_probe_oui(intel_dp);
4615
4616 if (!intel_dp_probe_mst(intel_dp))
4617 goto mst_fail;
4618
4619 } else {
4620 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004621 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004622 goto mst_fail;
4623 }
4624
4625 if (!intel_dp->is_mst) {
4626 /*
4627 * we'll check the link status via the normal hot plug path later -
4628 * but for short hpds we should check it now
4629 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004630 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004631 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004632 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004633 }
4634 }
Imre Deak1c767b32014-08-18 14:42:42 +03004635 ret = false;
4636 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004637mst_fail:
4638 /* if we were in MST mode, and device is not there get out of MST mode */
4639 if (intel_dp->is_mst) {
4640 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4641 intel_dp->is_mst = false;
4642 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4643 }
Imre Deak1c767b32014-08-18 14:42:42 +03004644put_power:
4645 intel_display_power_put(dev_priv, power_domain);
4646
4647 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004648}
4649
Zhenyu Wange3421a12010-04-08 09:43:27 +08004650/* Return which DP Port should be selected for Transcoder DP control */
4651int
Akshay Joshi0206e352011-08-16 15:34:10 -04004652intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004653{
4654 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004655 struct intel_encoder *intel_encoder;
4656 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004657
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004658 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4659 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004660
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004661 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4662 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004663 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004664 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004665
Zhenyu Wange3421a12010-04-08 09:43:27 +08004666 return -1;
4667}
4668
Zhao Yakui36e83a12010-06-12 14:32:21 +08004669/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004670bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004671{
4672 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004673 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004674 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004675 static const short port_mapping[] = {
4676 [PORT_B] = PORT_IDPB,
4677 [PORT_C] = PORT_IDPC,
4678 [PORT_D] = PORT_IDPD,
4679 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004680
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004681 if (port == PORT_A)
4682 return true;
4683
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004684 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004685 return false;
4686
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004687 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4688 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004689
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004690 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004691 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4692 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004693 return true;
4694 }
4695 return false;
4696}
4697
Dave Airlie0e32b392014-05-02 14:02:48 +10004698void
Chris Wilsonf6849602010-09-19 09:29:33 +01004699intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4700{
Yuly Novikov53b41832012-10-26 12:04:00 +03004701 struct intel_connector *intel_connector = to_intel_connector(connector);
4702
Chris Wilson3f43c482011-05-12 22:17:24 +01004703 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004704 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004705 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004706
4707 if (is_edp(intel_dp)) {
4708 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004709 drm_object_attach_property(
4710 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004711 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004712 DRM_MODE_SCALE_ASPECT);
4713 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004714 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004715}
4716
Imre Deakdada1a92014-01-29 13:25:41 +02004717static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4718{
4719 intel_dp->last_power_cycle = jiffies;
4720 intel_dp->last_power_on = jiffies;
4721 intel_dp->last_backlight_off = jiffies;
4722}
4723
Daniel Vetter67a54562012-10-20 20:57:45 +02004724static void
4725intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004726 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02004727{
4728 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004729 struct edp_power_seq cur, vbt, spec,
4730 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02004731 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004732 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004733
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004734 lockdep_assert_held(&dev_priv->pps_mutex);
4735
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03004736 /* already initialized? */
4737 if (final->t11_t12 != 0)
4738 return;
4739
Jesse Barnes453c5422013-03-28 09:55:41 -07004740 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004741 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004742 pp_on_reg = PCH_PP_ON_DELAYS;
4743 pp_off_reg = PCH_PP_OFF_DELAYS;
4744 pp_div_reg = PCH_PP_DIVISOR;
4745 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004746 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4747
4748 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4749 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4750 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4751 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004752 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004753
4754 /* Workaround: Need to write PP_CONTROL with the unlock key as
4755 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004756 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004757 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004758
Jesse Barnes453c5422013-03-28 09:55:41 -07004759 pp_on = I915_READ(pp_on_reg);
4760 pp_off = I915_READ(pp_off_reg);
4761 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004762
4763 /* Pull timing values out of registers */
4764 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4765 PANEL_POWER_UP_DELAY_SHIFT;
4766
4767 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4768 PANEL_LIGHT_ON_DELAY_SHIFT;
4769
4770 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4771 PANEL_LIGHT_OFF_DELAY_SHIFT;
4772
4773 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4774 PANEL_POWER_DOWN_DELAY_SHIFT;
4775
4776 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4777 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4778
4779 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4780 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4781
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004782 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004783
4784 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4785 * our hw here, which are all in 100usec. */
4786 spec.t1_t3 = 210 * 10;
4787 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4788 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4789 spec.t10 = 500 * 10;
4790 /* This one is special and actually in units of 100ms, but zero
4791 * based in the hw (so we need to add 100 ms). But the sw vbt
4792 * table multiplies it with 1000 to make it in units of 100usec,
4793 * too. */
4794 spec.t11_t12 = (510 + 100) * 10;
4795
4796 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4797 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4798
4799 /* Use the max of the register settings and vbt. If both are
4800 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004801#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004802 spec.field : \
4803 max(cur.field, vbt.field))
4804 assign_final(t1_t3);
4805 assign_final(t8);
4806 assign_final(t9);
4807 assign_final(t10);
4808 assign_final(t11_t12);
4809#undef assign_final
4810
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004811#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004812 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4813 intel_dp->backlight_on_delay = get_delay(t8);
4814 intel_dp->backlight_off_delay = get_delay(t9);
4815 intel_dp->panel_power_down_delay = get_delay(t10);
4816 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4817#undef get_delay
4818
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004819 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4820 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4821 intel_dp->panel_power_cycle_delay);
4822
4823 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4824 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004825}
4826
4827static void
4828intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004829 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004830{
4831 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004832 u32 pp_on, pp_off, pp_div, port_sel = 0;
4833 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4834 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004835 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004836 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004837
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004838 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004839
4840 if (HAS_PCH_SPLIT(dev)) {
4841 pp_on_reg = PCH_PP_ON_DELAYS;
4842 pp_off_reg = PCH_PP_OFF_DELAYS;
4843 pp_div_reg = PCH_PP_DIVISOR;
4844 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004845 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4846
4847 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4848 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4849 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004850 }
4851
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004852 /*
4853 * And finally store the new values in the power sequencer. The
4854 * backlight delays are set to 1 because we do manual waits on them. For
4855 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4856 * we'll end up waiting for the backlight off delay twice: once when we
4857 * do the manual sleep, and once when we disable the panel and wait for
4858 * the PP_STATUS bit to become zero.
4859 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004860 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004861 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4862 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004863 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004864 /* Compute the divisor for the pp clock, simply match the Bspec
4865 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004866 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004867 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004868 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4869
4870 /* Haswell doesn't have any port selection bits for the panel
4871 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004872 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004873 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004874 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004875 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004876 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004877 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004878 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004879 }
4880
Jesse Barnes453c5422013-03-28 09:55:41 -07004881 pp_on |= port_sel;
4882
4883 I915_WRITE(pp_on_reg, pp_on);
4884 I915_WRITE(pp_off_reg, pp_off);
4885 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004886
Daniel Vetter67a54562012-10-20 20:57:45 +02004887 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004888 I915_READ(pp_on_reg),
4889 I915_READ(pp_off_reg),
4890 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004891}
4892
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304893void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4894{
4895 struct drm_i915_private *dev_priv = dev->dev_private;
4896 struct intel_encoder *encoder;
4897 struct intel_dp *intel_dp = NULL;
4898 struct intel_crtc_config *config = NULL;
4899 struct intel_crtc *intel_crtc = NULL;
4900 struct intel_connector *intel_connector = dev_priv->drrs.connector;
4901 u32 reg, val;
4902 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
4903
4904 if (refresh_rate <= 0) {
4905 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4906 return;
4907 }
4908
4909 if (intel_connector == NULL) {
4910 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
4911 return;
4912 }
4913
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004914 /*
4915 * FIXME: This needs proper synchronization with psr state. But really
4916 * hard to tell without seeing the user of this function of this code.
4917 * Check locking and ordering once that lands.
4918 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304919 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
4920 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
4921 return;
4922 }
4923
4924 encoder = intel_attached_encoder(&intel_connector->base);
4925 intel_dp = enc_to_intel_dp(&encoder->base);
4926 intel_crtc = encoder->new_crtc;
4927
4928 if (!intel_crtc) {
4929 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4930 return;
4931 }
4932
4933 config = &intel_crtc->config;
4934
4935 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
4936 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4937 return;
4938 }
4939
4940 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
4941 index = DRRS_LOW_RR;
4942
4943 if (index == intel_dp->drrs_state.refresh_rate_type) {
4944 DRM_DEBUG_KMS(
4945 "DRRS requested for previously set RR...ignoring\n");
4946 return;
4947 }
4948
4949 if (!intel_crtc->active) {
4950 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4951 return;
4952 }
4953
4954 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
4955 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
4956 val = I915_READ(reg);
4957 if (index > DRRS_HIGH_RR) {
4958 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Vandana Kannanf769cd22014-08-05 07:51:22 -07004959 intel_dp_set_m_n(intel_crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304960 } else {
4961 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4962 }
4963 I915_WRITE(reg, val);
4964 }
4965
4966 /*
4967 * mutex taken to ensure that there is no race between differnt
4968 * drrs calls trying to update refresh rate. This scenario may occur
4969 * in future when idleness detection based DRRS in kernel and
4970 * possible calls from user space to set differnt RR are made.
4971 */
4972
4973 mutex_lock(&intel_dp->drrs_state.mutex);
4974
4975 intel_dp->drrs_state.refresh_rate_type = index;
4976
4977 mutex_unlock(&intel_dp->drrs_state.mutex);
4978
4979 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
4980}
4981
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304982static struct drm_display_mode *
4983intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
4984 struct intel_connector *intel_connector,
4985 struct drm_display_mode *fixed_mode)
4986{
4987 struct drm_connector *connector = &intel_connector->base;
4988 struct intel_dp *intel_dp = &intel_dig_port->dp;
4989 struct drm_device *dev = intel_dig_port->base.base.dev;
4990 struct drm_i915_private *dev_priv = dev->dev_private;
4991 struct drm_display_mode *downclock_mode = NULL;
4992
4993 if (INTEL_INFO(dev)->gen <= 6) {
4994 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
4995 return NULL;
4996 }
4997
4998 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004999 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305000 return NULL;
5001 }
5002
5003 downclock_mode = intel_find_panel_downclock
5004 (dev, fixed_mode, connector);
5005
5006 if (!downclock_mode) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005007 DRM_DEBUG_KMS("DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305008 return NULL;
5009 }
5010
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305011 dev_priv->drrs.connector = intel_connector;
5012
5013 mutex_init(&intel_dp->drrs_state.mutex);
5014
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305015 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
5016
5017 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005018 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305019 return downclock_mode;
5020}
5021
Imre Deakaba86892014-07-30 15:57:31 +03005022void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
5023{
5024 struct drm_device *dev = intel_encoder->base.dev;
5025 struct drm_i915_private *dev_priv = dev->dev_private;
5026 struct intel_dp *intel_dp;
5027 enum intel_display_power_domain power_domain;
5028
5029 if (intel_encoder->type != INTEL_OUTPUT_EDP)
5030 return;
5031
5032 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005033
5034 pps_lock(intel_dp);
5035
Imre Deakaba86892014-07-30 15:57:31 +03005036 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005037 goto out;
Imre Deakaba86892014-07-30 15:57:31 +03005038 /*
5039 * The VDD bit needs a power domain reference, so if the bit is
5040 * already enabled when we boot or resume, grab this reference and
5041 * schedule a vdd off, so we don't hold on to the reference
5042 * indefinitely.
5043 */
5044 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5045 power_domain = intel_display_port_power_domain(intel_encoder);
5046 intel_display_power_get(dev_priv, power_domain);
5047
5048 edp_panel_vdd_schedule_off(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005049 out:
Ville Syrjälä773538e82014-09-04 14:54:56 +03005050 pps_unlock(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03005051}
5052
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005053static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005054 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005055{
5056 struct drm_connector *connector = &intel_connector->base;
5057 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005058 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5059 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005060 struct drm_i915_private *dev_priv = dev->dev_private;
5061 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305062 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005063 bool has_dpcd;
5064 struct drm_display_mode *scan;
5065 struct edid *edid;
5066
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305067 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
5068
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005069 if (!is_edp(intel_dp))
5070 return true;
5071
Imre Deakaba86892014-07-30 15:57:31 +03005072 intel_edp_panel_vdd_sanitize(intel_encoder);
Paulo Zanoni63635212014-04-22 19:55:42 -03005073
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005074 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005075 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005076
5077 if (has_dpcd) {
5078 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5079 dev_priv->no_aux_handshake =
5080 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5081 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5082 } else {
5083 /* if this fails, presume the device is a ghost */
5084 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005085 return false;
5086 }
5087
5088 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005089 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005090 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005091 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005092
Daniel Vetter060c8772014-03-21 23:22:35 +01005093 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005094 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005095 if (edid) {
5096 if (drm_add_edid_modes(connector, edid)) {
5097 drm_mode_connector_update_edid_property(connector,
5098 edid);
5099 drm_edid_to_eld(connector, edid);
5100 } else {
5101 kfree(edid);
5102 edid = ERR_PTR(-EINVAL);
5103 }
5104 } else {
5105 edid = ERR_PTR(-ENOENT);
5106 }
5107 intel_connector->edid = edid;
5108
5109 /* prefer fixed mode from EDID if available */
5110 list_for_each_entry(scan, &connector->probed_modes, head) {
5111 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5112 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305113 downclock_mode = intel_dp_drrs_init(
5114 intel_dig_port,
5115 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005116 break;
5117 }
5118 }
5119
5120 /* fallback to VBT if available for eDP */
5121 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5122 fixed_mode = drm_mode_duplicate(dev,
5123 dev_priv->vbt.lfp_lvds_vbt_mode);
5124 if (fixed_mode)
5125 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5126 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005127 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005128
Clint Taylor01527b32014-07-07 13:01:46 -07005129 if (IS_VALLEYVIEW(dev)) {
5130 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5131 register_reboot_notifier(&intel_dp->edp_notifier);
5132 }
5133
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305134 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005135 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005136 intel_panel_setup_backlight(connector);
5137
5138 return true;
5139}
5140
Paulo Zanoni16c25532013-06-12 17:27:25 -03005141bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005142intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5143 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005144{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005145 struct drm_connector *connector = &intel_connector->base;
5146 struct intel_dp *intel_dp = &intel_dig_port->dp;
5147 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5148 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005149 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005150 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005151 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005152
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005153 intel_dp->pps_pipe = INVALID_PIPE;
5154
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005155 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005156 if (INTEL_INFO(dev)->gen >= 9)
5157 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5158 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005159 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5160 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5161 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5162 else if (HAS_PCH_SPLIT(dev))
5163 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5164 else
5165 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5166
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005167 if (INTEL_INFO(dev)->gen >= 9)
5168 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5169 else
5170 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005171
Daniel Vetter07679352012-09-06 22:15:42 +02005172 /* Preserve the current hw state. */
5173 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005174 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005175
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005176 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305177 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005178 else
5179 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005180
Imre Deakf7d24902013-05-08 13:14:05 +03005181 /*
5182 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5183 * for DP the encoder type can be set by the caller to
5184 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5185 */
5186 if (type == DRM_MODE_CONNECTOR_eDP)
5187 intel_encoder->type = INTEL_OUTPUT_EDP;
5188
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005189 /* eDP only on port B and/or C on vlv/chv */
5190 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5191 port != PORT_B && port != PORT_C))
5192 return false;
5193
Imre Deake7281ea2013-05-08 13:14:08 +03005194 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5195 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5196 port_name(port));
5197
Adam Jacksonb3295302010-07-16 14:46:28 -04005198 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005199 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5200
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005201 connector->interlace_allowed = true;
5202 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005203
Daniel Vetter66a92782012-07-12 20:08:18 +02005204 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005205 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005206
Chris Wilsondf0e9242010-09-09 16:20:55 +01005207 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005208 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005209
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005210 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005211 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5212 else
5213 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005214 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005215
Jani Nikula0b998362014-03-14 16:51:17 +02005216 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005217 switch (port) {
5218 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005219 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005220 break;
5221 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005222 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005223 break;
5224 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005225 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005226 break;
5227 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005228 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005229 break;
5230 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005231 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005232 }
5233
Imre Deakdada1a92014-01-29 13:25:41 +02005234 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005235 pps_lock(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005236 if (IS_VALLEYVIEW(dev)) {
5237 vlv_initial_power_sequencer_setup(intel_dp);
5238 } else {
5239 intel_dp_init_panel_power_timestamps(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005240 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005241 }
Ville Syrjälä773538e82014-09-04 14:54:56 +03005242 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005243 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005244
Jani Nikula9d1a1032014-03-14 16:51:15 +02005245 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005246
Dave Airlie0e32b392014-05-02 14:02:48 +10005247 /* init MST on ports that can support it */
5248 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
5249 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005250 intel_dp_mst_encoder_init(intel_dig_port,
5251 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005252 }
5253 }
5254
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005255 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005256 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005257 if (is_edp(intel_dp)) {
5258 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005259 /*
5260 * vdd might still be enabled do to the delayed vdd off.
5261 * Make sure vdd is actually turned off here.
5262 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005263 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005264 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005265 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005266 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005267 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005268 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005269 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005270 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005271
Chris Wilsonf6849602010-09-19 09:29:33 +01005272 intel_dp_add_properties(intel_dp, connector);
5273
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005274 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5275 * 0xd. Failure to do so will result in spurious interrupts being
5276 * generated on the port when a cable is not attached.
5277 */
5278 if (IS_G4X(dev) && !IS_GM45(dev)) {
5279 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5280 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5281 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005282
5283 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005284}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005285
5286void
5287intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5288{
Dave Airlie13cf5502014-06-18 11:29:35 +10005289 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005290 struct intel_digital_port *intel_dig_port;
5291 struct intel_encoder *intel_encoder;
5292 struct drm_encoder *encoder;
5293 struct intel_connector *intel_connector;
5294
Daniel Vetterb14c5672013-09-19 12:18:32 +02005295 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005296 if (!intel_dig_port)
5297 return;
5298
Daniel Vetterb14c5672013-09-19 12:18:32 +02005299 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005300 if (!intel_connector) {
5301 kfree(intel_dig_port);
5302 return;
5303 }
5304
5305 intel_encoder = &intel_dig_port->base;
5306 encoder = &intel_encoder->base;
5307
5308 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5309 DRM_MODE_ENCODER_TMDS);
5310
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005311 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005312 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005313 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005314 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005315 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005316 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005317 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005318 intel_encoder->pre_enable = chv_pre_enable_dp;
5319 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005320 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005321 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005322 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005323 intel_encoder->pre_enable = vlv_pre_enable_dp;
5324 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005325 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005326 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005327 intel_encoder->pre_enable = g4x_pre_enable_dp;
5328 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005329 if (INTEL_INFO(dev)->gen >= 5)
5330 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005331 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005332
Paulo Zanoni174edf12012-10-26 19:05:50 -02005333 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005334 intel_dig_port->dp.output_reg = output_reg;
5335
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005336 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005337 if (IS_CHERRYVIEW(dev)) {
5338 if (port == PORT_D)
5339 intel_encoder->crtc_mask = 1 << 2;
5340 else
5341 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5342 } else {
5343 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5344 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005345 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005346 intel_encoder->hot_plug = intel_dp_hot_plug;
5347
Dave Airlie13cf5502014-06-18 11:29:35 +10005348 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5349 dev_priv->hpd_irq_port[port] = intel_dig_port;
5350
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005351 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5352 drm_encoder_cleanup(encoder);
5353 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005354 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005355 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005356}
Dave Airlie0e32b392014-05-02 14:02:48 +10005357
5358void intel_dp_mst_suspend(struct drm_device *dev)
5359{
5360 struct drm_i915_private *dev_priv = dev->dev_private;
5361 int i;
5362
5363 /* disable MST */
5364 for (i = 0; i < I915_MAX_PORTS; i++) {
5365 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5366 if (!intel_dig_port)
5367 continue;
5368
5369 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5370 if (!intel_dig_port->dp.can_mst)
5371 continue;
5372 if (intel_dig_port->dp.is_mst)
5373 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5374 }
5375 }
5376}
5377
5378void intel_dp_mst_resume(struct drm_device *dev)
5379{
5380 struct drm_i915_private *dev_priv = dev->dev_private;
5381 int i;
5382
5383 for (i = 0; i < I915_MAX_PORTS; i++) {
5384 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5385 if (!intel_dig_port)
5386 continue;
5387 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5388 int ret;
5389
5390 if (!intel_dig_port->dp.can_mst)
5391 continue;
5392
5393 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5394 if (ret != 0) {
5395 intel_dp_check_mst_status(&intel_dig_port->dp);
5396 }
5397 }
5398 }
5399}