blob: 16930c5cc249846152f31d2cc87e99b80c887bb3 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnes23b2f8b2011-06-28 13:04:16 -070028#include <linux/cpufreq.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070029#include <linux/module.h>
30#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080031#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080032#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070034#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080035#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "drmP.h"
37#include "intel_drv.h"
38#include "i915_drm.h"
39#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070040#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100041#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include "drm_crtc_helper.h"
Keith Packardc0f372b32011-11-16 22:24:52 -080043#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080044
Zhenyu Wang32f9d652009-07-24 01:00:32 +080045#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
46
Akshay Joshi0206e352011-08-16 15:34:10 -040047bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020048static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010049static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080050
51typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040052 /* given values */
53 int n;
54 int m1, m2;
55 int p1, p2;
56 /* derived values */
57 int dot;
58 int vco;
59 int m;
60 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_clock_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080065} intel_range_t;
66
67typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040068 int dot_limit;
69 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080070} intel_p2_t;
71
72#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080073typedef struct intel_limit intel_limit_t;
74struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040075 intel_range_t dot, vco, n, m, m1, m2, p, p1;
76 intel_p2_t p2;
77 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080078 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080079};
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnes2377b742010-07-07 14:06:43 -070081/* FDI */
82#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
83
Ma Lingd4906092009-03-18 20:13:27 +080084static bool
85intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080086 int target, int refclk, intel_clock_t *match_clock,
87 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080088static bool
89intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080090 int target, int refclk, intel_clock_t *match_clock,
91 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080092
Keith Packarda4fc5ed2009-04-07 16:16:42 -070093static bool
94intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080095 int target, int refclk, intel_clock_t *match_clock,
96 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080097static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050098intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080099 int target, int refclk, intel_clock_t *match_clock,
100 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700101
Chris Wilson021357a2010-09-07 20:54:59 +0100102static inline u32 /* units of 100MHz */
103intel_fdi_link_freq(struct drm_device *dev)
104{
Chris Wilson8b99e682010-10-13 09:59:17 +0100105 if (IS_GEN5(dev)) {
106 struct drm_i915_private *dev_priv = dev->dev_private;
107 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
108 } else
109 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100110}
111
Keith Packarde4b36692009-06-05 19:22:17 -0700112static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400113 .dot = { .min = 25000, .max = 350000 },
114 .vco = { .min = 930000, .max = 1400000 },
115 .n = { .min = 3, .max = 16 },
116 .m = { .min = 96, .max = 140 },
117 .m1 = { .min = 18, .max = 26 },
118 .m2 = { .min = 6, .max = 16 },
119 .p = { .min = 4, .max = 128 },
120 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700121 .p2 = { .dot_limit = 165000,
122 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800123 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700124};
125
126static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 25000, .max = 350000 },
128 .vco = { .min = 930000, .max = 1400000 },
129 .n = { .min = 3, .max = 16 },
130 .m = { .min = 96, .max = 140 },
131 .m1 = { .min = 18, .max = 26 },
132 .m2 = { .min = 6, .max = 16 },
133 .p = { .min = 4, .max = 128 },
134 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 165000,
136 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800137 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700138};
Eric Anholt273e27c2011-03-30 13:01:10 -0700139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400141 .dot = { .min = 20000, .max = 400000 },
142 .vco = { .min = 1400000, .max = 2800000 },
143 .n = { .min = 1, .max = 6 },
144 .m = { .min = 70, .max = 120 },
145 .m1 = { .min = 10, .max = 22 },
146 .m2 = { .min = 5, .max = 9 },
147 .p = { .min = 5, .max = 80 },
148 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700149 .p2 = { .dot_limit = 200000,
150 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800151 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700152};
153
154static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400155 .dot = { .min = 20000, .max = 400000 },
156 .vco = { .min = 1400000, .max = 2800000 },
157 .n = { .min = 1, .max = 6 },
158 .m = { .min = 70, .max = 120 },
159 .m1 = { .min = 10, .max = 22 },
160 .m2 = { .min = 5, .max = 9 },
161 .p = { .min = 7, .max = 98 },
162 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700163 .p2 = { .dot_limit = 112000,
164 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800165 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
Eric Anholt273e27c2011-03-30 13:01:10 -0700168
Keith Packarde4b36692009-06-05 19:22:17 -0700169static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700170 .dot = { .min = 25000, .max = 270000 },
171 .vco = { .min = 1750000, .max = 3500000},
172 .n = { .min = 1, .max = 4 },
173 .m = { .min = 104, .max = 138 },
174 .m1 = { .min = 17, .max = 23 },
175 .m2 = { .min = 5, .max = 11 },
176 .p = { .min = 10, .max = 30 },
177 .p1 = { .min = 1, .max = 3},
178 .p2 = { .dot_limit = 270000,
179 .p2_slow = 10,
180 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800181 },
Ma Lingd4906092009-03-18 20:13:27 +0800182 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 22000, .max = 400000 },
187 .vco = { .min = 1750000, .max = 3500000},
188 .n = { .min = 1, .max = 4 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 16, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 5, .max = 80 },
193 .p1 = { .min = 1, .max = 8},
194 .p2 = { .dot_limit = 165000,
195 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800196 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 20000, .max = 115000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 28, .max = 112 },
207 .p1 = { .min = 2, .max = 8 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Ma Lingd4906092009-03-18 20:13:27 +0800211 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
214static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 80000, .max = 224000 },
216 .vco = { .min = 1750000, .max = 3500000 },
217 .n = { .min = 1, .max = 3 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 14, .max = 42 },
222 .p1 = { .min = 2, .max = 6 },
223 .p2 = { .dot_limit = 0,
224 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800225 },
Ma Lingd4906092009-03-18 20:13:27 +0800226 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 161670, .max = 227000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 2 },
233 .m = { .min = 97, .max = 108 },
234 .m1 = { .min = 0x10, .max = 0x12 },
235 .m2 = { .min = 0x05, .max = 0x06 },
236 .p = { .min = 10, .max = 20 },
237 .p1 = { .min = 1, .max = 2},
238 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .dot = { .min = 20000, .max = 400000},
245 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700246 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400247 .n = { .min = 3, .max = 6 },
248 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700249 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400250 .m1 = { .min = 0, .max = 0 },
251 .m2 = { .min = 0, .max = 254 },
252 .p = { .min = 5, .max = 80 },
253 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .p2 = { .dot_limit = 200000,
255 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800256 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500259static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400260 .dot = { .min = 20000, .max = 400000 },
261 .vco = { .min = 1700000, .max = 3500000 },
262 .n = { .min = 3, .max = 6 },
263 .m = { .min = 2, .max = 256 },
264 .m1 = { .min = 0, .max = 0 },
265 .m2 = { .min = 0, .max = 254 },
266 .p = { .min = 7, .max = 112 },
267 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .p2 = { .dot_limit = 112000,
269 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800270 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700271};
272
Eric Anholt273e27c2011-03-30 13:01:10 -0700273/* Ironlake / Sandybridge
274 *
275 * We calculate clock using (register_value + 2) for N/M1/M2, so here
276 * the range value for them is (actual_value - 2).
277 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800278static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700279 .dot = { .min = 25000, .max = 350000 },
280 .vco = { .min = 1760000, .max = 3510000 },
281 .n = { .min = 1, .max = 5 },
282 .m = { .min = 79, .max = 127 },
283 .m1 = { .min = 12, .max = 22 },
284 .m2 = { .min = 5, .max = 9 },
285 .p = { .min = 5, .max = 80 },
286 .p1 = { .min = 1, .max = 8 },
287 .p2 = { .dot_limit = 225000,
288 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800289 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700290};
291
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800292static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 3 },
296 .m = { .min = 79, .max = 118 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 28, .max = 112 },
300 .p1 = { .min = 2, .max = 8 },
301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303 .find_pll = intel_g4x_find_best_PLL,
304};
305
306static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700307 .dot = { .min = 25000, .max = 350000 },
308 .vco = { .min = 1760000, .max = 3510000 },
309 .n = { .min = 1, .max = 3 },
310 .m = { .min = 79, .max = 127 },
311 .m1 = { .min = 12, .max = 22 },
312 .m2 = { .min = 5, .max = 9 },
313 .p = { .min = 14, .max = 56 },
314 .p1 = { .min = 2, .max = 8 },
315 .p2 = { .dot_limit = 225000,
316 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317 .find_pll = intel_g4x_find_best_PLL,
318};
319
Eric Anholt273e27c2011-03-30 13:01:10 -0700320/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800321static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700322 .dot = { .min = 25000, .max = 350000 },
323 .vco = { .min = 1760000, .max = 3510000 },
324 .n = { .min = 1, .max = 2 },
325 .m = { .min = 79, .max = 126 },
326 .m1 = { .min = 12, .max = 22 },
327 .m2 = { .min = 5, .max = 9 },
328 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400329 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .p2 = { .dot_limit = 225000,
331 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800332 .find_pll = intel_g4x_find_best_PLL,
333};
334
335static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .dot = { .min = 25000, .max = 350000 },
337 .vco = { .min = 1760000, .max = 3510000 },
338 .n = { .min = 1, .max = 3 },
339 .m = { .min = 79, .max = 126 },
340 .m1 = { .min = 12, .max = 22 },
341 .m2 = { .min = 5, .max = 9 },
342 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400343 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .p2 = { .dot_limit = 225000,
345 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800346 .find_pll = intel_g4x_find_best_PLL,
347};
348
349static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400350 .dot = { .min = 25000, .max = 350000 },
351 .vco = { .min = 1760000, .max = 3510000},
352 .n = { .min = 1, .max = 2 },
353 .m = { .min = 81, .max = 90 },
354 .m1 = { .min = 12, .max = 22 },
355 .m2 = { .min = 5, .max = 9 },
356 .p = { .min = 10, .max = 20 },
357 .p1 = { .min = 1, .max = 2},
358 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400360 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800361};
362
Jesse Barnes57f350b2012-03-28 13:39:25 -0700363u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
364{
365 unsigned long flags;
366 u32 val = 0;
367
368 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
369 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
370 DRM_ERROR("DPIO idle wait timed out\n");
371 goto out_unlock;
372 }
373
374 I915_WRITE(DPIO_REG, reg);
375 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
376 DPIO_BYTE);
377 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
378 DRM_ERROR("DPIO read wait timed out\n");
379 goto out_unlock;
380 }
381 val = I915_READ(DPIO_DATA);
382
383out_unlock:
384 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
385 return val;
386}
387
388static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
389 u32 val)
390{
391 unsigned long flags;
392
393 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
394 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
395 DRM_ERROR("DPIO idle wait timed out\n");
396 goto out_unlock;
397 }
398
399 I915_WRITE(DPIO_DATA, val);
400 I915_WRITE(DPIO_REG, reg);
401 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
402 DPIO_BYTE);
403 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
404 DRM_ERROR("DPIO write wait timed out\n");
405
406out_unlock:
407 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
408}
409
410static void vlv_init_dpio(struct drm_device *dev)
411{
412 struct drm_i915_private *dev_priv = dev->dev_private;
413
414 /* Reset the DPIO config */
415 I915_WRITE(DPIO_CTL, 0);
416 POSTING_READ(DPIO_CTL);
417 I915_WRITE(DPIO_CTL, 1);
418 POSTING_READ(DPIO_CTL);
419}
420
Daniel Vetter618563e2012-04-01 13:38:50 +0200421static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
422{
423 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
424 return 1;
425}
426
427static const struct dmi_system_id intel_dual_link_lvds[] = {
428 {
429 .callback = intel_dual_link_lvds_callback,
430 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
431 .matches = {
432 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
433 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
434 },
435 },
436 { } /* terminating entry */
437};
438
Takashi Iwaib0354382012-03-20 13:07:05 +0100439static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
440 unsigned int reg)
441{
442 unsigned int val;
443
Takashi Iwai121d5272012-03-20 13:07:06 +0100444 /* use the module option value if specified */
445 if (i915_lvds_channel_mode > 0)
446 return i915_lvds_channel_mode == 2;
447
Daniel Vetter618563e2012-04-01 13:38:50 +0200448 if (dmi_check_system(intel_dual_link_lvds))
449 return true;
450
Takashi Iwaib0354382012-03-20 13:07:05 +0100451 if (dev_priv->lvds_val)
452 val = dev_priv->lvds_val;
453 else {
454 /* BIOS should set the proper LVDS register value at boot, but
455 * in reality, it doesn't set the value when the lid is closed;
456 * we need to check "the value to be set" in VBT when LVDS
457 * register is uninitialized.
458 */
459 val = I915_READ(reg);
460 if (!(val & ~LVDS_DETECTED))
461 val = dev_priv->bios_lvds_val;
462 dev_priv->lvds_val = val;
463 }
464 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
465}
466
Chris Wilson1b894b52010-12-14 20:04:54 +0000467static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
468 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800470 struct drm_device *dev = crtc->dev;
471 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800472 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800473
474 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100475 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800476 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000477 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800478 limit = &intel_limits_ironlake_dual_lvds_100m;
479 else
480 limit = &intel_limits_ironlake_dual_lvds;
481 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000482 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800483 limit = &intel_limits_ironlake_single_lvds_100m;
484 else
485 limit = &intel_limits_ironlake_single_lvds;
486 }
487 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800488 HAS_eDP)
489 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800490 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800491 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800492
493 return limit;
494}
495
Ma Ling044c7c42009-03-18 20:13:23 +0800496static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
497{
498 struct drm_device *dev = crtc->dev;
499 struct drm_i915_private *dev_priv = dev->dev_private;
500 const intel_limit_t *limit;
501
502 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100503 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800504 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700505 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800506 else
507 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700508 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800509 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
510 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700511 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800512 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700513 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400514 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700515 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800516 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800518
519 return limit;
520}
521
Chris Wilson1b894b52010-12-14 20:04:54 +0000522static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800523{
524 struct drm_device *dev = crtc->dev;
525 const intel_limit_t *limit;
526
Eric Anholtbad720f2009-10-22 16:11:14 -0700527 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000528 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800529 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800530 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800532 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500533 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800534 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500535 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100536 } else if (!IS_GEN2(dev)) {
537 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
538 limit = &intel_limits_i9xx_lvds;
539 else
540 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800541 } else {
542 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700543 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800544 else
Keith Packarde4b36692009-06-05 19:22:17 -0700545 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800546 }
547 return limit;
548}
549
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500550/* m1 is reserved as 0 in Pineview, n is a ring counter */
551static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800552{
Shaohua Li21778322009-02-23 15:19:16 +0800553 clock->m = clock->m2 + 2;
554 clock->p = clock->p1 * clock->p2;
555 clock->vco = refclk * clock->m / clock->n;
556 clock->dot = clock->vco / clock->p;
557}
558
559static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
560{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500561 if (IS_PINEVIEW(dev)) {
562 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800563 return;
564 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800565 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
566 clock->p = clock->p1 * clock->p2;
567 clock->vco = refclk * clock->m / (clock->n + 2);
568 clock->dot = clock->vco / clock->p;
569}
570
Jesse Barnes79e53942008-11-07 14:24:08 -0800571/**
572 * Returns whether any output on the specified pipe is of the specified type
573 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100574bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800575{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100576 struct drm_device *dev = crtc->dev;
577 struct drm_mode_config *mode_config = &dev->mode_config;
578 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800579
Chris Wilson4ef69c72010-09-09 15:14:28 +0100580 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
581 if (encoder->base.crtc == crtc && encoder->type == type)
582 return true;
583
584 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800585}
586
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800587#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800588/**
589 * Returns whether the given set of divisors are valid for a given refclk with
590 * the given connectors.
591 */
592
Chris Wilson1b894b52010-12-14 20:04:54 +0000593static bool intel_PLL_is_valid(struct drm_device *dev,
594 const intel_limit_t *limit,
595 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800596{
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400598 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800599 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400600 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800601 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400602 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800603 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400604 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500605 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400606 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400608 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400610 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400612 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
614 * connector, etc., rather than just a single range.
615 */
616 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400617 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800618
619 return true;
620}
621
Ma Lingd4906092009-03-18 20:13:27 +0800622static bool
623intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800624 int target, int refclk, intel_clock_t *match_clock,
625 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800626
Jesse Barnes79e53942008-11-07 14:24:08 -0800627{
628 struct drm_device *dev = crtc->dev;
629 struct drm_i915_private *dev_priv = dev->dev_private;
630 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 int err = target;
632
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800634 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 /*
636 * For LVDS, if the panel is on, just rely on its current
637 * settings for dual-channel. We haven't figured out how to
638 * reliably set up different single/dual channel state, if we
639 * even can.
640 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100641 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800642 clock.p2 = limit->p2.p2_fast;
643 else
644 clock.p2 = limit->p2.p2_slow;
645 } else {
646 if (target < limit->p2.dot_limit)
647 clock.p2 = limit->p2.p2_slow;
648 else
649 clock.p2 = limit->p2.p2_fast;
650 }
651
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800653
Zhao Yakui42158662009-11-20 11:24:18 +0800654 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
655 clock.m1++) {
656 for (clock.m2 = limit->m2.min;
657 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500658 /* m1 is always 0 in Pineview */
659 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800660 break;
661 for (clock.n = limit->n.min;
662 clock.n <= limit->n.max; clock.n++) {
663 for (clock.p1 = limit->p1.min;
664 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 int this_err;
666
Shaohua Li21778322009-02-23 15:19:16 +0800667 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000668 if (!intel_PLL_is_valid(dev, limit,
669 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800670 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800671 if (match_clock &&
672 clock.p != match_clock->p)
673 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800674
675 this_err = abs(clock.dot - target);
676 if (this_err < err) {
677 *best_clock = clock;
678 err = this_err;
679 }
680 }
681 }
682 }
683 }
684
685 return (err != target);
686}
687
Ma Lingd4906092009-03-18 20:13:27 +0800688static bool
689intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800690 int target, int refclk, intel_clock_t *match_clock,
691 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800692{
693 struct drm_device *dev = crtc->dev;
694 struct drm_i915_private *dev_priv = dev->dev_private;
695 intel_clock_t clock;
696 int max_n;
697 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400698 /* approximately equals target * 0.00585 */
699 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800700 found = false;
701
702 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800703 int lvds_reg;
704
Eric Anholtc619eed2010-01-28 16:45:52 -0800705 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800706 lvds_reg = PCH_LVDS;
707 else
708 lvds_reg = LVDS;
709 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800710 LVDS_CLKB_POWER_UP)
711 clock.p2 = limit->p2.p2_fast;
712 else
713 clock.p2 = limit->p2.p2_slow;
714 } else {
715 if (target < limit->p2.dot_limit)
716 clock.p2 = limit->p2.p2_slow;
717 else
718 clock.p2 = limit->p2.p2_fast;
719 }
720
721 memset(best_clock, 0, sizeof(*best_clock));
722 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200723 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800724 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200725 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800726 for (clock.m1 = limit->m1.max;
727 clock.m1 >= limit->m1.min; clock.m1--) {
728 for (clock.m2 = limit->m2.max;
729 clock.m2 >= limit->m2.min; clock.m2--) {
730 for (clock.p1 = limit->p1.max;
731 clock.p1 >= limit->p1.min; clock.p1--) {
732 int this_err;
733
Shaohua Li21778322009-02-23 15:19:16 +0800734 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000735 if (!intel_PLL_is_valid(dev, limit,
736 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800737 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800738 if (match_clock &&
739 clock.p != match_clock->p)
740 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000741
742 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800743 if (this_err < err_most) {
744 *best_clock = clock;
745 err_most = this_err;
746 max_n = clock.n;
747 found = true;
748 }
749 }
750 }
751 }
752 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800753 return found;
754}
Ma Lingd4906092009-03-18 20:13:27 +0800755
Zhenyu Wang2c072452009-06-05 15:38:42 +0800756static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500757intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800758 int target, int refclk, intel_clock_t *match_clock,
759 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800760{
761 struct drm_device *dev = crtc->dev;
762 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800763
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800764 if (target < 200000) {
765 clock.n = 1;
766 clock.p1 = 2;
767 clock.p2 = 10;
768 clock.m1 = 12;
769 clock.m2 = 9;
770 } else {
771 clock.n = 2;
772 clock.p1 = 1;
773 clock.p2 = 10;
774 clock.m1 = 14;
775 clock.m2 = 8;
776 }
777 intel_clock(dev, refclk, &clock);
778 memcpy(best_clock, &clock, sizeof(intel_clock_t));
779 return true;
780}
781
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700782/* DisplayPort has only two frequencies, 162MHz and 270MHz */
783static bool
784intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800785 int target, int refclk, intel_clock_t *match_clock,
786 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700787{
Chris Wilson5eddb702010-09-11 13:48:45 +0100788 intel_clock_t clock;
789 if (target < 200000) {
790 clock.p1 = 2;
791 clock.p2 = 10;
792 clock.n = 2;
793 clock.m1 = 23;
794 clock.m2 = 8;
795 } else {
796 clock.p1 = 1;
797 clock.p2 = 10;
798 clock.n = 1;
799 clock.m1 = 14;
800 clock.m2 = 2;
801 }
802 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
803 clock.p = (clock.p1 * clock.p2);
804 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
805 clock.vco = 0;
806 memcpy(best_clock, &clock, sizeof(intel_clock_t));
807 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808}
809
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700810/**
811 * intel_wait_for_vblank - wait for vblank on a given pipe
812 * @dev: drm device
813 * @pipe: pipe to wait for
814 *
815 * Wait for vblank to occur on a given pipe. Needed for various bits of
816 * mode setting code.
817 */
818void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800819{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700820 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800821 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700822
Chris Wilson300387c2010-09-05 20:25:43 +0100823 /* Clear existing vblank status. Note this will clear any other
824 * sticky status fields as well.
825 *
826 * This races with i915_driver_irq_handler() with the result
827 * that either function could miss a vblank event. Here it is not
828 * fatal, as we will either wait upon the next vblank interrupt or
829 * timeout. Generally speaking intel_wait_for_vblank() is only
830 * called during modeset at which time the GPU should be idle and
831 * should *not* be performing page flips and thus not waiting on
832 * vblanks...
833 * Currently, the result of us stealing a vblank from the irq
834 * handler is that a single frame will be skipped during swapbuffers.
835 */
836 I915_WRITE(pipestat_reg,
837 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
838
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700839 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100840 if (wait_for(I915_READ(pipestat_reg) &
841 PIPE_VBLANK_INTERRUPT_STATUS,
842 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700843 DRM_DEBUG_KMS("vblank wait timed out\n");
844}
845
Keith Packardab7ad7f2010-10-03 00:33:06 -0700846/*
847 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700848 * @dev: drm device
849 * @pipe: pipe to wait for
850 *
851 * After disabling a pipe, we can't wait for vblank in the usual way,
852 * spinning on the vblank interrupt status bit, since we won't actually
853 * see an interrupt when the pipe is disabled.
854 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700855 * On Gen4 and above:
856 * wait for the pipe register state bit to turn off
857 *
858 * Otherwise:
859 * wait for the display line value to settle (it usually
860 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100861 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700862 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100863void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700864{
865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700866
Keith Packardab7ad7f2010-10-03 00:33:06 -0700867 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100868 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700869
Keith Packardab7ad7f2010-10-03 00:33:06 -0700870 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100871 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
872 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700873 DRM_DEBUG_KMS("pipe_off wait timed out\n");
874 } else {
875 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100876 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700877 unsigned long timeout = jiffies + msecs_to_jiffies(100);
878
879 /* Wait for the display line to settle */
880 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100881 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700882 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100883 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700884 time_after(timeout, jiffies));
885 if (time_after(jiffies, timeout))
886 DRM_DEBUG_KMS("pipe_off wait timed out\n");
887 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800888}
889
Jesse Barnesb24e7172011-01-04 15:09:30 -0800890static const char *state_string(bool enabled)
891{
892 return enabled ? "on" : "off";
893}
894
895/* Only for pre-ILK configs */
896static void assert_pll(struct drm_i915_private *dev_priv,
897 enum pipe pipe, bool state)
898{
899 int reg;
900 u32 val;
901 bool cur_state;
902
903 reg = DPLL(pipe);
904 val = I915_READ(reg);
905 cur_state = !!(val & DPLL_VCO_ENABLE);
906 WARN(cur_state != state,
907 "PLL state assertion failure (expected %s, current %s)\n",
908 state_string(state), state_string(cur_state));
909}
910#define assert_pll_enabled(d, p) assert_pll(d, p, true)
911#define assert_pll_disabled(d, p) assert_pll(d, p, false)
912
Jesse Barnes040484a2011-01-03 12:14:26 -0800913/* For ILK+ */
914static void assert_pch_pll(struct drm_i915_private *dev_priv,
915 enum pipe pipe, bool state)
916{
917 int reg;
918 u32 val;
919 bool cur_state;
920
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700921 if (HAS_PCH_CPT(dev_priv->dev)) {
922 u32 pch_dpll;
923
924 pch_dpll = I915_READ(PCH_DPLL_SEL);
925
926 /* Make sure the selected PLL is enabled to the transcoder */
927 WARN(!((pch_dpll >> (4 * pipe)) & 8),
928 "transcoder %d PLL not enabled\n", pipe);
929
930 /* Convert the transcoder pipe number to a pll pipe number */
931 pipe = (pch_dpll >> (4 * pipe)) & 1;
932 }
933
Jesse Barnes040484a2011-01-03 12:14:26 -0800934 reg = PCH_DPLL(pipe);
935 val = I915_READ(reg);
936 cur_state = !!(val & DPLL_VCO_ENABLE);
937 WARN(cur_state != state,
938 "PCH PLL state assertion failure (expected %s, current %s)\n",
939 state_string(state), state_string(cur_state));
940}
941#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
942#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
943
944static void assert_fdi_tx(struct drm_i915_private *dev_priv,
945 enum pipe pipe, bool state)
946{
947 int reg;
948 u32 val;
949 bool cur_state;
950
951 reg = FDI_TX_CTL(pipe);
952 val = I915_READ(reg);
953 cur_state = !!(val & FDI_TX_ENABLE);
954 WARN(cur_state != state,
955 "FDI TX state assertion failure (expected %s, current %s)\n",
956 state_string(state), state_string(cur_state));
957}
958#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
959#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
960
961static void assert_fdi_rx(struct drm_i915_private *dev_priv,
962 enum pipe pipe, bool state)
963{
964 int reg;
965 u32 val;
966 bool cur_state;
967
968 reg = FDI_RX_CTL(pipe);
969 val = I915_READ(reg);
970 cur_state = !!(val & FDI_RX_ENABLE);
971 WARN(cur_state != state,
972 "FDI RX state assertion failure (expected %s, current %s)\n",
973 state_string(state), state_string(cur_state));
974}
975#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
976#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
977
978static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
979 enum pipe pipe)
980{
981 int reg;
982 u32 val;
983
984 /* ILK FDI PLL is always enabled */
985 if (dev_priv->info->gen == 5)
986 return;
987
988 reg = FDI_TX_CTL(pipe);
989 val = I915_READ(reg);
990 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
991}
992
993static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
994 enum pipe pipe)
995{
996 int reg;
997 u32 val;
998
999 reg = FDI_RX_CTL(pipe);
1000 val = I915_READ(reg);
1001 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1002}
1003
Jesse Barnesea0760c2011-01-04 15:09:32 -08001004static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1005 enum pipe pipe)
1006{
1007 int pp_reg, lvds_reg;
1008 u32 val;
1009 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001010 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001011
1012 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1013 pp_reg = PCH_PP_CONTROL;
1014 lvds_reg = PCH_LVDS;
1015 } else {
1016 pp_reg = PP_CONTROL;
1017 lvds_reg = LVDS;
1018 }
1019
1020 val = I915_READ(pp_reg);
1021 if (!(val & PANEL_POWER_ON) ||
1022 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1023 locked = false;
1024
1025 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1026 panel_pipe = PIPE_B;
1027
1028 WARN(panel_pipe == pipe && locked,
1029 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001030 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001031}
1032
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001033void assert_pipe(struct drm_i915_private *dev_priv,
1034 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001035{
1036 int reg;
1037 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001038 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001039
Daniel Vetter8e636782012-01-22 01:36:48 +01001040 /* if we need the pipe A quirk it must be always on */
1041 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1042 state = true;
1043
Jesse Barnesb24e7172011-01-04 15:09:30 -08001044 reg = PIPECONF(pipe);
1045 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001046 cur_state = !!(val & PIPECONF_ENABLE);
1047 WARN(cur_state != state,
1048 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001049 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001050}
1051
Chris Wilson931872f2012-01-16 23:01:13 +00001052static void assert_plane(struct drm_i915_private *dev_priv,
1053 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001054{
1055 int reg;
1056 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001057 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001058
1059 reg = DSPCNTR(plane);
1060 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001061 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1062 WARN(cur_state != state,
1063 "plane %c assertion failure (expected %s, current %s)\n",
1064 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001065}
1066
Chris Wilson931872f2012-01-16 23:01:13 +00001067#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1068#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1069
Jesse Barnesb24e7172011-01-04 15:09:30 -08001070static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1071 enum pipe pipe)
1072{
1073 int reg, i;
1074 u32 val;
1075 int cur_pipe;
1076
Jesse Barnes19ec1352011-02-02 12:28:02 -08001077 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001078 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1079 reg = DSPCNTR(pipe);
1080 val = I915_READ(reg);
1081 WARN((val & DISPLAY_PLANE_ENABLE),
1082 "plane %c assertion failure, should be disabled but not\n",
1083 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001084 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001085 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001086
Jesse Barnesb24e7172011-01-04 15:09:30 -08001087 /* Need to check both planes against the pipe */
1088 for (i = 0; i < 2; i++) {
1089 reg = DSPCNTR(i);
1090 val = I915_READ(reg);
1091 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1092 DISPPLANE_SEL_PIPE_SHIFT;
1093 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001094 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1095 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001096 }
1097}
1098
Jesse Barnes92f25842011-01-04 15:09:34 -08001099static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1100{
1101 u32 val;
1102 bool enabled;
1103
1104 val = I915_READ(PCH_DREF_CONTROL);
1105 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1106 DREF_SUPERSPREAD_SOURCE_MASK));
1107 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1108}
1109
1110static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1111 enum pipe pipe)
1112{
1113 int reg;
1114 u32 val;
1115 bool enabled;
1116
1117 reg = TRANSCONF(pipe);
1118 val = I915_READ(reg);
1119 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001120 WARN(enabled,
1121 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1122 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001123}
1124
Keith Packard4e634382011-08-06 10:39:45 -07001125static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001127{
1128 if ((val & DP_PORT_EN) == 0)
1129 return false;
1130
1131 if (HAS_PCH_CPT(dev_priv->dev)) {
1132 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1133 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1134 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1135 return false;
1136 } else {
1137 if ((val & DP_PIPE_MASK) != (pipe << 30))
1138 return false;
1139 }
1140 return true;
1141}
1142
Keith Packard1519b992011-08-06 10:35:34 -07001143static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1144 enum pipe pipe, u32 val)
1145{
1146 if ((val & PORT_ENABLE) == 0)
1147 return false;
1148
1149 if (HAS_PCH_CPT(dev_priv->dev)) {
1150 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1151 return false;
1152 } else {
1153 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1154 return false;
1155 }
1156 return true;
1157}
1158
1159static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1160 enum pipe pipe, u32 val)
1161{
1162 if ((val & LVDS_PORT_EN) == 0)
1163 return false;
1164
1165 if (HAS_PCH_CPT(dev_priv->dev)) {
1166 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1167 return false;
1168 } else {
1169 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1170 return false;
1171 }
1172 return true;
1173}
1174
1175static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1176 enum pipe pipe, u32 val)
1177{
1178 if ((val & ADPA_DAC_ENABLE) == 0)
1179 return false;
1180 if (HAS_PCH_CPT(dev_priv->dev)) {
1181 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1182 return false;
1183 } else {
1184 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1185 return false;
1186 }
1187 return true;
1188}
1189
Jesse Barnes291906f2011-02-02 12:28:03 -08001190static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001191 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001192{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001193 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001194 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001195 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001196 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001197}
1198
1199static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1200 enum pipe pipe, int reg)
1201{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001202 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001203 WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
Adam Jackson23c99e72011-10-07 14:38:43 -04001204 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001205 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001206}
1207
1208static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1209 enum pipe pipe)
1210{
1211 int reg;
1212 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001213
Keith Packardf0575e92011-07-25 22:12:43 -07001214 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1215 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1216 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001217
1218 reg = PCH_ADPA;
1219 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001220 WARN(adpa_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001221 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001222 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001223
1224 reg = PCH_LVDS;
1225 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001226 WARN(lvds_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001227 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001228 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001229
1230 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1231 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1232 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1233}
1234
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001236 * intel_enable_pll - enable a PLL
1237 * @dev_priv: i915 private structure
1238 * @pipe: pipe PLL to enable
1239 *
1240 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1241 * make sure the PLL reg is writable first though, since the panel write
1242 * protect mechanism may be enabled.
1243 *
1244 * Note! This is for pre-ILK only.
1245 */
1246static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1247{
1248 int reg;
1249 u32 val;
1250
1251 /* No really, not for ILK+ */
1252 BUG_ON(dev_priv->info->gen >= 5);
1253
1254 /* PLL is protected by panel, make sure we can write it */
1255 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1256 assert_panel_unlocked(dev_priv, pipe);
1257
1258 reg = DPLL(pipe);
1259 val = I915_READ(reg);
1260 val |= DPLL_VCO_ENABLE;
1261
1262 /* We do this three times for luck */
1263 I915_WRITE(reg, val);
1264 POSTING_READ(reg);
1265 udelay(150); /* wait for warmup */
1266 I915_WRITE(reg, val);
1267 POSTING_READ(reg);
1268 udelay(150); /* wait for warmup */
1269 I915_WRITE(reg, val);
1270 POSTING_READ(reg);
1271 udelay(150); /* wait for warmup */
1272}
1273
1274/**
1275 * intel_disable_pll - disable a PLL
1276 * @dev_priv: i915 private structure
1277 * @pipe: pipe PLL to disable
1278 *
1279 * Disable the PLL for @pipe, making sure the pipe is off first.
1280 *
1281 * Note! This is for pre-ILK only.
1282 */
1283static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1284{
1285 int reg;
1286 u32 val;
1287
1288 /* Don't disable pipe A or pipe A PLLs if needed */
1289 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1290 return;
1291
1292 /* Make sure the pipe isn't still relying on us */
1293 assert_pipe_disabled(dev_priv, pipe);
1294
1295 reg = DPLL(pipe);
1296 val = I915_READ(reg);
1297 val &= ~DPLL_VCO_ENABLE;
1298 I915_WRITE(reg, val);
1299 POSTING_READ(reg);
1300}
1301
1302/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001303 * intel_enable_pch_pll - enable PCH PLL
1304 * @dev_priv: i915 private structure
1305 * @pipe: pipe PLL to enable
1306 *
1307 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1308 * drives the transcoder clock.
1309 */
1310static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1311 enum pipe pipe)
1312{
1313 int reg;
1314 u32 val;
1315
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001316 if (pipe > 1)
1317 return;
1318
Jesse Barnes92f25842011-01-04 15:09:34 -08001319 /* PCH only available on ILK+ */
1320 BUG_ON(dev_priv->info->gen < 5);
1321
1322 /* PCH refclock must be enabled first */
1323 assert_pch_refclk_enabled(dev_priv);
1324
1325 reg = PCH_DPLL(pipe);
1326 val = I915_READ(reg);
1327 val |= DPLL_VCO_ENABLE;
1328 I915_WRITE(reg, val);
1329 POSTING_READ(reg);
1330 udelay(200);
1331}
1332
1333static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1334 enum pipe pipe)
1335{
1336 int reg;
Jesse Barnes7a419862011-11-15 10:28:53 -08001337 u32 val, pll_mask = TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL,
1338 pll_sel = TRANSC_DPLL_ENABLE;
Jesse Barnes92f25842011-01-04 15:09:34 -08001339
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001340 if (pipe > 1)
1341 return;
1342
Jesse Barnes92f25842011-01-04 15:09:34 -08001343 /* PCH only available on ILK+ */
1344 BUG_ON(dev_priv->info->gen < 5);
1345
1346 /* Make sure transcoder isn't still depending on us */
1347 assert_transcoder_disabled(dev_priv, pipe);
1348
Jesse Barnes7a419862011-11-15 10:28:53 -08001349 if (pipe == 0)
1350 pll_sel |= TRANSC_DPLLA_SEL;
1351 else if (pipe == 1)
1352 pll_sel |= TRANSC_DPLLB_SEL;
1353
1354
1355 if ((I915_READ(PCH_DPLL_SEL) & pll_mask) == pll_sel)
1356 return;
1357
Jesse Barnes92f25842011-01-04 15:09:34 -08001358 reg = PCH_DPLL(pipe);
1359 val = I915_READ(reg);
1360 val &= ~DPLL_VCO_ENABLE;
1361 I915_WRITE(reg, val);
1362 POSTING_READ(reg);
1363 udelay(200);
1364}
1365
Jesse Barnes040484a2011-01-03 12:14:26 -08001366static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1367 enum pipe pipe)
1368{
1369 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001370 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001371 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001372
1373 /* PCH only available on ILK+ */
1374 BUG_ON(dev_priv->info->gen < 5);
1375
1376 /* Make sure PCH DPLL is enabled */
1377 assert_pch_pll_enabled(dev_priv, pipe);
1378
1379 /* FDI must be feeding us bits for PCH ports */
1380 assert_fdi_tx_enabled(dev_priv, pipe);
1381 assert_fdi_rx_enabled(dev_priv, pipe);
1382
1383 reg = TRANSCONF(pipe);
1384 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001385 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001386
1387 if (HAS_PCH_IBX(dev_priv->dev)) {
1388 /*
1389 * make the BPC in transcoder be consistent with
1390 * that in pipeconf reg.
1391 */
1392 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001393 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001394 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001395
1396 val &= ~TRANS_INTERLACE_MASK;
1397 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001398 if (HAS_PCH_IBX(dev_priv->dev) &&
1399 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1400 val |= TRANS_LEGACY_INTERLACED_ILK;
1401 else
1402 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001403 else
1404 val |= TRANS_PROGRESSIVE;
1405
Jesse Barnes040484a2011-01-03 12:14:26 -08001406 I915_WRITE(reg, val | TRANS_ENABLE);
1407 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1408 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1409}
1410
1411static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
1414 int reg;
1415 u32 val;
1416
1417 /* FDI relies on the transcoder */
1418 assert_fdi_tx_disabled(dev_priv, pipe);
1419 assert_fdi_rx_disabled(dev_priv, pipe);
1420
Jesse Barnes291906f2011-02-02 12:28:03 -08001421 /* Ports must be off as well */
1422 assert_pch_ports_disabled(dev_priv, pipe);
1423
Jesse Barnes040484a2011-01-03 12:14:26 -08001424 reg = TRANSCONF(pipe);
1425 val = I915_READ(reg);
1426 val &= ~TRANS_ENABLE;
1427 I915_WRITE(reg, val);
1428 /* wait for PCH transcoder off, transcoder state */
1429 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001430 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001431}
1432
Jesse Barnes92f25842011-01-04 15:09:34 -08001433/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001434 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001435 * @dev_priv: i915 private structure
1436 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001437 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001438 *
1439 * Enable @pipe, making sure that various hardware specific requirements
1440 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1441 *
1442 * @pipe should be %PIPE_A or %PIPE_B.
1443 *
1444 * Will wait until the pipe is actually running (i.e. first vblank) before
1445 * returning.
1446 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001447static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1448 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001449{
1450 int reg;
1451 u32 val;
1452
1453 /*
1454 * A pipe without a PLL won't actually be able to drive bits from
1455 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1456 * need the check.
1457 */
1458 if (!HAS_PCH_SPLIT(dev_priv->dev))
1459 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001460 else {
1461 if (pch_port) {
1462 /* if driving the PCH, we need FDI enabled */
1463 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1464 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1465 }
1466 /* FIXME: assert CPU port conditions for SNB+ */
1467 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001468
1469 reg = PIPECONF(pipe);
1470 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001471 if (val & PIPECONF_ENABLE)
1472 return;
1473
1474 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001475 intel_wait_for_vblank(dev_priv->dev, pipe);
1476}
1477
1478/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001479 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001480 * @dev_priv: i915 private structure
1481 * @pipe: pipe to disable
1482 *
1483 * Disable @pipe, making sure that various hardware specific requirements
1484 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1485 *
1486 * @pipe should be %PIPE_A or %PIPE_B.
1487 *
1488 * Will wait until the pipe has shut down before returning.
1489 */
1490static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1491 enum pipe pipe)
1492{
1493 int reg;
1494 u32 val;
1495
1496 /*
1497 * Make sure planes won't keep trying to pump pixels to us,
1498 * or we might hang the display.
1499 */
1500 assert_planes_disabled(dev_priv, pipe);
1501
1502 /* Don't disable pipe A or pipe A PLLs if needed */
1503 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1504 return;
1505
1506 reg = PIPECONF(pipe);
1507 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001508 if ((val & PIPECONF_ENABLE) == 0)
1509 return;
1510
1511 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001512 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1513}
1514
Keith Packardd74362c2011-07-28 14:47:14 -07001515/*
1516 * Plane regs are double buffered, going from enabled->disabled needs a
1517 * trigger in order to latch. The display address reg provides this.
1518 */
1519static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1520 enum plane plane)
1521{
1522 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1523 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1524}
1525
Jesse Barnesb24e7172011-01-04 15:09:30 -08001526/**
1527 * intel_enable_plane - enable a display plane on a given pipe
1528 * @dev_priv: i915 private structure
1529 * @plane: plane to enable
1530 * @pipe: pipe being fed
1531 *
1532 * Enable @plane on @pipe, making sure that @pipe is running first.
1533 */
1534static void intel_enable_plane(struct drm_i915_private *dev_priv,
1535 enum plane plane, enum pipe pipe)
1536{
1537 int reg;
1538 u32 val;
1539
1540 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1541 assert_pipe_enabled(dev_priv, pipe);
1542
1543 reg = DSPCNTR(plane);
1544 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001545 if (val & DISPLAY_PLANE_ENABLE)
1546 return;
1547
1548 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001549 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001550 intel_wait_for_vblank(dev_priv->dev, pipe);
1551}
1552
Jesse Barnesb24e7172011-01-04 15:09:30 -08001553/**
1554 * intel_disable_plane - disable a display plane
1555 * @dev_priv: i915 private structure
1556 * @plane: plane to disable
1557 * @pipe: pipe consuming the data
1558 *
1559 * Disable @plane; should be an independent operation.
1560 */
1561static void intel_disable_plane(struct drm_i915_private *dev_priv,
1562 enum plane plane, enum pipe pipe)
1563{
1564 int reg;
1565 u32 val;
1566
1567 reg = DSPCNTR(plane);
1568 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001569 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1570 return;
1571
1572 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001573 intel_flush_display_plane(dev_priv, plane);
1574 intel_wait_for_vblank(dev_priv->dev, pipe);
1575}
1576
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001577static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001578 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001579{
1580 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001581 if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001582 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001583 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001584 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001585}
1586
1587static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1588 enum pipe pipe, int reg)
1589{
1590 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001591 if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001592 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1593 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001594 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001595 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001596}
1597
1598/* Disable any ports connected to this transcoder */
1599static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1600 enum pipe pipe)
1601{
1602 u32 reg, val;
1603
1604 val = I915_READ(PCH_PP_CONTROL);
1605 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1606
Keith Packardf0575e92011-07-25 22:12:43 -07001607 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1608 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1609 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001610
1611 reg = PCH_ADPA;
1612 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001613 if (adpa_pipe_enabled(dev_priv, val, pipe))
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001614 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1615
1616 reg = PCH_LVDS;
1617 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001618 if (lvds_pipe_enabled(dev_priv, val, pipe)) {
1619 DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001620 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1621 POSTING_READ(reg);
1622 udelay(100);
1623 }
1624
1625 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1626 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1627 disable_pch_hdmi(dev_priv, pipe, HDMID);
1628}
1629
Chris Wilson43a95392011-07-08 12:22:36 +01001630static void i8xx_disable_fbc(struct drm_device *dev)
1631{
1632 struct drm_i915_private *dev_priv = dev->dev_private;
1633 u32 fbc_ctl;
1634
1635 /* Disable compression */
1636 fbc_ctl = I915_READ(FBC_CONTROL);
1637 if ((fbc_ctl & FBC_CTL_EN) == 0)
1638 return;
1639
1640 fbc_ctl &= ~FBC_CTL_EN;
1641 I915_WRITE(FBC_CONTROL, fbc_ctl);
1642
1643 /* Wait for compressing bit to clear */
1644 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
1645 DRM_DEBUG_KMS("FBC idle timed out\n");
1646 return;
1647 }
1648
1649 DRM_DEBUG_KMS("disabled FBC\n");
1650}
1651
Jesse Barnes80824002009-09-10 15:28:06 -07001652static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1653{
1654 struct drm_device *dev = crtc->dev;
1655 struct drm_i915_private *dev_priv = dev->dev_private;
1656 struct drm_framebuffer *fb = crtc->fb;
1657 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001658 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson016b9b62011-07-08 12:22:43 +01001660 int cfb_pitch;
Jesse Barnes80824002009-09-10 15:28:06 -07001661 int plane, i;
1662 u32 fbc_ctl, fbc_ctl2;
1663
Chris Wilson016b9b62011-07-08 12:22:43 +01001664 cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001665 if (fb->pitches[0] < cfb_pitch)
1666 cfb_pitch = fb->pitches[0];
Jesse Barnes80824002009-09-10 15:28:06 -07001667
1668 /* FBC_CTL wants 64B units */
Chris Wilson016b9b62011-07-08 12:22:43 +01001669 cfb_pitch = (cfb_pitch / 64) - 1;
1670 plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
Jesse Barnes80824002009-09-10 15:28:06 -07001671
1672 /* Clear old tags */
1673 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1674 I915_WRITE(FBC_TAG + (i * 4), 0);
1675
1676 /* Set it up... */
Chris Wilsonde568512011-07-08 12:22:39 +01001677 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
1678 fbc_ctl2 |= plane;
Jesse Barnes80824002009-09-10 15:28:06 -07001679 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1680 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1681
1682 /* enable it... */
1683 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001684 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001685 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Chris Wilson016b9b62011-07-08 12:22:43 +01001686 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Jesse Barnes80824002009-09-10 15:28:06 -07001687 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson016b9b62011-07-08 12:22:43 +01001688 fbc_ctl |= obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001689 I915_WRITE(FBC_CONTROL, fbc_ctl);
1690
Chris Wilson016b9b62011-07-08 12:22:43 +01001691 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %d, ",
1692 cfb_pitch, crtc->y, intel_crtc->plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001693}
1694
Adam Jacksonee5382a2010-04-23 11:17:39 -04001695static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001696{
Jesse Barnes80824002009-09-10 15:28:06 -07001697 struct drm_i915_private *dev_priv = dev->dev_private;
1698
1699 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1700}
1701
Jesse Barnes74dff282009-09-14 15:39:40 -07001702static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1703{
1704 struct drm_device *dev = crtc->dev;
1705 struct drm_i915_private *dev_priv = dev->dev_private;
1706 struct drm_framebuffer *fb = crtc->fb;
1707 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001708 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001709 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001710 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001711 unsigned long stall_watermark = 200;
1712 u32 dpfc_ctl;
1713
Jesse Barnes74dff282009-09-14 15:39:40 -07001714 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson016b9b62011-07-08 12:22:43 +01001715 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Chris Wilsonde568512011-07-08 12:22:39 +01001716 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
Jesse Barnes74dff282009-09-14 15:39:40 -07001717
Jesse Barnes74dff282009-09-14 15:39:40 -07001718 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1719 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1720 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1721 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1722
1723 /* enable it... */
1724 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1725
Zhao Yakui28c97732009-10-09 11:39:41 +08001726 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001727}
1728
Chris Wilson43a95392011-07-08 12:22:36 +01001729static void g4x_disable_fbc(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001730{
1731 struct drm_i915_private *dev_priv = dev->dev_private;
1732 u32 dpfc_ctl;
1733
1734 /* Disable compression */
1735 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001736 if (dpfc_ctl & DPFC_CTL_EN) {
1737 dpfc_ctl &= ~DPFC_CTL_EN;
1738 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001739
Chris Wilsonbed4a672010-09-11 10:47:47 +01001740 DRM_DEBUG_KMS("disabled FBC\n");
1741 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001742}
1743
Adam Jacksonee5382a2010-04-23 11:17:39 -04001744static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001745{
Jesse Barnes74dff282009-09-14 15:39:40 -07001746 struct drm_i915_private *dev_priv = dev->dev_private;
1747
1748 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1749}
1750
Jesse Barnes4efe0702011-01-18 11:25:41 -08001751static void sandybridge_blit_fbc_update(struct drm_device *dev)
1752{
1753 struct drm_i915_private *dev_priv = dev->dev_private;
1754 u32 blt_ecoskpd;
1755
1756 /* Make sure blitter notifies FBC of writes */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001757 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001758 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1759 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1760 GEN6_BLITTER_LOCK_SHIFT;
1761 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1762 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1763 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1764 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1765 GEN6_BLITTER_LOCK_SHIFT);
1766 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1767 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001768 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001769}
1770
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001771static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1772{
1773 struct drm_device *dev = crtc->dev;
1774 struct drm_i915_private *dev_priv = dev->dev_private;
1775 struct drm_framebuffer *fb = crtc->fb;
1776 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001777 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001779 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001780 unsigned long stall_watermark = 200;
1781 u32 dpfc_ctl;
1782
Chris Wilsonbed4a672010-09-11 10:47:47 +01001783 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001784 dpfc_ctl &= DPFC_RESERVED;
1785 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson9ce9d062011-07-08 12:22:40 +01001786 /* Set persistent mode for front-buffer rendering, ala X. */
1787 dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
Chris Wilson016b9b62011-07-08 12:22:43 +01001788 dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
Chris Wilsonde568512011-07-08 12:22:39 +01001789 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001790
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001791 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1792 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1793 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1794 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001795 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001796 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001797 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001798
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001799 if (IS_GEN6(dev)) {
1800 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilson016b9b62011-07-08 12:22:43 +01001801 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001802 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001803 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001804 }
1805
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001806 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1807}
1808
Chris Wilson43a95392011-07-08 12:22:36 +01001809static void ironlake_disable_fbc(struct drm_device *dev)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001810{
1811 struct drm_i915_private *dev_priv = dev->dev_private;
1812 u32 dpfc_ctl;
1813
1814 /* Disable compression */
1815 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001816 if (dpfc_ctl & DPFC_CTL_EN) {
1817 dpfc_ctl &= ~DPFC_CTL_EN;
1818 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001819
Chris Wilsonbed4a672010-09-11 10:47:47 +01001820 DRM_DEBUG_KMS("disabled FBC\n");
1821 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001822}
1823
1824static bool ironlake_fbc_enabled(struct drm_device *dev)
1825{
1826 struct drm_i915_private *dev_priv = dev->dev_private;
1827
1828 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1829}
1830
Adam Jacksonee5382a2010-04-23 11:17:39 -04001831bool intel_fbc_enabled(struct drm_device *dev)
1832{
1833 struct drm_i915_private *dev_priv = dev->dev_private;
1834
1835 if (!dev_priv->display.fbc_enabled)
1836 return false;
1837
1838 return dev_priv->display.fbc_enabled(dev);
1839}
1840
Chris Wilson1630fe72011-07-08 12:22:42 +01001841static void intel_fbc_work_fn(struct work_struct *__work)
1842{
1843 struct intel_fbc_work *work =
1844 container_of(to_delayed_work(__work),
1845 struct intel_fbc_work, work);
1846 struct drm_device *dev = work->crtc->dev;
1847 struct drm_i915_private *dev_priv = dev->dev_private;
1848
1849 mutex_lock(&dev->struct_mutex);
1850 if (work == dev_priv->fbc_work) {
1851 /* Double check that we haven't switched fb without cancelling
1852 * the prior work.
1853 */
Chris Wilson016b9b62011-07-08 12:22:43 +01001854 if (work->crtc->fb == work->fb) {
Chris Wilson1630fe72011-07-08 12:22:42 +01001855 dev_priv->display.enable_fbc(work->crtc,
1856 work->interval);
1857
Chris Wilson016b9b62011-07-08 12:22:43 +01001858 dev_priv->cfb_plane = to_intel_crtc(work->crtc)->plane;
1859 dev_priv->cfb_fb = work->crtc->fb->base.id;
1860 dev_priv->cfb_y = work->crtc->y;
1861 }
1862
Chris Wilson1630fe72011-07-08 12:22:42 +01001863 dev_priv->fbc_work = NULL;
1864 }
1865 mutex_unlock(&dev->struct_mutex);
1866
1867 kfree(work);
1868}
1869
1870static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
1871{
1872 if (dev_priv->fbc_work == NULL)
1873 return;
1874
1875 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
1876
1877 /* Synchronisation is provided by struct_mutex and checking of
1878 * dev_priv->fbc_work, so we can perform the cancellation
1879 * entirely asynchronously.
1880 */
1881 if (cancel_delayed_work(&dev_priv->fbc_work->work))
1882 /* tasklet was killed before being run, clean up */
1883 kfree(dev_priv->fbc_work);
1884
1885 /* Mark the work as no longer wanted so that if it does
1886 * wake-up (because the work was already running and waiting
1887 * for our mutex), it will discover that is no longer
1888 * necessary to run.
1889 */
1890 dev_priv->fbc_work = NULL;
1891}
1892
Chris Wilson43a95392011-07-08 12:22:36 +01001893static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Adam Jacksonee5382a2010-04-23 11:17:39 -04001894{
Chris Wilson1630fe72011-07-08 12:22:42 +01001895 struct intel_fbc_work *work;
1896 struct drm_device *dev = crtc->dev;
1897 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001898
1899 if (!dev_priv->display.enable_fbc)
1900 return;
1901
Chris Wilson1630fe72011-07-08 12:22:42 +01001902 intel_cancel_fbc_work(dev_priv);
1903
1904 work = kzalloc(sizeof *work, GFP_KERNEL);
1905 if (work == NULL) {
1906 dev_priv->display.enable_fbc(crtc, interval);
1907 return;
1908 }
1909
1910 work->crtc = crtc;
1911 work->fb = crtc->fb;
1912 work->interval = interval;
1913 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
1914
1915 dev_priv->fbc_work = work;
1916
1917 DRM_DEBUG_KMS("scheduling delayed FBC enable\n");
1918
1919 /* Delay the actual enabling to let pageflipping cease and the
Chris Wilson016b9b62011-07-08 12:22:43 +01001920 * display to settle before starting the compression. Note that
1921 * this delay also serves a second purpose: it allows for a
1922 * vblank to pass after disabling the FBC before we attempt
1923 * to modify the control registers.
Chris Wilson1630fe72011-07-08 12:22:42 +01001924 *
1925 * A more complicated solution would involve tracking vblanks
1926 * following the termination of the page-flipping sequence
1927 * and indeed performing the enable as a co-routine and not
1928 * waiting synchronously upon the vblank.
1929 */
1930 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
Adam Jacksonee5382a2010-04-23 11:17:39 -04001931}
1932
1933void intel_disable_fbc(struct drm_device *dev)
1934{
1935 struct drm_i915_private *dev_priv = dev->dev_private;
1936
Chris Wilson1630fe72011-07-08 12:22:42 +01001937 intel_cancel_fbc_work(dev_priv);
1938
Adam Jacksonee5382a2010-04-23 11:17:39 -04001939 if (!dev_priv->display.disable_fbc)
1940 return;
1941
1942 dev_priv->display.disable_fbc(dev);
Chris Wilson016b9b62011-07-08 12:22:43 +01001943 dev_priv->cfb_plane = -1;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001944}
1945
Jesse Barnes80824002009-09-10 15:28:06 -07001946/**
1947 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001948 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001949 *
1950 * Set up the framebuffer compression hardware at mode set time. We
1951 * enable it if possible:
1952 * - plane A only (on pre-965)
1953 * - no pixel mulitply/line duplication
1954 * - no alpha buffer discard
1955 * - no dual wide
1956 * - framebuffer <= 2048 in width, 1536 in height
1957 *
1958 * We can't assume that any compression will take place (worst case),
1959 * so the compressed buffer has to be the same size as the uncompressed
1960 * one. It also must reside (along with the line length buffer) in
1961 * stolen memory.
1962 *
1963 * We need to enable/disable FBC on a global basis.
1964 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001965static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001966{
Jesse Barnes80824002009-09-10 15:28:06 -07001967 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001968 struct drm_crtc *crtc = NULL, *tmp_crtc;
1969 struct intel_crtc *intel_crtc;
1970 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001971 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001972 struct drm_i915_gem_object *obj;
Keith Packardcd0de032011-09-19 21:34:19 -07001973 int enable_fbc;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001974
1975 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001976
1977 if (!i915_powersave)
1978 return;
1979
Adam Jacksonee5382a2010-04-23 11:17:39 -04001980 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001981 return;
1982
Jesse Barnes80824002009-09-10 15:28:06 -07001983 /*
1984 * If FBC is already on, we just have to verify that we can
1985 * keep it that way...
1986 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001987 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001988 * - changing FBC params (stride, fence, mode)
1989 * - new fb is too large to fit in compressed buffer
1990 * - going to an unsupported config (interlace, pixel multiply, etc.)
1991 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001992 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001993 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001994 if (crtc) {
1995 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1996 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1997 goto out_disable;
1998 }
1999 crtc = tmp_crtc;
2000 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07002001 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002002
2003 if (!crtc || crtc->fb == NULL) {
2004 DRM_DEBUG_KMS("no output, disabling\n");
2005 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07002006 goto out_disable;
2007 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002008
2009 intel_crtc = to_intel_crtc(crtc);
2010 fb = crtc->fb;
2011 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00002012 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01002013
Keith Packardcd0de032011-09-19 21:34:19 -07002014 enable_fbc = i915_enable_fbc;
2015 if (enable_fbc < 0) {
2016 DRM_DEBUG_KMS("fbc set to per-chip default\n");
2017 enable_fbc = 1;
Chris Wilsond56d8b22011-11-08 23:17:34 +00002018 if (INTEL_INFO(dev)->gen <= 6)
Keith Packardcd0de032011-09-19 21:34:19 -07002019 enable_fbc = 0;
2020 }
2021 if (!enable_fbc) {
2022 DRM_DEBUG_KMS("fbc disabled per module param\n");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07002023 dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
2024 goto out_disable;
2025 }
Chris Wilson05394f32010-11-08 19:18:58 +00002026 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002027 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01002028 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002029 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07002030 goto out_disable;
2031 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002032 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
2033 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002034 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01002035 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002036 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07002037 goto out_disable;
2038 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002039 if ((crtc->mode.hdisplay > 2048) ||
2040 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002041 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002042 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07002043 goto out_disable;
2044 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002045 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002046 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002047 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07002048 goto out_disable;
2049 }
Chris Wilsonde568512011-07-08 12:22:39 +01002050
2051 /* The use of a CPU fence is mandatory in order to detect writes
2052 * by the CPU to the scanout and trigger updates to the FBC.
2053 */
2054 if (obj->tiling_mode != I915_TILING_X ||
2055 obj->fence_reg == I915_FENCE_REG_NONE) {
2056 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002057 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07002058 goto out_disable;
2059 }
2060
Jason Wesselc924b932010-08-05 09:22:32 -05002061 /* If the kernel debugger is active, always disable compression */
2062 if (in_dbg_master())
2063 goto out_disable;
2064
Chris Wilson016b9b62011-07-08 12:22:43 +01002065 /* If the scanout has not changed, don't modify the FBC settings.
2066 * Note that we make the fundamental assumption that the fb->obj
2067 * cannot be unpinned (and have its GTT offset and fence revoked)
2068 * without first being decoupled from the scanout and FBC disabled.
2069 */
2070 if (dev_priv->cfb_plane == intel_crtc->plane &&
2071 dev_priv->cfb_fb == fb->base.id &&
2072 dev_priv->cfb_y == crtc->y)
2073 return;
2074
2075 if (intel_fbc_enabled(dev)) {
2076 /* We update FBC along two paths, after changing fb/crtc
2077 * configuration (modeswitching) and after page-flipping
2078 * finishes. For the latter, we know that not only did
2079 * we disable the FBC at the start of the page-flip
2080 * sequence, but also more than one vblank has passed.
2081 *
2082 * For the former case of modeswitching, it is possible
2083 * to switch between two FBC valid configurations
2084 * instantaneously so we do need to disable the FBC
2085 * before we can modify its control registers. We also
2086 * have to wait for the next vblank for that to take
2087 * effect. However, since we delay enabling FBC we can
2088 * assume that a vblank has passed since disabling and
2089 * that we can safely alter the registers in the deferred
2090 * callback.
2091 *
2092 * In the scenario that we go from a valid to invalid
2093 * and then back to valid FBC configuration we have
2094 * no strict enforcement that a vblank occurred since
2095 * disabling the FBC. However, along all current pipe
2096 * disabling paths we do need to wait for a vblank at
2097 * some point. And we wait before enabling FBC anyway.
2098 */
2099 DRM_DEBUG_KMS("disabling active FBC for update\n");
2100 intel_disable_fbc(dev);
2101 }
2102
Chris Wilsonbed4a672010-09-11 10:47:47 +01002103 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07002104 return;
2105
2106out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07002107 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01002108 if (intel_fbc_enabled(dev)) {
2109 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04002110 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01002111 }
Jesse Barnes80824002009-09-10 15:28:06 -07002112}
2113
Chris Wilson127bd2a2010-07-23 23:32:05 +01002114int
Chris Wilson48b956c2010-09-14 12:50:34 +01002115intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002116 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002117 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002118{
Chris Wilsonce453d82011-02-21 14:43:56 +00002119 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002120 u32 alignment;
2121 int ret;
2122
Chris Wilson05394f32010-11-08 19:18:58 +00002123 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002124 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002125 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2126 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002127 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002128 alignment = 4 * 1024;
2129 else
2130 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002131 break;
2132 case I915_TILING_X:
2133 /* pin() will align the object as required by fence */
2134 alignment = 0;
2135 break;
2136 case I915_TILING_Y:
2137 /* FIXME: Is this true? */
2138 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
2139 return -EINVAL;
2140 default:
2141 BUG();
2142 }
2143
Chris Wilsonce453d82011-02-21 14:43:56 +00002144 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002145 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002146 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002147 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002148
2149 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2150 * fence, whereas 965+ only requires a fence if using
2151 * framebuffer compression. For simplicity, we always install
2152 * a fence as the cost is not that onerous.
2153 */
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002154 ret = i915_gem_object_get_fence(obj, pipelined);
2155 if (ret)
2156 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002157
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002158 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002159
Chris Wilsonce453d82011-02-21 14:43:56 +00002160 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002161 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002162
2163err_unpin:
2164 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002165err_interruptible:
2166 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002167 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002168}
2169
Chris Wilson1690e1e2011-12-14 13:57:08 +01002170void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2171{
2172 i915_gem_object_unpin_fence(obj);
2173 i915_gem_object_unpin(obj);
2174}
2175
Jesse Barnes17638cd2011-06-24 12:19:23 -07002176static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2177 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002178{
2179 struct drm_device *dev = crtc->dev;
2180 struct drm_i915_private *dev_priv = dev->dev_private;
2181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2182 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002183 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002184 int plane = intel_crtc->plane;
2185 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002186 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002187 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002188
2189 switch (plane) {
2190 case 0:
2191 case 1:
2192 break;
2193 default:
2194 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2195 return -EINVAL;
2196 }
2197
2198 intel_fb = to_intel_framebuffer(fb);
2199 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002200
Chris Wilson5eddb702010-09-11 13:48:45 +01002201 reg = DSPCNTR(plane);
2202 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002203 /* Mask out pixel format bits in case we change it */
2204 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2205 switch (fb->bits_per_pixel) {
2206 case 8:
2207 dspcntr |= DISPPLANE_8BPP;
2208 break;
2209 case 16:
2210 if (fb->depth == 15)
2211 dspcntr |= DISPPLANE_15_16BPP;
2212 else
2213 dspcntr |= DISPPLANE_16BPP;
2214 break;
2215 case 24:
2216 case 32:
2217 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2218 break;
2219 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002220 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07002221 return -EINVAL;
2222 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002223 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002224 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002225 dspcntr |= DISPPLANE_TILED;
2226 else
2227 dspcntr &= ~DISPPLANE_TILED;
2228 }
2229
Chris Wilson5eddb702010-09-11 13:48:45 +01002230 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002231
Chris Wilson05394f32010-11-08 19:18:58 +00002232 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002233 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002234
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002235 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002236 Start, Offset, x, y, fb->pitches[0]);
2237 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002238 if (INTEL_INFO(dev)->gen >= 4) {
Armin Reese446f2542012-03-30 16:20:16 -07002239 I915_MODIFY_DISPBASE(DSPSURF(plane), Start);
Chris Wilson5eddb702010-09-11 13:48:45 +01002240 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2241 I915_WRITE(DSPADDR(plane), Offset);
2242 } else
2243 I915_WRITE(DSPADDR(plane), Start + Offset);
2244 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002245
Jesse Barnes17638cd2011-06-24 12:19:23 -07002246 return 0;
2247}
2248
2249static int ironlake_update_plane(struct drm_crtc *crtc,
2250 struct drm_framebuffer *fb, int x, int y)
2251{
2252 struct drm_device *dev = crtc->dev;
2253 struct drm_i915_private *dev_priv = dev->dev_private;
2254 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2255 struct intel_framebuffer *intel_fb;
2256 struct drm_i915_gem_object *obj;
2257 int plane = intel_crtc->plane;
2258 unsigned long Start, Offset;
2259 u32 dspcntr;
2260 u32 reg;
2261
2262 switch (plane) {
2263 case 0:
2264 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002265 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002266 break;
2267 default:
2268 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2269 return -EINVAL;
2270 }
2271
2272 intel_fb = to_intel_framebuffer(fb);
2273 obj = intel_fb->obj;
2274
2275 reg = DSPCNTR(plane);
2276 dspcntr = I915_READ(reg);
2277 /* Mask out pixel format bits in case we change it */
2278 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2279 switch (fb->bits_per_pixel) {
2280 case 8:
2281 dspcntr |= DISPPLANE_8BPP;
2282 break;
2283 case 16:
2284 if (fb->depth != 16)
2285 return -EINVAL;
2286
2287 dspcntr |= DISPPLANE_16BPP;
2288 break;
2289 case 24:
2290 case 32:
2291 if (fb->depth == 24)
2292 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2293 else if (fb->depth == 30)
2294 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2295 else
2296 return -EINVAL;
2297 break;
2298 default:
2299 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2300 return -EINVAL;
2301 }
2302
2303 if (obj->tiling_mode != I915_TILING_NONE)
2304 dspcntr |= DISPPLANE_TILED;
2305 else
2306 dspcntr &= ~DISPPLANE_TILED;
2307
2308 /* must disable */
2309 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2310
2311 I915_WRITE(reg, dspcntr);
2312
2313 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002314 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002315
2316 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002317 Start, Offset, x, y, fb->pitches[0]);
2318 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Armin Reese446f2542012-03-30 16:20:16 -07002319 I915_MODIFY_DISPBASE(DSPSURF(plane), Start);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002320 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2321 I915_WRITE(DSPADDR(plane), Offset);
2322 POSTING_READ(reg);
2323
2324 return 0;
2325}
2326
2327/* Assume fb object is pinned & idle & fenced and just update base pointers */
2328static int
2329intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2330 int x, int y, enum mode_set_atomic state)
2331{
2332 struct drm_device *dev = crtc->dev;
2333 struct drm_i915_private *dev_priv = dev->dev_private;
2334 int ret;
2335
2336 ret = dev_priv->display.update_plane(crtc, fb, x, y);
2337 if (ret)
2338 return ret;
2339
Chris Wilsonbed4a672010-09-11 10:47:47 +01002340 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002341 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002342
2343 return 0;
2344}
2345
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002346static int
Chris Wilson14667a42012-04-03 17:58:35 +01002347intel_finish_fb(struct drm_framebuffer *old_fb)
2348{
2349 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2350 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2351 bool was_interruptible = dev_priv->mm.interruptible;
2352 int ret;
2353
2354 wait_event(dev_priv->pending_flip_queue,
2355 atomic_read(&dev_priv->mm.wedged) ||
2356 atomic_read(&obj->pending_flip) == 0);
2357
2358 /* Big Hammer, we also need to ensure that any pending
2359 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2360 * current scanout is retired before unpinning the old
2361 * framebuffer.
2362 *
2363 * This should only fail upon a hung GPU, in which case we
2364 * can safely continue.
2365 */
2366 dev_priv->mm.interruptible = false;
2367 ret = i915_gem_object_finish_gpu(obj);
2368 dev_priv->mm.interruptible = was_interruptible;
2369
2370 return ret;
2371}
2372
2373static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002374intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2375 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002376{
2377 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002378 struct drm_i915_master_private *master_priv;
2379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002380 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002381
2382 /* no fb bound */
2383 if (!crtc->fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002384 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002385 return 0;
2386 }
2387
Chris Wilson265db952010-09-20 15:41:01 +01002388 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002389 case 0:
2390 case 1:
2391 break;
Jesse Barnes27f82272011-09-02 12:54:37 -07002392 case 2:
2393 if (IS_IVYBRIDGE(dev))
2394 break;
2395 /* fall through otherwise */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002396 default:
Jesse Barnesa5071c22011-07-19 15:38:56 -07002397 DRM_ERROR("no plane for crtc\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002398 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002399 }
2400
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002401 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002402 ret = intel_pin_and_fence_fb_obj(dev,
2403 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002404 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002405 if (ret != 0) {
2406 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002407 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002408 return ret;
2409 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002410
Chris Wilson14667a42012-04-03 17:58:35 +01002411 if (old_fb)
2412 intel_finish_fb(old_fb);
Chris Wilson265db952010-09-20 15:41:01 +01002413
Jason Wessel21c74a82010-10-13 14:09:44 -05002414 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2415 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002416 if (ret) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002417 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002418 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002419 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002420 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002421 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002422
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002423 if (old_fb) {
2424 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002425 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002426 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002427
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002428 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002429
2430 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002431 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002432
2433 master_priv = dev->primary->master->driver_priv;
2434 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002435 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002436
Chris Wilson265db952010-09-20 15:41:01 +01002437 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002438 master_priv->sarea_priv->pipeB_x = x;
2439 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002440 } else {
2441 master_priv->sarea_priv->pipeA_x = x;
2442 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002443 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002444
2445 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002446}
2447
Chris Wilson5eddb702010-09-11 13:48:45 +01002448static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002449{
2450 struct drm_device *dev = crtc->dev;
2451 struct drm_i915_private *dev_priv = dev->dev_private;
2452 u32 dpa_ctl;
2453
Zhao Yakui28c97732009-10-09 11:39:41 +08002454 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002455 dpa_ctl = I915_READ(DP_A);
2456 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2457
2458 if (clock < 200000) {
2459 u32 temp;
2460 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2461 /* workaround for 160Mhz:
2462 1) program 0x4600c bits 15:0 = 0x8124
2463 2) program 0x46010 bit 0 = 1
2464 3) program 0x46034 bit 24 = 1
2465 4) program 0x64000 bit 14 = 1
2466 */
2467 temp = I915_READ(0x4600c);
2468 temp &= 0xffff0000;
2469 I915_WRITE(0x4600c, temp | 0x8124);
2470
2471 temp = I915_READ(0x46010);
2472 I915_WRITE(0x46010, temp | 1);
2473
2474 temp = I915_READ(0x46034);
2475 I915_WRITE(0x46034, temp | (1 << 24));
2476 } else {
2477 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2478 }
2479 I915_WRITE(DP_A, dpa_ctl);
2480
Chris Wilson5eddb702010-09-11 13:48:45 +01002481 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002482 udelay(500);
2483}
2484
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002485static void intel_fdi_normal_train(struct drm_crtc *crtc)
2486{
2487 struct drm_device *dev = crtc->dev;
2488 struct drm_i915_private *dev_priv = dev->dev_private;
2489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2490 int pipe = intel_crtc->pipe;
2491 u32 reg, temp;
2492
2493 /* enable normal train */
2494 reg = FDI_TX_CTL(pipe);
2495 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002496 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002497 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2498 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002499 } else {
2500 temp &= ~FDI_LINK_TRAIN_NONE;
2501 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002502 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002503 I915_WRITE(reg, temp);
2504
2505 reg = FDI_RX_CTL(pipe);
2506 temp = I915_READ(reg);
2507 if (HAS_PCH_CPT(dev)) {
2508 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2509 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2510 } else {
2511 temp &= ~FDI_LINK_TRAIN_NONE;
2512 temp |= FDI_LINK_TRAIN_NONE;
2513 }
2514 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2515
2516 /* wait one idle pattern time */
2517 POSTING_READ(reg);
2518 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002519
2520 /* IVB wants error correction enabled */
2521 if (IS_IVYBRIDGE(dev))
2522 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2523 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002524}
2525
Jesse Barnes291427f2011-07-29 12:42:37 -07002526static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2527{
2528 struct drm_i915_private *dev_priv = dev->dev_private;
2529 u32 flags = I915_READ(SOUTH_CHICKEN1);
2530
2531 flags |= FDI_PHASE_SYNC_OVR(pipe);
2532 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2533 flags |= FDI_PHASE_SYNC_EN(pipe);
2534 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2535 POSTING_READ(SOUTH_CHICKEN1);
2536}
2537
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002538/* The FDI link training functions for ILK/Ibexpeak. */
2539static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2540{
2541 struct drm_device *dev = crtc->dev;
2542 struct drm_i915_private *dev_priv = dev->dev_private;
2543 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2544 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002545 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002546 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002547
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002548 /* FDI needs bits from pipe & plane first */
2549 assert_pipe_enabled(dev_priv, pipe);
2550 assert_plane_enabled(dev_priv, plane);
2551
Adam Jacksone1a44742010-06-25 15:32:14 -04002552 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2553 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002554 reg = FDI_RX_IMR(pipe);
2555 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002556 temp &= ~FDI_RX_SYMBOL_LOCK;
2557 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002558 I915_WRITE(reg, temp);
2559 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002560 udelay(150);
2561
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002563 reg = FDI_TX_CTL(pipe);
2564 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002565 temp &= ~(7 << 19);
2566 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002567 temp &= ~FDI_LINK_TRAIN_NONE;
2568 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002569 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002570
Chris Wilson5eddb702010-09-11 13:48:45 +01002571 reg = FDI_RX_CTL(pipe);
2572 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002573 temp &= ~FDI_LINK_TRAIN_NONE;
2574 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002575 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2576
2577 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002578 udelay(150);
2579
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002580 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002581 if (HAS_PCH_IBX(dev)) {
2582 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2583 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2584 FDI_RX_PHASE_SYNC_POINTER_EN);
2585 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002586
Chris Wilson5eddb702010-09-11 13:48:45 +01002587 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002588 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002589 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002590 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2591
2592 if ((temp & FDI_RX_BIT_LOCK)) {
2593 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002594 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595 break;
2596 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002597 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002598 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002599 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002600
2601 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 reg = FDI_TX_CTL(pipe);
2603 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002604 temp &= ~FDI_LINK_TRAIN_NONE;
2605 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002606 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002607
Chris Wilson5eddb702010-09-11 13:48:45 +01002608 reg = FDI_RX_CTL(pipe);
2609 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002610 temp &= ~FDI_LINK_TRAIN_NONE;
2611 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 I915_WRITE(reg, temp);
2613
2614 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002615 udelay(150);
2616
Chris Wilson5eddb702010-09-11 13:48:45 +01002617 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002618 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002619 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002620 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2621
2622 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002623 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002624 DRM_DEBUG_KMS("FDI train 2 done.\n");
2625 break;
2626 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002628 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002629 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630
2631 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002632
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633}
2634
Akshay Joshi0206e352011-08-16 15:34:10 -04002635static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002636 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2637 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2638 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2639 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2640};
2641
2642/* The FDI link training functions for SNB/Cougarpoint. */
2643static void gen6_fdi_link_train(struct drm_crtc *crtc)
2644{
2645 struct drm_device *dev = crtc->dev;
2646 struct drm_i915_private *dev_priv = dev->dev_private;
2647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2648 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002649 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002650
Adam Jacksone1a44742010-06-25 15:32:14 -04002651 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2652 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002653 reg = FDI_RX_IMR(pipe);
2654 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002655 temp &= ~FDI_RX_SYMBOL_LOCK;
2656 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002657 I915_WRITE(reg, temp);
2658
2659 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002660 udelay(150);
2661
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002662 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002663 reg = FDI_TX_CTL(pipe);
2664 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002665 temp &= ~(7 << 19);
2666 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002667 temp &= ~FDI_LINK_TRAIN_NONE;
2668 temp |= FDI_LINK_TRAIN_PATTERN_1;
2669 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2670 /* SNB-B */
2671 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002672 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002673
Chris Wilson5eddb702010-09-11 13:48:45 +01002674 reg = FDI_RX_CTL(pipe);
2675 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002676 if (HAS_PCH_CPT(dev)) {
2677 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2678 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2679 } else {
2680 temp &= ~FDI_LINK_TRAIN_NONE;
2681 temp |= FDI_LINK_TRAIN_PATTERN_1;
2682 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002683 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2684
2685 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002686 udelay(150);
2687
Jesse Barnes291427f2011-07-29 12:42:37 -07002688 if (HAS_PCH_CPT(dev))
2689 cpt_phase_pointer_enable(dev, pipe);
2690
Akshay Joshi0206e352011-08-16 15:34:10 -04002691 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002692 reg = FDI_TX_CTL(pipe);
2693 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002694 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2695 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002696 I915_WRITE(reg, temp);
2697
2698 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002699 udelay(500);
2700
Sean Paulfa37d392012-03-02 12:53:39 -05002701 for (retry = 0; retry < 5; retry++) {
2702 reg = FDI_RX_IIR(pipe);
2703 temp = I915_READ(reg);
2704 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2705 if (temp & FDI_RX_BIT_LOCK) {
2706 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2707 DRM_DEBUG_KMS("FDI train 1 done.\n");
2708 break;
2709 }
2710 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002711 }
Sean Paulfa37d392012-03-02 12:53:39 -05002712 if (retry < 5)
2713 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002714 }
2715 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002716 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002717
2718 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002719 reg = FDI_TX_CTL(pipe);
2720 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002721 temp &= ~FDI_LINK_TRAIN_NONE;
2722 temp |= FDI_LINK_TRAIN_PATTERN_2;
2723 if (IS_GEN6(dev)) {
2724 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2725 /* SNB-B */
2726 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2727 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002728 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002729
Chris Wilson5eddb702010-09-11 13:48:45 +01002730 reg = FDI_RX_CTL(pipe);
2731 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002732 if (HAS_PCH_CPT(dev)) {
2733 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2734 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2735 } else {
2736 temp &= ~FDI_LINK_TRAIN_NONE;
2737 temp |= FDI_LINK_TRAIN_PATTERN_2;
2738 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002739 I915_WRITE(reg, temp);
2740
2741 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002742 udelay(150);
2743
Akshay Joshi0206e352011-08-16 15:34:10 -04002744 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002745 reg = FDI_TX_CTL(pipe);
2746 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002747 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2748 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002749 I915_WRITE(reg, temp);
2750
2751 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002752 udelay(500);
2753
Sean Paulfa37d392012-03-02 12:53:39 -05002754 for (retry = 0; retry < 5; retry++) {
2755 reg = FDI_RX_IIR(pipe);
2756 temp = I915_READ(reg);
2757 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2758 if (temp & FDI_RX_SYMBOL_LOCK) {
2759 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2760 DRM_DEBUG_KMS("FDI train 2 done.\n");
2761 break;
2762 }
2763 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002764 }
Sean Paulfa37d392012-03-02 12:53:39 -05002765 if (retry < 5)
2766 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002767 }
2768 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002769 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002770
2771 DRM_DEBUG_KMS("FDI train done.\n");
2772}
2773
Jesse Barnes357555c2011-04-28 15:09:55 -07002774/* Manual link training for Ivy Bridge A0 parts */
2775static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2776{
2777 struct drm_device *dev = crtc->dev;
2778 struct drm_i915_private *dev_priv = dev->dev_private;
2779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2780 int pipe = intel_crtc->pipe;
2781 u32 reg, temp, i;
2782
2783 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2784 for train result */
2785 reg = FDI_RX_IMR(pipe);
2786 temp = I915_READ(reg);
2787 temp &= ~FDI_RX_SYMBOL_LOCK;
2788 temp &= ~FDI_RX_BIT_LOCK;
2789 I915_WRITE(reg, temp);
2790
2791 POSTING_READ(reg);
2792 udelay(150);
2793
2794 /* enable CPU FDI TX and PCH FDI RX */
2795 reg = FDI_TX_CTL(pipe);
2796 temp = I915_READ(reg);
2797 temp &= ~(7 << 19);
2798 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2799 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2800 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2801 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2802 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002803 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002804 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2805
2806 reg = FDI_RX_CTL(pipe);
2807 temp = I915_READ(reg);
2808 temp &= ~FDI_LINK_TRAIN_AUTO;
2809 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2810 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002811 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002812 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2813
2814 POSTING_READ(reg);
2815 udelay(150);
2816
Jesse Barnes291427f2011-07-29 12:42:37 -07002817 if (HAS_PCH_CPT(dev))
2818 cpt_phase_pointer_enable(dev, pipe);
2819
Akshay Joshi0206e352011-08-16 15:34:10 -04002820 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002821 reg = FDI_TX_CTL(pipe);
2822 temp = I915_READ(reg);
2823 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2824 temp |= snb_b_fdi_train_param[i];
2825 I915_WRITE(reg, temp);
2826
2827 POSTING_READ(reg);
2828 udelay(500);
2829
2830 reg = FDI_RX_IIR(pipe);
2831 temp = I915_READ(reg);
2832 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2833
2834 if (temp & FDI_RX_BIT_LOCK ||
2835 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2836 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2837 DRM_DEBUG_KMS("FDI train 1 done.\n");
2838 break;
2839 }
2840 }
2841 if (i == 4)
2842 DRM_ERROR("FDI train 1 fail!\n");
2843
2844 /* Train 2 */
2845 reg = FDI_TX_CTL(pipe);
2846 temp = I915_READ(reg);
2847 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2848 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2849 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2850 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2851 I915_WRITE(reg, temp);
2852
2853 reg = FDI_RX_CTL(pipe);
2854 temp = I915_READ(reg);
2855 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2856 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2857 I915_WRITE(reg, temp);
2858
2859 POSTING_READ(reg);
2860 udelay(150);
2861
Akshay Joshi0206e352011-08-16 15:34:10 -04002862 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002863 reg = FDI_TX_CTL(pipe);
2864 temp = I915_READ(reg);
2865 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2866 temp |= snb_b_fdi_train_param[i];
2867 I915_WRITE(reg, temp);
2868
2869 POSTING_READ(reg);
2870 udelay(500);
2871
2872 reg = FDI_RX_IIR(pipe);
2873 temp = I915_READ(reg);
2874 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2875
2876 if (temp & FDI_RX_SYMBOL_LOCK) {
2877 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2878 DRM_DEBUG_KMS("FDI train 2 done.\n");
2879 break;
2880 }
2881 }
2882 if (i == 4)
2883 DRM_ERROR("FDI train 2 fail!\n");
2884
2885 DRM_DEBUG_KMS("FDI train done.\n");
2886}
2887
2888static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002889{
2890 struct drm_device *dev = crtc->dev;
2891 struct drm_i915_private *dev_priv = dev->dev_private;
2892 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2893 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002894 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002895
Jesse Barnesc64e3112010-09-10 11:27:03 -07002896 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002897 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2898 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002899
Jesse Barnes0e23b992010-09-10 11:10:00 -07002900 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002901 reg = FDI_RX_CTL(pipe);
2902 temp = I915_READ(reg);
2903 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002904 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002905 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2906 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2907
2908 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002909 udelay(200);
2910
2911 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002912 temp = I915_READ(reg);
2913 I915_WRITE(reg, temp | FDI_PCDCLK);
2914
2915 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002916 udelay(200);
2917
2918 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002919 reg = FDI_TX_CTL(pipe);
2920 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002921 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002922 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2923
2924 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002925 udelay(100);
2926 }
2927}
2928
Jesse Barnes291427f2011-07-29 12:42:37 -07002929static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2930{
2931 struct drm_i915_private *dev_priv = dev->dev_private;
2932 u32 flags = I915_READ(SOUTH_CHICKEN1);
2933
2934 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2935 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2936 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2937 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2938 POSTING_READ(SOUTH_CHICKEN1);
2939}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002940static void ironlake_fdi_disable(struct drm_crtc *crtc)
2941{
2942 struct drm_device *dev = crtc->dev;
2943 struct drm_i915_private *dev_priv = dev->dev_private;
2944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2945 int pipe = intel_crtc->pipe;
2946 u32 reg, temp;
2947
2948 /* disable CPU FDI tx and PCH FDI rx */
2949 reg = FDI_TX_CTL(pipe);
2950 temp = I915_READ(reg);
2951 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2952 POSTING_READ(reg);
2953
2954 reg = FDI_RX_CTL(pipe);
2955 temp = I915_READ(reg);
2956 temp &= ~(0x7 << 16);
2957 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2958 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2959
2960 POSTING_READ(reg);
2961 udelay(100);
2962
2963 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002964 if (HAS_PCH_IBX(dev)) {
2965 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002966 I915_WRITE(FDI_RX_CHICKEN(pipe),
2967 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002968 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002969 } else if (HAS_PCH_CPT(dev)) {
2970 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002971 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002972
2973 /* still set train pattern 1 */
2974 reg = FDI_TX_CTL(pipe);
2975 temp = I915_READ(reg);
2976 temp &= ~FDI_LINK_TRAIN_NONE;
2977 temp |= FDI_LINK_TRAIN_PATTERN_1;
2978 I915_WRITE(reg, temp);
2979
2980 reg = FDI_RX_CTL(pipe);
2981 temp = I915_READ(reg);
2982 if (HAS_PCH_CPT(dev)) {
2983 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2984 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2985 } else {
2986 temp &= ~FDI_LINK_TRAIN_NONE;
2987 temp |= FDI_LINK_TRAIN_PATTERN_1;
2988 }
2989 /* BPC in FDI rx is consistent with that in PIPECONF */
2990 temp &= ~(0x07 << 16);
2991 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2992 I915_WRITE(reg, temp);
2993
2994 POSTING_READ(reg);
2995 udelay(100);
2996}
2997
Chris Wilson6b383a72010-09-13 13:54:26 +01002998/*
2999 * When we disable a pipe, we need to clear any pending scanline wait events
3000 * to avoid hanging the ring, which we assume we are waiting on.
3001 */
3002static void intel_clear_scanline_wait(struct drm_device *dev)
3003{
3004 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00003005 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01003006 u32 tmp;
3007
3008 if (IS_GEN2(dev))
3009 /* Can't break the hang on i8xx */
3010 return;
3011
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003012 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00003013 tmp = I915_READ_CTL(ring);
3014 if (tmp & RING_WAIT)
3015 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01003016}
3017
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003018static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3019{
Chris Wilson05394f32010-11-08 19:18:58 +00003020 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003021 struct drm_i915_private *dev_priv;
3022
3023 if (crtc->fb == NULL)
3024 return;
3025
Chris Wilson05394f32010-11-08 19:18:58 +00003026 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003027 dev_priv = crtc->dev->dev_private;
3028 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00003029 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003030}
3031
Jesse Barnes040484a2011-01-03 12:14:26 -08003032static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
3033{
3034 struct drm_device *dev = crtc->dev;
3035 struct drm_mode_config *mode_config = &dev->mode_config;
3036 struct intel_encoder *encoder;
3037
3038 /*
3039 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
3040 * must be driven by its own crtc; no sharing is possible.
3041 */
3042 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
3043 if (encoder->base.crtc != crtc)
3044 continue;
3045
3046 switch (encoder->type) {
3047 case INTEL_OUTPUT_EDP:
3048 if (!intel_encoder_is_pch_edp(&encoder->base))
3049 return false;
3050 continue;
3051 }
3052 }
3053
3054 return true;
3055}
3056
Jesse Barnesf67a5592011-01-05 10:31:48 -08003057/*
3058 * Enable PCH resources required for PCH ports:
3059 * - PCH PLLs
3060 * - FDI training & RX/TX
3061 * - update transcoder timings
3062 * - DP transcoding bits
3063 * - transcoder
3064 */
3065static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003066{
3067 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003068 struct drm_i915_private *dev_priv = dev->dev_private;
3069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3070 int pipe = intel_crtc->pipe;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003071 u32 reg, temp, transc_sel;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003072
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003073 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003074 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003075
Jesse Barnes92f25842011-01-04 15:09:34 -08003076 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003077
3078 if (HAS_PCH_CPT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07003079 transc_sel = intel_crtc->use_pll_a ? TRANSC_DPLLA_SEL :
3080 TRANSC_DPLLB_SEL;
3081
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003082 /* Be sure PCH DPLL SEL is set */
3083 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07003084 if (pipe == 0) {
3085 temp &= ~(TRANSA_DPLLB_SEL);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003086 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07003087 } else if (pipe == 1) {
3088 temp &= ~(TRANSB_DPLLB_SEL);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003089 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07003090 } else if (pipe == 2) {
3091 temp &= ~(TRANSC_DPLLB_SEL);
Jesse Barnes4b645f12011-10-12 09:51:31 -07003092 temp |= (TRANSC_DPLL_ENABLE | transc_sel);
Jesse Barnesd64311a2011-10-12 15:01:33 -07003093 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003094 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003095 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003096
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003097 /* set transcoder timing, panel must allow it */
3098 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003099 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3100 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3101 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3102
3103 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3104 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3105 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003106 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003107
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003108 intel_fdi_normal_train(crtc);
3109
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003110 /* For PCH DP, enable TRANS_DP_CTL */
3111 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003112 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3113 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003114 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003115 reg = TRANS_DP_CTL(pipe);
3116 temp = I915_READ(reg);
3117 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003118 TRANS_DP_SYNC_MASK |
3119 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003120 temp |= (TRANS_DP_OUTPUT_ENABLE |
3121 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003122 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003123
3124 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003125 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003126 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003127 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003128
3129 switch (intel_trans_dp_port_sel(crtc)) {
3130 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003131 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003132 break;
3133 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003134 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003135 break;
3136 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003137 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003138 break;
3139 default:
3140 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003141 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003142 break;
3143 }
3144
Chris Wilson5eddb702010-09-11 13:48:45 +01003145 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003146 }
3147
Jesse Barnes040484a2011-01-03 12:14:26 -08003148 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003149}
3150
Jesse Barnesd4270e52011-10-11 10:43:02 -07003151void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3152{
3153 struct drm_i915_private *dev_priv = dev->dev_private;
3154 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3155 u32 temp;
3156
3157 temp = I915_READ(dslreg);
3158 udelay(500);
3159 if (wait_for(I915_READ(dslreg) != temp, 5)) {
3160 /* Without this, mode sets may fail silently on FDI */
3161 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3162 udelay(250);
3163 I915_WRITE(tc2reg, 0);
3164 if (wait_for(I915_READ(dslreg) != temp, 5))
3165 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3166 }
3167}
3168
Jesse Barnesf67a5592011-01-05 10:31:48 -08003169static void ironlake_crtc_enable(struct drm_crtc *crtc)
3170{
3171 struct drm_device *dev = crtc->dev;
3172 struct drm_i915_private *dev_priv = dev->dev_private;
3173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3174 int pipe = intel_crtc->pipe;
3175 int plane = intel_crtc->plane;
3176 u32 temp;
3177 bool is_pch_port;
3178
3179 if (intel_crtc->active)
3180 return;
3181
3182 intel_crtc->active = true;
3183 intel_update_watermarks(dev);
3184
3185 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3186 temp = I915_READ(PCH_LVDS);
3187 if ((temp & LVDS_PORT_EN) == 0)
3188 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3189 }
3190
3191 is_pch_port = intel_crtc_driving_pch(crtc);
3192
3193 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07003194 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003195 else
3196 ironlake_fdi_disable(crtc);
3197
3198 /* Enable panel fitting for LVDS */
3199 if (dev_priv->pch_pf_size &&
3200 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3201 /* Force use of hard-coded filter coefficients
3202 * as some pre-programmed values are broken,
3203 * e.g. x201.
3204 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003205 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3206 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3207 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003208 }
3209
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003210 /*
3211 * On ILK+ LUT must be loaded before the pipe is running but with
3212 * clocks enabled
3213 */
3214 intel_crtc_load_lut(crtc);
3215
Jesse Barnesf67a5592011-01-05 10:31:48 -08003216 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3217 intel_enable_plane(dev_priv, plane, pipe);
3218
3219 if (is_pch_port)
3220 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003221
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003222 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003223 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003224 mutex_unlock(&dev->struct_mutex);
3225
Chris Wilson6b383a72010-09-13 13:54:26 +01003226 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003227}
3228
3229static void ironlake_crtc_disable(struct drm_crtc *crtc)
3230{
3231 struct drm_device *dev = crtc->dev;
3232 struct drm_i915_private *dev_priv = dev->dev_private;
3233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3234 int pipe = intel_crtc->pipe;
3235 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003236 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003237
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003238 if (!intel_crtc->active)
3239 return;
3240
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003241 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003242 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003243 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003244
Jesse Barnesb24e7172011-01-04 15:09:30 -08003245 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003246
Chris Wilson973d04f2011-07-08 12:22:37 +01003247 if (dev_priv->cfb_plane == plane)
3248 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003249
Jesse Barnesb24e7172011-01-04 15:09:30 -08003250 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003251
Jesse Barnes6be4a602010-09-10 10:26:01 -07003252 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003253 I915_WRITE(PF_CTL(pipe), 0);
3254 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003255
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003256 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003257
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003258 /* This is a horrible layering violation; we should be doing this in
3259 * the connector/encoder ->prepare instead, but we don't always have
3260 * enough information there about the config to know whether it will
3261 * actually be necessary or just cause undesired flicker.
3262 */
3263 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003264
Jesse Barnes040484a2011-01-03 12:14:26 -08003265 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003266
Jesse Barnes6be4a602010-09-10 10:26:01 -07003267 if (HAS_PCH_CPT(dev)) {
3268 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003269 reg = TRANS_DP_CTL(pipe);
3270 temp = I915_READ(reg);
3271 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003272 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003273 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003274
3275 /* disable DPLL_SEL */
3276 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003277 switch (pipe) {
3278 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003279 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003280 break;
3281 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003282 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003283 break;
3284 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003285 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003286 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003287 break;
3288 default:
3289 BUG(); /* wtf */
3290 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003291 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003292 }
3293
3294 /* disable PCH DPLL */
Jesse Barnes4b645f12011-10-12 09:51:31 -07003295 if (!intel_crtc->no_pll)
3296 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003297
3298 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003299 reg = FDI_RX_CTL(pipe);
3300 temp = I915_READ(reg);
3301 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003302
3303 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003304 reg = FDI_TX_CTL(pipe);
3305 temp = I915_READ(reg);
3306 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3307
3308 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003309 udelay(100);
3310
Chris Wilson5eddb702010-09-11 13:48:45 +01003311 reg = FDI_RX_CTL(pipe);
3312 temp = I915_READ(reg);
3313 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003314
3315 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01003316 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003317 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01003318
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003319 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003320 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003321
3322 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003323 intel_update_fbc(dev);
3324 intel_clear_scanline_wait(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003325 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003326}
3327
3328static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
3329{
3330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3331 int pipe = intel_crtc->pipe;
3332 int plane = intel_crtc->plane;
3333
Zhenyu Wang2c072452009-06-05 15:38:42 +08003334 /* XXX: When our outputs are all unaware of DPMS modes other than off
3335 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3336 */
3337 switch (mode) {
3338 case DRM_MODE_DPMS_ON:
3339 case DRM_MODE_DPMS_STANDBY:
3340 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01003341 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003342 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01003343 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003344
Zhenyu Wang2c072452009-06-05 15:38:42 +08003345 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01003346 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003347 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003348 break;
3349 }
3350}
3351
Daniel Vetter02e792f2009-09-15 22:57:34 +02003352static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3353{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003354 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003355 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003356 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003357
Chris Wilson23f09ce2010-08-12 13:53:37 +01003358 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003359 dev_priv->mm.interruptible = false;
3360 (void) intel_overlay_switch_off(intel_crtc->overlay);
3361 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003362 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003363 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003364
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003365 /* Let userspace switch the overlay on again. In most cases userspace
3366 * has to recompute where to put it anyway.
3367 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003368}
3369
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003370static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003371{
3372 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003373 struct drm_i915_private *dev_priv = dev->dev_private;
3374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3375 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003376 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003377
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003378 if (intel_crtc->active)
3379 return;
3380
3381 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003382 intel_update_watermarks(dev);
3383
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003384 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003385 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003386 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003387
3388 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003389 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003390
3391 /* Give the overlay scaler a chance to enable if it's on this pipe */
3392 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003393 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003394}
3395
3396static void i9xx_crtc_disable(struct drm_crtc *crtc)
3397{
3398 struct drm_device *dev = crtc->dev;
3399 struct drm_i915_private *dev_priv = dev->dev_private;
3400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3401 int pipe = intel_crtc->pipe;
3402 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003403
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003404 if (!intel_crtc->active)
3405 return;
3406
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003407 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003408 intel_crtc_wait_for_pending_flips(crtc);
3409 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003410 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003411 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003412
Chris Wilson973d04f2011-07-08 12:22:37 +01003413 if (dev_priv->cfb_plane == plane)
3414 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003415
Jesse Barnesb24e7172011-01-04 15:09:30 -08003416 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003417 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003418 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003419
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003420 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003421 intel_update_fbc(dev);
3422 intel_update_watermarks(dev);
3423 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003424}
3425
3426static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3427{
Jesse Barnes79e53942008-11-07 14:24:08 -08003428 /* XXX: When our outputs are all unaware of DPMS modes other than off
3429 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3430 */
3431 switch (mode) {
3432 case DRM_MODE_DPMS_ON:
3433 case DRM_MODE_DPMS_STANDBY:
3434 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003435 i9xx_crtc_enable(crtc);
3436 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003437 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003438 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003439 break;
3440 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003441}
3442
3443/**
3444 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003445 */
3446static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3447{
3448 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003449 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003450 struct drm_i915_master_private *master_priv;
3451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3452 int pipe = intel_crtc->pipe;
3453 bool enabled;
3454
Chris Wilson032d2a02010-09-06 16:17:22 +01003455 if (intel_crtc->dpms_mode == mode)
3456 return;
3457
Chris Wilsondebcadd2010-08-07 11:01:33 +01003458 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003459
Jesse Barnese70236a2009-09-21 10:42:27 -07003460 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003461
3462 if (!dev->primary->master)
3463 return;
3464
3465 master_priv = dev->primary->master->driver_priv;
3466 if (!master_priv->sarea_priv)
3467 return;
3468
3469 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3470
3471 switch (pipe) {
3472 case 0:
3473 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3474 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3475 break;
3476 case 1:
3477 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3478 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3479 break;
3480 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003481 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003482 break;
3483 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003484}
3485
Chris Wilsoncdd59982010-09-08 16:30:16 +01003486static void intel_crtc_disable(struct drm_crtc *crtc)
3487{
3488 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3489 struct drm_device *dev = crtc->dev;
3490
Chris Wilson14667a42012-04-03 17:58:35 +01003491 /* Flush any pending WAITs before we disable the pipe. Note that
3492 * we need to drop the struct_mutex in order to acquire it again
3493 * during the lowlevel dpms routines around a couple of the
3494 * operations. It does not look trivial nor desirable to move
3495 * that locking higher. So instead we leave a window for the
3496 * submission of further commands on the fb before we can actually
3497 * disable it. This race with userspace exists anyway, and we can
3498 * only rely on the pipe being disabled by userspace after it
3499 * receives the hotplug notification and has flushed any pending
3500 * batches.
3501 */
3502 if (crtc->fb) {
3503 mutex_lock(&dev->struct_mutex);
3504 intel_finish_fb(crtc->fb);
3505 mutex_unlock(&dev->struct_mutex);
3506 }
3507
Chris Wilsoncdd59982010-09-08 16:30:16 +01003508 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
Chris Wilson931872f2012-01-16 23:01:13 +00003509 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3510 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003511
3512 if (crtc->fb) {
3513 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003514 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003515 mutex_unlock(&dev->struct_mutex);
3516 }
3517}
3518
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003519/* Prepare for a mode set.
3520 *
3521 * Note we could be a lot smarter here. We need to figure out which outputs
3522 * will be enabled, which disabled (in short, how the config will changes)
3523 * and perform the minimum necessary steps to accomplish that, e.g. updating
3524 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3525 * panel fitting is in the proper state, etc.
3526 */
3527static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003528{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003529 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003530}
3531
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003532static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003533{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003534 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003535}
3536
3537static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3538{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003539 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003540}
3541
3542static void ironlake_crtc_commit(struct drm_crtc *crtc)
3543{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003544 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003545}
3546
Akshay Joshi0206e352011-08-16 15:34:10 -04003547void intel_encoder_prepare(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003548{
3549 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3550 /* lvds has its own version of prepare see intel_lvds_prepare */
3551 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3552}
3553
Akshay Joshi0206e352011-08-16 15:34:10 -04003554void intel_encoder_commit(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003555{
3556 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
Jesse Barnesd4270e52011-10-11 10:43:02 -07003557 struct drm_device *dev = encoder->dev;
3558 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
3559 struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
3560
Jesse Barnes79e53942008-11-07 14:24:08 -08003561 /* lvds has its own version of commit see intel_lvds_commit */
3562 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003563
3564 if (HAS_PCH_CPT(dev))
3565 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08003566}
3567
Chris Wilsonea5b2132010-08-04 13:50:23 +01003568void intel_encoder_destroy(struct drm_encoder *encoder)
3569{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003570 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003571
Chris Wilsonea5b2132010-08-04 13:50:23 +01003572 drm_encoder_cleanup(encoder);
3573 kfree(intel_encoder);
3574}
3575
Jesse Barnes79e53942008-11-07 14:24:08 -08003576static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3577 struct drm_display_mode *mode,
3578 struct drm_display_mode *adjusted_mode)
3579{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003580 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003581
Eric Anholtbad720f2009-10-22 16:11:14 -07003582 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003583 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003584 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3585 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003586 }
Chris Wilson89749352010-09-12 18:25:19 +01003587
Daniel Vetterca9bfa72012-01-28 14:49:20 +01003588 /* All interlaced capable intel hw wants timings in frames. */
3589 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003590
Jesse Barnes79e53942008-11-07 14:24:08 -08003591 return true;
3592}
3593
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003594static int valleyview_get_display_clock_speed(struct drm_device *dev)
3595{
3596 return 400000; /* FIXME */
3597}
3598
Jesse Barnese70236a2009-09-21 10:42:27 -07003599static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003600{
Jesse Barnese70236a2009-09-21 10:42:27 -07003601 return 400000;
3602}
Jesse Barnes79e53942008-11-07 14:24:08 -08003603
Jesse Barnese70236a2009-09-21 10:42:27 -07003604static int i915_get_display_clock_speed(struct drm_device *dev)
3605{
3606 return 333000;
3607}
Jesse Barnes79e53942008-11-07 14:24:08 -08003608
Jesse Barnese70236a2009-09-21 10:42:27 -07003609static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3610{
3611 return 200000;
3612}
Jesse Barnes79e53942008-11-07 14:24:08 -08003613
Jesse Barnese70236a2009-09-21 10:42:27 -07003614static int i915gm_get_display_clock_speed(struct drm_device *dev)
3615{
3616 u16 gcfgc = 0;
3617
3618 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3619
3620 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003621 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003622 else {
3623 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3624 case GC_DISPLAY_CLOCK_333_MHZ:
3625 return 333000;
3626 default:
3627 case GC_DISPLAY_CLOCK_190_200_MHZ:
3628 return 190000;
3629 }
3630 }
3631}
Jesse Barnes79e53942008-11-07 14:24:08 -08003632
Jesse Barnese70236a2009-09-21 10:42:27 -07003633static int i865_get_display_clock_speed(struct drm_device *dev)
3634{
3635 return 266000;
3636}
3637
3638static int i855_get_display_clock_speed(struct drm_device *dev)
3639{
3640 u16 hpllcc = 0;
3641 /* Assume that the hardware is in the high speed state. This
3642 * should be the default.
3643 */
3644 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3645 case GC_CLOCK_133_200:
3646 case GC_CLOCK_100_200:
3647 return 200000;
3648 case GC_CLOCK_166_250:
3649 return 250000;
3650 case GC_CLOCK_100_133:
3651 return 133000;
3652 }
3653
3654 /* Shouldn't happen */
3655 return 0;
3656}
3657
3658static int i830_get_display_clock_speed(struct drm_device *dev)
3659{
3660 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003661}
3662
Zhenyu Wang2c072452009-06-05 15:38:42 +08003663struct fdi_m_n {
3664 u32 tu;
3665 u32 gmch_m;
3666 u32 gmch_n;
3667 u32 link_m;
3668 u32 link_n;
3669};
3670
3671static void
3672fdi_reduce_ratio(u32 *num, u32 *den)
3673{
3674 while (*num > 0xffffff || *den > 0xffffff) {
3675 *num >>= 1;
3676 *den >>= 1;
3677 }
3678}
3679
Zhenyu Wang2c072452009-06-05 15:38:42 +08003680static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003681ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3682 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003683{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003684 m_n->tu = 64; /* default size */
3685
Chris Wilson22ed1112010-12-04 01:01:29 +00003686 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3687 m_n->gmch_m = bits_per_pixel * pixel_clock;
3688 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003689 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3690
Chris Wilson22ed1112010-12-04 01:01:29 +00003691 m_n->link_m = pixel_clock;
3692 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003693 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3694}
3695
3696
Shaohua Li7662c8b2009-06-26 11:23:55 +08003697struct intel_watermark_params {
3698 unsigned long fifo_size;
3699 unsigned long max_wm;
3700 unsigned long default_wm;
3701 unsigned long guard_size;
3702 unsigned long cacheline_size;
3703};
3704
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003705/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003706static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003707 PINEVIEW_DISPLAY_FIFO,
3708 PINEVIEW_MAX_WM,
3709 PINEVIEW_DFT_WM,
3710 PINEVIEW_GUARD_WM,
3711 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003712};
Chris Wilsond2102462011-01-24 17:43:27 +00003713static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003714 PINEVIEW_DISPLAY_FIFO,
3715 PINEVIEW_MAX_WM,
3716 PINEVIEW_DFT_HPLLOFF_WM,
3717 PINEVIEW_GUARD_WM,
3718 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003719};
Chris Wilsond2102462011-01-24 17:43:27 +00003720static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003721 PINEVIEW_CURSOR_FIFO,
3722 PINEVIEW_CURSOR_MAX_WM,
3723 PINEVIEW_CURSOR_DFT_WM,
3724 PINEVIEW_CURSOR_GUARD_WM,
3725 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003726};
Chris Wilsond2102462011-01-24 17:43:27 +00003727static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003728 PINEVIEW_CURSOR_FIFO,
3729 PINEVIEW_CURSOR_MAX_WM,
3730 PINEVIEW_CURSOR_DFT_WM,
3731 PINEVIEW_CURSOR_GUARD_WM,
3732 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003733};
Chris Wilsond2102462011-01-24 17:43:27 +00003734static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003735 G4X_FIFO_SIZE,
3736 G4X_MAX_WM,
3737 G4X_MAX_WM,
3738 2,
3739 G4X_FIFO_LINE_SIZE,
3740};
Chris Wilsond2102462011-01-24 17:43:27 +00003741static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003742 I965_CURSOR_FIFO,
3743 I965_CURSOR_MAX_WM,
3744 I965_CURSOR_DFT_WM,
3745 2,
3746 G4X_FIFO_LINE_SIZE,
3747};
Jesse Barnesceb04242012-03-28 13:39:22 -07003748static const struct intel_watermark_params valleyview_wm_info = {
3749 VALLEYVIEW_FIFO_SIZE,
3750 VALLEYVIEW_MAX_WM,
3751 VALLEYVIEW_MAX_WM,
3752 2,
3753 G4X_FIFO_LINE_SIZE,
3754};
3755static const struct intel_watermark_params valleyview_cursor_wm_info = {
3756 I965_CURSOR_FIFO,
3757 VALLEYVIEW_CURSOR_MAX_WM,
3758 I965_CURSOR_DFT_WM,
3759 2,
3760 G4X_FIFO_LINE_SIZE,
3761};
Chris Wilsond2102462011-01-24 17:43:27 +00003762static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003763 I965_CURSOR_FIFO,
3764 I965_CURSOR_MAX_WM,
3765 I965_CURSOR_DFT_WM,
3766 2,
3767 I915_FIFO_LINE_SIZE,
3768};
Chris Wilsond2102462011-01-24 17:43:27 +00003769static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003770 I945_FIFO_SIZE,
3771 I915_MAX_WM,
3772 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003773 2,
3774 I915_FIFO_LINE_SIZE
3775};
Chris Wilsond2102462011-01-24 17:43:27 +00003776static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003777 I915_FIFO_SIZE,
3778 I915_MAX_WM,
3779 1,
3780 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003781 I915_FIFO_LINE_SIZE
3782};
Chris Wilsond2102462011-01-24 17:43:27 +00003783static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003784 I855GM_FIFO_SIZE,
3785 I915_MAX_WM,
3786 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003787 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003788 I830_FIFO_LINE_SIZE
3789};
Chris Wilsond2102462011-01-24 17:43:27 +00003790static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003791 I830_FIFO_SIZE,
3792 I915_MAX_WM,
3793 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003794 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003795 I830_FIFO_LINE_SIZE
3796};
3797
Chris Wilsond2102462011-01-24 17:43:27 +00003798static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003799 ILK_DISPLAY_FIFO,
3800 ILK_DISPLAY_MAXWM,
3801 ILK_DISPLAY_DFTWM,
3802 2,
3803 ILK_FIFO_LINE_SIZE
3804};
Chris Wilsond2102462011-01-24 17:43:27 +00003805static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003806 ILK_CURSOR_FIFO,
3807 ILK_CURSOR_MAXWM,
3808 ILK_CURSOR_DFTWM,
3809 2,
3810 ILK_FIFO_LINE_SIZE
3811};
Chris Wilsond2102462011-01-24 17:43:27 +00003812static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003813 ILK_DISPLAY_SR_FIFO,
3814 ILK_DISPLAY_MAX_SRWM,
3815 ILK_DISPLAY_DFT_SRWM,
3816 2,
3817 ILK_FIFO_LINE_SIZE
3818};
Chris Wilsond2102462011-01-24 17:43:27 +00003819static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003820 ILK_CURSOR_SR_FIFO,
3821 ILK_CURSOR_MAX_SRWM,
3822 ILK_CURSOR_DFT_SRWM,
3823 2,
3824 ILK_FIFO_LINE_SIZE
3825};
3826
Chris Wilsond2102462011-01-24 17:43:27 +00003827static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003828 SNB_DISPLAY_FIFO,
3829 SNB_DISPLAY_MAXWM,
3830 SNB_DISPLAY_DFTWM,
3831 2,
3832 SNB_FIFO_LINE_SIZE
3833};
Chris Wilsond2102462011-01-24 17:43:27 +00003834static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003835 SNB_CURSOR_FIFO,
3836 SNB_CURSOR_MAXWM,
3837 SNB_CURSOR_DFTWM,
3838 2,
3839 SNB_FIFO_LINE_SIZE
3840};
Chris Wilsond2102462011-01-24 17:43:27 +00003841static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003842 SNB_DISPLAY_SR_FIFO,
3843 SNB_DISPLAY_MAX_SRWM,
3844 SNB_DISPLAY_DFT_SRWM,
3845 2,
3846 SNB_FIFO_LINE_SIZE
3847};
Chris Wilsond2102462011-01-24 17:43:27 +00003848static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003849 SNB_CURSOR_SR_FIFO,
3850 SNB_CURSOR_MAX_SRWM,
3851 SNB_CURSOR_DFT_SRWM,
3852 2,
3853 SNB_FIFO_LINE_SIZE
3854};
3855
3856
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003857/**
3858 * intel_calculate_wm - calculate watermark level
3859 * @clock_in_khz: pixel clock
3860 * @wm: chip FIFO params
3861 * @pixel_size: display pixel size
3862 * @latency_ns: memory latency for the platform
3863 *
3864 * Calculate the watermark level (the level at which the display plane will
3865 * start fetching from memory again). Each chip has a different display
3866 * FIFO size and allocation, so the caller needs to figure that out and pass
3867 * in the correct intel_watermark_params structure.
3868 *
3869 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3870 * on the pixel size. When it reaches the watermark level, it'll start
3871 * fetching FIFO line sized based chunks from memory until the FIFO fills
3872 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3873 * will occur, and a display engine hang could result.
3874 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003875static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003876 const struct intel_watermark_params *wm,
3877 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003878 int pixel_size,
3879 unsigned long latency_ns)
3880{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003881 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003882
Jesse Barnesd6604672009-09-11 12:25:56 -07003883 /*
3884 * Note: we need to make sure we don't overflow for various clock &
3885 * latency values.
3886 * clocks go from a few thousand to several hundred thousand.
3887 * latency is usually a few thousand
3888 */
3889 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3890 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003891 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003892
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003893 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003894
Chris Wilsond2102462011-01-24 17:43:27 +00003895 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003896
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003897 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003898
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003899 /* Don't promote wm_size to unsigned... */
3900 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003901 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003902 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003903 wm_size = wm->default_wm;
3904 return wm_size;
3905}
3906
3907struct cxsr_latency {
3908 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003909 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003910 unsigned long fsb_freq;
3911 unsigned long mem_freq;
3912 unsigned long display_sr;
3913 unsigned long display_hpll_disable;
3914 unsigned long cursor_sr;
3915 unsigned long cursor_hpll_disable;
3916};
3917
Chris Wilson403c89f2010-08-04 15:25:31 +01003918static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003919 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3920 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3921 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3922 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3923 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003924
Li Peng95534262010-05-18 18:58:44 +08003925 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3926 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3927 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3928 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3929 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003930
Li Peng95534262010-05-18 18:58:44 +08003931 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3932 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3933 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3934 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3935 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003936
Li Peng95534262010-05-18 18:58:44 +08003937 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3938 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3939 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3940 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3941 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003942
Li Peng95534262010-05-18 18:58:44 +08003943 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3944 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3945 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3946 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3947 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003948
Li Peng95534262010-05-18 18:58:44 +08003949 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3950 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3951 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3952 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3953 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003954};
3955
Chris Wilson403c89f2010-08-04 15:25:31 +01003956static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3957 int is_ddr3,
3958 int fsb,
3959 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003960{
Chris Wilson403c89f2010-08-04 15:25:31 +01003961 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003962 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003963
3964 if (fsb == 0 || mem == 0)
3965 return NULL;
3966
3967 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3968 latency = &cxsr_latency_table[i];
3969 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003970 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303971 fsb == latency->fsb_freq && mem == latency->mem_freq)
3972 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003973 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303974
Zhao Yakui28c97732009-10-09 11:39:41 +08003975 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303976
3977 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003978}
3979
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003980static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003981{
3982 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003983
3984 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003985 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003986}
3987
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003988/*
3989 * Latency for FIFO fetches is dependent on several factors:
3990 * - memory configuration (speed, channels)
3991 * - chipset
3992 * - current MCH state
3993 * It can be fairly high in some situations, so here we assume a fairly
3994 * pessimal value. It's a tradeoff between extra memory fetches (if we
3995 * set this value too high, the FIFO will fetch frequently to stay full)
3996 * and power consumption (set it too low to save power and we might see
3997 * FIFO underruns and display "flicker").
3998 *
3999 * A value of 5us seems to be a good balance; safe for very low end
4000 * platforms but not overly aggressive on lower latency configs.
4001 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004002static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004003
Jesse Barnese70236a2009-09-21 10:42:27 -07004004static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004005{
4006 struct drm_i915_private *dev_priv = dev->dev_private;
4007 uint32_t dsparb = I915_READ(DSPARB);
4008 int size;
4009
Chris Wilson8de9b312010-07-19 19:59:52 +01004010 size = dsparb & 0x7f;
4011 if (plane)
4012 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004013
Zhao Yakui28c97732009-10-09 11:39:41 +08004014 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01004015 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004016
4017 return size;
4018}
Shaohua Li7662c8b2009-06-26 11:23:55 +08004019
Jesse Barnese70236a2009-09-21 10:42:27 -07004020static int i85x_get_fifo_size(struct drm_device *dev, int plane)
4021{
4022 struct drm_i915_private *dev_priv = dev->dev_private;
4023 uint32_t dsparb = I915_READ(DSPARB);
4024 int size;
4025
Chris Wilson8de9b312010-07-19 19:59:52 +01004026 size = dsparb & 0x1ff;
4027 if (plane)
4028 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07004029 size >>= 1; /* Convert to cachelines */
4030
Zhao Yakui28c97732009-10-09 11:39:41 +08004031 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01004032 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07004033
4034 return size;
4035}
4036
4037static int i845_get_fifo_size(struct drm_device *dev, int plane)
4038{
4039 struct drm_i915_private *dev_priv = dev->dev_private;
4040 uint32_t dsparb = I915_READ(DSPARB);
4041 int size;
4042
4043 size = dsparb & 0x7f;
4044 size >>= 2; /* Convert to cachelines */
4045
Zhao Yakui28c97732009-10-09 11:39:41 +08004046 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01004047 plane ? "B" : "A",
4048 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07004049
4050 return size;
4051}
4052
4053static int i830_get_fifo_size(struct drm_device *dev, int plane)
4054{
4055 struct drm_i915_private *dev_priv = dev->dev_private;
4056 uint32_t dsparb = I915_READ(DSPARB);
4057 int size;
4058
4059 size = dsparb & 0x7f;
4060 size >>= 1; /* Convert to cachelines */
4061
Zhao Yakui28c97732009-10-09 11:39:41 +08004062 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01004063 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07004064
4065 return size;
4066}
4067
Chris Wilsond2102462011-01-24 17:43:27 +00004068static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
4069{
4070 struct drm_crtc *crtc, *enabled = NULL;
4071
4072 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4073 if (crtc->enabled && crtc->fb) {
4074 if (enabled)
4075 return NULL;
4076 enabled = crtc;
4077 }
4078 }
4079
4080 return enabled;
4081}
4082
4083static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08004084{
4085 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004086 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01004087 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08004088 u32 reg;
4089 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08004090
Chris Wilson403c89f2010-08-04 15:25:31 +01004091 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08004092 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08004093 if (!latency) {
4094 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
4095 pineview_disable_cxsr(dev);
4096 return;
4097 }
4098
Chris Wilsond2102462011-01-24 17:43:27 +00004099 crtc = single_enabled_crtc(dev);
4100 if (crtc) {
4101 int clock = crtc->mode.clock;
4102 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08004103
4104 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00004105 wm = intel_calculate_wm(clock, &pineview_display_wm,
4106 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08004107 pixel_size, latency->display_sr);
4108 reg = I915_READ(DSPFW1);
4109 reg &= ~DSPFW_SR_MASK;
4110 reg |= wm << DSPFW_SR_SHIFT;
4111 I915_WRITE(DSPFW1, reg);
4112 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
4113
4114 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00004115 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
4116 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08004117 pixel_size, latency->cursor_sr);
4118 reg = I915_READ(DSPFW3);
4119 reg &= ~DSPFW_CURSOR_SR_MASK;
4120 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
4121 I915_WRITE(DSPFW3, reg);
4122
4123 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00004124 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
4125 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08004126 pixel_size, latency->display_hpll_disable);
4127 reg = I915_READ(DSPFW3);
4128 reg &= ~DSPFW_HPLL_SR_MASK;
4129 reg |= wm & DSPFW_HPLL_SR_MASK;
4130 I915_WRITE(DSPFW3, reg);
4131
4132 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00004133 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
4134 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08004135 pixel_size, latency->cursor_hpll_disable);
4136 reg = I915_READ(DSPFW3);
4137 reg &= ~DSPFW_HPLL_CURSOR_MASK;
4138 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
4139 I915_WRITE(DSPFW3, reg);
4140 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
4141
4142 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01004143 I915_WRITE(DSPFW3,
4144 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08004145 DRM_DEBUG_KMS("Self-refresh is enabled\n");
4146 } else {
4147 pineview_disable_cxsr(dev);
4148 DRM_DEBUG_KMS("Self-refresh is disabled\n");
4149 }
4150}
4151
Chris Wilson417ae142011-01-19 15:04:42 +00004152static bool g4x_compute_wm0(struct drm_device *dev,
4153 int plane,
4154 const struct intel_watermark_params *display,
4155 int display_latency_ns,
4156 const struct intel_watermark_params *cursor,
4157 int cursor_latency_ns,
4158 int *plane_wm,
4159 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07004160{
Chris Wilson417ae142011-01-19 15:04:42 +00004161 struct drm_crtc *crtc;
4162 int htotal, hdisplay, clock, pixel_size;
4163 int line_time_us, line_count;
4164 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07004165
Chris Wilson417ae142011-01-19 15:04:42 +00004166 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson5c72d062011-04-13 09:28:23 +01004167 if (crtc->fb == NULL || !crtc->enabled) {
4168 *cursor_wm = cursor->guard_size;
4169 *plane_wm = display->guard_size;
Chris Wilson417ae142011-01-19 15:04:42 +00004170 return false;
Chris Wilson5c72d062011-04-13 09:28:23 +01004171 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004172
Chris Wilson417ae142011-01-19 15:04:42 +00004173 htotal = crtc->mode.htotal;
4174 hdisplay = crtc->mode.hdisplay;
4175 clock = crtc->mode.clock;
4176 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004177
Chris Wilson417ae142011-01-19 15:04:42 +00004178 /* Use the small buffer method to calculate plane watermark */
4179 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
4180 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
4181 if (tlb_miss > 0)
4182 entries += tlb_miss;
4183 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4184 *plane_wm = entries + display->guard_size;
4185 if (*plane_wm > (int)display->max_wm)
4186 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004187
Chris Wilson417ae142011-01-19 15:04:42 +00004188 /* Use the large buffer method to calculate cursor watermark */
4189 line_time_us = ((htotal * 1000) / clock);
4190 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
4191 entries = line_count * 64 * pixel_size;
4192 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
4193 if (tlb_miss > 0)
4194 entries += tlb_miss;
4195 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4196 *cursor_wm = entries + cursor->guard_size;
4197 if (*cursor_wm > (int)cursor->max_wm)
4198 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004199
Chris Wilson417ae142011-01-19 15:04:42 +00004200 return true;
4201}
Jesse Barnes0e442c62009-10-19 10:09:33 +09004202
Chris Wilson417ae142011-01-19 15:04:42 +00004203/*
4204 * Check the wm result.
4205 *
4206 * If any calculated watermark values is larger than the maximum value that
4207 * can be programmed into the associated watermark register, that watermark
4208 * must be disabled.
4209 */
4210static bool g4x_check_srwm(struct drm_device *dev,
4211 int display_wm, int cursor_wm,
4212 const struct intel_watermark_params *display,
4213 const struct intel_watermark_params *cursor)
4214{
4215 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
4216 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09004217
Chris Wilson417ae142011-01-19 15:04:42 +00004218 if (display_wm > display->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07004219 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00004220 display_wm, display->max_wm);
4221 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004222 }
4223
Chris Wilson417ae142011-01-19 15:04:42 +00004224 if (cursor_wm > cursor->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07004225 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00004226 cursor_wm, cursor->max_wm);
4227 return false;
4228 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004229
Chris Wilson417ae142011-01-19 15:04:42 +00004230 if (!(display_wm || cursor_wm)) {
4231 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
4232 return false;
4233 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004234
Chris Wilson417ae142011-01-19 15:04:42 +00004235 return true;
4236}
4237
4238static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00004239 int plane,
4240 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004241 const struct intel_watermark_params *display,
4242 const struct intel_watermark_params *cursor,
4243 int *display_wm, int *cursor_wm)
4244{
Chris Wilsond2102462011-01-24 17:43:27 +00004245 struct drm_crtc *crtc;
4246 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00004247 unsigned long line_time_us;
4248 int line_count, line_size;
4249 int small, large;
4250 int entries;
4251
4252 if (!latency_ns) {
4253 *display_wm = *cursor_wm = 0;
4254 return false;
4255 }
4256
Chris Wilsond2102462011-01-24 17:43:27 +00004257 crtc = intel_get_crtc_for_plane(dev, plane);
4258 hdisplay = crtc->mode.hdisplay;
4259 htotal = crtc->mode.htotal;
4260 clock = crtc->mode.clock;
4261 pixel_size = crtc->fb->bits_per_pixel / 8;
4262
Chris Wilson417ae142011-01-19 15:04:42 +00004263 line_time_us = (htotal * 1000) / clock;
4264 line_count = (latency_ns / line_time_us + 1000) / 1000;
4265 line_size = hdisplay * pixel_size;
4266
4267 /* Use the minimum of the small and large buffer method for primary */
4268 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4269 large = line_count * line_size;
4270
4271 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4272 *display_wm = entries + display->guard_size;
4273
4274 /* calculate the self-refresh watermark for display cursor */
4275 entries = line_count * pixel_size * 64;
4276 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4277 *cursor_wm = entries + cursor->guard_size;
4278
4279 return g4x_check_srwm(dev,
4280 *display_wm, *cursor_wm,
4281 display, cursor);
4282}
4283
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004284static bool vlv_compute_drain_latency(struct drm_device *dev,
4285 int plane,
4286 int *plane_prec_mult,
4287 int *plane_dl,
4288 int *cursor_prec_mult,
4289 int *cursor_dl)
4290{
4291 struct drm_crtc *crtc;
4292 int clock, pixel_size;
4293 int entries;
4294
4295 crtc = intel_get_crtc_for_plane(dev, plane);
4296 if (crtc->fb == NULL || !crtc->enabled)
4297 return false;
4298
4299 clock = crtc->mode.clock; /* VESA DOT Clock */
4300 pixel_size = crtc->fb->bits_per_pixel / 8; /* BPP */
4301
4302 entries = (clock / 1000) * pixel_size;
4303 *plane_prec_mult = (entries > 256) ?
4304 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
4305 *plane_dl = (64 * (*plane_prec_mult) * 4) / ((clock / 1000) *
4306 pixel_size);
4307
4308 entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
4309 *cursor_prec_mult = (entries > 256) ?
4310 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
4311 *cursor_dl = (64 * (*cursor_prec_mult) * 4) / ((clock / 1000) * 4);
4312
4313 return true;
4314}
4315
4316/*
4317 * Update drain latency registers of memory arbiter
4318 *
4319 * Valleyview SoC has a new memory arbiter and needs drain latency registers
4320 * to be programmed. Each plane has a drain latency multiplier and a drain
4321 * latency value.
4322 */
4323
4324static void vlv_update_drain_latency(struct drm_device *dev)
4325{
4326 struct drm_i915_private *dev_priv = dev->dev_private;
4327 int planea_prec, planea_dl, planeb_prec, planeb_dl;
4328 int cursora_prec, cursora_dl, cursorb_prec, cursorb_dl;
4329 int plane_prec_mult, cursor_prec_mult; /* Precision multiplier is
4330 either 16 or 32 */
4331
4332 /* For plane A, Cursor A */
4333 if (vlv_compute_drain_latency(dev, 0, &plane_prec_mult, &planea_dl,
4334 &cursor_prec_mult, &cursora_dl)) {
4335 cursora_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
4336 DDL_CURSORA_PRECISION_32 : DDL_CURSORA_PRECISION_16;
4337 planea_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
4338 DDL_PLANEA_PRECISION_32 : DDL_PLANEA_PRECISION_16;
4339
4340 I915_WRITE(VLV_DDL1, cursora_prec |
4341 (cursora_dl << DDL_CURSORA_SHIFT) |
4342 planea_prec | planea_dl);
4343 }
4344
4345 /* For plane B, Cursor B */
4346 if (vlv_compute_drain_latency(dev, 1, &plane_prec_mult, &planeb_dl,
4347 &cursor_prec_mult, &cursorb_dl)) {
4348 cursorb_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
4349 DDL_CURSORB_PRECISION_32 : DDL_CURSORB_PRECISION_16;
4350 planeb_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
4351 DDL_PLANEB_PRECISION_32 : DDL_PLANEB_PRECISION_16;
4352
4353 I915_WRITE(VLV_DDL2, cursorb_prec |
4354 (cursorb_dl << DDL_CURSORB_SHIFT) |
4355 planeb_prec | planeb_dl);
4356 }
4357}
4358
Yuanhan Liu7ccb4a52011-03-18 07:37:35 +00004359#define single_plane_enabled(mask) is_power_of_2(mask)
Chris Wilsond2102462011-01-24 17:43:27 +00004360
Jesse Barnesceb04242012-03-28 13:39:22 -07004361static void valleyview_update_wm(struct drm_device *dev)
4362{
4363 static const int sr_latency_ns = 12000;
4364 struct drm_i915_private *dev_priv = dev->dev_private;
4365 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
4366 int plane_sr, cursor_sr;
4367 unsigned int enabled = 0;
4368
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004369 vlv_update_drain_latency(dev);
4370
Jesse Barnesceb04242012-03-28 13:39:22 -07004371 if (g4x_compute_wm0(dev, 0,
4372 &valleyview_wm_info, latency_ns,
4373 &valleyview_cursor_wm_info, latency_ns,
4374 &planea_wm, &cursora_wm))
4375 enabled |= 1;
4376
4377 if (g4x_compute_wm0(dev, 1,
4378 &valleyview_wm_info, latency_ns,
4379 &valleyview_cursor_wm_info, latency_ns,
4380 &planeb_wm, &cursorb_wm))
4381 enabled |= 2;
4382
4383 plane_sr = cursor_sr = 0;
4384 if (single_plane_enabled(enabled) &&
4385 g4x_compute_srwm(dev, ffs(enabled) - 1,
4386 sr_latency_ns,
4387 &valleyview_wm_info,
4388 &valleyview_cursor_wm_info,
4389 &plane_sr, &cursor_sr))
4390 I915_WRITE(FW_BLC_SELF_VLV, FW_CSPWRDWNEN);
4391 else
4392 I915_WRITE(FW_BLC_SELF_VLV,
4393 I915_READ(FW_BLC_SELF_VLV) & ~FW_CSPWRDWNEN);
4394
4395 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
4396 planea_wm, cursora_wm,
4397 planeb_wm, cursorb_wm,
4398 plane_sr, cursor_sr);
4399
4400 I915_WRITE(DSPFW1,
4401 (plane_sr << DSPFW_SR_SHIFT) |
4402 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
4403 (planeb_wm << DSPFW_PLANEB_SHIFT) |
4404 planea_wm);
4405 I915_WRITE(DSPFW2,
4406 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
4407 (cursora_wm << DSPFW_CURSORA_SHIFT));
4408 I915_WRITE(DSPFW3,
4409 (I915_READ(DSPFW3) | (cursor_sr << DSPFW_CURSOR_SR_SHIFT)));
4410}
4411
Chris Wilsond2102462011-01-24 17:43:27 +00004412static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00004413{
4414 static const int sr_latency_ns = 12000;
4415 struct drm_i915_private *dev_priv = dev->dev_private;
4416 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004417 int plane_sr, cursor_sr;
4418 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00004419
4420 if (g4x_compute_wm0(dev, 0,
4421 &g4x_wm_info, latency_ns,
4422 &g4x_cursor_wm_info, latency_ns,
4423 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004424 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00004425
4426 if (g4x_compute_wm0(dev, 1,
4427 &g4x_wm_info, latency_ns,
4428 &g4x_cursor_wm_info, latency_ns,
4429 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004430 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00004431
4432 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00004433 if (single_plane_enabled(enabled) &&
4434 g4x_compute_srwm(dev, ffs(enabled) - 1,
4435 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004436 &g4x_wm_info,
4437 &g4x_cursor_wm_info,
4438 &plane_sr, &cursor_sr))
4439 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
4440 else
4441 I915_WRITE(FW_BLC_SELF,
4442 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
4443
Chris Wilson308977a2011-02-02 10:41:20 +00004444 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
4445 planea_wm, cursora_wm,
4446 planeb_wm, cursorb_wm,
4447 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00004448
4449 I915_WRITE(DSPFW1,
4450 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004451 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00004452 (planeb_wm << DSPFW_PLANEB_SHIFT) |
4453 planea_wm);
4454 I915_WRITE(DSPFW2,
4455 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004456 (cursora_wm << DSPFW_CURSORA_SHIFT));
4457 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00004458 I915_WRITE(DSPFW3,
4459 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004460 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004461}
4462
Chris Wilsond2102462011-01-24 17:43:27 +00004463static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004464{
4465 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004466 struct drm_crtc *crtc;
4467 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004468 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004469
Jesse Barnes1dc75462009-10-19 10:08:17 +09004470 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004471 crtc = single_enabled_crtc(dev);
4472 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09004473 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004474 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00004475 int clock = crtc->mode.clock;
4476 int htotal = crtc->mode.htotal;
4477 int hdisplay = crtc->mode.hdisplay;
4478 int pixel_size = crtc->fb->bits_per_pixel / 8;
4479 unsigned long line_time_us;
4480 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004481
Chris Wilsond2102462011-01-24 17:43:27 +00004482 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004483
4484 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004485 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4486 pixel_size * hdisplay;
4487 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00004488 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004489 if (srwm < 0)
4490 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08004491 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00004492 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
4493 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004494
Chris Wilsond2102462011-01-24 17:43:27 +00004495 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01004496 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00004497 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01004498 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004499 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00004500 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004501
4502 if (cursor_sr > i965_cursor_wm_info.max_wm)
4503 cursor_sr = i965_cursor_wm_info.max_wm;
4504
4505 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
4506 "cursor %d\n", srwm, cursor_sr);
4507
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004508 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004509 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05304510 } else {
4511 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004512 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004513 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
4514 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004515 }
4516
4517 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
4518 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004519
4520 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00004521 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
4522 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004523 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004524 /* update cursor SR watermark */
4525 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004526}
4527
Chris Wilsond2102462011-01-24 17:43:27 +00004528static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004529{
4530 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004531 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004532 uint32_t fwater_lo;
4533 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00004534 int cwm, srwm = 1;
4535 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004536 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004537 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004538
Chris Wilson72557b42011-01-31 10:29:55 +00004539 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004540 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004541 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004542 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004543 else
Chris Wilsond2102462011-01-24 17:43:27 +00004544 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004545
Chris Wilsond2102462011-01-24 17:43:27 +00004546 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
4547 crtc = intel_get_crtc_for_plane(dev, 0);
4548 if (crtc->enabled && crtc->fb) {
4549 planea_wm = intel_calculate_wm(crtc->mode.clock,
4550 wm_info, fifo_size,
4551 crtc->fb->bits_per_pixel / 8,
4552 latency_ns);
4553 enabled = crtc;
4554 } else
4555 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004556
Chris Wilsond2102462011-01-24 17:43:27 +00004557 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
4558 crtc = intel_get_crtc_for_plane(dev, 1);
4559 if (crtc->enabled && crtc->fb) {
4560 planeb_wm = intel_calculate_wm(crtc->mode.clock,
4561 wm_info, fifo_size,
4562 crtc->fb->bits_per_pixel / 8,
4563 latency_ns);
4564 if (enabled == NULL)
4565 enabled = crtc;
4566 else
4567 enabled = NULL;
4568 } else
4569 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004570
Zhao Yakui28c97732009-10-09 11:39:41 +08004571 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004572
4573 /*
4574 * Overlay gets an aggressive default since video jitter is bad.
4575 */
4576 cwm = 2;
4577
Alexander Lam18b21902011-01-03 13:28:56 -05004578 /* Play safe and disable self-refresh before adjusting watermarks. */
4579 if (IS_I945G(dev) || IS_I945GM(dev))
4580 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
4581 else if (IS_I915GM(dev))
4582 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
4583
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004584 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004585 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004586 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004587 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00004588 int clock = enabled->mode.clock;
4589 int htotal = enabled->mode.htotal;
4590 int hdisplay = enabled->mode.hdisplay;
4591 int pixel_size = enabled->fb->bits_per_pixel / 8;
4592 unsigned long line_time_us;
4593 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004594
Chris Wilsond2102462011-01-24 17:43:27 +00004595 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004596
4597 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004598 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4599 pixel_size * hdisplay;
4600 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
4601 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
4602 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004603 if (srwm < 0)
4604 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08004605
4606 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05004607 I915_WRITE(FW_BLC_SELF,
4608 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
4609 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08004610 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004611 }
4612
Zhao Yakui28c97732009-10-09 11:39:41 +08004613 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004614 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004615
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004616 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4617 fwater_hi = (cwm & 0x1f);
4618
4619 /* Set request length to 8 cachelines per fetch */
4620 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4621 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004622
4623 I915_WRITE(FW_BLC, fwater_lo);
4624 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05004625
Chris Wilsond2102462011-01-24 17:43:27 +00004626 if (HAS_FW_BLC(dev)) {
4627 if (enabled) {
4628 if (IS_I945G(dev) || IS_I945GM(dev))
4629 I915_WRITE(FW_BLC_SELF,
4630 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4631 else if (IS_I915GM(dev))
4632 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4633 DRM_DEBUG_KMS("memory self refresh enabled\n");
4634 } else
4635 DRM_DEBUG_KMS("memory self refresh disabled\n");
4636 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08004637}
4638
Chris Wilsond2102462011-01-24 17:43:27 +00004639static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004640{
4641 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004642 struct drm_crtc *crtc;
4643 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004644 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004645
Chris Wilsond2102462011-01-24 17:43:27 +00004646 crtc = single_enabled_crtc(dev);
4647 if (crtc == NULL)
4648 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004649
Chris Wilsond2102462011-01-24 17:43:27 +00004650 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4651 dev_priv->display.get_fifo_size(dev, 0),
4652 crtc->fb->bits_per_pixel / 8,
4653 latency_ns);
4654 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07004655 fwater_lo |= (3<<8) | planea_wm;
4656
Zhao Yakui28c97732009-10-09 11:39:41 +08004657 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004658
4659 I915_WRITE(FW_BLC, fwater_lo);
4660}
4661
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004662#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08004663#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004664
Jesse Barnesb79d4992010-12-21 13:10:23 -08004665/*
4666 * Check the wm result.
4667 *
4668 * If any calculated watermark values is larger than the maximum value that
4669 * can be programmed into the associated watermark register, that watermark
4670 * must be disabled.
4671 */
4672static bool ironlake_check_srwm(struct drm_device *dev, int level,
4673 int fbc_wm, int display_wm, int cursor_wm,
4674 const struct intel_watermark_params *display,
4675 const struct intel_watermark_params *cursor)
4676{
4677 struct drm_i915_private *dev_priv = dev->dev_private;
4678
4679 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4680 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4681
4682 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4683 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4684 fbc_wm, SNB_FBC_MAX_SRWM, level);
4685
4686 /* fbc has it's own way to disable FBC WM */
4687 I915_WRITE(DISP_ARB_CTL,
4688 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4689 return false;
4690 }
4691
4692 if (display_wm > display->max_wm) {
4693 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4694 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4695 return false;
4696 }
4697
4698 if (cursor_wm > cursor->max_wm) {
4699 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4700 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4701 return false;
4702 }
4703
4704 if (!(fbc_wm || display_wm || cursor_wm)) {
4705 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4706 return false;
4707 }
4708
4709 return true;
4710}
4711
4712/*
4713 * Compute watermark values of WM[1-3],
4714 */
Chris Wilsond2102462011-01-24 17:43:27 +00004715static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4716 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004717 const struct intel_watermark_params *display,
4718 const struct intel_watermark_params *cursor,
4719 int *fbc_wm, int *display_wm, int *cursor_wm)
4720{
Chris Wilsond2102462011-01-24 17:43:27 +00004721 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004722 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004723 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004724 int line_count, line_size;
4725 int small, large;
4726 int entries;
4727
4728 if (!latency_ns) {
4729 *fbc_wm = *display_wm = *cursor_wm = 0;
4730 return false;
4731 }
4732
Chris Wilsond2102462011-01-24 17:43:27 +00004733 crtc = intel_get_crtc_for_plane(dev, plane);
4734 hdisplay = crtc->mode.hdisplay;
4735 htotal = crtc->mode.htotal;
4736 clock = crtc->mode.clock;
4737 pixel_size = crtc->fb->bits_per_pixel / 8;
4738
Jesse Barnesb79d4992010-12-21 13:10:23 -08004739 line_time_us = (htotal * 1000) / clock;
4740 line_count = (latency_ns / line_time_us + 1000) / 1000;
4741 line_size = hdisplay * pixel_size;
4742
4743 /* Use the minimum of the small and large buffer method for primary */
4744 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4745 large = line_count * line_size;
4746
4747 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4748 *display_wm = entries + display->guard_size;
4749
4750 /*
4751 * Spec says:
4752 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4753 */
4754 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4755
4756 /* calculate the self-refresh watermark for display cursor */
4757 entries = line_count * pixel_size * 64;
4758 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4759 *cursor_wm = entries + cursor->guard_size;
4760
4761 return ironlake_check_srwm(dev, level,
4762 *fbc_wm, *display_wm, *cursor_wm,
4763 display, cursor);
4764}
4765
Chris Wilsond2102462011-01-24 17:43:27 +00004766static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004767{
4768 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004769 int fbc_wm, plane_wm, cursor_wm;
4770 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004771
Chris Wilson4ed765f2010-09-11 10:46:47 +01004772 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004773 if (g4x_compute_wm0(dev, 0,
4774 &ironlake_display_wm_info,
4775 ILK_LP0_PLANE_LATENCY,
4776 &ironlake_cursor_wm_info,
4777 ILK_LP0_CURSOR_LATENCY,
4778 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004779 I915_WRITE(WM0_PIPEA_ILK,
4780 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4781 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4782 " plane %d, " "cursor: %d\n",
4783 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004784 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004785 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004786
Chris Wilson9f405102011-05-12 22:17:14 +01004787 if (g4x_compute_wm0(dev, 1,
4788 &ironlake_display_wm_info,
4789 ILK_LP0_PLANE_LATENCY,
4790 &ironlake_cursor_wm_info,
4791 ILK_LP0_CURSOR_LATENCY,
4792 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004793 I915_WRITE(WM0_PIPEB_ILK,
4794 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4795 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4796 " plane %d, cursor: %d\n",
4797 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004798 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004799 }
4800
4801 /*
4802 * Calculate and update the self-refresh watermark only when one
4803 * display plane is used.
4804 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004805 I915_WRITE(WM3_LP_ILK, 0);
4806 I915_WRITE(WM2_LP_ILK, 0);
4807 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004808
Chris Wilsond2102462011-01-24 17:43:27 +00004809 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004810 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004811 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004812
Jesse Barnesb79d4992010-12-21 13:10:23 -08004813 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004814 if (!ironlake_compute_srwm(dev, 1, enabled,
4815 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004816 &ironlake_display_srwm_info,
4817 &ironlake_cursor_srwm_info,
4818 &fbc_wm, &plane_wm, &cursor_wm))
4819 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004820
Jesse Barnesb79d4992010-12-21 13:10:23 -08004821 I915_WRITE(WM1_LP_ILK,
4822 WM1_LP_SR_EN |
4823 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4824 (fbc_wm << WM1_LP_FBC_SHIFT) |
4825 (plane_wm << WM1_LP_SR_SHIFT) |
4826 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004827
Jesse Barnesb79d4992010-12-21 13:10:23 -08004828 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004829 if (!ironlake_compute_srwm(dev, 2, enabled,
4830 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004831 &ironlake_display_srwm_info,
4832 &ironlake_cursor_srwm_info,
4833 &fbc_wm, &plane_wm, &cursor_wm))
4834 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004835
Jesse Barnesb79d4992010-12-21 13:10:23 -08004836 I915_WRITE(WM2_LP_ILK,
4837 WM2_LP_EN |
4838 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4839 (fbc_wm << WM1_LP_FBC_SHIFT) |
4840 (plane_wm << WM1_LP_SR_SHIFT) |
4841 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004842
4843 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004844 * WM3 is unsupported on ILK, probably because we don't have latency
4845 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004846 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004847}
4848
Chris Wilsonf681fa22012-04-14 21:56:08 +01004849static void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004850{
4851 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004852 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Jesse Barnes47842642012-01-16 11:57:54 -08004853 u32 val;
Chris Wilsond2102462011-01-24 17:43:27 +00004854 int fbc_wm, plane_wm, cursor_wm;
4855 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004856
4857 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004858 if (g4x_compute_wm0(dev, 0,
4859 &sandybridge_display_wm_info, latency,
4860 &sandybridge_cursor_wm_info, latency,
4861 &plane_wm, &cursor_wm)) {
Jesse Barnes47842642012-01-16 11:57:54 -08004862 val = I915_READ(WM0_PIPEA_ILK);
4863 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
4864 I915_WRITE(WM0_PIPEA_ILK, val |
4865 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
Yuanhan Liu13982612010-12-15 15:42:31 +08004866 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4867 " plane %d, " "cursor: %d\n",
4868 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004869 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004870 }
4871
Chris Wilson9f405102011-05-12 22:17:14 +01004872 if (g4x_compute_wm0(dev, 1,
4873 &sandybridge_display_wm_info, latency,
4874 &sandybridge_cursor_wm_info, latency,
4875 &plane_wm, &cursor_wm)) {
Jesse Barnes47842642012-01-16 11:57:54 -08004876 val = I915_READ(WM0_PIPEB_ILK);
4877 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
4878 I915_WRITE(WM0_PIPEB_ILK, val |
4879 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
Yuanhan Liu13982612010-12-15 15:42:31 +08004880 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4881 " plane %d, cursor: %d\n",
4882 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004883 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004884 }
4885
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004886 /* IVB has 3 pipes */
4887 if (IS_IVYBRIDGE(dev) &&
4888 g4x_compute_wm0(dev, 2,
4889 &sandybridge_display_wm_info, latency,
4890 &sandybridge_cursor_wm_info, latency,
4891 &plane_wm, &cursor_wm)) {
Jesse Barnes47842642012-01-16 11:57:54 -08004892 val = I915_READ(WM0_PIPEC_IVB);
4893 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
4894 I915_WRITE(WM0_PIPEC_IVB, val |
4895 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004896 DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
4897 " plane %d, cursor: %d\n",
4898 plane_wm, cursor_wm);
4899 enabled |= 3;
4900 }
4901
Yuanhan Liu13982612010-12-15 15:42:31 +08004902 /*
4903 * Calculate and update the self-refresh watermark only when one
4904 * display plane is used.
4905 *
4906 * SNB support 3 levels of watermark.
4907 *
4908 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4909 * and disabled in the descending order
4910 *
4911 */
4912 I915_WRITE(WM3_LP_ILK, 0);
4913 I915_WRITE(WM2_LP_ILK, 0);
4914 I915_WRITE(WM1_LP_ILK, 0);
4915
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004916 if (!single_plane_enabled(enabled) ||
4917 dev_priv->sprite_scaling_enabled)
Yuanhan Liu13982612010-12-15 15:42:31 +08004918 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004919 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004920
4921 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004922 if (!ironlake_compute_srwm(dev, 1, enabled,
4923 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004924 &sandybridge_display_srwm_info,
4925 &sandybridge_cursor_srwm_info,
4926 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004927 return;
4928
4929 I915_WRITE(WM1_LP_ILK,
4930 WM1_LP_SR_EN |
4931 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4932 (fbc_wm << WM1_LP_FBC_SHIFT) |
4933 (plane_wm << WM1_LP_SR_SHIFT) |
4934 cursor_wm);
4935
4936 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004937 if (!ironlake_compute_srwm(dev, 2, enabled,
4938 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004939 &sandybridge_display_srwm_info,
4940 &sandybridge_cursor_srwm_info,
4941 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004942 return;
4943
4944 I915_WRITE(WM2_LP_ILK,
4945 WM2_LP_EN |
4946 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4947 (fbc_wm << WM1_LP_FBC_SHIFT) |
4948 (plane_wm << WM1_LP_SR_SHIFT) |
4949 cursor_wm);
4950
4951 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004952 if (!ironlake_compute_srwm(dev, 3, enabled,
4953 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004954 &sandybridge_display_srwm_info,
4955 &sandybridge_cursor_srwm_info,
4956 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004957 return;
4958
4959 I915_WRITE(WM3_LP_ILK,
4960 WM3_LP_EN |
4961 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4962 (fbc_wm << WM1_LP_FBC_SHIFT) |
4963 (plane_wm << WM1_LP_SR_SHIFT) |
4964 cursor_wm);
4965}
4966
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004967static bool
4968sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
4969 uint32_t sprite_width, int pixel_size,
4970 const struct intel_watermark_params *display,
4971 int display_latency_ns, int *sprite_wm)
4972{
4973 struct drm_crtc *crtc;
4974 int clock;
4975 int entries, tlb_miss;
4976
4977 crtc = intel_get_crtc_for_plane(dev, plane);
4978 if (crtc->fb == NULL || !crtc->enabled) {
4979 *sprite_wm = display->guard_size;
4980 return false;
4981 }
4982
4983 clock = crtc->mode.clock;
4984
4985 /* Use the small buffer method to calculate the sprite watermark */
4986 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
4987 tlb_miss = display->fifo_size*display->cacheline_size -
4988 sprite_width * 8;
4989 if (tlb_miss > 0)
4990 entries += tlb_miss;
4991 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4992 *sprite_wm = entries + display->guard_size;
4993 if (*sprite_wm > (int)display->max_wm)
4994 *sprite_wm = display->max_wm;
4995
4996 return true;
4997}
4998
4999static bool
5000sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
5001 uint32_t sprite_width, int pixel_size,
5002 const struct intel_watermark_params *display,
5003 int latency_ns, int *sprite_wm)
5004{
5005 struct drm_crtc *crtc;
5006 unsigned long line_time_us;
5007 int clock;
5008 int line_count, line_size;
5009 int small, large;
5010 int entries;
5011
5012 if (!latency_ns) {
5013 *sprite_wm = 0;
5014 return false;
5015 }
5016
5017 crtc = intel_get_crtc_for_plane(dev, plane);
5018 clock = crtc->mode.clock;
Hai Lan4e9bb472012-02-15 19:07:02 +08005019 if (!clock) {
5020 *sprite_wm = 0;
5021 return false;
5022 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005023
5024 line_time_us = (sprite_width * 1000) / clock;
Hai Lan4e9bb472012-02-15 19:07:02 +08005025 if (!line_time_us) {
5026 *sprite_wm = 0;
5027 return false;
5028 }
5029
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005030 line_count = (latency_ns / line_time_us + 1000) / 1000;
5031 line_size = sprite_width * pixel_size;
5032
5033 /* Use the minimum of the small and large buffer method for primary */
5034 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
5035 large = line_count * line_size;
5036
5037 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
5038 *sprite_wm = entries + display->guard_size;
5039
5040 return *sprite_wm > 0x3ff ? false : true;
5041}
5042
5043static void sandybridge_update_sprite_wm(struct drm_device *dev, int pipe,
5044 uint32_t sprite_width, int pixel_size)
5045{
5046 struct drm_i915_private *dev_priv = dev->dev_private;
5047 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Jesse Barnes47842642012-01-16 11:57:54 -08005048 u32 val;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005049 int sprite_wm, reg;
5050 int ret;
5051
5052 switch (pipe) {
5053 case 0:
5054 reg = WM0_PIPEA_ILK;
5055 break;
5056 case 1:
5057 reg = WM0_PIPEB_ILK;
5058 break;
5059 case 2:
5060 reg = WM0_PIPEC_IVB;
5061 break;
5062 default:
5063 return; /* bad pipe */
5064 }
5065
5066 ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
5067 &sandybridge_display_wm_info,
5068 latency, &sprite_wm);
5069 if (!ret) {
5070 DRM_DEBUG_KMS("failed to compute sprite wm for pipe %d\n",
5071 pipe);
5072 return;
5073 }
5074
Jesse Barnes47842642012-01-16 11:57:54 -08005075 val = I915_READ(reg);
5076 val &= ~WM0_PIPE_SPRITE_MASK;
5077 I915_WRITE(reg, val | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005078 DRM_DEBUG_KMS("sprite watermarks For pipe %d - %d\n", pipe, sprite_wm);
5079
5080
5081 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
5082 pixel_size,
5083 &sandybridge_display_srwm_info,
5084 SNB_READ_WM1_LATENCY() * 500,
5085 &sprite_wm);
5086 if (!ret) {
5087 DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %d\n",
5088 pipe);
5089 return;
5090 }
5091 I915_WRITE(WM1S_LP_ILK, sprite_wm);
5092
5093 /* Only IVB has two more LP watermarks for sprite */
5094 if (!IS_IVYBRIDGE(dev))
5095 return;
5096
5097 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
5098 pixel_size,
5099 &sandybridge_display_srwm_info,
5100 SNB_READ_WM2_LATENCY() * 500,
5101 &sprite_wm);
5102 if (!ret) {
5103 DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %d\n",
5104 pipe);
5105 return;
5106 }
5107 I915_WRITE(WM2S_LP_IVB, sprite_wm);
5108
5109 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
5110 pixel_size,
5111 &sandybridge_display_srwm_info,
5112 SNB_READ_WM3_LATENCY() * 500,
5113 &sprite_wm);
5114 if (!ret) {
5115 DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %d\n",
5116 pipe);
5117 return;
5118 }
5119 I915_WRITE(WM3S_LP_IVB, sprite_wm);
5120}
5121
Shaohua Li7662c8b2009-06-26 11:23:55 +08005122/**
5123 * intel_update_watermarks - update FIFO watermark values based on current modes
5124 *
5125 * Calculate watermark values for the various WM regs based on current mode
5126 * and plane configuration.
5127 *
5128 * There are several cases to deal with here:
5129 * - normal (i.e. non-self-refresh)
5130 * - self-refresh (SR) mode
5131 * - lines are large relative to FIFO size (buffer can hold up to 2)
5132 * - lines are small relative to FIFO size (buffer can hold more than 2
5133 * lines), so need to account for TLB latency
5134 *
5135 * The normal calculation is:
5136 * watermark = dotclock * bytes per pixel * latency
5137 * where latency is platform & configuration dependent (we assume pessimal
5138 * values here).
5139 *
5140 * The SR calculation is:
5141 * watermark = (trunc(latency/line time)+1) * surface width *
5142 * bytes per pixel
5143 * where
5144 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08005145 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08005146 * and latency is assumed to be high, as above.
5147 *
5148 * The final value programmed to the register should always be rounded up,
5149 * and include an extra 2 entries to account for clock crossings.
5150 *
5151 * We don't use the sprite, so we can ignore that. And on Crestline we have
5152 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01005153 */
Chris Wilsonf681fa22012-04-14 21:56:08 +01005154void intel_update_watermarks(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08005155{
Jesse Barnese70236a2009-09-21 10:42:27 -07005156 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08005157
Chris Wilsond2102462011-01-24 17:43:27 +00005158 if (dev_priv->display.update_wm)
5159 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005160}
5161
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005162void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
5163 uint32_t sprite_width, int pixel_size)
5164{
5165 struct drm_i915_private *dev_priv = dev->dev_private;
5166
5167 if (dev_priv->display.update_sprite_wm)
5168 dev_priv->display.update_sprite_wm(dev, pipe, sprite_width,
5169 pixel_size);
5170}
5171
Chris Wilsona7615032011-01-12 17:04:08 +00005172static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5173{
Keith Packard72bbe582011-09-26 16:09:45 -07005174 if (i915_panel_use_ssc >= 0)
5175 return i915_panel_use_ssc != 0;
5176 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005177 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005178}
5179
Jesse Barnes5a354202011-06-24 12:19:22 -07005180/**
5181 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
5182 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005183 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07005184 *
5185 * A pipe may be connected to one or more outputs. Based on the depth of the
5186 * attached framebuffer, choose a good color depth to use on the pipe.
5187 *
5188 * If possible, match the pipe depth to the fb depth. In some cases, this
5189 * isn't ideal, because the connected output supports a lesser or restricted
5190 * set of depths. Resolve that here:
5191 * LVDS typically supports only 6bpc, so clamp down in that case
5192 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
5193 * Displays may support a restricted set as well, check EDID and clamp as
5194 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005195 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07005196 *
5197 * RETURNS:
5198 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
5199 * true if they don't match).
5200 */
5201static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005202 unsigned int *pipe_bpp,
5203 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07005204{
5205 struct drm_device *dev = crtc->dev;
5206 struct drm_i915_private *dev_priv = dev->dev_private;
5207 struct drm_encoder *encoder;
5208 struct drm_connector *connector;
5209 unsigned int display_bpc = UINT_MAX, bpc;
5210
5211 /* Walk the encoders & connectors on this crtc, get min bpc */
5212 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
5213 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5214
5215 if (encoder->crtc != crtc)
5216 continue;
5217
5218 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
5219 unsigned int lvds_bpc;
5220
5221 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
5222 LVDS_A3_POWER_UP)
5223 lvds_bpc = 8;
5224 else
5225 lvds_bpc = 6;
5226
5227 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04005228 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07005229 display_bpc = lvds_bpc;
5230 }
5231 continue;
5232 }
5233
5234 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
5235 /* Use VBT settings if we have an eDP panel */
5236 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
5237
5238 if (edp_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04005239 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07005240 display_bpc = edp_bpc;
5241 }
5242 continue;
5243 }
5244
5245 /* Not one of the known troublemakers, check the EDID */
5246 list_for_each_entry(connector, &dev->mode_config.connector_list,
5247 head) {
5248 if (connector->encoder != encoder)
5249 continue;
5250
Jesse Barnes62ac41a2011-07-28 12:55:14 -07005251 /* Don't use an invalid EDID bpc value */
5252 if (connector->display_info.bpc &&
5253 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04005254 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07005255 display_bpc = connector->display_info.bpc;
5256 }
5257 }
5258
5259 /*
5260 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
5261 * through, clamp it down. (Note: >12bpc will be caught below.)
5262 */
5263 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
5264 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04005265 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07005266 display_bpc = 12;
5267 } else {
Adam Jackson82820492011-10-10 16:33:34 -04005268 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07005269 display_bpc = 8;
5270 }
5271 }
5272 }
5273
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005274 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
5275 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
5276 display_bpc = 6;
5277 }
5278
Jesse Barnes5a354202011-06-24 12:19:22 -07005279 /*
5280 * We could just drive the pipe at the highest bpc all the time and
5281 * enable dithering as needed, but that costs bandwidth. So choose
5282 * the minimum value that expresses the full color range of the fb but
5283 * also stays within the max display bpc discovered above.
5284 */
5285
5286 switch (crtc->fb->depth) {
5287 case 8:
5288 bpc = 8; /* since we go through a colormap */
5289 break;
5290 case 15:
5291 case 16:
5292 bpc = 6; /* min is 18bpp */
5293 break;
5294 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07005295 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07005296 break;
5297 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07005298 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07005299 break;
5300 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07005301 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07005302 break;
5303 default:
5304 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
5305 bpc = min((unsigned int)8, display_bpc);
5306 break;
5307 }
5308
Keith Packard578393c2011-09-05 11:53:21 -07005309 display_bpc = min(display_bpc, bpc);
5310
Adam Jackson82820492011-10-10 16:33:34 -04005311 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
5312 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07005313
Keith Packard578393c2011-09-05 11:53:21 -07005314 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07005315
5316 return display_bpc != bpc;
5317}
5318
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005319static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5320{
5321 struct drm_device *dev = crtc->dev;
5322 struct drm_i915_private *dev_priv = dev->dev_private;
5323 int refclk;
5324
5325 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
5326 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5327 refclk = dev_priv->lvds_ssc_freq * 1000;
5328 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5329 refclk / 1000);
5330 } else if (!IS_GEN2(dev)) {
5331 refclk = 96000;
5332 } else {
5333 refclk = 48000;
5334 }
5335
5336 return refclk;
5337}
5338
5339static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
5340 intel_clock_t *clock)
5341{
5342 /* SDVO TV has fixed PLL values depend on its clock range,
5343 this mirrors vbios setting. */
5344 if (adjusted_mode->clock >= 100000
5345 && adjusted_mode->clock < 140500) {
5346 clock->p1 = 2;
5347 clock->p2 = 10;
5348 clock->n = 3;
5349 clock->m1 = 16;
5350 clock->m2 = 8;
5351 } else if (adjusted_mode->clock >= 140500
5352 && adjusted_mode->clock <= 200000) {
5353 clock->p1 = 1;
5354 clock->p2 = 10;
5355 clock->n = 6;
5356 clock->m1 = 12;
5357 clock->m2 = 8;
5358 }
5359}
5360
Jesse Barnesa7516a02011-12-15 12:30:37 -08005361static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
5362 intel_clock_t *clock,
5363 intel_clock_t *reduced_clock)
5364{
5365 struct drm_device *dev = crtc->dev;
5366 struct drm_i915_private *dev_priv = dev->dev_private;
5367 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5368 int pipe = intel_crtc->pipe;
5369 u32 fp, fp2 = 0;
5370
5371 if (IS_PINEVIEW(dev)) {
5372 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
5373 if (reduced_clock)
5374 fp2 = (1 << reduced_clock->n) << 16 |
5375 reduced_clock->m1 << 8 | reduced_clock->m2;
5376 } else {
5377 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
5378 if (reduced_clock)
5379 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
5380 reduced_clock->m2;
5381 }
5382
5383 I915_WRITE(FP0(pipe), fp);
5384
5385 intel_crtc->lowfreq_avail = false;
5386 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
5387 reduced_clock && i915_powersave) {
5388 I915_WRITE(FP1(pipe), fp2);
5389 intel_crtc->lowfreq_avail = true;
5390 } else {
5391 I915_WRITE(FP1(pipe), fp);
5392 }
5393}
5394
Daniel Vetter93e537a2012-03-28 23:11:26 +02005395static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
5396 struct drm_display_mode *adjusted_mode)
5397{
5398 struct drm_device *dev = crtc->dev;
5399 struct drm_i915_private *dev_priv = dev->dev_private;
5400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5401 int pipe = intel_crtc->pipe;
5402 u32 temp, lvds_sync = 0;
5403
5404 temp = I915_READ(LVDS);
5405 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5406 if (pipe == 1) {
5407 temp |= LVDS_PIPEB_SELECT;
5408 } else {
5409 temp &= ~LVDS_PIPEB_SELECT;
5410 }
5411 /* set the corresponsding LVDS_BORDER bit */
5412 temp |= dev_priv->lvds_border_bits;
5413 /* Set the B0-B3 data pairs corresponding to whether we're going to
5414 * set the DPLLs for dual-channel mode or not.
5415 */
5416 if (clock->p2 == 7)
5417 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
5418 else
5419 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
5420
5421 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5422 * appropriately here, but we need to look more thoroughly into how
5423 * panels behave in the two modes.
5424 */
5425 /* set the dithering flag on LVDS as needed */
5426 if (INTEL_INFO(dev)->gen >= 4) {
5427 if (dev_priv->lvds_dither)
5428 temp |= LVDS_ENABLE_DITHER;
5429 else
5430 temp &= ~LVDS_ENABLE_DITHER;
5431 }
5432 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5433 lvds_sync |= LVDS_HSYNC_POLARITY;
5434 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5435 lvds_sync |= LVDS_VSYNC_POLARITY;
5436 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5437 != lvds_sync) {
5438 char flags[2] = "-+";
5439 DRM_INFO("Changing LVDS panel from "
5440 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5441 flags[!(temp & LVDS_HSYNC_POLARITY)],
5442 flags[!(temp & LVDS_VSYNC_POLARITY)],
5443 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5444 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5445 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5446 temp |= lvds_sync;
5447 }
5448 I915_WRITE(LVDS, temp);
5449}
5450
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005451static void i9xx_update_pll(struct drm_crtc *crtc,
5452 struct drm_display_mode *mode,
5453 struct drm_display_mode *adjusted_mode,
5454 intel_clock_t *clock, intel_clock_t *reduced_clock,
5455 int num_connectors)
5456{
5457 struct drm_device *dev = crtc->dev;
5458 struct drm_i915_private *dev_priv = dev->dev_private;
5459 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5460 int pipe = intel_crtc->pipe;
5461 u32 dpll;
5462 bool is_sdvo;
5463
5464 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
5465 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
5466
5467 dpll = DPLL_VGA_MODE_DIS;
5468
5469 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
5470 dpll |= DPLLB_MODE_LVDS;
5471 else
5472 dpll |= DPLLB_MODE_DAC_SERIAL;
5473 if (is_sdvo) {
5474 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5475 if (pixel_multiplier > 1) {
5476 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
5477 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
5478 }
5479 dpll |= DPLL_DVO_HIGH_SPEED;
5480 }
5481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
5482 dpll |= DPLL_DVO_HIGH_SPEED;
5483
5484 /* compute bitmask from p1 value */
5485 if (IS_PINEVIEW(dev))
5486 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5487 else {
5488 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5489 if (IS_G4X(dev) && reduced_clock)
5490 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5491 }
5492 switch (clock->p2) {
5493 case 5:
5494 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5495 break;
5496 case 7:
5497 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5498 break;
5499 case 10:
5500 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5501 break;
5502 case 14:
5503 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5504 break;
5505 }
5506 if (INTEL_INFO(dev)->gen >= 4)
5507 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5508
5509 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
5510 dpll |= PLL_REF_INPUT_TVCLKINBC;
5511 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
5512 /* XXX: just matching BIOS for now */
5513 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5514 dpll |= 3;
5515 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
5516 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5517 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5518 else
5519 dpll |= PLL_REF_INPUT_DREFCLK;
5520
5521 dpll |= DPLL_VCO_ENABLE;
5522 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
5523 POSTING_READ(DPLL(pipe));
5524 udelay(150);
5525
5526 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5527 * This is an exception to the general rule that mode_set doesn't turn
5528 * things on.
5529 */
5530 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
5531 intel_update_lvds(crtc, clock, adjusted_mode);
5532
5533 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
5534 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5535
5536 I915_WRITE(DPLL(pipe), dpll);
5537
5538 /* Wait for the clocks to stabilize. */
5539 POSTING_READ(DPLL(pipe));
5540 udelay(150);
5541
5542 if (INTEL_INFO(dev)->gen >= 4) {
5543 u32 temp = 0;
5544 if (is_sdvo) {
5545 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
5546 if (temp > 1)
5547 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5548 else
5549 temp = 0;
5550 }
5551 I915_WRITE(DPLL_MD(pipe), temp);
5552 } else {
5553 /* The pixel multiplier can only be updated once the
5554 * DPLL is enabled and the clocks are stable.
5555 *
5556 * So write it again.
5557 */
5558 I915_WRITE(DPLL(pipe), dpll);
5559 }
5560}
5561
5562static void i8xx_update_pll(struct drm_crtc *crtc,
5563 struct drm_display_mode *adjusted_mode,
5564 intel_clock_t *clock,
5565 int num_connectors)
5566{
5567 struct drm_device *dev = crtc->dev;
5568 struct drm_i915_private *dev_priv = dev->dev_private;
5569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5570 int pipe = intel_crtc->pipe;
5571 u32 dpll;
5572
5573 dpll = DPLL_VGA_MODE_DIS;
5574
5575 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
5576 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5577 } else {
5578 if (clock->p1 == 2)
5579 dpll |= PLL_P1_DIVIDE_BY_TWO;
5580 else
5581 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5582 if (clock->p2 == 4)
5583 dpll |= PLL_P2_DIVIDE_BY_4;
5584 }
5585
5586 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
5587 /* XXX: just matching BIOS for now */
5588 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5589 dpll |= 3;
5590 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
5591 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5592 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5593 else
5594 dpll |= PLL_REF_INPUT_DREFCLK;
5595
5596 dpll |= DPLL_VCO_ENABLE;
5597 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
5598 POSTING_READ(DPLL(pipe));
5599 udelay(150);
5600
5601 I915_WRITE(DPLL(pipe), dpll);
5602
5603 /* Wait for the clocks to stabilize. */
5604 POSTING_READ(DPLL(pipe));
5605 udelay(150);
5606
5607 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5608 * This is an exception to the general rule that mode_set doesn't turn
5609 * things on.
5610 */
5611 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
5612 intel_update_lvds(crtc, clock, adjusted_mode);
5613
5614 /* The pixel multiplier can only be updated once the
5615 * DPLL is enabled and the clocks are stable.
5616 *
5617 * So write it again.
5618 */
5619 I915_WRITE(DPLL(pipe), dpll);
5620}
5621
Eric Anholtf564048e2011-03-30 13:01:02 -07005622static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
5623 struct drm_display_mode *mode,
5624 struct drm_display_mode *adjusted_mode,
5625 int x, int y,
5626 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005627{
5628 struct drm_device *dev = crtc->dev;
5629 struct drm_i915_private *dev_priv = dev->dev_private;
5630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5631 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005632 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005633 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005634 intel_clock_t clock, reduced_clock;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005635 u32 dspcntr, pipeconf, vsyncshift;
5636 bool ok, has_reduced_clock = false, is_sdvo = false;
5637 bool is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005638 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01005639 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005640 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005641 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005642
Chris Wilson5eddb702010-09-11 13:48:45 +01005643 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5644 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08005645 continue;
5646
Chris Wilson5eddb702010-09-11 13:48:45 +01005647 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005648 case INTEL_OUTPUT_LVDS:
5649 is_lvds = true;
5650 break;
5651 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08005652 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08005653 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01005654 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08005655 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005656 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005657 case INTEL_OUTPUT_TVOUT:
5658 is_tv = true;
5659 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005660 case INTEL_OUTPUT_DISPLAYPORT:
5661 is_dp = true;
5662 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005663 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005664
Eric Anholtc751ce42010-03-25 11:48:48 -07005665 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005666 }
5667
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005668 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08005669
Ma Lingd4906092009-03-18 20:13:27 +08005670 /*
5671 * Returns a set of divisors for the desired target clock with the given
5672 * refclk, or FALSE. The returned values represent the clock equation:
5673 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5674 */
Chris Wilson1b894b52010-12-14 20:04:54 +00005675 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08005676 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5677 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005678 if (!ok) {
5679 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07005680 return -EINVAL;
5681 }
5682
5683 /* Ensure that the cursor is valid for the new mode before changing... */
5684 intel_crtc_update_cursor(crtc, true);
5685
5686 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08005687 /*
5688 * Ensure we match the reduced clock's P to the target clock.
5689 * If the clocks don't match, we can't switch the display clock
5690 * by using the FP0/FP1. In such case we will disable the LVDS
5691 * downclock feature.
5692 */
Eric Anholtf564048e2011-03-30 13:01:02 -07005693 has_reduced_clock = limit->find_pll(limit, crtc,
5694 dev_priv->lvds_downclock,
5695 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08005696 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07005697 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07005698 }
5699
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005700 if (is_sdvo && is_tv)
5701 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07005702
Jesse Barnesa7516a02011-12-15 12:30:37 -08005703 i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
5704 &reduced_clock : NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07005705
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005706 if (IS_GEN2(dev))
5707 i8xx_update_pll(crtc, adjusted_mode, &clock, num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07005708 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005709 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
5710 has_reduced_clock ? &reduced_clock : NULL,
5711 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07005712
5713 /* setup pipeconf */
5714 pipeconf = I915_READ(PIPECONF(pipe));
5715
5716 /* Set up the display plane register */
5717 dspcntr = DISPPLANE_GAMMA_ENABLE;
5718
Eric Anholt929c77f2011-03-30 13:01:04 -07005719 if (pipe == 0)
5720 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5721 else
5722 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07005723
5724 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
5725 /* Enable pixel doubling when the dot clock is > 90% of the (display)
5726 * core speed.
5727 *
5728 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
5729 * pipe == 0 check?
5730 */
5731 if (mode->clock >
5732 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
5733 pipeconf |= PIPECONF_DOUBLE_WIDE;
5734 else
5735 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
5736 }
5737
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005738 /* default to 8bpc */
5739 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
5740 if (is_dp) {
5741 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
5742 pipeconf |= PIPECONF_BPP_6 |
5743 PIPECONF_DITHER_EN |
5744 PIPECONF_DITHER_TYPE_SP;
5745 }
5746 }
5747
Eric Anholtf564048e2011-03-30 13:01:02 -07005748 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
5749 drm_mode_debug_printmodeline(mode);
5750
Jesse Barnesa7516a02011-12-15 12:30:37 -08005751 if (HAS_PIPE_CXSR(dev)) {
5752 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005753 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5754 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005755 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07005756 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5757 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5758 }
5759 }
5760
Keith Packard617cf882012-02-08 13:53:38 -08005761 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01005762 if (!IS_GEN2(dev) &&
5763 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005764 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5765 /* the chip adds 2 halflines automatically */
Eric Anholtf564048e2011-03-30 13:01:02 -07005766 adjusted_mode->crtc_vtotal -= 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07005767 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01005768 vsyncshift = adjusted_mode->crtc_hsync_start
5769 - adjusted_mode->crtc_htotal/2;
5770 } else {
Keith Packard617cf882012-02-08 13:53:38 -08005771 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01005772 vsyncshift = 0;
5773 }
5774
5775 if (!IS_GEN3(dev))
5776 I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
Eric Anholtf564048e2011-03-30 13:01:02 -07005777
5778 I915_WRITE(HTOTAL(pipe),
5779 (adjusted_mode->crtc_hdisplay - 1) |
5780 ((adjusted_mode->crtc_htotal - 1) << 16));
5781 I915_WRITE(HBLANK(pipe),
5782 (adjusted_mode->crtc_hblank_start - 1) |
5783 ((adjusted_mode->crtc_hblank_end - 1) << 16));
5784 I915_WRITE(HSYNC(pipe),
5785 (adjusted_mode->crtc_hsync_start - 1) |
5786 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5787
5788 I915_WRITE(VTOTAL(pipe),
5789 (adjusted_mode->crtc_vdisplay - 1) |
5790 ((adjusted_mode->crtc_vtotal - 1) << 16));
5791 I915_WRITE(VBLANK(pipe),
5792 (adjusted_mode->crtc_vblank_start - 1) |
5793 ((adjusted_mode->crtc_vblank_end - 1) << 16));
5794 I915_WRITE(VSYNC(pipe),
5795 (adjusted_mode->crtc_vsync_start - 1) |
5796 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5797
5798 /* pipesrc and dspsize control the size that is scaled from,
5799 * which should always be the user's requested size.
5800 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005801 I915_WRITE(DSPSIZE(plane),
5802 ((mode->vdisplay - 1) << 16) |
5803 (mode->hdisplay - 1));
5804 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005805 I915_WRITE(PIPESRC(pipe),
5806 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
5807
Eric Anholtf564048e2011-03-30 13:01:02 -07005808 I915_WRITE(PIPECONF(pipe), pipeconf);
5809 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07005810 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07005811
5812 intel_wait_for_vblank(dev, pipe);
5813
Eric Anholtf564048e2011-03-30 13:01:02 -07005814 I915_WRITE(DSPCNTR(plane), dspcntr);
5815 POSTING_READ(DSPCNTR(plane));
Keith Packard284d9522011-06-06 17:12:49 -07005816 intel_enable_plane(dev_priv, plane, pipe);
Eric Anholtf564048e2011-03-30 13:01:02 -07005817
5818 ret = intel_pipe_set_base(crtc, x, y, old_fb);
5819
5820 intel_update_watermarks(dev);
5821
Eric Anholtf564048e2011-03-30 13:01:02 -07005822 return ret;
5823}
5824
Keith Packard9fb526d2011-09-26 22:24:57 -07005825/*
5826 * Initialize reference clocks when the driver loads
5827 */
5828void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005829{
5830 struct drm_i915_private *dev_priv = dev->dev_private;
5831 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005832 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005833 u32 temp;
5834 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005835 bool has_cpu_edp = false;
5836 bool has_pch_edp = false;
5837 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005838 bool has_ck505 = false;
5839 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005840
5841 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005842 list_for_each_entry(encoder, &mode_config->encoder_list,
5843 base.head) {
5844 switch (encoder->type) {
5845 case INTEL_OUTPUT_LVDS:
5846 has_panel = true;
5847 has_lvds = true;
5848 break;
5849 case INTEL_OUTPUT_EDP:
5850 has_panel = true;
5851 if (intel_encoder_is_pch_edp(&encoder->base))
5852 has_pch_edp = true;
5853 else
5854 has_cpu_edp = true;
5855 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005856 }
5857 }
5858
Keith Packard99eb6a02011-09-26 14:29:12 -07005859 if (HAS_PCH_IBX(dev)) {
5860 has_ck505 = dev_priv->display_clock_mode;
5861 can_ssc = has_ck505;
5862 } else {
5863 has_ck505 = false;
5864 can_ssc = true;
5865 }
5866
5867 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
5868 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
5869 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005870
5871 /* Ironlake: try to setup display ref clock before DPLL
5872 * enabling. This is only under driver's control after
5873 * PCH B stepping, previous chipset stepping should be
5874 * ignoring this setting.
5875 */
5876 temp = I915_READ(PCH_DREF_CONTROL);
5877 /* Always enable nonspread source */
5878 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005879
Keith Packard99eb6a02011-09-26 14:29:12 -07005880 if (has_ck505)
5881 temp |= DREF_NONSPREAD_CK505_ENABLE;
5882 else
5883 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005884
Keith Packard199e5d72011-09-22 12:01:57 -07005885 if (has_panel) {
5886 temp &= ~DREF_SSC_SOURCE_MASK;
5887 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005888
Keith Packard199e5d72011-09-22 12:01:57 -07005889 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005890 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005891 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005892 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005893 } else
5894 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005895
5896 /* Get SSC going before enabling the outputs */
5897 I915_WRITE(PCH_DREF_CONTROL, temp);
5898 POSTING_READ(PCH_DREF_CONTROL);
5899 udelay(200);
5900
Jesse Barnes13d83a62011-08-03 12:59:20 -07005901 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5902
5903 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005904 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005905 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005906 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005907 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005908 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005909 else
5910 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005911 } else
5912 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5913
5914 I915_WRITE(PCH_DREF_CONTROL, temp);
5915 POSTING_READ(PCH_DREF_CONTROL);
5916 udelay(200);
5917 } else {
5918 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5919
5920 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5921
5922 /* Turn off CPU output */
5923 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5924
5925 I915_WRITE(PCH_DREF_CONTROL, temp);
5926 POSTING_READ(PCH_DREF_CONTROL);
5927 udelay(200);
5928
5929 /* Turn off the SSC source */
5930 temp &= ~DREF_SSC_SOURCE_MASK;
5931 temp |= DREF_SSC_SOURCE_DISABLE;
5932
5933 /* Turn off SSC1 */
5934 temp &= ~ DREF_SSC1_ENABLE;
5935
Jesse Barnes13d83a62011-08-03 12:59:20 -07005936 I915_WRITE(PCH_DREF_CONTROL, temp);
5937 POSTING_READ(PCH_DREF_CONTROL);
5938 udelay(200);
5939 }
5940}
5941
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005942static int ironlake_get_refclk(struct drm_crtc *crtc)
5943{
5944 struct drm_device *dev = crtc->dev;
5945 struct drm_i915_private *dev_priv = dev->dev_private;
5946 struct intel_encoder *encoder;
5947 struct drm_mode_config *mode_config = &dev->mode_config;
5948 struct intel_encoder *edp_encoder = NULL;
5949 int num_connectors = 0;
5950 bool is_lvds = false;
5951
5952 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5953 if (encoder->base.crtc != crtc)
5954 continue;
5955
5956 switch (encoder->type) {
5957 case INTEL_OUTPUT_LVDS:
5958 is_lvds = true;
5959 break;
5960 case INTEL_OUTPUT_EDP:
5961 edp_encoder = encoder;
5962 break;
5963 }
5964 num_connectors++;
5965 }
5966
5967 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5968 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5969 dev_priv->lvds_ssc_freq);
5970 return dev_priv->lvds_ssc_freq * 1000;
5971 }
5972
5973 return 120000;
5974}
5975
Eric Anholtf564048e2011-03-30 13:01:02 -07005976static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5977 struct drm_display_mode *mode,
5978 struct drm_display_mode *adjusted_mode,
5979 int x, int y,
5980 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005981{
5982 struct drm_device *dev = crtc->dev;
5983 struct drm_i915_private *dev_priv = dev->dev_private;
5984 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5985 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005986 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08005987 int refclk, num_connectors = 0;
5988 intel_clock_t clock, reduced_clock;
5989 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07005990 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005991 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005992 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnese3aef172012-04-10 11:58:03 -07005993 struct intel_encoder *encoder, *edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005994 const intel_limit_t *limit;
5995 int ret;
5996 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07005997 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08005998 u32 lvds_sync = 0;
Jesse Barnes5a354202011-06-24 12:19:22 -07005999 int target_clock, pixel_multiplier, lane, link_bw, factor;
6000 unsigned int pipe_bpp;
6001 bool dither;
Jesse Barnese3aef172012-04-10 11:58:03 -07006002 bool is_cpu_edp = false, is_pch_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006003
Jesse Barnes79e53942008-11-07 14:24:08 -08006004 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6005 if (encoder->base.crtc != crtc)
6006 continue;
6007
6008 switch (encoder->type) {
6009 case INTEL_OUTPUT_LVDS:
6010 is_lvds = true;
6011 break;
6012 case INTEL_OUTPUT_SDVO:
6013 case INTEL_OUTPUT_HDMI:
6014 is_sdvo = true;
6015 if (encoder->needs_tv_clock)
6016 is_tv = true;
6017 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006018 case INTEL_OUTPUT_TVOUT:
6019 is_tv = true;
6020 break;
6021 case INTEL_OUTPUT_ANALOG:
6022 is_crt = true;
6023 break;
6024 case INTEL_OUTPUT_DISPLAYPORT:
6025 is_dp = true;
6026 break;
6027 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07006028 is_dp = true;
6029 if (intel_encoder_is_pch_edp(&encoder->base))
6030 is_pch_edp = true;
6031 else
6032 is_cpu_edp = true;
6033 edp_encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006034 break;
6035 }
6036
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006037 num_connectors++;
6038 }
6039
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006040 refclk = ironlake_get_refclk(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006041
6042 /*
6043 * Returns a set of divisors for the desired target clock with the given
6044 * refclk, or FALSE. The returned values represent the clock equation:
6045 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6046 */
6047 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08006048 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
6049 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006050 if (!ok) {
6051 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6052 return -EINVAL;
6053 }
6054
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006055 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006056 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006057
Zhao Yakuiddc90032010-01-06 22:05:56 +08006058 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08006059 /*
6060 * Ensure we match the reduced clock's P to the target clock.
6061 * If the clocks don't match, we can't switch the display clock
6062 * by using the FP0/FP1. In such case we will disable the LVDS
6063 * downclock feature.
6064 */
Zhao Yakuiddc90032010-01-06 22:05:56 +08006065 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01006066 dev_priv->lvds_downclock,
6067 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08006068 &clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01006069 &reduced_clock);
Jesse Barnes652c3932009-08-17 13:31:43 -07006070 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08006071 /* SDVO TV has fixed PLL values depend on its clock range,
6072 this mirrors vbios setting. */
6073 if (is_sdvo && is_tv) {
6074 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01006075 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08006076 clock.p1 = 2;
6077 clock.p2 = 10;
6078 clock.n = 3;
6079 clock.m1 = 16;
6080 clock.m2 = 8;
6081 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01006082 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08006083 clock.p1 = 1;
6084 clock.p2 = 10;
6085 clock.n = 6;
6086 clock.m1 = 12;
6087 clock.m2 = 8;
6088 }
6089 }
6090
Zhenyu Wang2c072452009-06-05 15:38:42 +08006091 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07006092 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
6093 lane = 0;
6094 /* CPU eDP doesn't require FDI link, so just set DP M/N
6095 according to current link config */
Jesse Barnese3aef172012-04-10 11:58:03 -07006096 if (is_cpu_edp) {
Eric Anholt8febb292011-03-30 13:01:07 -07006097 target_clock = mode->clock;
Jesse Barnese3aef172012-04-10 11:58:03 -07006098 intel_edp_link_config(edp_encoder, &lane, &link_bw);
Eric Anholt8febb292011-03-30 13:01:07 -07006099 } else {
6100 /* [e]DP over FDI requires target mode clock
6101 instead of link clock */
Jesse Barnese3aef172012-04-10 11:58:03 -07006102 if (is_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006103 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07006104 else
6105 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01006106
Eric Anholt8febb292011-03-30 13:01:07 -07006107 /* FDI is a binary signal running at ~2.7GHz, encoding
6108 * each output octet as 10 bits. The actual frequency
6109 * is stored as a divider into a 100MHz clock, and the
6110 * mode pixel clock is stored in units of 1KHz.
6111 * Hence the bw of each lane in terms of the mode signal
6112 * is:
6113 */
6114 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006115 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006116
Eric Anholt8febb292011-03-30 13:01:07 -07006117 /* determine panel color depth */
6118 temp = I915_READ(PIPECONF(pipe));
6119 temp &= ~PIPE_BPC_MASK;
Adam Jackson3b5c78a2011-12-13 15:41:00 -08006120 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
Jesse Barnes5a354202011-06-24 12:19:22 -07006121 switch (pipe_bpp) {
6122 case 18:
6123 temp |= PIPE_6BPC;
6124 break;
6125 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07006126 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07006127 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07006128 case 30:
6129 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07006130 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07006131 case 36:
6132 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07006133 break;
6134 default:
Jesse Barnes62ac41a2011-07-28 12:55:14 -07006135 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
6136 pipe_bpp);
Jesse Barnes5a354202011-06-24 12:19:22 -07006137 temp |= PIPE_8BPC;
6138 pipe_bpp = 24;
6139 break;
Eric Anholt8febb292011-03-30 13:01:07 -07006140 }
6141
Jesse Barnes5a354202011-06-24 12:19:22 -07006142 intel_crtc->bpp = pipe_bpp;
6143 I915_WRITE(PIPECONF(pipe), temp);
6144
Eric Anholt8febb292011-03-30 13:01:07 -07006145 if (!lane) {
6146 /*
6147 * Account for spread spectrum to avoid
6148 * oversubscribing the link. Max center spread
6149 * is 2.5%; use 5% for safety's sake.
6150 */
Jesse Barnes5a354202011-06-24 12:19:22 -07006151 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07006152 lane = bps / (link_bw * 8) + 1;
6153 }
6154
6155 intel_crtc->fdi_lanes = lane;
6156
6157 if (pixel_multiplier > 1)
6158 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07006159 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
6160 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07006161
Eric Anholta07d6782011-03-30 13:01:08 -07006162 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
6163 if (has_reduced_clock)
6164 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
6165 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08006166
Chris Wilsonc1858122010-12-03 21:35:48 +00006167 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006168 factor = 21;
6169 if (is_lvds) {
6170 if ((intel_panel_use_ssc(dev_priv) &&
6171 dev_priv->lvds_ssc_freq == 100) ||
6172 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
6173 factor = 25;
6174 } else if (is_sdvo && is_tv)
6175 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006176
Jesse Barnescb0e0932011-07-28 14:50:30 -07006177 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07006178 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006179
Chris Wilson5eddb702010-09-11 13:48:45 +01006180 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006181
Eric Anholta07d6782011-03-30 13:01:08 -07006182 if (is_lvds)
6183 dpll |= DPLLB_MODE_LVDS;
6184 else
6185 dpll |= DPLLB_MODE_DAC_SERIAL;
6186 if (is_sdvo) {
6187 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
6188 if (pixel_multiplier > 1) {
6189 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08006190 }
Eric Anholta07d6782011-03-30 13:01:08 -07006191 dpll |= DPLL_DVO_HIGH_SPEED;
6192 }
Jesse Barnese3aef172012-04-10 11:58:03 -07006193 if (is_dp && !is_cpu_edp)
Eric Anholta07d6782011-03-30 13:01:08 -07006194 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006195
Eric Anholta07d6782011-03-30 13:01:08 -07006196 /* compute bitmask from p1 value */
6197 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6198 /* also FPA1 */
6199 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6200
6201 switch (clock.p2) {
6202 case 5:
6203 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6204 break;
6205 case 7:
6206 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6207 break;
6208 case 10:
6209 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6210 break;
6211 case 14:
6212 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6213 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006214 }
6215
6216 if (is_sdvo && is_tv)
6217 dpll |= PLL_REF_INPUT_TVCLKINBC;
6218 else if (is_tv)
6219 /* XXX: just matching BIOS for now */
6220 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
6221 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00006222 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08006223 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6224 else
6225 dpll |= PLL_REF_INPUT_DREFCLK;
6226
6227 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01006228 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006229
6230 /* Set up the display plane register */
6231 dspcntr = DISPPLANE_GAMMA_ENABLE;
6232
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07006233 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006234 drm_mode_debug_printmodeline(mode);
6235
Jesse Barnes5c5313c2010-10-07 16:01:11 -07006236 /* PCH eDP needs FDI, but CPU eDP does not */
Jesse Barnes4b645f12011-10-12 09:51:31 -07006237 if (!intel_crtc->no_pll) {
Jesse Barnese3aef172012-04-10 11:58:03 -07006238 if (!is_cpu_edp) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07006239 I915_WRITE(PCH_FP0(pipe), fp);
6240 I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01006241
Jesse Barnes4b645f12011-10-12 09:51:31 -07006242 POSTING_READ(PCH_DPLL(pipe));
6243 udelay(150);
6244 }
6245 } else {
6246 if (dpll == (I915_READ(PCH_DPLL(0)) & 0x7fffffff) &&
6247 fp == I915_READ(PCH_FP0(0))) {
6248 intel_crtc->use_pll_a = true;
6249 DRM_DEBUG_KMS("using pipe a dpll\n");
6250 } else if (dpll == (I915_READ(PCH_DPLL(1)) & 0x7fffffff) &&
6251 fp == I915_READ(PCH_FP0(1))) {
6252 intel_crtc->use_pll_a = false;
6253 DRM_DEBUG_KMS("using pipe b dpll\n");
6254 } else {
6255 DRM_DEBUG_KMS("no matching PLL configuration for pipe 2\n");
6256 return -EINVAL;
6257 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006258 }
6259
6260 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
6261 * This is an exception to the general rule that mode_set doesn't turn
6262 * things on.
6263 */
6264 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07006265 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01006266 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08006267 if (HAS_PCH_CPT(dev)) {
6268 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07006269 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08006270 } else {
6271 if (pipe == 1)
6272 temp |= LVDS_PIPEB_SELECT;
6273 else
6274 temp &= ~LVDS_PIPEB_SELECT;
6275 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07006276
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08006277 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01006278 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08006279 /* Set the B0-B3 data pairs corresponding to whether we're going to
6280 * set the DPLLs for dual-channel mode or not.
6281 */
6282 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01006283 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08006284 else
Chris Wilson5eddb702010-09-11 13:48:45 +01006285 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08006286
6287 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
6288 * appropriately here, but we need to look more thoroughly into how
6289 * panels behave in the two modes.
6290 */
Bryan Freedaa9b5002011-01-12 13:43:19 -08006291 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
6292 lvds_sync |= LVDS_HSYNC_POLARITY;
6293 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
6294 lvds_sync |= LVDS_VSYNC_POLARITY;
6295 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
6296 != lvds_sync) {
6297 char flags[2] = "-+";
6298 DRM_INFO("Changing LVDS panel from "
6299 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
6300 flags[!(temp & LVDS_HSYNC_POLARITY)],
6301 flags[!(temp & LVDS_VSYNC_POLARITY)],
6302 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
6303 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
6304 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
6305 temp |= lvds_sync;
6306 }
Eric Anholtfae14982011-03-30 13:01:09 -07006307 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08006308 }
Jesse Barnes434ed092010-09-07 14:48:06 -07006309
Eric Anholt8febb292011-03-30 13:01:07 -07006310 pipeconf &= ~PIPECONF_DITHER_EN;
6311 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07006312 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07006313 pipeconf |= PIPECONF_DITHER_EN;
Daniel Vetterf74974c2011-10-11 17:27:51 +02006314 pipeconf |= PIPECONF_DITHER_TYPE_SP;
Jesse Barnes434ed092010-09-07 14:48:06 -07006315 }
Jesse Barnese3aef172012-04-10 11:58:03 -07006316 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006317 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07006318 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006319 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006320 I915_WRITE(TRANSDATA_M1(pipe), 0);
6321 I915_WRITE(TRANSDATA_N1(pipe), 0);
6322 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
6323 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006324 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006325
Jesse Barnese3aef172012-04-10 11:58:03 -07006326 if (!intel_crtc->no_pll && (!edp_encoder || is_pch_edp)) {
Eric Anholtfae14982011-03-30 13:01:09 -07006327 I915_WRITE(PCH_DPLL(pipe), dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01006328
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006329 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07006330 POSTING_READ(PCH_DPLL(pipe));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006331 udelay(150);
6332
Eric Anholt8febb292011-03-30 13:01:07 -07006333 /* The pixel multiplier can only be updated once the
6334 * DPLL is enabled and the clocks are stable.
6335 *
6336 * So write it again.
6337 */
Eric Anholtfae14982011-03-30 13:01:09 -07006338 I915_WRITE(PCH_DPLL(pipe), dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08006339 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006340
Chris Wilson5eddb702010-09-11 13:48:45 +01006341 intel_crtc->lowfreq_avail = false;
Jesse Barnes4b645f12011-10-12 09:51:31 -07006342 if (!intel_crtc->no_pll) {
6343 if (is_lvds && has_reduced_clock && i915_powersave) {
6344 I915_WRITE(PCH_FP1(pipe), fp2);
6345 intel_crtc->lowfreq_avail = true;
6346 if (HAS_PIPE_CXSR(dev)) {
6347 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6348 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6349 }
6350 } else {
6351 I915_WRITE(PCH_FP1(pipe), fp);
6352 if (HAS_PIPE_CXSR(dev)) {
6353 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
6354 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
6355 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006356 }
6357 }
6358
Keith Packard617cf882012-02-08 13:53:38 -08006359 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006360 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Daniel Vetter5def4742012-01-28 14:49:22 +01006361 pipeconf |= PIPECONF_INTERLACED_ILK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006362 /* the chip adds 2 halflines automatically */
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006363 adjusted_mode->crtc_vtotal -= 1;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006364 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01006365 I915_WRITE(VSYNCSHIFT(pipe),
6366 adjusted_mode->crtc_hsync_start
6367 - adjusted_mode->crtc_htotal/2);
6368 } else {
Keith Packard617cf882012-02-08 13:53:38 -08006369 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01006370 I915_WRITE(VSYNCSHIFT(pipe), 0);
6371 }
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006372
Chris Wilson5eddb702010-09-11 13:48:45 +01006373 I915_WRITE(HTOTAL(pipe),
6374 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006375 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006376 I915_WRITE(HBLANK(pipe),
6377 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006378 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006379 I915_WRITE(HSYNC(pipe),
6380 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006381 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006382
6383 I915_WRITE(VTOTAL(pipe),
6384 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006385 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006386 I915_WRITE(VBLANK(pipe),
6387 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006388 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006389 I915_WRITE(VSYNC(pipe),
6390 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006391 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006392
Eric Anholt8febb292011-03-30 13:01:07 -07006393 /* pipesrc controls the size that is scaled from, which should
6394 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08006395 */
Chris Wilson5eddb702010-09-11 13:48:45 +01006396 I915_WRITE(PIPESRC(pipe),
6397 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08006398
Eric Anholt8febb292011-03-30 13:01:07 -07006399 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
6400 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
6401 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
6402 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006403
Jesse Barnese3aef172012-04-10 11:58:03 -07006404 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07006405 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006406
Chris Wilson5eddb702010-09-11 13:48:45 +01006407 I915_WRITE(PIPECONF(pipe), pipeconf);
6408 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006409
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006410 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006411
Chris Wilson5eddb702010-09-11 13:48:45 +01006412 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006413 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006414
Chris Wilson5c3b82e2009-02-11 13:25:09 +00006415 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006416
6417 intel_update_watermarks(dev);
6418
Chris Wilson1f803ee2009-06-06 09:45:59 +01006419 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006420}
6421
Eric Anholtf564048e2011-03-30 13:01:02 -07006422static int intel_crtc_mode_set(struct drm_crtc *crtc,
6423 struct drm_display_mode *mode,
6424 struct drm_display_mode *adjusted_mode,
6425 int x, int y,
6426 struct drm_framebuffer *old_fb)
6427{
6428 struct drm_device *dev = crtc->dev;
6429 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07006430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6431 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006432 int ret;
6433
Eric Anholt0b701d22011-03-30 13:01:03 -07006434 drm_vblank_pre_modeset(dev, pipe);
6435
Eric Anholtf564048e2011-03-30 13:01:02 -07006436 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
6437 x, y, old_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006438 drm_vblank_post_modeset(dev, pipe);
6439
Jesse Barnesd8e70a22011-11-15 10:28:54 -08006440 if (ret)
6441 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
6442 else
6443 intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
Keith Packard120eced2011-07-27 01:21:40 -07006444
Jesse Barnes79e53942008-11-07 14:24:08 -08006445 return ret;
6446}
6447
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006448static bool intel_eld_uptodate(struct drm_connector *connector,
6449 int reg_eldv, uint32_t bits_eldv,
6450 int reg_elda, uint32_t bits_elda,
6451 int reg_edid)
6452{
6453 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6454 uint8_t *eld = connector->eld;
6455 uint32_t i;
6456
6457 i = I915_READ(reg_eldv);
6458 i &= bits_eldv;
6459
6460 if (!eld[0])
6461 return !i;
6462
6463 if (!i)
6464 return false;
6465
6466 i = I915_READ(reg_elda);
6467 i &= ~bits_elda;
6468 I915_WRITE(reg_elda, i);
6469
6470 for (i = 0; i < eld[2]; i++)
6471 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6472 return false;
6473
6474 return true;
6475}
6476
Wu Fengguange0dac652011-09-05 14:25:34 +08006477static void g4x_write_eld(struct drm_connector *connector,
6478 struct drm_crtc *crtc)
6479{
6480 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6481 uint8_t *eld = connector->eld;
6482 uint32_t eldv;
6483 uint32_t len;
6484 uint32_t i;
6485
6486 i = I915_READ(G4X_AUD_VID_DID);
6487
6488 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6489 eldv = G4X_ELDV_DEVCL_DEVBLC;
6490 else
6491 eldv = G4X_ELDV_DEVCTG;
6492
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006493 if (intel_eld_uptodate(connector,
6494 G4X_AUD_CNTL_ST, eldv,
6495 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6496 G4X_HDMIW_HDMIEDID))
6497 return;
6498
Wu Fengguange0dac652011-09-05 14:25:34 +08006499 i = I915_READ(G4X_AUD_CNTL_ST);
6500 i &= ~(eldv | G4X_ELD_ADDR);
6501 len = (i >> 9) & 0x1f; /* ELD buffer size */
6502 I915_WRITE(G4X_AUD_CNTL_ST, i);
6503
6504 if (!eld[0])
6505 return;
6506
6507 len = min_t(uint8_t, eld[2], len);
6508 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6509 for (i = 0; i < len; i++)
6510 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6511
6512 i = I915_READ(G4X_AUD_CNTL_ST);
6513 i |= eldv;
6514 I915_WRITE(G4X_AUD_CNTL_ST, i);
6515}
6516
6517static void ironlake_write_eld(struct drm_connector *connector,
6518 struct drm_crtc *crtc)
6519{
6520 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6521 uint8_t *eld = connector->eld;
6522 uint32_t eldv;
6523 uint32_t i;
6524 int len;
6525 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006526 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006527 int aud_cntl_st;
6528 int aud_cntrl_st2;
6529
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006530 if (HAS_PCH_IBX(connector->dev)) {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006531 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006532 aud_config = IBX_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006533 aud_cntl_st = IBX_AUD_CNTL_ST_A;
6534 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006535 } else {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006536 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006537 aud_config = CPT_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006538 aud_cntl_st = CPT_AUD_CNTL_ST_A;
6539 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006540 }
6541
6542 i = to_intel_crtc(crtc)->pipe;
6543 hdmiw_hdmiedid += i * 0x100;
6544 aud_cntl_st += i * 0x100;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006545 aud_config += i * 0x100;
Wu Fengguange0dac652011-09-05 14:25:34 +08006546
6547 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));
6548
6549 i = I915_READ(aud_cntl_st);
6550 i = (i >> 29) & 0x3; /* DIP_Port_Select, 0x1 = PortB */
6551 if (!i) {
6552 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6553 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006554 eldv = IBX_ELD_VALIDB;
6555 eldv |= IBX_ELD_VALIDB << 4;
6556 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006557 } else {
6558 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006559 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006560 }
6561
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006562 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6563 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6564 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006565 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6566 } else
6567 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006568
6569 if (intel_eld_uptodate(connector,
6570 aud_cntrl_st2, eldv,
6571 aud_cntl_st, IBX_ELD_ADDRESS,
6572 hdmiw_hdmiedid))
6573 return;
6574
Wu Fengguange0dac652011-09-05 14:25:34 +08006575 i = I915_READ(aud_cntrl_st2);
6576 i &= ~eldv;
6577 I915_WRITE(aud_cntrl_st2, i);
6578
6579 if (!eld[0])
6580 return;
6581
Wu Fengguange0dac652011-09-05 14:25:34 +08006582 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006583 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006584 I915_WRITE(aud_cntl_st, i);
6585
6586 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6587 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6588 for (i = 0; i < len; i++)
6589 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6590
6591 i = I915_READ(aud_cntrl_st2);
6592 i |= eldv;
6593 I915_WRITE(aud_cntrl_st2, i);
6594}
6595
6596void intel_write_eld(struct drm_encoder *encoder,
6597 struct drm_display_mode *mode)
6598{
6599 struct drm_crtc *crtc = encoder->crtc;
6600 struct drm_connector *connector;
6601 struct drm_device *dev = encoder->dev;
6602 struct drm_i915_private *dev_priv = dev->dev_private;
6603
6604 connector = drm_select_eld(encoder, mode);
6605 if (!connector)
6606 return;
6607
6608 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6609 connector->base.id,
6610 drm_get_connector_name(connector),
6611 connector->encoder->base.id,
6612 drm_get_encoder_name(connector->encoder));
6613
6614 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6615
6616 if (dev_priv->display.write_eld)
6617 dev_priv->display.write_eld(connector, crtc);
6618}
6619
Jesse Barnes79e53942008-11-07 14:24:08 -08006620/** Loads the palette/gamma unit for the CRTC with the prepared values */
6621void intel_crtc_load_lut(struct drm_crtc *crtc)
6622{
6623 struct drm_device *dev = crtc->dev;
6624 struct drm_i915_private *dev_priv = dev->dev_private;
6625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006626 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006627 int i;
6628
6629 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006630 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006631 return;
6632
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006633 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006634 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006635 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006636
Jesse Barnes79e53942008-11-07 14:24:08 -08006637 for (i = 0; i < 256; i++) {
6638 I915_WRITE(palreg + 4 * i,
6639 (intel_crtc->lut_r[i] << 16) |
6640 (intel_crtc->lut_g[i] << 8) |
6641 intel_crtc->lut_b[i]);
6642 }
6643}
6644
Chris Wilson560b85b2010-08-07 11:01:38 +01006645static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6646{
6647 struct drm_device *dev = crtc->dev;
6648 struct drm_i915_private *dev_priv = dev->dev_private;
6649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6650 bool visible = base != 0;
6651 u32 cntl;
6652
6653 if (intel_crtc->cursor_visible == visible)
6654 return;
6655
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006656 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006657 if (visible) {
6658 /* On these chipsets we can only modify the base whilst
6659 * the cursor is disabled.
6660 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006661 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006662
6663 cntl &= ~(CURSOR_FORMAT_MASK);
6664 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6665 cntl |= CURSOR_ENABLE |
6666 CURSOR_GAMMA_ENABLE |
6667 CURSOR_FORMAT_ARGB;
6668 } else
6669 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006670 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006671
6672 intel_crtc->cursor_visible = visible;
6673}
6674
6675static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6676{
6677 struct drm_device *dev = crtc->dev;
6678 struct drm_i915_private *dev_priv = dev->dev_private;
6679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6680 int pipe = intel_crtc->pipe;
6681 bool visible = base != 0;
6682
6683 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006684 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006685 if (base) {
6686 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6687 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6688 cntl |= pipe << 28; /* Connect to correct pipe */
6689 } else {
6690 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6691 cntl |= CURSOR_MODE_DISABLE;
6692 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006693 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006694
6695 intel_crtc->cursor_visible = visible;
6696 }
6697 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006698 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006699}
6700
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006701static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6702{
6703 struct drm_device *dev = crtc->dev;
6704 struct drm_i915_private *dev_priv = dev->dev_private;
6705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6706 int pipe = intel_crtc->pipe;
6707 bool visible = base != 0;
6708
6709 if (intel_crtc->cursor_visible != visible) {
6710 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6711 if (base) {
6712 cntl &= ~CURSOR_MODE;
6713 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6714 } else {
6715 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6716 cntl |= CURSOR_MODE_DISABLE;
6717 }
6718 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6719
6720 intel_crtc->cursor_visible = visible;
6721 }
6722 /* and commit changes on next vblank */
6723 I915_WRITE(CURBASE_IVB(pipe), base);
6724}
6725
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006726/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006727static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6728 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006729{
6730 struct drm_device *dev = crtc->dev;
6731 struct drm_i915_private *dev_priv = dev->dev_private;
6732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6733 int pipe = intel_crtc->pipe;
6734 int x = intel_crtc->cursor_x;
6735 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006736 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006737 bool visible;
6738
6739 pos = 0;
6740
Chris Wilson6b383a72010-09-13 13:54:26 +01006741 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006742 base = intel_crtc->cursor_addr;
6743 if (x > (int) crtc->fb->width)
6744 base = 0;
6745
6746 if (y > (int) crtc->fb->height)
6747 base = 0;
6748 } else
6749 base = 0;
6750
6751 if (x < 0) {
6752 if (x + intel_crtc->cursor_width < 0)
6753 base = 0;
6754
6755 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6756 x = -x;
6757 }
6758 pos |= x << CURSOR_X_SHIFT;
6759
6760 if (y < 0) {
6761 if (y + intel_crtc->cursor_height < 0)
6762 base = 0;
6763
6764 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6765 y = -y;
6766 }
6767 pos |= y << CURSOR_Y_SHIFT;
6768
6769 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006770 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006771 return;
6772
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006773 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006774 I915_WRITE(CURPOS_IVB(pipe), pos);
6775 ivb_update_cursor(crtc, base);
6776 } else {
6777 I915_WRITE(CURPOS(pipe), pos);
6778 if (IS_845G(dev) || IS_I865G(dev))
6779 i845_update_cursor(crtc, base);
6780 else
6781 i9xx_update_cursor(crtc, base);
6782 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006783
6784 if (visible)
6785 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
6786}
6787
Jesse Barnes79e53942008-11-07 14:24:08 -08006788static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006789 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006790 uint32_t handle,
6791 uint32_t width, uint32_t height)
6792{
6793 struct drm_device *dev = crtc->dev;
6794 struct drm_i915_private *dev_priv = dev->dev_private;
6795 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006796 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006797 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006798 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006799
Zhao Yakui28c97732009-10-09 11:39:41 +08006800 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08006801
6802 /* if we want to turn off the cursor ignore width and height */
6803 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006804 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006805 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006806 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006807 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006808 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006809 }
6810
6811 /* Currently we only support 64x64 cursors */
6812 if (width != 64 || height != 64) {
6813 DRM_ERROR("we currently only support 64x64 cursors\n");
6814 return -EINVAL;
6815 }
6816
Chris Wilson05394f32010-11-08 19:18:58 +00006817 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006818 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006819 return -ENOENT;
6820
Chris Wilson05394f32010-11-08 19:18:58 +00006821 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006822 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006823 ret = -ENOMEM;
6824 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006825 }
6826
Dave Airlie71acb5e2008-12-30 20:31:46 +10006827 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006828 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006829 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006830 if (obj->tiling_mode) {
6831 DRM_ERROR("cursor cannot be tiled\n");
6832 ret = -EINVAL;
6833 goto fail_locked;
6834 }
6835
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006836 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006837 if (ret) {
6838 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006839 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006840 }
6841
Chris Wilsond9e86c02010-11-10 16:40:20 +00006842 ret = i915_gem_object_put_fence(obj);
6843 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006844 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006845 goto fail_unpin;
6846 }
6847
Chris Wilson05394f32010-11-08 19:18:58 +00006848 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006849 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006850 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006851 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006852 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6853 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006854 if (ret) {
6855 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006856 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006857 }
Chris Wilson05394f32010-11-08 19:18:58 +00006858 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006859 }
6860
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006861 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006862 I915_WRITE(CURSIZE, (height << 12) | width);
6863
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006864 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006865 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006866 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006867 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006868 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6869 } else
6870 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006871 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006872 }
Jesse Barnes80824002009-09-10 15:28:06 -07006873
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006874 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006875
6876 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006877 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006878 intel_crtc->cursor_width = width;
6879 intel_crtc->cursor_height = height;
6880
Chris Wilson6b383a72010-09-13 13:54:26 +01006881 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006882
Jesse Barnes79e53942008-11-07 14:24:08 -08006883 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006884fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006885 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006886fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006887 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006888fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006889 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006890 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006891}
6892
6893static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6894{
Jesse Barnes79e53942008-11-07 14:24:08 -08006895 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006896
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006897 intel_crtc->cursor_x = x;
6898 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006899
Chris Wilson6b383a72010-09-13 13:54:26 +01006900 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006901
6902 return 0;
6903}
6904
6905/** Sets the color ramps on behalf of RandR */
6906void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6907 u16 blue, int regno)
6908{
6909 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6910
6911 intel_crtc->lut_r[regno] = red >> 8;
6912 intel_crtc->lut_g[regno] = green >> 8;
6913 intel_crtc->lut_b[regno] = blue >> 8;
6914}
6915
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006916void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6917 u16 *blue, int regno)
6918{
6919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6920
6921 *red = intel_crtc->lut_r[regno] << 8;
6922 *green = intel_crtc->lut_g[regno] << 8;
6923 *blue = intel_crtc->lut_b[regno] << 8;
6924}
6925
Jesse Barnes79e53942008-11-07 14:24:08 -08006926static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006927 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006928{
James Simmons72034252010-08-03 01:33:19 +01006929 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006931
James Simmons72034252010-08-03 01:33:19 +01006932 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006933 intel_crtc->lut_r[i] = red[i] >> 8;
6934 intel_crtc->lut_g[i] = green[i] >> 8;
6935 intel_crtc->lut_b[i] = blue[i] >> 8;
6936 }
6937
6938 intel_crtc_load_lut(crtc);
6939}
6940
6941/**
6942 * Get a pipe with a simple mode set on it for doing load-based monitor
6943 * detection.
6944 *
6945 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006946 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006947 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006948 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006949 * configured for it. In the future, it could choose to temporarily disable
6950 * some outputs to free up a pipe for its use.
6951 *
6952 * \return crtc, or NULL if no pipes are available.
6953 */
6954
6955/* VESA 640x480x72Hz mode to set on the pipe */
6956static struct drm_display_mode load_detect_mode = {
6957 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6958 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6959};
6960
Chris Wilsond2dff872011-04-19 08:36:26 +01006961static struct drm_framebuffer *
6962intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006963 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006964 struct drm_i915_gem_object *obj)
6965{
6966 struct intel_framebuffer *intel_fb;
6967 int ret;
6968
6969 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6970 if (!intel_fb) {
6971 drm_gem_object_unreference_unlocked(&obj->base);
6972 return ERR_PTR(-ENOMEM);
6973 }
6974
6975 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6976 if (ret) {
6977 drm_gem_object_unreference_unlocked(&obj->base);
6978 kfree(intel_fb);
6979 return ERR_PTR(ret);
6980 }
6981
6982 return &intel_fb->base;
6983}
6984
6985static u32
6986intel_framebuffer_pitch_for_width(int width, int bpp)
6987{
6988 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6989 return ALIGN(pitch, 64);
6990}
6991
6992static u32
6993intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6994{
6995 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6996 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6997}
6998
6999static struct drm_framebuffer *
7000intel_framebuffer_create_for_mode(struct drm_device *dev,
7001 struct drm_display_mode *mode,
7002 int depth, int bpp)
7003{
7004 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007005 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01007006
7007 obj = i915_gem_alloc_object(dev,
7008 intel_framebuffer_size_for_mode(mode, bpp));
7009 if (obj == NULL)
7010 return ERR_PTR(-ENOMEM);
7011
7012 mode_cmd.width = mode->hdisplay;
7013 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007014 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7015 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007016 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007017
7018 return intel_framebuffer_create(dev, &mode_cmd, obj);
7019}
7020
7021static struct drm_framebuffer *
7022mode_fits_in_fbdev(struct drm_device *dev,
7023 struct drm_display_mode *mode)
7024{
7025 struct drm_i915_private *dev_priv = dev->dev_private;
7026 struct drm_i915_gem_object *obj;
7027 struct drm_framebuffer *fb;
7028
7029 if (dev_priv->fbdev == NULL)
7030 return NULL;
7031
7032 obj = dev_priv->fbdev->ifb.obj;
7033 if (obj == NULL)
7034 return NULL;
7035
7036 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007037 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7038 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007039 return NULL;
7040
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007041 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007042 return NULL;
7043
7044 return fb;
7045}
7046
Chris Wilson71731882011-04-19 23:10:58 +01007047bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
7048 struct drm_connector *connector,
7049 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007050 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007051{
7052 struct intel_crtc *intel_crtc;
7053 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007054 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007055 struct drm_crtc *crtc = NULL;
7056 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01007057 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007058 int i = -1;
7059
Chris Wilsond2dff872011-04-19 08:36:26 +01007060 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7061 connector->base.id, drm_get_connector_name(connector),
7062 encoder->base.id, drm_get_encoder_name(encoder));
7063
Jesse Barnes79e53942008-11-07 14:24:08 -08007064 /*
7065 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007066 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007067 * - if the connector already has an assigned crtc, use it (but make
7068 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007069 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007070 * - try to find the first unused crtc that can drive this connector,
7071 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007072 */
7073
7074 /* See if we already have a CRTC for this connector */
7075 if (encoder->crtc) {
7076 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007077
Jesse Barnes79e53942008-11-07 14:24:08 -08007078 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01007079 old->dpms_mode = intel_crtc->dpms_mode;
7080 old->load_detect_temp = false;
7081
7082 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08007083 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01007084 struct drm_encoder_helper_funcs *encoder_funcs;
7085 struct drm_crtc_helper_funcs *crtc_funcs;
7086
Jesse Barnes79e53942008-11-07 14:24:08 -08007087 crtc_funcs = crtc->helper_private;
7088 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01007089
7090 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007091 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
7092 }
Chris Wilson8261b192011-04-19 23:18:09 +01007093
Chris Wilson71731882011-04-19 23:10:58 +01007094 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007095 }
7096
7097 /* Find an unused one (if possible) */
7098 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7099 i++;
7100 if (!(encoder->possible_crtcs & (1 << i)))
7101 continue;
7102 if (!possible_crtc->enabled) {
7103 crtc = possible_crtc;
7104 break;
7105 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007106 }
7107
7108 /*
7109 * If we didn't find an unused CRTC, don't use any.
7110 */
7111 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007112 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7113 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007114 }
7115
7116 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08007117 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007118
7119 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01007120 old->dpms_mode = intel_crtc->dpms_mode;
7121 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007122 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007123
Chris Wilson64927112011-04-20 07:25:26 +01007124 if (!mode)
7125 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007126
Chris Wilsond2dff872011-04-19 08:36:26 +01007127 old_fb = crtc->fb;
7128
7129 /* We need a framebuffer large enough to accommodate all accesses
7130 * that the plane may generate whilst we perform load detection.
7131 * We can not rely on the fbcon either being present (we get called
7132 * during its initialisation to detect all boot displays, or it may
7133 * not even exist) or that it is large enough to satisfy the
7134 * requested mode.
7135 */
7136 crtc->fb = mode_fits_in_fbdev(dev, mode);
7137 if (crtc->fb == NULL) {
7138 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
7139 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7140 old->release_fb = crtc->fb;
7141 } else
7142 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
7143 if (IS_ERR(crtc->fb)) {
7144 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
7145 crtc->fb = old_fb;
7146 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007147 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007148
7149 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007150 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007151 if (old->release_fb)
7152 old->release_fb->funcs->destroy(old->release_fb);
7153 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01007154 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007155 }
Chris Wilson71731882011-04-19 23:10:58 +01007156
Jesse Barnes79e53942008-11-07 14:24:08 -08007157 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007158 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08007159
Chris Wilson71731882011-04-19 23:10:58 +01007160 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007161}
7162
Zhenyu Wangc1c43972010-03-30 14:39:30 +08007163void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01007164 struct drm_connector *connector,
7165 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007166{
Chris Wilson4ef69c72010-09-09 15:14:28 +01007167 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007168 struct drm_device *dev = encoder->dev;
7169 struct drm_crtc *crtc = encoder->crtc;
7170 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
7171 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
7172
Chris Wilsond2dff872011-04-19 08:36:26 +01007173 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7174 connector->base.id, drm_get_connector_name(connector),
7175 encoder->base.id, drm_get_encoder_name(encoder));
7176
Chris Wilson8261b192011-04-19 23:18:09 +01007177 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08007178 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007179 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01007180
7181 if (old->release_fb)
7182 old->release_fb->funcs->destroy(old->release_fb);
7183
Chris Wilson0622a532011-04-21 09:32:11 +01007184 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007185 }
7186
Eric Anholtc751ce42010-03-25 11:48:48 -07007187 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01007188 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
7189 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01007190 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007191 }
7192}
7193
7194/* Returns the clock of the currently programmed mode of the given pipe. */
7195static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
7196{
7197 struct drm_i915_private *dev_priv = dev->dev_private;
7198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7199 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08007200 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007201 u32 fp;
7202 intel_clock_t clock;
7203
7204 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01007205 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007206 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01007207 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007208
7209 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007210 if (IS_PINEVIEW(dev)) {
7211 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7212 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007213 } else {
7214 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7215 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7216 }
7217
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007218 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007219 if (IS_PINEVIEW(dev))
7220 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7221 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007222 else
7223 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007224 DPLL_FPA01_P1_POST_DIV_SHIFT);
7225
7226 switch (dpll & DPLL_MODE_MASK) {
7227 case DPLLB_MODE_DAC_SERIAL:
7228 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7229 5 : 10;
7230 break;
7231 case DPLLB_MODE_LVDS:
7232 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7233 7 : 14;
7234 break;
7235 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007236 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007237 "mode\n", (int)(dpll & DPLL_MODE_MASK));
7238 return 0;
7239 }
7240
7241 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08007242 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007243 } else {
7244 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7245
7246 if (is_lvds) {
7247 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7248 DPLL_FPA01_P1_POST_DIV_SHIFT);
7249 clock.p2 = 14;
7250
7251 if ((dpll & PLL_REF_INPUT_MASK) ==
7252 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7253 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08007254 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007255 } else
Shaohua Li21778322009-02-23 15:19:16 +08007256 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007257 } else {
7258 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7259 clock.p1 = 2;
7260 else {
7261 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7262 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7263 }
7264 if (dpll & PLL_P2_DIVIDE_BY_4)
7265 clock.p2 = 4;
7266 else
7267 clock.p2 = 2;
7268
Shaohua Li21778322009-02-23 15:19:16 +08007269 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007270 }
7271 }
7272
7273 /* XXX: It would be nice to validate the clocks, but we can't reuse
7274 * i830PllIsValid() because it relies on the xf86_config connector
7275 * configuration being accurate, which it isn't necessarily.
7276 */
7277
7278 return clock.dot;
7279}
7280
7281/** Returns the currently programmed mode of the given pipe. */
7282struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7283 struct drm_crtc *crtc)
7284{
Jesse Barnes548f2452011-02-17 10:40:53 -08007285 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7287 int pipe = intel_crtc->pipe;
7288 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08007289 int htot = I915_READ(HTOTAL(pipe));
7290 int hsync = I915_READ(HSYNC(pipe));
7291 int vtot = I915_READ(VTOTAL(pipe));
7292 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007293
7294 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7295 if (!mode)
7296 return NULL;
7297
7298 mode->clock = intel_crtc_clock_get(dev, crtc);
7299 mode->hdisplay = (htot & 0xffff) + 1;
7300 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7301 mode->hsync_start = (hsync & 0xffff) + 1;
7302 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7303 mode->vdisplay = (vtot & 0xffff) + 1;
7304 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7305 mode->vsync_start = (vsync & 0xffff) + 1;
7306 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7307
7308 drm_mode_set_name(mode);
7309 drm_mode_set_crtcinfo(mode, 0);
7310
7311 return mode;
7312}
7313
Jesse Barnes652c3932009-08-17 13:31:43 -07007314#define GPU_IDLE_TIMEOUT 500 /* ms */
7315
7316/* When this timer fires, we've been idle for awhile */
7317static void intel_gpu_idle_timer(unsigned long arg)
7318{
7319 struct drm_device *dev = (struct drm_device *)arg;
7320 drm_i915_private_t *dev_priv = dev->dev_private;
7321
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00007322 if (!list_empty(&dev_priv->mm.active_list)) {
7323 /* Still processing requests, so just re-arm the timer. */
7324 mod_timer(&dev_priv->idle_timer, jiffies +
7325 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
7326 return;
7327 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007328
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00007329 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07007330 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07007331}
7332
Jesse Barnes652c3932009-08-17 13:31:43 -07007333#define CRTC_IDLE_TIMEOUT 1000 /* ms */
7334
7335static void intel_crtc_idle_timer(unsigned long arg)
7336{
7337 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
7338 struct drm_crtc *crtc = &intel_crtc->base;
7339 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00007340 struct intel_framebuffer *intel_fb;
7341
7342 intel_fb = to_intel_framebuffer(crtc->fb);
7343 if (intel_fb && intel_fb->obj->active) {
7344 /* The framebuffer is still being accessed by the GPU. */
7345 mod_timer(&intel_crtc->idle_timer, jiffies +
7346 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
7347 return;
7348 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007349
Jesse Barnes652c3932009-08-17 13:31:43 -07007350 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07007351 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07007352}
7353
Daniel Vetter3dec0092010-08-20 21:40:52 +02007354static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007355{
7356 struct drm_device *dev = crtc->dev;
7357 drm_i915_private_t *dev_priv = dev->dev_private;
7358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7359 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007360 int dpll_reg = DPLL(pipe);
7361 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007362
Eric Anholtbad720f2009-10-22 16:11:14 -07007363 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007364 return;
7365
7366 if (!dev_priv->lvds_downclock_avail)
7367 return;
7368
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007369 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007370 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007371 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007372
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007373 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007374
7375 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7376 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007377 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007378
Jesse Barnes652c3932009-08-17 13:31:43 -07007379 dpll = I915_READ(dpll_reg);
7380 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007381 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007382 }
7383
7384 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02007385 mod_timer(&intel_crtc->idle_timer, jiffies +
7386 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07007387}
7388
7389static void intel_decrease_pllclock(struct drm_crtc *crtc)
7390{
7391 struct drm_device *dev = crtc->dev;
7392 drm_i915_private_t *dev_priv = dev->dev_private;
7393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7394 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007395 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007396 int dpll = I915_READ(dpll_reg);
7397
Eric Anholtbad720f2009-10-22 16:11:14 -07007398 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007399 return;
7400
7401 if (!dev_priv->lvds_downclock_avail)
7402 return;
7403
7404 /*
7405 * Since this is called by a timer, we should never get here in
7406 * the manual case.
7407 */
7408 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007409 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007410
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007411 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007412
7413 dpll |= DISPLAY_RATE_SELECT_FPA1;
7414 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007415 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007416 dpll = I915_READ(dpll_reg);
7417 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007418 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007419 }
7420
7421}
7422
7423/**
7424 * intel_idle_update - adjust clocks for idleness
7425 * @work: work struct
7426 *
7427 * Either the GPU or display (or both) went idle. Check the busy status
7428 * here and adjust the CRTC and GPU clocks as necessary.
7429 */
7430static void intel_idle_update(struct work_struct *work)
7431{
7432 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
7433 idle_work);
7434 struct drm_device *dev = dev_priv->dev;
7435 struct drm_crtc *crtc;
7436 struct intel_crtc *intel_crtc;
7437
7438 if (!i915_powersave)
7439 return;
7440
7441 mutex_lock(&dev->struct_mutex);
7442
Jesse Barnes7648fa92010-05-20 14:28:11 -07007443 i915_update_gfx_val(dev_priv);
7444
Jesse Barnes652c3932009-08-17 13:31:43 -07007445 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7446 /* Skip inactive CRTCs */
7447 if (!crtc->fb)
7448 continue;
7449
7450 intel_crtc = to_intel_crtc(crtc);
7451 if (!intel_crtc->busy)
7452 intel_decrease_pllclock(crtc);
7453 }
7454
Li Peng45ac22c2010-06-12 23:38:35 +08007455
Jesse Barnes652c3932009-08-17 13:31:43 -07007456 mutex_unlock(&dev->struct_mutex);
7457}
7458
7459/**
7460 * intel_mark_busy - mark the GPU and possibly the display busy
7461 * @dev: drm device
7462 * @obj: object we're operating on
7463 *
7464 * Callers can use this function to indicate that the GPU is busy processing
7465 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
7466 * buffer), we'll also mark the display as busy, so we know to increase its
7467 * clock frequency.
7468 */
Chris Wilson05394f32010-11-08 19:18:58 +00007469void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07007470{
7471 drm_i915_private_t *dev_priv = dev->dev_private;
7472 struct drm_crtc *crtc = NULL;
7473 struct intel_framebuffer *intel_fb;
7474 struct intel_crtc *intel_crtc;
7475
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08007476 if (!drm_core_check_feature(dev, DRIVER_MODESET))
7477 return;
7478
Alexander Lam18b21902011-01-03 13:28:56 -05007479 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00007480 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05007481 else
Chris Wilson28cf7982009-11-30 01:08:56 +00007482 mod_timer(&dev_priv->idle_timer, jiffies +
7483 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07007484
7485 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7486 if (!crtc->fb)
7487 continue;
7488
7489 intel_crtc = to_intel_crtc(crtc);
7490 intel_fb = to_intel_framebuffer(crtc->fb);
7491 if (intel_fb->obj == obj) {
7492 if (!intel_crtc->busy) {
7493 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02007494 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007495 intel_crtc->busy = true;
7496 } else {
7497 /* Busy -> busy, put off timer */
7498 mod_timer(&intel_crtc->idle_timer, jiffies +
7499 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
7500 }
7501 }
7502 }
7503}
7504
Jesse Barnes79e53942008-11-07 14:24:08 -08007505static void intel_crtc_destroy(struct drm_crtc *crtc)
7506{
7507 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007508 struct drm_device *dev = crtc->dev;
7509 struct intel_unpin_work *work;
7510 unsigned long flags;
7511
7512 spin_lock_irqsave(&dev->event_lock, flags);
7513 work = intel_crtc->unpin_work;
7514 intel_crtc->unpin_work = NULL;
7515 spin_unlock_irqrestore(&dev->event_lock, flags);
7516
7517 if (work) {
7518 cancel_work_sync(&work->work);
7519 kfree(work);
7520 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007521
7522 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007523
Jesse Barnes79e53942008-11-07 14:24:08 -08007524 kfree(intel_crtc);
7525}
7526
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007527static void intel_unpin_work_fn(struct work_struct *__work)
7528{
7529 struct intel_unpin_work *work =
7530 container_of(__work, struct intel_unpin_work, work);
7531
7532 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007533 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007534 drm_gem_object_unreference(&work->pending_flip_obj->base);
7535 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007536
Chris Wilson7782de32011-07-08 12:22:41 +01007537 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007538 mutex_unlock(&work->dev->struct_mutex);
7539 kfree(work);
7540}
7541
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007542static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007543 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007544{
7545 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7547 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00007548 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007549 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007550 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007551 unsigned long flags;
7552
7553 /* Ignore early vblank irqs */
7554 if (intel_crtc == NULL)
7555 return;
7556
Mario Kleiner49b14a52010-12-09 07:00:07 +01007557 do_gettimeofday(&tnow);
7558
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007559 spin_lock_irqsave(&dev->event_lock, flags);
7560 work = intel_crtc->unpin_work;
7561 if (work == NULL || !work->pending) {
7562 spin_unlock_irqrestore(&dev->event_lock, flags);
7563 return;
7564 }
7565
7566 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007567
7568 if (work->event) {
7569 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007570 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007571
7572 /* Called before vblank count and timestamps have
7573 * been updated for the vblank interval of flip
7574 * completion? Need to increment vblank count and
7575 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01007576 * to account for this. We assume this happened if we
7577 * get called over 0.9 frame durations after the last
7578 * timestamped vblank.
7579 *
7580 * This calculation can not be used with vrefresh rates
7581 * below 5Hz (10Hz to be on the safe side) without
7582 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007583 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01007584 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
7585 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007586 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007587 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
7588 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007589 }
7590
Mario Kleiner49b14a52010-12-09 07:00:07 +01007591 e->event.tv_sec = tvbl.tv_sec;
7592 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007593
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007594 list_add_tail(&e->base.link,
7595 &e->base.file_priv->event_list);
7596 wake_up_interruptible(&e->base.file_priv->event_wait);
7597 }
7598
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007599 drm_vblank_put(dev, intel_crtc->pipe);
7600
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007601 spin_unlock_irqrestore(&dev->event_lock, flags);
7602
Chris Wilson05394f32010-11-08 19:18:58 +00007603 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00007604
Chris Wilsone59f2ba2010-10-07 17:28:15 +01007605 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00007606 &obj->pending_flip.counter);
7607 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01007608 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007609
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007610 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007611
7612 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007613}
7614
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007615void intel_finish_page_flip(struct drm_device *dev, int pipe)
7616{
7617 drm_i915_private_t *dev_priv = dev->dev_private;
7618 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7619
Mario Kleiner49b14a52010-12-09 07:00:07 +01007620 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007621}
7622
7623void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7624{
7625 drm_i915_private_t *dev_priv = dev->dev_private;
7626 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7627
Mario Kleiner49b14a52010-12-09 07:00:07 +01007628 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007629}
7630
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007631void intel_prepare_page_flip(struct drm_device *dev, int plane)
7632{
7633 drm_i915_private_t *dev_priv = dev->dev_private;
7634 struct intel_crtc *intel_crtc =
7635 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7636 unsigned long flags;
7637
7638 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08007639 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007640 if ((++intel_crtc->unpin_work->pending) > 1)
7641 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08007642 } else {
7643 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
7644 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007645 spin_unlock_irqrestore(&dev->event_lock, flags);
7646}
7647
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007648static int intel_gen2_queue_flip(struct drm_device *dev,
7649 struct drm_crtc *crtc,
7650 struct drm_framebuffer *fb,
7651 struct drm_i915_gem_object *obj)
7652{
7653 struct drm_i915_private *dev_priv = dev->dev_private;
7654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7655 unsigned long offset;
7656 u32 flip_mask;
7657 int ret;
7658
7659 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7660 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007661 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007662
7663 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007664 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007665
7666 ret = BEGIN_LP_RING(6);
7667 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007668 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007669
7670 /* Can't queue multiple flips, so wait for the previous
7671 * one to finish before executing the next.
7672 */
7673 if (intel_crtc->plane)
7674 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7675 else
7676 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7677 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
7678 OUT_RING(MI_NOOP);
7679 OUT_RING(MI_DISPLAY_FLIP |
7680 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007681 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007682 OUT_RING(obj->gtt_offset + offset);
Daniel Vetterc6a32fc2012-01-20 10:43:44 +01007683 OUT_RING(0); /* aux display base address, unused */
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007684 ADVANCE_LP_RING();
Chris Wilson83d40922012-04-17 19:35:53 +01007685 return 0;
7686
7687err_unpin:
7688 intel_unpin_fb_obj(obj);
7689err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007690 return ret;
7691}
7692
7693static int intel_gen3_queue_flip(struct drm_device *dev,
7694 struct drm_crtc *crtc,
7695 struct drm_framebuffer *fb,
7696 struct drm_i915_gem_object *obj)
7697{
7698 struct drm_i915_private *dev_priv = dev->dev_private;
7699 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7700 unsigned long offset;
7701 u32 flip_mask;
7702 int ret;
7703
7704 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7705 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007706 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007707
7708 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007709 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007710
7711 ret = BEGIN_LP_RING(6);
7712 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007713 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007714
7715 if (intel_crtc->plane)
7716 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7717 else
7718 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7719 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
7720 OUT_RING(MI_NOOP);
7721 OUT_RING(MI_DISPLAY_FLIP_I915 |
7722 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007723 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007724 OUT_RING(obj->gtt_offset + offset);
7725 OUT_RING(MI_NOOP);
7726
7727 ADVANCE_LP_RING();
Chris Wilson83d40922012-04-17 19:35:53 +01007728 return 0;
7729
7730err_unpin:
7731 intel_unpin_fb_obj(obj);
7732err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007733 return ret;
7734}
7735
7736static int intel_gen4_queue_flip(struct drm_device *dev,
7737 struct drm_crtc *crtc,
7738 struct drm_framebuffer *fb,
7739 struct drm_i915_gem_object *obj)
7740{
7741 struct drm_i915_private *dev_priv = dev->dev_private;
7742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7743 uint32_t pf, pipesrc;
7744 int ret;
7745
7746 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7747 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007748 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007749
7750 ret = BEGIN_LP_RING(4);
7751 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007752 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007753
7754 /* i965+ uses the linear or tiled offsets from the
7755 * Display Registers (which do not change across a page-flip)
7756 * so we need only reprogram the base address.
7757 */
7758 OUT_RING(MI_DISPLAY_FLIP |
7759 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007760 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007761 OUT_RING(obj->gtt_offset | obj->tiling_mode);
7762
7763 /* XXX Enabling the panel-fitter across page-flip is so far
7764 * untested on non-native modes, so ignore it for now.
7765 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7766 */
7767 pf = 0;
7768 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7769 OUT_RING(pf | pipesrc);
7770 ADVANCE_LP_RING();
Chris Wilson83d40922012-04-17 19:35:53 +01007771 return 0;
7772
7773err_unpin:
7774 intel_unpin_fb_obj(obj);
7775err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007776 return ret;
7777}
7778
7779static int intel_gen6_queue_flip(struct drm_device *dev,
7780 struct drm_crtc *crtc,
7781 struct drm_framebuffer *fb,
7782 struct drm_i915_gem_object *obj)
7783{
7784 struct drm_i915_private *dev_priv = dev->dev_private;
7785 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7786 uint32_t pf, pipesrc;
7787 int ret;
7788
7789 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7790 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007791 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007792
7793 ret = BEGIN_LP_RING(4);
7794 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007795 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007796
7797 OUT_RING(MI_DISPLAY_FLIP |
7798 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007799 OUT_RING(fb->pitches[0] | obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007800 OUT_RING(obj->gtt_offset);
7801
7802 pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7803 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7804 OUT_RING(pf | pipesrc);
7805 ADVANCE_LP_RING();
Chris Wilson83d40922012-04-17 19:35:53 +01007806 return 0;
7807
7808err_unpin:
7809 intel_unpin_fb_obj(obj);
7810err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007811 return ret;
7812}
7813
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007814/*
7815 * On gen7 we currently use the blit ring because (in early silicon at least)
7816 * the render ring doesn't give us interrpts for page flip completion, which
7817 * means clients will hang after the first flip is queued. Fortunately the
7818 * blit ring generates interrupts properly, so use it instead.
7819 */
7820static int intel_gen7_queue_flip(struct drm_device *dev,
7821 struct drm_crtc *crtc,
7822 struct drm_framebuffer *fb,
7823 struct drm_i915_gem_object *obj)
7824{
7825 struct drm_i915_private *dev_priv = dev->dev_private;
7826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7827 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
7828 int ret;
7829
7830 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7831 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007832 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007833
7834 ret = intel_ring_begin(ring, 4);
7835 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007836 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007837
7838 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007839 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007840 intel_ring_emit(ring, (obj->gtt_offset));
7841 intel_ring_emit(ring, (MI_NOOP));
7842 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007843 return 0;
7844
7845err_unpin:
7846 intel_unpin_fb_obj(obj);
7847err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007848 return ret;
7849}
7850
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007851static int intel_default_queue_flip(struct drm_device *dev,
7852 struct drm_crtc *crtc,
7853 struct drm_framebuffer *fb,
7854 struct drm_i915_gem_object *obj)
7855{
7856 return -ENODEV;
7857}
7858
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007859static int intel_crtc_page_flip(struct drm_crtc *crtc,
7860 struct drm_framebuffer *fb,
7861 struct drm_pending_vblank_event *event)
7862{
7863 struct drm_device *dev = crtc->dev;
7864 struct drm_i915_private *dev_priv = dev->dev_private;
7865 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007866 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7868 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007869 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007870 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007871
7872 work = kzalloc(sizeof *work, GFP_KERNEL);
7873 if (work == NULL)
7874 return -ENOMEM;
7875
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007876 work->event = event;
7877 work->dev = crtc->dev;
7878 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007879 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007880 INIT_WORK(&work->work, intel_unpin_work_fn);
7881
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007882 ret = drm_vblank_get(dev, intel_crtc->pipe);
7883 if (ret)
7884 goto free_work;
7885
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007886 /* We borrow the event spin lock for protecting unpin_work */
7887 spin_lock_irqsave(&dev->event_lock, flags);
7888 if (intel_crtc->unpin_work) {
7889 spin_unlock_irqrestore(&dev->event_lock, flags);
7890 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007891 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007892
7893 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007894 return -EBUSY;
7895 }
7896 intel_crtc->unpin_work = work;
7897 spin_unlock_irqrestore(&dev->event_lock, flags);
7898
7899 intel_fb = to_intel_framebuffer(fb);
7900 obj = intel_fb->obj;
7901
Chris Wilson468f0b42010-05-27 13:18:13 +01007902 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007903
Jesse Barnes75dfca82010-02-10 15:09:44 -08007904 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007905 drm_gem_object_reference(&work->old_fb_obj->base);
7906 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007907
7908 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007909
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007910 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007911
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007912 work->enable_stall_check = true;
7913
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007914 /* Block clients from rendering to the new back buffer until
7915 * the flip occurs and the object is no longer visible.
7916 */
Chris Wilson05394f32010-11-08 19:18:58 +00007917 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007918
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007919 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7920 if (ret)
7921 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007922
Chris Wilson7782de32011-07-08 12:22:41 +01007923 intel_disable_fbc(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007924 mutex_unlock(&dev->struct_mutex);
7925
Jesse Barnese5510fa2010-07-01 16:48:37 -07007926 trace_i915_flip_request(intel_crtc->plane, obj);
7927
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007928 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007929
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007930cleanup_pending:
7931 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00007932 drm_gem_object_unreference(&work->old_fb_obj->base);
7933 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007934 mutex_unlock(&dev->struct_mutex);
7935
7936 spin_lock_irqsave(&dev->event_lock, flags);
7937 intel_crtc->unpin_work = NULL;
7938 spin_unlock_irqrestore(&dev->event_lock, flags);
7939
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007940 drm_vblank_put(dev, intel_crtc->pipe);
7941free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007942 kfree(work);
7943
7944 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007945}
7946
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007947static void intel_sanitize_modesetting(struct drm_device *dev,
7948 int pipe, int plane)
7949{
7950 struct drm_i915_private *dev_priv = dev->dev_private;
7951 u32 reg, val;
7952
Chris Wilsonf47166d2012-03-22 15:00:50 +00007953 /* Clear any frame start delays used for debugging left by the BIOS */
7954 for_each_pipe(pipe) {
7955 reg = PIPECONF(pipe);
7956 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
7957 }
7958
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007959 if (HAS_PCH_SPLIT(dev))
7960 return;
7961
7962 /* Who knows what state these registers were left in by the BIOS or
7963 * grub?
7964 *
7965 * If we leave the registers in a conflicting state (e.g. with the
7966 * display plane reading from the other pipe than the one we intend
7967 * to use) then when we attempt to teardown the active mode, we will
7968 * not disable the pipes and planes in the correct order -- leaving
7969 * a plane reading from a disabled pipe and possibly leading to
7970 * undefined behaviour.
7971 */
7972
7973 reg = DSPCNTR(plane);
7974 val = I915_READ(reg);
7975
7976 if ((val & DISPLAY_PLANE_ENABLE) == 0)
7977 return;
7978 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
7979 return;
7980
7981 /* This display plane is active and attached to the other CPU pipe. */
7982 pipe = !pipe;
7983
7984 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08007985 intel_disable_plane(dev_priv, plane, pipe);
7986 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007987}
Jesse Barnes79e53942008-11-07 14:24:08 -08007988
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007989static void intel_crtc_reset(struct drm_crtc *crtc)
7990{
7991 struct drm_device *dev = crtc->dev;
7992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7993
7994 /* Reset flags back to the 'unknown' status so that they
7995 * will be correctly set on the initial modeset.
7996 */
7997 intel_crtc->dpms_mode = -1;
7998
7999 /* We need to fix up any BIOS configuration that conflicts with
8000 * our expectations.
8001 */
8002 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
8003}
8004
8005static struct drm_crtc_helper_funcs intel_helper_funcs = {
8006 .dpms = intel_crtc_dpms,
8007 .mode_fixup = intel_crtc_mode_fixup,
8008 .mode_set = intel_crtc_mode_set,
8009 .mode_set_base = intel_pipe_set_base,
8010 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8011 .load_lut = intel_crtc_load_lut,
8012 .disable = intel_crtc_disable,
8013};
8014
8015static const struct drm_crtc_funcs intel_crtc_funcs = {
8016 .reset = intel_crtc_reset,
8017 .cursor_set = intel_crtc_cursor_set,
8018 .cursor_move = intel_crtc_cursor_move,
8019 .gamma_set = intel_crtc_gamma_set,
8020 .set_config = drm_crtc_helper_set_config,
8021 .destroy = intel_crtc_destroy,
8022 .page_flip = intel_crtc_page_flip,
8023};
8024
Hannes Ederb358d0a2008-12-18 21:18:47 +01008025static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008026{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008027 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008028 struct intel_crtc *intel_crtc;
8029 int i;
8030
8031 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8032 if (intel_crtc == NULL)
8033 return;
8034
8035 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8036
8037 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008038 for (i = 0; i < 256; i++) {
8039 intel_crtc->lut_r[i] = i;
8040 intel_crtc->lut_g[i] = i;
8041 intel_crtc->lut_b[i] = i;
8042 }
8043
Jesse Barnes80824002009-09-10 15:28:06 -07008044 /* Swap pipes & planes for FBC on pre-965 */
8045 intel_crtc->pipe = pipe;
8046 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008047 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008048 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008049 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008050 }
8051
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008052 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8053 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8054 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8055 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8056
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00008057 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00008058 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07008059 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07008060
8061 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07008062 if (pipe == 2 && IS_IVYBRIDGE(dev))
8063 intel_crtc->no_pll = true;
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07008064 intel_helper_funcs.prepare = ironlake_crtc_prepare;
8065 intel_helper_funcs.commit = ironlake_crtc_commit;
8066 } else {
8067 intel_helper_funcs.prepare = i9xx_crtc_prepare;
8068 intel_helper_funcs.commit = i9xx_crtc_commit;
8069 }
8070
Jesse Barnes79e53942008-11-07 14:24:08 -08008071 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
8072
Jesse Barnes652c3932009-08-17 13:31:43 -07008073 intel_crtc->busy = false;
8074
8075 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
8076 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008077}
8078
Carl Worth08d7b3d2009-04-29 14:43:54 -07008079int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008080 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008081{
8082 drm_i915_private_t *dev_priv = dev->dev_private;
8083 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008084 struct drm_mode_object *drmmode_obj;
8085 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008086
8087 if (!dev_priv) {
8088 DRM_ERROR("called with no initialization\n");
8089 return -EINVAL;
8090 }
8091
Daniel Vetterc05422d2009-08-11 16:05:30 +02008092 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8093 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008094
Daniel Vetterc05422d2009-08-11 16:05:30 +02008095 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008096 DRM_ERROR("no such CRTC id\n");
8097 return -EINVAL;
8098 }
8099
Daniel Vetterc05422d2009-08-11 16:05:30 +02008100 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8101 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008102
Daniel Vetterc05422d2009-08-11 16:05:30 +02008103 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008104}
8105
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08008106static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08008107{
Chris Wilson4ef69c72010-09-09 15:14:28 +01008108 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008109 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008110 int entry = 0;
8111
Chris Wilson4ef69c72010-09-09 15:14:28 +01008112 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8113 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08008114 index_mask |= (1 << entry);
8115 entry++;
8116 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008117
Jesse Barnes79e53942008-11-07 14:24:08 -08008118 return index_mask;
8119}
8120
Chris Wilson4d302442010-12-14 19:21:29 +00008121static bool has_edp_a(struct drm_device *dev)
8122{
8123 struct drm_i915_private *dev_priv = dev->dev_private;
8124
8125 if (!IS_MOBILE(dev))
8126 return false;
8127
8128 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8129 return false;
8130
8131 if (IS_GEN5(dev) &&
8132 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8133 return false;
8134
8135 return true;
8136}
8137
Jesse Barnes79e53942008-11-07 14:24:08 -08008138static void intel_setup_outputs(struct drm_device *dev)
8139{
Eric Anholt725e30a2009-01-22 13:01:02 -08008140 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008141 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008142 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008143 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008144
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008145 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008146 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8147 /* disable the panel fitter on everything but LVDS */
8148 I915_WRITE(PFIT_CONTROL, 0);
8149 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008150
Eric Anholtbad720f2009-10-22 16:11:14 -07008151 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008152 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008153
Chris Wilson4d302442010-12-14 19:21:29 +00008154 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08008155 intel_dp_init(dev, DP_A);
8156
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008157 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
8158 intel_dp_init(dev, PCH_DP_D);
8159 }
8160
8161 intel_crt_init(dev);
8162
8163 if (HAS_PCH_SPLIT(dev)) {
8164 int found;
8165
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008166 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008167 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008168 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008169 if (!found)
8170 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008171 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
8172 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008173 }
8174
8175 if (I915_READ(HDMIC) & PORT_DETECTED)
8176 intel_hdmi_init(dev, HDMIC);
8177
8178 if (I915_READ(HDMID) & PORT_DETECTED)
8179 intel_hdmi_init(dev, HDMID);
8180
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008181 if (I915_READ(PCH_DP_C) & DP_DETECTED)
8182 intel_dp_init(dev, PCH_DP_C);
8183
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008184 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008185 intel_dp_init(dev, PCH_DP_D);
8186
Zhenyu Wang103a1962009-11-27 11:44:36 +08008187 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008188 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008189
Eric Anholt725e30a2009-01-22 13:01:02 -08008190 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008191 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008192 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008193 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8194 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08008195 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008196 }
Ma Ling27185ae2009-08-24 13:50:23 +08008197
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008198 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8199 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07008200 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008201 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008202 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008203
8204 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008205
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008206 if (I915_READ(SDVOB) & SDVO_DETECTED) {
8207 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008208 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008209 }
Ma Ling27185ae2009-08-24 13:50:23 +08008210
8211 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
8212
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008213 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8214 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08008215 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008216 }
8217 if (SUPPORTS_INTEGRATED_DP(dev)) {
8218 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07008219 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008220 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008221 }
Ma Ling27185ae2009-08-24 13:50:23 +08008222
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008223 if (SUPPORTS_INTEGRATED_DP(dev) &&
8224 (I915_READ(DP_D) & DP_DETECTED)) {
8225 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07008226 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008227 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008228 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008229 intel_dvo_init(dev);
8230
Zhenyu Wang103a1962009-11-27 11:44:36 +08008231 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008232 intel_tv_init(dev);
8233
Chris Wilson4ef69c72010-09-09 15:14:28 +01008234 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8235 encoder->base.possible_crtcs = encoder->crtc_mask;
8236 encoder->base.possible_clones =
8237 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08008238 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008239
Chris Wilson2c7111d2011-03-29 10:40:27 +01008240 /* disable all the possible outputs/crtcs before entering KMS mode */
8241 drm_helper_disable_unused_functions(dev);
Keith Packard9fb526d2011-09-26 22:24:57 -07008242
8243 if (HAS_PCH_SPLIT(dev))
8244 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008245}
8246
8247static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8248{
8249 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008250
8251 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008252 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008253
8254 kfree(intel_fb);
8255}
8256
8257static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008258 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008259 unsigned int *handle)
8260{
8261 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008262 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008263
Chris Wilson05394f32010-11-08 19:18:58 +00008264 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008265}
8266
8267static const struct drm_framebuffer_funcs intel_fb_funcs = {
8268 .destroy = intel_user_framebuffer_destroy,
8269 .create_handle = intel_user_framebuffer_create_handle,
8270};
8271
Dave Airlie38651672010-03-30 05:34:13 +00008272int intel_framebuffer_init(struct drm_device *dev,
8273 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008274 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008275 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008276{
Jesse Barnes79e53942008-11-07 14:24:08 -08008277 int ret;
8278
Chris Wilson05394f32010-11-08 19:18:58 +00008279 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01008280 return -EINVAL;
8281
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008282 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01008283 return -EINVAL;
8284
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008285 switch (mode_cmd->pixel_format) {
Ville Syrjälä04b39242011-11-17 18:05:13 +02008286 case DRM_FORMAT_RGB332:
8287 case DRM_FORMAT_RGB565:
8288 case DRM_FORMAT_XRGB8888:
Jesse Barnesb250da72012-03-07 08:49:29 -08008289 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008290 case DRM_FORMAT_ARGB8888:
8291 case DRM_FORMAT_XRGB2101010:
8292 case DRM_FORMAT_ARGB2101010:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008293 /* RGB formats are common across chipsets */
Jesse Barnesb5626742011-06-24 12:19:27 -07008294 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008295 case DRM_FORMAT_YUYV:
8296 case DRM_FORMAT_UYVY:
8297 case DRM_FORMAT_YVYU:
8298 case DRM_FORMAT_VYUY:
Chris Wilson57cd6502010-08-08 12:34:44 +01008299 break;
8300 default:
Eugeni Dodonovaca25842012-01-17 15:25:45 -02008301 DRM_DEBUG_KMS("unsupported pixel format %u\n",
8302 mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008303 return -EINVAL;
8304 }
8305
Jesse Barnes79e53942008-11-07 14:24:08 -08008306 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8307 if (ret) {
8308 DRM_ERROR("framebuffer init failed %d\n", ret);
8309 return ret;
8310 }
8311
8312 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08008313 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008314 return 0;
8315}
8316
Jesse Barnes79e53942008-11-07 14:24:08 -08008317static struct drm_framebuffer *
8318intel_user_framebuffer_create(struct drm_device *dev,
8319 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008320 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008321{
Chris Wilson05394f32010-11-08 19:18:58 +00008322 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008323
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008324 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8325 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008326 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008327 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008328
Chris Wilsond2dff872011-04-19 08:36:26 +01008329 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008330}
8331
Jesse Barnes79e53942008-11-07 14:24:08 -08008332static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008333 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008334 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008335};
8336
Chris Wilson05394f32010-11-08 19:18:58 +00008337static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08008338intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00008339{
Chris Wilson05394f32010-11-08 19:18:58 +00008340 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00008341 int ret;
8342
Ben Widawsky2c34b852011-03-19 18:14:26 -07008343 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8344
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08008345 ctx = i915_gem_alloc_object(dev, 4096);
8346 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00008347 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
8348 return NULL;
8349 }
8350
Daniel Vetter75e9e912010-11-04 17:11:09 +01008351 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00008352 if (ret) {
8353 DRM_ERROR("failed to pin power context: %d\n", ret);
8354 goto err_unref;
8355 }
8356
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08008357 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00008358 if (ret) {
8359 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
8360 goto err_unpin;
8361 }
Chris Wilson9ea8d052010-01-04 18:57:56 +00008362
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08008363 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00008364
8365err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08008366 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00008367err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00008368 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00008369 mutex_unlock(&dev->struct_mutex);
8370 return NULL;
8371}
8372
Jesse Barnes7648fa92010-05-20 14:28:11 -07008373bool ironlake_set_drps(struct drm_device *dev, u8 val)
8374{
8375 struct drm_i915_private *dev_priv = dev->dev_private;
8376 u16 rgvswctl;
8377
8378 rgvswctl = I915_READ16(MEMSWCTL);
8379 if (rgvswctl & MEMCTL_CMD_STS) {
8380 DRM_DEBUG("gpu busy, RCS change rejected\n");
8381 return false; /* still busy with another command */
8382 }
8383
8384 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
8385 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
8386 I915_WRITE16(MEMSWCTL, rgvswctl);
8387 POSTING_READ16(MEMSWCTL);
8388
8389 rgvswctl |= MEMCTL_CMD_STS;
8390 I915_WRITE16(MEMSWCTL, rgvswctl);
8391
8392 return true;
8393}
8394
Jesse Barnesf97108d2010-01-29 11:27:07 -08008395void ironlake_enable_drps(struct drm_device *dev)
8396{
8397 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07008398 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008399 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08008400
Jesse Barnesea056c12010-09-10 10:02:13 -07008401 /* Enable temp reporting */
8402 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
8403 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
8404
Jesse Barnesf97108d2010-01-29 11:27:07 -08008405 /* 100ms RC evaluation intervals */
8406 I915_WRITE(RCUPEI, 100000);
8407 I915_WRITE(RCDNEI, 100000);
8408
8409 /* Set max/min thresholds to 90ms and 80ms respectively */
8410 I915_WRITE(RCBMAXAVG, 90000);
8411 I915_WRITE(RCBMINAVG, 80000);
8412
8413 I915_WRITE(MEMIHYST, 1);
8414
8415 /* Set up min, max, and cur for interrupt handling */
8416 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
8417 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
8418 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
8419 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07008420
Jesse Barnesf97108d2010-01-29 11:27:07 -08008421 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
8422 PXVFREQ_PX_SHIFT;
8423
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07008424 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07008425 dev_priv->fstart = fstart;
8426
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07008427 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08008428 dev_priv->min_delay = fmin;
8429 dev_priv->cur_delay = fstart;
8430
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07008431 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
8432 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07008433
Jesse Barnesf97108d2010-01-29 11:27:07 -08008434 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
8435
8436 /*
8437 * Interrupts will be enabled in ironlake_irq_postinstall
8438 */
8439
8440 I915_WRITE(VIDSTART, vstart);
8441 POSTING_READ(VIDSTART);
8442
8443 rgvmodectl |= MEMMODE_SWMODE_EN;
8444 I915_WRITE(MEMMODECTL, rgvmodectl);
8445
Chris Wilson481b6af2010-08-23 17:43:35 +01008446 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01008447 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08008448 msleep(1);
8449
Jesse Barnes7648fa92010-05-20 14:28:11 -07008450 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008451
Jesse Barnes7648fa92010-05-20 14:28:11 -07008452 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
8453 I915_READ(0x112e0);
8454 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
8455 dev_priv->last_count2 = I915_READ(0x112f4);
8456 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008457}
8458
8459void ironlake_disable_drps(struct drm_device *dev)
8460{
8461 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07008462 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008463
8464 /* Ack interrupts, disable EFC interrupt */
8465 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
8466 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
8467 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
8468 I915_WRITE(DEIIR, DE_PCU_EVENT);
8469 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
8470
8471 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07008472 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008473 msleep(1);
8474 rgvswctl |= MEMCTL_CMD_STS;
8475 I915_WRITE(MEMSWCTL, rgvswctl);
8476 msleep(1);
8477
8478}
8479
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008480void gen6_set_rps(struct drm_device *dev, u8 val)
8481{
8482 struct drm_i915_private *dev_priv = dev->dev_private;
8483 u32 swreq;
8484
8485 swreq = (val & 0x3ff) << 25;
8486 I915_WRITE(GEN6_RPNSWREQ, swreq);
8487}
8488
8489void gen6_disable_rps(struct drm_device *dev)
8490{
8491 struct drm_i915_private *dev_priv = dev->dev_private;
8492
8493 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
8494 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
8495 I915_WRITE(GEN6_PMIER, 0);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02008496 /* Complete PM interrupt masking here doesn't race with the rps work
8497 * item again unmasking PM interrupts because that is using a different
8498 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
8499 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
Ben Widawsky4912d042011-04-25 11:25:20 -07008500
8501 spin_lock_irq(&dev_priv->rps_lock);
8502 dev_priv->pm_iir = 0;
8503 spin_unlock_irq(&dev_priv->rps_lock);
8504
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008505 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
8506}
8507
Jesse Barnes7648fa92010-05-20 14:28:11 -07008508static unsigned long intel_pxfreq(u32 vidfreq)
8509{
8510 unsigned long freq;
8511 int div = (vidfreq & 0x3f0000) >> 16;
8512 int post = (vidfreq & 0x3000) >> 12;
8513 int pre = (vidfreq & 0x7);
8514
8515 if (!pre)
8516 return 0;
8517
8518 freq = ((div * 133333) / ((1<<post) * pre));
8519
8520 return freq;
8521}
8522
8523void intel_init_emon(struct drm_device *dev)
8524{
8525 struct drm_i915_private *dev_priv = dev->dev_private;
8526 u32 lcfuse;
8527 u8 pxw[16];
8528 int i;
8529
8530 /* Disable to program */
8531 I915_WRITE(ECR, 0);
8532 POSTING_READ(ECR);
8533
8534 /* Program energy weights for various events */
8535 I915_WRITE(SDEW, 0x15040d00);
8536 I915_WRITE(CSIEW0, 0x007f0000);
8537 I915_WRITE(CSIEW1, 0x1e220004);
8538 I915_WRITE(CSIEW2, 0x04000004);
8539
8540 for (i = 0; i < 5; i++)
8541 I915_WRITE(PEW + (i * 4), 0);
8542 for (i = 0; i < 3; i++)
8543 I915_WRITE(DEW + (i * 4), 0);
8544
8545 /* Program P-state weights to account for frequency power adjustment */
8546 for (i = 0; i < 16; i++) {
8547 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
8548 unsigned long freq = intel_pxfreq(pxvidfreq);
8549 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8550 PXVFREQ_PX_SHIFT;
8551 unsigned long val;
8552
8553 val = vid * vid;
8554 val *= (freq / 1000);
8555 val *= 255;
8556 val /= (127*127*900);
8557 if (val > 0xff)
8558 DRM_ERROR("bad pxval: %ld\n", val);
8559 pxw[i] = val;
8560 }
8561 /* Render standby states get 0 weight */
8562 pxw[14] = 0;
8563 pxw[15] = 0;
8564
8565 for (i = 0; i < 4; i++) {
8566 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8567 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
8568 I915_WRITE(PXW + (i * 4), val);
8569 }
8570
8571 /* Adjust magic regs to magic values (more experimental results) */
8572 I915_WRITE(OGW0, 0);
8573 I915_WRITE(OGW1, 0);
8574 I915_WRITE(EG0, 0x00007f00);
8575 I915_WRITE(EG1, 0x0000000e);
8576 I915_WRITE(EG2, 0x000e0000);
8577 I915_WRITE(EG3, 0x68000300);
8578 I915_WRITE(EG4, 0x42000000);
8579 I915_WRITE(EG5, 0x00140031);
8580 I915_WRITE(EG6, 0);
8581 I915_WRITE(EG7, 0);
8582
8583 for (i = 0; i < 8; i++)
8584 I915_WRITE(PXWL + (i * 4), 0);
8585
8586 /* Enable PMON + select events */
8587 I915_WRITE(ECR, 0x80000019);
8588
8589 lcfuse = I915_READ(LCFUSE02);
8590
8591 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
8592}
8593
Ben Widawsky0136db582012-04-10 21:17:01 -07008594int intel_enable_rc6(const struct drm_device *dev)
Keith Packardc0f372b32011-11-16 22:24:52 -08008595{
8596 /*
8597 * Respect the kernel parameter if it is set
8598 */
8599 if (i915_enable_rc6 >= 0)
8600 return i915_enable_rc6;
8601
8602 /*
8603 * Disable RC6 on Ironlake
8604 */
8605 if (INTEL_INFO(dev)->gen == 5)
8606 return 0;
8607
Eugeni Dodonov83de97c2012-04-13 17:08:54 -03008608 /* Sorry Haswell, no RC6 for you for now. */
8609 if (IS_HASWELL(dev))
8610 return 0;
8611
Keith Packardc0f372b32011-11-16 22:24:52 -08008612 /*
Keith Packard371de6e2011-12-26 17:02:11 -08008613 * Disable rc6 on Sandybridge
Keith Packardc0f372b32011-11-16 22:24:52 -08008614 */
8615 if (INTEL_INFO(dev)->gen == 6) {
Eugeni Dodonovaa464192012-03-23 11:57:19 -03008616 DRM_DEBUG_DRIVER("Sandybridge: deep RC6 disabled\n");
8617 return INTEL_RC6_ENABLE;
Keith Packardc0f372b32011-11-16 22:24:52 -08008618 }
Eugeni Dodonovaa464192012-03-23 11:57:19 -03008619 DRM_DEBUG_DRIVER("RC6 and deep RC6 enabled\n");
8620 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Keith Packardc0f372b32011-11-16 22:24:52 -08008621}
8622
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008623void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00008624{
Jesse Barnesa6044e22010-12-20 11:34:20 -08008625 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
8626 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
Jesse Barnes7df87212011-03-30 14:08:56 -07008627 u32 pcu_mbox, rc6_mask = 0;
Ben Widawskydd202c62012-02-09 10:15:18 +01008628 u32 gtfifodbg;
Jesse Barnesa6044e22010-12-20 11:34:20 -08008629 int cur_freq, min_freq, max_freq;
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03008630 int rc6_mode;
Chris Wilson8fd26852010-12-08 18:40:43 +00008631 int i;
8632
8633 /* Here begins a magic sequence of register writes to enable
8634 * auto-downclocking.
8635 *
8636 * Perhaps there might be some value in exposing these to
8637 * userspace...
8638 */
8639 I915_WRITE(GEN6_RC_STATE, 0);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01008640 mutex_lock(&dev_priv->dev->struct_mutex);
Ben Widawskydd202c62012-02-09 10:15:18 +01008641
8642 /* Clear the DBG now so we don't confuse earlier errors */
8643 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
8644 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
8645 I915_WRITE(GTFIFODBG, gtfifodbg);
8646 }
8647
Ben Widawskyfcca7922011-04-25 11:23:07 -07008648 gen6_gt_force_wake_get(dev_priv);
Chris Wilson8fd26852010-12-08 18:40:43 +00008649
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008650 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00008651 I915_WRITE(GEN6_RC_CONTROL, 0);
8652
8653 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
8654 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
8655 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
8656 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
8657 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
8658
8659 for (i = 0; i < I915_NUM_RINGS; i++)
8660 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
8661
8662 I915_WRITE(GEN6_RC_SLEEP, 0);
8663 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
8664 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
8665 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
8666 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
8667
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03008668 rc6_mode = intel_enable_rc6(dev_priv->dev);
8669 if (rc6_mode & INTEL_RC6_ENABLE)
8670 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
8671
8672 if (rc6_mode & INTEL_RC6p_ENABLE)
8673 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
8674
8675 if (rc6_mode & INTEL_RC6pp_ENABLE)
8676 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
8677
8678 DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
8679 (rc6_mode & INTEL_RC6_ENABLE) ? "on" : "off",
8680 (rc6_mode & INTEL_RC6p_ENABLE) ? "on" : "off",
8681 (rc6_mode & INTEL_RC6pp_ENABLE) ? "on" : "off");
Jesse Barnes7df87212011-03-30 14:08:56 -07008682
Chris Wilson8fd26852010-12-08 18:40:43 +00008683 I915_WRITE(GEN6_RC_CONTROL,
Jesse Barnes7df87212011-03-30 14:08:56 -07008684 rc6_mask |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00008685 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00008686 GEN6_RC_CTL_HW_ENABLE);
8687
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008688 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00008689 GEN6_FREQUENCY(10) |
8690 GEN6_OFFSET(0) |
8691 GEN6_AGGRESSIVE_TURBO);
8692 I915_WRITE(GEN6_RC_VIDEO_FREQ,
8693 GEN6_FREQUENCY(12));
8694
8695 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
8696 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
8697 18 << 24 |
8698 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08008699 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
8700 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00008701 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08008702 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00008703 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
8704 I915_WRITE(GEN6_RP_CONTROL,
8705 GEN6_RP_MEDIA_TURBO |
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08008706 GEN6_RP_MEDIA_HW_MODE |
Chris Wilson8fd26852010-12-08 18:40:43 +00008707 GEN6_RP_MEDIA_IS_GFX |
8708 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08008709 GEN6_RP_UP_BUSY_AVG |
8710 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00008711
8712 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8713 500))
8714 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
8715
8716 I915_WRITE(GEN6_PCODE_DATA, 0);
8717 I915_WRITE(GEN6_PCODE_MAILBOX,
8718 GEN6_PCODE_READY |
8719 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
8720 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8721 500))
8722 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
8723
Jesse Barnesa6044e22010-12-20 11:34:20 -08008724 min_freq = (rp_state_cap & 0xff0000) >> 16;
8725 max_freq = rp_state_cap & 0xff;
8726 cur_freq = (gt_perf_status & 0xff00) >> 8;
8727
8728 /* Check for overclock support */
8729 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8730 500))
8731 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
8732 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
8733 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
8734 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8735 500))
8736 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
8737 if (pcu_mbox & (1<<31)) { /* OC supported */
8738 max_freq = pcu_mbox & 0xff;
Jesse Barnese281fca2011-03-18 10:32:07 -07008739 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
Jesse Barnesa6044e22010-12-20 11:34:20 -08008740 }
8741
8742 /* In units of 100MHz */
8743 dev_priv->max_delay = max_freq;
8744 dev_priv->min_delay = min_freq;
8745 dev_priv->cur_delay = cur_freq;
8746
Chris Wilson8fd26852010-12-08 18:40:43 +00008747 /* requires MSI enabled */
8748 I915_WRITE(GEN6_PMIER,
8749 GEN6_PM_MBOX_EVENT |
8750 GEN6_PM_THERMAL_EVENT |
8751 GEN6_PM_RP_DOWN_TIMEOUT |
8752 GEN6_PM_RP_UP_THRESHOLD |
8753 GEN6_PM_RP_DOWN_THRESHOLD |
8754 GEN6_PM_RP_UP_EI_EXPIRED |
8755 GEN6_PM_RP_DOWN_EI_EXPIRED);
Ben Widawsky4912d042011-04-25 11:25:20 -07008756 spin_lock_irq(&dev_priv->rps_lock);
8757 WARN_ON(dev_priv->pm_iir != 0);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008758 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07008759 spin_unlock_irq(&dev_priv->rps_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008760 /* enable all PM interrupts */
8761 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00008762
Ben Widawskyfcca7922011-04-25 11:23:07 -07008763 gen6_gt_force_wake_put(dev_priv);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01008764 mutex_unlock(&dev_priv->dev->struct_mutex);
Chris Wilson8fd26852010-12-08 18:40:43 +00008765}
8766
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008767void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
8768{
8769 int min_freq = 15;
8770 int gpu_freq, ia_freq, max_ia_freq;
8771 int scaling_factor = 180;
8772
8773 max_ia_freq = cpufreq_quick_get_max(0);
8774 /*
8775 * Default to measured freq if none found, PCU will ensure we don't go
8776 * over
8777 */
8778 if (!max_ia_freq)
8779 max_ia_freq = tsc_khz;
8780
8781 /* Convert from kHz to MHz */
8782 max_ia_freq /= 1000;
8783
8784 mutex_lock(&dev_priv->dev->struct_mutex);
8785
8786 /*
8787 * For each potential GPU frequency, load a ring frequency we'd like
8788 * to use for memory access. We do this by specifying the IA frequency
8789 * the PCU should use as a reference to determine the ring frequency.
8790 */
8791 for (gpu_freq = dev_priv->max_delay; gpu_freq >= dev_priv->min_delay;
8792 gpu_freq--) {
8793 int diff = dev_priv->max_delay - gpu_freq;
8794
8795 /*
8796 * For GPU frequencies less than 750MHz, just use the lowest
8797 * ring freq.
8798 */
8799 if (gpu_freq < min_freq)
8800 ia_freq = 800;
8801 else
8802 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
8803 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
8804
8805 I915_WRITE(GEN6_PCODE_DATA,
8806 (ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT) |
8807 gpu_freq);
8808 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
8809 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
8810 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
8811 GEN6_PCODE_READY) == 0, 10)) {
8812 DRM_ERROR("pcode write of freq table timed out\n");
8813 continue;
8814 }
8815 }
8816
8817 mutex_unlock(&dev_priv->dev->struct_mutex);
8818}
8819
Jesse Barnes6067aae2011-04-28 15:04:31 -07008820static void ironlake_init_clock_gating(struct drm_device *dev)
8821{
8822 struct drm_i915_private *dev_priv = dev->dev_private;
8823 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8824
8825 /* Required for FBC */
8826 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
8827 DPFCRUNIT_CLOCK_GATE_DISABLE |
8828 DPFDUNIT_CLOCK_GATE_DISABLE;
8829 /* Required for CxSR */
8830 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
8831
8832 I915_WRITE(PCH_3DCGDIS0,
8833 MARIUNIT_CLOCK_GATE_DISABLE |
8834 SVSMUNIT_CLOCK_GATE_DISABLE);
8835 I915_WRITE(PCH_3DCGDIS1,
8836 VFMUNIT_CLOCK_GATE_DISABLE);
8837
8838 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
8839
8840 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008841 * According to the spec the following bits should be set in
8842 * order to enable memory self-refresh
8843 * The bit 22/21 of 0x42004
8844 * The bit 5 of 0x42020
8845 * The bit 15 of 0x45000
8846 */
8847 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8848 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8849 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
8850 I915_WRITE(ILK_DSPCLK_GATE,
8851 (I915_READ(ILK_DSPCLK_GATE) |
8852 ILK_DPARB_CLK_GATE));
8853 I915_WRITE(DISP_ARB_CTL,
8854 (I915_READ(DISP_ARB_CTL) |
8855 DISP_FBC_WM_DIS));
8856 I915_WRITE(WM3_LP_ILK, 0);
8857 I915_WRITE(WM2_LP_ILK, 0);
8858 I915_WRITE(WM1_LP_ILK, 0);
8859
8860 /*
8861 * Based on the document from hardware guys the following bits
8862 * should be set unconditionally in order to enable FBC.
8863 * The bit 22 of 0x42000
8864 * The bit 22 of 0x42004
8865 * The bit 7,8,9 of 0x42020.
8866 */
8867 if (IS_IRONLAKE_M(dev)) {
8868 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8869 I915_READ(ILK_DISPLAY_CHICKEN1) |
8870 ILK_FBCQ_DIS);
8871 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8872 I915_READ(ILK_DISPLAY_CHICKEN2) |
8873 ILK_DPARB_GATE);
8874 I915_WRITE(ILK_DSPCLK_GATE,
8875 I915_READ(ILK_DSPCLK_GATE) |
8876 ILK_DPFC_DIS1 |
8877 ILK_DPFC_DIS2 |
8878 ILK_CLK_FBC);
8879 }
8880
8881 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8882 I915_READ(ILK_DISPLAY_CHICKEN2) |
8883 ILK_ELPIN_409_SELECT);
8884 I915_WRITE(_3D_CHICKEN2,
8885 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8886 _3D_CHICKEN2_WM_READ_PIPELINED);
8887}
8888
8889static void gen6_init_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008890{
8891 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008892 int pipe;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008893 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8894
8895 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Jesse Barnes652c3932009-08-17 13:31:43 -07008896
Jesse Barnes6067aae2011-04-28 15:04:31 -07008897 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8898 I915_READ(ILK_DISPLAY_CHICKEN2) |
8899 ILK_ELPIN_409_SELECT);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008900
Jesse Barnes6067aae2011-04-28 15:04:31 -07008901 I915_WRITE(WM3_LP_ILK, 0);
8902 I915_WRITE(WM2_LP_ILK, 0);
8903 I915_WRITE(WM1_LP_ILK, 0);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008904
Daniel Vetter009be662012-04-11 20:42:42 +02008905 /* clear masked bit */
8906 I915_WRITE(CACHE_MODE_0,
8907 CM0_STC_EVICT_DISABLE_LRA_SNB << CM0_MASK_SHIFT);
8908
Daniel Vetter80e829f2012-03-31 11:21:57 +02008909 I915_WRITE(GEN6_UCGCTL1,
8910 I915_READ(GEN6_UCGCTL1) |
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02008911 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8912 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter80e829f2012-03-31 11:21:57 +02008913
Eric Anholt406478d2011-11-07 16:07:04 -08008914 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8915 * gating disable must be set. Failure to set it results in
8916 * flickering pixels due to Z write ordering failures after
8917 * some amount of runtime in the Mesa "fire" demo, and Unigine
8918 * Sanctuary and Tropics, and apparently anything else with
8919 * alpha test or pixel discard.
Eric Anholt9ca1d102011-11-07 16:07:05 -08008920 *
8921 * According to the spec, bit 11 (RCCUNIT) must also be set,
8922 * but we didn't debug actual testcases to find it out.
Eric Anholt406478d2011-11-07 16:07:04 -08008923 */
Eric Anholt9ca1d102011-11-07 16:07:05 -08008924 I915_WRITE(GEN6_UCGCTL2,
8925 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8926 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
Eric Anholt406478d2011-11-07 16:07:04 -08008927
Daniel Vetterbf97b272012-04-11 20:42:41 +02008928 /* Bspec says we need to always set all mask bits. */
8929 I915_WRITE(_3D_CHICKEN, (0xFFFF << 16) |
8930 _3D_CHICKEN_SF_DISABLE_FASTCLIP_CULL);
8931
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008932 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008933 * According to the spec the following bits should be
8934 * set in order to enable memory self-refresh and fbc:
8935 * The bit21 and bit22 of 0x42000
8936 * The bit21 and bit22 of 0x42004
8937 * The bit5 and bit7 of 0x42020
8938 * The bit14 of 0x70180
8939 * The bit14 of 0x71180
Jesse Barnes382b0932010-10-07 16:01:25 -07008940 */
Jesse Barnes6067aae2011-04-28 15:04:31 -07008941 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8942 I915_READ(ILK_DISPLAY_CHICKEN1) |
8943 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8944 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8945 I915_READ(ILK_DISPLAY_CHICKEN2) |
8946 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
8947 I915_WRITE(ILK_DSPCLK_GATE,
8948 I915_READ(ILK_DSPCLK_GATE) |
8949 ILK_DPARB_CLK_GATE |
8950 ILK_DPFD_CLK_GATE);
Jesse Barnes382b0932010-10-07 16:01:25 -07008951
Keith Packardd74362c2011-07-28 14:47:14 -07008952 for_each_pipe(pipe) {
Jesse Barnes6067aae2011-04-28 15:04:31 -07008953 I915_WRITE(DSPCNTR(pipe),
8954 I915_READ(DSPCNTR(pipe)) |
8955 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008956 intel_flush_display_plane(dev_priv, pipe);
8957 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008958}
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008959
Ben Widawskya1e969e2012-04-14 18:41:32 -07008960static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8961{
8962 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
8963
8964 reg &= ~GEN7_FF_SCHED_MASK;
8965 reg |= GEN7_FF_TS_SCHED_HW;
8966 reg |= GEN7_FF_VS_SCHED_HW;
8967 reg |= GEN7_FF_DS_SCHED_HW;
8968
8969 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8970}
8971
Jesse Barnes28963a32011-05-11 09:42:30 -07008972static void ivybridge_init_clock_gating(struct drm_device *dev)
8973{
8974 struct drm_i915_private *dev_priv = dev->dev_private;
8975 int pipe;
8976 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
Jesse Barnes652c3932009-08-17 13:31:43 -07008977
Jesse Barnes28963a32011-05-11 09:42:30 -07008978 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008979
Jesse Barnes28963a32011-05-11 09:42:30 -07008980 I915_WRITE(WM3_LP_ILK, 0);
8981 I915_WRITE(WM2_LP_ILK, 0);
8982 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008983
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08008984 /* According to the spec, bit 13 (RCZUNIT) must be set on IVB.
8985 * This implements the WaDisableRCZUnitClockGating workaround.
8986 */
8987 I915_WRITE(GEN6_UCGCTL2, GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
8988
Jesse Barnes28963a32011-05-11 09:42:30 -07008989 I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
Eric Anholtde6e2ea2010-11-06 14:53:32 -07008990
Eric Anholt116ac8d2011-12-21 10:31:09 -08008991 I915_WRITE(IVB_CHICKEN3,
8992 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8993 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8994
Kenneth Graunked71de142012-02-08 12:53:52 -08008995 /* Apply the WaDisableRHWOOptimizationForRenderHang workaround. */
8996 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
8997 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
8998
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08008999 /* WaApplyL3ControlAndL3ChickenMode requires those two on Ivy Bridge */
9000 I915_WRITE(GEN7_L3CNTLREG1,
9001 GEN7_WA_FOR_GEN7_L3_CONTROL);
9002 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
9003 GEN7_WA_L3_CHICKEN_MODE);
9004
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08009005 /* This is required by WaCatErrorRejectionIssue */
9006 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9007 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9008 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9009
Keith Packardd74362c2011-07-28 14:47:14 -07009010 for_each_pipe(pipe) {
Jesse Barnes28963a32011-05-11 09:42:30 -07009011 I915_WRITE(DSPCNTR(pipe),
9012 I915_READ(DSPCNTR(pipe)) |
9013 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07009014 intel_flush_display_plane(dev_priv, pipe);
9015 }
Ben Widawskya1e969e2012-04-14 18:41:32 -07009016
9017 gen7_setup_fixed_func_scheduler(dev_priv);
Jesse Barnes28963a32011-05-11 09:42:30 -07009018}
Eric Anholt67e92af2010-11-06 14:53:33 -07009019
Jesse Barnesfb046852012-03-28 13:39:26 -07009020static void valleyview_init_clock_gating(struct drm_device *dev)
9021{
9022 struct drm_i915_private *dev_priv = dev->dev_private;
9023 int pipe;
9024 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
9025
9026 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
9027
9028 I915_WRITE(WM3_LP_ILK, 0);
9029 I915_WRITE(WM2_LP_ILK, 0);
9030 I915_WRITE(WM1_LP_ILK, 0);
9031
9032 /* According to the spec, bit 13 (RCZUNIT) must be set on IVB.
9033 * This implements the WaDisableRCZUnitClockGating workaround.
9034 */
9035 I915_WRITE(GEN6_UCGCTL2, GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
9036
9037 I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
9038
9039 I915_WRITE(IVB_CHICKEN3,
9040 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
9041 CHICKEN3_DGMG_DONE_FIX_DISABLE);
9042
9043 /* Apply the WaDisableRHWOOptimizationForRenderHang workaround. */
9044 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
9045 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
9046
9047 /* WaApplyL3ControlAndL3ChickenMode requires those two on Ivy Bridge */
9048 I915_WRITE(GEN7_L3CNTLREG1, GEN7_WA_FOR_GEN7_L3_CONTROL);
9049 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER, GEN7_WA_L3_CHICKEN_MODE);
9050
9051 /* This is required by WaCatErrorRejectionIssue */
9052 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
9053 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
9054 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
9055
9056 for_each_pipe(pipe) {
9057 I915_WRITE(DSPCNTR(pipe),
9058 I915_READ(DSPCNTR(pipe)) |
9059 DISPPLANE_TRICKLE_FEED_DISABLE);
9060 intel_flush_display_plane(dev_priv, pipe);
9061 }
9062
9063 I915_WRITE(CACHE_MODE_1, I915_READ(CACHE_MODE_1) |
9064 (PIXEL_SUBSPAN_COLLECT_OPT_DISABLE << 16) |
9065 PIXEL_SUBSPAN_COLLECT_OPT_DISABLE);
9066}
9067
Jesse Barnes6067aae2011-04-28 15:04:31 -07009068static void g4x_init_clock_gating(struct drm_device *dev)
9069{
9070 struct drm_i915_private *dev_priv = dev->dev_private;
9071 uint32_t dspclk_gate;
Chris Wilson8fd26852010-12-08 18:40:43 +00009072
Jesse Barnes6067aae2011-04-28 15:04:31 -07009073 I915_WRITE(RENCLK_GATE_D1, 0);
9074 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
9075 GS_UNIT_CLOCK_GATE_DISABLE |
9076 CL_UNIT_CLOCK_GATE_DISABLE);
9077 I915_WRITE(RAMCLK_GATE_D, 0);
9078 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
9079 OVRUNIT_CLOCK_GATE_DISABLE |
9080 OVCUNIT_CLOCK_GATE_DISABLE;
9081 if (IS_GM45(dev))
9082 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
9083 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
9084}
Yuanhan Liu13982612010-12-15 15:42:31 +08009085
Jesse Barnes6067aae2011-04-28 15:04:31 -07009086static void crestline_init_clock_gating(struct drm_device *dev)
9087{
9088 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liu13982612010-12-15 15:42:31 +08009089
Jesse Barnes6067aae2011-04-28 15:04:31 -07009090 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
9091 I915_WRITE(RENCLK_GATE_D2, 0);
9092 I915_WRITE(DSPCLK_GATE_D, 0);
9093 I915_WRITE(RAMCLK_GATE_D, 0);
9094 I915_WRITE16(DEUC, 0);
9095}
Jesse Barnes652c3932009-08-17 13:31:43 -07009096
Jesse Barnes6067aae2011-04-28 15:04:31 -07009097static void broadwater_init_clock_gating(struct drm_device *dev)
9098{
9099 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009100
Jesse Barnes6067aae2011-04-28 15:04:31 -07009101 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
9102 I965_RCC_CLOCK_GATE_DISABLE |
9103 I965_RCPB_CLOCK_GATE_DISABLE |
9104 I965_ISC_CLOCK_GATE_DISABLE |
9105 I965_FBC_CLOCK_GATE_DISABLE);
9106 I915_WRITE(RENCLK_GATE_D2, 0);
9107}
Jesse Barnes652c3932009-08-17 13:31:43 -07009108
Jesse Barnes6067aae2011-04-28 15:04:31 -07009109static void gen3_init_clock_gating(struct drm_device *dev)
9110{
9111 struct drm_i915_private *dev_priv = dev->dev_private;
9112 u32 dstate = I915_READ(D_STATE);
9113
9114 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
9115 DSTATE_DOT_CLOCK_GATING;
9116 I915_WRITE(D_STATE, dstate);
9117}
9118
9119static void i85x_init_clock_gating(struct drm_device *dev)
9120{
9121 struct drm_i915_private *dev_priv = dev->dev_private;
9122
9123 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
9124}
9125
9126static void i830_init_clock_gating(struct drm_device *dev)
9127{
9128 struct drm_i915_private *dev_priv = dev->dev_private;
9129
9130 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes652c3932009-08-17 13:31:43 -07009131}
9132
Jesse Barnes645c62a2011-05-11 09:49:31 -07009133static void ibx_init_clock_gating(struct drm_device *dev)
9134{
9135 struct drm_i915_private *dev_priv = dev->dev_private;
9136
9137 /*
9138 * On Ibex Peak and Cougar Point, we need to disable clock
9139 * gating for the panel power sequencer or it will fail to
9140 * start up when no ports are active.
9141 */
9142 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
9143}
9144
9145static void cpt_init_clock_gating(struct drm_device *dev)
9146{
9147 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes3bcf6032011-07-27 11:51:40 -07009148 int pipe;
Jesse Barnes645c62a2011-05-11 09:49:31 -07009149
9150 /*
9151 * On Ibex Peak and Cougar Point, we need to disable clock
9152 * gating for the panel power sequencer or it will fail to
9153 * start up when no ports are active.
9154 */
9155 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
9156 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
9157 DPLS_EDP_PPS_FIX_DIS);
Jesse Barnes3bcf6032011-07-27 11:51:40 -07009158 /* Without this, mode sets may fail silently on FDI */
9159 for_each_pipe(pipe)
9160 I915_WRITE(TRANS_CHICKEN2(pipe), TRANS_AUTOTRAIN_GEN_STALL_DIS);
Jesse Barnes79e53942008-11-07 14:24:08 -08009161}
9162
Chris Wilsonac668082011-02-09 16:15:32 +00009163static void ironlake_teardown_rc6(struct drm_device *dev)
Chris Wilson0cdab212010-12-05 17:27:06 +00009164{
9165 struct drm_i915_private *dev_priv = dev->dev_private;
9166
9167 if (dev_priv->renderctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00009168 i915_gem_object_unpin(dev_priv->renderctx);
9169 drm_gem_object_unreference(&dev_priv->renderctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00009170 dev_priv->renderctx = NULL;
9171 }
9172
9173 if (dev_priv->pwrctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00009174 i915_gem_object_unpin(dev_priv->pwrctx);
9175 drm_gem_object_unreference(&dev_priv->pwrctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00009176 dev_priv->pwrctx = NULL;
9177 }
9178}
9179
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009180static void ironlake_disable_rc6(struct drm_device *dev)
9181{
9182 struct drm_i915_private *dev_priv = dev->dev_private;
9183
Chris Wilsonac668082011-02-09 16:15:32 +00009184 if (I915_READ(PWRCTXA)) {
9185 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
9186 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
9187 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
9188 50);
9189
9190 I915_WRITE(PWRCTXA, 0);
9191 POSTING_READ(PWRCTXA);
9192
9193 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
9194 POSTING_READ(RSTDBYCTL);
9195 }
9196
Chris Wilson99507302011-02-24 09:42:52 +00009197 ironlake_teardown_rc6(dev);
Chris Wilsonac668082011-02-09 16:15:32 +00009198}
9199
9200static int ironlake_setup_rc6(struct drm_device *dev)
9201{
9202 struct drm_i915_private *dev_priv = dev->dev_private;
9203
9204 if (dev_priv->renderctx == NULL)
9205 dev_priv->renderctx = intel_alloc_context_page(dev);
9206 if (!dev_priv->renderctx)
9207 return -ENOMEM;
9208
9209 if (dev_priv->pwrctx == NULL)
9210 dev_priv->pwrctx = intel_alloc_context_page(dev);
9211 if (!dev_priv->pwrctx) {
9212 ironlake_teardown_rc6(dev);
9213 return -ENOMEM;
9214 }
9215
9216 return 0;
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009217}
9218
9219void ironlake_enable_rc6(struct drm_device *dev)
9220{
9221 struct drm_i915_private *dev_priv = dev->dev_private;
9222 int ret;
9223
Chris Wilsonac668082011-02-09 16:15:32 +00009224 /* rc6 disabled by default due to repeated reports of hanging during
9225 * boot and resume.
9226 */
Keith Packardc0f372b32011-11-16 22:24:52 -08009227 if (!intel_enable_rc6(dev))
Chris Wilsonac668082011-02-09 16:15:32 +00009228 return;
9229
Ben Widawsky2c34b852011-03-19 18:14:26 -07009230 mutex_lock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00009231 ret = ironlake_setup_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07009232 if (ret) {
9233 mutex_unlock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00009234 return;
Ben Widawsky2c34b852011-03-19 18:14:26 -07009235 }
Chris Wilsonac668082011-02-09 16:15:32 +00009236
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009237 /*
9238 * GPU can automatically power down the render unit if given a page
9239 * to save state.
9240 */
9241 ret = BEGIN_LP_RING(6);
9242 if (ret) {
Chris Wilsonac668082011-02-09 16:15:32 +00009243 ironlake_teardown_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07009244 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009245 return;
9246 }
Chris Wilsonac668082011-02-09 16:15:32 +00009247
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009248 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
9249 OUT_RING(MI_SET_CONTEXT);
9250 OUT_RING(dev_priv->renderctx->gtt_offset |
9251 MI_MM_SPACE_GTT |
9252 MI_SAVE_EXT_STATE_EN |
9253 MI_RESTORE_EXT_STATE_EN |
9254 MI_RESTORE_INHIBIT);
9255 OUT_RING(MI_SUSPEND_FLUSH);
9256 OUT_RING(MI_NOOP);
9257 OUT_RING(MI_FLUSH);
9258 ADVANCE_LP_RING();
9259
Ben Widawsky4a246cf2011-03-19 18:14:28 -07009260 /*
9261 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
9262 * does an implicit flush, combined with MI_FLUSH above, it should be
9263 * safe to assume that renderctx is valid
9264 */
9265 ret = intel_wait_ring_idle(LP_RING(dev_priv));
9266 if (ret) {
9267 DRM_ERROR("failed to enable ironlake power power savings\n");
9268 ironlake_teardown_rc6(dev);
9269 mutex_unlock(&dev->struct_mutex);
9270 return;
9271 }
9272
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009273 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
9274 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawsky2c34b852011-03-19 18:14:26 -07009275 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009276}
9277
Jesse Barnes645c62a2011-05-11 09:49:31 -07009278void intel_init_clock_gating(struct drm_device *dev)
9279{
9280 struct drm_i915_private *dev_priv = dev->dev_private;
9281
9282 dev_priv->display.init_clock_gating(dev);
9283
9284 if (dev_priv->display.init_pch_clock_gating)
9285 dev_priv->display.init_pch_clock_gating(dev);
9286}
Chris Wilsonac668082011-02-09 16:15:32 +00009287
Jesse Barnese70236a2009-09-21 10:42:27 -07009288/* Set up chip specific display functions */
9289static void intel_init_display(struct drm_device *dev)
9290{
9291 struct drm_i915_private *dev_priv = dev->dev_private;
9292
9293 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07009294 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009295 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07009296 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009297 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009298 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07009299 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07009300 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009301 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009302 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009303
Adam Jacksonee5382a2010-04-23 11:17:39 -04009304 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08009305 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08009306 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
9307 dev_priv->display.enable_fbc = ironlake_enable_fbc;
9308 dev_priv->display.disable_fbc = ironlake_disable_fbc;
9309 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07009310 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
9311 dev_priv->display.enable_fbc = g4x_enable_fbc;
9312 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009313 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07009314 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
9315 dev_priv->display.enable_fbc = i8xx_enable_fbc;
9316 dev_priv->display.disable_fbc = i8xx_disable_fbc;
9317 }
Jesse Barnes74dff282009-09-14 15:39:40 -07009318 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07009319 }
9320
9321 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009322 if (IS_VALLEYVIEW(dev))
9323 dev_priv->display.get_display_clock_speed =
9324 valleyview_get_display_clock_speed;
9325 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009326 dev_priv->display.get_display_clock_speed =
9327 i945_get_display_clock_speed;
9328 else if (IS_I915G(dev))
9329 dev_priv->display.get_display_clock_speed =
9330 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009331 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009332 dev_priv->display.get_display_clock_speed =
9333 i9xx_misc_get_display_clock_speed;
9334 else if (IS_I915GM(dev))
9335 dev_priv->display.get_display_clock_speed =
9336 i915gm_get_display_clock_speed;
9337 else if (IS_I865G(dev))
9338 dev_priv->display.get_display_clock_speed =
9339 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009340 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009341 dev_priv->display.get_display_clock_speed =
9342 i855_get_display_clock_speed;
9343 else /* 852, 830 */
9344 dev_priv->display.get_display_clock_speed =
9345 i830_get_display_clock_speed;
9346
9347 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009348 if (HAS_PCH_SPLIT(dev)) {
Keith Packard8d715f02011-11-18 20:39:01 -08009349 dev_priv->display.force_wake_get = __gen6_gt_force_wake_get;
9350 dev_priv->display.force_wake_put = __gen6_gt_force_wake_put;
9351
9352 /* IVB configs may use multi-threaded forcewake */
Eugeni Dodonov246bdbe2012-04-13 17:08:44 -03009353 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Keith Packard8d715f02011-11-18 20:39:01 -08009354 u32 ecobus;
9355
Keith Packardc7dffff2011-12-09 11:33:00 -08009356 /* A small trick here - if the bios hasn't configured MT forcewake,
9357 * and if the device is in RC6, then force_wake_mt_get will not wake
9358 * the device and the ECOBUS read will return zero. Which will be
9359 * (correctly) interpreted by the test below as MT forcewake being
9360 * disabled.
9361 */
Keith Packard8d715f02011-11-18 20:39:01 -08009362 mutex_lock(&dev->struct_mutex);
9363 __gen6_gt_force_wake_mt_get(dev_priv);
Keith Packardc7dffff2011-12-09 11:33:00 -08009364 ecobus = I915_READ_NOTRACE(ECOBUS);
Keith Packard8d715f02011-11-18 20:39:01 -08009365 __gen6_gt_force_wake_mt_put(dev_priv);
9366 mutex_unlock(&dev->struct_mutex);
9367
9368 if (ecobus & FORCEWAKE_MT_ENABLE) {
9369 DRM_DEBUG_KMS("Using MT version of forcewake\n");
9370 dev_priv->display.force_wake_get =
9371 __gen6_gt_force_wake_mt_get;
9372 dev_priv->display.force_wake_put =
9373 __gen6_gt_force_wake_mt_put;
9374 }
9375 }
9376
Jesse Barnes645c62a2011-05-11 09:49:31 -07009377 if (HAS_PCH_IBX(dev))
9378 dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
9379 else if (HAS_PCH_CPT(dev))
9380 dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;
9381
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009382 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009383 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
9384 dev_priv->display.update_wm = ironlake_update_wm;
9385 else {
9386 DRM_DEBUG_KMS("Failed to get proper latency. "
9387 "Disable CxSR\n");
9388 dev_priv->display.update_wm = NULL;
9389 }
Jesse Barnes674cf962011-04-28 14:27:04 -07009390 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07009391 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08009392 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009393 } else if (IS_GEN6(dev)) {
9394 if (SNB_READ_WM0_LATENCY()) {
9395 dev_priv->display.update_wm = sandybridge_update_wm;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08009396 dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
Yuanhan Liu13982612010-12-15 15:42:31 +08009397 } else {
9398 DRM_DEBUG_KMS("Failed to read display plane latency. "
9399 "Disable CxSR\n");
9400 dev_priv->display.update_wm = NULL;
9401 }
Jesse Barnes674cf962011-04-28 14:27:04 -07009402 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07009403 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08009404 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009405 } else if (IS_IVYBRIDGE(dev)) {
9406 /* FIXME: detect B0+ stepping and use auto training */
9407 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Jesse Barnesfe100d42011-04-28 14:29:45 -07009408 if (SNB_READ_WM0_LATENCY()) {
9409 dev_priv->display.update_wm = sandybridge_update_wm;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08009410 dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
Jesse Barnesfe100d42011-04-28 14:29:45 -07009411 } else {
9412 DRM_DEBUG_KMS("Failed to read display plane latency. "
9413 "Disable CxSR\n");
9414 dev_priv->display.update_wm = NULL;
9415 }
Jesse Barnes28963a32011-05-11 09:42:30 -07009416 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08009417 dev_priv->display.write_eld = ironlake_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009418 } else
9419 dev_priv->display.update_wm = NULL;
Jesse Barnesceb04242012-03-28 13:39:22 -07009420 } else if (IS_VALLEYVIEW(dev)) {
9421 dev_priv->display.update_wm = valleyview_update_wm;
Jesse Barnesfb046852012-03-28 13:39:26 -07009422 dev_priv->display.init_clock_gating =
9423 valleyview_init_clock_gating;
Jesse Barnes575155a2012-03-28 13:39:37 -07009424 dev_priv->display.force_wake_get = vlv_force_wake_get;
9425 dev_priv->display.force_wake_put = vlv_force_wake_put;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009426 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08009427 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08009428 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08009429 dev_priv->fsb_freq,
9430 dev_priv->mem_freq)) {
9431 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08009432 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08009433 "disabling CxSR\n",
Akshay Joshi0206e352011-08-16 15:34:10 -04009434 (dev_priv->is_ddr3 == 1) ? "3" : "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08009435 dev_priv->fsb_freq, dev_priv->mem_freq);
9436 /* Disable CxSR and never update its watermark again */
9437 pineview_disable_cxsr(dev);
9438 dev_priv->display.update_wm = NULL;
9439 } else
9440 dev_priv->display.update_wm = pineview_update_wm;
Jason Stubbs95e0ee92011-05-28 14:26:48 +10009441 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07009442 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009443 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009444 dev_priv->display.update_wm = g4x_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07009445 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
9446 } else if (IS_GEN4(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07009447 dev_priv->display.update_wm = i965_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07009448 if (IS_CRESTLINE(dev))
9449 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
9450 else if (IS_BROADWATER(dev))
9451 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
9452 } else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07009453 dev_priv->display.update_wm = i9xx_update_wm;
9454 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07009455 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9456 } else if (IS_I865G(dev)) {
9457 dev_priv->display.update_wm = i830_update_wm;
9458 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
9459 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04009460 } else if (IS_I85X(dev)) {
9461 dev_priv->display.update_wm = i9xx_update_wm;
9462 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07009463 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Jesse Barnese70236a2009-09-21 10:42:27 -07009464 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04009465 dev_priv->display.update_wm = i830_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07009466 dev_priv->display.init_clock_gating = i830_init_clock_gating;
Adam Jackson8f4695e2010-04-16 18:20:57 -04009467 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009468 dev_priv->display.get_fifo_size = i845_get_fifo_size;
9469 else
9470 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07009471 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009472
9473 /* Default just returns -ENODEV to indicate unsupported */
9474 dev_priv->display.queue_flip = intel_default_queue_flip;
9475
9476 switch (INTEL_INFO(dev)->gen) {
9477 case 2:
9478 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9479 break;
9480
9481 case 3:
9482 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9483 break;
9484
9485 case 4:
9486 case 5:
9487 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9488 break;
9489
9490 case 6:
9491 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9492 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009493 case 7:
9494 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9495 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009496 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009497}
9498
Jesse Barnesb690e962010-07-19 13:53:12 -07009499/*
9500 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9501 * resume, or other times. This quirk makes sure that's the case for
9502 * affected systems.
9503 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009504static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009505{
9506 struct drm_i915_private *dev_priv = dev->dev_private;
9507
9508 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009509 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009510}
9511
Keith Packard435793d2011-07-12 14:56:22 -07009512/*
9513 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9514 */
9515static void quirk_ssc_force_disable(struct drm_device *dev)
9516{
9517 struct drm_i915_private *dev_priv = dev->dev_private;
9518 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009519 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009520}
9521
Carsten Emde4dca20e2012-03-15 15:56:26 +01009522/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009523 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9524 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009525 */
9526static void quirk_invert_brightness(struct drm_device *dev)
9527{
9528 struct drm_i915_private *dev_priv = dev->dev_private;
9529 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009530 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009531}
9532
9533struct intel_quirk {
9534 int device;
9535 int subsystem_vendor;
9536 int subsystem_device;
9537 void (*hook)(struct drm_device *dev);
9538};
9539
Ben Widawskyc43b5632012-04-16 14:07:40 -07009540static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009541 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009542 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009543
9544 /* Thinkpad R31 needs pipe A force quirk */
9545 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
9546 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9547 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9548
9549 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
9550 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
9551 /* ThinkPad X40 needs pipe A force quirk */
9552
9553 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9554 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9555
9556 /* 855 & before need to leave pipe A & dpll A up */
9557 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
9558 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009559
9560 /* Lenovo U160 cannot use SSC on LVDS */
9561 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009562
9563 /* Sony Vaio Y cannot use SSC on LVDS */
9564 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009565
9566 /* Acer Aspire 5734Z must invert backlight brightness */
9567 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009568};
9569
9570static void intel_init_quirks(struct drm_device *dev)
9571{
9572 struct pci_dev *d = dev->pdev;
9573 int i;
9574
9575 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9576 struct intel_quirk *q = &intel_quirks[i];
9577
9578 if (d->device == q->device &&
9579 (d->subsystem_vendor == q->subsystem_vendor ||
9580 q->subsystem_vendor == PCI_ANY_ID) &&
9581 (d->subsystem_device == q->subsystem_device ||
9582 q->subsystem_device == PCI_ANY_ID))
9583 q->hook(dev);
9584 }
9585}
9586
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009587/* Disable the VGA plane that we never use */
9588static void i915_disable_vga(struct drm_device *dev)
9589{
9590 struct drm_i915_private *dev_priv = dev->dev_private;
9591 u8 sr1;
9592 u32 vga_reg;
9593
9594 if (HAS_PCH_SPLIT(dev))
9595 vga_reg = CPU_VGACNTRL;
9596 else
9597 vga_reg = VGACNTRL;
9598
9599 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009600 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009601 sr1 = inb(VGA_SR_DATA);
9602 outb(sr1 | 1<<5, VGA_SR_DATA);
9603 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9604 udelay(300);
9605
9606 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9607 POSTING_READ(vga_reg);
9608}
9609
Jesse Barnesf82cfb62012-04-11 09:23:35 -07009610static void ivb_pch_pwm_override(struct drm_device *dev)
9611{
9612 struct drm_i915_private *dev_priv = dev->dev_private;
9613
9614 /*
9615 * IVB has CPU eDP backlight regs too, set things up to let the
9616 * PCH regs control the backlight
9617 */
9618 I915_WRITE(BLC_PWM_CPU_CTL2, PWM_ENABLE);
9619 I915_WRITE(BLC_PWM_CPU_CTL, 0);
9620 I915_WRITE(BLC_PWM_PCH_CTL1, PWM_ENABLE | (1<<30));
9621}
9622
Daniel Vetterf8175862012-04-10 15:50:11 +02009623void intel_modeset_init_hw(struct drm_device *dev)
9624{
9625 struct drm_i915_private *dev_priv = dev->dev_private;
9626
9627 intel_init_clock_gating(dev);
9628
9629 if (IS_IRONLAKE_M(dev)) {
9630 ironlake_enable_drps(dev);
9631 intel_init_emon(dev);
9632 }
9633
Jesse Barnesb6834bd2012-04-11 09:23:33 -07009634 if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Daniel Vetterf8175862012-04-10 15:50:11 +02009635 gen6_enable_rps(dev_priv);
9636 gen6_update_ring_freq(dev_priv);
9637 }
Jesse Barnesf82cfb62012-04-11 09:23:35 -07009638
9639 if (IS_IVYBRIDGE(dev))
9640 ivb_pch_pwm_override(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +02009641}
9642
Jesse Barnes79e53942008-11-07 14:24:08 -08009643void intel_modeset_init(struct drm_device *dev)
9644{
Jesse Barnes652c3932009-08-17 13:31:43 -07009645 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08009646 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009647
9648 drm_mode_config_init(dev);
9649
9650 dev->mode_config.min_width = 0;
9651 dev->mode_config.min_height = 0;
9652
Dave Airlie019d96c2011-09-29 16:20:42 +01009653 dev->mode_config.preferred_depth = 24;
9654 dev->mode_config.prefer_shadow = 1;
9655
Jesse Barnes79e53942008-11-07 14:24:08 -08009656 dev->mode_config.funcs = (void *)&intel_mode_funcs;
9657
Jesse Barnesb690e962010-07-19 13:53:12 -07009658 intel_init_quirks(dev);
9659
Jesse Barnese70236a2009-09-21 10:42:27 -07009660 intel_init_display(dev);
9661
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009662 if (IS_GEN2(dev)) {
9663 dev->mode_config.max_width = 2048;
9664 dev->mode_config.max_height = 2048;
9665 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009666 dev->mode_config.max_width = 4096;
9667 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009668 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009669 dev->mode_config.max_width = 8192;
9670 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009671 }
Chris Wilson35c30472010-12-22 14:07:12 +00009672 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009673
Zhao Yakui28c97732009-10-09 11:39:41 +08009674 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10009675 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009676
Dave Airliea3524f12010-06-06 18:59:41 +10009677 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009678 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08009679 ret = intel_plane_init(dev, i);
9680 if (ret)
9681 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08009682 }
9683
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009684 /* Just disable it once at startup */
9685 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009686 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009687
Daniel Vetterf8175862012-04-10 15:50:11 +02009688 intel_modeset_init_hw(dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08009689
Jesse Barnes652c3932009-08-17 13:31:43 -07009690 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
9691 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
9692 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009693}
9694
9695void intel_modeset_gem_init(struct drm_device *dev)
9696{
9697 if (IS_IRONLAKE_M(dev))
9698 ironlake_enable_rc6(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009699
9700 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009701}
9702
9703void intel_modeset_cleanup(struct drm_device *dev)
9704{
Jesse Barnes652c3932009-08-17 13:31:43 -07009705 struct drm_i915_private *dev_priv = dev->dev_private;
9706 struct drm_crtc *crtc;
9707 struct intel_crtc *intel_crtc;
9708
Keith Packardf87ea762010-10-03 19:36:26 -07009709 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009710 mutex_lock(&dev->struct_mutex);
9711
Jesse Barnes723bfd72010-10-07 16:01:13 -07009712 intel_unregister_dsm_handler();
9713
9714
Jesse Barnes652c3932009-08-17 13:31:43 -07009715 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9716 /* Skip inactive CRTCs */
9717 if (!crtc->fb)
9718 continue;
9719
9720 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009721 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009722 }
9723
Chris Wilson973d04f2011-07-08 12:22:37 +01009724 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009725
Jesse Barnesf97108d2010-01-29 11:27:07 -08009726 if (IS_IRONLAKE_M(dev))
9727 ironlake_disable_drps(dev);
Jesse Barnesb6834bd2012-04-11 09:23:33 -07009728 if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev))
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08009729 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08009730
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009731 if (IS_IRONLAKE_M(dev))
9732 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009733
Jesse Barnes57f350b2012-03-28 13:39:25 -07009734 if (IS_VALLEYVIEW(dev))
9735 vlv_init_dpio(dev);
9736
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009737 mutex_unlock(&dev->struct_mutex);
9738
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009739 /* Disable the irq before mode object teardown, for the irq might
9740 * enqueue unpin/hotplug work. */
9741 drm_irq_uninstall(dev);
9742 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02009743 cancel_work_sync(&dev_priv->rps_work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009744
Chris Wilson1630fe72011-07-08 12:22:42 +01009745 /* flush any delayed tasks or pending work */
9746 flush_scheduled_work();
9747
Daniel Vetter3dec0092010-08-20 21:40:52 +02009748 /* Shut off idle work before the crtcs get freed. */
9749 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9750 intel_crtc = to_intel_crtc(crtc);
9751 del_timer_sync(&intel_crtc->idle_timer);
9752 }
9753 del_timer_sync(&dev_priv->idle_timer);
9754 cancel_work_sync(&dev_priv->idle_work);
9755
Jesse Barnes79e53942008-11-07 14:24:08 -08009756 drm_mode_config_cleanup(dev);
9757}
9758
Dave Airlie28d52042009-09-21 14:33:58 +10009759/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009760 * Return which encoder is currently attached for connector.
9761 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009762struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009763{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009764 return &intel_attached_encoder(connector)->base;
9765}
Jesse Barnes79e53942008-11-07 14:24:08 -08009766
Chris Wilsondf0e9242010-09-09 16:20:55 +01009767void intel_connector_attach_encoder(struct intel_connector *connector,
9768 struct intel_encoder *encoder)
9769{
9770 connector->encoder = encoder;
9771 drm_mode_connector_attach_encoder(&connector->base,
9772 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009773}
Dave Airlie28d52042009-09-21 14:33:58 +10009774
9775/*
9776 * set vga decode state - true == enable VGA decode
9777 */
9778int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9779{
9780 struct drm_i915_private *dev_priv = dev->dev_private;
9781 u16 gmch_ctrl;
9782
9783 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9784 if (state)
9785 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9786 else
9787 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9788 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9789 return 0;
9790}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009791
9792#ifdef CONFIG_DEBUG_FS
9793#include <linux/seq_file.h>
9794
9795struct intel_display_error_state {
9796 struct intel_cursor_error_state {
9797 u32 control;
9798 u32 position;
9799 u32 base;
9800 u32 size;
9801 } cursor[2];
9802
9803 struct intel_pipe_error_state {
9804 u32 conf;
9805 u32 source;
9806
9807 u32 htotal;
9808 u32 hblank;
9809 u32 hsync;
9810 u32 vtotal;
9811 u32 vblank;
9812 u32 vsync;
9813 } pipe[2];
9814
9815 struct intel_plane_error_state {
9816 u32 control;
9817 u32 stride;
9818 u32 size;
9819 u32 pos;
9820 u32 addr;
9821 u32 surface;
9822 u32 tile_offset;
9823 } plane[2];
9824};
9825
9826struct intel_display_error_state *
9827intel_display_capture_error_state(struct drm_device *dev)
9828{
Akshay Joshi0206e352011-08-16 15:34:10 -04009829 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009830 struct intel_display_error_state *error;
9831 int i;
9832
9833 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9834 if (error == NULL)
9835 return NULL;
9836
9837 for (i = 0; i < 2; i++) {
9838 error->cursor[i].control = I915_READ(CURCNTR(i));
9839 error->cursor[i].position = I915_READ(CURPOS(i));
9840 error->cursor[i].base = I915_READ(CURBASE(i));
9841
9842 error->plane[i].control = I915_READ(DSPCNTR(i));
9843 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9844 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04009845 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009846 error->plane[i].addr = I915_READ(DSPADDR(i));
9847 if (INTEL_INFO(dev)->gen >= 4) {
9848 error->plane[i].surface = I915_READ(DSPSURF(i));
9849 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9850 }
9851
9852 error->pipe[i].conf = I915_READ(PIPECONF(i));
9853 error->pipe[i].source = I915_READ(PIPESRC(i));
9854 error->pipe[i].htotal = I915_READ(HTOTAL(i));
9855 error->pipe[i].hblank = I915_READ(HBLANK(i));
9856 error->pipe[i].hsync = I915_READ(HSYNC(i));
9857 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
9858 error->pipe[i].vblank = I915_READ(VBLANK(i));
9859 error->pipe[i].vsync = I915_READ(VSYNC(i));
9860 }
9861
9862 return error;
9863}
9864
9865void
9866intel_display_print_error_state(struct seq_file *m,
9867 struct drm_device *dev,
9868 struct intel_display_error_state *error)
9869{
9870 int i;
9871
9872 for (i = 0; i < 2; i++) {
9873 seq_printf(m, "Pipe [%d]:\n", i);
9874 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9875 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9876 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9877 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9878 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9879 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9880 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9881 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9882
9883 seq_printf(m, "Plane [%d]:\n", i);
9884 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9885 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9886 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9887 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9888 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9889 if (INTEL_INFO(dev)->gen >= 4) {
9890 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9891 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9892 }
9893
9894 seq_printf(m, "Cursor [%d]:\n", i);
9895 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9896 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9897 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9898 }
9899}
9900#endif