blob: f7724d7f92871508278c75d150f11d6e64be12c7 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
8 * Copyright(c) 2007 - 2011 Intel Corporation. All rights reserved.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
33 * Copyright(c) 2005 - 2011 Intel Corporation. All rights reserved.
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070063#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070064#include <linux/debugfs.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070065#include <linux/bitops.h>
66#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070067
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030068#include "iwl-trans.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070069#include "iwl-trans-pcie-int.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070070#include "iwl-csr.h"
71#include "iwl-prph.h"
Emmanuel Grumbach48f20d32011-08-25 23:10:36 -070072#include "iwl-shared.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-eeprom.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070074#include "iwl-agn-hw.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030075
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070076static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030077{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070078 struct iwl_trans_pcie *trans_pcie =
79 IWL_TRANS_GET_PCIE_TRANS(trans);
80 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
81 struct device *dev = bus(trans)->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030082
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070083 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030084
85 spin_lock_init(&rxq->lock);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030086
87 if (WARN_ON(rxq->bd || rxq->rb_stts))
88 return -EINVAL;
89
90 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Djalal Harouni84c816d2011-12-21 01:21:47 +010091 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
92 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030093 if (!rxq->bd)
94 goto err_bd;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030095
96 /*Allocate the driver's pointer to receive buffer status */
Djalal Harouni84c816d2011-12-21 01:21:47 +010097 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
98 &rxq->rb_stts_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030099 if (!rxq->rb_stts)
100 goto err_rb_stts;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300101
102 return 0;
103
104err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300105 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
106 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300107 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
108 rxq->bd = NULL;
109err_bd:
110 return -ENOMEM;
111}
112
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700113static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300114{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700115 struct iwl_trans_pcie *trans_pcie =
116 IWL_TRANS_GET_PCIE_TRANS(trans);
117 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300118 int i;
119
120 /* Fill the rx_used queue with _all_ of the Rx buffers */
121 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
122 /* In the reset function, these buffers may have been allocated
123 * to an SKB, so we need to unmap and free potential storage */
124 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700125 dma_unmap_page(bus(trans)->dev, rxq->pool[i].page_dma,
126 PAGE_SIZE << hw_params(trans).rx_page_order,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300127 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700128 __free_pages(rxq->pool[i].page,
129 hw_params(trans).rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300130 rxq->pool[i].page = NULL;
131 }
132 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
133 }
134}
135
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700136static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700137 struct iwl_rx_queue *rxq)
138{
139 u32 rb_size;
140 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
Johannes Bergc17d0682011-09-15 11:46:42 -0700141 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700142
143 if (iwlagn_mod_params.amsdu_size_8K)
144 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
145 else
146 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
147
148 /* Stop Rx DMA */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700149 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700150
151 /* Reset driver's Rx queue write index */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700152 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700153
154 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700155 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700156 (u32)(rxq->bd_dma >> 8));
157
158 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700159 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700160 rxq->rb_stts_dma >> 4);
161
162 /* Enable Rx DMA
163 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
164 * the credit mechanism in 5000 HW RX FIFO
165 * Direct rx interrupts to hosts
166 * Rx buffer size 4 or 8k
167 * RB timeout 0x10
168 * 256 RBDs
169 */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700170 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700171 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
172 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
173 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
174 FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
175 rb_size|
176 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
177 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
178
179 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700180 iwl_write8(bus(trans), CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700181}
182
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700183static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300184{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700185 struct iwl_trans_pcie *trans_pcie =
186 IWL_TRANS_GET_PCIE_TRANS(trans);
187 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
188
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300189 int i, err;
190 unsigned long flags;
191
192 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700193 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300194 if (err)
195 return err;
196 }
197
198 spin_lock_irqsave(&rxq->lock, flags);
199 INIT_LIST_HEAD(&rxq->rx_free);
200 INIT_LIST_HEAD(&rxq->rx_used);
201
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700202 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300203
204 for (i = 0; i < RX_QUEUE_SIZE; i++)
205 rxq->queue[i] = NULL;
206
207 /* Set us so that we have processed and used all buffers, but have
208 * not restocked the Rx queue with fresh buffers */
209 rxq->read = rxq->write = 0;
210 rxq->write_actual = 0;
211 rxq->free_count = 0;
212 spin_unlock_irqrestore(&rxq->lock, flags);
213
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700214 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700215
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700216 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700217
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700218 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700219 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700220 iwl_rx_queue_update_write_ptr(trans, rxq);
221 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700222
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300223 return 0;
224}
225
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700226static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300227{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700228 struct iwl_trans_pcie *trans_pcie =
229 IWL_TRANS_GET_PCIE_TRANS(trans);
230 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
231
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300232 unsigned long flags;
233
234 /*if rxq->bd is NULL, it means that nothing has been allocated,
235 * exit now */
236 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700237 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300238 return;
239 }
240
241 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700242 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300243 spin_unlock_irqrestore(&rxq->lock, flags);
244
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700245 dma_free_coherent(bus(trans)->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300246 rxq->bd, rxq->bd_dma);
247 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
248 rxq->bd = NULL;
249
250 if (rxq->rb_stts)
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700251 dma_free_coherent(bus(trans)->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300252 sizeof(struct iwl_rb_status),
253 rxq->rb_stts, rxq->rb_stts_dma);
254 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700255 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300256 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
257 rxq->rb_stts = NULL;
258}
259
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700260static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700261{
262
263 /* stop Rx DMA */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700264 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
265 return iwl_poll_direct_bit(bus(trans), FH_MEM_RSSR_RX_STATUS_REG,
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700266 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
267}
268
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700269static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700270 struct iwl_dma_ptr *ptr, size_t size)
271{
272 if (WARN_ON(ptr->addr))
273 return -EINVAL;
274
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700275 ptr->addr = dma_alloc_coherent(bus(trans)->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700276 &ptr->dma, GFP_KERNEL);
277 if (!ptr->addr)
278 return -ENOMEM;
279 ptr->size = size;
280 return 0;
281}
282
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700283static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700284 struct iwl_dma_ptr *ptr)
285{
286 if (unlikely(!ptr->addr))
287 return;
288
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700289 dma_free_coherent(bus(trans)->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700290 memset(ptr, 0, sizeof(*ptr));
291}
292
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700293static int iwl_trans_txq_alloc(struct iwl_trans *trans,
294 struct iwl_tx_queue *txq, int slots_num,
295 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700296{
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700297 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700298 int i;
299
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700300 if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700301 return -EINVAL;
302
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700303 txq->q.n_window = slots_num;
304
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700305 txq->meta = kcalloc(slots_num, sizeof(txq->meta[0]), GFP_KERNEL);
306 txq->cmd = kcalloc(slots_num, sizeof(txq->cmd[0]), GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700307
308 if (!txq->meta || !txq->cmd)
309 goto error;
310
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700311 if (txq_id == trans->shrd->cmd_queue)
312 for (i = 0; i < slots_num; i++) {
313 txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
314 GFP_KERNEL);
315 if (!txq->cmd[i])
316 goto error;
317 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700318
319 /* Alloc driver data array and TFD circular buffer */
320 /* Driver private data, only for Tx (not command) queues,
321 * not shared with device. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700322 if (txq_id != trans->shrd->cmd_queue) {
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700323 txq->skbs = kcalloc(TFD_QUEUE_SIZE_MAX, sizeof(txq->skbs[0]),
324 GFP_KERNEL);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700325 if (!txq->skbs) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700326 IWL_ERR(trans, "kmalloc for auxiliary BD "
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700327 "structures failed\n");
328 goto error;
329 }
330 } else {
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700331 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700332 }
333
334 /* Circular buffer of transmit frame descriptors (TFDs),
335 * shared with device */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700336 txq->tfds = dma_alloc_coherent(bus(trans)->dev, tfd_sz,
337 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700338 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700339 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700340 goto error;
341 }
342 txq->q.id = txq_id;
343
344 return 0;
345error:
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700346 kfree(txq->skbs);
347 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700348 /* since txq->cmd has been zeroed,
349 * all non allocated cmd[i] will be NULL */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700350 if (txq->cmd && txq_id == trans->shrd->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700351 for (i = 0; i < slots_num; i++)
352 kfree(txq->cmd[i]);
353 kfree(txq->meta);
354 kfree(txq->cmd);
355 txq->meta = NULL;
356 txq->cmd = NULL;
357
358 return -ENOMEM;
359
360}
361
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700362static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700363 int slots_num, u32 txq_id)
364{
365 int ret;
366
367 txq->need_update = 0;
368 memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);
369
370 /*
371 * For the default queues 0-3, set up the swq_id
372 * already -- all others need to get one later
373 * (if they need one at all).
374 */
375 if (txq_id < 4)
376 iwl_set_swq_id(txq, txq_id, txq_id);
377
378 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
379 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
380 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
381
382 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700383 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700384 txq_id);
385 if (ret)
386 return ret;
387
388 /*
389 * Tell nic where to find circular buffer of Tx Frame Descriptors for
390 * given Tx queue, and enable the DMA channel used for that queue.
391 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700392 iwl_write_direct32(bus(trans), FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700393 txq->q.dma_addr >> 8);
394
395 return 0;
396}
397
398/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700399 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
400 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700401static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700402{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700403 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
404 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700405 struct iwl_queue *q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700406 enum dma_data_direction dma_dir;
Emmanuel Grumbach984ecb92011-10-10 07:27:02 -0700407 unsigned long flags;
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700408 spinlock_t *lock;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700409
410 if (!q->n_bd)
411 return;
412
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700413 /* In the command queue, all the TBs are mapped as BIDI
414 * so unmap them as such.
415 */
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700416 if (txq_id == trans->shrd->cmd_queue) {
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700417 dma_dir = DMA_BIDIRECTIONAL;
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700418 lock = &trans->hcmd_lock;
419 } else {
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700420 dma_dir = DMA_TO_DEVICE;
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700421 lock = &trans->shrd->sta_lock;
422 }
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700423
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700424 spin_lock_irqsave(lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700425 while (q->write_ptr != q->read_ptr) {
426 /* The read_ptr needs to bound by q->n_window */
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700427 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
428 dma_dir);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700429 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
430 }
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700431 spin_unlock_irqrestore(lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700432}
433
434/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700435 * iwl_tx_queue_free - Deallocate DMA queue.
436 * @txq: Transmit queue to deallocate.
437 *
438 * Empty queue by removing and destroying all BD's.
439 * Free all buffers.
440 * 0-fill, but do not free "txq" descriptor structure.
441 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700442static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700443{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700444 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
445 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700446 struct device *dev = bus(trans)->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700447 int i;
448 if (WARN_ON(!txq))
449 return;
450
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700451 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700452
453 /* De-alloc array of command/tx buffers */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700454
455 if (txq_id == trans->shrd->cmd_queue)
456 for (i = 0; i < txq->q.n_window; i++)
457 kfree(txq->cmd[i]);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700458
459 /* De-alloc circular buffer of TFDs */
460 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700461 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700462 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
463 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
464 }
465
466 /* De-alloc array of per-TFD driver data */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700467 kfree(txq->skbs);
468 txq->skbs = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700469
470 /* deallocate arrays */
471 kfree(txq->cmd);
472 kfree(txq->meta);
473 txq->cmd = NULL;
474 txq->meta = NULL;
475
476 /* 0-fill queue descriptor structure */
477 memset(txq, 0, sizeof(*txq));
478}
479
480/**
481 * iwl_trans_tx_free - Free TXQ Context
482 *
483 * Destroy all TX DMA queues and structures
484 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700485static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700486{
487 int txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700488 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700489
490 /* Tx queues */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700491 if (trans_pcie->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700492 for (txq_id = 0;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700493 txq_id < hw_params(trans).max_txq_num; txq_id++)
494 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700495 }
496
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700497 kfree(trans_pcie->txq);
498 trans_pcie->txq = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700499
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700500 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700501
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700502 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700503}
504
505/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700506 * iwl_trans_tx_alloc - allocate TX context
507 * Allocate all Tx DMA structures and initialize them
508 *
509 * @param priv
510 * @return error code
511 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700512static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700513{
514 int ret;
515 int txq_id, slots_num;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700516 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700517
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700518 u16 scd_bc_tbls_size = hw_params(trans).max_txq_num *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700519 sizeof(struct iwlagn_scd_bc_tbl);
520
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700521 /*It is not allowed to alloc twice, so warn when this happens.
522 * We cannot rely on the previous allocation, so free and fail */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700523 if (WARN_ON(trans_pcie->txq)) {
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700524 ret = -EINVAL;
525 goto error;
526 }
527
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700528 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700529 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700530 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700531 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700532 goto error;
533 }
534
535 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700536 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700537 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700538 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700539 goto error;
540 }
541
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700542 trans_pcie->txq = kcalloc(hw_params(trans).max_txq_num,
543 sizeof(struct iwl_tx_queue), GFP_KERNEL);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700544 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700545 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700546 ret = ENOMEM;
547 goto error;
548 }
549
550 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700551 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
552 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700553 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700554 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
555 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700556 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700557 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700558 goto error;
559 }
560 }
561
562 return 0;
563
564error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700565 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700566
567 return ret;
568}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700569static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700570{
571 int ret;
572 int txq_id, slots_num;
573 unsigned long flags;
574 bool alloc = false;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700575 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700576
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700577 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700578 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700579 if (ret)
580 goto error;
581 alloc = true;
582 }
583
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700584 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700585
586 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700587 iwl_write_prph(bus(trans), SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700588
589 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700590 iwl_write_direct32(bus(trans), FH_KW_MEM_ADDR_REG,
591 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700592
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700593 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700594
595 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700596 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
597 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700598 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700599 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
600 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700601 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700602 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700603 goto error;
604 }
605 }
606
607 return 0;
608error:
609 /*Upon error, free only if we allocated something */
610 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700611 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700612 return ret;
613}
614
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700615static void iwl_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300616{
617/*
618 * (for documentation purposes)
619 * to set power to V_AUX, do:
620
621 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700622 iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300623 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
624 ~APMG_PS_CTRL_MSK_PWR_SRC);
625 */
626
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700627 iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300628 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
629 ~APMG_PS_CTRL_MSK_PWR_SRC);
630}
631
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700632static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300633{
634 unsigned long flags;
635
636 /* nic_init */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700637 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700638 iwl_apm_init(priv(trans));
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300639
640 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700641 iwl_write8(bus(trans), CSR_INT_COALESCING,
642 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300643
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700644 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300645
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700646 iwl_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300647
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -0700648 iwl_nic_config(priv(trans));
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300649
650 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700651 iwl_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300652
653 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700654 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300655 return -ENOMEM;
656
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700657 if (hw_params(trans).shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300658 /* enable shadow regs in HW */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700659 iwl_set_bit(bus(trans), CSR_MAC_SHADOW_REG_CTRL,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300660 0x800FFFFF);
661 }
662
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700663 set_bit(STATUS_INIT, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300664
665 return 0;
666}
667
668#define HW_READY_TIMEOUT (50)
669
670/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700671static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300672{
673 int ret;
674
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700675 iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300676 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
677
678 /* See if we got it */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700679 ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300680 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
681 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
682 HW_READY_TIMEOUT);
683
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700684 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300685 return ret;
686}
687
688/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700689static int iwl_trans_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300690{
691 int ret;
692
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700693 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300694
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700695 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300696 if (ret >= 0)
697 return 0;
698
699 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700700 iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300701 CSR_HW_IF_CONFIG_REG_PREPARE);
702
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700703 ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300704 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
705 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
706
707 if (ret < 0)
708 return ret;
709
710 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700711 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300712 if (ret >= 0)
713 return 0;
714 return ret;
715}
716
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700717#define IWL_AC_UNSET -1
718
719struct queue_to_fifo_ac {
720 s8 fifo, ac;
721};
722
723static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
724 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
725 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
726 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
727 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
728 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
729 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
730 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
731 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
732 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
733 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
734 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
735};
736
737static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
738 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
739 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
740 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
741 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
742 { IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
743 { IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
744 { IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
745 { IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
746 { IWL_TX_FIFO_BE_IPAN, 2, },
747 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
748 { IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
749};
750
751static const u8 iwlagn_bss_ac_to_fifo[] = {
752 IWL_TX_FIFO_VO,
753 IWL_TX_FIFO_VI,
754 IWL_TX_FIFO_BE,
755 IWL_TX_FIFO_BK,
756};
757static const u8 iwlagn_bss_ac_to_queue[] = {
758 0, 1, 2, 3,
759};
760static const u8 iwlagn_pan_ac_to_fifo[] = {
761 IWL_TX_FIFO_VO_IPAN,
762 IWL_TX_FIFO_VI_IPAN,
763 IWL_TX_FIFO_BE_IPAN,
764 IWL_TX_FIFO_BK_IPAN,
765};
766static const u8 iwlagn_pan_ac_to_queue[] = {
767 7, 6, 5, 4,
768};
769
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700770static int iwl_trans_pcie_start_device(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300771{
772 int ret;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700773 struct iwl_trans_pcie *trans_pcie =
774 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300775
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700776 trans->shrd->ucode_owner = IWL_OWNERSHIP_DRIVER;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700777 trans_pcie->ac_to_queue[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_queue;
778 trans_pcie->ac_to_queue[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_queue;
779
780 trans_pcie->ac_to_fifo[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_fifo;
781 trans_pcie->ac_to_fifo[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_fifo;
782
783 trans_pcie->mcast_queue[IWL_RXON_CTX_BSS] = 0;
784 trans_pcie->mcast_queue[IWL_RXON_CTX_PAN] = IWL_IPAN_MCAST_QUEUE;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300785
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700786 if ((hw_params(trans).sku & EEPROM_SKU_CAP_AMT_ENABLE) &&
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700787 iwl_trans_pcie_prepare_card_hw(trans)) {
788 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300789 return -EIO;
790 }
791
792 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700793 if (iwl_read32(bus(trans), CSR_GP_CNTRL) &
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300794 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700795 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300796 else
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700797 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300798
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700799 if (iwl_is_rfkill(trans->shrd)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700800 iwl_set_hw_rfkill_state(priv(trans), true);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700801 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300802 return -ERFKILL;
803 }
804
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700805 iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300806
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700807 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300808 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700809 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300810 return ret;
811 }
812
813 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700814 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
815 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300816 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
817
818 /* clear (again), then enable host interrupts */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700819 iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700820 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300821
822 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700823 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
824 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300825
826 return 0;
827}
828
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300829/*
830 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Emmanuel Grumbach10b15e62011-08-25 23:10:43 -0700831 * must be called under priv->shrd->lock and mac access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300832 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700833static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300834{
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700835 iwl_write_prph(bus(trans), SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300836}
837
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700838static void iwl_trans_pcie_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300839{
840 const struct queue_to_fifo_ac *queue_to_fifo;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700841 struct iwl_trans_pcie *trans_pcie =
842 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300843 u32 a;
844 unsigned long flags;
845 int i, chan;
846 u32 reg_val;
847
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700848 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300849
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700850 trans_pcie->scd_base_addr =
851 iwl_read_prph(bus(trans), SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700852 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300853 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700854 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300855 a += 4)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700856 iwl_write_targ_mem(bus(trans), a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300857 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700858 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300859 a += 4)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700860 iwl_write_targ_mem(bus(trans), a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700861 for (; a < trans_pcie->scd_base_addr +
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700862 SCD_TRANS_TBL_OFFSET_QUEUE(hw_params(trans).max_txq_num);
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700863 a += 4)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700864 iwl_write_targ_mem(bus(trans), a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300865
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700866 iwl_write_prph(bus(trans), SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700867 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300868
869 /* Enable DMA channel */
870 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700871 iwl_write_direct32(bus(trans), FH_TCSR_CHNL_TX_CONFIG_REG(chan),
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300872 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
873 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
874
875 /* Update FH chicken bits */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700876 reg_val = iwl_read_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG);
877 iwl_write_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300878 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
879
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700880 iwl_write_prph(bus(trans), SCD_QUEUECHAIN_SEL,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700881 SCD_QUEUECHAIN_SEL_ALL(trans));
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700882 iwl_write_prph(bus(trans), SCD_AGGR_SEL, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300883
884 /* initiate the queues */
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700885 for (i = 0; i < hw_params(trans).max_txq_num; i++) {
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700886 iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(i), 0);
887 iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR, 0 | (i << 8));
888 iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300889 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700890 iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300891 SCD_CONTEXT_QUEUE_OFFSET(i) +
892 sizeof(u32),
893 ((SCD_WIN_SIZE <<
894 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
895 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
896 ((SCD_FRAME_LIMIT <<
897 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
898 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
899 }
900
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700901 iwl_write_prph(bus(trans), SCD_INTERRUPT_MASK,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700902 IWL_MASK(0, hw_params(trans).max_txq_num));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300903
904 /* Activate all Tx DMA/FIFO channels */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700905 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300906
907 /* map queues to FIFOs */
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -0700908 if (trans->shrd->valid_contexts != BIT(IWL_RXON_CTX_BSS))
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300909 queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
910 else
911 queue_to_fifo = iwlagn_default_queue_to_tx_fifo;
912
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700913 iwl_trans_set_wr_ptrs(trans, trans->shrd->cmd_queue, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300914
915 /* make sure all queue are not stopped */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700916 memset(&trans_pcie->queue_stopped[0], 0,
917 sizeof(trans_pcie->queue_stopped));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300918 for (i = 0; i < 4; i++)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700919 atomic_set(&trans_pcie->queue_stop_count[i], 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300920
921 /* reset to 0 to enable all the queue first */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700922 trans_pcie->txq_ctx_active_msk = 0;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300923
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -0700924 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -0700925 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -0700926 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -0700927 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300928
Johannes Berg72c04ce2011-07-23 10:24:40 -0700929 for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300930 int fifo = queue_to_fifo[i].fifo;
931 int ac = queue_to_fifo[i].ac;
932
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700933 iwl_txq_ctx_activate(trans_pcie, i);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300934
935 if (fifo == IWL_TX_FIFO_UNUSED)
936 continue;
937
938 if (ac != IWL_AC_UNSET)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700939 iwl_set_swq_id(&trans_pcie->txq[i], ac, i);
940 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
941 fifo, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300942 }
943
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700944 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300945
946 /* Enable L1-Active */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700947 iwl_clear_bits_prph(bus(trans), APMG_PCIDEV_STT_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300948 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
949}
950
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700951/**
952 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
953 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700954static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700955{
956 int ch, txq_id;
957 unsigned long flags;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700958 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700959
960 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700961 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700962
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700963 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700964
965 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -0700966 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700967 iwl_write_direct32(bus(trans),
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700968 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700969 if (iwl_poll_direct_bit(bus(trans), FH_TSSR_TX_STATUS_REG,
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700970 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
971 1000))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700972 IWL_ERR(trans, "Failing on timeout while stopping"
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700973 " DMA channel %d [0x%08x]", ch,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700974 iwl_read_direct32(bus(trans),
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700975 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700976 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700977 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700978
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700979 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700980 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700981 return 0;
982 }
983
984 /* Unmap DMA from host system and free skb's */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700985 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
986 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700987
988 return 0;
989}
990
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800991static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700992{
993 unsigned long flags;
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800994 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700995
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800996 /* tell the device to stop sending interrupts */
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700997 spin_lock_irqsave(&trans->shrd->lock, flags);
998 iwl_disable_interrupts(trans);
999 spin_unlock_irqrestore(&trans->shrd->lock, flags);
1000
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001001 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001002 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001003
1004 /*
1005 * If a HW restart happens during firmware loading,
1006 * then the firmware loading might call this function
1007 * and later it might be called again due to the
1008 * restart. So don't process again if the device is
1009 * already dead.
1010 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001011 if (test_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status)) {
1012 iwl_trans_tx_stop(trans);
1013 iwl_trans_rx_stop(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001014
1015 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001016 iwl_write_prph(bus(trans), APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001017 APMG_CLK_VAL_DMA_CLK_RQT);
1018 udelay(5);
1019 }
1020
1021 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001022 iwl_clear_bit(bus(trans), CSR_GP_CNTRL,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001023 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001024
1025 /* Stop the device, and put it in low power state */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001026 iwl_apm_stop(priv(trans));
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001027
1028 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1029 * Clean again the interrupt here
1030 */
1031 spin_lock_irqsave(&trans->shrd->lock, flags);
1032 iwl_disable_interrupts(trans);
1033 spin_unlock_irqrestore(&trans->shrd->lock, flags);
1034
1035 /* wait to make sure we flush pending tasklet*/
1036 synchronize_irq(bus(trans)->irq);
1037 tasklet_kill(&trans_pcie->irq_tasklet);
1038
1039 /* stop and reset the on-board processor */
1040 iwl_write32(bus(trans), CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001041}
1042
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001043static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
Emmanuel Grumbach14991a92011-09-15 11:46:32 -07001044 struct iwl_device_cmd *dev_cmd, enum iwl_rxon_context_id ctx,
Emmanuel Grumbach34b53212011-11-21 13:25:31 +02001045 u8 sta_id, u8 tid)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001046{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001047 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1048 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1049 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -07001050 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001051 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001052 struct iwl_tx_queue *txq;
1053 struct iwl_queue *q;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001054
1055 dma_addr_t phys_addr = 0;
1056 dma_addr_t txcmd_phys;
1057 dma_addr_t scratch_phys;
1058 u16 len, firstlen, secondlen;
1059 u8 wait_write_ptr = 0;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001060 u8 txq_id;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001061 bool is_agg = false;
1062 __le16 fc = hdr->frame_control;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001063 u8 hdr_len = ieee80211_hdrlen(fc);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001064 u16 __maybe_unused wifi_seq;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001065
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001066 /*
1067 * Send this frame after DTIM -- there's a special queue
1068 * reserved for this for contexts that support AP mode.
1069 */
1070 if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
1071 txq_id = trans_pcie->mcast_queue[ctx];
1072
1073 /*
1074 * The microcode will clear the more data
1075 * bit in the last frame it transmits.
1076 */
1077 hdr->frame_control |=
1078 cpu_to_le16(IEEE80211_FCTL_MOREDATA);
1079 } else if (info->flags & IEEE80211_TX_CTL_TX_OFFCHAN)
1080 txq_id = IWL_AUX_QUEUE;
1081 else
1082 txq_id =
1083 trans_pcie->ac_to_queue[ctx][skb_get_queue_mapping(skb)];
1084
Emmanuel Grumbach97756fb2011-11-23 10:52:20 +02001085 /* aggregation is on for this <sta,tid> */
1086 if (info->flags & IEEE80211_TX_CTL_AMPDU) {
1087 WARN_ON(tid >= IWL_MAX_TID_COUNT);
1088 txq_id = trans_pcie->agg_txq[sta_id][tid];
1089 is_agg = true;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001090 }
1091
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001092 txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001093 q = &txq->q;
1094
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001095 /* In AGG mode, the index in the ring must correspond to the WiFi
1096 * sequence number. This is a HW requirements to help the SCD to parse
1097 * the BA.
1098 * Check here that the packets are in the right place on the ring.
1099 */
1100#ifdef CONFIG_IWLWIFI_DEBUG
1101 wifi_seq = SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
1102 WARN_ONCE(is_agg && ((wifi_seq & 0xff) != q->write_ptr),
1103 "Q: %d WiFi Seq %d tfdNum %d",
1104 txq_id, wifi_seq, q->write_ptr);
1105#endif
1106
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001107 /* Set up driver data for this TFD */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001108 txq->skbs[q->write_ptr] = skb;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001109 txq->cmd[q->write_ptr] = dev_cmd;
1110
1111 dev_cmd->hdr.cmd = REPLY_TX;
1112 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1113 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001114
1115 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1116 out_meta = &txq->meta[q->write_ptr];
1117
1118 /*
1119 * Use the first empty entry in this queue's command buffer array
1120 * to contain the Tx command and MAC header concatenated together
1121 * (payload data will be in another buffer).
1122 * Size of this varies, due to varying MAC header length.
1123 * If end is not dword aligned, we'll have 2 extra bytes at the end
1124 * of the MAC header (device reads on dword boundaries).
1125 * We'll tell device about this padding later.
1126 */
1127 len = sizeof(struct iwl_tx_cmd) +
1128 sizeof(struct iwl_cmd_header) + hdr_len;
1129 firstlen = (len + 3) & ~3;
1130
1131 /* Tell NIC about any 2-byte padding after MAC header */
1132 if (firstlen != len)
1133 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1134
1135 /* Physical address of this Tx command's header (not MAC header!),
1136 * within command buffer array. */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001137 txcmd_phys = dma_map_single(bus(trans)->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001138 &dev_cmd->hdr, firstlen,
1139 DMA_BIDIRECTIONAL);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001140 if (unlikely(dma_mapping_error(bus(trans)->dev, txcmd_phys)))
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001141 return -1;
1142 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1143 dma_unmap_len_set(out_meta, len, firstlen);
1144
1145 if (!ieee80211_has_morefrags(fc)) {
1146 txq->need_update = 1;
1147 } else {
1148 wait_write_ptr = 1;
1149 txq->need_update = 0;
1150 }
1151
1152 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1153 * if any (802.11 null frames have no payload). */
1154 secondlen = skb->len - hdr_len;
1155 if (secondlen > 0) {
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001156 phys_addr = dma_map_single(bus(trans)->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001157 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001158 if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) {
1159 dma_unmap_single(bus(trans)->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001160 dma_unmap_addr(out_meta, mapping),
1161 dma_unmap_len(out_meta, len),
1162 DMA_BIDIRECTIONAL);
1163 return -1;
1164 }
1165 }
1166
1167 /* Attach buffers to TFD */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001168 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001169 if (secondlen > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001170 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001171 secondlen, 0);
1172
1173 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1174 offsetof(struct iwl_tx_cmd, scratch);
1175
1176 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001177 dma_sync_single_for_cpu(bus(trans)->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001178 DMA_BIDIRECTIONAL);
1179 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1180 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1181
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001182 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001183 le16_to_cpu(dev_cmd->hdr.sequence));
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001184 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
1185 iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
1186 iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001187
1188 /* Set up entry for this TFD in Tx byte-count array */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001189 if (is_agg)
1190 iwl_trans_txq_update_byte_cnt_tbl(trans, txq,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001191 le16_to_cpu(tx_cmd->len));
1192
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001193 dma_sync_single_for_device(bus(trans)->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001194 DMA_BIDIRECTIONAL);
1195
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001196 trace_iwlwifi_dev_tx(priv(trans),
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001197 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1198 sizeof(struct iwl_tfd),
1199 &dev_cmd->hdr, firstlen,
1200 skb->data + hdr_len, secondlen);
1201
1202 /* Tell device the write index *just past* this latest filled TFD */
1203 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001204 iwl_txq_update_write_ptr(trans, txq);
1205
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001206 /*
1207 * At this point the frame is "transmitted" successfully
1208 * and we will get a TX status notification eventually,
1209 * regardless of the value of ret. "ret" only indicates
1210 * whether or not we should update the write pointer.
1211 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001212 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001213 if (wait_write_ptr) {
1214 txq->need_update = 1;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001215 iwl_txq_update_write_ptr(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001216 } else {
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001217 iwl_stop_queue(trans, txq, "Queue is full");
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001218 }
1219 }
1220 return 0;
1221}
1222
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001223static void iwl_trans_pcie_kick_nic(struct iwl_trans *trans)
Emmanuel Grumbach56d90f42011-07-07 18:20:01 +03001224{
1225 /* Remove all resets to allow NIC to operate */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001226 iwl_write32(bus(trans), CSR_RESET, 0);
Emmanuel Grumbach56d90f42011-07-07 18:20:01 +03001227}
1228
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001229static int iwl_trans_pcie_request_irq(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001230{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001231 struct iwl_trans_pcie *trans_pcie =
1232 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001233 int err;
1234
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001235 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cbac2011-07-20 17:51:22 -07001236
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001237 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1238 iwl_irq_tasklet, (unsigned long)trans);
1239
1240 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001241
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001242 err = request_irq(bus(trans)->irq, iwl_isr_ict, IRQF_SHARED,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001243 DRV_NAME, trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001244 if (err) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001245 IWL_ERR(trans, "Error allocating IRQ %d\n", bus(trans)->irq);
1246 iwl_free_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001247 return err;
1248 }
1249
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001250 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001251 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001252}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001253
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001254static int iwl_trans_pcie_reclaim(struct iwl_trans *trans, int sta_id, int tid,
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001255 int txq_id, int ssn, u32 status,
1256 struct sk_buff_head *skbs)
1257{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001258 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1259 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001260 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1261 int tfd_num = ssn & (txq->q.n_bd - 1);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001262 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001263
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001264 txq->time_stamp = jiffies;
1265
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001266 if (unlikely(txq_id >= IWLAGN_FIRST_AMPDU_QUEUE &&
1267 txq_id != trans_pcie->agg_txq[sta_id][tid])) {
1268 /*
1269 * FIXME: this is a uCode bug which need to be addressed,
1270 * log the information and return for now.
1271 * Since it is can possibly happen very often and in order
1272 * not to fill the syslog, don't use IWL_ERR or IWL_WARN
1273 */
1274 IWL_DEBUG_TX_QUEUES(trans, "Bad queue mapping txq_id %d, "
1275 "agg_txq[sta_id[tid] %d", txq_id,
1276 trans_pcie->agg_txq[sta_id][tid]);
1277 return 1;
1278 }
1279
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001280 if (txq->q.read_ptr != tfd_num) {
Emmanuel Grumbach1daf04b2011-11-17 16:05:10 -08001281 IWL_DEBUG_TX_REPLY(trans, "[Q %d | AC %d] %d -> %d (%d)\n",
1282 txq_id, iwl_get_queue_ac(txq), txq->q.read_ptr,
1283 tfd_num, ssn);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001284 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
Emmanuel Grumbach1ba42da2011-11-21 22:31:54 +02001285 if (iwl_queue_space(&txq->q) > txq->q.low_mark &&
1286 (!txq->sched_retry ||
1287 status != TX_STATUS_FAIL_PASSIVE_NO_RX))
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001288 iwl_wake_queue(trans, txq, "Packets reclaimed");
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001289 }
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001290 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001291}
1292
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001293static void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001294{
Don Fry45c30db2011-11-30 16:58:39 -08001295 iwl_calib_free_results(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001296 iwl_trans_pcie_tx_free(trans);
1297 iwl_trans_pcie_rx_free(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001298 free_irq(bus(trans)->irq, trans);
1299 iwl_free_isr_ict(trans);
1300 trans->shrd->trans = NULL;
1301 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001302}
1303
Johannes Bergc01a4042011-09-15 11:46:45 -07001304#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001305static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1306{
1307 /*
1308 * This function is called when system goes into suspend state
Wey-Yi Guyade4c642011-10-10 07:27:11 -07001309 * mac80211 will call iwlagn_mac_stop() from the mac80211 suspend
1310 * function first but since iwlagn_mac_stop() has no knowledge of
1311 * who the caller is,
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001312 * it will not call apm_ops.stop() to stop the DMA operation.
1313 * Calling apm_ops.stop here to make sure we stop the DMA.
1314 *
1315 * But of course ... if we have configured WoWLAN then we did other
1316 * things already :-)
1317 */
Johannes Bergd36120c2011-10-10 07:26:57 -07001318 if (!trans->shrd->wowlan) {
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001319 iwl_apm_stop(priv(trans));
Johannes Bergd36120c2011-10-10 07:26:57 -07001320 } else {
1321 iwl_disable_interrupts(trans);
1322 iwl_clear_bit(bus(trans), CSR_GP_CNTRL,
1323 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1324 }
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001325
1326 return 0;
1327}
1328
1329static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1330{
1331 bool hw_rfkill = false;
1332
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001333 iwl_enable_interrupts(trans);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001334
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001335 if (!(iwl_read32(bus(trans), CSR_GP_CNTRL) &
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001336 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
1337 hw_rfkill = true;
1338
1339 if (hw_rfkill)
1340 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1341 else
1342 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1343
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001344 iwl_set_hw_rfkill_state(priv(trans), hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001345
1346 return 0;
1347}
Johannes Bergc01a4042011-09-15 11:46:45 -07001348#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001349
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001350static void iwl_trans_pcie_wake_any_queue(struct iwl_trans *trans,
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001351 enum iwl_rxon_context_id ctx,
1352 const char *msg)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001353{
1354 u8 ac, txq_id;
1355 struct iwl_trans_pcie *trans_pcie =
1356 IWL_TRANS_GET_PCIE_TRANS(trans);
1357
1358 for (ac = 0; ac < AC_NUM; ac++) {
1359 txq_id = trans_pcie->ac_to_queue[ctx][ac];
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001360 IWL_DEBUG_TX_QUEUES(trans, "Queue Status: Q[%d] %s\n",
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001361 ac,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001362 (atomic_read(&trans_pcie->queue_stop_count[ac]) > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001363 ? "stopped" : "awake");
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001364 iwl_wake_queue(trans, &trans_pcie->txq[txq_id], msg);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001365 }
1366}
1367
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001368const struct iwl_trans_ops trans_ops_pcie;
1369
1370static struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd)
1371{
1372 struct iwl_trans *iwl_trans = kzalloc(sizeof(struct iwl_trans) +
1373 sizeof(struct iwl_trans_pcie),
1374 GFP_KERNEL);
1375 if (iwl_trans) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001376 struct iwl_trans_pcie *trans_pcie =
1377 IWL_TRANS_GET_PCIE_TRANS(iwl_trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001378 iwl_trans->ops = &trans_ops_pcie;
1379 iwl_trans->shrd = shrd;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001380 trans_pcie->trans = iwl_trans;
Emmanuel Grumbach72012472011-08-25 23:11:07 -07001381 spin_lock_init(&iwl_trans->hcmd_lock);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001382 }
1383
1384 return iwl_trans;
1385}
1386
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001387static void iwl_trans_pcie_stop_queue(struct iwl_trans *trans, int txq_id,
1388 const char *msg)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001389{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001390 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1391
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001392 iwl_stop_queue(trans, &trans_pcie->txq[txq_id], msg);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001393}
1394
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001395#define IWL_FLUSH_WAIT_MS 2000
1396
1397static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1398{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001399 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001400 struct iwl_tx_queue *txq;
1401 struct iwl_queue *q;
1402 int cnt;
1403 unsigned long now = jiffies;
1404 int ret = 0;
1405
1406 /* waiting for all the tx frames complete might take a while */
1407 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
1408 if (cnt == trans->shrd->cmd_queue)
1409 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001410 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001411 q = &txq->q;
1412 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1413 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1414 msleep(1);
1415
1416 if (q->read_ptr != q->write_ptr) {
1417 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1418 ret = -ETIMEDOUT;
1419 break;
1420 }
1421 }
1422 return ret;
1423}
1424
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001425/*
1426 * On every watchdog tick we check (latest) time stamp. If it does not
1427 * change during timeout period and queue is not empty we reset firmware.
1428 */
1429static int iwl_trans_pcie_check_stuck_queue(struct iwl_trans *trans, int cnt)
1430{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001431 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1432 struct iwl_tx_queue *txq = &trans_pcie->txq[cnt];
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001433 struct iwl_queue *q = &txq->q;
1434 unsigned long timeout;
1435
1436 if (q->read_ptr == q->write_ptr) {
1437 txq->time_stamp = jiffies;
1438 return 0;
1439 }
1440
1441 timeout = txq->time_stamp +
1442 msecs_to_jiffies(hw_params(trans).wd_timeout);
1443
1444 if (time_after(jiffies, timeout)) {
1445 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", q->id,
1446 hw_params(trans).wd_timeout);
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001447 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
Wey-Yi Guy05f8a092011-09-06 09:31:22 -07001448 q->read_ptr, q->write_ptr);
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001449 IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
1450 iwl_read_prph(bus(trans), SCD_QUEUE_RDPTR(cnt))
1451 & (TFD_QUEUE_SIZE_MAX - 1),
1452 iwl_read_prph(bus(trans), SCD_QUEUE_WRPTR(cnt)));
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001453 return 1;
1454 }
1455
1456 return 0;
1457}
1458
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001459static const char *get_fh_string(int cmd)
1460{
1461 switch (cmd) {
1462 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1463 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1464 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1465 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1466 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1467 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1468 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1469 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1470 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1471 default:
1472 return "UNKNOWN";
1473 }
1474}
1475
1476int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1477{
1478 int i;
1479#ifdef CONFIG_IWLWIFI_DEBUG
1480 int pos = 0;
1481 size_t bufsz = 0;
1482#endif
1483 static const u32 fh_tbl[] = {
1484 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1485 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1486 FH_RSCSR_CHNL0_WPTR,
1487 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1488 FH_MEM_RSSR_SHARED_CTRL_REG,
1489 FH_MEM_RSSR_RX_STATUS_REG,
1490 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1491 FH_TSSR_TX_STATUS_REG,
1492 FH_TSSR_TX_ERROR_REG
1493 };
1494#ifdef CONFIG_IWLWIFI_DEBUG
1495 if (display) {
1496 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1497 *buf = kmalloc(bufsz, GFP_KERNEL);
1498 if (!*buf)
1499 return -ENOMEM;
1500 pos += scnprintf(*buf + pos, bufsz - pos,
1501 "FH register values:\n");
1502 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1503 pos += scnprintf(*buf + pos, bufsz - pos,
1504 " %34s: 0X%08x\n",
1505 get_fh_string(fh_tbl[i]),
1506 iwl_read_direct32(bus(trans), fh_tbl[i]));
1507 }
1508 return pos;
1509 }
1510#endif
1511 IWL_ERR(trans, "FH register values:\n");
1512 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1513 IWL_ERR(trans, " %34s: 0X%08x\n",
1514 get_fh_string(fh_tbl[i]),
1515 iwl_read_direct32(bus(trans), fh_tbl[i]));
1516 }
1517 return 0;
1518}
1519
1520static const char *get_csr_string(int cmd)
1521{
1522 switch (cmd) {
1523 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1524 IWL_CMD(CSR_INT_COALESCING);
1525 IWL_CMD(CSR_INT);
1526 IWL_CMD(CSR_INT_MASK);
1527 IWL_CMD(CSR_FH_INT_STATUS);
1528 IWL_CMD(CSR_GPIO_IN);
1529 IWL_CMD(CSR_RESET);
1530 IWL_CMD(CSR_GP_CNTRL);
1531 IWL_CMD(CSR_HW_REV);
1532 IWL_CMD(CSR_EEPROM_REG);
1533 IWL_CMD(CSR_EEPROM_GP);
1534 IWL_CMD(CSR_OTP_GP_REG);
1535 IWL_CMD(CSR_GIO_REG);
1536 IWL_CMD(CSR_GP_UCODE_REG);
1537 IWL_CMD(CSR_GP_DRIVER_REG);
1538 IWL_CMD(CSR_UCODE_DRV_GP1);
1539 IWL_CMD(CSR_UCODE_DRV_GP2);
1540 IWL_CMD(CSR_LED_REG);
1541 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1542 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1543 IWL_CMD(CSR_ANA_PLL_CFG);
1544 IWL_CMD(CSR_HW_REV_WA_REG);
1545 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1546 default:
1547 return "UNKNOWN";
1548 }
1549}
1550
1551void iwl_dump_csr(struct iwl_trans *trans)
1552{
1553 int i;
1554 static const u32 csr_tbl[] = {
1555 CSR_HW_IF_CONFIG_REG,
1556 CSR_INT_COALESCING,
1557 CSR_INT,
1558 CSR_INT_MASK,
1559 CSR_FH_INT_STATUS,
1560 CSR_GPIO_IN,
1561 CSR_RESET,
1562 CSR_GP_CNTRL,
1563 CSR_HW_REV,
1564 CSR_EEPROM_REG,
1565 CSR_EEPROM_GP,
1566 CSR_OTP_GP_REG,
1567 CSR_GIO_REG,
1568 CSR_GP_UCODE_REG,
1569 CSR_GP_DRIVER_REG,
1570 CSR_UCODE_DRV_GP1,
1571 CSR_UCODE_DRV_GP2,
1572 CSR_LED_REG,
1573 CSR_DRAM_INT_TBL_REG,
1574 CSR_GIO_CHICKEN_BITS,
1575 CSR_ANA_PLL_CFG,
1576 CSR_HW_REV_WA_REG,
1577 CSR_DBG_HPET_MEM_REG
1578 };
1579 IWL_ERR(trans, "CSR values:\n");
1580 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1581 "CSR_INT_PERIODIC_REG)\n");
1582 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1583 IWL_ERR(trans, " %25s: 0X%08x\n",
1584 get_csr_string(csr_tbl[i]),
1585 iwl_read32(bus(trans), csr_tbl[i]));
1586 }
1587}
1588
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001589#ifdef CONFIG_IWLWIFI_DEBUGFS
1590/* create and remove of files */
1591#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001592 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001593 &iwl_dbgfs_##name##_ops)) \
1594 return -ENOMEM; \
1595} while (0)
1596
1597/* file operation */
1598#define DEBUGFS_READ_FUNC(name) \
1599static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1600 char __user *user_buf, \
1601 size_t count, loff_t *ppos);
1602
1603#define DEBUGFS_WRITE_FUNC(name) \
1604static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1605 const char __user *user_buf, \
1606 size_t count, loff_t *ppos);
1607
1608
1609static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
1610{
1611 file->private_data = inode->i_private;
1612 return 0;
1613}
1614
1615#define DEBUGFS_READ_FILE_OPS(name) \
1616 DEBUGFS_READ_FUNC(name); \
1617static const struct file_operations iwl_dbgfs_##name##_ops = { \
1618 .read = iwl_dbgfs_##name##_read, \
1619 .open = iwl_dbgfs_open_file_generic, \
1620 .llseek = generic_file_llseek, \
1621};
1622
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001623#define DEBUGFS_WRITE_FILE_OPS(name) \
1624 DEBUGFS_WRITE_FUNC(name); \
1625static const struct file_operations iwl_dbgfs_##name##_ops = { \
1626 .write = iwl_dbgfs_##name##_write, \
1627 .open = iwl_dbgfs_open_file_generic, \
1628 .llseek = generic_file_llseek, \
1629};
1630
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001631#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1632 DEBUGFS_READ_FUNC(name); \
1633 DEBUGFS_WRITE_FUNC(name); \
1634static const struct file_operations iwl_dbgfs_##name##_ops = { \
1635 .write = iwl_dbgfs_##name##_write, \
1636 .read = iwl_dbgfs_##name##_read, \
1637 .open = iwl_dbgfs_open_file_generic, \
1638 .llseek = generic_file_llseek, \
1639};
1640
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001641static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1642 char __user *user_buf,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001643 size_t count, loff_t *ppos)
1644{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001645 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001646 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001647 struct iwl_tx_queue *txq;
1648 struct iwl_queue *q;
1649 char *buf;
1650 int pos = 0;
1651 int cnt;
1652 int ret;
Emmanuel Grumbachfd656932011-08-25 23:11:19 -07001653 const size_t bufsz = sizeof(char) * 64 * hw_params(trans).max_txq_num;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001654
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001655 if (!trans_pcie->txq) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001656 IWL_ERR(trans, "txq not ready\n");
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001657 return -EAGAIN;
1658 }
1659 buf = kzalloc(bufsz, GFP_KERNEL);
1660 if (!buf)
1661 return -ENOMEM;
1662
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001663 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001664 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001665 q = &txq->q;
1666 pos += scnprintf(buf + pos, bufsz - pos,
1667 "hwq %.2d: read=%u write=%u stop=%d"
1668 " swq_id=%#.2x (ac %d/hwq %d)\n",
1669 cnt, q->read_ptr, q->write_ptr,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001670 !!test_bit(cnt, trans_pcie->queue_stopped),
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001671 txq->swq_id, txq->swq_id & 3,
1672 (txq->swq_id >> 2) & 0x1f);
1673 if (cnt >= 4)
1674 continue;
1675 /* for the ACs, display the stop count too */
1676 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001677 " stop-count: %d\n",
1678 atomic_read(&trans_pcie->queue_stop_count[cnt]));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001679 }
1680 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1681 kfree(buf);
1682 return ret;
1683}
1684
1685static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1686 char __user *user_buf,
1687 size_t count, loff_t *ppos) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001688 struct iwl_trans *trans = file->private_data;
1689 struct iwl_trans_pcie *trans_pcie =
1690 IWL_TRANS_GET_PCIE_TRANS(trans);
1691 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001692 char buf[256];
1693 int pos = 0;
1694 const size_t bufsz = sizeof(buf);
1695
1696 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1697 rxq->read);
1698 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1699 rxq->write);
1700 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1701 rxq->free_count);
1702 if (rxq->rb_stts) {
1703 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1704 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1705 } else {
1706 pos += scnprintf(buf + pos, bufsz - pos,
1707 "closed_rb_num: Not Allocated\n");
1708 }
1709 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1710}
1711
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001712static ssize_t iwl_dbgfs_log_event_read(struct file *file,
1713 char __user *user_buf,
1714 size_t count, loff_t *ppos)
1715{
1716 struct iwl_trans *trans = file->private_data;
1717 char *buf;
1718 int pos = 0;
1719 ssize_t ret = -ENOMEM;
1720
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07001721 ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001722 if (buf) {
1723 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1724 kfree(buf);
1725 }
1726 return ret;
1727}
1728
1729static ssize_t iwl_dbgfs_log_event_write(struct file *file,
1730 const char __user *user_buf,
1731 size_t count, loff_t *ppos)
1732{
1733 struct iwl_trans *trans = file->private_data;
1734 u32 event_log_flag;
1735 char buf[8];
1736 int buf_size;
1737
1738 memset(buf, 0, sizeof(buf));
1739 buf_size = min(count, sizeof(buf) - 1);
1740 if (copy_from_user(buf, user_buf, buf_size))
1741 return -EFAULT;
1742 if (sscanf(buf, "%d", &event_log_flag) != 1)
1743 return -EFAULT;
1744 if (event_log_flag == 1)
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07001745 iwl_dump_nic_event_log(trans, true, NULL, false);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001746
1747 return count;
1748}
1749
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001750static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1751 char __user *user_buf,
1752 size_t count, loff_t *ppos) {
1753
1754 struct iwl_trans *trans = file->private_data;
1755 struct iwl_trans_pcie *trans_pcie =
1756 IWL_TRANS_GET_PCIE_TRANS(trans);
1757 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1758
1759 int pos = 0;
1760 char *buf;
1761 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1762 ssize_t ret;
1763
1764 buf = kzalloc(bufsz, GFP_KERNEL);
1765 if (!buf) {
1766 IWL_ERR(trans, "Can not allocate Buffer\n");
1767 return -ENOMEM;
1768 }
1769
1770 pos += scnprintf(buf + pos, bufsz - pos,
1771 "Interrupt Statistics Report:\n");
1772
1773 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1774 isr_stats->hw);
1775 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1776 isr_stats->sw);
1777 if (isr_stats->sw || isr_stats->hw) {
1778 pos += scnprintf(buf + pos, bufsz - pos,
1779 "\tLast Restarting Code: 0x%X\n",
1780 isr_stats->err_code);
1781 }
1782#ifdef CONFIG_IWLWIFI_DEBUG
1783 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1784 isr_stats->sch);
1785 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1786 isr_stats->alive);
1787#endif
1788 pos += scnprintf(buf + pos, bufsz - pos,
1789 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1790
1791 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1792 isr_stats->ctkill);
1793
1794 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1795 isr_stats->wakeup);
1796
1797 pos += scnprintf(buf + pos, bufsz - pos,
1798 "Rx command responses:\t\t %u\n", isr_stats->rx);
1799
1800 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1801 isr_stats->tx);
1802
1803 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1804 isr_stats->unhandled);
1805
1806 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1807 kfree(buf);
1808 return ret;
1809}
1810
1811static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1812 const char __user *user_buf,
1813 size_t count, loff_t *ppos)
1814{
1815 struct iwl_trans *trans = file->private_data;
1816 struct iwl_trans_pcie *trans_pcie =
1817 IWL_TRANS_GET_PCIE_TRANS(trans);
1818 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1819
1820 char buf[8];
1821 int buf_size;
1822 u32 reset_flag;
1823
1824 memset(buf, 0, sizeof(buf));
1825 buf_size = min(count, sizeof(buf) - 1);
1826 if (copy_from_user(buf, user_buf, buf_size))
1827 return -EFAULT;
1828 if (sscanf(buf, "%x", &reset_flag) != 1)
1829 return -EFAULT;
1830 if (reset_flag == 0)
1831 memset(isr_stats, 0, sizeof(*isr_stats));
1832
1833 return count;
1834}
1835
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001836static ssize_t iwl_dbgfs_csr_write(struct file *file,
1837 const char __user *user_buf,
1838 size_t count, loff_t *ppos)
1839{
1840 struct iwl_trans *trans = file->private_data;
1841 char buf[8];
1842 int buf_size;
1843 int csr;
1844
1845 memset(buf, 0, sizeof(buf));
1846 buf_size = min(count, sizeof(buf) - 1);
1847 if (copy_from_user(buf, user_buf, buf_size))
1848 return -EFAULT;
1849 if (sscanf(buf, "%d", &csr) != 1)
1850 return -EFAULT;
1851
1852 iwl_dump_csr(trans);
1853
1854 return count;
1855}
1856
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001857static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1858 char __user *user_buf,
1859 size_t count, loff_t *ppos)
1860{
1861 struct iwl_trans *trans = file->private_data;
1862 char *buf;
1863 int pos = 0;
1864 ssize_t ret = -EFAULT;
1865
1866 ret = pos = iwl_dump_fh(trans, &buf, true);
1867 if (buf) {
1868 ret = simple_read_from_buffer(user_buf,
1869 count, ppos, buf, pos);
1870 kfree(buf);
1871 }
1872
1873 return ret;
1874}
1875
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001876DEBUGFS_READ_WRITE_FILE_OPS(log_event);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001877DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001878DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001879DEBUGFS_READ_FILE_OPS(rx_queue);
1880DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001881DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001882
1883/*
1884 * Create the debugfs files and directories
1885 *
1886 */
1887static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1888 struct dentry *dir)
1889{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001890 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1891 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001892 DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001893 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001894 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1895 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001896 return 0;
1897}
1898#else
1899static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1900 struct dentry *dir)
1901{ return 0; }
1902
1903#endif /*CONFIG_IWLWIFI_DEBUGFS */
1904
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001905const struct iwl_trans_ops trans_ops_pcie = {
1906 .alloc = iwl_trans_pcie_alloc,
1907 .request_irq = iwl_trans_pcie_request_irq,
1908 .start_device = iwl_trans_pcie_start_device,
1909 .prepare_card_hw = iwl_trans_pcie_prepare_card_hw,
1910 .stop_device = iwl_trans_pcie_stop_device,
1911
1912 .tx_start = iwl_trans_pcie_tx_start,
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001913 .wake_any_queue = iwl_trans_pcie_wake_any_queue,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001914
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001915 .send_cmd = iwl_trans_pcie_send_cmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001916
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001917 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001918 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001919
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -07001920 .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
Emmanuel Grumbach288712a2011-08-25 23:11:25 -07001921 .tx_agg_alloc = iwl_trans_pcie_tx_agg_alloc,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07001922 .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001923
1924 .kick_nic = iwl_trans_pcie_kick_nic,
1925
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001926 .free = iwl_trans_pcie_free,
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001927 .stop_queue = iwl_trans_pcie_stop_queue,
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001928
1929 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001930
1931 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001932 .check_stuck_queue = iwl_trans_pcie_check_stuck_queue,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001933
Johannes Bergc01a4042011-09-15 11:46:45 -07001934#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001935 .suspend = iwl_trans_pcie_suspend,
1936 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07001937#endif
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001938};