blob: a7674c313e031d1fa0dcc0aaf62e66398f03972e [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ville Syrjäläf4808ab2013-02-28 19:19:44 +020062 /**
63 * find_pll() - Find the best values for the PLL
64 * @limit: limits for the PLL
65 * @crtc: current CRTC
66 * @target: target frequency in kHz
67 * @refclk: reference clock frequency in kHz
68 * @match_clock: if provided, @best_clock P divider must
69 * match the P divider from @match_clock
70 * used for LVDS downclocking
71 * @best_clock: best PLL values found
72 *
73 * Returns true on success, false on failure.
74 */
75 bool (*find_pll)(const intel_limit_t *limit,
76 struct drm_crtc *crtc,
77 int target, int refclk,
78 intel_clock_t *match_clock,
79 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080080};
Jesse Barnes79e53942008-11-07 14:24:08 -080081
Jesse Barnes2377b742010-07-07 14:06:43 -070082/* FDI */
83#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
84
Daniel Vetterd2acd212012-10-20 20:57:43 +020085int
86intel_pch_rawclk(struct drm_device *dev)
87{
88 struct drm_i915_private *dev_priv = dev->dev_private;
89
90 WARN_ON(!HAS_PCH_SPLIT(dev));
91
92 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
93}
94
Ma Lingd4906092009-03-18 20:13:27 +080095static bool
96intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080097 int target, int refclk, intel_clock_t *match_clock,
98 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080099static bool
100intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800101 int target, int refclk, intel_clock_t *match_clock,
102 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800103
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700104static bool
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700105intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
106 int target, int refclk, intel_clock_t *match_clock,
107 intel_clock_t *best_clock);
108
Chris Wilson021357a2010-09-07 20:54:59 +0100109static inline u32 /* units of 100MHz */
110intel_fdi_link_freq(struct drm_device *dev)
111{
Chris Wilson8b99e682010-10-13 09:59:17 +0100112 if (IS_GEN5(dev)) {
113 struct drm_i915_private *dev_priv = dev->dev_private;
114 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
115 } else
116 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100117}
118
Keith Packarde4b36692009-06-05 19:22:17 -0700119static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .dot = { .min = 25000, .max = 350000 },
121 .vco = { .min = 930000, .max = 1400000 },
122 .n = { .min = 3, .max = 16 },
123 .m = { .min = 96, .max = 140 },
124 .m1 = { .min = 18, .max = 26 },
125 .m2 = { .min = 6, .max = 16 },
126 .p = { .min = 4, .max = 128 },
127 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700128 .p2 = { .dot_limit = 165000,
129 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800130 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
132
133static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 25000, .max = 350000 },
135 .vco = { .min = 930000, .max = 1400000 },
136 .n = { .min = 3, .max = 16 },
137 .m = { .min = 96, .max = 140 },
138 .m1 = { .min = 18, .max = 26 },
139 .m2 = { .min = 6, .max = 16 },
140 .p = { .min = 4, .max = 128 },
141 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 165000,
143 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800144 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700145};
Eric Anholt273e27c2011-03-30 13:01:10 -0700146
Keith Packarde4b36692009-06-05 19:22:17 -0700147static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400148 .dot = { .min = 20000, .max = 400000 },
149 .vco = { .min = 1400000, .max = 2800000 },
150 .n = { .min = 1, .max = 6 },
151 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100152 .m1 = { .min = 8, .max = 18 },
153 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400154 .p = { .min = 5, .max = 80 },
155 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .p2 = { .dot_limit = 200000,
157 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800158 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
161static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400162 .dot = { .min = 20000, .max = 400000 },
163 .vco = { .min = 1400000, .max = 2800000 },
164 .n = { .min = 1, .max = 6 },
165 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100166 .m1 = { .min = 8, .max = 18 },
167 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400168 .p = { .min = 7, .max = 98 },
169 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700170 .p2 = { .dot_limit = 112000,
171 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800172 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
Eric Anholt273e27c2011-03-30 13:01:10 -0700175
Keith Packarde4b36692009-06-05 19:22:17 -0700176static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .dot = { .min = 25000, .max = 270000 },
178 .vco = { .min = 1750000, .max = 3500000},
179 .n = { .min = 1, .max = 4 },
180 .m = { .min = 104, .max = 138 },
181 .m1 = { .min = 17, .max = 23 },
182 .m2 = { .min = 5, .max = 11 },
183 .p = { .min = 10, .max = 30 },
184 .p1 = { .min = 1, .max = 3},
185 .p2 = { .dot_limit = 270000,
186 .p2_slow = 10,
187 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800188 },
Ma Lingd4906092009-03-18 20:13:27 +0800189 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700190};
191
192static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .dot = { .min = 22000, .max = 400000 },
194 .vco = { .min = 1750000, .max = 3500000},
195 .n = { .min = 1, .max = 4 },
196 .m = { .min = 104, .max = 138 },
197 .m1 = { .min = 16, .max = 23 },
198 .m2 = { .min = 5, .max = 11 },
199 .p = { .min = 5, .max = 80 },
200 .p1 = { .min = 1, .max = 8},
201 .p2 = { .dot_limit = 165000,
202 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800203 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700204};
205
206static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .dot = { .min = 20000, .max = 115000 },
208 .vco = { .min = 1750000, .max = 3500000 },
209 .n = { .min = 1, .max = 3 },
210 .m = { .min = 104, .max = 138 },
211 .m1 = { .min = 17, .max = 23 },
212 .m2 = { .min = 5, .max = 11 },
213 .p = { .min = 28, .max = 112 },
214 .p1 = { .min = 2, .max = 8 },
215 .p2 = { .dot_limit = 0,
216 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800217 },
Ma Lingd4906092009-03-18 20:13:27 +0800218 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700219};
220
221static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 .dot = { .min = 80000, .max = 224000 },
223 .vco = { .min = 1750000, .max = 3500000 },
224 .n = { .min = 1, .max = 3 },
225 .m = { .min = 104, .max = 138 },
226 .m1 = { .min = 17, .max = 23 },
227 .m2 = { .min = 5, .max = 11 },
228 .p = { .min = 14, .max = 42 },
229 .p1 = { .min = 2, .max = 6 },
230 .p2 = { .dot_limit = 0,
231 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800232 },
Ma Lingd4906092009-03-18 20:13:27 +0800233 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700234};
235
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500236static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 20000, .max = 400000},
238 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .n = { .min = 3, .max = 6 },
241 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .m1 = { .min = 0, .max = 0 },
244 .m2 = { .min = 0, .max = 254 },
245 .p = { .min = 5, .max = 80 },
246 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .p2 = { .dot_limit = 200000,
248 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800249 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700250};
251
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500252static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400253 .dot = { .min = 20000, .max = 400000 },
254 .vco = { .min = 1700000, .max = 3500000 },
255 .n = { .min = 3, .max = 6 },
256 .m = { .min = 2, .max = 256 },
257 .m1 = { .min = 0, .max = 0 },
258 .m2 = { .min = 0, .max = 254 },
259 .p = { .min = 7, .max = 112 },
260 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .p2 = { .dot_limit = 112000,
262 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800263 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700264};
265
Eric Anholt273e27c2011-03-30 13:01:10 -0700266/* Ironlake / Sandybridge
267 *
268 * We calculate clock using (register_value + 2) for N/M1/M2, so here
269 * the range value for them is (actual_value - 2).
270 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800271static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .dot = { .min = 25000, .max = 350000 },
273 .vco = { .min = 1760000, .max = 3510000 },
274 .n = { .min = 1, .max = 5 },
275 .m = { .min = 79, .max = 127 },
276 .m1 = { .min = 12, .max = 22 },
277 .m2 = { .min = 5, .max = 9 },
278 .p = { .min = 5, .max = 80 },
279 .p1 = { .min = 1, .max = 8 },
280 .p2 = { .dot_limit = 225000,
281 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800282 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800285static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700286 .dot = { .min = 25000, .max = 350000 },
287 .vco = { .min = 1760000, .max = 3510000 },
288 .n = { .min = 1, .max = 3 },
289 .m = { .min = 79, .max = 118 },
290 .m1 = { .min = 12, .max = 22 },
291 .m2 = { .min = 5, .max = 9 },
292 .p = { .min = 28, .max = 112 },
293 .p1 = { .min = 2, .max = 8 },
294 .p2 = { .dot_limit = 225000,
295 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800296 .find_pll = intel_g4x_find_best_PLL,
297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 127 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 56 },
307 .p1 = { .min = 2, .max = 8 },
308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800310 .find_pll = intel_g4x_find_best_PLL,
311};
312
Eric Anholt273e27c2011-03-30 13:01:10 -0700313/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800314static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 2 },
318 .m = { .min = 79, .max = 126 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800325 .find_pll = intel_g4x_find_best_PLL,
326};
327
328static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 350000 },
330 .vco = { .min = 1760000, .max = 3510000 },
331 .n = { .min = 1, .max = 3 },
332 .m = { .min = 79, .max = 126 },
333 .m1 = { .min = 12, .max = 22 },
334 .m2 = { .min = 5, .max = 9 },
335 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400336 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .p2 = { .dot_limit = 225000,
338 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800339 .find_pll = intel_g4x_find_best_PLL,
340};
341
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700342static const intel_limit_t intel_limits_vlv_dac = {
343 .dot = { .min = 25000, .max = 270000 },
344 .vco = { .min = 4000000, .max = 6000000 },
345 .n = { .min = 1, .max = 7 },
346 .m = { .min = 22, .max = 450 }, /* guess */
347 .m1 = { .min = 2, .max = 3 },
348 .m2 = { .min = 11, .max = 156 },
349 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200350 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700351 .p2 = { .dot_limit = 270000,
352 .p2_slow = 2, .p2_fast = 20 },
353 .find_pll = intel_vlv_find_best_pll,
354};
355
356static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200357 .dot = { .min = 25000, .max = 270000 },
358 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700359 .n = { .min = 1, .max = 7 },
360 .m = { .min = 60, .max = 300 }, /* guess */
361 .m1 = { .min = 2, .max = 3 },
362 .m2 = { .min = 11, .max = 156 },
363 .p = { .min = 10, .max = 30 },
364 .p1 = { .min = 2, .max = 3 },
365 .p2 = { .dot_limit = 270000,
366 .p2_slow = 2, .p2_fast = 20 },
367 .find_pll = intel_vlv_find_best_pll,
368};
369
370static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530371 .dot = { .min = 25000, .max = 270000 },
372 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700373 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530374 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700375 .m1 = { .min = 2, .max = 3 },
376 .m2 = { .min = 11, .max = 156 },
377 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200378 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700379 .p2 = { .dot_limit = 270000,
380 .p2_slow = 2, .p2_fast = 20 },
381 .find_pll = intel_vlv_find_best_pll,
382};
383
Jesse Barnes57f350b2012-03-28 13:39:25 -0700384u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
385{
Daniel Vetter09153002012-12-12 14:06:44 +0100386 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnes57f350b2012-03-28 13:39:25 -0700387
Jesse Barnes57f350b2012-03-28 13:39:25 -0700388 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
389 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100390 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700391 }
392
393 I915_WRITE(DPIO_REG, reg);
394 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
395 DPIO_BYTE);
396 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
397 DRM_ERROR("DPIO read wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100398 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700399 }
Jesse Barnes57f350b2012-03-28 13:39:25 -0700400
Daniel Vetter09153002012-12-12 14:06:44 +0100401 return I915_READ(DPIO_DATA);
Jesse Barnes57f350b2012-03-28 13:39:25 -0700402}
403
Pallavi Ge2fa6fb2013-04-18 14:44:28 -0700404void intel_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700405{
Daniel Vetter09153002012-12-12 14:06:44 +0100406 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700407
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700408 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
409 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100410 return;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700411 }
412
413 I915_WRITE(DPIO_DATA, val);
414 I915_WRITE(DPIO_REG, reg);
415 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
416 DPIO_BYTE);
417 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
418 DRM_ERROR("DPIO write wait timed out\n");
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700419}
420
Chris Wilson1b894b52010-12-14 20:04:54 +0000421static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
422 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800423{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800424 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800425 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800426
427 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100428 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000429 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430 limit = &intel_limits_ironlake_dual_lvds_100m;
431 else
432 limit = &intel_limits_ironlake_dual_lvds;
433 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000434 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800435 limit = &intel_limits_ironlake_single_lvds_100m;
436 else
437 limit = &intel_limits_ironlake_single_lvds;
438 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200439 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800440 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800441
442 return limit;
443}
444
Ma Ling044c7c42009-03-18 20:13:23 +0800445static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
446{
447 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800448 const intel_limit_t *limit;
449
450 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100451 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700452 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800453 else
Keith Packarde4b36692009-06-05 19:22:17 -0700454 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800455 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
456 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800458 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700459 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800460 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700461 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800462
463 return limit;
464}
465
Chris Wilson1b894b52010-12-14 20:04:54 +0000466static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800467{
468 struct drm_device *dev = crtc->dev;
469 const intel_limit_t *limit;
470
Eric Anholtbad720f2009-10-22 16:11:14 -0700471 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000472 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800473 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800474 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500475 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800476 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500477 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800478 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500479 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700480 } else if (IS_VALLEYVIEW(dev)) {
481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
482 limit = &intel_limits_vlv_dac;
483 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
484 limit = &intel_limits_vlv_hdmi;
485 else
486 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100487 } else if (!IS_GEN2(dev)) {
488 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
489 limit = &intel_limits_i9xx_lvds;
490 else
491 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 } else {
493 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700494 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800495 else
Keith Packarde4b36692009-06-05 19:22:17 -0700496 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 }
498 return limit;
499}
500
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500501/* m1 is reserved as 0 in Pineview, n is a ring counter */
502static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800503{
Shaohua Li21778322009-02-23 15:19:16 +0800504 clock->m = clock->m2 + 2;
505 clock->p = clock->p1 * clock->p2;
506 clock->vco = refclk * clock->m / clock->n;
507 clock->dot = clock->vco / clock->p;
508}
509
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200510static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
511{
512 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
513}
514
Shaohua Li21778322009-02-23 15:19:16 +0800515static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
516{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500517 if (IS_PINEVIEW(dev)) {
518 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800519 return;
520 }
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200521 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800522 clock->p = clock->p1 * clock->p2;
523 clock->vco = refclk * clock->m / (clock->n + 2);
524 clock->dot = clock->vco / clock->p;
525}
526
Jesse Barnes79e53942008-11-07 14:24:08 -0800527/**
528 * Returns whether any output on the specified pipe is of the specified type
529 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100530bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800531{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100532 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100533 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800534
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200535 for_each_encoder_on_crtc(dev, crtc, encoder)
536 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100537 return true;
538
539 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800540}
541
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800542#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800543/**
544 * Returns whether the given set of divisors are valid for a given refclk with
545 * the given connectors.
546 */
547
Chris Wilson1b894b52010-12-14 20:04:54 +0000548static bool intel_PLL_is_valid(struct drm_device *dev,
549 const intel_limit_t *limit,
550 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800551{
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400553 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400555 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400557 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800558 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400559 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500560 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400561 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800562 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400563 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400565 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800566 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400567 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800568 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
569 * connector, etc., rather than just a single range.
570 */
571 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573
574 return true;
575}
576
Ma Lingd4906092009-03-18 20:13:27 +0800577static bool
578intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800579 int target, int refclk, intel_clock_t *match_clock,
580 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800581
Jesse Barnes79e53942008-11-07 14:24:08 -0800582{
583 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 int err = target;
586
Daniel Vettera210b022012-11-26 17:22:08 +0100587 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 clock.p2 = limit->p2.p2_fast;
595 else
596 clock.p2 = limit->p2.p2_slow;
597 } else {
598 if (target < limit->p2.dot_limit)
599 clock.p2 = limit->p2.p2_slow;
600 else
601 clock.p2 = limit->p2.p2_fast;
602 }
603
Akshay Joshi0206e352011-08-16 15:34:10 -0400604 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800605
Zhao Yakui42158662009-11-20 11:24:18 +0800606 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
607 clock.m1++) {
608 for (clock.m2 = limit->m2.min;
609 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 /* m1 is always 0 in Pineview */
611 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800612 break;
613 for (clock.n = limit->n.min;
614 clock.n <= limit->n.max; clock.n++) {
615 for (clock.p1 = limit->p1.min;
616 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 int this_err;
618
Shaohua Li21778322009-02-23 15:19:16 +0800619 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000620 if (!intel_PLL_is_valid(dev, limit,
621 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800622 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800623 if (match_clock &&
624 clock.p != match_clock->p)
625 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800626
627 this_err = abs(clock.dot - target);
628 if (this_err < err) {
629 *best_clock = clock;
630 err = this_err;
631 }
632 }
633 }
634 }
635 }
636
637 return (err != target);
638}
639
Ma Lingd4906092009-03-18 20:13:27 +0800640static bool
641intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800642 int target, int refclk, intel_clock_t *match_clock,
643 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800644{
645 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800646 intel_clock_t clock;
647 int max_n;
648 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400649 /* approximately equals target * 0.00585 */
650 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800651 found = false;
652
653 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800654 int lvds_reg;
655
Eric Anholtc619eed2010-01-28 16:45:52 -0800656 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800657 lvds_reg = PCH_LVDS;
658 else
659 lvds_reg = LVDS;
Daniel Vetter1974cad2012-11-26 17:22:09 +0100660 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800661 clock.p2 = limit->p2.p2_fast;
662 else
663 clock.p2 = limit->p2.p2_slow;
664 } else {
665 if (target < limit->p2.dot_limit)
666 clock.p2 = limit->p2.p2_slow;
667 else
668 clock.p2 = limit->p2.p2_fast;
669 }
670
671 memset(best_clock, 0, sizeof(*best_clock));
672 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200673 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800674 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200675 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800676 for (clock.m1 = limit->m1.max;
677 clock.m1 >= limit->m1.min; clock.m1--) {
678 for (clock.m2 = limit->m2.max;
679 clock.m2 >= limit->m2.min; clock.m2--) {
680 for (clock.p1 = limit->p1.max;
681 clock.p1 >= limit->p1.min; clock.p1--) {
682 int this_err;
683
Shaohua Li21778322009-02-23 15:19:16 +0800684 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000685 if (!intel_PLL_is_valid(dev, limit,
686 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800687 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000688
689 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800690 if (this_err < err_most) {
691 *best_clock = clock;
692 err_most = this_err;
693 max_n = clock.n;
694 found = true;
695 }
696 }
697 }
698 }
699 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800700 return found;
701}
Ma Lingd4906092009-03-18 20:13:27 +0800702
Zhenyu Wang2c072452009-06-05 15:38:42 +0800703static bool
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700704intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
705 int target, int refclk, intel_clock_t *match_clock,
706 intel_clock_t *best_clock)
707{
708 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
709 u32 m, n, fastclk;
710 u32 updrate, minupdate, fracbits, p;
711 unsigned long bestppm, ppm, absppm;
712 int dotclk, flag;
713
Alan Coxaf447bd2012-07-25 13:49:18 +0100714 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700715 dotclk = target * 1000;
716 bestppm = 1000000;
717 ppm = absppm = 0;
718 fastclk = dotclk / (2*100);
719 updrate = 0;
720 minupdate = 19200;
721 fracbits = 1;
722 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
723 bestm1 = bestm2 = bestp1 = bestp2 = 0;
724
725 /* based on hardware requirement, prefer smaller n to precision */
726 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
727 updrate = refclk / n;
728 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
729 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
730 if (p2 > 10)
731 p2 = p2 - 1;
732 p = p1 * p2;
733 /* based on hardware requirement, prefer bigger m1,m2 values */
734 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
735 m2 = (((2*(fastclk * p * n / m1 )) +
736 refclk) / (2*refclk));
737 m = m1 * m2;
738 vco = updrate * m;
739 if (vco >= limit->vco.min && vco < limit->vco.max) {
740 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
741 absppm = (ppm > 0) ? ppm : (-ppm);
742 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
743 bestppm = 0;
744 flag = 1;
745 }
746 if (absppm < bestppm - 10) {
747 bestppm = absppm;
748 flag = 1;
749 }
750 if (flag) {
751 bestn = n;
752 bestm1 = m1;
753 bestm2 = m2;
754 bestp1 = p1;
755 bestp2 = p2;
756 flag = 0;
757 }
758 }
759 }
760 }
761 }
762 }
763 best_clock->n = bestn;
764 best_clock->m1 = bestm1;
765 best_clock->m2 = bestm2;
766 best_clock->p1 = bestp1;
767 best_clock->p2 = bestp2;
768
769 return true;
770}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700771
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200772enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
773 enum pipe pipe)
774{
775 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
777
Daniel Vetter3b117c82013-04-17 20:15:07 +0200778 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200779}
780
Paulo Zanonia928d532012-05-04 17:18:15 -0300781static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
782{
783 struct drm_i915_private *dev_priv = dev->dev_private;
784 u32 frame, frame_reg = PIPEFRAME(pipe);
785
786 frame = I915_READ(frame_reg);
787
788 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
789 DRM_DEBUG_KMS("vblank wait timed out\n");
790}
791
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700792/**
793 * intel_wait_for_vblank - wait for vblank on a given pipe
794 * @dev: drm device
795 * @pipe: pipe to wait for
796 *
797 * Wait for vblank to occur on a given pipe. Needed for various bits of
798 * mode setting code.
799 */
800void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800801{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700802 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800803 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700804
Paulo Zanonia928d532012-05-04 17:18:15 -0300805 if (INTEL_INFO(dev)->gen >= 5) {
806 ironlake_wait_for_vblank(dev, pipe);
807 return;
808 }
809
Chris Wilson300387c2010-09-05 20:25:43 +0100810 /* Clear existing vblank status. Note this will clear any other
811 * sticky status fields as well.
812 *
813 * This races with i915_driver_irq_handler() with the result
814 * that either function could miss a vblank event. Here it is not
815 * fatal, as we will either wait upon the next vblank interrupt or
816 * timeout. Generally speaking intel_wait_for_vblank() is only
817 * called during modeset at which time the GPU should be idle and
818 * should *not* be performing page flips and thus not waiting on
819 * vblanks...
820 * Currently, the result of us stealing a vblank from the irq
821 * handler is that a single frame will be skipped during swapbuffers.
822 */
823 I915_WRITE(pipestat_reg,
824 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
825
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700826 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100827 if (wait_for(I915_READ(pipestat_reg) &
828 PIPE_VBLANK_INTERRUPT_STATUS,
829 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830 DRM_DEBUG_KMS("vblank wait timed out\n");
831}
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833/*
834 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700835 * @dev: drm device
836 * @pipe: pipe to wait for
837 *
838 * After disabling a pipe, we can't wait for vblank in the usual way,
839 * spinning on the vblank interrupt status bit, since we won't actually
840 * see an interrupt when the pipe is disabled.
841 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700842 * On Gen4 and above:
843 * wait for the pipe register state bit to turn off
844 *
845 * Otherwise:
846 * wait for the display line value to settle (it usually
847 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100850void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700851{
852 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200853 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
854 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700855
Keith Packardab7ad7f2010-10-03 00:33:06 -0700856 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200857 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700858
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100860 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
861 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200862 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700863 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300864 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100865 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700866 unsigned long timeout = jiffies + msecs_to_jiffies(100);
867
Paulo Zanoni837ba002012-05-04 17:18:14 -0300868 if (IS_GEN2(dev))
869 line_mask = DSL_LINEMASK_GEN2;
870 else
871 line_mask = DSL_LINEMASK_GEN3;
872
Keith Packardab7ad7f2010-10-03 00:33:06 -0700873 /* Wait for the display line to settle */
874 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300875 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700876 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300877 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700878 time_after(timeout, jiffies));
879 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200880 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700881 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800882}
883
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884/*
885 * ibx_digital_port_connected - is the specified port connected?
886 * @dev_priv: i915 private structure
887 * @port: the port to test
888 *
889 * Returns true if @port is connected, false otherwise.
890 */
891bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
892 struct intel_digital_port *port)
893{
894 u32 bit;
895
Damien Lespiauc36346e2012-12-13 16:09:03 +0000896 if (HAS_PCH_IBX(dev_priv->dev)) {
897 switch(port->port) {
898 case PORT_B:
899 bit = SDE_PORTB_HOTPLUG;
900 break;
901 case PORT_C:
902 bit = SDE_PORTC_HOTPLUG;
903 break;
904 case PORT_D:
905 bit = SDE_PORTD_HOTPLUG;
906 break;
907 default:
908 return true;
909 }
910 } else {
911 switch(port->port) {
912 case PORT_B:
913 bit = SDE_PORTB_HOTPLUG_CPT;
914 break;
915 case PORT_C:
916 bit = SDE_PORTC_HOTPLUG_CPT;
917 break;
918 case PORT_D:
919 bit = SDE_PORTD_HOTPLUG_CPT;
920 break;
921 default:
922 return true;
923 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000924 }
925
926 return I915_READ(SDEISR) & bit;
927}
928
Jesse Barnesb24e7172011-01-04 15:09:30 -0800929static const char *state_string(bool enabled)
930{
931 return enabled ? "on" : "off";
932}
933
934/* Only for pre-ILK configs */
935static void assert_pll(struct drm_i915_private *dev_priv,
936 enum pipe pipe, bool state)
937{
938 int reg;
939 u32 val;
940 bool cur_state;
941
942 reg = DPLL(pipe);
943 val = I915_READ(reg);
944 cur_state = !!(val & DPLL_VCO_ENABLE);
945 WARN(cur_state != state,
946 "PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_pll_enabled(d, p) assert_pll(d, p, true)
950#define assert_pll_disabled(d, p) assert_pll(d, p, false)
951
Jesse Barnes040484a2011-01-03 12:14:26 -0800952/* For ILK+ */
953static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +0100954 struct intel_pch_pll *pll,
955 struct intel_crtc *crtc,
956 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800957{
Jesse Barnes040484a2011-01-03 12:14:26 -0800958 u32 val;
959 bool cur_state;
960
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300961 if (HAS_PCH_LPT(dev_priv->dev)) {
962 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
963 return;
964 }
965
Chris Wilson92b27b02012-05-20 18:10:50 +0100966 if (WARN (!pll,
967 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100968 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100969
Chris Wilson92b27b02012-05-20 18:10:50 +0100970 val = I915_READ(pll->pll_reg);
971 cur_state = !!(val & DPLL_VCO_ENABLE);
972 WARN(cur_state != state,
973 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
974 pll->pll_reg, state_string(state), state_string(cur_state), val);
975
976 /* Make sure the selected PLL is correctly attached to the transcoder */
977 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700978 u32 pch_dpll;
979
980 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 cur_state = pll->pll_reg == _PCH_DPLL_B;
982 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300983 "PLL[%d] not attached to this transcoder %c: %08x\n",
984 cur_state, pipe_name(crtc->pipe), pch_dpll)) {
Chris Wilson92b27b02012-05-20 18:10:50 +0100985 cur_state = !!(val >> (4*crtc->pipe + 3));
986 WARN(cur_state != state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300987 "PLL[%d] not %s on this transcoder %c: %08x\n",
Chris Wilson92b27b02012-05-20 18:10:50 +0100988 pll->pll_reg == _PCH_DPLL_B,
989 state_string(state),
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300990 pipe_name(crtc->pipe),
Chris Wilson92b27b02012-05-20 18:10:50 +0100991 val);
992 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700993 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800994}
Chris Wilson92b27b02012-05-20 18:10:50 +0100995#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
996#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -0800997
998static void assert_fdi_tx(struct drm_i915_private *dev_priv,
999 enum pipe pipe, bool state)
1000{
1001 int reg;
1002 u32 val;
1003 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001004 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1005 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001006
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001007 if (HAS_DDI(dev_priv->dev)) {
1008 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001009 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001010 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001011 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001012 } else {
1013 reg = FDI_TX_CTL(pipe);
1014 val = I915_READ(reg);
1015 cur_state = !!(val & FDI_TX_ENABLE);
1016 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001017 WARN(cur_state != state,
1018 "FDI TX state assertion failure (expected %s, current %s)\n",
1019 state_string(state), state_string(cur_state));
1020}
1021#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1022#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1023
1024static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1025 enum pipe pipe, bool state)
1026{
1027 int reg;
1028 u32 val;
1029 bool cur_state;
1030
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001031 reg = FDI_RX_CTL(pipe);
1032 val = I915_READ(reg);
1033 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001034 WARN(cur_state != state,
1035 "FDI RX state assertion failure (expected %s, current %s)\n",
1036 state_string(state), state_string(cur_state));
1037}
1038#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1039#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1040
1041static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1042 enum pipe pipe)
1043{
1044 int reg;
1045 u32 val;
1046
1047 /* ILK FDI PLL is always enabled */
1048 if (dev_priv->info->gen == 5)
1049 return;
1050
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001051 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001052 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001053 return;
1054
Jesse Barnes040484a2011-01-03 12:14:26 -08001055 reg = FDI_TX_CTL(pipe);
1056 val = I915_READ(reg);
1057 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1058}
1059
1060static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int reg;
1064 u32 val;
1065
1066 reg = FDI_RX_CTL(pipe);
1067 val = I915_READ(reg);
1068 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1069}
1070
Jesse Barnesea0760c2011-01-04 15:09:32 -08001071static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1072 enum pipe pipe)
1073{
1074 int pp_reg, lvds_reg;
1075 u32 val;
1076 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001077 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001078
1079 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1080 pp_reg = PCH_PP_CONTROL;
1081 lvds_reg = PCH_LVDS;
1082 } else {
1083 pp_reg = PP_CONTROL;
1084 lvds_reg = LVDS;
1085 }
1086
1087 val = I915_READ(pp_reg);
1088 if (!(val & PANEL_POWER_ON) ||
1089 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1090 locked = false;
1091
1092 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1093 panel_pipe = PIPE_B;
1094
1095 WARN(panel_pipe == pipe && locked,
1096 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001097 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001098}
1099
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001100void assert_pipe(struct drm_i915_private *dev_priv,
1101 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001102{
1103 int reg;
1104 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001105 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001106 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1107 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108
Daniel Vetter8e636782012-01-22 01:36:48 +01001109 /* if we need the pipe A quirk it must be always on */
1110 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1111 state = true;
1112
Paulo Zanoni15d199e2013-03-22 14:14:13 -03001113 if (!intel_using_power_well(dev_priv->dev) &&
1114 cpu_transcoder != TRANSCODER_EDP) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001115 cur_state = false;
1116 } else {
1117 reg = PIPECONF(cpu_transcoder);
1118 val = I915_READ(reg);
1119 cur_state = !!(val & PIPECONF_ENABLE);
1120 }
1121
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001122 WARN(cur_state != state,
1123 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001124 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001125}
1126
Chris Wilson931872f2012-01-16 23:01:13 +00001127static void assert_plane(struct drm_i915_private *dev_priv,
1128 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129{
1130 int reg;
1131 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001132 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001133
1134 reg = DSPCNTR(plane);
1135 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001136 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1137 WARN(cur_state != state,
1138 "plane %c assertion failure (expected %s, current %s)\n",
1139 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001140}
1141
Chris Wilson931872f2012-01-16 23:01:13 +00001142#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1143#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1144
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1146 enum pipe pipe)
1147{
1148 int reg, i;
1149 u32 val;
1150 int cur_pipe;
1151
Jesse Barnes19ec1352011-02-02 12:28:02 -08001152 /* Planes are fixed to pipes on ILK+ */
Jesse Barnesda6ecc52013-03-08 10:46:00 -08001153 if (HAS_PCH_SPLIT(dev_priv->dev) || IS_VALLEYVIEW(dev_priv->dev)) {
Adam Jackson28c057942011-10-07 14:38:42 -04001154 reg = DSPCNTR(pipe);
1155 val = I915_READ(reg);
1156 WARN((val & DISPLAY_PLANE_ENABLE),
1157 "plane %c assertion failure, should be disabled but not\n",
1158 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001159 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001160 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001161
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162 /* Need to check both planes against the pipe */
1163 for (i = 0; i < 2; i++) {
1164 reg = DSPCNTR(i);
1165 val = I915_READ(reg);
1166 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1167 DISPPLANE_SEL_PIPE_SHIFT;
1168 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001169 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1170 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171 }
1172}
1173
Jesse Barnes19332d72013-03-28 09:55:38 -07001174static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1175 enum pipe pipe)
1176{
1177 int reg, i;
1178 u32 val;
1179
1180 if (!IS_VALLEYVIEW(dev_priv->dev))
1181 return;
1182
1183 /* Need to check both planes against the pipe */
1184 for (i = 0; i < dev_priv->num_plane; i++) {
1185 reg = SPCNTR(pipe, i);
1186 val = I915_READ(reg);
1187 WARN((val & SP_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001188 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1189 sprite_name(pipe, i), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001190 }
1191}
1192
Jesse Barnes92f25842011-01-04 15:09:34 -08001193static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1194{
1195 u32 val;
1196 bool enabled;
1197
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001198 if (HAS_PCH_LPT(dev_priv->dev)) {
1199 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1200 return;
1201 }
1202
Jesse Barnes92f25842011-01-04 15:09:34 -08001203 val = I915_READ(PCH_DREF_CONTROL);
1204 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1205 DREF_SUPERSPREAD_SOURCE_MASK));
1206 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1207}
1208
1209static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1210 enum pipe pipe)
1211{
1212 int reg;
1213 u32 val;
1214 bool enabled;
1215
1216 reg = TRANSCONF(pipe);
1217 val = I915_READ(reg);
1218 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001219 WARN(enabled,
1220 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1221 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001222}
1223
Keith Packard4e634382011-08-06 10:39:45 -07001224static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1225 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001226{
1227 if ((val & DP_PORT_EN) == 0)
1228 return false;
1229
1230 if (HAS_PCH_CPT(dev_priv->dev)) {
1231 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1232 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1233 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1234 return false;
1235 } else {
1236 if ((val & DP_PIPE_MASK) != (pipe << 30))
1237 return false;
1238 }
1239 return true;
1240}
1241
Keith Packard1519b992011-08-06 10:35:34 -07001242static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 val)
1244{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001245 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001249 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001250 return false;
1251 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001252 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001253 return false;
1254 }
1255 return true;
1256}
1257
1258static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1259 enum pipe pipe, u32 val)
1260{
1261 if ((val & LVDS_PORT_EN) == 0)
1262 return false;
1263
1264 if (HAS_PCH_CPT(dev_priv->dev)) {
1265 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1266 return false;
1267 } else {
1268 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1269 return false;
1270 }
1271 return true;
1272}
1273
1274static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1275 enum pipe pipe, u32 val)
1276{
1277 if ((val & ADPA_DAC_ENABLE) == 0)
1278 return false;
1279 if (HAS_PCH_CPT(dev_priv->dev)) {
1280 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1281 return false;
1282 } else {
1283 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1284 return false;
1285 }
1286 return true;
1287}
1288
Jesse Barnes291906f2011-02-02 12:28:03 -08001289static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001290 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001291{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001292 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001293 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001294 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001295 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001296
Daniel Vetter75c5da22012-09-10 21:58:29 +02001297 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1298 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001299 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001300}
1301
1302static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1303 enum pipe pipe, int reg)
1304{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001305 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001306 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001307 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001308 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001309
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001310 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001311 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001312 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001313}
1314
1315static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1316 enum pipe pipe)
1317{
1318 int reg;
1319 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001320
Keith Packardf0575e92011-07-25 22:12:43 -07001321 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1322 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1323 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001324
1325 reg = PCH_ADPA;
1326 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001328 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001330
1331 reg = PCH_LVDS;
1332 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001333 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001334 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001335 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001336
Paulo Zanonie2debe92013-02-18 19:00:27 -03001337 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1338 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1339 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001340}
1341
Jesse Barnesb24e7172011-01-04 15:09:30 -08001342/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001343 * intel_enable_pll - enable a PLL
1344 * @dev_priv: i915 private structure
1345 * @pipe: pipe PLL to enable
1346 *
1347 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1348 * make sure the PLL reg is writable first though, since the panel write
1349 * protect mechanism may be enabled.
1350 *
1351 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001352 *
1353 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001354 */
1355static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1356{
1357 int reg;
1358 u32 val;
1359
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001360 assert_pipe_disabled(dev_priv, pipe);
1361
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001362 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001363 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001364
1365 /* PLL is protected by panel, make sure we can write it */
1366 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1367 assert_panel_unlocked(dev_priv, pipe);
1368
1369 reg = DPLL(pipe);
1370 val = I915_READ(reg);
1371 val |= DPLL_VCO_ENABLE;
1372
1373 /* We do this three times for luck */
1374 I915_WRITE(reg, val);
1375 POSTING_READ(reg);
1376 udelay(150); /* wait for warmup */
1377 I915_WRITE(reg, val);
1378 POSTING_READ(reg);
1379 udelay(150); /* wait for warmup */
1380 I915_WRITE(reg, val);
1381 POSTING_READ(reg);
1382 udelay(150); /* wait for warmup */
1383}
1384
1385/**
1386 * intel_disable_pll - disable a PLL
1387 * @dev_priv: i915 private structure
1388 * @pipe: pipe PLL to disable
1389 *
1390 * Disable the PLL for @pipe, making sure the pipe is off first.
1391 *
1392 * Note! This is for pre-ILK only.
1393 */
1394static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1395{
1396 int reg;
1397 u32 val;
1398
1399 /* Don't disable pipe A or pipe A PLLs if needed */
1400 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1401 return;
1402
1403 /* Make sure the pipe isn't still relying on us */
1404 assert_pipe_disabled(dev_priv, pipe);
1405
1406 reg = DPLL(pipe);
1407 val = I915_READ(reg);
1408 val &= ~DPLL_VCO_ENABLE;
1409 I915_WRITE(reg, val);
1410 POSTING_READ(reg);
1411}
1412
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001413/* SBI access */
1414static void
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001415intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
1416 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001417{
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001418 u32 tmp;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001419
Daniel Vetter09153002012-12-12 14:06:44 +01001420 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001421
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001422 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001423 100)) {
1424 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001425 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001426 }
1427
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001428 I915_WRITE(SBI_ADDR, (reg << 16));
1429 I915_WRITE(SBI_DATA, value);
1430
1431 if (destination == SBI_ICLK)
1432 tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
1433 else
1434 tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
1435 I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001436
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001437 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001438 100)) {
1439 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001440 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001441 }
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001442}
1443
1444static u32
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001445intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
1446 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001447{
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001448 u32 value = 0;
Daniel Vetter09153002012-12-12 14:06:44 +01001449 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001450
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001451 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001452 100)) {
1453 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001454 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001455 }
1456
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001457 I915_WRITE(SBI_ADDR, (reg << 16));
1458
1459 if (destination == SBI_ICLK)
1460 value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
1461 else
1462 value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
1463 I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001464
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001465 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001466 100)) {
1467 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001468 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001469 }
1470
Daniel Vetter09153002012-12-12 14:06:44 +01001471 return I915_READ(SBI_DATA);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001472}
1473
Jesse Barnes89b667f2013-04-18 14:51:36 -07001474void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1475{
1476 u32 port_mask;
1477
1478 if (!port)
1479 port_mask = DPLL_PORTB_READY_MASK;
1480 else
1481 port_mask = DPLL_PORTC_READY_MASK;
1482
1483 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1484 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1485 'B' + port, I915_READ(DPLL(0)));
1486}
1487
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001488/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001489 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001490 * @dev_priv: i915 private structure
1491 * @pipe: pipe PLL to enable
1492 *
1493 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1494 * drives the transcoder clock.
1495 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001496static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001497{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001498 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001499 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001500 int reg;
1501 u32 val;
1502
Chris Wilson48da64a2012-05-13 20:16:12 +01001503 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001504 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001505 pll = intel_crtc->pch_pll;
1506 if (pll == NULL)
1507 return;
1508
1509 if (WARN_ON(pll->refcount == 0))
1510 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001511
1512 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1513 pll->pll_reg, pll->active, pll->on,
1514 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001515
1516 /* PCH refclock must be enabled first */
1517 assert_pch_refclk_enabled(dev_priv);
1518
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001519 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001520 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001521 return;
1522 }
1523
1524 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1525
1526 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001527 val = I915_READ(reg);
1528 val |= DPLL_VCO_ENABLE;
1529 I915_WRITE(reg, val);
1530 POSTING_READ(reg);
1531 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001532
1533 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001534}
1535
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001536static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001537{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001538 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1539 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001540 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001541 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001542
Jesse Barnes92f25842011-01-04 15:09:34 -08001543 /* PCH only available on ILK+ */
1544 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001545 if (pll == NULL)
1546 return;
1547
Chris Wilson48da64a2012-05-13 20:16:12 +01001548 if (WARN_ON(pll->refcount == 0))
1549 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001550
1551 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1552 pll->pll_reg, pll->active, pll->on,
1553 intel_crtc->base.base.id);
1554
Chris Wilson48da64a2012-05-13 20:16:12 +01001555 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001556 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001557 return;
1558 }
1559
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001560 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001561 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001562 return;
1563 }
1564
1565 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001566
1567 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001568 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001569
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001570 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001571 val = I915_READ(reg);
1572 val &= ~DPLL_VCO_ENABLE;
1573 I915_WRITE(reg, val);
1574 POSTING_READ(reg);
1575 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001576
1577 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001578}
1579
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001580static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1581 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001582{
Daniel Vetter23670b322012-11-01 09:15:30 +01001583 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001584 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001585 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001586
1587 /* PCH only available on ILK+ */
1588 BUG_ON(dev_priv->info->gen < 5);
1589
1590 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001591 assert_pch_pll_enabled(dev_priv,
1592 to_intel_crtc(crtc)->pch_pll,
1593 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001594
1595 /* FDI must be feeding us bits for PCH ports */
1596 assert_fdi_tx_enabled(dev_priv, pipe);
1597 assert_fdi_rx_enabled(dev_priv, pipe);
1598
Daniel Vetter23670b322012-11-01 09:15:30 +01001599 if (HAS_PCH_CPT(dev)) {
1600 /* Workaround: Set the timing override bit before enabling the
1601 * pch transcoder. */
1602 reg = TRANS_CHICKEN2(pipe);
1603 val = I915_READ(reg);
1604 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1605 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001606 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001607
Jesse Barnes040484a2011-01-03 12:14:26 -08001608 reg = TRANSCONF(pipe);
1609 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001610 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001611
1612 if (HAS_PCH_IBX(dev_priv->dev)) {
1613 /*
1614 * make the BPC in transcoder be consistent with
1615 * that in pipeconf reg.
1616 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001617 val &= ~PIPECONF_BPC_MASK;
1618 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001619 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001620
1621 val &= ~TRANS_INTERLACE_MASK;
1622 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001623 if (HAS_PCH_IBX(dev_priv->dev) &&
1624 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1625 val |= TRANS_LEGACY_INTERLACED_ILK;
1626 else
1627 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001628 else
1629 val |= TRANS_PROGRESSIVE;
1630
Jesse Barnes040484a2011-01-03 12:14:26 -08001631 I915_WRITE(reg, val | TRANS_ENABLE);
1632 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001633 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001634}
1635
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001636static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001637 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001638{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001639 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001640
1641 /* PCH only available on ILK+ */
1642 BUG_ON(dev_priv->info->gen < 5);
1643
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001644 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001645 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001646 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001647
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001648 /* Workaround: set timing override bit. */
1649 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001650 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001651 I915_WRITE(_TRANSA_CHICKEN2, val);
1652
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001653 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001654 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001655
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001656 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1657 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001658 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001659 else
1660 val |= TRANS_PROGRESSIVE;
1661
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001662 I915_WRITE(TRANSCONF(TRANSCODER_A), val);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001663 if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
1664 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001665}
1666
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001667static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1668 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001669{
Daniel Vetter23670b322012-11-01 09:15:30 +01001670 struct drm_device *dev = dev_priv->dev;
1671 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001672
1673 /* FDI relies on the transcoder */
1674 assert_fdi_tx_disabled(dev_priv, pipe);
1675 assert_fdi_rx_disabled(dev_priv, pipe);
1676
Jesse Barnes291906f2011-02-02 12:28:03 -08001677 /* Ports must be off as well */
1678 assert_pch_ports_disabled(dev_priv, pipe);
1679
Jesse Barnes040484a2011-01-03 12:14:26 -08001680 reg = TRANSCONF(pipe);
1681 val = I915_READ(reg);
1682 val &= ~TRANS_ENABLE;
1683 I915_WRITE(reg, val);
1684 /* wait for PCH transcoder off, transcoder state */
1685 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001686 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001687
1688 if (!HAS_PCH_IBX(dev)) {
1689 /* Workaround: Clear the timing override chicken bit again. */
1690 reg = TRANS_CHICKEN2(pipe);
1691 val = I915_READ(reg);
1692 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1693 I915_WRITE(reg, val);
1694 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001695}
1696
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001697static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001698{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001699 u32 val;
1700
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001701 val = I915_READ(_TRANSACONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001702 val &= ~TRANS_ENABLE;
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001703 I915_WRITE(_TRANSACONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001704 /* wait for PCH transcoder off, transcoder state */
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001705 if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
1706 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001707
1708 /* Workaround: clear timing override bit. */
1709 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001710 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001711 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001712}
1713
1714/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001715 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001716 * @dev_priv: i915 private structure
1717 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001718 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001719 *
1720 * Enable @pipe, making sure that various hardware specific requirements
1721 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1722 *
1723 * @pipe should be %PIPE_A or %PIPE_B.
1724 *
1725 * Will wait until the pipe is actually running (i.e. first vblank) before
1726 * returning.
1727 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001728static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1729 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001730{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001731 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1732 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001733 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001734 int reg;
1735 u32 val;
1736
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001737 assert_planes_disabled(dev_priv, pipe);
1738 assert_sprites_disabled(dev_priv, pipe);
1739
Paulo Zanoni681e5812012-12-06 11:12:38 -02001740 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001741 pch_transcoder = TRANSCODER_A;
1742 else
1743 pch_transcoder = pipe;
1744
Jesse Barnesb24e7172011-01-04 15:09:30 -08001745 /*
1746 * A pipe without a PLL won't actually be able to drive bits from
1747 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1748 * need the check.
1749 */
1750 if (!HAS_PCH_SPLIT(dev_priv->dev))
1751 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001752 else {
1753 if (pch_port) {
1754 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001755 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001756 assert_fdi_tx_pll_enabled(dev_priv,
1757 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001758 }
1759 /* FIXME: assert CPU port conditions for SNB+ */
1760 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001761
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001763 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001764 if (val & PIPECONF_ENABLE)
1765 return;
1766
1767 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001768 intel_wait_for_vblank(dev_priv->dev, pipe);
1769}
1770
1771/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001772 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001773 * @dev_priv: i915 private structure
1774 * @pipe: pipe to disable
1775 *
1776 * Disable @pipe, making sure that various hardware specific requirements
1777 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1778 *
1779 * @pipe should be %PIPE_A or %PIPE_B.
1780 *
1781 * Will wait until the pipe has shut down before returning.
1782 */
1783static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1784 enum pipe pipe)
1785{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001786 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1787 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001788 int reg;
1789 u32 val;
1790
1791 /*
1792 * Make sure planes won't keep trying to pump pixels to us,
1793 * or we might hang the display.
1794 */
1795 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001796 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001797
1798 /* Don't disable pipe A or pipe A PLLs if needed */
1799 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1800 return;
1801
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001802 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001803 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001804 if ((val & PIPECONF_ENABLE) == 0)
1805 return;
1806
1807 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1809}
1810
Keith Packardd74362c2011-07-28 14:47:14 -07001811/*
1812 * Plane regs are double buffered, going from enabled->disabled needs a
1813 * trigger in order to latch. The display address reg provides this.
1814 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001815void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001816 enum plane plane)
1817{
Damien Lespiau14f86142012-10-29 15:24:49 +00001818 if (dev_priv->info->gen >= 4)
1819 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1820 else
1821 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001822}
1823
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824/**
1825 * intel_enable_plane - enable a display plane on a given pipe
1826 * @dev_priv: i915 private structure
1827 * @plane: plane to enable
1828 * @pipe: pipe being fed
1829 *
1830 * Enable @plane on @pipe, making sure that @pipe is running first.
1831 */
1832static void intel_enable_plane(struct drm_i915_private *dev_priv,
1833 enum plane plane, enum pipe pipe)
1834{
1835 int reg;
1836 u32 val;
1837
1838 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1839 assert_pipe_enabled(dev_priv, pipe);
1840
1841 reg = DSPCNTR(plane);
1842 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001843 if (val & DISPLAY_PLANE_ENABLE)
1844 return;
1845
1846 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001847 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001848 intel_wait_for_vblank(dev_priv->dev, pipe);
1849}
1850
Jesse Barnesb24e7172011-01-04 15:09:30 -08001851/**
1852 * intel_disable_plane - disable a display plane
1853 * @dev_priv: i915 private structure
1854 * @plane: plane to disable
1855 * @pipe: pipe consuming the data
1856 *
1857 * Disable @plane; should be an independent operation.
1858 */
1859static void intel_disable_plane(struct drm_i915_private *dev_priv,
1860 enum plane plane, enum pipe pipe)
1861{
1862 int reg;
1863 u32 val;
1864
1865 reg = DSPCNTR(plane);
1866 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001867 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1868 return;
1869
1870 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001871 intel_flush_display_plane(dev_priv, plane);
1872 intel_wait_for_vblank(dev_priv->dev, pipe);
1873}
1874
Chris Wilson693db182013-03-05 14:52:39 +00001875static bool need_vtd_wa(struct drm_device *dev)
1876{
1877#ifdef CONFIG_INTEL_IOMMU
1878 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1879 return true;
1880#endif
1881 return false;
1882}
1883
Chris Wilson127bd2a2010-07-23 23:32:05 +01001884int
Chris Wilson48b956c2010-09-14 12:50:34 +01001885intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001886 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001887 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001888{
Chris Wilsonce453d82011-02-21 14:43:56 +00001889 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001890 u32 alignment;
1891 int ret;
1892
Chris Wilson05394f32010-11-08 19:18:58 +00001893 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001894 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001895 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1896 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001897 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001898 alignment = 4 * 1024;
1899 else
1900 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001901 break;
1902 case I915_TILING_X:
1903 /* pin() will align the object as required by fence */
1904 alignment = 0;
1905 break;
1906 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001907 /* Despite that we check this in framebuffer_init userspace can
1908 * screw us over and change the tiling after the fact. Only
1909 * pinned buffers can't change their tiling. */
1910 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001911 return -EINVAL;
1912 default:
1913 BUG();
1914 }
1915
Chris Wilson693db182013-03-05 14:52:39 +00001916 /* Note that the w/a also requires 64 PTE of padding following the
1917 * bo. We currently fill all unused PTE with the shadow page and so
1918 * we should always have valid PTE following the scanout preventing
1919 * the VT-d warning.
1920 */
1921 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1922 alignment = 256 * 1024;
1923
Chris Wilsonce453d82011-02-21 14:43:56 +00001924 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001925 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001926 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001927 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001928
1929 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1930 * fence, whereas 965+ only requires a fence if using
1931 * framebuffer compression. For simplicity, we always install
1932 * a fence as the cost is not that onerous.
1933 */
Chris Wilson06d98132012-04-17 15:31:24 +01001934 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001935 if (ret)
1936 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001937
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001938 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001939
Chris Wilsonce453d82011-02-21 14:43:56 +00001940 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001941 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001942
1943err_unpin:
1944 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001945err_interruptible:
1946 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001947 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001948}
1949
Chris Wilson1690e1e2011-12-14 13:57:08 +01001950void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1951{
1952 i915_gem_object_unpin_fence(obj);
1953 i915_gem_object_unpin(obj);
1954}
1955
Daniel Vetterc2c75132012-07-05 12:17:30 +02001956/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1957 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001958unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1959 unsigned int tiling_mode,
1960 unsigned int cpp,
1961 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001962{
Chris Wilsonbc752862013-02-21 20:04:31 +00001963 if (tiling_mode != I915_TILING_NONE) {
1964 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001965
Chris Wilsonbc752862013-02-21 20:04:31 +00001966 tile_rows = *y / 8;
1967 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001968
Chris Wilsonbc752862013-02-21 20:04:31 +00001969 tiles = *x / (512/cpp);
1970 *x %= 512/cpp;
1971
1972 return tile_rows * pitch * 8 + tiles * 4096;
1973 } else {
1974 unsigned int offset;
1975
1976 offset = *y * pitch + *x * cpp;
1977 *y = 0;
1978 *x = (offset & 4095) / cpp;
1979 return offset & -4096;
1980 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001981}
1982
Jesse Barnes17638cd2011-06-24 12:19:23 -07001983static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1984 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001985{
1986 struct drm_device *dev = crtc->dev;
1987 struct drm_i915_private *dev_priv = dev->dev_private;
1988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1989 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001990 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001991 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001992 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001993 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001994 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001995
1996 switch (plane) {
1997 case 0:
1998 case 1:
1999 break;
2000 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002001 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002002 return -EINVAL;
2003 }
2004
2005 intel_fb = to_intel_framebuffer(fb);
2006 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002007
Chris Wilson5eddb702010-09-11 13:48:45 +01002008 reg = DSPCNTR(plane);
2009 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002010 /* Mask out pixel format bits in case we change it */
2011 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002012 switch (fb->pixel_format) {
2013 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002014 dspcntr |= DISPPLANE_8BPP;
2015 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002016 case DRM_FORMAT_XRGB1555:
2017 case DRM_FORMAT_ARGB1555:
2018 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002019 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002020 case DRM_FORMAT_RGB565:
2021 dspcntr |= DISPPLANE_BGRX565;
2022 break;
2023 case DRM_FORMAT_XRGB8888:
2024 case DRM_FORMAT_ARGB8888:
2025 dspcntr |= DISPPLANE_BGRX888;
2026 break;
2027 case DRM_FORMAT_XBGR8888:
2028 case DRM_FORMAT_ABGR8888:
2029 dspcntr |= DISPPLANE_RGBX888;
2030 break;
2031 case DRM_FORMAT_XRGB2101010:
2032 case DRM_FORMAT_ARGB2101010:
2033 dspcntr |= DISPPLANE_BGRX101010;
2034 break;
2035 case DRM_FORMAT_XBGR2101010:
2036 case DRM_FORMAT_ABGR2101010:
2037 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002038 break;
2039 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002040 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002041 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002042
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002043 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002044 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002045 dspcntr |= DISPPLANE_TILED;
2046 else
2047 dspcntr &= ~DISPPLANE_TILED;
2048 }
2049
Chris Wilson5eddb702010-09-11 13:48:45 +01002050 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002051
Daniel Vettere506a0c2012-07-05 12:17:29 +02002052 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002053
Daniel Vetterc2c75132012-07-05 12:17:30 +02002054 if (INTEL_INFO(dev)->gen >= 4) {
2055 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002056 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2057 fb->bits_per_pixel / 8,
2058 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002059 linear_offset -= intel_crtc->dspaddr_offset;
2060 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002061 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002062 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002063
2064 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2065 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002066 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002067 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002068 I915_MODIFY_DISPBASE(DSPSURF(plane),
2069 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002070 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002071 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002072 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002073 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002074 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002075
Jesse Barnes17638cd2011-06-24 12:19:23 -07002076 return 0;
2077}
2078
2079static int ironlake_update_plane(struct drm_crtc *crtc,
2080 struct drm_framebuffer *fb, int x, int y)
2081{
2082 struct drm_device *dev = crtc->dev;
2083 struct drm_i915_private *dev_priv = dev->dev_private;
2084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2085 struct intel_framebuffer *intel_fb;
2086 struct drm_i915_gem_object *obj;
2087 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002088 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002089 u32 dspcntr;
2090 u32 reg;
2091
2092 switch (plane) {
2093 case 0:
2094 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002095 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002096 break;
2097 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002098 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002099 return -EINVAL;
2100 }
2101
2102 intel_fb = to_intel_framebuffer(fb);
2103 obj = intel_fb->obj;
2104
2105 reg = DSPCNTR(plane);
2106 dspcntr = I915_READ(reg);
2107 /* Mask out pixel format bits in case we change it */
2108 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002109 switch (fb->pixel_format) {
2110 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002111 dspcntr |= DISPPLANE_8BPP;
2112 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002113 case DRM_FORMAT_RGB565:
2114 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002115 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002116 case DRM_FORMAT_XRGB8888:
2117 case DRM_FORMAT_ARGB8888:
2118 dspcntr |= DISPPLANE_BGRX888;
2119 break;
2120 case DRM_FORMAT_XBGR8888:
2121 case DRM_FORMAT_ABGR8888:
2122 dspcntr |= DISPPLANE_RGBX888;
2123 break;
2124 case DRM_FORMAT_XRGB2101010:
2125 case DRM_FORMAT_ARGB2101010:
2126 dspcntr |= DISPPLANE_BGRX101010;
2127 break;
2128 case DRM_FORMAT_XBGR2101010:
2129 case DRM_FORMAT_ABGR2101010:
2130 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002131 break;
2132 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002133 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002134 }
2135
2136 if (obj->tiling_mode != I915_TILING_NONE)
2137 dspcntr |= DISPPLANE_TILED;
2138 else
2139 dspcntr &= ~DISPPLANE_TILED;
2140
2141 /* must disable */
2142 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2143
2144 I915_WRITE(reg, dspcntr);
2145
Daniel Vettere506a0c2012-07-05 12:17:29 +02002146 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002147 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002148 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2149 fb->bits_per_pixel / 8,
2150 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002151 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002152
Daniel Vettere506a0c2012-07-05 12:17:29 +02002153 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2154 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002155 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002156 I915_MODIFY_DISPBASE(DSPSURF(plane),
2157 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002158 if (IS_HASWELL(dev)) {
2159 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2160 } else {
2161 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2162 I915_WRITE(DSPLINOFF(plane), linear_offset);
2163 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002164 POSTING_READ(reg);
2165
2166 return 0;
2167}
2168
2169/* Assume fb object is pinned & idle & fenced and just update base pointers */
2170static int
2171intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2172 int x, int y, enum mode_set_atomic state)
2173{
2174 struct drm_device *dev = crtc->dev;
2175 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002176
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002177 if (dev_priv->display.disable_fbc)
2178 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002179 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002180
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002181 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002182}
2183
Ville Syrjälä96a02912013-02-18 19:08:49 +02002184void intel_display_handle_reset(struct drm_device *dev)
2185{
2186 struct drm_i915_private *dev_priv = dev->dev_private;
2187 struct drm_crtc *crtc;
2188
2189 /*
2190 * Flips in the rings have been nuked by the reset,
2191 * so complete all pending flips so that user space
2192 * will get its events and not get stuck.
2193 *
2194 * Also update the base address of all primary
2195 * planes to the the last fb to make sure we're
2196 * showing the correct fb after a reset.
2197 *
2198 * Need to make two loops over the crtcs so that we
2199 * don't try to grab a crtc mutex before the
2200 * pending_flip_queue really got woken up.
2201 */
2202
2203 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2205 enum plane plane = intel_crtc->plane;
2206
2207 intel_prepare_page_flip(dev, plane);
2208 intel_finish_page_flip_plane(dev, plane);
2209 }
2210
2211 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2213
2214 mutex_lock(&crtc->mutex);
2215 if (intel_crtc->active)
2216 dev_priv->display.update_plane(crtc, crtc->fb,
2217 crtc->x, crtc->y);
2218 mutex_unlock(&crtc->mutex);
2219 }
2220}
2221
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002222static int
Chris Wilson14667a42012-04-03 17:58:35 +01002223intel_finish_fb(struct drm_framebuffer *old_fb)
2224{
2225 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2226 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2227 bool was_interruptible = dev_priv->mm.interruptible;
2228 int ret;
2229
Chris Wilson14667a42012-04-03 17:58:35 +01002230 /* Big Hammer, we also need to ensure that any pending
2231 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2232 * current scanout is retired before unpinning the old
2233 * framebuffer.
2234 *
2235 * This should only fail upon a hung GPU, in which case we
2236 * can safely continue.
2237 */
2238 dev_priv->mm.interruptible = false;
2239 ret = i915_gem_object_finish_gpu(obj);
2240 dev_priv->mm.interruptible = was_interruptible;
2241
2242 return ret;
2243}
2244
Ville Syrjälä198598d2012-10-31 17:50:24 +02002245static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2246{
2247 struct drm_device *dev = crtc->dev;
2248 struct drm_i915_master_private *master_priv;
2249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2250
2251 if (!dev->primary->master)
2252 return;
2253
2254 master_priv = dev->primary->master->driver_priv;
2255 if (!master_priv->sarea_priv)
2256 return;
2257
2258 switch (intel_crtc->pipe) {
2259 case 0:
2260 master_priv->sarea_priv->pipeA_x = x;
2261 master_priv->sarea_priv->pipeA_y = y;
2262 break;
2263 case 1:
2264 master_priv->sarea_priv->pipeB_x = x;
2265 master_priv->sarea_priv->pipeB_y = y;
2266 break;
2267 default:
2268 break;
2269 }
2270}
2271
Chris Wilson14667a42012-04-03 17:58:35 +01002272static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002273intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002274 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002275{
2276 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002277 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002279 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002280 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002281
2282 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002283 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002284 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002285 return 0;
2286 }
2287
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002288 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002289 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2290 plane_name(intel_crtc->plane),
2291 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002292 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002293 }
2294
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002295 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002296 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002297 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002298 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002299 if (ret != 0) {
2300 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002301 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002302 return ret;
2303 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002304
Daniel Vetter94352cf2012-07-05 22:51:56 +02002305 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002306 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002307 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002308 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002309 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002310 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002311 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002312
Daniel Vetter94352cf2012-07-05 22:51:56 +02002313 old_fb = crtc->fb;
2314 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002315 crtc->x = x;
2316 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002317
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002318 if (old_fb) {
2319 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002320 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002321 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002322
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002323 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002324 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002325
Ville Syrjälä198598d2012-10-31 17:50:24 +02002326 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002327
2328 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002329}
2330
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002331static void intel_fdi_normal_train(struct drm_crtc *crtc)
2332{
2333 struct drm_device *dev = crtc->dev;
2334 struct drm_i915_private *dev_priv = dev->dev_private;
2335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2336 int pipe = intel_crtc->pipe;
2337 u32 reg, temp;
2338
2339 /* enable normal train */
2340 reg = FDI_TX_CTL(pipe);
2341 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002342 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002343 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2344 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002345 } else {
2346 temp &= ~FDI_LINK_TRAIN_NONE;
2347 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002348 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002349 I915_WRITE(reg, temp);
2350
2351 reg = FDI_RX_CTL(pipe);
2352 temp = I915_READ(reg);
2353 if (HAS_PCH_CPT(dev)) {
2354 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2355 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2356 } else {
2357 temp &= ~FDI_LINK_TRAIN_NONE;
2358 temp |= FDI_LINK_TRAIN_NONE;
2359 }
2360 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2361
2362 /* wait one idle pattern time */
2363 POSTING_READ(reg);
2364 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002365
2366 /* IVB wants error correction enabled */
2367 if (IS_IVYBRIDGE(dev))
2368 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2369 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002370}
2371
Daniel Vetter01a415f2012-10-27 15:58:40 +02002372static void ivb_modeset_global_resources(struct drm_device *dev)
2373{
2374 struct drm_i915_private *dev_priv = dev->dev_private;
2375 struct intel_crtc *pipe_B_crtc =
2376 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2377 struct intel_crtc *pipe_C_crtc =
2378 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2379 uint32_t temp;
2380
2381 /* When everything is off disable fdi C so that we could enable fdi B
2382 * with all lanes. XXX: This misses the case where a pipe is not using
2383 * any pch resources and so doesn't need any fdi lanes. */
2384 if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
2385 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2386 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2387
2388 temp = I915_READ(SOUTH_CHICKEN1);
2389 temp &= ~FDI_BC_BIFURCATION_SELECT;
2390 DRM_DEBUG_KMS("disabling fdi C rx\n");
2391 I915_WRITE(SOUTH_CHICKEN1, temp);
2392 }
2393}
2394
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395/* The FDI link training functions for ILK/Ibexpeak. */
2396static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2397{
2398 struct drm_device *dev = crtc->dev;
2399 struct drm_i915_private *dev_priv = dev->dev_private;
2400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2401 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002402 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002403 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002404
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002405 /* FDI needs bits from pipe & plane first */
2406 assert_pipe_enabled(dev_priv, pipe);
2407 assert_plane_enabled(dev_priv, plane);
2408
Adam Jacksone1a44742010-06-25 15:32:14 -04002409 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2410 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 reg = FDI_RX_IMR(pipe);
2412 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002413 temp &= ~FDI_RX_SYMBOL_LOCK;
2414 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002415 I915_WRITE(reg, temp);
2416 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002417 udelay(150);
2418
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002419 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 reg = FDI_TX_CTL(pipe);
2421 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002422 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2423 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002424 temp &= ~FDI_LINK_TRAIN_NONE;
2425 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002426 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002427
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 reg = FDI_RX_CTL(pipe);
2429 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002430 temp &= ~FDI_LINK_TRAIN_NONE;
2431 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002432 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2433
2434 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002435 udelay(150);
2436
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002437 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002438 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2439 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2440 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002441
Chris Wilson5eddb702010-09-11 13:48:45 +01002442 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002443 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002444 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002445 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2446
2447 if ((temp & FDI_RX_BIT_LOCK)) {
2448 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002449 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002450 break;
2451 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002452 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002453 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002454 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002455
2456 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002457 reg = FDI_TX_CTL(pipe);
2458 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002459 temp &= ~FDI_LINK_TRAIN_NONE;
2460 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002461 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002462
Chris Wilson5eddb702010-09-11 13:48:45 +01002463 reg = FDI_RX_CTL(pipe);
2464 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002465 temp &= ~FDI_LINK_TRAIN_NONE;
2466 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002467 I915_WRITE(reg, temp);
2468
2469 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470 udelay(150);
2471
Chris Wilson5eddb702010-09-11 13:48:45 +01002472 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002473 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002475 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2476
2477 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002478 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002479 DRM_DEBUG_KMS("FDI train 2 done.\n");
2480 break;
2481 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002482 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002483 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002484 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002485
2486 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002487
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002488}
2489
Akshay Joshi0206e352011-08-16 15:34:10 -04002490static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002491 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2492 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2493 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2494 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2495};
2496
2497/* The FDI link training functions for SNB/Cougarpoint. */
2498static void gen6_fdi_link_train(struct drm_crtc *crtc)
2499{
2500 struct drm_device *dev = crtc->dev;
2501 struct drm_i915_private *dev_priv = dev->dev_private;
2502 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2503 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002504 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002505
Adam Jacksone1a44742010-06-25 15:32:14 -04002506 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2507 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002508 reg = FDI_RX_IMR(pipe);
2509 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002510 temp &= ~FDI_RX_SYMBOL_LOCK;
2511 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002512 I915_WRITE(reg, temp);
2513
2514 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002515 udelay(150);
2516
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002517 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002518 reg = FDI_TX_CTL(pipe);
2519 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002520 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2521 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002522 temp &= ~FDI_LINK_TRAIN_NONE;
2523 temp |= FDI_LINK_TRAIN_PATTERN_1;
2524 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2525 /* SNB-B */
2526 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002527 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002528
Daniel Vetterd74cf322012-10-26 10:58:13 +02002529 I915_WRITE(FDI_RX_MISC(pipe),
2530 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2531
Chris Wilson5eddb702010-09-11 13:48:45 +01002532 reg = FDI_RX_CTL(pipe);
2533 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002534 if (HAS_PCH_CPT(dev)) {
2535 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2536 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2537 } else {
2538 temp &= ~FDI_LINK_TRAIN_NONE;
2539 temp |= FDI_LINK_TRAIN_PATTERN_1;
2540 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002541 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2542
2543 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002544 udelay(150);
2545
Akshay Joshi0206e352011-08-16 15:34:10 -04002546 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002547 reg = FDI_TX_CTL(pipe);
2548 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002549 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2550 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002551 I915_WRITE(reg, temp);
2552
2553 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002554 udelay(500);
2555
Sean Paulfa37d392012-03-02 12:53:39 -05002556 for (retry = 0; retry < 5; retry++) {
2557 reg = FDI_RX_IIR(pipe);
2558 temp = I915_READ(reg);
2559 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2560 if (temp & FDI_RX_BIT_LOCK) {
2561 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2562 DRM_DEBUG_KMS("FDI train 1 done.\n");
2563 break;
2564 }
2565 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002566 }
Sean Paulfa37d392012-03-02 12:53:39 -05002567 if (retry < 5)
2568 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002569 }
2570 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002571 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002572
2573 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002574 reg = FDI_TX_CTL(pipe);
2575 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002576 temp &= ~FDI_LINK_TRAIN_NONE;
2577 temp |= FDI_LINK_TRAIN_PATTERN_2;
2578 if (IS_GEN6(dev)) {
2579 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2580 /* SNB-B */
2581 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2582 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002583 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002584
Chris Wilson5eddb702010-09-11 13:48:45 +01002585 reg = FDI_RX_CTL(pipe);
2586 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002587 if (HAS_PCH_CPT(dev)) {
2588 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2589 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2590 } else {
2591 temp &= ~FDI_LINK_TRAIN_NONE;
2592 temp |= FDI_LINK_TRAIN_PATTERN_2;
2593 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002594 I915_WRITE(reg, temp);
2595
2596 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002597 udelay(150);
2598
Akshay Joshi0206e352011-08-16 15:34:10 -04002599 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002600 reg = FDI_TX_CTL(pipe);
2601 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002602 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2603 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002604 I915_WRITE(reg, temp);
2605
2606 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002607 udelay(500);
2608
Sean Paulfa37d392012-03-02 12:53:39 -05002609 for (retry = 0; retry < 5; retry++) {
2610 reg = FDI_RX_IIR(pipe);
2611 temp = I915_READ(reg);
2612 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2613 if (temp & FDI_RX_SYMBOL_LOCK) {
2614 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2615 DRM_DEBUG_KMS("FDI train 2 done.\n");
2616 break;
2617 }
2618 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002619 }
Sean Paulfa37d392012-03-02 12:53:39 -05002620 if (retry < 5)
2621 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002622 }
2623 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002624 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002625
2626 DRM_DEBUG_KMS("FDI train done.\n");
2627}
2628
Jesse Barnes357555c2011-04-28 15:09:55 -07002629/* Manual link training for Ivy Bridge A0 parts */
2630static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2631{
2632 struct drm_device *dev = crtc->dev;
2633 struct drm_i915_private *dev_priv = dev->dev_private;
2634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2635 int pipe = intel_crtc->pipe;
2636 u32 reg, temp, i;
2637
2638 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2639 for train result */
2640 reg = FDI_RX_IMR(pipe);
2641 temp = I915_READ(reg);
2642 temp &= ~FDI_RX_SYMBOL_LOCK;
2643 temp &= ~FDI_RX_BIT_LOCK;
2644 I915_WRITE(reg, temp);
2645
2646 POSTING_READ(reg);
2647 udelay(150);
2648
Daniel Vetter01a415f2012-10-27 15:58:40 +02002649 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2650 I915_READ(FDI_RX_IIR(pipe)));
2651
Jesse Barnes357555c2011-04-28 15:09:55 -07002652 /* enable CPU FDI TX and PCH FDI RX */
2653 reg = FDI_TX_CTL(pipe);
2654 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002655 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2656 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002657 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2658 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2659 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2660 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002661 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002662 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2663
Daniel Vetterd74cf322012-10-26 10:58:13 +02002664 I915_WRITE(FDI_RX_MISC(pipe),
2665 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2666
Jesse Barnes357555c2011-04-28 15:09:55 -07002667 reg = FDI_RX_CTL(pipe);
2668 temp = I915_READ(reg);
2669 temp &= ~FDI_LINK_TRAIN_AUTO;
2670 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2671 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002672 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002673 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2674
2675 POSTING_READ(reg);
2676 udelay(150);
2677
Akshay Joshi0206e352011-08-16 15:34:10 -04002678 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002679 reg = FDI_TX_CTL(pipe);
2680 temp = I915_READ(reg);
2681 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2682 temp |= snb_b_fdi_train_param[i];
2683 I915_WRITE(reg, temp);
2684
2685 POSTING_READ(reg);
2686 udelay(500);
2687
2688 reg = FDI_RX_IIR(pipe);
2689 temp = I915_READ(reg);
2690 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2691
2692 if (temp & FDI_RX_BIT_LOCK ||
2693 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2694 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002695 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002696 break;
2697 }
2698 }
2699 if (i == 4)
2700 DRM_ERROR("FDI train 1 fail!\n");
2701
2702 /* Train 2 */
2703 reg = FDI_TX_CTL(pipe);
2704 temp = I915_READ(reg);
2705 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2706 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2707 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2708 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2709 I915_WRITE(reg, temp);
2710
2711 reg = FDI_RX_CTL(pipe);
2712 temp = I915_READ(reg);
2713 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2714 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2715 I915_WRITE(reg, temp);
2716
2717 POSTING_READ(reg);
2718 udelay(150);
2719
Akshay Joshi0206e352011-08-16 15:34:10 -04002720 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002721 reg = FDI_TX_CTL(pipe);
2722 temp = I915_READ(reg);
2723 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2724 temp |= snb_b_fdi_train_param[i];
2725 I915_WRITE(reg, temp);
2726
2727 POSTING_READ(reg);
2728 udelay(500);
2729
2730 reg = FDI_RX_IIR(pipe);
2731 temp = I915_READ(reg);
2732 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2733
2734 if (temp & FDI_RX_SYMBOL_LOCK) {
2735 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002736 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002737 break;
2738 }
2739 }
2740 if (i == 4)
2741 DRM_ERROR("FDI train 2 fail!\n");
2742
2743 DRM_DEBUG_KMS("FDI train done.\n");
2744}
2745
Daniel Vetter88cefb62012-08-12 19:27:14 +02002746static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002747{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002748 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002749 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002750 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002751 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002752
Jesse Barnesc64e3112010-09-10 11:27:03 -07002753
Jesse Barnes0e23b992010-09-10 11:10:00 -07002754 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002755 reg = FDI_RX_CTL(pipe);
2756 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002757 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2758 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002759 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002760 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2761
2762 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002763 udelay(200);
2764
2765 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002766 temp = I915_READ(reg);
2767 I915_WRITE(reg, temp | FDI_PCDCLK);
2768
2769 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002770 udelay(200);
2771
Paulo Zanoni20749732012-11-23 15:30:38 -02002772 /* Enable CPU FDI TX PLL, always on for Ironlake */
2773 reg = FDI_TX_CTL(pipe);
2774 temp = I915_READ(reg);
2775 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2776 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002777
Paulo Zanoni20749732012-11-23 15:30:38 -02002778 POSTING_READ(reg);
2779 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002780 }
2781}
2782
Daniel Vetter88cefb62012-08-12 19:27:14 +02002783static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2784{
2785 struct drm_device *dev = intel_crtc->base.dev;
2786 struct drm_i915_private *dev_priv = dev->dev_private;
2787 int pipe = intel_crtc->pipe;
2788 u32 reg, temp;
2789
2790 /* Switch from PCDclk to Rawclk */
2791 reg = FDI_RX_CTL(pipe);
2792 temp = I915_READ(reg);
2793 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2794
2795 /* Disable CPU FDI TX PLL */
2796 reg = FDI_TX_CTL(pipe);
2797 temp = I915_READ(reg);
2798 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2799
2800 POSTING_READ(reg);
2801 udelay(100);
2802
2803 reg = FDI_RX_CTL(pipe);
2804 temp = I915_READ(reg);
2805 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2806
2807 /* Wait for the clocks to turn off. */
2808 POSTING_READ(reg);
2809 udelay(100);
2810}
2811
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002812static void ironlake_fdi_disable(struct drm_crtc *crtc)
2813{
2814 struct drm_device *dev = crtc->dev;
2815 struct drm_i915_private *dev_priv = dev->dev_private;
2816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2817 int pipe = intel_crtc->pipe;
2818 u32 reg, temp;
2819
2820 /* disable CPU FDI tx and PCH FDI rx */
2821 reg = FDI_TX_CTL(pipe);
2822 temp = I915_READ(reg);
2823 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2824 POSTING_READ(reg);
2825
2826 reg = FDI_RX_CTL(pipe);
2827 temp = I915_READ(reg);
2828 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002829 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002830 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2831
2832 POSTING_READ(reg);
2833 udelay(100);
2834
2835 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002836 if (HAS_PCH_IBX(dev)) {
2837 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002838 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002839
2840 /* still set train pattern 1 */
2841 reg = FDI_TX_CTL(pipe);
2842 temp = I915_READ(reg);
2843 temp &= ~FDI_LINK_TRAIN_NONE;
2844 temp |= FDI_LINK_TRAIN_PATTERN_1;
2845 I915_WRITE(reg, temp);
2846
2847 reg = FDI_RX_CTL(pipe);
2848 temp = I915_READ(reg);
2849 if (HAS_PCH_CPT(dev)) {
2850 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2851 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2852 } else {
2853 temp &= ~FDI_LINK_TRAIN_NONE;
2854 temp |= FDI_LINK_TRAIN_PATTERN_1;
2855 }
2856 /* BPC in FDI rx is consistent with that in PIPECONF */
2857 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002858 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002859 I915_WRITE(reg, temp);
2860
2861 POSTING_READ(reg);
2862 udelay(100);
2863}
2864
Chris Wilson5bb61642012-09-27 21:25:58 +01002865static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2866{
2867 struct drm_device *dev = crtc->dev;
2868 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002870 unsigned long flags;
2871 bool pending;
2872
Ville Syrjälä10d83732013-01-29 18:13:34 +02002873 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2874 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002875 return false;
2876
2877 spin_lock_irqsave(&dev->event_lock, flags);
2878 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2879 spin_unlock_irqrestore(&dev->event_lock, flags);
2880
2881 return pending;
2882}
2883
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002884static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2885{
Chris Wilson0f911282012-04-17 10:05:38 +01002886 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002887 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002888
2889 if (crtc->fb == NULL)
2890 return;
2891
Daniel Vetter2c10d572012-12-20 21:24:07 +01002892 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2893
Chris Wilson5bb61642012-09-27 21:25:58 +01002894 wait_event(dev_priv->pending_flip_queue,
2895 !intel_crtc_has_pending_flip(crtc));
2896
Chris Wilson0f911282012-04-17 10:05:38 +01002897 mutex_lock(&dev->struct_mutex);
2898 intel_finish_fb(crtc->fb);
2899 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002900}
2901
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002902/* Program iCLKIP clock to the desired frequency */
2903static void lpt_program_iclkip(struct drm_crtc *crtc)
2904{
2905 struct drm_device *dev = crtc->dev;
2906 struct drm_i915_private *dev_priv = dev->dev_private;
2907 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2908 u32 temp;
2909
Daniel Vetter09153002012-12-12 14:06:44 +01002910 mutex_lock(&dev_priv->dpio_lock);
2911
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002912 /* It is necessary to ungate the pixclk gate prior to programming
2913 * the divisors, and gate it back when it is done.
2914 */
2915 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2916
2917 /* Disable SSCCTL */
2918 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002919 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2920 SBI_SSCCTL_DISABLE,
2921 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002922
2923 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2924 if (crtc->mode.clock == 20000) {
2925 auxdiv = 1;
2926 divsel = 0x41;
2927 phaseinc = 0x20;
2928 } else {
2929 /* The iCLK virtual clock root frequency is in MHz,
2930 * but the crtc->mode.clock in in KHz. To get the divisors,
2931 * it is necessary to divide one by another, so we
2932 * convert the virtual clock precision to KHz here for higher
2933 * precision.
2934 */
2935 u32 iclk_virtual_root_freq = 172800 * 1000;
2936 u32 iclk_pi_range = 64;
2937 u32 desired_divisor, msb_divisor_value, pi_value;
2938
2939 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2940 msb_divisor_value = desired_divisor / iclk_pi_range;
2941 pi_value = desired_divisor % iclk_pi_range;
2942
2943 auxdiv = 0;
2944 divsel = msb_divisor_value - 2;
2945 phaseinc = pi_value;
2946 }
2947
2948 /* This should not happen with any sane values */
2949 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2950 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2951 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2952 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2953
2954 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2955 crtc->mode.clock,
2956 auxdiv,
2957 divsel,
2958 phasedir,
2959 phaseinc);
2960
2961 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002962 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002963 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2964 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2965 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2966 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2967 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2968 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002969 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002970
2971 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002972 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002973 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2974 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002975 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002976
2977 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002978 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002979 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002980 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002981
2982 /* Wait for initialization time */
2983 udelay(24);
2984
2985 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002986
2987 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002988}
2989
Jesse Barnesf67a5592011-01-05 10:31:48 -08002990/*
2991 * Enable PCH resources required for PCH ports:
2992 * - PCH PLLs
2993 * - FDI training & RX/TX
2994 * - update transcoder timings
2995 * - DP transcoding bits
2996 * - transcoder
2997 */
2998static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002999{
3000 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003001 struct drm_i915_private *dev_priv = dev->dev_private;
3002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3003 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003004 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003005
Chris Wilsone7e164d2012-05-11 09:21:25 +01003006 assert_transcoder_disabled(dev_priv, pipe);
3007
Daniel Vettercd986ab2012-10-26 10:58:12 +02003008 /* Write the TU size bits before fdi link training, so that error
3009 * detection works. */
3010 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3011 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3012
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003013 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003014 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003015
Daniel Vetter572deb32012-10-27 18:46:14 +02003016 /* XXX: pch pll's can be enabled any time before we enable the PCH
3017 * transcoder, and we actually should do this to not upset any PCH
3018 * transcoder that already use the clock when we share it.
3019 *
3020 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3021 * unconditionally resets the pll - we need that to have the right LVDS
3022 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003023 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003024
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003025 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003026 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003027
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003028 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003029 switch (pipe) {
3030 default:
3031 case 0:
3032 temp |= TRANSA_DPLL_ENABLE;
3033 sel = TRANSA_DPLLB_SEL;
3034 break;
3035 case 1:
3036 temp |= TRANSB_DPLL_ENABLE;
3037 sel = TRANSB_DPLLB_SEL;
3038 break;
3039 case 2:
3040 temp |= TRANSC_DPLL_ENABLE;
3041 sel = TRANSC_DPLLB_SEL;
3042 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003043 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003044 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3045 temp |= sel;
3046 else
3047 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003048 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003049 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003050
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003051 /* set transcoder timing, panel must allow it */
3052 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003053 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3054 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3055 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3056
3057 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3058 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3059 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003060 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003061
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003062 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003063
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003064 /* For PCH DP, enable TRANS_DP_CTL */
3065 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003066 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3067 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003068 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003069 reg = TRANS_DP_CTL(pipe);
3070 temp = I915_READ(reg);
3071 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003072 TRANS_DP_SYNC_MASK |
3073 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003074 temp |= (TRANS_DP_OUTPUT_ENABLE |
3075 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003076 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003077
3078 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003079 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003080 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003081 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003082
3083 switch (intel_trans_dp_port_sel(crtc)) {
3084 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003085 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003086 break;
3087 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003088 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003089 break;
3090 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003091 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003092 break;
3093 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003094 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003095 }
3096
Chris Wilson5eddb702010-09-11 13:48:45 +01003097 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003098 }
3099
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003100 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003101}
3102
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003103static void lpt_pch_enable(struct drm_crtc *crtc)
3104{
3105 struct drm_device *dev = crtc->dev;
3106 struct drm_i915_private *dev_priv = dev->dev_private;
3107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003108 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003109
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003110 assert_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003111
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003112 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003113
Paulo Zanoni0540e482012-10-31 18:12:40 -02003114 /* Set transcoder timing. */
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003115 I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
3116 I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
3117 I915_WRITE(_TRANS_HSYNC_A, I915_READ(HSYNC(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003118
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003119 I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
3120 I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
3121 I915_WRITE(_TRANS_VSYNC_A, I915_READ(VSYNC(cpu_transcoder)));
3122 I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003123
Paulo Zanoni937bb612012-10-31 18:12:47 -02003124 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003125}
3126
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003127static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3128{
3129 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3130
3131 if (pll == NULL)
3132 return;
3133
3134 if (pll->refcount == 0) {
3135 WARN(1, "bad PCH PLL refcount\n");
3136 return;
3137 }
3138
3139 --pll->refcount;
3140 intel_crtc->pch_pll = NULL;
3141}
3142
3143static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3144{
3145 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3146 struct intel_pch_pll *pll;
3147 int i;
3148
3149 pll = intel_crtc->pch_pll;
3150 if (pll) {
3151 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3152 intel_crtc->base.base.id, pll->pll_reg);
3153 goto prepare;
3154 }
3155
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003156 if (HAS_PCH_IBX(dev_priv->dev)) {
3157 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3158 i = intel_crtc->pipe;
3159 pll = &dev_priv->pch_plls[i];
3160
3161 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3162 intel_crtc->base.base.id, pll->pll_reg);
3163
3164 goto found;
3165 }
3166
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003167 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3168 pll = &dev_priv->pch_plls[i];
3169
3170 /* Only want to check enabled timings first */
3171 if (pll->refcount == 0)
3172 continue;
3173
3174 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3175 fp == I915_READ(pll->fp0_reg)) {
3176 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3177 intel_crtc->base.base.id,
3178 pll->pll_reg, pll->refcount, pll->active);
3179
3180 goto found;
3181 }
3182 }
3183
3184 /* Ok no matching timings, maybe there's a free one? */
3185 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3186 pll = &dev_priv->pch_plls[i];
3187 if (pll->refcount == 0) {
3188 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3189 intel_crtc->base.base.id, pll->pll_reg);
3190 goto found;
3191 }
3192 }
3193
3194 return NULL;
3195
3196found:
3197 intel_crtc->pch_pll = pll;
3198 pll->refcount++;
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003199 DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(intel_crtc->pipe));
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003200prepare: /* separate function? */
3201 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003202
Chris Wilsone04c7352012-05-02 20:43:56 +01003203 /* Wait for the clocks to stabilize before rewriting the regs */
3204 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003205 POSTING_READ(pll->pll_reg);
3206 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003207
3208 I915_WRITE(pll->fp0_reg, fp);
3209 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003210 pll->on = false;
3211 return pll;
3212}
3213
Jesse Barnesd4270e52011-10-11 10:43:02 -07003214void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3215{
3216 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003217 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003218 u32 temp;
3219
3220 temp = I915_READ(dslreg);
3221 udelay(500);
3222 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003223 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003224 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003225 }
3226}
3227
Jesse Barnesb074cec2013-04-25 12:55:02 -07003228static void ironlake_pfit_enable(struct intel_crtc *crtc)
3229{
3230 struct drm_device *dev = crtc->base.dev;
3231 struct drm_i915_private *dev_priv = dev->dev_private;
3232 int pipe = crtc->pipe;
3233
3234 if (crtc->config.pch_pfit.size &&
3235 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP)) {
3236 /* Force use of hard-coded filter coefficients
3237 * as some pre-programmed values are broken,
3238 * e.g. x201.
3239 */
3240 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3241 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3242 PF_PIPE_SEL_IVB(pipe));
3243 else
3244 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3245 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3246 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3247 }
3248}
3249
Jesse Barnesf67a5592011-01-05 10:31:48 -08003250static void ironlake_crtc_enable(struct drm_crtc *crtc)
3251{
3252 struct drm_device *dev = crtc->dev;
3253 struct drm_i915_private *dev_priv = dev->dev_private;
3254 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003255 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003256 int pipe = intel_crtc->pipe;
3257 int plane = intel_crtc->plane;
3258 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003259
Daniel Vetter08a48462012-07-02 11:43:47 +02003260 WARN_ON(!crtc->enabled);
3261
Jesse Barnesf67a5592011-01-05 10:31:48 -08003262 if (intel_crtc->active)
3263 return;
3264
3265 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003266
3267 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3268 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3269
Jesse Barnesf67a5592011-01-05 10:31:48 -08003270 intel_update_watermarks(dev);
3271
3272 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3273 temp = I915_READ(PCH_LVDS);
3274 if ((temp & LVDS_PORT_EN) == 0)
3275 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3276 }
3277
Jesse Barnesf67a5592011-01-05 10:31:48 -08003278
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003279 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003280 /* Note: FDI PLL enabling _must_ be done before we enable the
3281 * cpu pipes, hence this is separate from all the other fdi/pch
3282 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003283 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003284 } else {
3285 assert_fdi_tx_disabled(dev_priv, pipe);
3286 assert_fdi_rx_disabled(dev_priv, pipe);
3287 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003288
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003289 for_each_encoder_on_crtc(dev, crtc, encoder)
3290 if (encoder->pre_enable)
3291 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003292
3293 /* Enable panel fitting for LVDS */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003294 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003295
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003296 /*
3297 * On ILK+ LUT must be loaded before the pipe is running but with
3298 * clocks enabled
3299 */
3300 intel_crtc_load_lut(crtc);
3301
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003302 intel_enable_pipe(dev_priv, pipe,
3303 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003304 intel_enable_plane(dev_priv, plane, pipe);
3305
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003306 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003307 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003308
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003309 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003310 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003311 mutex_unlock(&dev->struct_mutex);
3312
Chris Wilson6b383a72010-09-13 13:54:26 +01003313 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003314
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003315 for_each_encoder_on_crtc(dev, crtc, encoder)
3316 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003317
3318 if (HAS_PCH_CPT(dev))
3319 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003320
3321 /*
3322 * There seems to be a race in PCH platform hw (at least on some
3323 * outputs) where an enabled pipe still completes any pageflip right
3324 * away (as if the pipe is off) instead of waiting for vblank. As soon
3325 * as the first vblank happend, everything works as expected. Hence just
3326 * wait for one vblank before returning to avoid strange things
3327 * happening.
3328 */
3329 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003330}
3331
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003332static void haswell_crtc_enable(struct drm_crtc *crtc)
3333{
3334 struct drm_device *dev = crtc->dev;
3335 struct drm_i915_private *dev_priv = dev->dev_private;
3336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3337 struct intel_encoder *encoder;
3338 int pipe = intel_crtc->pipe;
3339 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003340
3341 WARN_ON(!crtc->enabled);
3342
3343 if (intel_crtc->active)
3344 return;
3345
3346 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003347
3348 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3349 if (intel_crtc->config.has_pch_encoder)
3350 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3351
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003352 intel_update_watermarks(dev);
3353
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003354 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003355 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003356
3357 for_each_encoder_on_crtc(dev, crtc, encoder)
3358 if (encoder->pre_enable)
3359 encoder->pre_enable(encoder);
3360
Paulo Zanoni1f544382012-10-24 11:32:00 -02003361 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003362
Paulo Zanoni1f544382012-10-24 11:32:00 -02003363 /* Enable panel fitting for eDP */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003364 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003365
3366 /*
3367 * On ILK+ LUT must be loaded before the pipe is running but with
3368 * clocks enabled
3369 */
3370 intel_crtc_load_lut(crtc);
3371
Paulo Zanoni1f544382012-10-24 11:32:00 -02003372 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003373 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003374
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003375 intel_enable_pipe(dev_priv, pipe,
3376 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003377 intel_enable_plane(dev_priv, plane, pipe);
3378
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003379 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003380 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003381
3382 mutex_lock(&dev->struct_mutex);
3383 intel_update_fbc(dev);
3384 mutex_unlock(&dev->struct_mutex);
3385
3386 intel_crtc_update_cursor(crtc, true);
3387
3388 for_each_encoder_on_crtc(dev, crtc, encoder)
3389 encoder->enable(encoder);
3390
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003391 /*
3392 * There seems to be a race in PCH platform hw (at least on some
3393 * outputs) where an enabled pipe still completes any pageflip right
3394 * away (as if the pipe is off) instead of waiting for vblank. As soon
3395 * as the first vblank happend, everything works as expected. Hence just
3396 * wait for one vblank before returning to avoid strange things
3397 * happening.
3398 */
3399 intel_wait_for_vblank(dev, intel_crtc->pipe);
3400}
3401
Jesse Barnes6be4a602010-09-10 10:26:01 -07003402static void ironlake_crtc_disable(struct drm_crtc *crtc)
3403{
3404 struct drm_device *dev = crtc->dev;
3405 struct drm_i915_private *dev_priv = dev->dev_private;
3406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003407 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003408 int pipe = intel_crtc->pipe;
3409 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003410 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003411
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003412
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003413 if (!intel_crtc->active)
3414 return;
3415
Daniel Vetterea9d7582012-07-10 10:42:52 +02003416 for_each_encoder_on_crtc(dev, crtc, encoder)
3417 encoder->disable(encoder);
3418
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003419 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003420 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003421 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003422
Jesse Barnesb24e7172011-01-04 15:09:30 -08003423 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003424
Chris Wilson973d04f2011-07-08 12:22:37 +01003425 if (dev_priv->cfb_plane == plane)
3426 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003427
Paulo Zanoni86642812013-04-12 17:57:57 -03003428 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003429 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003430
Jesse Barnes6be4a602010-09-10 10:26:01 -07003431 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003432 I915_WRITE(PF_CTL(pipe), 0);
3433 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003434
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003435 for_each_encoder_on_crtc(dev, crtc, encoder)
3436 if (encoder->post_disable)
3437 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003438
Chris Wilson5eddb702010-09-11 13:48:45 +01003439 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003440
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003441 ironlake_disable_pch_transcoder(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03003442 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003443
3444 if (HAS_PCH_CPT(dev)) {
3445 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003446 reg = TRANS_DP_CTL(pipe);
3447 temp = I915_READ(reg);
3448 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003449 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003451
3452 /* disable DPLL_SEL */
3453 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003454 switch (pipe) {
3455 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003456 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003457 break;
3458 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003459 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003460 break;
3461 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003462 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003463 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003464 break;
3465 default:
3466 BUG(); /* wtf */
3467 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003468 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003469 }
3470
3471 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003472 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003473
Daniel Vetter88cefb62012-08-12 19:27:14 +02003474 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003475
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003476 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003477 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003478
3479 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003480 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003481 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003482}
3483
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003484static void haswell_crtc_disable(struct drm_crtc *crtc)
3485{
3486 struct drm_device *dev = crtc->dev;
3487 struct drm_i915_private *dev_priv = dev->dev_private;
3488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3489 struct intel_encoder *encoder;
3490 int pipe = intel_crtc->pipe;
3491 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003492 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003493
3494 if (!intel_crtc->active)
3495 return;
3496
3497 for_each_encoder_on_crtc(dev, crtc, encoder)
3498 encoder->disable(encoder);
3499
3500 intel_crtc_wait_for_pending_flips(crtc);
3501 drm_vblank_off(dev, pipe);
3502 intel_crtc_update_cursor(crtc, false);
3503
3504 intel_disable_plane(dev_priv, plane, pipe);
3505
3506 if (dev_priv->cfb_plane == plane)
3507 intel_disable_fbc(dev);
3508
Paulo Zanoni86642812013-04-12 17:57:57 -03003509 if (intel_crtc->config.has_pch_encoder)
3510 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003511 intel_disable_pipe(dev_priv, pipe);
3512
Paulo Zanoniad80a812012-10-24 16:06:19 -02003513 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003514
Paulo Zanonif7708f72013-03-22 14:16:38 -03003515 /* XXX: Once we have proper panel fitter state tracking implemented with
3516 * hardware state read/check support we should switch to only disable
3517 * the panel fitter when we know it's used. */
3518 if (intel_using_power_well(dev)) {
3519 I915_WRITE(PF_CTL(pipe), 0);
3520 I915_WRITE(PF_WIN_SZ(pipe), 0);
3521 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003522
Paulo Zanoni1f544382012-10-24 11:32:00 -02003523 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003524
3525 for_each_encoder_on_crtc(dev, crtc, encoder)
3526 if (encoder->post_disable)
3527 encoder->post_disable(encoder);
3528
Daniel Vetter88adfff2013-03-28 10:42:01 +01003529 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003530 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003531 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003532 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003533 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003534
3535 intel_crtc->active = false;
3536 intel_update_watermarks(dev);
3537
3538 mutex_lock(&dev->struct_mutex);
3539 intel_update_fbc(dev);
3540 mutex_unlock(&dev->struct_mutex);
3541}
3542
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003543static void ironlake_crtc_off(struct drm_crtc *crtc)
3544{
3545 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3546 intel_put_pch_pll(intel_crtc);
3547}
3548
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003549static void haswell_crtc_off(struct drm_crtc *crtc)
3550{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3552
3553 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3554 * start using it. */
Daniel Vetter3b117c82013-04-17 20:15:07 +02003555 intel_crtc->config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003556
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003557 intel_ddi_put_crtc_pll(crtc);
3558}
3559
Daniel Vetter02e792f2009-09-15 22:57:34 +02003560static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3561{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003562 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003563 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003564 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003565
Chris Wilson23f09ce2010-08-12 13:53:37 +01003566 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003567 dev_priv->mm.interruptible = false;
3568 (void) intel_overlay_switch_off(intel_crtc->overlay);
3569 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003570 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003571 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003572
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003573 /* Let userspace switch the overlay on again. In most cases userspace
3574 * has to recompute where to put it anyway.
3575 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003576}
3577
Egbert Eich61bc95c2013-03-04 09:24:38 -05003578/**
3579 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3580 * cursor plane briefly if not already running after enabling the display
3581 * plane.
3582 * This workaround avoids occasional blank screens when self refresh is
3583 * enabled.
3584 */
3585static void
3586g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3587{
3588 u32 cntl = I915_READ(CURCNTR(pipe));
3589
3590 if ((cntl & CURSOR_MODE) == 0) {
3591 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3592
3593 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3594 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3595 intel_wait_for_vblank(dev_priv->dev, pipe);
3596 I915_WRITE(CURCNTR(pipe), cntl);
3597 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3598 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3599 }
3600}
3601
Jesse Barnes2dd24552013-04-25 12:55:01 -07003602static void i9xx_pfit_enable(struct intel_crtc *crtc)
3603{
3604 struct drm_device *dev = crtc->base.dev;
3605 struct drm_i915_private *dev_priv = dev->dev_private;
3606 struct intel_crtc_config *pipe_config = &crtc->config;
3607
3608 if (!(intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
3609 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)))
3610 return;
3611
3612 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3613 assert_pipe_disabled(dev_priv, crtc->pipe);
3614
3615 /*
3616 * Enable automatic panel scaling so that non-native modes
3617 * fill the screen. The panel fitter should only be
3618 * adjusted whilst the pipe is disabled, according to
3619 * register description and PRM.
3620 */
3621 DRM_DEBUG_KMS("applying panel-fitter: %x, %x\n",
Jesse Barnesb074cec2013-04-25 12:55:02 -07003622 pipe_config->gmch_pfit.control,
3623 pipe_config->gmch_pfit.pgm_ratios);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003624
Jesse Barnesb074cec2013-04-25 12:55:02 -07003625 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3626 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003627}
3628
Jesse Barnes89b667f2013-04-18 14:51:36 -07003629static void valleyview_crtc_enable(struct drm_crtc *crtc)
3630{
3631 struct drm_device *dev = crtc->dev;
3632 struct drm_i915_private *dev_priv = dev->dev_private;
3633 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3634 struct intel_encoder *encoder;
3635 int pipe = intel_crtc->pipe;
3636 int plane = intel_crtc->plane;
3637
3638 WARN_ON(!crtc->enabled);
3639
3640 if (intel_crtc->active)
3641 return;
3642
3643 intel_crtc->active = true;
3644 intel_update_watermarks(dev);
3645
3646 mutex_lock(&dev_priv->dpio_lock);
3647
3648 for_each_encoder_on_crtc(dev, crtc, encoder)
3649 if (encoder->pre_pll_enable)
3650 encoder->pre_pll_enable(encoder);
3651
3652 intel_enable_pll(dev_priv, pipe);
3653
3654 for_each_encoder_on_crtc(dev, crtc, encoder)
3655 if (encoder->pre_enable)
3656 encoder->pre_enable(encoder);
3657
3658 /* VLV wants encoder enabling _before_ the pipe is up. */
3659 for_each_encoder_on_crtc(dev, crtc, encoder)
3660 encoder->enable(encoder);
3661
Jesse Barnes2dd24552013-04-25 12:55:01 -07003662 /* Enable panel fitting for eDP */
3663 i9xx_pfit_enable(intel_crtc);
3664
Jesse Barnes89b667f2013-04-18 14:51:36 -07003665 intel_enable_pipe(dev_priv, pipe, false);
3666 intel_enable_plane(dev_priv, plane, pipe);
3667
3668 intel_crtc_load_lut(crtc);
3669 intel_update_fbc(dev);
3670
3671 /* Give the overlay scaler a chance to enable if it's on this pipe */
3672 intel_crtc_dpms_overlay(intel_crtc, true);
3673 intel_crtc_update_cursor(crtc, true);
3674
3675 mutex_unlock(&dev_priv->dpio_lock);
3676}
3677
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003678static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003679{
3680 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003681 struct drm_i915_private *dev_priv = dev->dev_private;
3682 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003683 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003684 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003685 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003686
Daniel Vetter08a48462012-07-02 11:43:47 +02003687 WARN_ON(!crtc->enabled);
3688
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003689 if (intel_crtc->active)
3690 return;
3691
3692 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003693 intel_update_watermarks(dev);
3694
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003695 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003696
3697 for_each_encoder_on_crtc(dev, crtc, encoder)
3698 if (encoder->pre_enable)
3699 encoder->pre_enable(encoder);
3700
Jesse Barnes2dd24552013-04-25 12:55:01 -07003701 /* Enable panel fitting for LVDS */
3702 i9xx_pfit_enable(intel_crtc);
3703
Jesse Barnes040484a2011-01-03 12:14:26 -08003704 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003705 intel_enable_plane(dev_priv, plane, pipe);
Egbert Eich61bc95c2013-03-04 09:24:38 -05003706 if (IS_G4X(dev))
3707 g4x_fixup_plane(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003708
3709 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003710 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003711
3712 /* Give the overlay scaler a chance to enable if it's on this pipe */
3713 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003714 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003715
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003716 for_each_encoder_on_crtc(dev, crtc, encoder)
3717 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003718}
3719
Daniel Vetter87476d62013-04-11 16:29:06 +02003720static void i9xx_pfit_disable(struct intel_crtc *crtc)
3721{
3722 struct drm_device *dev = crtc->base.dev;
3723 struct drm_i915_private *dev_priv = dev->dev_private;
3724 enum pipe pipe;
3725 uint32_t pctl = I915_READ(PFIT_CONTROL);
3726
3727 assert_pipe_disabled(dev_priv, crtc->pipe);
3728
3729 if (INTEL_INFO(dev)->gen >= 4)
3730 pipe = (pctl & PFIT_PIPE_MASK) >> PFIT_PIPE_SHIFT;
3731 else
3732 pipe = PIPE_B;
3733
3734 if (pipe == crtc->pipe) {
3735 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n", pctl);
3736 I915_WRITE(PFIT_CONTROL, 0);
3737 }
3738}
3739
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003740static void i9xx_crtc_disable(struct drm_crtc *crtc)
3741{
3742 struct drm_device *dev = crtc->dev;
3743 struct drm_i915_private *dev_priv = dev->dev_private;
3744 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003745 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003746 int pipe = intel_crtc->pipe;
3747 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003748
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003749 if (!intel_crtc->active)
3750 return;
3751
Daniel Vetterea9d7582012-07-10 10:42:52 +02003752 for_each_encoder_on_crtc(dev, crtc, encoder)
3753 encoder->disable(encoder);
3754
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003755 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003756 intel_crtc_wait_for_pending_flips(crtc);
3757 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003758 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003759 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003760
Chris Wilson973d04f2011-07-08 12:22:37 +01003761 if (dev_priv->cfb_plane == plane)
3762 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003763
Jesse Barnesb24e7172011-01-04 15:09:30 -08003764 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003765 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003766
Daniel Vetter87476d62013-04-11 16:29:06 +02003767 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003768
Jesse Barnes89b667f2013-04-18 14:51:36 -07003769 for_each_encoder_on_crtc(dev, crtc, encoder)
3770 if (encoder->post_disable)
3771 encoder->post_disable(encoder);
3772
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003773 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003774
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003775 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003776 intel_update_fbc(dev);
3777 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003778}
3779
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003780static void i9xx_crtc_off(struct drm_crtc *crtc)
3781{
3782}
3783
Daniel Vetter976f8a22012-07-08 22:34:21 +02003784static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3785 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003786{
3787 struct drm_device *dev = crtc->dev;
3788 struct drm_i915_master_private *master_priv;
3789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3790 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003791
3792 if (!dev->primary->master)
3793 return;
3794
3795 master_priv = dev->primary->master->driver_priv;
3796 if (!master_priv->sarea_priv)
3797 return;
3798
Jesse Barnes79e53942008-11-07 14:24:08 -08003799 switch (pipe) {
3800 case 0:
3801 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3802 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3803 break;
3804 case 1:
3805 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3806 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3807 break;
3808 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003809 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003810 break;
3811 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003812}
3813
Daniel Vetter976f8a22012-07-08 22:34:21 +02003814/**
3815 * Sets the power management mode of the pipe and plane.
3816 */
3817void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003818{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003819 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003820 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003821 struct intel_encoder *intel_encoder;
3822 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003823
Daniel Vetter976f8a22012-07-08 22:34:21 +02003824 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3825 enable |= intel_encoder->connectors_active;
3826
3827 if (enable)
3828 dev_priv->display.crtc_enable(crtc);
3829 else
3830 dev_priv->display.crtc_disable(crtc);
3831
3832 intel_crtc_update_sarea(crtc, enable);
3833}
3834
Daniel Vetter976f8a22012-07-08 22:34:21 +02003835static void intel_crtc_disable(struct drm_crtc *crtc)
3836{
3837 struct drm_device *dev = crtc->dev;
3838 struct drm_connector *connector;
3839 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003841
3842 /* crtc should still be enabled when we disable it. */
3843 WARN_ON(!crtc->enabled);
3844
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003845 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003846 dev_priv->display.crtc_disable(crtc);
3847 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003848 dev_priv->display.off(crtc);
3849
Chris Wilson931872f2012-01-16 23:01:13 +00003850 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3851 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003852
3853 if (crtc->fb) {
3854 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003855 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003856 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003857 crtc->fb = NULL;
3858 }
3859
3860 /* Update computed state. */
3861 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3862 if (!connector->encoder || !connector->encoder->crtc)
3863 continue;
3864
3865 if (connector->encoder->crtc != crtc)
3866 continue;
3867
3868 connector->dpms = DRM_MODE_DPMS_OFF;
3869 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003870 }
3871}
3872
Daniel Vettera261b242012-07-26 19:21:47 +02003873void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003874{
Daniel Vettera261b242012-07-26 19:21:47 +02003875 struct drm_crtc *crtc;
3876
3877 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3878 if (crtc->enabled)
3879 intel_crtc_disable(crtc);
3880 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003881}
3882
Chris Wilsonea5b2132010-08-04 13:50:23 +01003883void intel_encoder_destroy(struct drm_encoder *encoder)
3884{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003885 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003886
Chris Wilsonea5b2132010-08-04 13:50:23 +01003887 drm_encoder_cleanup(encoder);
3888 kfree(intel_encoder);
3889}
3890
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003891/* Simple dpms helper for encodres with just one connector, no cloning and only
3892 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3893 * state of the entire output pipe. */
3894void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3895{
3896 if (mode == DRM_MODE_DPMS_ON) {
3897 encoder->connectors_active = true;
3898
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003899 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003900 } else {
3901 encoder->connectors_active = false;
3902
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003903 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003904 }
3905}
3906
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003907/* Cross check the actual hw state with our own modeset state tracking (and it's
3908 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003909static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003910{
3911 if (connector->get_hw_state(connector)) {
3912 struct intel_encoder *encoder = connector->encoder;
3913 struct drm_crtc *crtc;
3914 bool encoder_enabled;
3915 enum pipe pipe;
3916
3917 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3918 connector->base.base.id,
3919 drm_get_connector_name(&connector->base));
3920
3921 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3922 "wrong connector dpms state\n");
3923 WARN(connector->base.encoder != &encoder->base,
3924 "active connector not linked to encoder\n");
3925 WARN(!encoder->connectors_active,
3926 "encoder->connectors_active not set\n");
3927
3928 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3929 WARN(!encoder_enabled, "encoder not enabled\n");
3930 if (WARN_ON(!encoder->base.crtc))
3931 return;
3932
3933 crtc = encoder->base.crtc;
3934
3935 WARN(!crtc->enabled, "crtc not enabled\n");
3936 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3937 WARN(pipe != to_intel_crtc(crtc)->pipe,
3938 "encoder active on the wrong pipe\n");
3939 }
3940}
3941
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003942/* Even simpler default implementation, if there's really no special case to
3943 * consider. */
3944void intel_connector_dpms(struct drm_connector *connector, int mode)
3945{
3946 struct intel_encoder *encoder = intel_attached_encoder(connector);
3947
3948 /* All the simple cases only support two dpms states. */
3949 if (mode != DRM_MODE_DPMS_ON)
3950 mode = DRM_MODE_DPMS_OFF;
3951
3952 if (mode == connector->dpms)
3953 return;
3954
3955 connector->dpms = mode;
3956
3957 /* Only need to change hw state when actually enabled */
3958 if (encoder->base.crtc)
3959 intel_encoder_dpms(encoder, mode);
3960 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003961 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003962
Daniel Vetterb9805142012-08-31 17:37:33 +02003963 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003964}
3965
Daniel Vetterf0947c32012-07-02 13:10:34 +02003966/* Simple connector->get_hw_state implementation for encoders that support only
3967 * one connector and no cloning and hence the encoder state determines the state
3968 * of the connector. */
3969bool intel_connector_get_hw_state(struct intel_connector *connector)
3970{
Daniel Vetter24929352012-07-02 20:28:59 +02003971 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003972 struct intel_encoder *encoder = connector->encoder;
3973
3974 return encoder->get_hw_state(encoder, &pipe);
3975}
3976
Daniel Vetter877d48d2013-04-19 11:24:43 +02003977static void ironlake_fdi_compute_config(struct drm_device *dev,
3978 struct intel_crtc_config *pipe_config)
3979{
3980 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
3981 int target_clock, lane, link_bw;
3982
3983 /* FDI is a binary signal running at ~2.7GHz, encoding
3984 * each output octet as 10 bits. The actual frequency
3985 * is stored as a divider into a 100MHz clock, and the
3986 * mode pixel clock is stored in units of 1KHz.
3987 * Hence the bw of each lane in terms of the mode signal
3988 * is:
3989 */
3990 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
3991
3992 if (pipe_config->pixel_target_clock)
3993 target_clock = pipe_config->pixel_target_clock;
3994 else
3995 target_clock = adjusted_mode->clock;
3996
3997 lane = ironlake_get_lanes_required(target_clock, link_bw,
3998 pipe_config->pipe_bpp);
3999
4000 pipe_config->fdi_lanes = lane;
4001
4002 if (pipe_config->pixel_multiplier > 1)
4003 link_bw *= pipe_config->pixel_multiplier;
4004 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, target_clock,
4005 link_bw, &pipe_config->fdi_m_n);
4006}
4007
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004008static bool intel_crtc_compute_config(struct drm_crtc *crtc,
4009 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004010{
Zhenyu Wang2c072452009-06-05 15:38:42 +08004011 struct drm_device *dev = crtc->dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004012 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004013
Eric Anholtbad720f2009-10-22 16:11:14 -07004014 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004015 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004016 if (pipe_config->requested_mode.clock * 3
4017 > IRONLAKE_FDI_FREQ * 4)
Jesse Barnes2377b742010-07-07 14:06:43 -07004018 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004019 }
Chris Wilson89749352010-09-12 18:25:19 +01004020
Daniel Vetterf9bef082012-04-15 19:53:19 +02004021 /* All interlaced capable intel hw wants timings in frames. Note though
4022 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4023 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004024 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004025 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004026
Chris Wilson44f46b422012-06-21 13:19:59 +03004027 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
4028 * with a hsync front porch of 0.
4029 */
4030 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4031 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
4032 return false;
4033
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004034 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004035 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004036 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004037 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4038 * for lvds. */
4039 pipe_config->pipe_bpp = 8*3;
4040 }
4041
Daniel Vetter877d48d2013-04-19 11:24:43 +02004042 if (pipe_config->has_pch_encoder)
4043 ironlake_fdi_compute_config(dev, pipe_config);
4044
Jesse Barnes79e53942008-11-07 14:24:08 -08004045 return true;
4046}
4047
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004048static int valleyview_get_display_clock_speed(struct drm_device *dev)
4049{
4050 return 400000; /* FIXME */
4051}
4052
Jesse Barnese70236a2009-09-21 10:42:27 -07004053static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004054{
Jesse Barnese70236a2009-09-21 10:42:27 -07004055 return 400000;
4056}
Jesse Barnes79e53942008-11-07 14:24:08 -08004057
Jesse Barnese70236a2009-09-21 10:42:27 -07004058static int i915_get_display_clock_speed(struct drm_device *dev)
4059{
4060 return 333000;
4061}
Jesse Barnes79e53942008-11-07 14:24:08 -08004062
Jesse Barnese70236a2009-09-21 10:42:27 -07004063static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4064{
4065 return 200000;
4066}
Jesse Barnes79e53942008-11-07 14:24:08 -08004067
Jesse Barnese70236a2009-09-21 10:42:27 -07004068static int i915gm_get_display_clock_speed(struct drm_device *dev)
4069{
4070 u16 gcfgc = 0;
4071
4072 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4073
4074 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004075 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004076 else {
4077 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4078 case GC_DISPLAY_CLOCK_333_MHZ:
4079 return 333000;
4080 default:
4081 case GC_DISPLAY_CLOCK_190_200_MHZ:
4082 return 190000;
4083 }
4084 }
4085}
Jesse Barnes79e53942008-11-07 14:24:08 -08004086
Jesse Barnese70236a2009-09-21 10:42:27 -07004087static int i865_get_display_clock_speed(struct drm_device *dev)
4088{
4089 return 266000;
4090}
4091
4092static int i855_get_display_clock_speed(struct drm_device *dev)
4093{
4094 u16 hpllcc = 0;
4095 /* Assume that the hardware is in the high speed state. This
4096 * should be the default.
4097 */
4098 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4099 case GC_CLOCK_133_200:
4100 case GC_CLOCK_100_200:
4101 return 200000;
4102 case GC_CLOCK_166_250:
4103 return 250000;
4104 case GC_CLOCK_100_133:
4105 return 133000;
4106 }
4107
4108 /* Shouldn't happen */
4109 return 0;
4110}
4111
4112static int i830_get_display_clock_speed(struct drm_device *dev)
4113{
4114 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004115}
4116
Zhenyu Wang2c072452009-06-05 15:38:42 +08004117static void
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004118intel_reduce_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004119{
4120 while (*num > 0xffffff || *den > 0xffffff) {
4121 *num >>= 1;
4122 *den >>= 1;
4123 }
4124}
4125
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004126void
4127intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4128 int pixel_clock, int link_clock,
4129 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004130{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004131 m_n->tu = 64;
Chris Wilson22ed1112010-12-04 01:01:29 +00004132 m_n->gmch_m = bits_per_pixel * pixel_clock;
4133 m_n->gmch_n = link_clock * nlanes * 8;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004134 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
Chris Wilson22ed1112010-12-04 01:01:29 +00004135 m_n->link_m = pixel_clock;
4136 m_n->link_n = link_clock;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004137 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004138}
4139
Chris Wilsona7615032011-01-12 17:04:08 +00004140static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4141{
Keith Packard72bbe582011-09-26 16:09:45 -07004142 if (i915_panel_use_ssc >= 0)
4143 return i915_panel_use_ssc != 0;
4144 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004145 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004146}
4147
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004148static int vlv_get_refclk(struct drm_crtc *crtc)
4149{
4150 struct drm_device *dev = crtc->dev;
4151 struct drm_i915_private *dev_priv = dev->dev_private;
4152 int refclk = 27000; /* for DP & HDMI */
4153
4154 return 100000; /* only one validated so far */
4155
4156 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4157 refclk = 96000;
4158 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4159 if (intel_panel_use_ssc(dev_priv))
4160 refclk = 100000;
4161 else
4162 refclk = 96000;
4163 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4164 refclk = 100000;
4165 }
4166
4167 return refclk;
4168}
4169
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004170static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4171{
4172 struct drm_device *dev = crtc->dev;
4173 struct drm_i915_private *dev_priv = dev->dev_private;
4174 int refclk;
4175
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004176 if (IS_VALLEYVIEW(dev)) {
4177 refclk = vlv_get_refclk(crtc);
4178 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004179 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4180 refclk = dev_priv->lvds_ssc_freq * 1000;
4181 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4182 refclk / 1000);
4183 } else if (!IS_GEN2(dev)) {
4184 refclk = 96000;
4185 } else {
4186 refclk = 48000;
4187 }
4188
4189 return refclk;
4190}
4191
Daniel Vetterf47709a2013-03-28 10:42:02 +01004192static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc *crtc)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004193{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004194 unsigned dotclock = crtc->config.adjusted_mode.clock;
4195 struct dpll *clock = &crtc->config.dpll;
4196
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004197 /* SDVO TV has fixed PLL values depend on its clock range,
4198 this mirrors vbios setting. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01004199 if (dotclock >= 100000 && dotclock < 140500) {
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004200 clock->p1 = 2;
4201 clock->p2 = 10;
4202 clock->n = 3;
4203 clock->m1 = 16;
4204 clock->m2 = 8;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004205 } else if (dotclock >= 140500 && dotclock <= 200000) {
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004206 clock->p1 = 1;
4207 clock->p2 = 10;
4208 clock->n = 6;
4209 clock->m1 = 12;
4210 clock->m2 = 8;
4211 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004212
4213 crtc->config.clock_set = true;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004214}
4215
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004216static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4217{
4218 return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
4219}
4220
4221static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4222{
4223 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4224}
4225
Daniel Vetterf47709a2013-03-28 10:42:02 +01004226static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004227 intel_clock_t *reduced_clock)
4228{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004229 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004230 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004231 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004232 u32 fp, fp2 = 0;
4233
4234 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004235 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004236 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004237 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004238 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004239 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004240 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004241 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004242 }
4243
4244 I915_WRITE(FP0(pipe), fp);
4245
Daniel Vetterf47709a2013-03-28 10:42:02 +01004246 crtc->lowfreq_avail = false;
4247 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004248 reduced_clock && i915_powersave) {
4249 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004250 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004251 } else {
4252 I915_WRITE(FP1(pipe), fp);
4253 }
4254}
4255
Jesse Barnes89b667f2013-04-18 14:51:36 -07004256static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4257{
4258 u32 reg_val;
4259
4260 /*
4261 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4262 * and set it to a reasonable value instead.
4263 */
4264 reg_val = intel_dpio_read(dev_priv, DPIO_IREF(1));
4265 reg_val &= 0xffffff00;
4266 reg_val |= 0x00000030;
4267 intel_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4268
4269 reg_val = intel_dpio_read(dev_priv, DPIO_CALIBRATION);
4270 reg_val &= 0x8cffffff;
4271 reg_val = 0x8c000000;
4272 intel_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4273
4274 reg_val = intel_dpio_read(dev_priv, DPIO_IREF(1));
4275 reg_val &= 0xffffff00;
4276 intel_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4277
4278 reg_val = intel_dpio_read(dev_priv, DPIO_CALIBRATION);
4279 reg_val &= 0x00ffffff;
4280 reg_val |= 0xb0000000;
4281 intel_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4282}
4283
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004284static void intel_dp_set_m_n(struct intel_crtc *crtc)
4285{
4286 if (crtc->config.has_pch_encoder)
4287 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4288 else
4289 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4290}
4291
Daniel Vetterf47709a2013-03-28 10:42:02 +01004292static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004293{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004294 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004295 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004296 struct drm_display_mode *adjusted_mode =
4297 &crtc->config.adjusted_mode;
4298 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004299 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004300 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004301 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004302 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004303 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004304
Daniel Vetter09153002012-12-12 14:06:44 +01004305 mutex_lock(&dev_priv->dpio_lock);
4306
Jesse Barnes89b667f2013-04-18 14:51:36 -07004307 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004308
Daniel Vetterf47709a2013-03-28 10:42:02 +01004309 bestn = crtc->config.dpll.n;
4310 bestm1 = crtc->config.dpll.m1;
4311 bestm2 = crtc->config.dpll.m2;
4312 bestp1 = crtc->config.dpll.p1;
4313 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004314
Jesse Barnes89b667f2013-04-18 14:51:36 -07004315 /* See eDP HDMI DPIO driver vbios notes doc */
4316
4317 /* PLL B needs special handling */
4318 if (pipe)
4319 vlv_pllb_recal_opamp(dev_priv);
4320
4321 /* Set up Tx target for periodic Rcomp update */
4322 intel_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
4323
4324 /* Disable target IRef on PLL */
4325 reg_val = intel_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
4326 reg_val &= 0x00ffffff;
4327 intel_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
4328
4329 /* Disable fast lock */
4330 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
4331
4332 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004333 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4334 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4335 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004336 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004337 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI) ||
4338 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4339 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4340 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
4341 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4342
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004343 mdiv |= DPIO_ENABLE_CALIBRATION;
4344 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4345
Jesse Barnes89b667f2013-04-18 14:51:36 -07004346 /* Set HBR and RBR LPF coefficients */
4347 if (adjusted_mode->clock == 162000 ||
4348 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
4349 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4350 0x005f0021);
4351 else
4352 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4353 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004354
Jesse Barnes89b667f2013-04-18 14:51:36 -07004355 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4356 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4357 /* Use SSC source */
4358 if (!pipe)
4359 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4360 0x0df40000);
4361 else
4362 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4363 0x0df70000);
4364 } else { /* HDMI or VGA */
4365 /* Use bend source */
4366 if (!pipe)
4367 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4368 0x0df70000);
4369 else
4370 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4371 0x0df40000);
4372 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004373
Jesse Barnes89b667f2013-04-18 14:51:36 -07004374 coreclk = intel_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
4375 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4376 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4377 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4378 coreclk |= 0x01000000;
4379 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
4380
4381 intel_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
4382
4383 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4384 if (encoder->pre_pll_enable)
4385 encoder->pre_pll_enable(encoder);
4386
4387 /* Enable DPIO clock input */
4388 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4389 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4390 if (pipe)
4391 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004392
4393 dpll |= DPLL_VCO_ENABLE;
4394 I915_WRITE(DPLL(pipe), dpll);
4395 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004396 udelay(150);
4397
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004398 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4399 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4400
Daniel Vetter198a037f2013-04-19 11:14:37 +02004401 dpll_md = 0;
4402 if (crtc->config.pixel_multiplier > 1) {
4403 dpll_md = (crtc->config.pixel_multiplier - 1)
4404 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304405 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004406 I915_WRITE(DPLL_MD(pipe), dpll_md);
4407 POSTING_READ(DPLL_MD(pipe));
Daniel Vetterf47709a2013-03-28 10:42:02 +01004408
Jesse Barnes89b667f2013-04-18 14:51:36 -07004409 if (crtc->config.has_dp_encoder)
4410 intel_dp_set_m_n(crtc);
Daniel Vetter09153002012-12-12 14:06:44 +01004411
4412 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004413}
4414
Daniel Vetterf47709a2013-03-28 10:42:02 +01004415static void i9xx_update_pll(struct intel_crtc *crtc,
4416 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004417 int num_connectors)
4418{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004419 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004420 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004421 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004422 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004423 u32 dpll;
4424 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004425 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004426
Daniel Vetterf47709a2013-03-28 10:42:02 +01004427 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304428
Daniel Vetterf47709a2013-03-28 10:42:02 +01004429 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4430 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004431
4432 dpll = DPLL_VGA_MODE_DIS;
4433
Daniel Vetterf47709a2013-03-28 10:42:02 +01004434 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004435 dpll |= DPLLB_MODE_LVDS;
4436 else
4437 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004438
Daniel Vetter198a037f2013-04-19 11:14:37 +02004439 if ((crtc->config.pixel_multiplier > 1) &&
4440 (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))) {
4441 dpll |= (crtc->config.pixel_multiplier - 1)
4442 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004443 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004444
4445 if (is_sdvo)
4446 dpll |= DPLL_DVO_HIGH_SPEED;
4447
Daniel Vetterf47709a2013-03-28 10:42:02 +01004448 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004449 dpll |= DPLL_DVO_HIGH_SPEED;
4450
4451 /* compute bitmask from p1 value */
4452 if (IS_PINEVIEW(dev))
4453 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4454 else {
4455 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4456 if (IS_G4X(dev) && reduced_clock)
4457 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4458 }
4459 switch (clock->p2) {
4460 case 5:
4461 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4462 break;
4463 case 7:
4464 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4465 break;
4466 case 10:
4467 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4468 break;
4469 case 14:
4470 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4471 break;
4472 }
4473 if (INTEL_INFO(dev)->gen >= 4)
4474 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4475
Daniel Vetterf47709a2013-03-28 10:42:02 +01004476 if (is_sdvo && intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_TVOUT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004477 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004478 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_TVOUT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004479 /* XXX: just matching BIOS for now */
4480 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4481 dpll |= 3;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004482 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004483 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4484 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4485 else
4486 dpll |= PLL_REF_INPUT_DREFCLK;
4487
4488 dpll |= DPLL_VCO_ENABLE;
4489 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4490 POSTING_READ(DPLL(pipe));
4491 udelay(150);
4492
Daniel Vetterf47709a2013-03-28 10:42:02 +01004493 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004494 if (encoder->pre_pll_enable)
4495 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004496
Daniel Vetterf47709a2013-03-28 10:42:02 +01004497 if (crtc->config.has_dp_encoder)
4498 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004499
4500 I915_WRITE(DPLL(pipe), dpll);
4501
4502 /* Wait for the clocks to stabilize. */
4503 POSTING_READ(DPLL(pipe));
4504 udelay(150);
4505
4506 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004507 u32 dpll_md = 0;
4508 if (crtc->config.pixel_multiplier > 1) {
4509 dpll_md = (crtc->config.pixel_multiplier - 1)
4510 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004511 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004512 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004513 } else {
4514 /* The pixel multiplier can only be updated once the
4515 * DPLL is enabled and the clocks are stable.
4516 *
4517 * So write it again.
4518 */
4519 I915_WRITE(DPLL(pipe), dpll);
4520 }
4521}
4522
Daniel Vetterf47709a2013-03-28 10:42:02 +01004523static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004524 struct drm_display_mode *adjusted_mode,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004525 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004526 int num_connectors)
4527{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004528 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004529 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004530 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004531 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004532 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004533 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004534
Daniel Vetterf47709a2013-03-28 10:42:02 +01004535 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304536
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004537 dpll = DPLL_VGA_MODE_DIS;
4538
Daniel Vetterf47709a2013-03-28 10:42:02 +01004539 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004540 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4541 } else {
4542 if (clock->p1 == 2)
4543 dpll |= PLL_P1_DIVIDE_BY_TWO;
4544 else
4545 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4546 if (clock->p2 == 4)
4547 dpll |= PLL_P2_DIVIDE_BY_4;
4548 }
4549
Daniel Vetterf47709a2013-03-28 10:42:02 +01004550 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004551 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4552 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4553 else
4554 dpll |= PLL_REF_INPUT_DREFCLK;
4555
4556 dpll |= DPLL_VCO_ENABLE;
4557 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4558 POSTING_READ(DPLL(pipe));
4559 udelay(150);
4560
Daniel Vetterf47709a2013-03-28 10:42:02 +01004561 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004562 if (encoder->pre_pll_enable)
4563 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004564
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004565 I915_WRITE(DPLL(pipe), dpll);
4566
4567 /* Wait for the clocks to stabilize. */
4568 POSTING_READ(DPLL(pipe));
4569 udelay(150);
4570
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004571 /* The pixel multiplier can only be updated once the
4572 * DPLL is enabled and the clocks are stable.
4573 *
4574 * So write it again.
4575 */
4576 I915_WRITE(DPLL(pipe), dpll);
4577}
4578
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004579static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4580 struct drm_display_mode *mode,
4581 struct drm_display_mode *adjusted_mode)
4582{
4583 struct drm_device *dev = intel_crtc->base.dev;
4584 struct drm_i915_private *dev_priv = dev->dev_private;
4585 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004586 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004587 uint32_t vsyncshift;
4588
4589 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4590 /* the chip adds 2 halflines automatically */
4591 adjusted_mode->crtc_vtotal -= 1;
4592 adjusted_mode->crtc_vblank_end -= 1;
4593 vsyncshift = adjusted_mode->crtc_hsync_start
4594 - adjusted_mode->crtc_htotal / 2;
4595 } else {
4596 vsyncshift = 0;
4597 }
4598
4599 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004600 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004601
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004602 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004603 (adjusted_mode->crtc_hdisplay - 1) |
4604 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004605 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004606 (adjusted_mode->crtc_hblank_start - 1) |
4607 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004608 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004609 (adjusted_mode->crtc_hsync_start - 1) |
4610 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4611
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004612 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004613 (adjusted_mode->crtc_vdisplay - 1) |
4614 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004615 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004616 (adjusted_mode->crtc_vblank_start - 1) |
4617 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004618 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004619 (adjusted_mode->crtc_vsync_start - 1) |
4620 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4621
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004622 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4623 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4624 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4625 * bits. */
4626 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4627 (pipe == PIPE_B || pipe == PIPE_C))
4628 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4629
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004630 /* pipesrc controls the size that is scaled from, which should
4631 * always be the user's requested size.
4632 */
4633 I915_WRITE(PIPESRC(pipe),
4634 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4635}
4636
Daniel Vetter84b046f2013-02-19 18:48:54 +01004637static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4638{
4639 struct drm_device *dev = intel_crtc->base.dev;
4640 struct drm_i915_private *dev_priv = dev->dev_private;
4641 uint32_t pipeconf;
4642
4643 pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
4644
4645 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4646 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4647 * core speed.
4648 *
4649 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4650 * pipe == 0 check?
4651 */
4652 if (intel_crtc->config.requested_mode.clock >
4653 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4654 pipeconf |= PIPECONF_DOUBLE_WIDE;
4655 else
4656 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4657 }
4658
Daniel Vetterff9ce462013-04-24 14:57:17 +02004659 /* only g4x and later have fancy bpc/dither controls */
4660 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
4661 pipeconf &= ~(PIPECONF_BPC_MASK |
4662 PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetter84b046f2013-02-19 18:48:54 +01004663
Daniel Vetterff9ce462013-04-24 14:57:17 +02004664 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4665 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4666 pipeconf |= PIPECONF_DITHER_EN |
4667 PIPECONF_DITHER_TYPE_SP;
4668
4669 switch (intel_crtc->config.pipe_bpp) {
4670 case 18:
4671 pipeconf |= PIPECONF_6BPC;
4672 break;
4673 case 24:
4674 pipeconf |= PIPECONF_8BPC;
4675 break;
4676 case 30:
4677 pipeconf |= PIPECONF_10BPC;
4678 break;
4679 default:
4680 /* Case prevented by intel_choose_pipe_bpp_dither. */
4681 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004682 }
4683 }
4684
4685 if (HAS_PIPE_CXSR(dev)) {
4686 if (intel_crtc->lowfreq_avail) {
4687 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4688 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4689 } else {
4690 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4691 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4692 }
4693 }
4694
4695 pipeconf &= ~PIPECONF_INTERLACE_MASK;
4696 if (!IS_GEN2(dev) &&
4697 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4698 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4699 else
4700 pipeconf |= PIPECONF_PROGRESSIVE;
4701
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004702 if (IS_VALLEYVIEW(dev)) {
4703 if (intel_crtc->config.limited_color_range)
4704 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4705 else
4706 pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
4707 }
4708
Daniel Vetter84b046f2013-02-19 18:48:54 +01004709 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4710 POSTING_READ(PIPECONF(intel_crtc->pipe));
4711}
4712
Eric Anholtf564048e2011-03-30 13:01:02 -07004713static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004714 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004715 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004716{
4717 struct drm_device *dev = crtc->dev;
4718 struct drm_i915_private *dev_priv = dev->dev_private;
4719 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004720 struct drm_display_mode *adjusted_mode =
4721 &intel_crtc->config.adjusted_mode;
4722 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004723 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004724 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004725 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004726 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004727 u32 dspcntr;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004728 bool ok, has_reduced_clock = false, is_sdvo = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01004729 bool is_lvds = false, is_tv = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004730 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004731 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004732 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004733
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004734 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004735 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004736 case INTEL_OUTPUT_LVDS:
4737 is_lvds = true;
4738 break;
4739 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004740 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004741 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004742 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004743 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004744 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004745 case INTEL_OUTPUT_TVOUT:
4746 is_tv = true;
4747 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004748 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004749
Eric Anholtc751ce42010-03-25 11:48:48 -07004750 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004751 }
4752
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004753 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004754
Ma Lingd4906092009-03-18 20:13:27 +08004755 /*
4756 * Returns a set of divisors for the desired target clock with the given
4757 * refclk, or FALSE. The returned values represent the clock equation:
4758 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4759 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004760 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004761 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4762 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004763 if (!ok) {
4764 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004765 return -EINVAL;
4766 }
4767
4768 /* Ensure that the cursor is valid for the new mode before changing... */
4769 intel_crtc_update_cursor(crtc, true);
4770
4771 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004772 /*
4773 * Ensure we match the reduced clock's P to the target clock.
4774 * If the clocks don't match, we can't switch the display clock
4775 * by using the FP0/FP1. In such case we will disable the LVDS
4776 * downclock feature.
4777 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004778 has_reduced_clock = limit->find_pll(limit, crtc,
4779 dev_priv->lvds_downclock,
4780 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004781 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004782 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004783 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004784 /* Compat-code for transition, will disappear. */
4785 if (!intel_crtc->config.clock_set) {
4786 intel_crtc->config.dpll.n = clock.n;
4787 intel_crtc->config.dpll.m1 = clock.m1;
4788 intel_crtc->config.dpll.m2 = clock.m2;
4789 intel_crtc->config.dpll.p1 = clock.p1;
4790 intel_crtc->config.dpll.p2 = clock.p2;
4791 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004792
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004793 if (is_sdvo && is_tv)
Daniel Vetterf47709a2013-03-28 10:42:02 +01004794 i9xx_adjust_sdvo_tv_clock(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004795
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004796 if (IS_GEN2(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004797 i8xx_update_pll(intel_crtc, adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304798 has_reduced_clock ? &reduced_clock : NULL,
4799 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004800 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004801 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004802 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004803 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004804 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004805 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004806
Eric Anholtf564048e2011-03-30 13:01:02 -07004807 /* Set up the display plane register */
4808 dspcntr = DISPPLANE_GAMMA_ENABLE;
4809
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004810 if (!IS_VALLEYVIEW(dev)) {
4811 if (pipe == 0)
4812 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4813 else
4814 dspcntr |= DISPPLANE_SEL_PIPE_B;
4815 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004816
Ville Syrjälä2582a852013-04-17 17:48:47 +03004817 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Eric Anholtf564048e2011-03-30 13:01:02 -07004818 drm_mode_debug_printmodeline(mode);
4819
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004820 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004821
4822 /* pipesrc and dspsize control the size that is scaled from,
4823 * which should always be the user's requested size.
4824 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004825 I915_WRITE(DSPSIZE(plane),
4826 ((mode->vdisplay - 1) << 16) |
4827 (mode->hdisplay - 1));
4828 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004829
Daniel Vetter84b046f2013-02-19 18:48:54 +01004830 i9xx_set_pipeconf(intel_crtc);
4831
Eric Anholtf564048e2011-03-30 13:01:02 -07004832 I915_WRITE(DSPCNTR(plane), dspcntr);
4833 POSTING_READ(DSPCNTR(plane));
4834
Daniel Vetter94352cf2012-07-05 22:51:56 +02004835 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004836
4837 intel_update_watermarks(dev);
4838
Eric Anholtf564048e2011-03-30 13:01:02 -07004839 return ret;
4840}
4841
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004842static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4843 struct intel_crtc_config *pipe_config)
4844{
4845 struct drm_device *dev = crtc->base.dev;
4846 struct drm_i915_private *dev_priv = dev->dev_private;
4847 uint32_t tmp;
4848
4849 tmp = I915_READ(PIPECONF(crtc->pipe));
4850 if (!(tmp & PIPECONF_ENABLE))
4851 return false;
4852
4853 return true;
4854}
4855
Paulo Zanonidde86e22012-12-01 12:04:25 -02004856static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004857{
4858 struct drm_i915_private *dev_priv = dev->dev_private;
4859 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004860 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004861 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004862 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004863 bool has_cpu_edp = false;
4864 bool has_pch_edp = false;
4865 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004866 bool has_ck505 = false;
4867 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004868
4869 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004870 list_for_each_entry(encoder, &mode_config->encoder_list,
4871 base.head) {
4872 switch (encoder->type) {
4873 case INTEL_OUTPUT_LVDS:
4874 has_panel = true;
4875 has_lvds = true;
4876 break;
4877 case INTEL_OUTPUT_EDP:
4878 has_panel = true;
4879 if (intel_encoder_is_pch_edp(&encoder->base))
4880 has_pch_edp = true;
4881 else
4882 has_cpu_edp = true;
4883 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004884 }
4885 }
4886
Keith Packard99eb6a02011-09-26 14:29:12 -07004887 if (HAS_PCH_IBX(dev)) {
4888 has_ck505 = dev_priv->display_clock_mode;
4889 can_ssc = has_ck505;
4890 } else {
4891 has_ck505 = false;
4892 can_ssc = true;
4893 }
4894
4895 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4896 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4897 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004898
4899 /* Ironlake: try to setup display ref clock before DPLL
4900 * enabling. This is only under driver's control after
4901 * PCH B stepping, previous chipset stepping should be
4902 * ignoring this setting.
4903 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004904 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004905
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004906 /* As we must carefully and slowly disable/enable each source in turn,
4907 * compute the final state we want first and check if we need to
4908 * make any changes at all.
4909 */
4910 final = val;
4911 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07004912 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004913 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07004914 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004915 final |= DREF_NONSPREAD_SOURCE_ENABLE;
4916
4917 final &= ~DREF_SSC_SOURCE_MASK;
4918 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4919 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004920
Keith Packard199e5d72011-09-22 12:01:57 -07004921 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004922 final |= DREF_SSC_SOURCE_ENABLE;
4923
4924 if (intel_panel_use_ssc(dev_priv) && can_ssc)
4925 final |= DREF_SSC1_ENABLE;
4926
4927 if (has_cpu_edp) {
4928 if (intel_panel_use_ssc(dev_priv) && can_ssc)
4929 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4930 else
4931 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4932 } else
4933 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4934 } else {
4935 final |= DREF_SSC_SOURCE_DISABLE;
4936 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4937 }
4938
4939 if (final == val)
4940 return;
4941
4942 /* Always enable nonspread source */
4943 val &= ~DREF_NONSPREAD_SOURCE_MASK;
4944
4945 if (has_ck505)
4946 val |= DREF_NONSPREAD_CK505_ENABLE;
4947 else
4948 val |= DREF_NONSPREAD_SOURCE_ENABLE;
4949
4950 if (has_panel) {
4951 val &= ~DREF_SSC_SOURCE_MASK;
4952 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004953
Keith Packard199e5d72011-09-22 12:01:57 -07004954 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004955 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004956 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004957 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004958 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004959 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004960
4961 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004962 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07004963 POSTING_READ(PCH_DREF_CONTROL);
4964 udelay(200);
4965
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004966 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004967
4968 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004969 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004970 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004971 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004972 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004973 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004974 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004975 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004976 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004977 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004978
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004979 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07004980 POSTING_READ(PCH_DREF_CONTROL);
4981 udelay(200);
4982 } else {
4983 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4984
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004985 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07004986
4987 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004988 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004989
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004990 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07004991 POSTING_READ(PCH_DREF_CONTROL);
4992 udelay(200);
4993
4994 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004995 val &= ~DREF_SSC_SOURCE_MASK;
4996 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004997
4998 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004999 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005000
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005001 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005002 POSTING_READ(PCH_DREF_CONTROL);
5003 udelay(200);
5004 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005005
5006 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005007}
5008
Paulo Zanonidde86e22012-12-01 12:04:25 -02005009/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5010static void lpt_init_pch_refclk(struct drm_device *dev)
5011{
5012 struct drm_i915_private *dev_priv = dev->dev_private;
5013 struct drm_mode_config *mode_config = &dev->mode_config;
5014 struct intel_encoder *encoder;
5015 bool has_vga = false;
5016 bool is_sdv = false;
5017 u32 tmp;
5018
5019 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5020 switch (encoder->type) {
5021 case INTEL_OUTPUT_ANALOG:
5022 has_vga = true;
5023 break;
5024 }
5025 }
5026
5027 if (!has_vga)
5028 return;
5029
Daniel Vetterc00db242013-01-22 15:33:27 +01005030 mutex_lock(&dev_priv->dpio_lock);
5031
Paulo Zanonidde86e22012-12-01 12:04:25 -02005032 /* XXX: Rip out SDV support once Haswell ships for real. */
5033 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5034 is_sdv = true;
5035
5036 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5037 tmp &= ~SBI_SSCCTL_DISABLE;
5038 tmp |= SBI_SSCCTL_PATHALT;
5039 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5040
5041 udelay(24);
5042
5043 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5044 tmp &= ~SBI_SSCCTL_PATHALT;
5045 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5046
5047 if (!is_sdv) {
5048 tmp = I915_READ(SOUTH_CHICKEN2);
5049 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5050 I915_WRITE(SOUTH_CHICKEN2, tmp);
5051
5052 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5053 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5054 DRM_ERROR("FDI mPHY reset assert timeout\n");
5055
5056 tmp = I915_READ(SOUTH_CHICKEN2);
5057 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5058 I915_WRITE(SOUTH_CHICKEN2, tmp);
5059
5060 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5061 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5062 100))
5063 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5064 }
5065
5066 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5067 tmp &= ~(0xFF << 24);
5068 tmp |= (0x12 << 24);
5069 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5070
Paulo Zanonidde86e22012-12-01 12:04:25 -02005071 if (is_sdv) {
5072 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5073 tmp |= 0x7FFF;
5074 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5075 }
5076
5077 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5078 tmp |= (1 << 11);
5079 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5080
5081 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5082 tmp |= (1 << 11);
5083 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5084
5085 if (is_sdv) {
5086 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5087 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5088 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5089
5090 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5091 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5092 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5093
5094 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5095 tmp |= (0x3F << 8);
5096 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5097
5098 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5099 tmp |= (0x3F << 8);
5100 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5101 }
5102
5103 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5104 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5105 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5106
5107 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5108 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5109 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5110
5111 if (!is_sdv) {
5112 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5113 tmp &= ~(7 << 13);
5114 tmp |= (5 << 13);
5115 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5116
5117 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5118 tmp &= ~(7 << 13);
5119 tmp |= (5 << 13);
5120 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5121 }
5122
5123 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5124 tmp &= ~0xFF;
5125 tmp |= 0x1C;
5126 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5127
5128 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5129 tmp &= ~0xFF;
5130 tmp |= 0x1C;
5131 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5132
5133 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5134 tmp &= ~(0xFF << 16);
5135 tmp |= (0x1C << 16);
5136 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5137
5138 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5139 tmp &= ~(0xFF << 16);
5140 tmp |= (0x1C << 16);
5141 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5142
5143 if (!is_sdv) {
5144 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5145 tmp |= (1 << 27);
5146 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5147
5148 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5149 tmp |= (1 << 27);
5150 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5151
5152 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5153 tmp &= ~(0xF << 28);
5154 tmp |= (4 << 28);
5155 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5156
5157 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5158 tmp &= ~(0xF << 28);
5159 tmp |= (4 << 28);
5160 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5161 }
5162
5163 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5164 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5165 tmp |= SBI_DBUFF0_ENABLE;
5166 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005167
5168 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005169}
5170
5171/*
5172 * Initialize reference clocks when the driver loads
5173 */
5174void intel_init_pch_refclk(struct drm_device *dev)
5175{
5176 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5177 ironlake_init_pch_refclk(dev);
5178 else if (HAS_PCH_LPT(dev))
5179 lpt_init_pch_refclk(dev);
5180}
5181
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005182static int ironlake_get_refclk(struct drm_crtc *crtc)
5183{
5184 struct drm_device *dev = crtc->dev;
5185 struct drm_i915_private *dev_priv = dev->dev_private;
5186 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005187 struct intel_encoder *edp_encoder = NULL;
5188 int num_connectors = 0;
5189 bool is_lvds = false;
5190
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005191 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005192 switch (encoder->type) {
5193 case INTEL_OUTPUT_LVDS:
5194 is_lvds = true;
5195 break;
5196 case INTEL_OUTPUT_EDP:
5197 edp_encoder = encoder;
5198 break;
5199 }
5200 num_connectors++;
5201 }
5202
5203 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5204 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5205 dev_priv->lvds_ssc_freq);
5206 return dev_priv->lvds_ssc_freq * 1000;
5207 }
5208
5209 return 120000;
5210}
5211
Daniel Vetter6ff93602013-04-19 11:24:36 +02005212static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005213{
5214 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5216 int pipe = intel_crtc->pipe;
5217 uint32_t val;
5218
5219 val = I915_READ(PIPECONF(pipe));
5220
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005221 val &= ~PIPECONF_BPC_MASK;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005222 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005223 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005224 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005225 break;
5226 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005227 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005228 break;
5229 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005230 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005231 break;
5232 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005233 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005234 break;
5235 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005236 /* Case prevented by intel_choose_pipe_bpp_dither. */
5237 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005238 }
5239
5240 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005241 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005242 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5243
5244 val &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005245 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005246 val |= PIPECONF_INTERLACED_ILK;
5247 else
5248 val |= PIPECONF_PROGRESSIVE;
5249
Daniel Vetter50f3b012013-03-27 00:44:56 +01005250 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005251 val |= PIPECONF_COLOR_RANGE_SELECT;
5252 else
5253 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5254
Paulo Zanonic8203562012-09-12 10:06:29 -03005255 I915_WRITE(PIPECONF(pipe), val);
5256 POSTING_READ(PIPECONF(pipe));
5257}
5258
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005259/*
5260 * Set up the pipe CSC unit.
5261 *
5262 * Currently only full range RGB to limited range RGB conversion
5263 * is supported, but eventually this should handle various
5264 * RGB<->YCbCr scenarios as well.
5265 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005266static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005267{
5268 struct drm_device *dev = crtc->dev;
5269 struct drm_i915_private *dev_priv = dev->dev_private;
5270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5271 int pipe = intel_crtc->pipe;
5272 uint16_t coeff = 0x7800; /* 1.0 */
5273
5274 /*
5275 * TODO: Check what kind of values actually come out of the pipe
5276 * with these coeff/postoff values and adjust to get the best
5277 * accuracy. Perhaps we even need to take the bpc value into
5278 * consideration.
5279 */
5280
Daniel Vetter50f3b012013-03-27 00:44:56 +01005281 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005282 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5283
5284 /*
5285 * GY/GU and RY/RU should be the other way around according
5286 * to BSpec, but reality doesn't agree. Just set them up in
5287 * a way that results in the correct picture.
5288 */
5289 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5290 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5291
5292 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5293 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5294
5295 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5296 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5297
5298 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5299 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5300 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5301
5302 if (INTEL_INFO(dev)->gen > 6) {
5303 uint16_t postoff = 0;
5304
Daniel Vetter50f3b012013-03-27 00:44:56 +01005305 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005306 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5307
5308 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5309 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5310 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5311
5312 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5313 } else {
5314 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5315
Daniel Vetter50f3b012013-03-27 00:44:56 +01005316 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005317 mode |= CSC_BLACK_SCREEN_OFFSET;
5318
5319 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5320 }
5321}
5322
Daniel Vetter6ff93602013-04-19 11:24:36 +02005323static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005324{
5325 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5326 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005327 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005328 uint32_t val;
5329
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005330 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005331
5332 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005333 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005334 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5335
5336 val &= ~PIPECONF_INTERLACE_MASK_HSW;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005337 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005338 val |= PIPECONF_INTERLACED_ILK;
5339 else
5340 val |= PIPECONF_PROGRESSIVE;
5341
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005342 I915_WRITE(PIPECONF(cpu_transcoder), val);
5343 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005344}
5345
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005346static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5347 struct drm_display_mode *adjusted_mode,
5348 intel_clock_t *clock,
5349 bool *has_reduced_clock,
5350 intel_clock_t *reduced_clock)
5351{
5352 struct drm_device *dev = crtc->dev;
5353 struct drm_i915_private *dev_priv = dev->dev_private;
5354 struct intel_encoder *intel_encoder;
5355 int refclk;
5356 const intel_limit_t *limit;
5357 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5358
5359 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5360 switch (intel_encoder->type) {
5361 case INTEL_OUTPUT_LVDS:
5362 is_lvds = true;
5363 break;
5364 case INTEL_OUTPUT_SDVO:
5365 case INTEL_OUTPUT_HDMI:
5366 is_sdvo = true;
5367 if (intel_encoder->needs_tv_clock)
5368 is_tv = true;
5369 break;
5370 case INTEL_OUTPUT_TVOUT:
5371 is_tv = true;
5372 break;
5373 }
5374 }
5375
5376 refclk = ironlake_get_refclk(crtc);
5377
5378 /*
5379 * Returns a set of divisors for the desired target clock with the given
5380 * refclk, or FALSE. The returned values represent the clock equation:
5381 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5382 */
5383 limit = intel_limit(crtc, refclk);
5384 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5385 clock);
5386 if (!ret)
5387 return false;
5388
5389 if (is_lvds && dev_priv->lvds_downclock_avail) {
5390 /*
5391 * Ensure we match the reduced clock's P to the target clock.
5392 * If the clocks don't match, we can't switch the display clock
5393 * by using the FP0/FP1. In such case we will disable the LVDS
5394 * downclock feature.
5395 */
5396 *has_reduced_clock = limit->find_pll(limit, crtc,
5397 dev_priv->lvds_downclock,
5398 refclk,
5399 clock,
5400 reduced_clock);
5401 }
5402
5403 if (is_sdvo && is_tv)
Daniel Vetterf47709a2013-03-28 10:42:02 +01005404 i9xx_adjust_sdvo_tv_clock(to_intel_crtc(crtc));
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005405
5406 return true;
5407}
5408
Daniel Vetter01a415f2012-10-27 15:58:40 +02005409static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5410{
5411 struct drm_i915_private *dev_priv = dev->dev_private;
5412 uint32_t temp;
5413
5414 temp = I915_READ(SOUTH_CHICKEN1);
5415 if (temp & FDI_BC_BIFURCATION_SELECT)
5416 return;
5417
5418 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5419 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5420
5421 temp |= FDI_BC_BIFURCATION_SELECT;
5422 DRM_DEBUG_KMS("enabling fdi C rx\n");
5423 I915_WRITE(SOUTH_CHICKEN1, temp);
5424 POSTING_READ(SOUTH_CHICKEN1);
5425}
5426
5427static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
5428{
5429 struct drm_device *dev = intel_crtc->base.dev;
5430 struct drm_i915_private *dev_priv = dev->dev_private;
5431 struct intel_crtc *pipe_B_crtc =
5432 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5433
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005434 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
Daniel Vetter33d29b12013-02-13 18:04:45 +01005435 pipe_name(intel_crtc->pipe), intel_crtc->config.fdi_lanes);
5436 if (intel_crtc->config.fdi_lanes > 4) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005437 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
Daniel Vetter33d29b12013-02-13 18:04:45 +01005438 pipe_name(intel_crtc->pipe), intel_crtc->config.fdi_lanes);
Daniel Vetter01a415f2012-10-27 15:58:40 +02005439 /* Clamp lanes to avoid programming the hw with bogus values. */
Daniel Vetter33d29b12013-02-13 18:04:45 +01005440 intel_crtc->config.fdi_lanes = 4;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005441
5442 return false;
5443 }
5444
Ben Widawsky7eb552a2013-03-13 14:05:41 -07005445 if (INTEL_INFO(dev)->num_pipes == 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005446 return true;
5447
5448 switch (intel_crtc->pipe) {
5449 case PIPE_A:
5450 return true;
5451 case PIPE_B:
5452 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
Daniel Vetter33d29b12013-02-13 18:04:45 +01005453 intel_crtc->config.fdi_lanes > 2) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005454 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
Daniel Vetter33d29b12013-02-13 18:04:45 +01005455 pipe_name(intel_crtc->pipe), intel_crtc->config.fdi_lanes);
Daniel Vetter01a415f2012-10-27 15:58:40 +02005456 /* Clamp lanes to avoid programming the hw with bogus values. */
Daniel Vetter33d29b12013-02-13 18:04:45 +01005457 intel_crtc->config.fdi_lanes = 2;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005458
5459 return false;
5460 }
5461
Daniel Vetter33d29b12013-02-13 18:04:45 +01005462 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005463 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5464 else
5465 cpt_enable_fdi_bc_bifurcation(dev);
5466
5467 return true;
5468 case PIPE_C:
Daniel Vetter33d29b12013-02-13 18:04:45 +01005469 if (!pipe_B_crtc->base.enabled || pipe_B_crtc->config.fdi_lanes <= 2) {
5470 if (intel_crtc->config.fdi_lanes > 2) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005471 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
Daniel Vetter33d29b12013-02-13 18:04:45 +01005472 pipe_name(intel_crtc->pipe), intel_crtc->config.fdi_lanes);
Daniel Vetter01a415f2012-10-27 15:58:40 +02005473 /* Clamp lanes to avoid programming the hw with bogus values. */
Daniel Vetter33d29b12013-02-13 18:04:45 +01005474 intel_crtc->config.fdi_lanes = 2;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005475
5476 return false;
5477 }
5478 } else {
5479 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5480 return false;
5481 }
5482
5483 cpt_enable_fdi_bc_bifurcation(dev);
5484
5485 return true;
5486 default:
5487 BUG();
5488 }
5489}
5490
Paulo Zanonid4b19312012-11-29 11:29:32 -02005491int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5492{
5493 /*
5494 * Account for spread spectrum to avoid
5495 * oversubscribing the link. Max center spread
5496 * is 2.5%; use 5% for safety's sake.
5497 */
5498 u32 bps = target_clock * bpp * 21 / 20;
5499 return bps / (link_bw * 8) + 1;
5500}
5501
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005502void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5503 struct intel_link_m_n *m_n)
5504{
5505 struct drm_device *dev = crtc->base.dev;
5506 struct drm_i915_private *dev_priv = dev->dev_private;
5507 int pipe = crtc->pipe;
5508
5509 I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5510 I915_WRITE(TRANSDATA_N1(pipe), m_n->gmch_n);
5511 I915_WRITE(TRANSDPLINK_M1(pipe), m_n->link_m);
5512 I915_WRITE(TRANSDPLINK_N1(pipe), m_n->link_n);
5513}
5514
5515void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5516 struct intel_link_m_n *m_n)
5517{
5518 struct drm_device *dev = crtc->base.dev;
5519 struct drm_i915_private *dev_priv = dev->dev_private;
5520 int pipe = crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005521 enum transcoder transcoder = crtc->config.cpu_transcoder;
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005522
5523 if (INTEL_INFO(dev)->gen >= 5) {
5524 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5525 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5526 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5527 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5528 } else {
5529 I915_WRITE(PIPE_GMCH_DATA_M(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5530 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n->gmch_n);
5531 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n->link_m);
5532 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n->link_n);
5533 }
5534}
5535
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005536static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5537{
5538 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5539}
5540
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005541static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005542 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005543 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005544{
5545 struct drm_crtc *crtc = &intel_crtc->base;
5546 struct drm_device *dev = crtc->dev;
5547 struct drm_i915_private *dev_priv = dev->dev_private;
5548 struct intel_encoder *intel_encoder;
5549 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005550 int factor, num_connectors = 0;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005551 bool is_lvds = false, is_sdvo = false, is_tv = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005552
5553 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5554 switch (intel_encoder->type) {
5555 case INTEL_OUTPUT_LVDS:
5556 is_lvds = true;
5557 break;
5558 case INTEL_OUTPUT_SDVO:
5559 case INTEL_OUTPUT_HDMI:
5560 is_sdvo = true;
5561 if (intel_encoder->needs_tv_clock)
5562 is_tv = true;
5563 break;
5564 case INTEL_OUTPUT_TVOUT:
5565 is_tv = true;
5566 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005567 }
5568
5569 num_connectors++;
5570 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005571
Chris Wilsonc1858122010-12-03 21:35:48 +00005572 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005573 factor = 21;
5574 if (is_lvds) {
5575 if ((intel_panel_use_ssc(dev_priv) &&
5576 dev_priv->lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005577 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005578 factor = 25;
5579 } else if (is_sdvo && is_tv)
5580 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005581
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005582 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005583 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005584
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005585 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5586 *fp2 |= FP_CB_TUNE;
5587
Chris Wilson5eddb702010-09-11 13:48:45 +01005588 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005589
Eric Anholta07d6782011-03-30 13:01:08 -07005590 if (is_lvds)
5591 dpll |= DPLLB_MODE_LVDS;
5592 else
5593 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005594
5595 if (intel_crtc->config.pixel_multiplier > 1) {
5596 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5597 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005598 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005599
5600 if (is_sdvo)
5601 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005602 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005603 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005604
Eric Anholta07d6782011-03-30 13:01:08 -07005605 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005606 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005607 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005608 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005609
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005610 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005611 case 5:
5612 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5613 break;
5614 case 7:
5615 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5616 break;
5617 case 10:
5618 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5619 break;
5620 case 14:
5621 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5622 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005623 }
5624
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005625 if (is_sdvo && is_tv)
5626 dpll |= PLL_REF_INPUT_TVCLKINBC;
5627 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08005628 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005629 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08005630 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005631 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005632 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005633 else
5634 dpll |= PLL_REF_INPUT_DREFCLK;
5635
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005636 return dpll;
5637}
5638
Jesse Barnes79e53942008-11-07 14:24:08 -08005639static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005640 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005641 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005642{
5643 struct drm_device *dev = crtc->dev;
5644 struct drm_i915_private *dev_priv = dev->dev_private;
5645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005646 struct drm_display_mode *adjusted_mode =
5647 &intel_crtc->config.adjusted_mode;
5648 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005649 int pipe = intel_crtc->pipe;
5650 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005651 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005652 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005653 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005654 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005655 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005656 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005657 int ret;
Daniel Vetterd8b32242013-04-25 17:54:44 +02005658 bool fdi_config_ok;
Jesse Barnes79e53942008-11-07 14:24:08 -08005659
5660 for_each_encoder_on_crtc(dev, crtc, encoder) {
5661 switch (encoder->type) {
5662 case INTEL_OUTPUT_LVDS:
5663 is_lvds = true;
5664 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005665 }
5666
5667 num_connectors++;
5668 }
5669
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005670 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5671 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5672
Daniel Vetter3b117c82013-04-17 20:15:07 +02005673 intel_crtc->config.cpu_transcoder = pipe;
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005674
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005675 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5676 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005677 if (!ok) {
5678 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5679 return -EINVAL;
5680 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005681 /* Compat-code for transition, will disappear. */
5682 if (!intel_crtc->config.clock_set) {
5683 intel_crtc->config.dpll.n = clock.n;
5684 intel_crtc->config.dpll.m1 = clock.m1;
5685 intel_crtc->config.dpll.m2 = clock.m2;
5686 intel_crtc->config.dpll.p1 = clock.p1;
5687 intel_crtc->config.dpll.p2 = clock.p2;
5688 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005689
5690 /* Ensure that the cursor is valid for the new mode before changing... */
5691 intel_crtc_update_cursor(crtc, true);
5692
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005693 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005694 drm_mode_debug_printmodeline(mode);
5695
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005696 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005697 if (intel_crtc->config.has_pch_encoder) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005698 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005699
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005700 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005701 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005702 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005703
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005704 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005705 &fp, &reduced_clock,
5706 has_reduced_clock ? &fp2 : NULL);
5707
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005708 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5709 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005710 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5711 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005712 return -EINVAL;
5713 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005714 } else
5715 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005716
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005717 if (intel_crtc->config.has_dp_encoder)
5718 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005719
Daniel Vetterdafd2262012-11-26 17:22:07 +01005720 for_each_encoder_on_crtc(dev, crtc, encoder)
5721 if (encoder->pre_pll_enable)
5722 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005723
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005724 if (intel_crtc->pch_pll) {
5725 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005726
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005727 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005728 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005729 udelay(150);
5730
Eric Anholt8febb292011-03-30 13:01:07 -07005731 /* The pixel multiplier can only be updated once the
5732 * DPLL is enabled and the clocks are stable.
5733 *
5734 * So write it again.
5735 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005736 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005737 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005738
Chris Wilson5eddb702010-09-11 13:48:45 +01005739 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005740 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005741 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005742 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005743 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005744 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005745 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005746 }
5747 }
5748
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005749 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005750
Daniel Vetter01a415f2012-10-27 15:58:40 +02005751 /* Note, this also computes intel_crtc->fdi_lanes which is used below in
5752 * ironlake_check_fdi_lanes. */
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005753 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005754 intel_cpu_transcoder_set_m_n(intel_crtc,
5755 &intel_crtc->config.fdi_m_n);
5756 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005757
Daniel Vetter01a415f2012-10-27 15:58:40 +02005758 fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005759
Daniel Vetter6ff93602013-04-19 11:24:36 +02005760 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005761
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005762 /* Set up the display plane register */
5763 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005764 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005765
Daniel Vetter94352cf2012-07-05 22:51:56 +02005766 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005767
5768 intel_update_watermarks(dev);
5769
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005770 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5771
Daniel Vetter01a415f2012-10-27 15:58:40 +02005772 return fdi_config_ok ? ret : -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005773}
5774
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005775static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5776 struct intel_crtc_config *pipe_config)
5777{
5778 struct drm_device *dev = crtc->base.dev;
5779 struct drm_i915_private *dev_priv = dev->dev_private;
5780 uint32_t tmp;
5781
5782 tmp = I915_READ(PIPECONF(crtc->pipe));
5783 if (!(tmp & PIPECONF_ENABLE))
5784 return false;
5785
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005786 if (I915_READ(TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005787 pipe_config->has_pch_encoder = true;
5788
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005789 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5790 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5791 FDI_DP_PORT_WIDTH_SHIFT) + 1;
5792 }
5793
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005794 return true;
5795}
5796
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005797static void haswell_modeset_global_resources(struct drm_device *dev)
5798{
5799 struct drm_i915_private *dev_priv = dev->dev_private;
5800 bool enable = false;
5801 struct intel_crtc *crtc;
5802 struct intel_encoder *encoder;
5803
5804 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
5805 if (crtc->pipe != PIPE_A && crtc->base.enabled)
5806 enable = true;
5807 /* XXX: Should check for edp transcoder here, but thanks to init
5808 * sequence that's not yet available. Just in case desktop eDP
5809 * on PORT D is possible on haswell, too. */
Jesse Barnesb074cec2013-04-25 12:55:02 -07005810 /* Even the eDP panel fitter is outside the always-on well. */
5811 if (I915_READ(PF_WIN_SZ(crtc->pipe)))
5812 enable = true;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005813 }
5814
5815 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
5816 base.head) {
5817 if (encoder->type != INTEL_OUTPUT_EDP &&
5818 encoder->connectors_active)
5819 enable = true;
5820 }
5821
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005822 intel_set_power_well(dev, enable);
5823}
5824
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005825static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005826 int x, int y,
5827 struct drm_framebuffer *fb)
5828{
5829 struct drm_device *dev = crtc->dev;
5830 struct drm_i915_private *dev_priv = dev->dev_private;
5831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005832 struct drm_display_mode *adjusted_mode =
5833 &intel_crtc->config.adjusted_mode;
5834 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005835 int pipe = intel_crtc->pipe;
5836 int plane = intel_crtc->plane;
5837 int num_connectors = 0;
Daniel Vetter8b470472013-03-28 10:41:59 +01005838 bool is_cpu_edp = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005839 struct intel_encoder *encoder;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005840 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005841
5842 for_each_encoder_on_crtc(dev, crtc, encoder) {
5843 switch (encoder->type) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005844 case INTEL_OUTPUT_EDP:
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005845 if (!intel_encoder_is_pch_edp(&encoder->base))
5846 is_cpu_edp = true;
5847 break;
5848 }
5849
5850 num_connectors++;
5851 }
5852
Daniel Vetterbba21812013-03-22 10:53:40 +01005853 if (is_cpu_edp)
Daniel Vetter3b117c82013-04-17 20:15:07 +02005854 intel_crtc->config.cpu_transcoder = TRANSCODER_EDP;
Daniel Vetterbba21812013-03-22 10:53:40 +01005855 else
Daniel Vetter3b117c82013-04-17 20:15:07 +02005856 intel_crtc->config.cpu_transcoder = pipe;
Daniel Vetterbba21812013-03-22 10:53:40 +01005857
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005858 /* We are not sure yet this won't happen. */
5859 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5860 INTEL_PCH_TYPE(dev));
5861
5862 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5863 num_connectors, pipe_name(pipe));
5864
Daniel Vetter3b117c82013-04-17 20:15:07 +02005865 WARN_ON(I915_READ(PIPECONF(intel_crtc->config.cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005866 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5867
5868 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5869
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005870 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5871 return -EINVAL;
5872
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005873 /* Ensure that the cursor is valid for the new mode before changing... */
5874 intel_crtc_update_cursor(crtc, true);
5875
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005876 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005877 drm_mode_debug_printmodeline(mode);
5878
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005879 if (intel_crtc->config.has_dp_encoder)
5880 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005881
5882 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005883
5884 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5885
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005886 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005887 intel_cpu_transcoder_set_m_n(intel_crtc,
5888 &intel_crtc->config.fdi_m_n);
5889 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005890
Daniel Vetter6ff93602013-04-19 11:24:36 +02005891 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005892
Daniel Vetter50f3b012013-03-27 00:44:56 +01005893 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005894
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005895 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005896 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005897 POSTING_READ(DSPCNTR(plane));
5898
5899 ret = intel_pipe_set_base(crtc, x, y, fb);
5900
5901 intel_update_watermarks(dev);
5902
5903 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5904
Jesse Barnes79e53942008-11-07 14:24:08 -08005905 return ret;
5906}
5907
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005908static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5909 struct intel_crtc_config *pipe_config)
5910{
5911 struct drm_device *dev = crtc->base.dev;
5912 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005913 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005914 uint32_t tmp;
5915
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005916 if (!intel_using_power_well(dev_priv->dev) &&
5917 cpu_transcoder != TRANSCODER_EDP)
5918 return false;
5919
5920 tmp = I915_READ(PIPECONF(cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005921 if (!(tmp & PIPECONF_ENABLE))
5922 return false;
5923
Daniel Vetter88adfff2013-03-28 10:42:01 +01005924 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03005925 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01005926 * DDI E. So just check whether this pipe is wired to DDI E and whether
5927 * the PCH transcoder is on.
5928 */
Paulo Zanonif196e6b2013-04-18 16:35:41 -03005929 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01005930 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005931 I915_READ(TRANSCONF(PIPE_A)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005932 pipe_config->has_pch_encoder = true;
5933
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005934 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
5935 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5936 FDI_DP_PORT_WIDTH_SHIFT) + 1;
5937 }
5938
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005939 return true;
5940}
5941
Eric Anholtf564048e2011-03-30 13:01:02 -07005942static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005943 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005944 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005945{
5946 struct drm_device *dev = crtc->dev;
5947 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005948 struct drm_encoder_helper_funcs *encoder_funcs;
5949 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005951 struct drm_display_mode *adjusted_mode =
5952 &intel_crtc->config.adjusted_mode;
5953 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07005954 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005955 int ret;
5956
Eric Anholt0b701d22011-03-30 13:01:03 -07005957 drm_vblank_pre_modeset(dev, pipe);
5958
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005959 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
5960
Jesse Barnes79e53942008-11-07 14:24:08 -08005961 drm_vblank_post_modeset(dev, pipe);
5962
Daniel Vetter9256aa12012-10-31 19:26:13 +01005963 if (ret != 0)
5964 return ret;
5965
5966 for_each_encoder_on_crtc(dev, crtc, encoder) {
5967 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
5968 encoder->base.base.id,
5969 drm_get_encoder_name(&encoder->base),
5970 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005971 if (encoder->mode_set) {
5972 encoder->mode_set(encoder);
5973 } else {
5974 encoder_funcs = encoder->base.helper_private;
5975 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
5976 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01005977 }
5978
5979 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005980}
5981
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005982static bool intel_eld_uptodate(struct drm_connector *connector,
5983 int reg_eldv, uint32_t bits_eldv,
5984 int reg_elda, uint32_t bits_elda,
5985 int reg_edid)
5986{
5987 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5988 uint8_t *eld = connector->eld;
5989 uint32_t i;
5990
5991 i = I915_READ(reg_eldv);
5992 i &= bits_eldv;
5993
5994 if (!eld[0])
5995 return !i;
5996
5997 if (!i)
5998 return false;
5999
6000 i = I915_READ(reg_elda);
6001 i &= ~bits_elda;
6002 I915_WRITE(reg_elda, i);
6003
6004 for (i = 0; i < eld[2]; i++)
6005 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6006 return false;
6007
6008 return true;
6009}
6010
Wu Fengguange0dac652011-09-05 14:25:34 +08006011static void g4x_write_eld(struct drm_connector *connector,
6012 struct drm_crtc *crtc)
6013{
6014 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6015 uint8_t *eld = connector->eld;
6016 uint32_t eldv;
6017 uint32_t len;
6018 uint32_t i;
6019
6020 i = I915_READ(G4X_AUD_VID_DID);
6021
6022 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6023 eldv = G4X_ELDV_DEVCL_DEVBLC;
6024 else
6025 eldv = G4X_ELDV_DEVCTG;
6026
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006027 if (intel_eld_uptodate(connector,
6028 G4X_AUD_CNTL_ST, eldv,
6029 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6030 G4X_HDMIW_HDMIEDID))
6031 return;
6032
Wu Fengguange0dac652011-09-05 14:25:34 +08006033 i = I915_READ(G4X_AUD_CNTL_ST);
6034 i &= ~(eldv | G4X_ELD_ADDR);
6035 len = (i >> 9) & 0x1f; /* ELD buffer size */
6036 I915_WRITE(G4X_AUD_CNTL_ST, i);
6037
6038 if (!eld[0])
6039 return;
6040
6041 len = min_t(uint8_t, eld[2], len);
6042 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6043 for (i = 0; i < len; i++)
6044 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6045
6046 i = I915_READ(G4X_AUD_CNTL_ST);
6047 i |= eldv;
6048 I915_WRITE(G4X_AUD_CNTL_ST, i);
6049}
6050
Wang Xingchao83358c852012-08-16 22:43:37 +08006051static void haswell_write_eld(struct drm_connector *connector,
6052 struct drm_crtc *crtc)
6053{
6054 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6055 uint8_t *eld = connector->eld;
6056 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006058 uint32_t eldv;
6059 uint32_t i;
6060 int len;
6061 int pipe = to_intel_crtc(crtc)->pipe;
6062 int tmp;
6063
6064 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6065 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6066 int aud_config = HSW_AUD_CFG(pipe);
6067 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6068
6069
6070 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6071
6072 /* Audio output enable */
6073 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6074 tmp = I915_READ(aud_cntrl_st2);
6075 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6076 I915_WRITE(aud_cntrl_st2, tmp);
6077
6078 /* Wait for 1 vertical blank */
6079 intel_wait_for_vblank(dev, pipe);
6080
6081 /* Set ELD valid state */
6082 tmp = I915_READ(aud_cntrl_st2);
6083 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6084 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6085 I915_WRITE(aud_cntrl_st2, tmp);
6086 tmp = I915_READ(aud_cntrl_st2);
6087 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6088
6089 /* Enable HDMI mode */
6090 tmp = I915_READ(aud_config);
6091 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6092 /* clear N_programing_enable and N_value_index */
6093 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6094 I915_WRITE(aud_config, tmp);
6095
6096 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6097
6098 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006099 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006100
6101 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6102 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6103 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6104 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6105 } else
6106 I915_WRITE(aud_config, 0);
6107
6108 if (intel_eld_uptodate(connector,
6109 aud_cntrl_st2, eldv,
6110 aud_cntl_st, IBX_ELD_ADDRESS,
6111 hdmiw_hdmiedid))
6112 return;
6113
6114 i = I915_READ(aud_cntrl_st2);
6115 i &= ~eldv;
6116 I915_WRITE(aud_cntrl_st2, i);
6117
6118 if (!eld[0])
6119 return;
6120
6121 i = I915_READ(aud_cntl_st);
6122 i &= ~IBX_ELD_ADDRESS;
6123 I915_WRITE(aud_cntl_st, i);
6124 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6125 DRM_DEBUG_DRIVER("port num:%d\n", i);
6126
6127 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6128 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6129 for (i = 0; i < len; i++)
6130 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6131
6132 i = I915_READ(aud_cntrl_st2);
6133 i |= eldv;
6134 I915_WRITE(aud_cntrl_st2, i);
6135
6136}
6137
Wu Fengguange0dac652011-09-05 14:25:34 +08006138static void ironlake_write_eld(struct drm_connector *connector,
6139 struct drm_crtc *crtc)
6140{
6141 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6142 uint8_t *eld = connector->eld;
6143 uint32_t eldv;
6144 uint32_t i;
6145 int len;
6146 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006147 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006148 int aud_cntl_st;
6149 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006150 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006151
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006152 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006153 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6154 aud_config = IBX_AUD_CFG(pipe);
6155 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006156 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006157 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006158 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6159 aud_config = CPT_AUD_CFG(pipe);
6160 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006161 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006162 }
6163
Wang Xingchao9b138a82012-08-09 16:52:18 +08006164 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006165
6166 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006167 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006168 if (!i) {
6169 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6170 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006171 eldv = IBX_ELD_VALIDB;
6172 eldv |= IBX_ELD_VALIDB << 4;
6173 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006174 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006175 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006176 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006177 }
6178
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006179 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6180 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6181 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006182 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6183 } else
6184 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006185
6186 if (intel_eld_uptodate(connector,
6187 aud_cntrl_st2, eldv,
6188 aud_cntl_st, IBX_ELD_ADDRESS,
6189 hdmiw_hdmiedid))
6190 return;
6191
Wu Fengguange0dac652011-09-05 14:25:34 +08006192 i = I915_READ(aud_cntrl_st2);
6193 i &= ~eldv;
6194 I915_WRITE(aud_cntrl_st2, i);
6195
6196 if (!eld[0])
6197 return;
6198
Wu Fengguange0dac652011-09-05 14:25:34 +08006199 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006200 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006201 I915_WRITE(aud_cntl_st, i);
6202
6203 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6204 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6205 for (i = 0; i < len; i++)
6206 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6207
6208 i = I915_READ(aud_cntrl_st2);
6209 i |= eldv;
6210 I915_WRITE(aud_cntrl_st2, i);
6211}
6212
6213void intel_write_eld(struct drm_encoder *encoder,
6214 struct drm_display_mode *mode)
6215{
6216 struct drm_crtc *crtc = encoder->crtc;
6217 struct drm_connector *connector;
6218 struct drm_device *dev = encoder->dev;
6219 struct drm_i915_private *dev_priv = dev->dev_private;
6220
6221 connector = drm_select_eld(encoder, mode);
6222 if (!connector)
6223 return;
6224
6225 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6226 connector->base.id,
6227 drm_get_connector_name(connector),
6228 connector->encoder->base.id,
6229 drm_get_encoder_name(connector->encoder));
6230
6231 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6232
6233 if (dev_priv->display.write_eld)
6234 dev_priv->display.write_eld(connector, crtc);
6235}
6236
Jesse Barnes79e53942008-11-07 14:24:08 -08006237/** Loads the palette/gamma unit for the CRTC with the prepared values */
6238void intel_crtc_load_lut(struct drm_crtc *crtc)
6239{
6240 struct drm_device *dev = crtc->dev;
6241 struct drm_i915_private *dev_priv = dev->dev_private;
6242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006243 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006244 int i;
6245
6246 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006247 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006248 return;
6249
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006250 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006251 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006252 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006253
Jesse Barnes79e53942008-11-07 14:24:08 -08006254 for (i = 0; i < 256; i++) {
6255 I915_WRITE(palreg + 4 * i,
6256 (intel_crtc->lut_r[i] << 16) |
6257 (intel_crtc->lut_g[i] << 8) |
6258 intel_crtc->lut_b[i]);
6259 }
6260}
6261
Chris Wilson560b85b2010-08-07 11:01:38 +01006262static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6263{
6264 struct drm_device *dev = crtc->dev;
6265 struct drm_i915_private *dev_priv = dev->dev_private;
6266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6267 bool visible = base != 0;
6268 u32 cntl;
6269
6270 if (intel_crtc->cursor_visible == visible)
6271 return;
6272
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006273 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006274 if (visible) {
6275 /* On these chipsets we can only modify the base whilst
6276 * the cursor is disabled.
6277 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006278 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006279
6280 cntl &= ~(CURSOR_FORMAT_MASK);
6281 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6282 cntl |= CURSOR_ENABLE |
6283 CURSOR_GAMMA_ENABLE |
6284 CURSOR_FORMAT_ARGB;
6285 } else
6286 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006287 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006288
6289 intel_crtc->cursor_visible = visible;
6290}
6291
6292static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6293{
6294 struct drm_device *dev = crtc->dev;
6295 struct drm_i915_private *dev_priv = dev->dev_private;
6296 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6297 int pipe = intel_crtc->pipe;
6298 bool visible = base != 0;
6299
6300 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006301 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006302 if (base) {
6303 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6304 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6305 cntl |= pipe << 28; /* Connect to correct pipe */
6306 } else {
6307 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6308 cntl |= CURSOR_MODE_DISABLE;
6309 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006310 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006311
6312 intel_crtc->cursor_visible = visible;
6313 }
6314 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006315 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006316}
6317
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006318static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6319{
6320 struct drm_device *dev = crtc->dev;
6321 struct drm_i915_private *dev_priv = dev->dev_private;
6322 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6323 int pipe = intel_crtc->pipe;
6324 bool visible = base != 0;
6325
6326 if (intel_crtc->cursor_visible != visible) {
6327 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6328 if (base) {
6329 cntl &= ~CURSOR_MODE;
6330 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6331 } else {
6332 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6333 cntl |= CURSOR_MODE_DISABLE;
6334 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006335 if (IS_HASWELL(dev))
6336 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006337 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6338
6339 intel_crtc->cursor_visible = visible;
6340 }
6341 /* and commit changes on next vblank */
6342 I915_WRITE(CURBASE_IVB(pipe), base);
6343}
6344
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006345/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006346static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6347 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006348{
6349 struct drm_device *dev = crtc->dev;
6350 struct drm_i915_private *dev_priv = dev->dev_private;
6351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6352 int pipe = intel_crtc->pipe;
6353 int x = intel_crtc->cursor_x;
6354 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006355 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006356 bool visible;
6357
6358 pos = 0;
6359
Chris Wilson6b383a72010-09-13 13:54:26 +01006360 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006361 base = intel_crtc->cursor_addr;
6362 if (x > (int) crtc->fb->width)
6363 base = 0;
6364
6365 if (y > (int) crtc->fb->height)
6366 base = 0;
6367 } else
6368 base = 0;
6369
6370 if (x < 0) {
6371 if (x + intel_crtc->cursor_width < 0)
6372 base = 0;
6373
6374 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6375 x = -x;
6376 }
6377 pos |= x << CURSOR_X_SHIFT;
6378
6379 if (y < 0) {
6380 if (y + intel_crtc->cursor_height < 0)
6381 base = 0;
6382
6383 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6384 y = -y;
6385 }
6386 pos |= y << CURSOR_Y_SHIFT;
6387
6388 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006389 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006390 return;
6391
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006392 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006393 I915_WRITE(CURPOS_IVB(pipe), pos);
6394 ivb_update_cursor(crtc, base);
6395 } else {
6396 I915_WRITE(CURPOS(pipe), pos);
6397 if (IS_845G(dev) || IS_I865G(dev))
6398 i845_update_cursor(crtc, base);
6399 else
6400 i9xx_update_cursor(crtc, base);
6401 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006402}
6403
Jesse Barnes79e53942008-11-07 14:24:08 -08006404static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006405 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006406 uint32_t handle,
6407 uint32_t width, uint32_t height)
6408{
6409 struct drm_device *dev = crtc->dev;
6410 struct drm_i915_private *dev_priv = dev->dev_private;
6411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006412 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006413 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006414 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006415
Jesse Barnes79e53942008-11-07 14:24:08 -08006416 /* if we want to turn off the cursor ignore width and height */
6417 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006418 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006419 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006420 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006421 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006422 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006423 }
6424
6425 /* Currently we only support 64x64 cursors */
6426 if (width != 64 || height != 64) {
6427 DRM_ERROR("we currently only support 64x64 cursors\n");
6428 return -EINVAL;
6429 }
6430
Chris Wilson05394f32010-11-08 19:18:58 +00006431 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006432 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006433 return -ENOENT;
6434
Chris Wilson05394f32010-11-08 19:18:58 +00006435 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006436 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006437 ret = -ENOMEM;
6438 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006439 }
6440
Dave Airlie71acb5e2008-12-30 20:31:46 +10006441 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006442 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006443 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006444 unsigned alignment;
6445
Chris Wilsond9e86c02010-11-10 16:40:20 +00006446 if (obj->tiling_mode) {
6447 DRM_ERROR("cursor cannot be tiled\n");
6448 ret = -EINVAL;
6449 goto fail_locked;
6450 }
6451
Chris Wilson693db182013-03-05 14:52:39 +00006452 /* Note that the w/a also requires 2 PTE of padding following
6453 * the bo. We currently fill all unused PTE with the shadow
6454 * page and so we should always have valid PTE following the
6455 * cursor preventing the VT-d warning.
6456 */
6457 alignment = 0;
6458 if (need_vtd_wa(dev))
6459 alignment = 64*1024;
6460
6461 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006462 if (ret) {
6463 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006464 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006465 }
6466
Chris Wilsond9e86c02010-11-10 16:40:20 +00006467 ret = i915_gem_object_put_fence(obj);
6468 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006469 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006470 goto fail_unpin;
6471 }
6472
Chris Wilson05394f32010-11-08 19:18:58 +00006473 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006474 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006475 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006476 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006477 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6478 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006479 if (ret) {
6480 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006481 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006482 }
Chris Wilson05394f32010-11-08 19:18:58 +00006483 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006484 }
6485
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006486 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006487 I915_WRITE(CURSIZE, (height << 12) | width);
6488
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006489 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006490 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006491 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006492 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006493 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6494 } else
6495 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006496 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006497 }
Jesse Barnes80824002009-09-10 15:28:06 -07006498
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006499 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006500
6501 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006502 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006503 intel_crtc->cursor_width = width;
6504 intel_crtc->cursor_height = height;
6505
Chris Wilson6b383a72010-09-13 13:54:26 +01006506 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006507
Jesse Barnes79e53942008-11-07 14:24:08 -08006508 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006509fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006510 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006511fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006512 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006513fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006514 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006515 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006516}
6517
6518static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6519{
Jesse Barnes79e53942008-11-07 14:24:08 -08006520 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006521
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006522 intel_crtc->cursor_x = x;
6523 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006524
Chris Wilson6b383a72010-09-13 13:54:26 +01006525 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006526
6527 return 0;
6528}
6529
6530/** Sets the color ramps on behalf of RandR */
6531void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6532 u16 blue, int regno)
6533{
6534 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6535
6536 intel_crtc->lut_r[regno] = red >> 8;
6537 intel_crtc->lut_g[regno] = green >> 8;
6538 intel_crtc->lut_b[regno] = blue >> 8;
6539}
6540
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006541void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6542 u16 *blue, int regno)
6543{
6544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6545
6546 *red = intel_crtc->lut_r[regno] << 8;
6547 *green = intel_crtc->lut_g[regno] << 8;
6548 *blue = intel_crtc->lut_b[regno] << 8;
6549}
6550
Jesse Barnes79e53942008-11-07 14:24:08 -08006551static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006552 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006553{
James Simmons72034252010-08-03 01:33:19 +01006554 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006556
James Simmons72034252010-08-03 01:33:19 +01006557 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006558 intel_crtc->lut_r[i] = red[i] >> 8;
6559 intel_crtc->lut_g[i] = green[i] >> 8;
6560 intel_crtc->lut_b[i] = blue[i] >> 8;
6561 }
6562
6563 intel_crtc_load_lut(crtc);
6564}
6565
Jesse Barnes79e53942008-11-07 14:24:08 -08006566/* VESA 640x480x72Hz mode to set on the pipe */
6567static struct drm_display_mode load_detect_mode = {
6568 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6569 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6570};
6571
Chris Wilsond2dff872011-04-19 08:36:26 +01006572static struct drm_framebuffer *
6573intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006574 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006575 struct drm_i915_gem_object *obj)
6576{
6577 struct intel_framebuffer *intel_fb;
6578 int ret;
6579
6580 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6581 if (!intel_fb) {
6582 drm_gem_object_unreference_unlocked(&obj->base);
6583 return ERR_PTR(-ENOMEM);
6584 }
6585
6586 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6587 if (ret) {
6588 drm_gem_object_unreference_unlocked(&obj->base);
6589 kfree(intel_fb);
6590 return ERR_PTR(ret);
6591 }
6592
6593 return &intel_fb->base;
6594}
6595
6596static u32
6597intel_framebuffer_pitch_for_width(int width, int bpp)
6598{
6599 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6600 return ALIGN(pitch, 64);
6601}
6602
6603static u32
6604intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6605{
6606 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6607 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6608}
6609
6610static struct drm_framebuffer *
6611intel_framebuffer_create_for_mode(struct drm_device *dev,
6612 struct drm_display_mode *mode,
6613 int depth, int bpp)
6614{
6615 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006616 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006617
6618 obj = i915_gem_alloc_object(dev,
6619 intel_framebuffer_size_for_mode(mode, bpp));
6620 if (obj == NULL)
6621 return ERR_PTR(-ENOMEM);
6622
6623 mode_cmd.width = mode->hdisplay;
6624 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006625 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6626 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006627 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006628
6629 return intel_framebuffer_create(dev, &mode_cmd, obj);
6630}
6631
6632static struct drm_framebuffer *
6633mode_fits_in_fbdev(struct drm_device *dev,
6634 struct drm_display_mode *mode)
6635{
6636 struct drm_i915_private *dev_priv = dev->dev_private;
6637 struct drm_i915_gem_object *obj;
6638 struct drm_framebuffer *fb;
6639
6640 if (dev_priv->fbdev == NULL)
6641 return NULL;
6642
6643 obj = dev_priv->fbdev->ifb.obj;
6644 if (obj == NULL)
6645 return NULL;
6646
6647 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006648 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6649 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006650 return NULL;
6651
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006652 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006653 return NULL;
6654
6655 return fb;
6656}
6657
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006658bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006659 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006660 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006661{
6662 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006663 struct intel_encoder *intel_encoder =
6664 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006665 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006666 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006667 struct drm_crtc *crtc = NULL;
6668 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006669 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006670 int i = -1;
6671
Chris Wilsond2dff872011-04-19 08:36:26 +01006672 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6673 connector->base.id, drm_get_connector_name(connector),
6674 encoder->base.id, drm_get_encoder_name(encoder));
6675
Jesse Barnes79e53942008-11-07 14:24:08 -08006676 /*
6677 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006678 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006679 * - if the connector already has an assigned crtc, use it (but make
6680 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006681 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006682 * - try to find the first unused crtc that can drive this connector,
6683 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006684 */
6685
6686 /* See if we already have a CRTC for this connector */
6687 if (encoder->crtc) {
6688 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006689
Daniel Vetter7b240562012-12-12 00:35:33 +01006690 mutex_lock(&crtc->mutex);
6691
Daniel Vetter24218aa2012-08-12 19:27:11 +02006692 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006693 old->load_detect_temp = false;
6694
6695 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006696 if (connector->dpms != DRM_MODE_DPMS_ON)
6697 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006698
Chris Wilson71731882011-04-19 23:10:58 +01006699 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006700 }
6701
6702 /* Find an unused one (if possible) */
6703 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6704 i++;
6705 if (!(encoder->possible_crtcs & (1 << i)))
6706 continue;
6707 if (!possible_crtc->enabled) {
6708 crtc = possible_crtc;
6709 break;
6710 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006711 }
6712
6713 /*
6714 * If we didn't find an unused CRTC, don't use any.
6715 */
6716 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006717 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6718 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006719 }
6720
Daniel Vetter7b240562012-12-12 00:35:33 +01006721 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006722 intel_encoder->new_crtc = to_intel_crtc(crtc);
6723 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006724
6725 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006726 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006727 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006728 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006729
Chris Wilson64927112011-04-20 07:25:26 +01006730 if (!mode)
6731 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006732
Chris Wilsond2dff872011-04-19 08:36:26 +01006733 /* We need a framebuffer large enough to accommodate all accesses
6734 * that the plane may generate whilst we perform load detection.
6735 * We can not rely on the fbcon either being present (we get called
6736 * during its initialisation to detect all boot displays, or it may
6737 * not even exist) or that it is large enough to satisfy the
6738 * requested mode.
6739 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006740 fb = mode_fits_in_fbdev(dev, mode);
6741 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006742 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006743 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6744 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006745 } else
6746 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006747 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006748 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006749 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006750 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006751 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006752
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006753 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006754 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006755 if (old->release_fb)
6756 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006757 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006758 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006759 }
Chris Wilson71731882011-04-19 23:10:58 +01006760
Jesse Barnes79e53942008-11-07 14:24:08 -08006761 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006762 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006763 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006764}
6765
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006766void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006767 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006768{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006769 struct intel_encoder *intel_encoder =
6770 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006771 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006772 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006773
Chris Wilsond2dff872011-04-19 08:36:26 +01006774 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6775 connector->base.id, drm_get_connector_name(connector),
6776 encoder->base.id, drm_get_encoder_name(encoder));
6777
Chris Wilson8261b192011-04-19 23:18:09 +01006778 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006779 to_intel_connector(connector)->new_encoder = NULL;
6780 intel_encoder->new_crtc = NULL;
6781 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006782
Daniel Vetter36206362012-12-10 20:42:17 +01006783 if (old->release_fb) {
6784 drm_framebuffer_unregister_private(old->release_fb);
6785 drm_framebuffer_unreference(old->release_fb);
6786 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006787
Daniel Vetter67c96402013-01-23 16:25:09 +00006788 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006789 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006790 }
6791
Eric Anholtc751ce42010-03-25 11:48:48 -07006792 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006793 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6794 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006795
6796 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006797}
6798
6799/* Returns the clock of the currently programmed mode of the given pipe. */
6800static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6801{
6802 struct drm_i915_private *dev_priv = dev->dev_private;
6803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6804 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006805 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006806 u32 fp;
6807 intel_clock_t clock;
6808
6809 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006810 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006811 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006812 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006813
6814 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006815 if (IS_PINEVIEW(dev)) {
6816 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6817 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006818 } else {
6819 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6820 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6821 }
6822
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006823 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006824 if (IS_PINEVIEW(dev))
6825 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6826 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006827 else
6828 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006829 DPLL_FPA01_P1_POST_DIV_SHIFT);
6830
6831 switch (dpll & DPLL_MODE_MASK) {
6832 case DPLLB_MODE_DAC_SERIAL:
6833 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6834 5 : 10;
6835 break;
6836 case DPLLB_MODE_LVDS:
6837 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6838 7 : 14;
6839 break;
6840 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006841 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006842 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6843 return 0;
6844 }
6845
6846 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006847 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006848 } else {
6849 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6850
6851 if (is_lvds) {
6852 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6853 DPLL_FPA01_P1_POST_DIV_SHIFT);
6854 clock.p2 = 14;
6855
6856 if ((dpll & PLL_REF_INPUT_MASK) ==
6857 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6858 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006859 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006860 } else
Shaohua Li21778322009-02-23 15:19:16 +08006861 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006862 } else {
6863 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6864 clock.p1 = 2;
6865 else {
6866 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6867 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6868 }
6869 if (dpll & PLL_P2_DIVIDE_BY_4)
6870 clock.p2 = 4;
6871 else
6872 clock.p2 = 2;
6873
Shaohua Li21778322009-02-23 15:19:16 +08006874 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006875 }
6876 }
6877
6878 /* XXX: It would be nice to validate the clocks, but we can't reuse
6879 * i830PllIsValid() because it relies on the xf86_config connector
6880 * configuration being accurate, which it isn't necessarily.
6881 */
6882
6883 return clock.dot;
6884}
6885
6886/** Returns the currently programmed mode of the given pipe. */
6887struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6888 struct drm_crtc *crtc)
6889{
Jesse Barnes548f2452011-02-17 10:40:53 -08006890 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006891 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02006892 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006893 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006894 int htot = I915_READ(HTOTAL(cpu_transcoder));
6895 int hsync = I915_READ(HSYNC(cpu_transcoder));
6896 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6897 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006898
6899 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6900 if (!mode)
6901 return NULL;
6902
6903 mode->clock = intel_crtc_clock_get(dev, crtc);
6904 mode->hdisplay = (htot & 0xffff) + 1;
6905 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6906 mode->hsync_start = (hsync & 0xffff) + 1;
6907 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6908 mode->vdisplay = (vtot & 0xffff) + 1;
6909 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6910 mode->vsync_start = (vsync & 0xffff) + 1;
6911 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6912
6913 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006914
6915 return mode;
6916}
6917
Daniel Vetter3dec0092010-08-20 21:40:52 +02006918static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006919{
6920 struct drm_device *dev = crtc->dev;
6921 drm_i915_private_t *dev_priv = dev->dev_private;
6922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6923 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006924 int dpll_reg = DPLL(pipe);
6925 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006926
Eric Anholtbad720f2009-10-22 16:11:14 -07006927 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006928 return;
6929
6930 if (!dev_priv->lvds_downclock_avail)
6931 return;
6932
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006933 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006934 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006935 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006936
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006937 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006938
6939 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6940 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006941 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006942
Jesse Barnes652c3932009-08-17 13:31:43 -07006943 dpll = I915_READ(dpll_reg);
6944 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006945 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006946 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006947}
6948
6949static void intel_decrease_pllclock(struct drm_crtc *crtc)
6950{
6951 struct drm_device *dev = crtc->dev;
6952 drm_i915_private_t *dev_priv = dev->dev_private;
6953 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006954
Eric Anholtbad720f2009-10-22 16:11:14 -07006955 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006956 return;
6957
6958 if (!dev_priv->lvds_downclock_avail)
6959 return;
6960
6961 /*
6962 * Since this is called by a timer, we should never get here in
6963 * the manual case.
6964 */
6965 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006966 int pipe = intel_crtc->pipe;
6967 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006968 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006969
Zhao Yakui44d98a62009-10-09 11:39:40 +08006970 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006971
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006972 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006973
Chris Wilson074b5e12012-05-02 12:07:06 +01006974 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006975 dpll |= DISPLAY_RATE_SELECT_FPA1;
6976 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006977 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006978 dpll = I915_READ(dpll_reg);
6979 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006980 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006981 }
6982
6983}
6984
Chris Wilsonf047e392012-07-21 12:31:41 +01006985void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006986{
Chris Wilsonf047e392012-07-21 12:31:41 +01006987 i915_update_gfx_val(dev->dev_private);
6988}
6989
6990void intel_mark_idle(struct drm_device *dev)
6991{
Chris Wilson725a5b52013-01-08 11:02:57 +00006992 struct drm_crtc *crtc;
6993
6994 if (!i915_powersave)
6995 return;
6996
6997 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6998 if (!crtc->fb)
6999 continue;
7000
7001 intel_decrease_pllclock(crtc);
7002 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007003}
7004
7005void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
7006{
7007 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007008 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007009
7010 if (!i915_powersave)
7011 return;
7012
Jesse Barnes652c3932009-08-17 13:31:43 -07007013 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007014 if (!crtc->fb)
7015 continue;
7016
Chris Wilsonf047e392012-07-21 12:31:41 +01007017 if (to_intel_framebuffer(crtc->fb)->obj == obj)
7018 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007019 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007020}
7021
Jesse Barnes79e53942008-11-07 14:24:08 -08007022static void intel_crtc_destroy(struct drm_crtc *crtc)
7023{
7024 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007025 struct drm_device *dev = crtc->dev;
7026 struct intel_unpin_work *work;
7027 unsigned long flags;
7028
7029 spin_lock_irqsave(&dev->event_lock, flags);
7030 work = intel_crtc->unpin_work;
7031 intel_crtc->unpin_work = NULL;
7032 spin_unlock_irqrestore(&dev->event_lock, flags);
7033
7034 if (work) {
7035 cancel_work_sync(&work->work);
7036 kfree(work);
7037 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007038
7039 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007040
Jesse Barnes79e53942008-11-07 14:24:08 -08007041 kfree(intel_crtc);
7042}
7043
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007044static void intel_unpin_work_fn(struct work_struct *__work)
7045{
7046 struct intel_unpin_work *work =
7047 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007048 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007049
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007050 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007051 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007052 drm_gem_object_unreference(&work->pending_flip_obj->base);
7053 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007054
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007055 intel_update_fbc(dev);
7056 mutex_unlock(&dev->struct_mutex);
7057
7058 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7059 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7060
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007061 kfree(work);
7062}
7063
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007064static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007065 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007066{
7067 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7069 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007070 unsigned long flags;
7071
7072 /* Ignore early vblank irqs */
7073 if (intel_crtc == NULL)
7074 return;
7075
7076 spin_lock_irqsave(&dev->event_lock, flags);
7077 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007078
7079 /* Ensure we don't miss a work->pending update ... */
7080 smp_rmb();
7081
7082 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007083 spin_unlock_irqrestore(&dev->event_lock, flags);
7084 return;
7085 }
7086
Chris Wilsone7d841c2012-12-03 11:36:30 +00007087 /* and that the unpin work is consistent wrt ->pending. */
7088 smp_rmb();
7089
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007090 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007091
Rob Clark45a066e2012-10-08 14:50:40 -05007092 if (work->event)
7093 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007094
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007095 drm_vblank_put(dev, intel_crtc->pipe);
7096
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007097 spin_unlock_irqrestore(&dev->event_lock, flags);
7098
Daniel Vetter2c10d572012-12-20 21:24:07 +01007099 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007100
7101 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007102
7103 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007104}
7105
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007106void intel_finish_page_flip(struct drm_device *dev, int pipe)
7107{
7108 drm_i915_private_t *dev_priv = dev->dev_private;
7109 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7110
Mario Kleiner49b14a52010-12-09 07:00:07 +01007111 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007112}
7113
7114void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7115{
7116 drm_i915_private_t *dev_priv = dev->dev_private;
7117 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7118
Mario Kleiner49b14a52010-12-09 07:00:07 +01007119 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007120}
7121
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007122void intel_prepare_page_flip(struct drm_device *dev, int plane)
7123{
7124 drm_i915_private_t *dev_priv = dev->dev_private;
7125 struct intel_crtc *intel_crtc =
7126 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7127 unsigned long flags;
7128
Chris Wilsone7d841c2012-12-03 11:36:30 +00007129 /* NB: An MMIO update of the plane base pointer will also
7130 * generate a page-flip completion irq, i.e. every modeset
7131 * is also accompanied by a spurious intel_prepare_page_flip().
7132 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007133 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007134 if (intel_crtc->unpin_work)
7135 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007136 spin_unlock_irqrestore(&dev->event_lock, flags);
7137}
7138
Chris Wilsone7d841c2012-12-03 11:36:30 +00007139inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7140{
7141 /* Ensure that the work item is consistent when activating it ... */
7142 smp_wmb();
7143 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7144 /* and that it is marked active as soon as the irq could fire. */
7145 smp_wmb();
7146}
7147
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007148static int intel_gen2_queue_flip(struct drm_device *dev,
7149 struct drm_crtc *crtc,
7150 struct drm_framebuffer *fb,
7151 struct drm_i915_gem_object *obj)
7152{
7153 struct drm_i915_private *dev_priv = dev->dev_private;
7154 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007155 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007156 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007157 int ret;
7158
Daniel Vetter6d90c952012-04-26 23:28:05 +02007159 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007160 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007161 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007162
Daniel Vetter6d90c952012-04-26 23:28:05 +02007163 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007164 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007165 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007166
7167 /* Can't queue multiple flips, so wait for the previous
7168 * one to finish before executing the next.
7169 */
7170 if (intel_crtc->plane)
7171 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7172 else
7173 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007174 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7175 intel_ring_emit(ring, MI_NOOP);
7176 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7177 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7178 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007179 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007180 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007181
7182 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007183 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007184 return 0;
7185
7186err_unpin:
7187 intel_unpin_fb_obj(obj);
7188err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007189 return ret;
7190}
7191
7192static int intel_gen3_queue_flip(struct drm_device *dev,
7193 struct drm_crtc *crtc,
7194 struct drm_framebuffer *fb,
7195 struct drm_i915_gem_object *obj)
7196{
7197 struct drm_i915_private *dev_priv = dev->dev_private;
7198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007199 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007200 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007201 int ret;
7202
Daniel Vetter6d90c952012-04-26 23:28:05 +02007203 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007204 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007205 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007206
Daniel Vetter6d90c952012-04-26 23:28:05 +02007207 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007208 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007209 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007210
7211 if (intel_crtc->plane)
7212 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7213 else
7214 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007215 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7216 intel_ring_emit(ring, MI_NOOP);
7217 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7218 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7219 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007220 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007221 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007222
Chris Wilsone7d841c2012-12-03 11:36:30 +00007223 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007224 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007225 return 0;
7226
7227err_unpin:
7228 intel_unpin_fb_obj(obj);
7229err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007230 return ret;
7231}
7232
7233static int intel_gen4_queue_flip(struct drm_device *dev,
7234 struct drm_crtc *crtc,
7235 struct drm_framebuffer *fb,
7236 struct drm_i915_gem_object *obj)
7237{
7238 struct drm_i915_private *dev_priv = dev->dev_private;
7239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7240 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007241 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007242 int ret;
7243
Daniel Vetter6d90c952012-04-26 23:28:05 +02007244 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007245 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007246 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007247
Daniel Vetter6d90c952012-04-26 23:28:05 +02007248 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007249 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007250 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007251
7252 /* i965+ uses the linear or tiled offsets from the
7253 * Display Registers (which do not change across a page-flip)
7254 * so we need only reprogram the base address.
7255 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007256 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7257 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7258 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007259 intel_ring_emit(ring,
7260 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7261 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007262
7263 /* XXX Enabling the panel-fitter across page-flip is so far
7264 * untested on non-native modes, so ignore it for now.
7265 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7266 */
7267 pf = 0;
7268 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007269 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007270
7271 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007272 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007273 return 0;
7274
7275err_unpin:
7276 intel_unpin_fb_obj(obj);
7277err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007278 return ret;
7279}
7280
7281static int intel_gen6_queue_flip(struct drm_device *dev,
7282 struct drm_crtc *crtc,
7283 struct drm_framebuffer *fb,
7284 struct drm_i915_gem_object *obj)
7285{
7286 struct drm_i915_private *dev_priv = dev->dev_private;
7287 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007288 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007289 uint32_t pf, pipesrc;
7290 int ret;
7291
Daniel Vetter6d90c952012-04-26 23:28:05 +02007292 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007293 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007294 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007295
Daniel Vetter6d90c952012-04-26 23:28:05 +02007296 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007297 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007298 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007299
Daniel Vetter6d90c952012-04-26 23:28:05 +02007300 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7301 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7302 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007303 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007304
Chris Wilson99d9acd2012-04-17 20:37:00 +01007305 /* Contrary to the suggestions in the documentation,
7306 * "Enable Panel Fitter" does not seem to be required when page
7307 * flipping with a non-native mode, and worse causes a normal
7308 * modeset to fail.
7309 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7310 */
7311 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007312 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007313 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007314
7315 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007316 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007317 return 0;
7318
7319err_unpin:
7320 intel_unpin_fb_obj(obj);
7321err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007322 return ret;
7323}
7324
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007325/*
7326 * On gen7 we currently use the blit ring because (in early silicon at least)
7327 * the render ring doesn't give us interrpts for page flip completion, which
7328 * means clients will hang after the first flip is queued. Fortunately the
7329 * blit ring generates interrupts properly, so use it instead.
7330 */
7331static int intel_gen7_queue_flip(struct drm_device *dev,
7332 struct drm_crtc *crtc,
7333 struct drm_framebuffer *fb,
7334 struct drm_i915_gem_object *obj)
7335{
7336 struct drm_i915_private *dev_priv = dev->dev_private;
7337 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7338 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007339 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007340 int ret;
7341
7342 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7343 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007344 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007345
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007346 switch(intel_crtc->plane) {
7347 case PLANE_A:
7348 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7349 break;
7350 case PLANE_B:
7351 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7352 break;
7353 case PLANE_C:
7354 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7355 break;
7356 default:
7357 WARN_ONCE(1, "unknown plane in flip command\n");
7358 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007359 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007360 }
7361
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007362 ret = intel_ring_begin(ring, 4);
7363 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007364 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007365
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007366 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007367 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007368 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007369 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007370
7371 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007372 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007373 return 0;
7374
7375err_unpin:
7376 intel_unpin_fb_obj(obj);
7377err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007378 return ret;
7379}
7380
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007381static int intel_default_queue_flip(struct drm_device *dev,
7382 struct drm_crtc *crtc,
7383 struct drm_framebuffer *fb,
7384 struct drm_i915_gem_object *obj)
7385{
7386 return -ENODEV;
7387}
7388
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007389static int intel_crtc_page_flip(struct drm_crtc *crtc,
7390 struct drm_framebuffer *fb,
7391 struct drm_pending_vblank_event *event)
7392{
7393 struct drm_device *dev = crtc->dev;
7394 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007395 struct drm_framebuffer *old_fb = crtc->fb;
7396 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7398 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007399 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007400 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007401
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007402 /* Can't change pixel format via MI display flips. */
7403 if (fb->pixel_format != crtc->fb->pixel_format)
7404 return -EINVAL;
7405
7406 /*
7407 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7408 * Note that pitch changes could also affect these register.
7409 */
7410 if (INTEL_INFO(dev)->gen > 3 &&
7411 (fb->offsets[0] != crtc->fb->offsets[0] ||
7412 fb->pitches[0] != crtc->fb->pitches[0]))
7413 return -EINVAL;
7414
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007415 work = kzalloc(sizeof *work, GFP_KERNEL);
7416 if (work == NULL)
7417 return -ENOMEM;
7418
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007419 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007420 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007421 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007422 INIT_WORK(&work->work, intel_unpin_work_fn);
7423
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007424 ret = drm_vblank_get(dev, intel_crtc->pipe);
7425 if (ret)
7426 goto free_work;
7427
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007428 /* We borrow the event spin lock for protecting unpin_work */
7429 spin_lock_irqsave(&dev->event_lock, flags);
7430 if (intel_crtc->unpin_work) {
7431 spin_unlock_irqrestore(&dev->event_lock, flags);
7432 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007433 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007434
7435 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007436 return -EBUSY;
7437 }
7438 intel_crtc->unpin_work = work;
7439 spin_unlock_irqrestore(&dev->event_lock, flags);
7440
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007441 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7442 flush_workqueue(dev_priv->wq);
7443
Chris Wilson79158102012-05-23 11:13:58 +01007444 ret = i915_mutex_lock_interruptible(dev);
7445 if (ret)
7446 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007447
Jesse Barnes75dfca82010-02-10 15:09:44 -08007448 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007449 drm_gem_object_reference(&work->old_fb_obj->base);
7450 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007451
7452 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007453
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007454 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007455
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007456 work->enable_stall_check = true;
7457
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007458 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007459 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007460
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007461 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7462 if (ret)
7463 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007464
Chris Wilson7782de32011-07-08 12:22:41 +01007465 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007466 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007467 mutex_unlock(&dev->struct_mutex);
7468
Jesse Barnese5510fa2010-07-01 16:48:37 -07007469 trace_i915_flip_request(intel_crtc->plane, obj);
7470
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007471 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007472
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007473cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007474 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007475 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007476 drm_gem_object_unreference(&work->old_fb_obj->base);
7477 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007478 mutex_unlock(&dev->struct_mutex);
7479
Chris Wilson79158102012-05-23 11:13:58 +01007480cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007481 spin_lock_irqsave(&dev->event_lock, flags);
7482 intel_crtc->unpin_work = NULL;
7483 spin_unlock_irqrestore(&dev->event_lock, flags);
7484
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007485 drm_vblank_put(dev, intel_crtc->pipe);
7486free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007487 kfree(work);
7488
7489 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007490}
7491
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007492static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007493 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7494 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007495};
7496
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007497bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7498{
7499 struct intel_encoder *other_encoder;
7500 struct drm_crtc *crtc = &encoder->new_crtc->base;
7501
7502 if (WARN_ON(!crtc))
7503 return false;
7504
7505 list_for_each_entry(other_encoder,
7506 &crtc->dev->mode_config.encoder_list,
7507 base.head) {
7508
7509 if (&other_encoder->new_crtc->base != crtc ||
7510 encoder == other_encoder)
7511 continue;
7512 else
7513 return true;
7514 }
7515
7516 return false;
7517}
7518
Daniel Vetter50f56112012-07-02 09:35:43 +02007519static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7520 struct drm_crtc *crtc)
7521{
7522 struct drm_device *dev;
7523 struct drm_crtc *tmp;
7524 int crtc_mask = 1;
7525
7526 WARN(!crtc, "checking null crtc?\n");
7527
7528 dev = crtc->dev;
7529
7530 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7531 if (tmp == crtc)
7532 break;
7533 crtc_mask <<= 1;
7534 }
7535
7536 if (encoder->possible_crtcs & crtc_mask)
7537 return true;
7538 return false;
7539}
7540
Daniel Vetter9a935852012-07-05 22:34:27 +02007541/**
7542 * intel_modeset_update_staged_output_state
7543 *
7544 * Updates the staged output configuration state, e.g. after we've read out the
7545 * current hw state.
7546 */
7547static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7548{
7549 struct intel_encoder *encoder;
7550 struct intel_connector *connector;
7551
7552 list_for_each_entry(connector, &dev->mode_config.connector_list,
7553 base.head) {
7554 connector->new_encoder =
7555 to_intel_encoder(connector->base.encoder);
7556 }
7557
7558 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7559 base.head) {
7560 encoder->new_crtc =
7561 to_intel_crtc(encoder->base.crtc);
7562 }
7563}
7564
7565/**
7566 * intel_modeset_commit_output_state
7567 *
7568 * This function copies the stage display pipe configuration to the real one.
7569 */
7570static void intel_modeset_commit_output_state(struct drm_device *dev)
7571{
7572 struct intel_encoder *encoder;
7573 struct intel_connector *connector;
7574
7575 list_for_each_entry(connector, &dev->mode_config.connector_list,
7576 base.head) {
7577 connector->base.encoder = &connector->new_encoder->base;
7578 }
7579
7580 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7581 base.head) {
7582 encoder->base.crtc = &encoder->new_crtc->base;
7583 }
7584}
7585
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007586static int
7587pipe_config_set_bpp(struct drm_crtc *crtc,
7588 struct drm_framebuffer *fb,
7589 struct intel_crtc_config *pipe_config)
7590{
7591 struct drm_device *dev = crtc->dev;
7592 struct drm_connector *connector;
7593 int bpp;
7594
Daniel Vetterd42264b2013-03-28 16:38:08 +01007595 switch (fb->pixel_format) {
7596 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007597 bpp = 8*3; /* since we go through a colormap */
7598 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007599 case DRM_FORMAT_XRGB1555:
7600 case DRM_FORMAT_ARGB1555:
7601 /* checked in intel_framebuffer_init already */
7602 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7603 return -EINVAL;
7604 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007605 bpp = 6*3; /* min is 18bpp */
7606 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007607 case DRM_FORMAT_XBGR8888:
7608 case DRM_FORMAT_ABGR8888:
7609 /* checked in intel_framebuffer_init already */
7610 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7611 return -EINVAL;
7612 case DRM_FORMAT_XRGB8888:
7613 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007614 bpp = 8*3;
7615 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007616 case DRM_FORMAT_XRGB2101010:
7617 case DRM_FORMAT_ARGB2101010:
7618 case DRM_FORMAT_XBGR2101010:
7619 case DRM_FORMAT_ABGR2101010:
7620 /* checked in intel_framebuffer_init already */
7621 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007622 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007623 bpp = 10*3;
7624 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007625 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007626 default:
7627 DRM_DEBUG_KMS("unsupported depth\n");
7628 return -EINVAL;
7629 }
7630
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007631 pipe_config->pipe_bpp = bpp;
7632
7633 /* Clamp display bpp to EDID value */
7634 list_for_each_entry(connector, &dev->mode_config.connector_list,
7635 head) {
7636 if (connector->encoder && connector->encoder->crtc != crtc)
7637 continue;
7638
7639 /* Don't use an invalid EDID bpc value */
7640 if (connector->display_info.bpc &&
7641 connector->display_info.bpc * 3 < bpp) {
7642 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7643 bpp, connector->display_info.bpc*3);
7644 pipe_config->pipe_bpp = connector->display_info.bpc*3;
7645 }
Daniel Vetter996a2232013-04-19 11:24:34 +02007646
7647 /* Clamp bpp to 8 on screens without EDID 1.4 */
7648 if (connector->display_info.bpc == 0 && bpp > 24) {
7649 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7650 bpp);
7651 pipe_config->pipe_bpp = 24;
7652 }
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007653 }
7654
7655 return bpp;
7656}
7657
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007658static struct intel_crtc_config *
7659intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007660 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007661 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007662{
7663 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007664 struct drm_encoder_helper_funcs *encoder_funcs;
7665 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007666 struct intel_crtc_config *pipe_config;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007667 int plane_bpp;
Daniel Vetter7758a112012-07-08 19:40:39 +02007668
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007669 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7670 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007671 return ERR_PTR(-ENOMEM);
7672
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007673 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7674 drm_mode_copy(&pipe_config->requested_mode, mode);
7675
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007676 plane_bpp = pipe_config_set_bpp(crtc, fb, pipe_config);
7677 if (plane_bpp < 0)
7678 goto fail;
7679
Daniel Vetter7758a112012-07-08 19:40:39 +02007680 /* Pass our mode to the connectors and the CRTC to give them a chance to
7681 * adjust it according to limitations or connector properties, and also
7682 * a chance to reject the mode entirely.
7683 */
7684 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7685 base.head) {
7686
7687 if (&encoder->new_crtc->base != crtc)
7688 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007689
7690 if (encoder->compute_config) {
7691 if (!(encoder->compute_config(encoder, pipe_config))) {
7692 DRM_DEBUG_KMS("Encoder config failure\n");
7693 goto fail;
7694 }
7695
7696 continue;
7697 }
7698
Daniel Vetter7758a112012-07-08 19:40:39 +02007699 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007700 if (!(encoder_funcs->mode_fixup(&encoder->base,
7701 &pipe_config->requested_mode,
7702 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007703 DRM_DEBUG_KMS("Encoder fixup failed\n");
7704 goto fail;
7705 }
7706 }
7707
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007708 if (!(intel_crtc_compute_config(crtc, pipe_config))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007709 DRM_DEBUG_KMS("CRTC fixup failed\n");
7710 goto fail;
7711 }
7712 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7713
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007714 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7715 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7716 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7717
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007718 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007719fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007720 kfree(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +02007721 return ERR_PTR(-EINVAL);
7722}
7723
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007724/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7725 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7726static void
7727intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7728 unsigned *prepare_pipes, unsigned *disable_pipes)
7729{
7730 struct intel_crtc *intel_crtc;
7731 struct drm_device *dev = crtc->dev;
7732 struct intel_encoder *encoder;
7733 struct intel_connector *connector;
7734 struct drm_crtc *tmp_crtc;
7735
7736 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7737
7738 /* Check which crtcs have changed outputs connected to them, these need
7739 * to be part of the prepare_pipes mask. We don't (yet) support global
7740 * modeset across multiple crtcs, so modeset_pipes will only have one
7741 * bit set at most. */
7742 list_for_each_entry(connector, &dev->mode_config.connector_list,
7743 base.head) {
7744 if (connector->base.encoder == &connector->new_encoder->base)
7745 continue;
7746
7747 if (connector->base.encoder) {
7748 tmp_crtc = connector->base.encoder->crtc;
7749
7750 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7751 }
7752
7753 if (connector->new_encoder)
7754 *prepare_pipes |=
7755 1 << connector->new_encoder->new_crtc->pipe;
7756 }
7757
7758 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7759 base.head) {
7760 if (encoder->base.crtc == &encoder->new_crtc->base)
7761 continue;
7762
7763 if (encoder->base.crtc) {
7764 tmp_crtc = encoder->base.crtc;
7765
7766 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7767 }
7768
7769 if (encoder->new_crtc)
7770 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7771 }
7772
7773 /* Check for any pipes that will be fully disabled ... */
7774 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7775 base.head) {
7776 bool used = false;
7777
7778 /* Don't try to disable disabled crtcs. */
7779 if (!intel_crtc->base.enabled)
7780 continue;
7781
7782 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7783 base.head) {
7784 if (encoder->new_crtc == intel_crtc)
7785 used = true;
7786 }
7787
7788 if (!used)
7789 *disable_pipes |= 1 << intel_crtc->pipe;
7790 }
7791
7792
7793 /* set_mode is also used to update properties on life display pipes. */
7794 intel_crtc = to_intel_crtc(crtc);
7795 if (crtc->enabled)
7796 *prepare_pipes |= 1 << intel_crtc->pipe;
7797
Daniel Vetterb6c51642013-04-12 18:48:43 +02007798 /*
7799 * For simplicity do a full modeset on any pipe where the output routing
7800 * changed. We could be more clever, but that would require us to be
7801 * more careful with calling the relevant encoder->mode_set functions.
7802 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007803 if (*prepare_pipes)
7804 *modeset_pipes = *prepare_pipes;
7805
7806 /* ... and mask these out. */
7807 *modeset_pipes &= ~(*disable_pipes);
7808 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007809
7810 /*
7811 * HACK: We don't (yet) fully support global modesets. intel_set_config
7812 * obies this rule, but the modeset restore mode of
7813 * intel_modeset_setup_hw_state does not.
7814 */
7815 *modeset_pipes &= 1 << intel_crtc->pipe;
7816 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02007817
7818 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7819 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007820}
7821
Daniel Vetterea9d7582012-07-10 10:42:52 +02007822static bool intel_crtc_in_use(struct drm_crtc *crtc)
7823{
7824 struct drm_encoder *encoder;
7825 struct drm_device *dev = crtc->dev;
7826
7827 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7828 if (encoder->crtc == crtc)
7829 return true;
7830
7831 return false;
7832}
7833
7834static void
7835intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7836{
7837 struct intel_encoder *intel_encoder;
7838 struct intel_crtc *intel_crtc;
7839 struct drm_connector *connector;
7840
7841 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7842 base.head) {
7843 if (!intel_encoder->base.crtc)
7844 continue;
7845
7846 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7847
7848 if (prepare_pipes & (1 << intel_crtc->pipe))
7849 intel_encoder->connectors_active = false;
7850 }
7851
7852 intel_modeset_commit_output_state(dev);
7853
7854 /* Update computed state. */
7855 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7856 base.head) {
7857 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7858 }
7859
7860 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7861 if (!connector->encoder || !connector->encoder->crtc)
7862 continue;
7863
7864 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7865
7866 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007867 struct drm_property *dpms_property =
7868 dev->mode_config.dpms_property;
7869
Daniel Vetterea9d7582012-07-10 10:42:52 +02007870 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05007871 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02007872 dpms_property,
7873 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007874
7875 intel_encoder = to_intel_encoder(connector->encoder);
7876 intel_encoder->connectors_active = true;
7877 }
7878 }
7879
7880}
7881
Daniel Vetter25c5b262012-07-08 22:08:04 +02007882#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7883 list_for_each_entry((intel_crtc), \
7884 &(dev)->mode_config.crtc_list, \
7885 base.head) \
7886 if (mask & (1 <<(intel_crtc)->pipe)) \
7887
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007888static bool
7889intel_pipe_config_compare(struct intel_crtc_config *current_config,
7890 struct intel_crtc_config *pipe_config)
7891{
Daniel Vetter88adfff2013-03-28 10:42:01 +01007892 if (current_config->has_pch_encoder != pipe_config->has_pch_encoder) {
7893 DRM_ERROR("mismatch in has_pch_encoder "
7894 "(expected %i, found %i)\n",
7895 current_config->has_pch_encoder,
7896 pipe_config->has_pch_encoder);
7897 return false;
7898 }
7899
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007900 if (current_config->fdi_lanes != pipe_config->fdi_lanes) {
7901 DRM_ERROR("mismatch in fdi_lanes "
7902 "(expected %i, found %i)\n",
7903 current_config->fdi_lanes,
7904 pipe_config->fdi_lanes);
7905 return false;
7906 }
7907
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007908 return true;
7909}
7910
Daniel Vetterb9805142012-08-31 17:37:33 +02007911void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007912intel_modeset_check_state(struct drm_device *dev)
7913{
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007914 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007915 struct intel_crtc *crtc;
7916 struct intel_encoder *encoder;
7917 struct intel_connector *connector;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007918 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007919
7920 list_for_each_entry(connector, &dev->mode_config.connector_list,
7921 base.head) {
7922 /* This also checks the encoder/connector hw state with the
7923 * ->get_hw_state callbacks. */
7924 intel_connector_check_state(connector);
7925
7926 WARN(&connector->new_encoder->base != connector->base.encoder,
7927 "connector's staged encoder doesn't match current encoder\n");
7928 }
7929
7930 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7931 base.head) {
7932 bool enabled = false;
7933 bool active = false;
7934 enum pipe pipe, tracked_pipe;
7935
7936 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7937 encoder->base.base.id,
7938 drm_get_encoder_name(&encoder->base));
7939
7940 WARN(&encoder->new_crtc->base != encoder->base.crtc,
7941 "encoder's stage crtc doesn't match current crtc\n");
7942 WARN(encoder->connectors_active && !encoder->base.crtc,
7943 "encoder's active_connectors set, but no crtc\n");
7944
7945 list_for_each_entry(connector, &dev->mode_config.connector_list,
7946 base.head) {
7947 if (connector->base.encoder != &encoder->base)
7948 continue;
7949 enabled = true;
7950 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
7951 active = true;
7952 }
7953 WARN(!!encoder->base.crtc != enabled,
7954 "encoder's enabled state mismatch "
7955 "(expected %i, found %i)\n",
7956 !!encoder->base.crtc, enabled);
7957 WARN(active && !encoder->base.crtc,
7958 "active encoder with no crtc\n");
7959
7960 WARN(encoder->connectors_active != active,
7961 "encoder's computed active state doesn't match tracked active state "
7962 "(expected %i, found %i)\n", active, encoder->connectors_active);
7963
7964 active = encoder->get_hw_state(encoder, &pipe);
7965 WARN(active != encoder->connectors_active,
7966 "encoder's hw state doesn't match sw tracking "
7967 "(expected %i, found %i)\n",
7968 encoder->connectors_active, active);
7969
7970 if (!encoder->base.crtc)
7971 continue;
7972
7973 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7974 WARN(active && pipe != tracked_pipe,
7975 "active encoder's pipe doesn't match"
7976 "(expected %i, found %i)\n",
7977 tracked_pipe, pipe);
7978
7979 }
7980
7981 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7982 base.head) {
7983 bool enabled = false;
7984 bool active = false;
7985
7986 DRM_DEBUG_KMS("[CRTC:%d]\n",
7987 crtc->base.base.id);
7988
7989 WARN(crtc->active && !crtc->base.enabled,
7990 "active crtc, but not enabled in sw tracking\n");
7991
7992 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7993 base.head) {
7994 if (encoder->base.crtc != &crtc->base)
7995 continue;
7996 enabled = true;
7997 if (encoder->connectors_active)
7998 active = true;
7999 }
8000 WARN(active != crtc->active,
8001 "crtc's computed active state doesn't match tracked active state "
8002 "(expected %i, found %i)\n", active, crtc->active);
8003 WARN(enabled != crtc->base.enabled,
8004 "crtc's computed enabled state doesn't match tracked enabled state "
8005 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8006
Daniel Vetter88adfff2013-03-28 10:42:01 +01008007 memset(&pipe_config, 0, sizeof(pipe_config));
Daniel Vetter60c4ae12013-04-29 18:29:19 +02008008 pipe_config.cpu_transcoder = crtc->config.cpu_transcoder;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008009 active = dev_priv->display.get_pipe_config(crtc,
8010 &pipe_config);
8011 WARN(crtc->active != active,
8012 "crtc active state doesn't match with hw state "
8013 "(expected %i, found %i)\n", crtc->active, active);
8014
8015 WARN(active &&
8016 !intel_pipe_config_compare(&crtc->config, &pipe_config),
8017 "pipe state doesn't match!\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008018 }
8019}
8020
Daniel Vetterf30da182013-04-11 20:22:50 +02008021static int __intel_set_mode(struct drm_crtc *crtc,
8022 struct drm_display_mode *mode,
8023 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008024{
8025 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008026 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008027 struct drm_display_mode *saved_mode, *saved_hwmode;
8028 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008029 struct intel_crtc *intel_crtc;
8030 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008031 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008032
Tim Gardner3ac18232012-12-07 07:54:26 -07008033 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008034 if (!saved_mode)
8035 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008036 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008037
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008038 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008039 &prepare_pipes, &disable_pipes);
8040
Tim Gardner3ac18232012-12-07 07:54:26 -07008041 *saved_hwmode = crtc->hwmode;
8042 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008043
Daniel Vetter25c5b262012-07-08 22:08:04 +02008044 /* Hack: Because we don't (yet) support global modeset on multiple
8045 * crtcs, we don't keep track of the new mode for more than one crtc.
8046 * Hence simply check whether any bit is set in modeset_pipes in all the
8047 * pieces of code that are not yet converted to deal with mutliple crtcs
8048 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008049 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008050 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008051 if (IS_ERR(pipe_config)) {
8052 ret = PTR_ERR(pipe_config);
8053 pipe_config = NULL;
8054
Tim Gardner3ac18232012-12-07 07:54:26 -07008055 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008056 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008057 }
8058
Daniel Vetter460da9162013-03-27 00:44:51 +01008059 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8060 intel_crtc_disable(&intel_crtc->base);
8061
Daniel Vetterea9d7582012-07-10 10:42:52 +02008062 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8063 if (intel_crtc->base.enabled)
8064 dev_priv->display.crtc_disable(&intel_crtc->base);
8065 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008066
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008067 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8068 * to set it here already despite that we pass it down the callchain.
8069 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008070 if (modeset_pipes) {
Daniel Vetter3b117c82013-04-17 20:15:07 +02008071 enum transcoder tmp = to_intel_crtc(crtc)->config.cpu_transcoder;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008072 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008073 /* mode_set/enable/disable functions rely on a correct pipe
8074 * config. */
8075 to_intel_crtc(crtc)->config = *pipe_config;
Daniel Vetter3b117c82013-04-17 20:15:07 +02008076 to_intel_crtc(crtc)->config.cpu_transcoder = tmp;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008077 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008078
Daniel Vetterea9d7582012-07-10 10:42:52 +02008079 /* Only after disabling all output pipelines that will be changed can we
8080 * update the the output configuration. */
8081 intel_modeset_update_state(dev, prepare_pipes);
8082
Daniel Vetter47fab732012-10-26 10:58:18 +02008083 if (dev_priv->display.modeset_global_resources)
8084 dev_priv->display.modeset_global_resources(dev);
8085
Daniel Vettera6778b32012-07-02 09:56:42 +02008086 /* Set up the DPLL and any encoders state that needs to adjust or depend
8087 * on the DPLL.
8088 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008089 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008090 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008091 x, y, fb);
8092 if (ret)
8093 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008094 }
8095
8096 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008097 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8098 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008099
Daniel Vetter25c5b262012-07-08 22:08:04 +02008100 if (modeset_pipes) {
8101 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008102 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008103
Daniel Vetter25c5b262012-07-08 22:08:04 +02008104 /* Calculate and store various constants which
8105 * are later needed by vblank and swap-completion
8106 * timestamping. They are derived from true hwmode.
8107 */
8108 drm_calc_timestamping_constants(crtc);
8109 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008110
8111 /* FIXME: add subpixel order */
8112done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008113 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008114 crtc->hwmode = *saved_hwmode;
8115 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008116 }
8117
Tim Gardner3ac18232012-12-07 07:54:26 -07008118out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008119 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008120 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008121 return ret;
8122}
8123
Daniel Vetterf30da182013-04-11 20:22:50 +02008124int intel_set_mode(struct drm_crtc *crtc,
8125 struct drm_display_mode *mode,
8126 int x, int y, struct drm_framebuffer *fb)
8127{
8128 int ret;
8129
8130 ret = __intel_set_mode(crtc, mode, x, y, fb);
8131
8132 if (ret == 0)
8133 intel_modeset_check_state(crtc->dev);
8134
8135 return ret;
8136}
8137
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008138void intel_crtc_restore_mode(struct drm_crtc *crtc)
8139{
8140 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8141}
8142
Daniel Vetter25c5b262012-07-08 22:08:04 +02008143#undef for_each_intel_crtc_masked
8144
Daniel Vetterd9e55602012-07-04 22:16:09 +02008145static void intel_set_config_free(struct intel_set_config *config)
8146{
8147 if (!config)
8148 return;
8149
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008150 kfree(config->save_connector_encoders);
8151 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008152 kfree(config);
8153}
8154
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008155static int intel_set_config_save_state(struct drm_device *dev,
8156 struct intel_set_config *config)
8157{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008158 struct drm_encoder *encoder;
8159 struct drm_connector *connector;
8160 int count;
8161
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008162 config->save_encoder_crtcs =
8163 kcalloc(dev->mode_config.num_encoder,
8164 sizeof(struct drm_crtc *), GFP_KERNEL);
8165 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008166 return -ENOMEM;
8167
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008168 config->save_connector_encoders =
8169 kcalloc(dev->mode_config.num_connector,
8170 sizeof(struct drm_encoder *), GFP_KERNEL);
8171 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008172 return -ENOMEM;
8173
8174 /* Copy data. Note that driver private data is not affected.
8175 * Should anything bad happen only the expected state is
8176 * restored, not the drivers personal bookkeeping.
8177 */
8178 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008179 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008180 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008181 }
8182
8183 count = 0;
8184 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008185 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008186 }
8187
8188 return 0;
8189}
8190
8191static void intel_set_config_restore_state(struct drm_device *dev,
8192 struct intel_set_config *config)
8193{
Daniel Vetter9a935852012-07-05 22:34:27 +02008194 struct intel_encoder *encoder;
8195 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008196 int count;
8197
8198 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008199 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8200 encoder->new_crtc =
8201 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008202 }
8203
8204 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008205 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8206 connector->new_encoder =
8207 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008208 }
8209}
8210
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008211static void
8212intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8213 struct intel_set_config *config)
8214{
8215
8216 /* We should be able to check here if the fb has the same properties
8217 * and then just flip_or_move it */
8218 if (set->crtc->fb != set->fb) {
8219 /* If we have no fb then treat it as a full mode set */
8220 if (set->crtc->fb == NULL) {
8221 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8222 config->mode_changed = true;
8223 } else if (set->fb == NULL) {
8224 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008225 } else if (set->fb->pixel_format !=
8226 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008227 config->mode_changed = true;
8228 } else
8229 config->fb_changed = true;
8230 }
8231
Daniel Vetter835c5872012-07-10 18:11:08 +02008232 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008233 config->fb_changed = true;
8234
8235 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8236 DRM_DEBUG_KMS("modes are different, full mode set\n");
8237 drm_mode_debug_printmodeline(&set->crtc->mode);
8238 drm_mode_debug_printmodeline(set->mode);
8239 config->mode_changed = true;
8240 }
8241}
8242
Daniel Vetter2e431052012-07-04 22:42:15 +02008243static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008244intel_modeset_stage_output_state(struct drm_device *dev,
8245 struct drm_mode_set *set,
8246 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008247{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008248 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008249 struct intel_connector *connector;
8250 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008251 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008252
Damien Lespiau9abdda72013-02-13 13:29:23 +00008253 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008254 * of connectors. For paranoia, double-check this. */
8255 WARN_ON(!set->fb && (set->num_connectors != 0));
8256 WARN_ON(set->fb && (set->num_connectors == 0));
8257
Daniel Vetter50f56112012-07-02 09:35:43 +02008258 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008259 list_for_each_entry(connector, &dev->mode_config.connector_list,
8260 base.head) {
8261 /* Otherwise traverse passed in connector list and get encoders
8262 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008263 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008264 if (set->connectors[ro] == &connector->base) {
8265 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008266 break;
8267 }
8268 }
8269
Daniel Vetter9a935852012-07-05 22:34:27 +02008270 /* If we disable the crtc, disable all its connectors. Also, if
8271 * the connector is on the changing crtc but not on the new
8272 * connector list, disable it. */
8273 if ((!set->fb || ro == set->num_connectors) &&
8274 connector->base.encoder &&
8275 connector->base.encoder->crtc == set->crtc) {
8276 connector->new_encoder = NULL;
8277
8278 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8279 connector->base.base.id,
8280 drm_get_connector_name(&connector->base));
8281 }
8282
8283
8284 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008285 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008286 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008287 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008288 }
8289 /* connector->new_encoder is now updated for all connectors. */
8290
8291 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008292 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008293 list_for_each_entry(connector, &dev->mode_config.connector_list,
8294 base.head) {
8295 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008296 continue;
8297
Daniel Vetter9a935852012-07-05 22:34:27 +02008298 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008299
8300 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008301 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008302 new_crtc = set->crtc;
8303 }
8304
8305 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008306 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8307 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008308 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008309 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008310 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8311
8312 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8313 connector->base.base.id,
8314 drm_get_connector_name(&connector->base),
8315 new_crtc->base.id);
8316 }
8317
8318 /* Check for any encoders that needs to be disabled. */
8319 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8320 base.head) {
8321 list_for_each_entry(connector,
8322 &dev->mode_config.connector_list,
8323 base.head) {
8324 if (connector->new_encoder == encoder) {
8325 WARN_ON(!connector->new_encoder->new_crtc);
8326
8327 goto next_encoder;
8328 }
8329 }
8330 encoder->new_crtc = NULL;
8331next_encoder:
8332 /* Only now check for crtc changes so we don't miss encoders
8333 * that will be disabled. */
8334 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008335 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008336 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008337 }
8338 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008339 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008340
Daniel Vetter2e431052012-07-04 22:42:15 +02008341 return 0;
8342}
8343
8344static int intel_crtc_set_config(struct drm_mode_set *set)
8345{
8346 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008347 struct drm_mode_set save_set;
8348 struct intel_set_config *config;
8349 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008350
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008351 BUG_ON(!set);
8352 BUG_ON(!set->crtc);
8353 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008354
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008355 /* Enforce sane interface api - has been abused by the fb helper. */
8356 BUG_ON(!set->mode && set->fb);
8357 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008358
Daniel Vetter2e431052012-07-04 22:42:15 +02008359 if (set->fb) {
8360 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8361 set->crtc->base.id, set->fb->base.id,
8362 (int)set->num_connectors, set->x, set->y);
8363 } else {
8364 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008365 }
8366
8367 dev = set->crtc->dev;
8368
8369 ret = -ENOMEM;
8370 config = kzalloc(sizeof(*config), GFP_KERNEL);
8371 if (!config)
8372 goto out_config;
8373
8374 ret = intel_set_config_save_state(dev, config);
8375 if (ret)
8376 goto out_config;
8377
8378 save_set.crtc = set->crtc;
8379 save_set.mode = &set->crtc->mode;
8380 save_set.x = set->crtc->x;
8381 save_set.y = set->crtc->y;
8382 save_set.fb = set->crtc->fb;
8383
8384 /* Compute whether we need a full modeset, only an fb base update or no
8385 * change at all. In the future we might also check whether only the
8386 * mode changed, e.g. for LVDS where we only change the panel fitter in
8387 * such cases. */
8388 intel_set_config_compute_mode_changes(set, config);
8389
Daniel Vetter9a935852012-07-05 22:34:27 +02008390 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008391 if (ret)
8392 goto fail;
8393
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008394 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008395 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008396 DRM_DEBUG_KMS("attempting to set mode from"
8397 " userspace\n");
8398 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008399 }
8400
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008401 ret = intel_set_mode(set->crtc, set->mode,
8402 set->x, set->y, set->fb);
8403 if (ret) {
8404 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8405 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008406 goto fail;
8407 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008408 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008409 intel_crtc_wait_for_pending_flips(set->crtc);
8410
Daniel Vetter4f660f42012-07-02 09:47:37 +02008411 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008412 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008413 }
8414
Daniel Vetterd9e55602012-07-04 22:16:09 +02008415 intel_set_config_free(config);
8416
Daniel Vetter50f56112012-07-02 09:35:43 +02008417 return 0;
8418
8419fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008420 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008421
8422 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008423 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008424 intel_set_mode(save_set.crtc, save_set.mode,
8425 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008426 DRM_ERROR("failed to restore config after modeset failure\n");
8427
Daniel Vetterd9e55602012-07-04 22:16:09 +02008428out_config:
8429 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008430 return ret;
8431}
8432
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008433static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008434 .cursor_set = intel_crtc_cursor_set,
8435 .cursor_move = intel_crtc_cursor_move,
8436 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008437 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008438 .destroy = intel_crtc_destroy,
8439 .page_flip = intel_crtc_page_flip,
8440};
8441
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008442static void intel_cpu_pll_init(struct drm_device *dev)
8443{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008444 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008445 intel_ddi_pll_init(dev);
8446}
8447
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008448static void intel_pch_pll_init(struct drm_device *dev)
8449{
8450 drm_i915_private_t *dev_priv = dev->dev_private;
8451 int i;
8452
8453 if (dev_priv->num_pch_pll == 0) {
8454 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8455 return;
8456 }
8457
8458 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8459 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8460 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8461 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8462 }
8463}
8464
Hannes Ederb358d0a2008-12-18 21:18:47 +01008465static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008466{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008467 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008468 struct intel_crtc *intel_crtc;
8469 int i;
8470
8471 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8472 if (intel_crtc == NULL)
8473 return;
8474
8475 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8476
8477 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008478 for (i = 0; i < 256; i++) {
8479 intel_crtc->lut_r[i] = i;
8480 intel_crtc->lut_g[i] = i;
8481 intel_crtc->lut_b[i] = i;
8482 }
8483
Jesse Barnes80824002009-09-10 15:28:06 -07008484 /* Swap pipes & planes for FBC on pre-965 */
8485 intel_crtc->pipe = pipe;
8486 intel_crtc->plane = pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02008487 intel_crtc->config.cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008488 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008489 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008490 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008491 }
8492
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008493 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8494 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8495 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8496 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8497
Jesse Barnes79e53942008-11-07 14:24:08 -08008498 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008499}
8500
Carl Worth08d7b3d2009-04-29 14:43:54 -07008501int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008502 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008503{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008504 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008505 struct drm_mode_object *drmmode_obj;
8506 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008507
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008508 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8509 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008510
Daniel Vetterc05422d2009-08-11 16:05:30 +02008511 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8512 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008513
Daniel Vetterc05422d2009-08-11 16:05:30 +02008514 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008515 DRM_ERROR("no such CRTC id\n");
8516 return -EINVAL;
8517 }
8518
Daniel Vetterc05422d2009-08-11 16:05:30 +02008519 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8520 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008521
Daniel Vetterc05422d2009-08-11 16:05:30 +02008522 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008523}
8524
Daniel Vetter66a92782012-07-12 20:08:18 +02008525static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008526{
Daniel Vetter66a92782012-07-12 20:08:18 +02008527 struct drm_device *dev = encoder->base.dev;
8528 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008529 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008530 int entry = 0;
8531
Daniel Vetter66a92782012-07-12 20:08:18 +02008532 list_for_each_entry(source_encoder,
8533 &dev->mode_config.encoder_list, base.head) {
8534
8535 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008536 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008537
8538 /* Intel hw has only one MUX where enocoders could be cloned. */
8539 if (encoder->cloneable && source_encoder->cloneable)
8540 index_mask |= (1 << entry);
8541
Jesse Barnes79e53942008-11-07 14:24:08 -08008542 entry++;
8543 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008544
Jesse Barnes79e53942008-11-07 14:24:08 -08008545 return index_mask;
8546}
8547
Chris Wilson4d302442010-12-14 19:21:29 +00008548static bool has_edp_a(struct drm_device *dev)
8549{
8550 struct drm_i915_private *dev_priv = dev->dev_private;
8551
8552 if (!IS_MOBILE(dev))
8553 return false;
8554
8555 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8556 return false;
8557
8558 if (IS_GEN5(dev) &&
8559 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8560 return false;
8561
8562 return true;
8563}
8564
Jesse Barnes79e53942008-11-07 14:24:08 -08008565static void intel_setup_outputs(struct drm_device *dev)
8566{
Eric Anholt725e30a2009-01-22 13:01:02 -08008567 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008568 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008569 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008570 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008571
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008572 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008573 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8574 /* disable the panel fitter on everything but LVDS */
8575 I915_WRITE(PFIT_CONTROL, 0);
8576 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008577
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008578 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008579 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008580
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008581 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008582 int found;
8583
8584 /* Haswell uses DDI functions to detect digital outputs */
8585 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8586 /* DDI A only supports eDP */
8587 if (found)
8588 intel_ddi_init(dev, PORT_A);
8589
8590 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8591 * register */
8592 found = I915_READ(SFUSE_STRAP);
8593
8594 if (found & SFUSE_STRAP_DDIB_DETECTED)
8595 intel_ddi_init(dev, PORT_B);
8596 if (found & SFUSE_STRAP_DDIC_DETECTED)
8597 intel_ddi_init(dev, PORT_C);
8598 if (found & SFUSE_STRAP_DDID_DETECTED)
8599 intel_ddi_init(dev, PORT_D);
8600 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008601 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008602 dpd_is_edp = intel_dpd_is_edp(dev);
8603
8604 if (has_edp_a(dev))
8605 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008606
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008607 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008608 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008609 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008610 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008611 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008612 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008613 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008614 }
8615
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008616 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008617 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008618
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008619 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008620 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008621
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008622 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008623 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008624
Daniel Vetter270b3042012-10-27 15:52:05 +02008625 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008626 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008627 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308628 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008629 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8630 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308631
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008632 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008633 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8634 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008635 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8636 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008637 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008638 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008639 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008640
Paulo Zanonie2debe92013-02-18 19:00:27 -03008641 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008642 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008643 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008644 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8645 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008646 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008647 }
Ma Ling27185ae2009-08-24 13:50:23 +08008648
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008649 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8650 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008651 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008652 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008653 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008654
8655 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008656
Paulo Zanonie2debe92013-02-18 19:00:27 -03008657 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008658 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008659 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008660 }
Ma Ling27185ae2009-08-24 13:50:23 +08008661
Paulo Zanonie2debe92013-02-18 19:00:27 -03008662 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008663
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008664 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8665 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008666 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008667 }
8668 if (SUPPORTS_INTEGRATED_DP(dev)) {
8669 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008670 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008671 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008672 }
Ma Ling27185ae2009-08-24 13:50:23 +08008673
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008674 if (SUPPORTS_INTEGRATED_DP(dev) &&
8675 (I915_READ(DP_D) & DP_DETECTED)) {
8676 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008677 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008678 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008679 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008680 intel_dvo_init(dev);
8681
Zhenyu Wang103a1962009-11-27 11:44:36 +08008682 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008683 intel_tv_init(dev);
8684
Chris Wilson4ef69c72010-09-09 15:14:28 +01008685 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8686 encoder->base.possible_crtcs = encoder->crtc_mask;
8687 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008688 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008689 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008690
Paulo Zanonidde86e22012-12-01 12:04:25 -02008691 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008692
8693 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008694}
8695
8696static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8697{
8698 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008699
8700 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008701 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008702
8703 kfree(intel_fb);
8704}
8705
8706static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008707 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008708 unsigned int *handle)
8709{
8710 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008711 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008712
Chris Wilson05394f32010-11-08 19:18:58 +00008713 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008714}
8715
8716static const struct drm_framebuffer_funcs intel_fb_funcs = {
8717 .destroy = intel_user_framebuffer_destroy,
8718 .create_handle = intel_user_framebuffer_create_handle,
8719};
8720
Dave Airlie38651672010-03-30 05:34:13 +00008721int intel_framebuffer_init(struct drm_device *dev,
8722 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008723 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008724 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008725{
Jesse Barnes79e53942008-11-07 14:24:08 -08008726 int ret;
8727
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008728 if (obj->tiling_mode == I915_TILING_Y) {
8729 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008730 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008731 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008732
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008733 if (mode_cmd->pitches[0] & 63) {
8734 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8735 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008736 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008737 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008738
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008739 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008740 if (mode_cmd->pitches[0] > 32768) {
8741 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8742 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008743 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008744 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008745
8746 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008747 mode_cmd->pitches[0] != obj->stride) {
8748 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
8749 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008750 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008751 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008752
Ville Syrjälä57779d02012-10-31 17:50:14 +02008753 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008754 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008755 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008756 case DRM_FORMAT_RGB565:
8757 case DRM_FORMAT_XRGB8888:
8758 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008759 break;
8760 case DRM_FORMAT_XRGB1555:
8761 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008762 if (INTEL_INFO(dev)->gen > 3) {
8763 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008764 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008765 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02008766 break;
8767 case DRM_FORMAT_XBGR8888:
8768 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008769 case DRM_FORMAT_XRGB2101010:
8770 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008771 case DRM_FORMAT_XBGR2101010:
8772 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008773 if (INTEL_INFO(dev)->gen < 4) {
8774 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008775 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008776 }
Jesse Barnesb5626742011-06-24 12:19:27 -07008777 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008778 case DRM_FORMAT_YUYV:
8779 case DRM_FORMAT_UYVY:
8780 case DRM_FORMAT_YVYU:
8781 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008782 if (INTEL_INFO(dev)->gen < 5) {
8783 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008784 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008785 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008786 break;
8787 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008788 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008789 return -EINVAL;
8790 }
8791
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008792 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8793 if (mode_cmd->offsets[0] != 0)
8794 return -EINVAL;
8795
Daniel Vetterc7d73f62012-12-13 23:38:38 +01008796 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
8797 intel_fb->obj = obj;
8798
Jesse Barnes79e53942008-11-07 14:24:08 -08008799 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8800 if (ret) {
8801 DRM_ERROR("framebuffer init failed %d\n", ret);
8802 return ret;
8803 }
8804
Jesse Barnes79e53942008-11-07 14:24:08 -08008805 return 0;
8806}
8807
Jesse Barnes79e53942008-11-07 14:24:08 -08008808static struct drm_framebuffer *
8809intel_user_framebuffer_create(struct drm_device *dev,
8810 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008811 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008812{
Chris Wilson05394f32010-11-08 19:18:58 +00008813 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008814
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008815 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8816 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008817 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008818 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008819
Chris Wilsond2dff872011-04-19 08:36:26 +01008820 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008821}
8822
Jesse Barnes79e53942008-11-07 14:24:08 -08008823static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008824 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008825 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008826};
8827
Jesse Barnese70236a2009-09-21 10:42:27 -07008828/* Set up chip specific display functions */
8829static void intel_init_display(struct drm_device *dev)
8830{
8831 struct drm_i915_private *dev_priv = dev->dev_private;
8832
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008833 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008834 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008835 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008836 dev_priv->display.crtc_enable = haswell_crtc_enable;
8837 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008838 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008839 dev_priv->display.update_plane = ironlake_update_plane;
8840 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008841 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07008842 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008843 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8844 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008845 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008846 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07008847 } else if (IS_VALLEYVIEW(dev)) {
8848 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
8849 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
8850 dev_priv->display.crtc_enable = valleyview_crtc_enable;
8851 dev_priv->display.crtc_disable = i9xx_crtc_disable;
8852 dev_priv->display.off = i9xx_crtc_off;
8853 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008854 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008855 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07008856 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008857 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8858 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008859 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008860 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008861 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008862
Jesse Barnese70236a2009-09-21 10:42:27 -07008863 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008864 if (IS_VALLEYVIEW(dev))
8865 dev_priv->display.get_display_clock_speed =
8866 valleyview_get_display_clock_speed;
8867 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008868 dev_priv->display.get_display_clock_speed =
8869 i945_get_display_clock_speed;
8870 else if (IS_I915G(dev))
8871 dev_priv->display.get_display_clock_speed =
8872 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008873 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008874 dev_priv->display.get_display_clock_speed =
8875 i9xx_misc_get_display_clock_speed;
8876 else if (IS_I915GM(dev))
8877 dev_priv->display.get_display_clock_speed =
8878 i915gm_get_display_clock_speed;
8879 else if (IS_I865G(dev))
8880 dev_priv->display.get_display_clock_speed =
8881 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008882 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008883 dev_priv->display.get_display_clock_speed =
8884 i855_get_display_clock_speed;
8885 else /* 852, 830 */
8886 dev_priv->display.get_display_clock_speed =
8887 i830_get_display_clock_speed;
8888
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008889 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008890 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008891 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008892 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008893 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008894 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008895 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008896 } else if (IS_IVYBRIDGE(dev)) {
8897 /* FIXME: detect B0+ stepping and use auto training */
8898 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008899 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02008900 dev_priv->display.modeset_global_resources =
8901 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008902 } else if (IS_HASWELL(dev)) {
8903 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008904 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02008905 dev_priv->display.modeset_global_resources =
8906 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02008907 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008908 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008909 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008910 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008911
8912 /* Default just returns -ENODEV to indicate unsupported */
8913 dev_priv->display.queue_flip = intel_default_queue_flip;
8914
8915 switch (INTEL_INFO(dev)->gen) {
8916 case 2:
8917 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8918 break;
8919
8920 case 3:
8921 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8922 break;
8923
8924 case 4:
8925 case 5:
8926 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8927 break;
8928
8929 case 6:
8930 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8931 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008932 case 7:
8933 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8934 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008935 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008936}
8937
Jesse Barnesb690e962010-07-19 13:53:12 -07008938/*
8939 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8940 * resume, or other times. This quirk makes sure that's the case for
8941 * affected systems.
8942 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008943static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008944{
8945 struct drm_i915_private *dev_priv = dev->dev_private;
8946
8947 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008948 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008949}
8950
Keith Packard435793d2011-07-12 14:56:22 -07008951/*
8952 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8953 */
8954static void quirk_ssc_force_disable(struct drm_device *dev)
8955{
8956 struct drm_i915_private *dev_priv = dev->dev_private;
8957 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008958 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07008959}
8960
Carsten Emde4dca20e2012-03-15 15:56:26 +01008961/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01008962 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
8963 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01008964 */
8965static void quirk_invert_brightness(struct drm_device *dev)
8966{
8967 struct drm_i915_private *dev_priv = dev->dev_private;
8968 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008969 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008970}
8971
8972struct intel_quirk {
8973 int device;
8974 int subsystem_vendor;
8975 int subsystem_device;
8976 void (*hook)(struct drm_device *dev);
8977};
8978
Egbert Eich5f85f1762012-10-14 15:46:38 +02008979/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
8980struct intel_dmi_quirk {
8981 void (*hook)(struct drm_device *dev);
8982 const struct dmi_system_id (*dmi_id_list)[];
8983};
8984
8985static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
8986{
8987 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
8988 return 1;
8989}
8990
8991static const struct intel_dmi_quirk intel_dmi_quirks[] = {
8992 {
8993 .dmi_id_list = &(const struct dmi_system_id[]) {
8994 {
8995 .callback = intel_dmi_reverse_brightness,
8996 .ident = "NCR Corporation",
8997 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
8998 DMI_MATCH(DMI_PRODUCT_NAME, ""),
8999 },
9000 },
9001 { } /* terminating entry */
9002 },
9003 .hook = quirk_invert_brightness,
9004 },
9005};
9006
Ben Widawskyc43b5632012-04-16 14:07:40 -07009007static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009008 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009009 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009010
Jesse Barnesb690e962010-07-19 13:53:12 -07009011 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9012 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9013
Jesse Barnesb690e962010-07-19 13:53:12 -07009014 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9015 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9016
Daniel Vetterccd0d362012-10-10 23:13:59 +02009017 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009018 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009019 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009020
9021 /* Lenovo U160 cannot use SSC on LVDS */
9022 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009023
9024 /* Sony Vaio Y cannot use SSC on LVDS */
9025 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009026
9027 /* Acer Aspire 5734Z must invert backlight brightness */
9028 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009029
9030 /* Acer/eMachines G725 */
9031 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009032
9033 /* Acer/eMachines e725 */
9034 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009035
9036 /* Acer/Packard Bell NCL20 */
9037 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009038
9039 /* Acer Aspire 4736Z */
9040 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009041};
9042
9043static void intel_init_quirks(struct drm_device *dev)
9044{
9045 struct pci_dev *d = dev->pdev;
9046 int i;
9047
9048 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9049 struct intel_quirk *q = &intel_quirks[i];
9050
9051 if (d->device == q->device &&
9052 (d->subsystem_vendor == q->subsystem_vendor ||
9053 q->subsystem_vendor == PCI_ANY_ID) &&
9054 (d->subsystem_device == q->subsystem_device ||
9055 q->subsystem_device == PCI_ANY_ID))
9056 q->hook(dev);
9057 }
Egbert Eich5f85f1762012-10-14 15:46:38 +02009058 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9059 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9060 intel_dmi_quirks[i].hook(dev);
9061 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009062}
9063
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009064/* Disable the VGA plane that we never use */
9065static void i915_disable_vga(struct drm_device *dev)
9066{
9067 struct drm_i915_private *dev_priv = dev->dev_private;
9068 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009069 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009070
9071 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009072 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009073 sr1 = inb(VGA_SR_DATA);
9074 outb(sr1 | 1<<5, VGA_SR_DATA);
9075 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9076 udelay(300);
9077
9078 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9079 POSTING_READ(vga_reg);
9080}
9081
Daniel Vetterf8175862012-04-10 15:50:11 +02009082void intel_modeset_init_hw(struct drm_device *dev)
9083{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009084 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009085
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009086 intel_prepare_ddi(dev);
9087
Daniel Vetterf8175862012-04-10 15:50:11 +02009088 intel_init_clock_gating(dev);
9089
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009090 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009091 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009092 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009093}
9094
Jesse Barnes79e53942008-11-07 14:24:08 -08009095void intel_modeset_init(struct drm_device *dev)
9096{
Jesse Barnes652c3932009-08-17 13:31:43 -07009097 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009098 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009099
9100 drm_mode_config_init(dev);
9101
9102 dev->mode_config.min_width = 0;
9103 dev->mode_config.min_height = 0;
9104
Dave Airlie019d96c2011-09-29 16:20:42 +01009105 dev->mode_config.preferred_depth = 24;
9106 dev->mode_config.prefer_shadow = 1;
9107
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009108 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009109
Jesse Barnesb690e962010-07-19 13:53:12 -07009110 intel_init_quirks(dev);
9111
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009112 intel_init_pm(dev);
9113
Ben Widawskye3c74752013-04-05 13:12:39 -07009114 if (INTEL_INFO(dev)->num_pipes == 0)
9115 return;
9116
Jesse Barnese70236a2009-09-21 10:42:27 -07009117 intel_init_display(dev);
9118
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009119 if (IS_GEN2(dev)) {
9120 dev->mode_config.max_width = 2048;
9121 dev->mode_config.max_height = 2048;
9122 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009123 dev->mode_config.max_width = 4096;
9124 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009125 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009126 dev->mode_config.max_width = 8192;
9127 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009128 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009129 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009130
Zhao Yakui28c97732009-10-09 11:39:41 +08009131 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009132 INTEL_INFO(dev)->num_pipes,
9133 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009134
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009135 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009136 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009137 for (j = 0; j < dev_priv->num_plane; j++) {
9138 ret = intel_plane_init(dev, i, j);
9139 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009140 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9141 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009142 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009143 }
9144
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009145 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009146 intel_pch_pll_init(dev);
9147
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009148 /* Just disable it once at startup */
9149 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009150 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009151
9152 /* Just in case the BIOS is doing something questionable. */
9153 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009154}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009155
Daniel Vetter24929352012-07-02 20:28:59 +02009156static void
9157intel_connector_break_all_links(struct intel_connector *connector)
9158{
9159 connector->base.dpms = DRM_MODE_DPMS_OFF;
9160 connector->base.encoder = NULL;
9161 connector->encoder->connectors_active = false;
9162 connector->encoder->base.crtc = NULL;
9163}
9164
Daniel Vetter7fad7982012-07-04 17:51:47 +02009165static void intel_enable_pipe_a(struct drm_device *dev)
9166{
9167 struct intel_connector *connector;
9168 struct drm_connector *crt = NULL;
9169 struct intel_load_detect_pipe load_detect_temp;
9170
9171 /* We can't just switch on the pipe A, we need to set things up with a
9172 * proper mode and output configuration. As a gross hack, enable pipe A
9173 * by enabling the load detect pipe once. */
9174 list_for_each_entry(connector,
9175 &dev->mode_config.connector_list,
9176 base.head) {
9177 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9178 crt = &connector->base;
9179 break;
9180 }
9181 }
9182
9183 if (!crt)
9184 return;
9185
9186 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9187 intel_release_load_detect_pipe(crt, &load_detect_temp);
9188
9189
9190}
9191
Daniel Vetterfa555832012-10-10 23:14:00 +02009192static bool
9193intel_check_plane_mapping(struct intel_crtc *crtc)
9194{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009195 struct drm_device *dev = crtc->base.dev;
9196 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009197 u32 reg, val;
9198
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009199 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009200 return true;
9201
9202 reg = DSPCNTR(!crtc->plane);
9203 val = I915_READ(reg);
9204
9205 if ((val & DISPLAY_PLANE_ENABLE) &&
9206 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9207 return false;
9208
9209 return true;
9210}
9211
Daniel Vetter24929352012-07-02 20:28:59 +02009212static void intel_sanitize_crtc(struct intel_crtc *crtc)
9213{
9214 struct drm_device *dev = crtc->base.dev;
9215 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009216 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009217
Daniel Vetter24929352012-07-02 20:28:59 +02009218 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009219 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009220 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9221
9222 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009223 * disable the crtc (and hence change the state) if it is wrong. Note
9224 * that gen4+ has a fixed plane -> pipe mapping. */
9225 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009226 struct intel_connector *connector;
9227 bool plane;
9228
Daniel Vetter24929352012-07-02 20:28:59 +02009229 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9230 crtc->base.base.id);
9231
9232 /* Pipe has the wrong plane attached and the plane is active.
9233 * Temporarily change the plane mapping and disable everything
9234 * ... */
9235 plane = crtc->plane;
9236 crtc->plane = !plane;
9237 dev_priv->display.crtc_disable(&crtc->base);
9238 crtc->plane = plane;
9239
9240 /* ... and break all links. */
9241 list_for_each_entry(connector, &dev->mode_config.connector_list,
9242 base.head) {
9243 if (connector->encoder->base.crtc != &crtc->base)
9244 continue;
9245
9246 intel_connector_break_all_links(connector);
9247 }
9248
9249 WARN_ON(crtc->active);
9250 crtc->base.enabled = false;
9251 }
Daniel Vetter24929352012-07-02 20:28:59 +02009252
Daniel Vetter7fad7982012-07-04 17:51:47 +02009253 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9254 crtc->pipe == PIPE_A && !crtc->active) {
9255 /* BIOS forgot to enable pipe A, this mostly happens after
9256 * resume. Force-enable the pipe to fix this, the update_dpms
9257 * call below we restore the pipe to the right state, but leave
9258 * the required bits on. */
9259 intel_enable_pipe_a(dev);
9260 }
9261
Daniel Vetter24929352012-07-02 20:28:59 +02009262 /* Adjust the state of the output pipe according to whether we
9263 * have active connectors/encoders. */
9264 intel_crtc_update_dpms(&crtc->base);
9265
9266 if (crtc->active != crtc->base.enabled) {
9267 struct intel_encoder *encoder;
9268
9269 /* This can happen either due to bugs in the get_hw_state
9270 * functions or because the pipe is force-enabled due to the
9271 * pipe A quirk. */
9272 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9273 crtc->base.base.id,
9274 crtc->base.enabled ? "enabled" : "disabled",
9275 crtc->active ? "enabled" : "disabled");
9276
9277 crtc->base.enabled = crtc->active;
9278
9279 /* Because we only establish the connector -> encoder ->
9280 * crtc links if something is active, this means the
9281 * crtc is now deactivated. Break the links. connector
9282 * -> encoder links are only establish when things are
9283 * actually up, hence no need to break them. */
9284 WARN_ON(crtc->active);
9285
9286 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9287 WARN_ON(encoder->connectors_active);
9288 encoder->base.crtc = NULL;
9289 }
9290 }
9291}
9292
9293static void intel_sanitize_encoder(struct intel_encoder *encoder)
9294{
9295 struct intel_connector *connector;
9296 struct drm_device *dev = encoder->base.dev;
9297
9298 /* We need to check both for a crtc link (meaning that the
9299 * encoder is active and trying to read from a pipe) and the
9300 * pipe itself being active. */
9301 bool has_active_crtc = encoder->base.crtc &&
9302 to_intel_crtc(encoder->base.crtc)->active;
9303
9304 if (encoder->connectors_active && !has_active_crtc) {
9305 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9306 encoder->base.base.id,
9307 drm_get_encoder_name(&encoder->base));
9308
9309 /* Connector is active, but has no active pipe. This is
9310 * fallout from our resume register restoring. Disable
9311 * the encoder manually again. */
9312 if (encoder->base.crtc) {
9313 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9314 encoder->base.base.id,
9315 drm_get_encoder_name(&encoder->base));
9316 encoder->disable(encoder);
9317 }
9318
9319 /* Inconsistent output/port/pipe state happens presumably due to
9320 * a bug in one of the get_hw_state functions. Or someplace else
9321 * in our code, like the register restore mess on resume. Clamp
9322 * things to off as a safer default. */
9323 list_for_each_entry(connector,
9324 &dev->mode_config.connector_list,
9325 base.head) {
9326 if (connector->encoder != encoder)
9327 continue;
9328
9329 intel_connector_break_all_links(connector);
9330 }
9331 }
9332 /* Enabled encoders without active connectors will be fixed in
9333 * the crtc fixup. */
9334}
9335
Daniel Vetter44cec742013-01-25 17:53:21 +01009336void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009337{
9338 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009339 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009340
9341 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9342 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009343 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009344 }
9345}
9346
Daniel Vetter24929352012-07-02 20:28:59 +02009347/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9348 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009349void intel_modeset_setup_hw_state(struct drm_device *dev,
9350 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009351{
9352 struct drm_i915_private *dev_priv = dev->dev_private;
9353 enum pipe pipe;
9354 u32 tmp;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009355 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009356 struct intel_crtc *crtc;
9357 struct intel_encoder *encoder;
9358 struct intel_connector *connector;
9359
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009360 if (HAS_DDI(dev)) {
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009361 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9362
9363 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9364 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9365 case TRANS_DDI_EDP_INPUT_A_ON:
9366 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9367 pipe = PIPE_A;
9368 break;
9369 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9370 pipe = PIPE_B;
9371 break;
9372 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9373 pipe = PIPE_C;
9374 break;
Damien Lespiauaaa148e2013-03-07 15:30:26 +00009375 default:
9376 /* A bogus value has been programmed, disable
9377 * the transcoder */
9378 WARN(1, "Bogus eDP source %08x\n", tmp);
9379 intel_ddi_disable_transcoder_func(dev_priv,
9380 TRANSCODER_EDP);
9381 goto setup_pipes;
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009382 }
9383
9384 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Daniel Vetter3b117c82013-04-17 20:15:07 +02009385 crtc->config.cpu_transcoder = TRANSCODER_EDP;
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009386
9387 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
9388 pipe_name(pipe));
9389 }
9390 }
9391
Damien Lespiauaaa148e2013-03-07 15:30:26 +00009392setup_pipes:
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009393 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9394 base.head) {
Daniel Vetter3b117c82013-04-17 20:15:07 +02009395 enum transcoder tmp = crtc->config.cpu_transcoder;
Daniel Vetter88adfff2013-03-28 10:42:01 +01009396 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009397 crtc->config.cpu_transcoder = tmp;
9398
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009399 crtc->active = dev_priv->display.get_pipe_config(crtc,
9400 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009401
9402 crtc->base.enabled = crtc->active;
9403
9404 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9405 crtc->base.base.id,
9406 crtc->active ? "enabled" : "disabled");
9407 }
9408
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009409 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009410 intel_ddi_setup_hw_pll_state(dev);
9411
Daniel Vetter24929352012-07-02 20:28:59 +02009412 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9413 base.head) {
9414 pipe = 0;
9415
9416 if (encoder->get_hw_state(encoder, &pipe)) {
9417 encoder->base.crtc =
9418 dev_priv->pipe_to_crtc_mapping[pipe];
9419 } else {
9420 encoder->base.crtc = NULL;
9421 }
9422
9423 encoder->connectors_active = false;
9424 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9425 encoder->base.base.id,
9426 drm_get_encoder_name(&encoder->base),
9427 encoder->base.crtc ? "enabled" : "disabled",
9428 pipe);
9429 }
9430
9431 list_for_each_entry(connector, &dev->mode_config.connector_list,
9432 base.head) {
9433 if (connector->get_hw_state(connector)) {
9434 connector->base.dpms = DRM_MODE_DPMS_ON;
9435 connector->encoder->connectors_active = true;
9436 connector->base.encoder = &connector->encoder->base;
9437 } else {
9438 connector->base.dpms = DRM_MODE_DPMS_OFF;
9439 connector->base.encoder = NULL;
9440 }
9441 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9442 connector->base.base.id,
9443 drm_get_connector_name(&connector->base),
9444 connector->base.encoder ? "enabled" : "disabled");
9445 }
9446
9447 /* HW state is read out, now we need to sanitize this mess. */
9448 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9449 base.head) {
9450 intel_sanitize_encoder(encoder);
9451 }
9452
9453 for_each_pipe(pipe) {
9454 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9455 intel_sanitize_crtc(crtc);
9456 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009457
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009458 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009459 /*
9460 * We need to use raw interfaces for restoring state to avoid
9461 * checking (bogus) intermediate states.
9462 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009463 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009464 struct drm_crtc *crtc =
9465 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009466
9467 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9468 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009469 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009470 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9471 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009472
9473 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009474 } else {
9475 intel_modeset_update_staged_output_state(dev);
9476 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009477
9478 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009479
9480 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009481}
9482
9483void intel_modeset_gem_init(struct drm_device *dev)
9484{
Chris Wilson1833b132012-05-09 11:56:28 +01009485 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009486
9487 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009488
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009489 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009490}
9491
9492void intel_modeset_cleanup(struct drm_device *dev)
9493{
Jesse Barnes652c3932009-08-17 13:31:43 -07009494 struct drm_i915_private *dev_priv = dev->dev_private;
9495 struct drm_crtc *crtc;
9496 struct intel_crtc *intel_crtc;
9497
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009498 /*
9499 * Interrupts and polling as the first thing to avoid creating havoc.
9500 * Too much stuff here (turning of rps, connectors, ...) would
9501 * experience fancy races otherwise.
9502 */
9503 drm_irq_uninstall(dev);
9504 cancel_work_sync(&dev_priv->hotplug_work);
9505 /*
9506 * Due to the hpd irq storm handling the hotplug work can re-arm the
9507 * poll handlers. Hence disable polling after hpd handling is shut down.
9508 */
Keith Packardf87ea762010-10-03 19:36:26 -07009509 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009510
Jesse Barnes652c3932009-08-17 13:31:43 -07009511 mutex_lock(&dev->struct_mutex);
9512
Jesse Barnes723bfd72010-10-07 16:01:13 -07009513 intel_unregister_dsm_handler();
9514
Jesse Barnes652c3932009-08-17 13:31:43 -07009515 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9516 /* Skip inactive CRTCs */
9517 if (!crtc->fb)
9518 continue;
9519
9520 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009521 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009522 }
9523
Chris Wilson973d04f2011-07-08 12:22:37 +01009524 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009525
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009526 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009527
Daniel Vetter930ebb42012-06-29 23:32:16 +02009528 ironlake_teardown_rc6(dev);
9529
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009530 mutex_unlock(&dev->struct_mutex);
9531
Chris Wilson1630fe72011-07-08 12:22:42 +01009532 /* flush any delayed tasks or pending work */
9533 flush_scheduled_work();
9534
Jani Nikuladc652f92013-04-12 15:18:38 +03009535 /* destroy backlight, if any, before the connectors */
9536 intel_panel_destroy_backlight(dev);
9537
Jesse Barnes79e53942008-11-07 14:24:08 -08009538 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009539
9540 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009541}
9542
Dave Airlie28d52042009-09-21 14:33:58 +10009543/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009544 * Return which encoder is currently attached for connector.
9545 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009546struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009547{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009548 return &intel_attached_encoder(connector)->base;
9549}
Jesse Barnes79e53942008-11-07 14:24:08 -08009550
Chris Wilsondf0e9242010-09-09 16:20:55 +01009551void intel_connector_attach_encoder(struct intel_connector *connector,
9552 struct intel_encoder *encoder)
9553{
9554 connector->encoder = encoder;
9555 drm_mode_connector_attach_encoder(&connector->base,
9556 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009557}
Dave Airlie28d52042009-09-21 14:33:58 +10009558
9559/*
9560 * set vga decode state - true == enable VGA decode
9561 */
9562int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9563{
9564 struct drm_i915_private *dev_priv = dev->dev_private;
9565 u16 gmch_ctrl;
9566
9567 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9568 if (state)
9569 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9570 else
9571 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9572 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9573 return 0;
9574}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009575
9576#ifdef CONFIG_DEBUG_FS
9577#include <linux/seq_file.h>
9578
9579struct intel_display_error_state {
9580 struct intel_cursor_error_state {
9581 u32 control;
9582 u32 position;
9583 u32 base;
9584 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009585 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009586
9587 struct intel_pipe_error_state {
9588 u32 conf;
9589 u32 source;
9590
9591 u32 htotal;
9592 u32 hblank;
9593 u32 hsync;
9594 u32 vtotal;
9595 u32 vblank;
9596 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009597 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009598
9599 struct intel_plane_error_state {
9600 u32 control;
9601 u32 stride;
9602 u32 size;
9603 u32 pos;
9604 u32 addr;
9605 u32 surface;
9606 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009607 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009608};
9609
9610struct intel_display_error_state *
9611intel_display_capture_error_state(struct drm_device *dev)
9612{
Akshay Joshi0206e352011-08-16 15:34:10 -04009613 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009614 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009615 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009616 int i;
9617
9618 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9619 if (error == NULL)
9620 return NULL;
9621
Damien Lespiau52331302012-08-15 19:23:25 +01009622 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009623 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9624
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009625 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9626 error->cursor[i].control = I915_READ(CURCNTR(i));
9627 error->cursor[i].position = I915_READ(CURPOS(i));
9628 error->cursor[i].base = I915_READ(CURBASE(i));
9629 } else {
9630 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9631 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9632 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9633 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009634
9635 error->plane[i].control = I915_READ(DSPCNTR(i));
9636 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009637 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009638 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009639 error->plane[i].pos = I915_READ(DSPPOS(i));
9640 }
Paulo Zanonica291362013-03-06 20:03:14 -03009641 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9642 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009643 if (INTEL_INFO(dev)->gen >= 4) {
9644 error->plane[i].surface = I915_READ(DSPSURF(i));
9645 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9646 }
9647
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009648 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009649 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009650 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9651 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9652 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9653 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9654 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9655 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009656 }
9657
9658 return error;
9659}
9660
9661void
9662intel_display_print_error_state(struct seq_file *m,
9663 struct drm_device *dev,
9664 struct intel_display_error_state *error)
9665{
9666 int i;
9667
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009668 seq_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Damien Lespiau52331302012-08-15 19:23:25 +01009669 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009670 seq_printf(m, "Pipe [%d]:\n", i);
9671 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9672 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9673 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9674 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9675 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9676 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9677 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9678 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9679
9680 seq_printf(m, "Plane [%d]:\n", i);
9681 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9682 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009683 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009684 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009685 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9686 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009687 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanonica291362013-03-06 20:03:14 -03009688 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009689 if (INTEL_INFO(dev)->gen >= 4) {
9690 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9691 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9692 }
9693
9694 seq_printf(m, "Cursor [%d]:\n", i);
9695 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9696 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9697 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9698 }
9699}
9700#endif