blob: 162489b9f5990b9ea2093ff5afc3c8b936c8abc1 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030035#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070042#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemmingerfaf60e72007-09-19 15:36:47 -070054#define DRV_VERSION "1.18"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070060 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061 */
62
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070065#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080067#define RX_SKB_ALIGN 8
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070068
Stephen Hemminger793b8832005-09-14 16:06:14 -070069#define TX_RING_SIZE 512
70#define TX_DEF_PENDING (TX_RING_SIZE - 1)
71#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080072#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700102static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700136 { 0 }
137};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700138
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700139MODULE_DEVICE_TABLE(pci, sky2_id_table);
140
141/* Avoid conditionals by using array */
142static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
143static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700144static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700145
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800146/* This driver supports yukon2 chipset only */
147static const char *yukon2_name[] = {
148 "XL", /* 0xb3 */
149 "EC Ultra", /* 0xb4 */
Stephen Hemminger93745492007-02-06 10:45:43 -0800150 "Extreme", /* 0xb5 */
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800151 "EC", /* 0xb6 */
152 "FE", /* 0xb7 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700153 "FE+", /* 0xb8 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700154};
155
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100156static void sky2_set_multicast(struct net_device *dev);
157
Stephen Hemminger793b8832005-09-14 16:06:14 -0700158/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800159static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700160{
161 int i;
162
163 gma_write16(hw, port, GM_SMI_DATA, val);
164 gma_write16(hw, port, GM_SMI_CTRL,
165 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
166
167 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700168 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800169 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700170 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700171 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800172
Stephen Hemminger793b8832005-09-14 16:06:14 -0700173 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800174 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700175}
176
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800177static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700178{
179 int i;
180
Stephen Hemminger793b8832005-09-14 16:06:14 -0700181 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700182 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
183
184 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800185 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
186 *val = gma_read16(hw, port, GM_SMI_DATA);
187 return 0;
188 }
189
Stephen Hemminger793b8832005-09-14 16:06:14 -0700190 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700191 }
192
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800193 return -ETIMEDOUT;
194}
195
196static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
197{
198 u16 v;
199
200 if (__gm_phy_read(hw, port, reg, &v) != 0)
201 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
202 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700203}
204
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800205
206static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700207{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800208 /* switch power to VCC (WA for VAUX problem) */
209 sky2_write8(hw, B0_POWER_CTRL,
210 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700211
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800212 /* disable Core Clock Division, */
213 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700214
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800215 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
216 /* enable bits are inverted */
217 sky2_write8(hw, B2_Y2_CLK_GATE,
218 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
219 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
220 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
221 else
222 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700223
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700224 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700225 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700226
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700227 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
228
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700229 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
230 /* set all bits to 0 except bits 15..12 and 8 */
231 reg &= P_ASPM_CONTROL_MSK;
232 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
233
234 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
235 /* set all bits to 0 except bits 28 & 27 */
236 reg &= P_CTL_TIM_VMAIN_AV_MSK;
237 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
238
239 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700240
241 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
242 reg = sky2_read32(hw, B2_GP_IO);
243 reg |= GLB_GPIO_STAT_RACE_DIS;
244 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700245
246 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700247 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800248}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700249
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800250static void sky2_power_aux(struct sky2_hw *hw)
251{
252 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
253 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
254 else
255 /* enable bits are inverted */
256 sky2_write8(hw, B2_Y2_CLK_GATE,
257 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
258 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
259 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
260
261 /* switch power to VAUX */
262 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
263 sky2_write8(hw, B0_POWER_CTRL,
264 (PC_VAUX_ENA | PC_VCC_ENA |
265 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700266}
267
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700268static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700269{
270 u16 reg;
271
272 /* disable all GMAC IRQ's */
273 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
274 /* disable PHY IRQs */
275 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700276
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700277 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
278 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
279 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
280 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
281
282 reg = gma_read16(hw, port, GM_RX_CTRL);
283 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
284 gma_write16(hw, port, GM_RX_CTRL, reg);
285}
286
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700287/* flow control to advertise bits */
288static const u16 copper_fc_adv[] = {
289 [FC_NONE] = 0,
290 [FC_TX] = PHY_M_AN_ASP,
291 [FC_RX] = PHY_M_AN_PC,
292 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
293};
294
295/* flow control to advertise bits when using 1000BaseX */
296static const u16 fiber_fc_adv[] = {
297 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
298 [FC_TX] = PHY_M_P_ASYM_MD_X,
299 [FC_RX] = PHY_M_P_SYM_MD_X,
300 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
301};
302
303/* flow control to GMA disable bits */
304static const u16 gm_fc_disable[] = {
305 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
306 [FC_TX] = GM_GPCR_FC_RX_DIS,
307 [FC_RX] = GM_GPCR_FC_TX_DIS,
308 [FC_BOTH] = 0,
309};
310
311
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700312static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
313{
314 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700315 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700316
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700317 if (sky2->autoneg == AUTONEG_ENABLE &&
318 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700319 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
320
321 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700322 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700323 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
324
Stephen Hemminger53419c62007-05-14 12:38:11 -0700325 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700326 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700327 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700328 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
329 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700330 /* set master & slave downshift counter to 1x */
331 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700332
333 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
334 }
335
336 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700337 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700338 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339 /* enable automatic crossover */
340 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700341
342 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
343 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
344 u16 spec;
345
346 /* Enable Class A driver for FE+ A0 */
347 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
348 spec |= PHY_M_FESC_SEL_CL_A;
349 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
350 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700351 } else {
352 /* disable energy detect */
353 ctrl &= ~PHY_M_PC_EN_DET_MSK;
354
355 /* enable automatic crossover */
356 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
357
Stephen Hemminger53419c62007-05-14 12:38:11 -0700358 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800359 if (sky2->autoneg == AUTONEG_ENABLE
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700360 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700361 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700362 ctrl &= ~PHY_M_PC_DSC_MSK;
363 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
364 }
365 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700366 } else {
367 /* workaround for deviation #4.88 (CRC errors) */
368 /* disable Automatic Crossover */
369
370 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700371 }
372
373 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
374
375 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700376 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700377 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
378
379 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
380 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
381 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
382 ctrl &= ~PHY_M_MAC_MD_MSK;
383 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700384 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
385
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700386 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700387 /* select page 1 to access Fiber registers */
388 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700389
390 /* for SFP-module set SIGDET polarity to low */
391 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
392 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700393 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700394 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700395
396 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700397 }
398
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700399 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700400 ct1000 = 0;
401 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700402 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700403
404 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700405 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700406 if (sky2->advertising & ADVERTISED_1000baseT_Full)
407 ct1000 |= PHY_M_1000C_AFD;
408 if (sky2->advertising & ADVERTISED_1000baseT_Half)
409 ct1000 |= PHY_M_1000C_AHD;
410 if (sky2->advertising & ADVERTISED_100baseT_Full)
411 adv |= PHY_M_AN_100_FD;
412 if (sky2->advertising & ADVERTISED_100baseT_Half)
413 adv |= PHY_M_AN_100_HD;
414 if (sky2->advertising & ADVERTISED_10baseT_Full)
415 adv |= PHY_M_AN_10_FD;
416 if (sky2->advertising & ADVERTISED_10baseT_Half)
417 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700418
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700419 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700420 } else { /* special defines for FIBER (88E1040S only) */
421 if (sky2->advertising & ADVERTISED_1000baseT_Full)
422 adv |= PHY_M_AN_1000X_AFD;
423 if (sky2->advertising & ADVERTISED_1000baseT_Half)
424 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700425
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700426 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700427 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700428
429 /* Restart Auto-negotiation */
430 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
431 } else {
432 /* forced speed/duplex settings */
433 ct1000 = PHY_M_1000C_MSE;
434
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700435 /* Disable auto update for duplex flow control and speed */
436 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700437
438 switch (sky2->speed) {
439 case SPEED_1000:
440 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700441 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700442 break;
443 case SPEED_100:
444 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700445 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700446 break;
447 }
448
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700449 if (sky2->duplex == DUPLEX_FULL) {
450 reg |= GM_GPCR_DUP_FULL;
451 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700452 } else if (sky2->speed < SPEED_1000)
453 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700454
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700455
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700456 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700457
458 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700459 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700460 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
461 else
462 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700463 }
464
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700465 gma_write16(hw, port, GM_GP_CTRL, reg);
466
Stephen Hemminger05745c42007-09-19 15:36:45 -0700467 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700468 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
469
470 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
471 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
472
473 /* Setup Phy LED's */
474 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
475 ledover = 0;
476
477 switch (hw->chip_id) {
478 case CHIP_ID_YUKON_FE:
479 /* on 88E3082 these bits are at 11..9 (shifted left) */
480 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
481
482 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
483
484 /* delete ACT LED control bits */
485 ctrl &= ~PHY_M_FELP_LED1_MSK;
486 /* change ACT LED control to blink mode */
487 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
488 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
489 break;
490
Stephen Hemminger05745c42007-09-19 15:36:45 -0700491 case CHIP_ID_YUKON_FE_P:
492 /* Enable Link Partner Next Page */
493 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
494 ctrl |= PHY_M_PC_ENA_LIP_NP;
495
496 /* disable Energy Detect and enable scrambler */
497 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
498 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
499
500 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
501 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
502 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
503 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
504
505 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
506 break;
507
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700508 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700509 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700510
511 /* select page 3 to access LED control register */
512 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
513
514 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700515 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
516 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
517 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
518 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
519 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700520
521 /* set Polarity Control register */
522 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700523 (PHY_M_POLC_LS1_P_MIX(4) |
524 PHY_M_POLC_IS0_P_MIX(4) |
525 PHY_M_POLC_LOS_CTRL(2) |
526 PHY_M_POLC_INIT_CTRL(2) |
527 PHY_M_POLC_STA1_CTRL(2) |
528 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700529
530 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700531 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700532 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800533
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700534 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800535 case CHIP_ID_YUKON_EX:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700536 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
537
538 /* select page 3 to access LED control register */
539 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
540
541 /* set LED Function Control register */
542 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
543 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
544 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
545 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
546 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
547
548 /* set Blink Rate in LED Timer Control Register */
549 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
550 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
551 /* restore page register */
552 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
553 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700554
555 default:
556 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
557 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
558 /* turn off the Rx LED (LED_RX) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800559 ledover &= ~PHY_M_LED_MO_RX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700560 }
561
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700562 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
563 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800564 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700565 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
566
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800567 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700568 gm_phy_write(hw, port, 0x18, 0xaa99);
569 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700570
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800571 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700572 gm_phy_write(hw, port, 0x18, 0xa204);
573 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800574
575 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700576 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700577 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
578 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
579 /* apply workaround for integrated resistors calibration */
580 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
581 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger93745492007-02-06 10:45:43 -0800582 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700583 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800584 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
585
586 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
587 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800588 ledover |= PHY_M_LED_MO_100;
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800589 }
590
591 if (ledover)
592 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
593
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700594 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700595
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700596 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700597 if (sky2->autoneg == AUTONEG_ENABLE)
598 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
599 else
600 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
601}
602
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700603static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
604{
605 u32 reg1;
606 static const u32 phy_power[]
607 = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
608
609 /* looks like this XL is back asswards .. */
610 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
611 onoff = !onoff;
612
Stephen Hemmingeraed2cec2006-12-20 13:06:35 -0800613 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700614 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700615 if (onoff)
616 /* Turn off phy power saving */
617 reg1 &= ~phy_power[port];
618 else
619 reg1 |= phy_power[port];
620
621 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700622 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingeraed2cec2006-12-20 13:06:35 -0800623 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700624 udelay(100);
625}
626
Stephen Hemminger1b537562005-12-20 15:08:07 -0800627/* Force a renegotiation */
628static void sky2_phy_reinit(struct sky2_port *sky2)
629{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800630 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800631 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800632 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800633}
634
Stephen Hemmingere3173832007-02-06 10:45:39 -0800635/* Put device in state to listen for Wake On Lan */
636static void sky2_wol_init(struct sky2_port *sky2)
637{
638 struct sky2_hw *hw = sky2->hw;
639 unsigned port = sky2->port;
640 enum flow_control save_mode;
641 u16 ctrl;
642 u32 reg1;
643
644 /* Bring hardware out of reset */
645 sky2_write16(hw, B0_CTST, CS_RST_CLR);
646 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
647
648 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
649 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
650
651 /* Force to 10/100
652 * sky2_reset will re-enable on resume
653 */
654 save_mode = sky2->flow_mode;
655 ctrl = sky2->advertising;
656
657 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
658 sky2->flow_mode = FC_NONE;
659 sky2_phy_power(hw, port, 1);
660 sky2_phy_reinit(sky2);
661
662 sky2->flow_mode = save_mode;
663 sky2->advertising = ctrl;
664
665 /* Set GMAC to no flow control and auto update for speed/duplex */
666 gma_write16(hw, port, GM_GP_CTRL,
667 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
668 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
669
670 /* Set WOL address */
671 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
672 sky2->netdev->dev_addr, ETH_ALEN);
673
674 /* Turn on appropriate WOL control bits */
675 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
676 ctrl = 0;
677 if (sky2->wol & WAKE_PHY)
678 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
679 else
680 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
681
682 if (sky2->wol & WAKE_MAGIC)
683 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
684 else
685 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
686
687 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
688 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
689
690 /* Turn on legacy PCI-Express PME mode */
691 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
692 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
693 reg1 |= PCI_Y2_PME_LEGACY;
694 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
695 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
696
697 /* block receiver */
698 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
699
700}
701
Stephen Hemminger69161612007-06-04 17:23:26 -0700702static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
703{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700704 struct net_device *dev = hw->dev[port];
705
706 if (dev->mtu <= ETH_DATA_LEN)
Stephen Hemminger69161612007-06-04 17:23:26 -0700707 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger05745c42007-09-19 15:36:45 -0700708 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700709
Stephen Hemminger05745c42007-09-19 15:36:45 -0700710 else if (hw->chip_id != CHIP_ID_YUKON_EC_U)
711 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
712 TX_STFW_ENA | TX_JUMBO_ENA);
713 else {
714 /* set Tx GMAC FIFO Almost Empty Threshold */
715 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
716 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700717
Stephen Hemminger05745c42007-09-19 15:36:45 -0700718 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
719 TX_JUMBO_ENA | TX_STFW_DIS);
720
721 /* Can't do offload because of lack of store/forward */
722 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
Stephen Hemminger69161612007-06-04 17:23:26 -0700723 }
724}
725
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700726static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
727{
728 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
729 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100730 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700731 int i;
732 const u8 *addr = hw->dev[port]->dev_addr;
733
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700734 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
735 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700736
737 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
738
Stephen Hemminger793b8832005-09-14 16:06:14 -0700739 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700740 /* WA DEV_472 -- looks like crossed wires on port 2 */
741 /* clear GMAC 1 Control reset */
742 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
743 do {
744 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
745 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
746 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
747 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
748 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
749 }
750
Stephen Hemminger793b8832005-09-14 16:06:14 -0700751 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700752
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700753 /* Enable Transmit FIFO Underrun */
754 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
755
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800756 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700757 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800758 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700759
760 /* MIB clear */
761 reg = gma_read16(hw, port, GM_PHY_ADDR);
762 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
763
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700764 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
765 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700766 gma_write16(hw, port, GM_PHY_ADDR, reg);
767
768 /* transmit control */
769 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
770
771 /* receive control reg: unicast + multicast + no FCS */
772 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700773 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700774
775 /* transmit flow control */
776 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
777
778 /* transmit parameter */
779 gma_write16(hw, port, GM_TX_PARAM,
780 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
781 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
782 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
783 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
784
785 /* serial mode register */
786 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700787 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700788
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700789 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700790 reg |= GM_SMOD_JUMBO_ENA;
791
792 gma_write16(hw, port, GM_SERIAL_MODE, reg);
793
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700794 /* virtual address for data */
795 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
796
Stephen Hemminger793b8832005-09-14 16:06:14 -0700797 /* physical address: used for pause frames */
798 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
799
800 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700801 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
802 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
803 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
804
805 /* Configure Rx MAC FIFO */
806 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100807 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700808 if (hw->chip_id == CHIP_ID_YUKON_EX ||
809 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100810 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700811
Al Viro25cccec2007-07-20 16:07:33 +0100812 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700813
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700814 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800815 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700816
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800817 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700818 reg = RX_GMF_FL_THR_DEF + 1;
819 /* Another magic mystery workaround from sk98lin */
820 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
821 hw->chip_rev == CHIP_REV_YU_FE2_A0)
822 reg = 0x178;
823 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700824
825 /* Configure Tx MAC FIFO */
826 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
827 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800828
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700829 /* On chips without ram buffer, pause is controled by MAC level */
830 if (sky2_read8(hw, B2_E_0) == 0) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800831 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800832 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700833
Stephen Hemminger69161612007-06-04 17:23:26 -0700834 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800835 }
836
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700837}
838
Stephen Hemminger67712902006-12-04 15:53:45 -0800839/* Assign Ram Buffer allocation to queue */
840static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700841{
Stephen Hemminger67712902006-12-04 15:53:45 -0800842 u32 end;
843
844 /* convert from K bytes to qwords used for hw register */
845 start *= 1024/8;
846 space *= 1024/8;
847 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700848
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700849 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
850 sky2_write32(hw, RB_ADDR(q, RB_START), start);
851 sky2_write32(hw, RB_ADDR(q, RB_END), end);
852 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
853 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
854
855 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800856 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700857
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800858 /* On receive queue's set the thresholds
859 * give receiver priority when > 3/4 full
860 * send pause when down to 2K
861 */
862 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
863 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700864
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800865 tp = space - 2048/8;
866 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
867 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700868 } else {
869 /* Enable store & forward on Tx queue's because
870 * Tx FIFO is only 1K on Yukon
871 */
872 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
873 }
874
875 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700876 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700877}
878
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700879/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800880static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700881{
882 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
883 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
884 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800885 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700886}
887
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700888/* Setup prefetch unit registers. This is the interface between
889 * hardware and driver list elements
890 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800891static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700892 u64 addr, u32 last)
893{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700894 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
895 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
896 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
897 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
898 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
899 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700900
901 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700902}
903
Stephen Hemminger793b8832005-09-14 16:06:14 -0700904static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
905{
906 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
907
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700908 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700909 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700910 return le;
911}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700912
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -0700913static void tx_init(struct sky2_port *sky2)
914{
915 struct sky2_tx_le *le;
916
917 sky2->tx_prod = sky2->tx_cons = 0;
918 sky2->tx_tcpsum = 0;
919 sky2->tx_last_mss = 0;
920
921 le = get_tx_le(sky2);
922 le->addr = 0;
923 le->opcode = OP_ADDR64 | HW_OWNER;
924 sky2->tx_addr64 = 0;
925}
926
Stephen Hemminger291ea612006-09-26 11:57:41 -0700927static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
928 struct sky2_tx_le *le)
929{
930 return sky2->tx_ring + (le - sky2->tx_le);
931}
932
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800933/* Update chip's next pointer */
934static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700935{
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700936 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800937 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700938 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
939
940 /* Synchronize I/O on since next processor may write to tail */
941 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700942}
943
Stephen Hemminger793b8832005-09-14 16:06:14 -0700944
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700945static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
946{
947 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700948 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700949 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700950 return le;
951}
952
Stephen Hemminger14d02632006-09-26 11:57:43 -0700953/* Build description to hardware for one receive segment */
954static void sky2_rx_add(struct sky2_port *sky2, u8 op,
955 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700956{
957 struct sky2_rx_le *le;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700958 u32 hi = upper_32_bits(map);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700959
Stephen Hemminger793b8832005-09-14 16:06:14 -0700960 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700961 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700962 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700963 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700964 sky2->rx_addr64 = upper_32_bits(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700965 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700966
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700967 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800968 le->addr = cpu_to_le32((u32) map);
969 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -0700970 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700971}
972
Stephen Hemminger14d02632006-09-26 11:57:43 -0700973/* Build description to hardware for one possibly fragmented skb */
974static void sky2_rx_submit(struct sky2_port *sky2,
975 const struct rx_ring_info *re)
976{
977 int i;
978
979 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
980
981 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
982 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
983}
984
985
986static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
987 unsigned size)
988{
989 struct sk_buff *skb = re->skb;
990 int i;
991
992 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
993 pci_unmap_len_set(re, data_size, size);
994
995 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
996 re->frag_addr[i] = pci_map_page(pdev,
997 skb_shinfo(skb)->frags[i].page,
998 skb_shinfo(skb)->frags[i].page_offset,
999 skb_shinfo(skb)->frags[i].size,
1000 PCI_DMA_FROMDEVICE);
1001}
1002
1003static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1004{
1005 struct sk_buff *skb = re->skb;
1006 int i;
1007
1008 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1009 PCI_DMA_FROMDEVICE);
1010
1011 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1012 pci_unmap_page(pdev, re->frag_addr[i],
1013 skb_shinfo(skb)->frags[i].size,
1014 PCI_DMA_FROMDEVICE);
1015}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001016
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001017/* Tell chip where to start receive checksum.
1018 * Actually has two checksums, but set both same to avoid possible byte
1019 * order problems.
1020 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001021static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001022{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001023 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001024
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001025 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1026 le->ctrl = 0;
1027 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001028
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001029 sky2_write32(sky2->hw,
1030 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1031 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001032}
1033
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001034/*
1035 * The RX Stop command will not work for Yukon-2 if the BMU does not
1036 * reach the end of packet and since we can't make sure that we have
1037 * incoming data, we must reset the BMU while it is not doing a DMA
1038 * transfer. Since it is possible that the RX path is still active,
1039 * the RX RAM buffer will be stopped first, so any possible incoming
1040 * data will not trigger a DMA. After the RAM buffer is stopped, the
1041 * BMU is polled until any DMA in progress is ended and only then it
1042 * will be reset.
1043 */
1044static void sky2_rx_stop(struct sky2_port *sky2)
1045{
1046 struct sky2_hw *hw = sky2->hw;
1047 unsigned rxq = rxqaddr[sky2->port];
1048 int i;
1049
1050 /* disable the RAM Buffer receive queue */
1051 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1052
1053 for (i = 0; i < 0xffff; i++)
1054 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1055 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1056 goto stopped;
1057
1058 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1059 sky2->netdev->name);
1060stopped:
1061 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1062
1063 /* reset the Rx prefetch unit */
1064 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001065 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001066}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001067
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001068/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001069static void sky2_rx_clean(struct sky2_port *sky2)
1070{
1071 unsigned i;
1072
1073 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001074 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001075 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001076
1077 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001078 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001079 kfree_skb(re->skb);
1080 re->skb = NULL;
1081 }
1082 }
1083}
1084
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001085/* Basic MII support */
1086static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1087{
1088 struct mii_ioctl_data *data = if_mii(ifr);
1089 struct sky2_port *sky2 = netdev_priv(dev);
1090 struct sky2_hw *hw = sky2->hw;
1091 int err = -EOPNOTSUPP;
1092
1093 if (!netif_running(dev))
1094 return -ENODEV; /* Phy still in reset */
1095
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001096 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001097 case SIOCGMIIPHY:
1098 data->phy_id = PHY_ADDR_MARV;
1099
1100 /* fallthru */
1101 case SIOCGMIIREG: {
1102 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001103
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001104 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001105 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001106 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001107
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001108 data->val_out = val;
1109 break;
1110 }
1111
1112 case SIOCSMIIREG:
1113 if (!capable(CAP_NET_ADMIN))
1114 return -EPERM;
1115
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001116 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001117 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1118 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001119 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001120 break;
1121 }
1122 return err;
1123}
1124
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001125#ifdef SKY2_VLAN_TAG_USED
1126static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1127{
1128 struct sky2_port *sky2 = netdev_priv(dev);
1129 struct sky2_hw *hw = sky2->hw;
1130 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001131
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001132 netif_tx_lock_bh(dev);
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001133 netif_poll_disable(sky2->hw->dev[0]);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001134
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001135 sky2->vlgrp = grp;
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001136 if (grp) {
1137 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1138 RX_VLAN_STRIP_ON);
1139 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1140 TX_VLAN_TAG_ON);
1141 } else {
1142 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1143 RX_VLAN_STRIP_OFF);
1144 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1145 TX_VLAN_TAG_OFF);
1146 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001147
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001148 netif_poll_enable(sky2->hw->dev[0]);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001149 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001150}
1151#endif
1152
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001153/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001154 * Allocate an skb for receiving. If the MTU is large enough
1155 * make the skb non-linear with a fragment list of pages.
1156 *
Stephen Hemminger82788c72006-01-17 13:43:10 -08001157 * It appears the hardware has a bug in the FIFO logic that
1158 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001159 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1160 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001161 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001162static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001163{
1164 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001165 unsigned long p;
1166 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001167
Stephen Hemminger14d02632006-09-26 11:57:43 -07001168 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1169 if (!skb)
1170 goto nomem;
1171
1172 p = (unsigned long) skb->data;
1173 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1174
1175 for (i = 0; i < sky2->rx_nfrags; i++) {
1176 struct page *page = alloc_page(GFP_ATOMIC);
1177
1178 if (!page)
1179 goto free_partial;
1180 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001181 }
1182
1183 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001184free_partial:
1185 kfree_skb(skb);
1186nomem:
1187 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001188}
1189
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001190static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1191{
1192 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1193}
1194
Stephen Hemminger82788c72006-01-17 13:43:10 -08001195/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001196 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001197 * Normal case this ends up creating one list element for skb
1198 * in the receive ring. Worst case if using large MTU and each
1199 * allocation falls on a different 64 bit region, that results
1200 * in 6 list elements per ring entry.
1201 * One element is used for checksum enable/disable, and one
1202 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001203 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001204static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001205{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001206 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001207 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001208 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger14d02632006-09-26 11:57:43 -07001209 unsigned i, size, space, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001210
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001211 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001212 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001213
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001214 /* On PCI express lowering the watermark gives better performance */
1215 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1216 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1217
1218 /* These chips have no ram buffer?
1219 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001220 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001221 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1222 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001223 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001224
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001225 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1226
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001227 if (!(hw->flags & SKY2_HW_NEW_LE))
1228 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001229
Stephen Hemminger14d02632006-09-26 11:57:43 -07001230 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001231 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001232
1233 /* Stopping point for hardware truncation */
1234 thresh = (size - 8) / sizeof(u32);
1235
1236 /* Account for overhead of skb - to avoid order > 0 allocation */
1237 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1238 + sizeof(struct skb_shared_info);
1239
1240 sky2->rx_nfrags = space >> PAGE_SHIFT;
1241 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1242
1243 if (sky2->rx_nfrags != 0) {
1244 /* Compute residue after pages */
1245 space = sky2->rx_nfrags << PAGE_SHIFT;
1246
1247 if (space < size)
1248 size -= space;
1249 else
1250 size = 0;
1251
1252 /* Optimize to handle small packets and headers */
1253 if (size < copybreak)
1254 size = copybreak;
1255 if (size < ETH_HLEN)
1256 size = ETH_HLEN;
1257 }
1258 sky2->rx_data_size = size;
1259
1260 /* Fill Rx ring */
1261 for (i = 0; i < sky2->rx_pending; i++) {
1262 re = sky2->rx_ring + i;
1263
1264 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001265 if (!re->skb)
1266 goto nomem;
1267
Stephen Hemminger14d02632006-09-26 11:57:43 -07001268 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1269 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001270 }
1271
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001272 /*
1273 * The receiver hangs if it receives frames larger than the
1274 * packet buffer. As a workaround, truncate oversize frames, but
1275 * the register is limited to 9 bits, so if you do frames > 2052
1276 * you better get the MTU right!
1277 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001278 if (thresh > 0x1ff)
1279 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1280 else {
1281 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1282 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1283 }
1284
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001285 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001286 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001287 return 0;
1288nomem:
1289 sky2_rx_clean(sky2);
1290 return -ENOMEM;
1291}
1292
1293/* Bring up network interface. */
1294static int sky2_up(struct net_device *dev)
1295{
1296 struct sky2_port *sky2 = netdev_priv(dev);
1297 struct sky2_hw *hw = sky2->hw;
1298 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001299 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001300 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001301 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001302
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001303 /*
1304 * On dual port PCI-X card, there is an problem where status
1305 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001306 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001307 if (otherdev && netif_running(otherdev) &&
1308 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1309 struct sky2_port *osky2 = netdev_priv(otherdev);
1310 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001311
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001312 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1313 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1314 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1315
1316 sky2->rx_csum = 0;
1317 osky2->rx_csum = 0;
1318 }
1319
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001320 if (netif_msg_ifup(sky2))
1321 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1322
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001323 netif_carrier_off(dev);
1324
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001325 /* must be power of 2 */
1326 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001327 TX_RING_SIZE *
1328 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001329 &sky2->tx_le_map);
1330 if (!sky2->tx_le)
1331 goto err_out;
1332
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001333 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001334 GFP_KERNEL);
1335 if (!sky2->tx_ring)
1336 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001337
1338 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001339
1340 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1341 &sky2->rx_le_map);
1342 if (!sky2->rx_le)
1343 goto err_out;
1344 memset(sky2->rx_le, 0, RX_LE_BYTES);
1345
Stephen Hemminger291ea612006-09-26 11:57:41 -07001346 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001347 GFP_KERNEL);
1348 if (!sky2->rx_ring)
1349 goto err_out;
1350
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001351 sky2_phy_power(hw, port, 1);
1352
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001353 sky2_mac_init(hw, port);
1354
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001355 /* Register is number of 4K blocks on internal RAM buffer. */
1356 ramsize = sky2_read8(hw, B2_E_0) * 4;
1357 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001358 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001359
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001360 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001361 if (ramsize < 16)
1362 rxspace = ramsize / 2;
1363 else
1364 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001365
Stephen Hemminger67712902006-12-04 15:53:45 -08001366 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1367 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1368
1369 /* Make sure SyncQ is disabled */
1370 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1371 RB_RST_SET);
1372 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001373
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001374 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001375
Stephen Hemminger69161612007-06-04 17:23:26 -07001376 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1377 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1378 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1379
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001380 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001381 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1382 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001383 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001384
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001385 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1386 TX_RING_SIZE - 1);
1387
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001388 err = sky2_rx_start(sky2);
1389 if (err)
1390 goto err_out;
1391
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001392 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001393 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001394 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001395 sky2_write32(hw, B0_IMSK, imask);
1396
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001397 return 0;
1398
1399err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001400 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001401 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1402 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001403 sky2->rx_le = NULL;
1404 }
1405 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001406 pci_free_consistent(hw->pdev,
1407 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1408 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001409 sky2->tx_le = NULL;
1410 }
1411 kfree(sky2->tx_ring);
1412 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001413
Stephen Hemminger1b537562005-12-20 15:08:07 -08001414 sky2->tx_ring = NULL;
1415 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001416 return err;
1417}
1418
Stephen Hemminger793b8832005-09-14 16:06:14 -07001419/* Modular subtraction in ring */
1420static inline int tx_dist(unsigned tail, unsigned head)
1421{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001422 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001423}
1424
1425/* Number of list elements available for next tx */
1426static inline int tx_avail(const struct sky2_port *sky2)
1427{
1428 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1429}
1430
1431/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001432static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001433{
1434 unsigned count;
1435
1436 count = sizeof(dma_addr_t) / sizeof(u32);
1437 count += skb_shinfo(skb)->nr_frags * count;
1438
Herbert Xu89114af2006-07-08 13:34:32 -07001439 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001440 ++count;
1441
Patrick McHardy84fa7932006-08-29 16:44:56 -07001442 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001443 ++count;
1444
1445 return count;
1446}
1447
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001448/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001449 * Put one packet in ring for transmit.
1450 * A single packet can generate multiple list elements, and
1451 * the number of ring elements will probably be less than the number
1452 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001453 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001454static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1455{
1456 struct sky2_port *sky2 = netdev_priv(dev);
1457 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001458 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001459 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001460 unsigned i, len;
1461 dma_addr_t mapping;
1462 u32 addr64;
1463 u16 mss;
1464 u8 ctrl;
1465
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001466 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1467 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001468
Stephen Hemminger793b8832005-09-14 16:06:14 -07001469 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001470 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1471 dev->name, sky2->tx_prod, skb->len);
1472
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001473 len = skb_headlen(skb);
1474 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001475 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001476
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001477 /* Send high bits if changed or crosses boundary */
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001478 if (addr64 != sky2->tx_addr64 ||
1479 upper_32_bits(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001480 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001481 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001482 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001483 sky2->tx_addr64 = upper_32_bits(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001484 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001485
1486 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001487 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001488 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001489
1490 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001491 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001492
Stephen Hemminger69161612007-06-04 17:23:26 -07001493 if (mss != sky2->tx_last_mss) {
1494 le = get_tx_le(sky2);
1495 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001496
1497 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001498 le->opcode = OP_MSS | HW_OWNER;
1499 else
1500 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001501 sky2->tx_last_mss = mss;
1502 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001503 }
1504
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001505 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001506#ifdef SKY2_VLAN_TAG_USED
1507 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1508 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1509 if (!le) {
1510 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001511 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001512 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001513 } else
1514 le->opcode |= OP_VLAN;
1515 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1516 ctrl |= INS_VLAN;
1517 }
1518#endif
1519
1520 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001521 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001522 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001523 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001524 ctrl |= CALSUM; /* auto checksum */
1525 else {
1526 const unsigned offset = skb_transport_offset(skb);
1527 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001528
Stephen Hemminger69161612007-06-04 17:23:26 -07001529 tcpsum = offset << 16; /* sum start */
1530 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001531
Stephen Hemminger69161612007-06-04 17:23:26 -07001532 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1533 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1534 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001535
Stephen Hemminger69161612007-06-04 17:23:26 -07001536 if (tcpsum != sky2->tx_tcpsum) {
1537 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001538
Stephen Hemminger69161612007-06-04 17:23:26 -07001539 le = get_tx_le(sky2);
1540 le->addr = cpu_to_le32(tcpsum);
1541 le->length = 0; /* initial checksum value */
1542 le->ctrl = 1; /* one packet */
1543 le->opcode = OP_TCPLISW | HW_OWNER;
1544 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001545 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001546 }
1547
1548 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001549 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001550 le->length = cpu_to_le16(len);
1551 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001552 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001553
Stephen Hemminger291ea612006-09-26 11:57:41 -07001554 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001555 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001556 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001557 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001558
1559 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001560 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001561
1562 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1563 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001564 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001565 if (addr64 != sky2->tx_addr64) {
1566 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001567 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001568 le->ctrl = 0;
1569 le->opcode = OP_ADDR64 | HW_OWNER;
1570 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001571 }
1572
1573 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001574 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001575 le->length = cpu_to_le16(frag->size);
1576 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001577 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001578
Stephen Hemminger291ea612006-09-26 11:57:41 -07001579 re = tx_le_re(sky2, le);
1580 re->skb = skb;
1581 pci_unmap_addr_set(re, mapaddr, mapping);
1582 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001583 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001584
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001585 le->ctrl |= EOP;
1586
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001587 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1588 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001589
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001590 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001591
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001592 dev->trans_start = jiffies;
1593 return NETDEV_TX_OK;
1594}
1595
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001596/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001597 * Free ring elements from starting at tx_cons until "done"
1598 *
1599 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001600 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001601 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001602static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001603{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001604 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001605 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001606 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001607
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001608 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001609
Stephen Hemminger291ea612006-09-26 11:57:41 -07001610 for (idx = sky2->tx_cons; idx != done;
1611 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1612 struct sky2_tx_le *le = sky2->tx_le + idx;
1613 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001614
Stephen Hemminger291ea612006-09-26 11:57:41 -07001615 switch(le->opcode & ~HW_OWNER) {
1616 case OP_LARGESEND:
1617 case OP_PACKET:
1618 pci_unmap_single(pdev,
1619 pci_unmap_addr(re, mapaddr),
1620 pci_unmap_len(re, maplen),
1621 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001622 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001623 case OP_BUFFER:
1624 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1625 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001626 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001627 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001628 }
1629
Stephen Hemminger291ea612006-09-26 11:57:41 -07001630 if (le->ctrl & EOP) {
1631 if (unlikely(netif_msg_tx_done(sky2)))
1632 printk(KERN_DEBUG "%s: tx done %u\n",
1633 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001634
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001635 sky2->net_stats.tx_packets++;
1636 sky2->net_stats.tx_bytes += re->skb->len;
1637
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001638 dev_kfree_skb_any(re->skb);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001639 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001640 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001641 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001642
Stephen Hemminger291ea612006-09-26 11:57:41 -07001643 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001644 smp_mb();
1645
Stephen Hemminger22e11702006-07-12 15:23:48 -07001646 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001647 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001648}
1649
1650/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001651static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001652{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001653 struct sky2_port *sky2 = netdev_priv(dev);
1654
1655 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001656 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001657 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001658}
1659
1660/* Network shutdown */
1661static int sky2_down(struct net_device *dev)
1662{
1663 struct sky2_port *sky2 = netdev_priv(dev);
1664 struct sky2_hw *hw = sky2->hw;
1665 unsigned port = sky2->port;
1666 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001667 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001668
Stephen Hemminger1b537562005-12-20 15:08:07 -08001669 /* Never really got started! */
1670 if (!sky2->tx_le)
1671 return 0;
1672
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001673 if (netif_msg_ifdown(sky2))
1674 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1675
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001676 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001677 netif_stop_queue(dev);
1678
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001679 /* Disable port IRQ */
1680 imask = sky2_read32(hw, B0_IMSK);
1681 imask &= ~portirq_msk[port];
1682 sky2_write32(hw, B0_IMSK, imask);
1683
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001684 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001685
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001686 /* Stop transmitter */
1687 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1688 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1689
1690 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001691 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001692
1693 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001694 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001695 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1696
1697 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1698
1699 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001700 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1701 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001702 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1703
1704 /* Disable Force Sync bit and Enable Alloc bit */
1705 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1706 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1707
1708 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1709 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1710 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1711
1712 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001713 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1714 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001715
1716 /* Reset the Tx prefetch units */
1717 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1718 PREF_UNIT_RST_SET);
1719
1720 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1721
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001722 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001723
1724 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1725 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1726
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001727 sky2_phy_power(hw, port, 0);
1728
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001729 netif_carrier_off(dev);
1730
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001731 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001732 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1733
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001734 synchronize_irq(hw->pdev->irq);
1735
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001736 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001737 sky2_rx_clean(sky2);
1738
1739 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1740 sky2->rx_le, sky2->rx_le_map);
1741 kfree(sky2->rx_ring);
1742
1743 pci_free_consistent(hw->pdev,
1744 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1745 sky2->tx_le, sky2->tx_le_map);
1746 kfree(sky2->tx_ring);
1747
Stephen Hemminger1b537562005-12-20 15:08:07 -08001748 sky2->tx_le = NULL;
1749 sky2->rx_le = NULL;
1750
1751 sky2->rx_ring = NULL;
1752 sky2->tx_ring = NULL;
1753
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001754 return 0;
1755}
1756
1757static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1758{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001759 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001760 return SPEED_1000;
1761
Stephen Hemminger05745c42007-09-19 15:36:45 -07001762 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1763 if (aux & PHY_M_PS_SPEED_100)
1764 return SPEED_100;
1765 else
1766 return SPEED_10;
1767 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001768
1769 switch (aux & PHY_M_PS_SPEED_MSK) {
1770 case PHY_M_PS_SPEED_1000:
1771 return SPEED_1000;
1772 case PHY_M_PS_SPEED_100:
1773 return SPEED_100;
1774 default:
1775 return SPEED_10;
1776 }
1777}
1778
1779static void sky2_link_up(struct sky2_port *sky2)
1780{
1781 struct sky2_hw *hw = sky2->hw;
1782 unsigned port = sky2->port;
1783 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001784 static const char *fc_name[] = {
1785 [FC_NONE] = "none",
1786 [FC_TX] = "tx",
1787 [FC_RX] = "rx",
1788 [FC_BOTH] = "both",
1789 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001790
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001791 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001792 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001793 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1794 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001795
1796 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1797
1798 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001799
Stephen Hemminger75e80682007-09-19 15:36:46 -07001800 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001801
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001802 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001803 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001804 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1805
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001806 if (hw->flags & SKY2_HW_NEWER_PHY) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001807 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001808 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1809
1810 switch(sky2->speed) {
1811 case SPEED_10:
1812 led |= PHY_M_LEDC_INIT_CTRL(7);
1813 break;
1814
1815 case SPEED_100:
1816 led |= PHY_M_LEDC_STA1_CTRL(7);
1817 break;
1818
1819 case SPEED_1000:
1820 led |= PHY_M_LEDC_STA0_CTRL(7);
1821 break;
1822 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001823
1824 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001825 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001826 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1827 }
1828
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001829 if (netif_msg_link(sky2))
1830 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001831 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001832 sky2->netdev->name, sky2->speed,
1833 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001834 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001835}
1836
1837static void sky2_link_down(struct sky2_port *sky2)
1838{
1839 struct sky2_hw *hw = sky2->hw;
1840 unsigned port = sky2->port;
1841 u16 reg;
1842
1843 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1844
1845 reg = gma_read16(hw, port, GM_GP_CTRL);
1846 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1847 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001848
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001849 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001850
1851 /* Turn on link LED */
1852 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1853
1854 if (netif_msg_link(sky2))
1855 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001856
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001857 sky2_phy_init(hw, port);
1858}
1859
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001860static enum flow_control sky2_flow(int rx, int tx)
1861{
1862 if (rx)
1863 return tx ? FC_BOTH : FC_RX;
1864 else
1865 return tx ? FC_TX : FC_NONE;
1866}
1867
Stephen Hemminger793b8832005-09-14 16:06:14 -07001868static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1869{
1870 struct sky2_hw *hw = sky2->hw;
1871 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001872 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001873
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001874 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001875 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001876 if (lpa & PHY_M_AN_RF) {
1877 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1878 return -1;
1879 }
1880
Stephen Hemminger793b8832005-09-14 16:06:14 -07001881 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1882 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1883 sky2->netdev->name);
1884 return -1;
1885 }
1886
Stephen Hemminger793b8832005-09-14 16:06:14 -07001887 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001888 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001889
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001890 /* Since the pause result bits seem to in different positions on
1891 * different chips. look at registers.
1892 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001893 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001894 /* Shift for bits in fiber PHY */
1895 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1896 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001897
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001898 if (advert & ADVERTISE_1000XPAUSE)
1899 advert |= ADVERTISE_PAUSE_CAP;
1900 if (advert & ADVERTISE_1000XPSE_ASYM)
1901 advert |= ADVERTISE_PAUSE_ASYM;
1902 if (lpa & LPA_1000XPAUSE)
1903 lpa |= LPA_PAUSE_CAP;
1904 if (lpa & LPA_1000XPAUSE_ASYM)
1905 lpa |= LPA_PAUSE_ASYM;
1906 }
1907
1908 sky2->flow_status = FC_NONE;
1909 if (advert & ADVERTISE_PAUSE_CAP) {
1910 if (lpa & LPA_PAUSE_CAP)
1911 sky2->flow_status = FC_BOTH;
1912 else if (advert & ADVERTISE_PAUSE_ASYM)
1913 sky2->flow_status = FC_RX;
1914 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1915 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1916 sky2->flow_status = FC_TX;
1917 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001918
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001919 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08001920 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001921 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001922
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001923 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001924 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1925 else
1926 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1927
1928 return 0;
1929}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001930
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001931/* Interrupt from PHY */
1932static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001933{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001934 struct net_device *dev = hw->dev[port];
1935 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001936 u16 istatus, phystat;
1937
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001938 if (!netif_running(dev))
1939 return;
1940
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001941 spin_lock(&sky2->phy_lock);
1942 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1943 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1944
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001945 if (netif_msg_intr(sky2))
1946 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1947 sky2->netdev->name, istatus, phystat);
1948
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001949 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001950 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001951 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001952 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001953 }
1954
Stephen Hemminger793b8832005-09-14 16:06:14 -07001955 if (istatus & PHY_M_IS_LSP_CHANGE)
1956 sky2->speed = sky2_phy_speed(hw, phystat);
1957
1958 if (istatus & PHY_M_IS_DUP_CHANGE)
1959 sky2->duplex =
1960 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1961
1962 if (istatus & PHY_M_IS_LST_CHANGE) {
1963 if (phystat & PHY_M_PS_LINK_UP)
1964 sky2_link_up(sky2);
1965 else
1966 sky2_link_down(sky2);
1967 }
1968out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001969 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001970}
1971
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001972/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08001973 * and tx queue is full (stopped).
1974 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001975static void sky2_tx_timeout(struct net_device *dev)
1976{
1977 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001978 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001979
1980 if (netif_msg_timer(sky2))
1981 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1982
Stephen Hemminger8f246642006-03-20 15:48:21 -08001983 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001984 dev->name, sky2->tx_cons, sky2->tx_prod,
1985 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
1986 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001987
Stephen Hemminger81906792007-02-15 16:40:33 -08001988 /* can't restart safely under softirq */
1989 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001990}
1991
1992static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1993{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001994 struct sky2_port *sky2 = netdev_priv(dev);
1995 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001996 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001997 int err;
1998 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001999 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002000
2001 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2002 return -EINVAL;
2003
Stephen Hemminger05745c42007-09-19 15:36:45 -07002004 if (new_mtu > ETH_DATA_LEN &&
2005 (hw->chip_id == CHIP_ID_YUKON_FE ||
2006 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002007 return -EINVAL;
2008
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002009 if (!netif_running(dev)) {
2010 dev->mtu = new_mtu;
2011 return 0;
2012 }
2013
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002014 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002015 sky2_write32(hw, B0_IMSK, 0);
2016
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002017 dev->trans_start = jiffies; /* prevent tx timeout */
2018 netif_stop_queue(dev);
2019 netif_poll_disable(hw->dev[0]);
2020
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002021 synchronize_irq(hw->pdev->irq);
2022
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002023 if (sky2_read8(hw, B2_E_0) == 0)
Stephen Hemminger69161612007-06-04 17:23:26 -07002024 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002025
2026 ctl = gma_read16(hw, port, GM_GP_CTRL);
2027 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002028 sky2_rx_stop(sky2);
2029 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002030
2031 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002032
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002033 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2034 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002035
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002036 if (dev->mtu > ETH_DATA_LEN)
2037 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002038
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002039 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002040
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002041 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002042
2043 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002044 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002045
Stephen Hemminger1b537562005-12-20 15:08:07 -08002046 if (err)
2047 dev_close(dev);
2048 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002049 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002050
2051 netif_poll_enable(hw->dev[0]);
2052 netif_wake_queue(dev);
2053 }
2054
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002055 return err;
2056}
2057
Stephen Hemminger14d02632006-09-26 11:57:43 -07002058/* For small just reuse existing skb for next receive */
2059static struct sk_buff *receive_copy(struct sky2_port *sky2,
2060 const struct rx_ring_info *re,
2061 unsigned length)
2062{
2063 struct sk_buff *skb;
2064
2065 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2066 if (likely(skb)) {
2067 skb_reserve(skb, 2);
2068 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2069 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002070 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002071 skb->ip_summed = re->skb->ip_summed;
2072 skb->csum = re->skb->csum;
2073 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2074 length, PCI_DMA_FROMDEVICE);
2075 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002076 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002077 }
2078 return skb;
2079}
2080
2081/* Adjust length of skb with fragments to match received data */
2082static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2083 unsigned int length)
2084{
2085 int i, num_frags;
2086 unsigned int size;
2087
2088 /* put header into skb */
2089 size = min(length, hdr_space);
2090 skb->tail += size;
2091 skb->len += size;
2092 length -= size;
2093
2094 num_frags = skb_shinfo(skb)->nr_frags;
2095 for (i = 0; i < num_frags; i++) {
2096 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2097
2098 if (length == 0) {
2099 /* don't need this page */
2100 __free_page(frag->page);
2101 --skb_shinfo(skb)->nr_frags;
2102 } else {
2103 size = min(length, (unsigned) PAGE_SIZE);
2104
2105 frag->size = size;
2106 skb->data_len += size;
2107 skb->truesize += size;
2108 skb->len += size;
2109 length -= size;
2110 }
2111 }
2112}
2113
2114/* Normal packet - take skb from ring element and put in a new one */
2115static struct sk_buff *receive_new(struct sky2_port *sky2,
2116 struct rx_ring_info *re,
2117 unsigned int length)
2118{
2119 struct sk_buff *skb, *nskb;
2120 unsigned hdr_space = sky2->rx_data_size;
2121
Stephen Hemminger14d02632006-09-26 11:57:43 -07002122 /* Don't be tricky about reusing pages (yet) */
2123 nskb = sky2_rx_alloc(sky2);
2124 if (unlikely(!nskb))
2125 return NULL;
2126
2127 skb = re->skb;
2128 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2129
2130 prefetch(skb->data);
2131 re->skb = nskb;
2132 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2133
2134 if (skb_shinfo(skb)->nr_frags)
2135 skb_put_frags(skb, hdr_space, length);
2136 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002137 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002138 return skb;
2139}
2140
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002141/*
2142 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002143 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002144 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002145static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002146 u16 length, u32 status)
2147{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002148 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002149 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002150 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002151 u16 count = (status & GMR_FS_LEN) >> 16;
2152
2153#ifdef SKY2_VLAN_TAG_USED
2154 /* Account for vlan tag */
2155 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2156 count -= VLAN_HLEN;
2157#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002158
2159 if (unlikely(netif_msg_rx_status(sky2)))
2160 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002161 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002162
Stephen Hemminger793b8832005-09-14 16:06:14 -07002163 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002164 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002165
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002166 if (length < ETH_ZLEN || length > sky2->rx_data_size)
2167 goto len_error;
2168
2169 /* This chip has hardware problems that generates bogus status.
2170 * So do only marginal checking and expect higher level protocols
2171 * to handle crap frames.
2172 */
2173 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2174 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2175 length != count)
2176 goto okay;
2177
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002178 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002179 goto error;
2180
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002181 if (!(status & GMR_FS_RX_OK))
2182 goto resubmit;
2183
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002184 /* if length reported by DMA does not match PHY, packet was truncated */
2185 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002186 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002187
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002188okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002189 if (length < copybreak)
2190 skb = receive_copy(sky2, re, length);
2191 else
2192 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002193resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002194 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002195
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002196 return skb;
2197
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002198len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002199 /* Truncation of overlength packets
2200 causes PHY length to not match MAC length */
2201 ++sky2->net_stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002202 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002203 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2204 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002205 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002206
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002207error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002208 ++sky2->net_stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002209 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemmingera79abdc62007-02-15 16:40:34 -08002210 sky2->net_stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002211 goto resubmit;
2212 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002213
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002214 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002215 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002216 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002217
2218 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002219 sky2->net_stats.rx_length_errors++;
2220 if (status & GMR_FS_FRAGMENT)
2221 sky2->net_stats.rx_frame_errors++;
2222 if (status & GMR_FS_CRC_ERR)
2223 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002224
Stephen Hemminger793b8832005-09-14 16:06:14 -07002225 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002226}
2227
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002228/* Transmit complete */
2229static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002230{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002231 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002232
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002233 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002234 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002235 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002236 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002237 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002238}
2239
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002240/* Process status response ring */
2241static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002242{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002243 int work_done = 0;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002244 unsigned rx[2] = { 0, 0 };
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002245 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002246
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002247 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002248
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002249 while (hw->st_idx != hwidx) {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002250 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002251 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemminger69161612007-06-04 17:23:26 -07002252 unsigned port = le->css & CSS_LINK_BIT;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002253 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002254 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002255 u32 status;
2256 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002257
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002258 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002259
Stephen Hemminger69161612007-06-04 17:23:26 -07002260 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002261 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002262 length = le16_to_cpu(le->length);
2263 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002264
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002265 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002266 case OP_RXSTAT:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002267 ++rx[port];
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002268 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002269 if (unlikely(!skb)) {
2270 sky2->net_stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002271 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002272 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002273
Stephen Hemminger69161612007-06-04 17:23:26 -07002274 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002275 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger69161612007-06-04 17:23:26 -07002276 if (sky2->rx_csum &&
2277 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2278 (le->css & CSS_TCPUDPCSOK))
2279 skb->ip_summed = CHECKSUM_UNNECESSARY;
2280 else
2281 skb->ip_summed = CHECKSUM_NONE;
2282 }
2283
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002284 skb->protocol = eth_type_trans(skb, dev);
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08002285 sky2->net_stats.rx_packets++;
2286 sky2->net_stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002287 dev->last_rx = jiffies;
2288
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002289#ifdef SKY2_VLAN_TAG_USED
2290 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2291 vlan_hwaccel_receive_skb(skb,
2292 sky2->vlgrp,
2293 be16_to_cpu(sky2->rx_tag));
2294 } else
2295#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002296 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002297
Stephen Hemminger22e11702006-07-12 15:23:48 -07002298 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002299 if (++work_done >= to_do)
2300 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002301 break;
2302
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002303#ifdef SKY2_VLAN_TAG_USED
2304 case OP_RXVLAN:
2305 sky2->rx_tag = length;
2306 break;
2307
2308 case OP_RXCHKSVLAN:
2309 sky2->rx_tag = length;
2310 /* fall through */
2311#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002312 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002313 if (!sky2->rx_csum)
2314 break;
2315
Stephen Hemminger05745c42007-09-19 15:36:45 -07002316 /* If this happens then driver assuming wrong format */
2317 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2318 if (net_ratelimit())
2319 printk(KERN_NOTICE "%s: unexpected"
2320 " checksum status\n",
2321 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002322 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002323 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002324
Stephen Hemminger87418302007-03-08 12:42:30 -08002325 /* Both checksum counters are programmed to start at
2326 * the same offset, so unless there is a problem they
2327 * should match. This failure is an early indication that
2328 * hardware receive checksumming won't work.
2329 */
2330 if (likely(status >> 16 == (status & 0xffff))) {
2331 skb = sky2->rx_ring[sky2->rx_next].skb;
2332 skb->ip_summed = CHECKSUM_COMPLETE;
2333 skb->csum = status & 0xffff;
2334 } else {
2335 printk(KERN_NOTICE PFX "%s: hardware receive "
2336 "checksum problem (status = %#x)\n",
2337 dev->name, status);
2338 sky2->rx_csum = 0;
2339 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002340 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002341 BMU_DIS_RX_CHKSUM);
2342 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002343 break;
2344
2345 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002346 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002347 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2348 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002349 if (hw->dev[1])
2350 sky2_tx_done(hw->dev[1],
2351 ((status >> 24) & 0xff)
2352 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002353 break;
2354
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002355 default:
2356 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002357 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002358 "unknown status opcode 0x%x\n", le->opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002359 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002360 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002361
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002362 /* Fully processed status ring so clear irq */
2363 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2364
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002365exit_loop:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002366 if (rx[0])
2367 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002368
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002369 if (rx[1])
2370 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002371
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002372 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002373}
2374
2375static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2376{
2377 struct net_device *dev = hw->dev[port];
2378
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002379 if (net_ratelimit())
2380 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2381 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002382
2383 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002384 if (net_ratelimit())
2385 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2386 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002387 /* Clear IRQ */
2388 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2389 }
2390
2391 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002392 if (net_ratelimit())
2393 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2394 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002395
2396 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2397 }
2398
2399 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002400 if (net_ratelimit())
2401 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002402 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2403 }
2404
2405 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002406 if (net_ratelimit())
2407 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002408 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2409 }
2410
2411 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002412 if (net_ratelimit())
2413 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2414 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002415 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2416 }
2417}
2418
2419static void sky2_hw_intr(struct sky2_hw *hw)
2420{
2421 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2422
Stephen Hemminger793b8832005-09-14 16:06:14 -07002423 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002424 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002425
2426 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002427 u16 pci_err;
2428
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002429 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002430 if (net_ratelimit())
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002431 dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
2432 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002433
2434 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002435 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002436 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002437 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2438 }
2439
2440 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002441 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002442 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002443
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002444 pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002445
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002446 if (net_ratelimit())
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002447 dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
2448 pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002449
2450 /* clear the interrupt */
2451 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002452 sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
2453 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002454 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2455
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002456 if (pex_err & PEX_FATAL_ERRORS) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002457 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2458 hwmsk &= ~Y2_IS_PCI_EXP;
2459 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2460 }
2461 }
2462
2463 if (status & Y2_HWE_L1_MASK)
2464 sky2_hw_error(hw, 0, status);
2465 status >>= 8;
2466 if (status & Y2_HWE_L1_MASK)
2467 sky2_hw_error(hw, 1, status);
2468}
2469
2470static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2471{
2472 struct net_device *dev = hw->dev[port];
2473 struct sky2_port *sky2 = netdev_priv(dev);
2474 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2475
2476 if (netif_msg_intr(sky2))
2477 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2478 dev->name, status);
2479
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002480 if (status & GM_IS_RX_CO_OV)
2481 gma_read16(hw, port, GM_RX_IRQ_SRC);
2482
2483 if (status & GM_IS_TX_CO_OV)
2484 gma_read16(hw, port, GM_TX_IRQ_SRC);
2485
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002486 if (status & GM_IS_RX_FF_OR) {
2487 ++sky2->net_stats.rx_fifo_errors;
2488 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2489 }
2490
2491 if (status & GM_IS_TX_FF_UR) {
2492 ++sky2->net_stats.tx_fifo_errors;
2493 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2494 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002495}
2496
Stephen Hemminger40b01722007-04-11 14:47:59 -07002497/* This should never happen it is a bug. */
2498static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2499 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002500{
2501 struct net_device *dev = hw->dev[port];
2502 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002503 unsigned idx;
2504 const u64 *le = (q == Q_R1 || q == Q_R2)
2505 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002506
Stephen Hemminger40b01722007-04-11 14:47:59 -07002507 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2508 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2509 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2510 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002511
Stephen Hemminger40b01722007-04-11 14:47:59 -07002512 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002513}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002514
Stephen Hemminger75e80682007-09-19 15:36:46 -07002515static int sky2_rx_hung(struct net_device *dev)
2516{
2517 struct sky2_port *sky2 = netdev_priv(dev);
2518 struct sky2_hw *hw = sky2->hw;
2519 unsigned port = sky2->port;
2520 unsigned rxq = rxqaddr[port];
2521 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2522 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2523 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2524 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2525
2526 /* If idle and MAC or PCI is stuck */
2527 if (sky2->check.last == dev->last_rx &&
2528 ((mac_rp == sky2->check.mac_rp &&
2529 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2530 /* Check if the PCI RX hang */
2531 (fifo_rp == sky2->check.fifo_rp &&
2532 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2533 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2534 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2535 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2536 return 1;
2537 } else {
2538 sky2->check.last = dev->last_rx;
2539 sky2->check.mac_rp = mac_rp;
2540 sky2->check.mac_lev = mac_lev;
2541 sky2->check.fifo_rp = fifo_rp;
2542 sky2->check.fifo_lev = fifo_lev;
2543 return 0;
2544 }
2545}
2546
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002547static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002548{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002549 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemminger75e80682007-09-19 15:36:46 -07002550 struct net_device *dev;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002551
Stephen Hemminger75e80682007-09-19 15:36:46 -07002552 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002553 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemminger75e80682007-09-19 15:36:46 -07002554 dev = hw->dev[0];
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002555 if (__netif_rx_schedule_prep(dev))
2556 __netif_rx_schedule(dev);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002557 } else {
2558 int i, active = 0;
2559
2560 for (i = 0; i < hw->ports; i++) {
2561 dev = hw->dev[i];
2562 if (!netif_running(dev))
2563 continue;
2564 ++active;
2565
2566 /* For chips with Rx FIFO, check if stuck */
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002567 if ((hw->flags & SKY2_HW_FIFO_HANG_CHECK) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002568 sky2_rx_hung(dev)) {
2569 pr_info(PFX "%s: receiver hang detected\n",
2570 dev->name);
2571 schedule_work(&hw->restart_work);
2572 return;
2573 }
2574 }
2575
2576 if (active == 0)
2577 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002578 }
2579
Stephen Hemminger75e80682007-09-19 15:36:46 -07002580 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002581}
2582
Stephen Hemminger40b01722007-04-11 14:47:59 -07002583/* Hardware/software error handling */
2584static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002585{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002586 if (net_ratelimit())
2587 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002588
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002589 if (status & Y2_IS_HW_ERR)
2590 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002591
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002592 if (status & Y2_IS_IRQ_MAC1)
2593 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002594
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002595 if (status & Y2_IS_IRQ_MAC2)
2596 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002597
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002598 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002599 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002600
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002601 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002602 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002603
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002604 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002605 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002606
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002607 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002608 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2609}
2610
2611static int sky2_poll(struct net_device *dev0, int *budget)
2612{
2613 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002614 int work_done;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002615 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
2616
2617 if (unlikely(status & Y2_IS_ERROR))
2618 sky2_err_intr(hw, status);
2619
2620 if (status & Y2_IS_IRQ_PHY1)
2621 sky2_phy_intr(hw, 0);
2622
2623 if (status & Y2_IS_IRQ_PHY2)
2624 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002625
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002626 work_done = sky2_status_intr(hw, min(dev0->quota, *budget));
2627 *budget -= work_done;
2628 dev0->quota -= work_done;
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002629
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002630 /* More work? */
2631 if (hw->st_idx != sky2_read16(hw, STAT_PUT_IDX))
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002632 return 1;
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002633
2634 /* Bug/Errata workaround?
2635 * Need to kick the TX irq moderation timer.
2636 */
2637 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2638 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2639 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002640 }
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002641 netif_rx_complete(dev0);
2642
2643 sky2_read32(hw, B0_Y2_SP_LISR);
2644 return 0;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002645}
2646
David Howells7d12e782006-10-05 14:55:46 +01002647static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002648{
2649 struct sky2_hw *hw = dev_id;
2650 struct net_device *dev0 = hw->dev[0];
2651 u32 status;
2652
2653 /* Reading this mask interrupts as side effect */
2654 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2655 if (status == 0 || status == ~0)
2656 return IRQ_NONE;
2657
2658 prefetch(&hw->st_le[hw->st_idx]);
2659 if (likely(__netif_rx_schedule_prep(dev0)))
2660 __netif_rx_schedule(dev0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002661
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002662 return IRQ_HANDLED;
2663}
2664
2665#ifdef CONFIG_NET_POLL_CONTROLLER
2666static void sky2_netpoll(struct net_device *dev)
2667{
2668 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07002669 struct net_device *dev0 = sky2->hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002670
Stephen Hemminger88d11362006-06-16 12:10:46 -07002671 if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
2672 __netif_rx_schedule(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002673}
2674#endif
2675
2676/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002677static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002678{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002679 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002680 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002681 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002682 case CHIP_ID_YUKON_EX:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002683 return 125;
2684
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002685 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002686 return 100;
2687
2688 case CHIP_ID_YUKON_FE_P:
2689 return 50;
2690
2691 case CHIP_ID_YUKON_XL:
2692 return 156;
2693
2694 default:
2695 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002696 }
2697}
2698
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002699static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2700{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002701 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002702}
2703
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002704static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2705{
2706 return clk / sky2_mhz(hw);
2707}
2708
2709
Stephen Hemmingere3173832007-02-06 10:45:39 -08002710static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002711{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002712 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002713
Stephen Hemminger451af332007-06-04 17:23:24 -07002714 /* Enable all clocks */
2715 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
2716
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002717 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002718
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002719 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002720 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2721
2722 switch(hw->chip_id) {
2723 case CHIP_ID_YUKON_XL:
2724 hw->flags = SKY2_HW_GIGABIT
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002725 | SKY2_HW_NEWER_PHY;
2726 if (hw->chip_rev < 3)
2727 hw->flags |= SKY2_HW_FIFO_HANG_CHECK;
2728
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002729 break;
2730
2731 case CHIP_ID_YUKON_EC_U:
2732 hw->flags = SKY2_HW_GIGABIT
2733 | SKY2_HW_NEWER_PHY
2734 | SKY2_HW_ADV_POWER_CTL;
2735 break;
2736
2737 case CHIP_ID_YUKON_EX:
2738 hw->flags = SKY2_HW_GIGABIT
2739 | SKY2_HW_NEWER_PHY
2740 | SKY2_HW_NEW_LE
2741 | SKY2_HW_ADV_POWER_CTL;
2742
2743 /* New transmit checksum */
2744 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2745 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2746 break;
2747
2748 case CHIP_ID_YUKON_EC:
2749 /* This rev is really old, and requires untested workarounds */
2750 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2751 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2752 return -EOPNOTSUPP;
2753 }
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002754 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_FIFO_HANG_CHECK;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002755 break;
2756
2757 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002758 break;
2759
Stephen Hemminger05745c42007-09-19 15:36:45 -07002760 case CHIP_ID_YUKON_FE_P:
2761 hw->flags = SKY2_HW_NEWER_PHY
2762 | SKY2_HW_NEW_LE
2763 | SKY2_HW_AUTO_TX_SUM
2764 | SKY2_HW_ADV_POWER_CTL;
2765 break;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002766 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002767 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2768 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002769 return -EOPNOTSUPP;
2770 }
2771
Stephen Hemmingere3173832007-02-06 10:45:39 -08002772 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002773 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2774 hw->flags |= SKY2_HW_FIBRE_PHY;
2775
2776
Stephen Hemmingere3173832007-02-06 10:45:39 -08002777 hw->ports = 1;
2778 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2779 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2780 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2781 ++hw->ports;
2782 }
2783
2784 return 0;
2785}
2786
2787static void sky2_reset(struct sky2_hw *hw)
2788{
2789 u16 status;
2790 int i;
2791
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002792 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002793 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2794 status = sky2_read16(hw, HCU_CCSR);
2795 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2796 HCU_CCSR_UC_STATE_MSK);
2797 sky2_write16(hw, HCU_CCSR, status);
2798 } else
2799 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2800 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002801
2802 /* do a SW reset */
2803 sky2_write8(hw, B0_CTST, CS_RST_SET);
2804 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2805
2806 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002807 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002808
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002809 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002810 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2811
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002812
2813 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2814
2815 /* clear any PEX errors */
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002816 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
2817 sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
2818
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002819
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002820 sky2_power_on(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002821
2822 for (i = 0; i < hw->ports; i++) {
2823 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2824 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002825
2826 if (hw->chip_id == CHIP_ID_YUKON_EX)
2827 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2828 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2829 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002830 }
2831
2832 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2833
Stephen Hemminger793b8832005-09-14 16:06:14 -07002834 /* Clear I2C IRQ noise */
2835 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002836
2837 /* turn off hardware timer (unused) */
2838 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2839 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002840
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002841 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2842
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002843 /* Turn off descriptor polling */
2844 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002845
2846 /* Turn off receive timestamp */
2847 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002848 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002849
2850 /* enable the Tx Arbiters */
2851 for (i = 0; i < hw->ports; i++)
2852 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2853
2854 /* Initialize ram interface */
2855 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002856 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002857
2858 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2859 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2860 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2861 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2862 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2863 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2864 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2865 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2866 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2867 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2868 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2869 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2870 }
2871
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002872 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002873
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002874 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002875 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002876
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002877 memset(hw->st_le, 0, STATUS_LE_BYTES);
2878 hw->st_idx = 0;
2879
2880 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2881 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2882
2883 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002884 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002885
2886 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002887 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002888
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002889 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2890 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002891
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002892 /* set Status-FIFO ISR watermark */
2893 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2894 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2895 else
2896 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002897
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002898 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002899 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2900 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002901
Stephen Hemminger793b8832005-09-14 16:06:14 -07002902 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002903 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2904
2905 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2906 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2907 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002908}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002909
Stephen Hemminger81906792007-02-15 16:40:33 -08002910static void sky2_restart(struct work_struct *work)
2911{
2912 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2913 struct net_device *dev;
2914 int i, err;
2915
Stephen Hemminger81906792007-02-15 16:40:33 -08002916 rtnl_lock();
2917 sky2_write32(hw, B0_IMSK, 0);
2918 sky2_read32(hw, B0_IMSK);
2919
2920 netif_poll_disable(hw->dev[0]);
2921
2922 for (i = 0; i < hw->ports; i++) {
2923 dev = hw->dev[i];
2924 if (netif_running(dev))
2925 sky2_down(dev);
2926 }
2927
2928 sky2_reset(hw);
2929 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
2930 netif_poll_enable(hw->dev[0]);
2931
2932 for (i = 0; i < hw->ports; i++) {
2933 dev = hw->dev[i];
2934 if (netif_running(dev)) {
2935 err = sky2_up(dev);
2936 if (err) {
2937 printk(KERN_INFO PFX "%s: could not restart %d\n",
2938 dev->name, err);
2939 dev_close(dev);
2940 }
2941 }
2942 }
2943
Stephen Hemminger81906792007-02-15 16:40:33 -08002944 rtnl_unlock();
2945}
2946
Stephen Hemmingere3173832007-02-06 10:45:39 -08002947static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2948{
2949 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2950}
2951
2952static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2953{
2954 const struct sky2_port *sky2 = netdev_priv(dev);
2955
2956 wol->supported = sky2_wol_supported(sky2->hw);
2957 wol->wolopts = sky2->wol;
2958}
2959
2960static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2961{
2962 struct sky2_port *sky2 = netdev_priv(dev);
2963 struct sky2_hw *hw = sky2->hw;
2964
2965 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2966 return -EOPNOTSUPP;
2967
2968 sky2->wol = wol->wolopts;
2969
Stephen Hemminger05745c42007-09-19 15:36:45 -07002970 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
2971 hw->chip_id == CHIP_ID_YUKON_EX ||
2972 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08002973 sky2_write32(hw, B0_CTST, sky2->wol
2974 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
2975
2976 if (!netif_running(dev))
2977 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002978 return 0;
2979}
2980
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002981static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002982{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002983 if (sky2_is_copper(hw)) {
2984 u32 modes = SUPPORTED_10baseT_Half
2985 | SUPPORTED_10baseT_Full
2986 | SUPPORTED_100baseT_Half
2987 | SUPPORTED_100baseT_Full
2988 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002989
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002990 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002991 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002992 | SUPPORTED_1000baseT_Full;
2993 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002994 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002995 return SUPPORTED_1000baseT_Half
2996 | SUPPORTED_1000baseT_Full
2997 | SUPPORTED_Autoneg
2998 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002999}
3000
Stephen Hemminger793b8832005-09-14 16:06:14 -07003001static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003002{
3003 struct sky2_port *sky2 = netdev_priv(dev);
3004 struct sky2_hw *hw = sky2->hw;
3005
3006 ecmd->transceiver = XCVR_INTERNAL;
3007 ecmd->supported = sky2_supported_modes(hw);
3008 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003009 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003010 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003011 ecmd->speed = sky2->speed;
3012 } else {
3013 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003014 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003015 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003016
3017 ecmd->advertising = sky2->advertising;
3018 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003019 ecmd->duplex = sky2->duplex;
3020 return 0;
3021}
3022
3023static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3024{
3025 struct sky2_port *sky2 = netdev_priv(dev);
3026 const struct sky2_hw *hw = sky2->hw;
3027 u32 supported = sky2_supported_modes(hw);
3028
3029 if (ecmd->autoneg == AUTONEG_ENABLE) {
3030 ecmd->advertising = supported;
3031 sky2->duplex = -1;
3032 sky2->speed = -1;
3033 } else {
3034 u32 setting;
3035
Stephen Hemminger793b8832005-09-14 16:06:14 -07003036 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003037 case SPEED_1000:
3038 if (ecmd->duplex == DUPLEX_FULL)
3039 setting = SUPPORTED_1000baseT_Full;
3040 else if (ecmd->duplex == DUPLEX_HALF)
3041 setting = SUPPORTED_1000baseT_Half;
3042 else
3043 return -EINVAL;
3044 break;
3045 case SPEED_100:
3046 if (ecmd->duplex == DUPLEX_FULL)
3047 setting = SUPPORTED_100baseT_Full;
3048 else if (ecmd->duplex == DUPLEX_HALF)
3049 setting = SUPPORTED_100baseT_Half;
3050 else
3051 return -EINVAL;
3052 break;
3053
3054 case SPEED_10:
3055 if (ecmd->duplex == DUPLEX_FULL)
3056 setting = SUPPORTED_10baseT_Full;
3057 else if (ecmd->duplex == DUPLEX_HALF)
3058 setting = SUPPORTED_10baseT_Half;
3059 else
3060 return -EINVAL;
3061 break;
3062 default:
3063 return -EINVAL;
3064 }
3065
3066 if ((setting & supported) == 0)
3067 return -EINVAL;
3068
3069 sky2->speed = ecmd->speed;
3070 sky2->duplex = ecmd->duplex;
3071 }
3072
3073 sky2->autoneg = ecmd->autoneg;
3074 sky2->advertising = ecmd->advertising;
3075
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003076 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003077 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003078 sky2_set_multicast(dev);
3079 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003080
3081 return 0;
3082}
3083
3084static void sky2_get_drvinfo(struct net_device *dev,
3085 struct ethtool_drvinfo *info)
3086{
3087 struct sky2_port *sky2 = netdev_priv(dev);
3088
3089 strcpy(info->driver, DRV_NAME);
3090 strcpy(info->version, DRV_VERSION);
3091 strcpy(info->fw_version, "N/A");
3092 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3093}
3094
3095static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003096 char name[ETH_GSTRING_LEN];
3097 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003098} sky2_stats[] = {
3099 { "tx_bytes", GM_TXO_OK_HI },
3100 { "rx_bytes", GM_RXO_OK_HI },
3101 { "tx_broadcast", GM_TXF_BC_OK },
3102 { "rx_broadcast", GM_RXF_BC_OK },
3103 { "tx_multicast", GM_TXF_MC_OK },
3104 { "rx_multicast", GM_RXF_MC_OK },
3105 { "tx_unicast", GM_TXF_UC_OK },
3106 { "rx_unicast", GM_RXF_UC_OK },
3107 { "tx_mac_pause", GM_TXF_MPAUSE },
3108 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003109 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003110 { "late_collision",GM_TXF_LAT_COL },
3111 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003112 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003113 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003114
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003115 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003116 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003117 { "rx_64_byte_packets", GM_RXF_64B },
3118 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3119 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3120 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3121 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3122 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3123 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003124 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003125 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3126 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003127 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003128
3129 { "tx_64_byte_packets", GM_TXF_64B },
3130 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3131 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3132 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3133 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3134 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3135 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3136 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003137};
3138
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003139static u32 sky2_get_rx_csum(struct net_device *dev)
3140{
3141 struct sky2_port *sky2 = netdev_priv(dev);
3142
3143 return sky2->rx_csum;
3144}
3145
3146static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3147{
3148 struct sky2_port *sky2 = netdev_priv(dev);
3149
3150 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003151
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003152 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3153 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3154
3155 return 0;
3156}
3157
3158static u32 sky2_get_msglevel(struct net_device *netdev)
3159{
3160 struct sky2_port *sky2 = netdev_priv(netdev);
3161 return sky2->msg_enable;
3162}
3163
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003164static int sky2_nway_reset(struct net_device *dev)
3165{
3166 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003167
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003168 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003169 return -EINVAL;
3170
Stephen Hemminger1b537562005-12-20 15:08:07 -08003171 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003172 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003173
3174 return 0;
3175}
3176
Stephen Hemminger793b8832005-09-14 16:06:14 -07003177static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003178{
3179 struct sky2_hw *hw = sky2->hw;
3180 unsigned port = sky2->port;
3181 int i;
3182
3183 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003184 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003185 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003186 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003187
Stephen Hemminger793b8832005-09-14 16:06:14 -07003188 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003189 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3190}
3191
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003192static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3193{
3194 struct sky2_port *sky2 = netdev_priv(netdev);
3195 sky2->msg_enable = value;
3196}
3197
3198static int sky2_get_stats_count(struct net_device *dev)
3199{
3200 return ARRAY_SIZE(sky2_stats);
3201}
3202
3203static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003204 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003205{
3206 struct sky2_port *sky2 = netdev_priv(dev);
3207
Stephen Hemminger793b8832005-09-14 16:06:14 -07003208 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003209}
3210
Stephen Hemminger793b8832005-09-14 16:06:14 -07003211static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003212{
3213 int i;
3214
3215 switch (stringset) {
3216 case ETH_SS_STATS:
3217 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3218 memcpy(data + i * ETH_GSTRING_LEN,
3219 sky2_stats[i].name, ETH_GSTRING_LEN);
3220 break;
3221 }
3222}
3223
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003224static struct net_device_stats *sky2_get_stats(struct net_device *dev)
3225{
3226 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003227 return &sky2->net_stats;
3228}
3229
3230static int sky2_set_mac_address(struct net_device *dev, void *p)
3231{
3232 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003233 struct sky2_hw *hw = sky2->hw;
3234 unsigned port = sky2->port;
3235 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003236
3237 if (!is_valid_ether_addr(addr->sa_data))
3238 return -EADDRNOTAVAIL;
3239
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003240 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003241 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003242 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003243 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003244 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003245
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003246 /* virtual address for data */
3247 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3248
3249 /* physical address: used for pause frames */
3250 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003251
3252 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003253}
3254
Stephen Hemmingera052b522006-10-17 10:24:23 -07003255static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3256{
3257 u32 bit;
3258
3259 bit = ether_crc(ETH_ALEN, addr) & 63;
3260 filter[bit >> 3] |= 1 << (bit & 7);
3261}
3262
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003263static void sky2_set_multicast(struct net_device *dev)
3264{
3265 struct sky2_port *sky2 = netdev_priv(dev);
3266 struct sky2_hw *hw = sky2->hw;
3267 unsigned port = sky2->port;
3268 struct dev_mc_list *list = dev->mc_list;
3269 u16 reg;
3270 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003271 int rx_pause;
3272 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003273
Stephen Hemmingera052b522006-10-17 10:24:23 -07003274 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003275 memset(filter, 0, sizeof(filter));
3276
3277 reg = gma_read16(hw, port, GM_RX_CTRL);
3278 reg |= GM_RXCR_UCF_ENA;
3279
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003280 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003281 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003282 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003283 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003284 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003285 reg &= ~GM_RXCR_MCF_ENA;
3286 else {
3287 int i;
3288 reg |= GM_RXCR_MCF_ENA;
3289
Stephen Hemmingera052b522006-10-17 10:24:23 -07003290 if (rx_pause)
3291 sky2_add_filter(filter, pause_mc_addr);
3292
3293 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3294 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003295 }
3296
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003297 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003298 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003299 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003300 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003301 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003302 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003303 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003304 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003305
3306 gma_write16(hw, port, GM_RX_CTRL, reg);
3307}
3308
3309/* Can have one global because blinking is controlled by
3310 * ethtool and that is always under RTNL mutex
3311 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003312static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003313{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003314 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003315
Stephen Hemminger793b8832005-09-14 16:06:14 -07003316 switch (hw->chip_id) {
3317 case CHIP_ID_YUKON_XL:
3318 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3319 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3320 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3321 on ? (PHY_M_LEDC_LOS_CTRL(1) |
3322 PHY_M_LEDC_INIT_CTRL(7) |
3323 PHY_M_LEDC_STA1_CTRL(7) |
3324 PHY_M_LEDC_STA0_CTRL(7))
3325 : 0);
3326
3327 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3328 break;
3329
3330 default:
3331 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
Stephen Hemminger0efdf262006-12-05 12:03:41 -08003332 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3333 on ? PHY_M_LED_ALL : 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003334 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003335}
3336
3337/* blink LED's for finding board */
3338static int sky2_phys_id(struct net_device *dev, u32 data)
3339{
3340 struct sky2_port *sky2 = netdev_priv(dev);
3341 struct sky2_hw *hw = sky2->hw;
3342 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003343 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003344 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003345 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003346 int onoff = 1;
3347
Stephen Hemminger793b8832005-09-14 16:06:14 -07003348 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003349 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
3350 else
3351 ms = data * 1000;
3352
3353 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003354 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003355 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3356 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3357 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3358 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
3359 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3360 } else {
3361 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
3362 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
3363 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003364
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003365 interrupted = 0;
3366 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003367 sky2_led(hw, port, onoff);
3368 onoff = !onoff;
3369
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003370 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003371 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003372 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003373
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003374 ms -= 250;
3375 }
3376
3377 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003378 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3379 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3380 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3381 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
3382 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3383 } else {
3384 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
3385 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
3386 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003387 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003388
3389 return 0;
3390}
3391
3392static void sky2_get_pauseparam(struct net_device *dev,
3393 struct ethtool_pauseparam *ecmd)
3394{
3395 struct sky2_port *sky2 = netdev_priv(dev);
3396
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003397 switch (sky2->flow_mode) {
3398 case FC_NONE:
3399 ecmd->tx_pause = ecmd->rx_pause = 0;
3400 break;
3401 case FC_TX:
3402 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3403 break;
3404 case FC_RX:
3405 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3406 break;
3407 case FC_BOTH:
3408 ecmd->tx_pause = ecmd->rx_pause = 1;
3409 }
3410
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003411 ecmd->autoneg = sky2->autoneg;
3412}
3413
3414static int sky2_set_pauseparam(struct net_device *dev,
3415 struct ethtool_pauseparam *ecmd)
3416{
3417 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003418
3419 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003420 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003421
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003422 if (netif_running(dev))
3423 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003424
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003425 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003426}
3427
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003428static int sky2_get_coalesce(struct net_device *dev,
3429 struct ethtool_coalesce *ecmd)
3430{
3431 struct sky2_port *sky2 = netdev_priv(dev);
3432 struct sky2_hw *hw = sky2->hw;
3433
3434 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3435 ecmd->tx_coalesce_usecs = 0;
3436 else {
3437 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3438 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3439 }
3440 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3441
3442 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3443 ecmd->rx_coalesce_usecs = 0;
3444 else {
3445 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3446 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3447 }
3448 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3449
3450 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3451 ecmd->rx_coalesce_usecs_irq = 0;
3452 else {
3453 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3454 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3455 }
3456
3457 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3458
3459 return 0;
3460}
3461
3462/* Note: this affect both ports */
3463static int sky2_set_coalesce(struct net_device *dev,
3464 struct ethtool_coalesce *ecmd)
3465{
3466 struct sky2_port *sky2 = netdev_priv(dev);
3467 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003468 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003469
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003470 if (ecmd->tx_coalesce_usecs > tmax ||
3471 ecmd->rx_coalesce_usecs > tmax ||
3472 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003473 return -EINVAL;
3474
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003475 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003476 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003477 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003478 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003479 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003480 return -EINVAL;
3481
3482 if (ecmd->tx_coalesce_usecs == 0)
3483 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3484 else {
3485 sky2_write32(hw, STAT_TX_TIMER_INI,
3486 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3487 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3488 }
3489 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3490
3491 if (ecmd->rx_coalesce_usecs == 0)
3492 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3493 else {
3494 sky2_write32(hw, STAT_LEV_TIMER_INI,
3495 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3496 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3497 }
3498 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3499
3500 if (ecmd->rx_coalesce_usecs_irq == 0)
3501 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3502 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003503 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003504 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3505 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3506 }
3507 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3508 return 0;
3509}
3510
Stephen Hemminger793b8832005-09-14 16:06:14 -07003511static void sky2_get_ringparam(struct net_device *dev,
3512 struct ethtool_ringparam *ering)
3513{
3514 struct sky2_port *sky2 = netdev_priv(dev);
3515
3516 ering->rx_max_pending = RX_MAX_PENDING;
3517 ering->rx_mini_max_pending = 0;
3518 ering->rx_jumbo_max_pending = 0;
3519 ering->tx_max_pending = TX_RING_SIZE - 1;
3520
3521 ering->rx_pending = sky2->rx_pending;
3522 ering->rx_mini_pending = 0;
3523 ering->rx_jumbo_pending = 0;
3524 ering->tx_pending = sky2->tx_pending;
3525}
3526
3527static int sky2_set_ringparam(struct net_device *dev,
3528 struct ethtool_ringparam *ering)
3529{
3530 struct sky2_port *sky2 = netdev_priv(dev);
3531 int err = 0;
3532
3533 if (ering->rx_pending > RX_MAX_PENDING ||
3534 ering->rx_pending < 8 ||
3535 ering->tx_pending < MAX_SKB_TX_LE ||
3536 ering->tx_pending > TX_RING_SIZE - 1)
3537 return -EINVAL;
3538
3539 if (netif_running(dev))
3540 sky2_down(dev);
3541
3542 sky2->rx_pending = ering->rx_pending;
3543 sky2->tx_pending = ering->tx_pending;
3544
Stephen Hemminger1b537562005-12-20 15:08:07 -08003545 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003546 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003547 if (err)
3548 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003549 else
3550 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003551 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003552
3553 return err;
3554}
3555
Stephen Hemminger793b8832005-09-14 16:06:14 -07003556static int sky2_get_regs_len(struct net_device *dev)
3557{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003558 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003559}
3560
3561/*
3562 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003563 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003564 */
3565static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3566 void *p)
3567{
3568 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003569 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003570
3571 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003572 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003573
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003574 memcpy_fromio(p, io, B3_RAM_ADDR);
3575
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003576 /* skip diagnostic ram region */
3577 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);
3578
3579 /* copy GMAC registers */
3580 memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
3581 if (sky2->hw->ports > 1)
3582 memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);
3583
Stephen Hemminger793b8832005-09-14 16:06:14 -07003584}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003585
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003586/* In order to do Jumbo packets on these chips, need to turn off the
3587 * transmit store/forward. Therefore checksum offload won't work.
3588 */
3589static int no_tx_offload(struct net_device *dev)
3590{
3591 const struct sky2_port *sky2 = netdev_priv(dev);
3592 const struct sky2_hw *hw = sky2->hw;
3593
Stephen Hemminger69161612007-06-04 17:23:26 -07003594 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003595}
3596
3597static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3598{
3599 if (data && no_tx_offload(dev))
3600 return -EINVAL;
3601
3602 return ethtool_op_set_tx_csum(dev, data);
3603}
3604
3605
3606static int sky2_set_tso(struct net_device *dev, u32 data)
3607{
3608 if (data && no_tx_offload(dev))
3609 return -EINVAL;
3610
3611 return ethtool_op_set_tso(dev, data);
3612}
3613
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003614static int sky2_get_eeprom_len(struct net_device *dev)
3615{
3616 struct sky2_port *sky2 = netdev_priv(dev);
3617 u16 reg2;
3618
3619 reg2 = sky2_pci_read32(sky2->hw, PCI_DEV_REG2);
3620 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3621}
3622
3623static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
3624{
3625 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3626
3627 while (!(sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F))
3628 cpu_relax();
3629 return sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3630}
3631
3632static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
3633{
3634 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3635 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3636 do {
3637 cpu_relax();
3638 } while (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F);
3639}
3640
3641static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3642 u8 *data)
3643{
3644 struct sky2_port *sky2 = netdev_priv(dev);
3645 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3646 int length = eeprom->len;
3647 u16 offset = eeprom->offset;
3648
3649 if (!cap)
3650 return -EINVAL;
3651
3652 eeprom->magic = SKY2_EEPROM_MAGIC;
3653
3654 while (length > 0) {
3655 u32 val = sky2_vpd_read(sky2->hw, cap, offset);
3656 int n = min_t(int, length, sizeof(val));
3657
3658 memcpy(data, &val, n);
3659 length -= n;
3660 data += n;
3661 offset += n;
3662 }
3663 return 0;
3664}
3665
3666static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3667 u8 *data)
3668{
3669 struct sky2_port *sky2 = netdev_priv(dev);
3670 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3671 int length = eeprom->len;
3672 u16 offset = eeprom->offset;
3673
3674 if (!cap)
3675 return -EINVAL;
3676
3677 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3678 return -EINVAL;
3679
3680 while (length > 0) {
3681 u32 val;
3682 int n = min_t(int, length, sizeof(val));
3683
3684 if (n < sizeof(val))
3685 val = sky2_vpd_read(sky2->hw, cap, offset);
3686 memcpy(&val, data, n);
3687
3688 sky2_vpd_write(sky2->hw, cap, offset, val);
3689
3690 length -= n;
3691 data += n;
3692 offset += n;
3693 }
3694 return 0;
3695}
3696
3697
Jeff Garzik7282d492006-09-13 14:30:00 -04003698static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003699 .get_settings = sky2_get_settings,
3700 .set_settings = sky2_set_settings,
3701 .get_drvinfo = sky2_get_drvinfo,
3702 .get_wol = sky2_get_wol,
3703 .set_wol = sky2_set_wol,
3704 .get_msglevel = sky2_get_msglevel,
3705 .set_msglevel = sky2_set_msglevel,
3706 .nway_reset = sky2_nway_reset,
3707 .get_regs_len = sky2_get_regs_len,
3708 .get_regs = sky2_get_regs,
3709 .get_link = ethtool_op_get_link,
3710 .get_eeprom_len = sky2_get_eeprom_len,
3711 .get_eeprom = sky2_get_eeprom,
3712 .set_eeprom = sky2_set_eeprom,
3713 .get_sg = ethtool_op_get_sg,
3714 .set_sg = ethtool_op_set_sg,
3715 .get_tx_csum = ethtool_op_get_tx_csum,
3716 .set_tx_csum = sky2_set_tx_csum,
3717 .get_tso = ethtool_op_get_tso,
3718 .set_tso = sky2_set_tso,
3719 .get_rx_csum = sky2_get_rx_csum,
3720 .set_rx_csum = sky2_set_rx_csum,
3721 .get_strings = sky2_get_strings,
3722 .get_coalesce = sky2_get_coalesce,
3723 .set_coalesce = sky2_set_coalesce,
3724 .get_ringparam = sky2_get_ringparam,
3725 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003726 .get_pauseparam = sky2_get_pauseparam,
3727 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003728 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003729 .get_stats_count = sky2_get_stats_count,
3730 .get_ethtool_stats = sky2_get_ethtool_stats,
3731};
3732
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003733#ifdef CONFIG_SKY2_DEBUG
3734
3735static struct dentry *sky2_debug;
3736
3737static int sky2_debug_show(struct seq_file *seq, void *v)
3738{
3739 struct net_device *dev = seq->private;
3740 const struct sky2_port *sky2 = netdev_priv(dev);
3741 const struct sky2_hw *hw = sky2->hw;
3742 unsigned port = sky2->port;
3743 unsigned idx, last;
3744 int sop;
3745
3746 if (!netif_running(dev))
3747 return -ENETDOWN;
3748
3749 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3750 sky2_read32(hw, B0_ISRC),
3751 sky2_read32(hw, B0_IMSK),
3752 sky2_read32(hw, B0_Y2_SP_ICR));
3753
3754 netif_poll_disable(hw->dev[0]);
3755 last = sky2_read16(hw, STAT_PUT_IDX);
3756
3757 if (hw->st_idx == last)
3758 seq_puts(seq, "Status ring (empty)\n");
3759 else {
3760 seq_puts(seq, "Status ring\n");
3761 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3762 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3763 const struct sky2_status_le *le = hw->st_le + idx;
3764 seq_printf(seq, "[%d] %#x %d %#x\n",
3765 idx, le->opcode, le->length, le->status);
3766 }
3767 seq_puts(seq, "\n");
3768 }
3769
3770 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3771 sky2->tx_cons, sky2->tx_prod,
3772 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3773 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3774
3775 /* Dump contents of tx ring */
3776 sop = 1;
3777 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3778 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3779 const struct sky2_tx_le *le = sky2->tx_le + idx;
3780 u32 a = le32_to_cpu(le->addr);
3781
3782 if (sop)
3783 seq_printf(seq, "%u:", idx);
3784 sop = 0;
3785
3786 switch(le->opcode & ~HW_OWNER) {
3787 case OP_ADDR64:
3788 seq_printf(seq, " %#x:", a);
3789 break;
3790 case OP_LRGLEN:
3791 seq_printf(seq, " mtu=%d", a);
3792 break;
3793 case OP_VLAN:
3794 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3795 break;
3796 case OP_TCPLISW:
3797 seq_printf(seq, " csum=%#x", a);
3798 break;
3799 case OP_LARGESEND:
3800 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3801 break;
3802 case OP_PACKET:
3803 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3804 break;
3805 case OP_BUFFER:
3806 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3807 break;
3808 default:
3809 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3810 a, le16_to_cpu(le->length));
3811 }
3812
3813 if (le->ctrl & EOP) {
3814 seq_putc(seq, '\n');
3815 sop = 1;
3816 }
3817 }
3818
3819 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3820 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3821 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3822 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3823
3824 netif_poll_enable(hw->dev[0]);
3825 return 0;
3826}
3827
3828static int sky2_debug_open(struct inode *inode, struct file *file)
3829{
3830 return single_open(file, sky2_debug_show, inode->i_private);
3831}
3832
3833static const struct file_operations sky2_debug_fops = {
3834 .owner = THIS_MODULE,
3835 .open = sky2_debug_open,
3836 .read = seq_read,
3837 .llseek = seq_lseek,
3838 .release = single_release,
3839};
3840
3841/*
3842 * Use network device events to create/remove/rename
3843 * debugfs file entries
3844 */
3845static int sky2_device_event(struct notifier_block *unused,
3846 unsigned long event, void *ptr)
3847{
3848 struct net_device *dev = ptr;
3849
3850 if (dev->open == sky2_up) {
3851 struct sky2_port *sky2 = netdev_priv(dev);
3852
3853 switch(event) {
3854 case NETDEV_CHANGENAME:
3855 if (!netif_running(dev))
3856 break;
3857 /* fallthrough */
3858 case NETDEV_DOWN:
3859 case NETDEV_GOING_DOWN:
3860 if (sky2->debugfs) {
3861 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3862 dev->name);
3863 debugfs_remove(sky2->debugfs);
3864 sky2->debugfs = NULL;
3865 }
3866
3867 if (event != NETDEV_CHANGENAME)
3868 break;
3869 /* fallthrough for changename */
3870 case NETDEV_UP:
3871 if (sky2_debug) {
3872 struct dentry *d;
3873 d = debugfs_create_file(dev->name, S_IRUGO,
3874 sky2_debug, dev,
3875 &sky2_debug_fops);
3876 if (d == NULL || IS_ERR(d))
3877 printk(KERN_INFO PFX
3878 "%s: debugfs create failed\n",
3879 dev->name);
3880 else
3881 sky2->debugfs = d;
3882 }
3883 break;
3884 }
3885 }
3886
3887 return NOTIFY_DONE;
3888}
3889
3890static struct notifier_block sky2_notifier = {
3891 .notifier_call = sky2_device_event,
3892};
3893
3894
3895static __init void sky2_debug_init(void)
3896{
3897 struct dentry *ent;
3898
3899 ent = debugfs_create_dir("sky2", NULL);
3900 if (!ent || IS_ERR(ent))
3901 return;
3902
3903 sky2_debug = ent;
3904 register_netdevice_notifier(&sky2_notifier);
3905}
3906
3907static __exit void sky2_debug_cleanup(void)
3908{
3909 if (sky2_debug) {
3910 unregister_netdevice_notifier(&sky2_notifier);
3911 debugfs_remove(sky2_debug);
3912 sky2_debug = NULL;
3913 }
3914}
3915
3916#else
3917#define sky2_debug_init()
3918#define sky2_debug_cleanup()
3919#endif
3920
3921
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003922/* Initialize network device */
3923static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003924 unsigned port,
3925 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003926{
3927 struct sky2_port *sky2;
3928 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3929
3930 if (!dev) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003931 dev_err(&hw->pdev->dev, "etherdev alloc failed");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003932 return NULL;
3933 }
3934
3935 SET_MODULE_OWNER(dev);
3936 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003937 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003938 dev->open = sky2_up;
3939 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003940 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003941 dev->hard_start_xmit = sky2_xmit_frame;
3942 dev->get_stats = sky2_get_stats;
3943 dev->set_multicast_list = sky2_set_multicast;
3944 dev->set_mac_address = sky2_set_mac_address;
3945 dev->change_mtu = sky2_change_mtu;
3946 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3947 dev->tx_timeout = sky2_tx_timeout;
3948 dev->watchdog_timeo = TX_WATCHDOG;
3949 if (port == 0)
3950 dev->poll = sky2_poll;
3951 dev->weight = NAPI_WEIGHT;
3952#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0ca43232006-10-18 13:39:28 -07003953 /* Network console (only works on port 0)
3954 * because netpoll makes assumptions about NAPI
3955 */
3956 if (port == 0)
3957 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003958#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003959
3960 sky2 = netdev_priv(dev);
3961 sky2->netdev = dev;
3962 sky2->hw = hw;
3963 sky2->msg_enable = netif_msg_init(debug, default_msg);
3964
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003965 /* Auto speed and flow control */
3966 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003967 sky2->flow_mode = FC_BOTH;
3968
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003969 sky2->duplex = -1;
3970 sky2->speed = -1;
3971 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003972 sky2->rx_csum = 1;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003973 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003974
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003975 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003976 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003977 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003978
3979 hw->dev[port] = dev;
3980
3981 sky2->port = port;
3982
Stephen Hemminger4a50a872007-02-06 10:45:41 -08003983 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003984 if (highmem)
3985 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003986
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003987#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07003988 /* The workaround for FE+ status conflicts with VLAN tag detection. */
3989 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
3990 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
3991 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3992 dev->vlan_rx_register = sky2_vlan_rx_register;
3993 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003994#endif
3995
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003996 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003997 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003998 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003999
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004000 return dev;
4001}
4002
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004003static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004004{
4005 const struct sky2_port *sky2 = netdev_priv(dev);
4006
4007 if (netif_msg_probe(sky2))
4008 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
4009 dev->name,
4010 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
4011 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
4012}
4013
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004014/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004015static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004016{
4017 struct sky2_hw *hw = dev_id;
4018 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4019
4020 if (status == 0)
4021 return IRQ_NONE;
4022
4023 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004024 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004025 wake_up(&hw->msi_wait);
4026 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4027 }
4028 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4029
4030 return IRQ_HANDLED;
4031}
4032
4033/* Test interrupt path by forcing a a software IRQ */
4034static int __devinit sky2_test_msi(struct sky2_hw *hw)
4035{
4036 struct pci_dev *pdev = hw->pdev;
4037 int err;
4038
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004039 init_waitqueue_head (&hw->msi_wait);
4040
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004041 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4042
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004043 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004044 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004045 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004046 return err;
4047 }
4048
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004049 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004050 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004051
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004052 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004053
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004054 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004055 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004056 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4057 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004058
4059 err = -EOPNOTSUPP;
4060 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4061 }
4062
4063 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004064 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004065
4066 free_irq(pdev->irq, hw);
4067
4068 return err;
4069}
4070
Stephen Hemmingere3173832007-02-06 10:45:39 -08004071static int __devinit pci_wake_enabled(struct pci_dev *dev)
4072{
4073 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
4074 u16 value;
4075
4076 if (!pm)
4077 return 0;
4078 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
4079 return 0;
4080 return value & PCI_PM_CTRL_PME_ENABLE;
4081}
4082
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004083static int __devinit sky2_probe(struct pci_dev *pdev,
4084 const struct pci_device_id *ent)
4085{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004086 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004087 struct sky2_hw *hw;
Stephen Hemmingere3173832007-02-06 10:45:39 -08004088 int err, using_dac = 0, wol_default;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004089
Stephen Hemminger793b8832005-09-14 16:06:14 -07004090 err = pci_enable_device(pdev);
4091 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004092 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004093 goto err_out;
4094 }
4095
Stephen Hemminger793b8832005-09-14 16:06:14 -07004096 err = pci_request_regions(pdev, DRV_NAME);
4097 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004098 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004099 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004100 }
4101
4102 pci_set_master(pdev);
4103
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004104 if (sizeof(dma_addr_t) > sizeof(u32) &&
4105 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
4106 using_dac = 1;
4107 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
4108 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004109 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4110 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004111 goto err_out_free_regions;
4112 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004113 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004114 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
4115 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004116 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004117 goto err_out_free_regions;
4118 }
4119 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004120
Stephen Hemmingere3173832007-02-06 10:45:39 -08004121 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
4122
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004123 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004124 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004125 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004126 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004127 goto err_out_free_regions;
4128 }
4129
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004130 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004131
4132 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4133 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004134 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004135 goto err_out_free_hw;
4136 }
4137
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004138#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004139 /* The sk98lin vendor driver uses hardware byte swapping but
4140 * this driver uses software swapping.
4141 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004142 {
4143 u32 reg;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004144 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004145 reg &= ~PCI_REV_DESC;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004146 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
4147 }
4148#endif
4149
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004150 /* ring for status responses */
4151 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
4152 &hw->st_dma);
4153 if (!hw->st_le)
4154 goto err_out_iounmap;
4155
Stephen Hemmingere3173832007-02-06 10:45:39 -08004156 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004157 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004158 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004159
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004160 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07004161 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
4162 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07004163 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004164
Stephen Hemmingere3173832007-02-06 10:45:39 -08004165 sky2_reset(hw);
4166
4167 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004168 if (!dev) {
4169 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004170 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004171 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004172
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004173 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4174 err = sky2_test_msi(hw);
4175 if (err == -EOPNOTSUPP)
4176 pci_disable_msi(pdev);
4177 else if (err)
4178 goto err_out_free_netdev;
4179 }
4180
Stephen Hemminger793b8832005-09-14 16:06:14 -07004181 err = register_netdev(dev);
4182 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004183 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004184 goto err_out_free_netdev;
4185 }
4186
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004187 err = request_irq(pdev->irq, sky2_intr,
4188 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004189 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004190 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004191 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004192 goto err_out_unregister;
4193 }
4194 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4195
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004196 sky2_show_addr(dev);
4197
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004198 if (hw->ports > 1) {
4199 struct net_device *dev1;
4200
Stephen Hemmingere3173832007-02-06 10:45:39 -08004201 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004202 if (!dev1)
4203 dev_warn(&pdev->dev, "allocation for second device failed\n");
4204 else if ((err = register_netdev(dev1))) {
4205 dev_warn(&pdev->dev,
4206 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004207 hw->dev[1] = NULL;
4208 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004209 } else
4210 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004211 }
4212
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004213 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004214 INIT_WORK(&hw->restart_work, sky2_restart);
4215
Stephen Hemminger793b8832005-09-14 16:06:14 -07004216 pci_set_drvdata(pdev, hw);
4217
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004218 return 0;
4219
Stephen Hemminger793b8832005-09-14 16:06:14 -07004220err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004221 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004222 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004223 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004224err_out_free_netdev:
4225 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004226err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004227 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004228 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4229err_out_iounmap:
4230 iounmap(hw->regs);
4231err_out_free_hw:
4232 kfree(hw);
4233err_out_free_regions:
4234 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004235err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004236 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004237err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004238 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004239 return err;
4240}
4241
4242static void __devexit sky2_remove(struct pci_dev *pdev)
4243{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004244 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004245 struct net_device *dev0, *dev1;
4246
Stephen Hemminger793b8832005-09-14 16:06:14 -07004247 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004248 return;
4249
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004250 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004251
Stephen Hemminger81906792007-02-15 16:40:33 -08004252 flush_scheduled_work();
4253
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004254 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07004255 synchronize_irq(hw->pdev->irq);
4256
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004257 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07004258 dev1 = hw->dev[1];
4259 if (dev1)
4260 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004261 unregister_netdev(dev0);
4262
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004263 sky2_power_aux(hw);
4264
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004265 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004266 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004267 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004268
4269 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004270 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004271 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004272 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004273 pci_release_regions(pdev);
4274 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004275
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004276 if (dev1)
4277 free_netdev(dev1);
4278 free_netdev(dev0);
4279 iounmap(hw->regs);
4280 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004281
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004282 pci_set_drvdata(pdev, NULL);
4283}
4284
4285#ifdef CONFIG_PM
4286static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4287{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004288 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004289 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004290
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004291 if (!hw)
4292 return 0;
4293
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004294 netif_poll_disable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004295
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004296 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004297 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004298 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004299
Stephen Hemmingere3173832007-02-06 10:45:39 -08004300 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004301 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004302
4303 if (sky2->wol)
4304 sky2_wol_init(sky2);
4305
4306 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004307 }
4308
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004309 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004310 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004311
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004312 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004313 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004314 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4315
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004316 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004317}
4318
4319static int sky2_resume(struct pci_dev *pdev)
4320{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004321 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004322 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004323
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004324 if (!hw)
4325 return 0;
4326
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004327 err = pci_set_power_state(pdev, PCI_D0);
4328 if (err)
4329 goto out;
4330
4331 err = pci_restore_state(pdev);
4332 if (err)
4333 goto out;
4334
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004335 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004336
4337 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004338 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4339 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4340 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004341 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
4342
Stephen Hemmingere3173832007-02-06 10:45:39 -08004343 sky2_reset(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004344
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004345 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4346
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004347 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004348 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004349 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004350 err = sky2_up(dev);
4351 if (err) {
4352 printk(KERN_ERR PFX "%s: could not up: %d\n",
4353 dev->name, err);
4354 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004355 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004356 }
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01004357
4358 sky2_set_multicast(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004359 }
4360 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004361
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004362 netif_poll_enable(hw->dev[0]);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004363
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004364 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004365out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004366 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004367 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004368 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004369}
4370#endif
4371
Stephen Hemmingere3173832007-02-06 10:45:39 -08004372static void sky2_shutdown(struct pci_dev *pdev)
4373{
4374 struct sky2_hw *hw = pci_get_drvdata(pdev);
4375 int i, wol = 0;
4376
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004377 if (!hw)
4378 return;
4379
Stephen Hemmingere3173832007-02-06 10:45:39 -08004380 netif_poll_disable(hw->dev[0]);
4381
4382 for (i = 0; i < hw->ports; i++) {
4383 struct net_device *dev = hw->dev[i];
4384 struct sky2_port *sky2 = netdev_priv(dev);
4385
4386 if (sky2->wol) {
4387 wol = 1;
4388 sky2_wol_init(sky2);
4389 }
4390 }
4391
4392 if (wol)
4393 sky2_power_aux(hw);
4394
4395 pci_enable_wake(pdev, PCI_D3hot, wol);
4396 pci_enable_wake(pdev, PCI_D3cold, wol);
4397
4398 pci_disable_device(pdev);
4399 pci_set_power_state(pdev, PCI_D3hot);
4400
4401}
4402
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004403static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004404 .name = DRV_NAME,
4405 .id_table = sky2_id_table,
4406 .probe = sky2_probe,
4407 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004408#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004409 .suspend = sky2_suspend,
4410 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004411#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004412 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004413};
4414
4415static int __init sky2_init_module(void)
4416{
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004417 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004418 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004419}
4420
4421static void __exit sky2_cleanup_module(void)
4422{
4423 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004424 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004425}
4426
4427module_init(sky2_init_module);
4428module_exit(sky2_cleanup_module);
4429
4430MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004431MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004432MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004433MODULE_VERSION(DRV_VERSION);