blob: 2e48979baa4e4db20af1a332546efb1f50b5a074 [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Wey-Yi Guy901069c2011-04-05 09:42:00 -07003 * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
Ron Rindjunsky1053d352008-05-05 10:22:43 +08004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
Tomas Winklerfd4abac2008-05-15 13:54:07 +080029#include <linux/etherdevice.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070031#include <linux/sched.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070032
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070033/* TODO: remove include to iwl-dev.h */
Ron Rindjunsky1053d352008-05-05 10:22:43 +080034#include "iwl-dev.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070035#include "iwl-debug.h"
36#include "iwl-csr.h"
37#include "iwl-prph.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080038#include "iwl-io.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070039#include "iwl-agn-hw.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080040#include "iwl-helpers.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070041#include "iwl-trans-pcie-int.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080042
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070043#define IWL_TX_CRC_SIZE 4
44#define IWL_TX_DELIMITER_SIZE 4
45
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030046/**
47 * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
48 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070049void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030050 struct iwl_tx_queue *txq,
51 u16 byte_cnt)
52{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070053 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070054 struct iwl_trans_pcie *trans_pcie =
55 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030056 int write_ptr = txq->q.write_ptr;
57 int txq_id = txq->q.id;
58 u8 sec_ctl = 0;
59 u8 sta_id = 0;
60 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
61 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -070062 struct iwl_tx_cmd *tx_cmd =
63 (struct iwl_tx_cmd *) txq->cmd[txq->q.write_ptr]->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030064
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070065 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
66
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030067 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
68
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -070069 sta_id = tx_cmd->sta_id;
70 sec_ctl = tx_cmd->sec_ctl;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030071
72 switch (sec_ctl & TX_CMD_SEC_MSK) {
73 case TX_CMD_SEC_CCM:
74 len += CCMP_MIC_LEN;
75 break;
76 case TX_CMD_SEC_TKIP:
77 len += TKIP_ICV_LEN;
78 break;
79 case TX_CMD_SEC_WEP:
80 len += WEP_IV_LEN + WEP_ICV_LEN;
81 break;
82 }
83
84 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
85
86 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
87
88 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
89 scd_bc_tbl[txq_id].
90 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
91}
92
Tomas Winklerfd4abac2008-05-15 13:54:07 +080093/**
94 * iwl_txq_update_write_ptr - Send new write index to hardware
95 */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -070096void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +080097{
98 u32 reg = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080099 int txq_id = txq->q.id;
100
101 if (txq->need_update == 0)
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800102 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800103
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700104 if (hw_params(trans).shadow_reg_enable) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800105 /* shadow register enabled */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700106 iwl_write32(bus(trans), HBUS_TARG_WRPTR,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800107 txq->q.write_ptr | (txq_id << 8));
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800108 } else {
109 /* if we're trying to save power */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700110 if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800111 /* wake up nic if it's powered down ...
112 * uCode will wake up, and interrupt us again, so next
113 * time we'll skip this part. */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700114 reg = iwl_read32(bus(trans), CSR_UCODE_DRV_GP1);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800115
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800116 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700117 IWL_DEBUG_INFO(trans,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800118 "Tx queue %d requesting wakeup,"
119 " GP1 = 0x%x\n", txq_id, reg);
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700120 iwl_set_bit(bus(trans), CSR_GP_CNTRL,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800121 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
122 return;
123 }
124
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700125 iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800126 txq->q.write_ptr | (txq_id << 8));
127
128 /*
129 * else not in power-save mode,
130 * uCode will never sleep when we're
131 * trying to tx (during RFKILL, we're not trying to tx).
132 */
133 } else
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700134 iwl_write32(bus(trans), HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800135 txq->q.write_ptr | (txq_id << 8));
136 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800137 txq->need_update = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800138}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800139
Johannes Berg214d14d2011-05-04 07:50:44 -0700140static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
141{
142 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
143
144 dma_addr_t addr = get_unaligned_le32(&tb->lo);
145 if (sizeof(dma_addr_t) > sizeof(u32))
146 addr |=
147 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
148
149 return addr;
150}
151
152static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
153{
154 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
155
156 return le16_to_cpu(tb->hi_n_len) >> 4;
157}
158
159static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
160 dma_addr_t addr, u16 len)
161{
162 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
163 u16 hi_n_len = len << 4;
164
165 put_unaligned_le32(addr, &tb->lo);
166 if (sizeof(dma_addr_t) > sizeof(u32))
167 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
168
169 tb->hi_n_len = cpu_to_le16(hi_n_len);
170
171 tfd->num_tbs = idx + 1;
172}
173
174static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
175{
176 return tfd->num_tbs & 0x1f;
177}
178
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700179static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700180 struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
Johannes Berg214d14d2011-05-04 07:50:44 -0700181{
Johannes Berg214d14d2011-05-04 07:50:44 -0700182 int i;
183 int num_tbs;
184
Johannes Berg214d14d2011-05-04 07:50:44 -0700185 /* Sanity check on number of chunks */
186 num_tbs = iwl_tfd_get_num_tbs(tfd);
187
188 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700189 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
Johannes Berg214d14d2011-05-04 07:50:44 -0700190 /* @todo issue fatal error, it is quite serious situation */
191 return;
192 }
193
194 /* Unmap tx_cmd */
195 if (num_tbs)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700196 dma_unmap_single(bus(trans)->dev,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700197 dma_unmap_addr(meta, mapping),
198 dma_unmap_len(meta, len),
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700199 DMA_BIDIRECTIONAL);
Johannes Berg214d14d2011-05-04 07:50:44 -0700200
201 /* Unmap chunks, if any. */
202 for (i = 1; i < num_tbs; i++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700203 dma_unmap_single(bus(trans)->dev, iwl_tfd_tb_get_addr(tfd, i),
Johannes Berge8154072011-06-27 07:54:49 -0700204 iwl_tfd_tb_get_len(tfd, i), dma_dir);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700205}
206
207/**
208 * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700209 * @trans - transport private data
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700210 * @txq - tx queue
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700211 * @index - the index of the TFD to be freed
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700212 *@dma_dir - the direction of the DMA mapping
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700213 *
214 * Does NOT advance any TFD circular buffer read/write indexes
215 * Does NOT free the TFD itself (which is within circular buffer)
216 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700217void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700218 int index, enum dma_data_direction dma_dir)
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700219{
220 struct iwl_tfd *tfd_tmp = txq->tfds;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700221
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700222 iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index], dma_dir);
Johannes Berg214d14d2011-05-04 07:50:44 -0700223
224 /* free SKB */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700225 if (txq->skbs) {
Johannes Berg214d14d2011-05-04 07:50:44 -0700226 struct sk_buff *skb;
227
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700228 skb = txq->skbs[index];
Johannes Berg214d14d2011-05-04 07:50:44 -0700229
Emmanuel Grumbach909e9b22011-09-15 11:46:30 -0700230 /* Can be called from irqs-disabled context
231 * If skb is not NULL, it means that the whole queue is being
232 * freed and that the queue is not empty - free the skb
233 */
Johannes Berg214d14d2011-05-04 07:50:44 -0700234 if (skb) {
Emmanuel Grumbach909e9b22011-09-15 11:46:30 -0700235 iwl_free_skb(priv(trans), skb);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700236 txq->skbs[index] = NULL;
Johannes Berg214d14d2011-05-04 07:50:44 -0700237 }
238 }
239}
240
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700241int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
Johannes Berg214d14d2011-05-04 07:50:44 -0700242 struct iwl_tx_queue *txq,
243 dma_addr_t addr, u16 len,
Johannes Berg4c42db02011-05-04 07:50:48 -0700244 u8 reset)
Johannes Berg214d14d2011-05-04 07:50:44 -0700245{
246 struct iwl_queue *q;
247 struct iwl_tfd *tfd, *tfd_tmp;
248 u32 num_tbs;
249
250 q = &txq->q;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700251 tfd_tmp = txq->tfds;
Johannes Berg214d14d2011-05-04 07:50:44 -0700252 tfd = &tfd_tmp[q->write_ptr];
253
254 if (reset)
255 memset(tfd, 0, sizeof(*tfd));
256
257 num_tbs = iwl_tfd_get_num_tbs(tfd);
258
259 /* Each TFD can point to a maximum 20 Tx buffers */
260 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700261 IWL_ERR(trans, "Error can not send more than %d chunks\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700262 IWL_NUM_OF_TBS);
263 return -EINVAL;
264 }
265
266 if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
267 return -EINVAL;
268
269 if (unlikely(addr & ~IWL_TX_DMA_MASK))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700270 IWL_ERR(trans, "Unaligned address = %llx\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700271 (unsigned long long)addr);
272
273 iwl_tfd_set_tb(tfd, num_tbs, addr, len);
274
275 return 0;
276}
277
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800278/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
279 * DMA services
280 *
281 * Theory of operation
282 *
283 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
284 * of buffer descriptors, each of which points to one or more data buffers for
285 * the device to read from or fill. Driver and device exchange status of each
286 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
287 * entries in each circular buffer, to protect against confusing empty and full
288 * queue states.
289 *
290 * The device reads or writes the data in the queues via the device's several
291 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
292 *
293 * For Tx queue, there are low mark and high mark limits. If, after queuing
294 * the packet for Tx, free space become < low mark, Tx queue stopped. When
295 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
296 * Tx queue resumed.
297 *
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800298 ***************************************************/
299
300int iwl_queue_space(const struct iwl_queue *q)
301{
302 int s = q->read_ptr - q->write_ptr;
303
304 if (q->read_ptr > q->write_ptr)
305 s -= q->n_bd;
306
307 if (s <= 0)
308 s += q->n_window;
309 /* keep some reserve to not confuse empty and full situations */
310 s -= 2;
311 if (s < 0)
312 s = 0;
313 return s;
314}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800315
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800316/**
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800317 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
318 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700319int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800320{
321 q->n_bd = count;
322 q->n_window = slots_num;
323 q->id = id;
324
325 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
326 * and iwl_queue_dec_wrap are broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700327 if (WARN_ON(!is_power_of_2(count)))
328 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800329
330 /* slots_num must be power-of-two size, otherwise
331 * get_cmd_index is broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700332 if (WARN_ON(!is_power_of_2(slots_num)))
333 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800334
335 q->low_mark = q->n_window / 4;
336 if (q->low_mark < 4)
337 q->low_mark = 4;
338
339 q->high_mark = q->n_window / 8;
340 if (q->high_mark < 2)
341 q->high_mark = 2;
342
343 q->write_ptr = q->read_ptr = 0;
344
345 return 0;
346}
347
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700348static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300349 struct iwl_tx_queue *txq)
350{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700351 struct iwl_trans_pcie *trans_pcie =
352 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700353 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300354 int txq_id = txq->q.id;
355 int read_ptr = txq->q.read_ptr;
356 u8 sta_id = 0;
357 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700358 struct iwl_tx_cmd *tx_cmd =
359 (struct iwl_tx_cmd *) txq->cmd[txq->q.read_ptr]->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300360
361 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
362
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700363 if (txq_id != trans->shrd->cmd_queue)
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700364 sta_id = tx_cmd->sta_id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300365
366 bc_ent = cpu_to_le16(1 | (sta_id << 12));
367 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
368
369 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
370 scd_bc_tbl[txq_id].
371 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
372}
373
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700374static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300375 u16 txq_id)
376{
377 u32 tbl_dw_addr;
378 u32 tbl_dw;
379 u16 scd_q2ratid;
380
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700381 struct iwl_trans_pcie *trans_pcie =
382 IWL_TRANS_GET_PCIE_TRANS(trans);
383
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300384 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
385
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700386 tbl_dw_addr = trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300387 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
388
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700389 tbl_dw = iwl_read_targ_mem(bus(trans), tbl_dw_addr);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300390
391 if (txq_id & 0x1)
392 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
393 else
394 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
395
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700396 iwl_write_targ_mem(bus(trans), tbl_dw_addr, tbl_dw);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300397
398 return 0;
399}
400
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700401static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300402{
403 /* Simply stop the queue, but don't change any configuration;
404 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700405 iwl_write_prph(bus(trans),
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300406 SCD_QUEUE_STATUS_BITS(txq_id),
407 (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
408 (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
409}
410
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700411void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300412 int txq_id, u32 index)
413{
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700414 iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300415 (index & 0xff) | (txq_id << 8));
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700416 iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(txq_id), index);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300417}
418
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700419void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300420 struct iwl_tx_queue *txq,
421 int tx_fifo_id, int scd_retry)
422{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700423 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300424 int txq_id = txq->q.id;
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700425 int active =
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700426 test_bit(txq_id, &trans_pcie->txq_ctx_active_msk) ? 1 : 0;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300427
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700428 iwl_write_prph(bus(trans), SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300429 (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
430 (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
431 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
432 SCD_QUEUE_STTS_REG_MSK);
433
434 txq->sched_retry = scd_retry;
435
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700436 IWL_DEBUG_INFO(trans, "%s %s Queue %d on FIFO %d\n",
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300437 active ? "Activate" : "Deactivate",
438 scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
439}
440
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700441static inline int get_fifo_from_tid(struct iwl_trans_pcie *trans_pcie,
442 u8 ctx, u16 tid)
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700443{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700444 const u8 *ac_to_fifo = trans_pcie->ac_to_fifo[ctx];
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700445 if (likely(tid < ARRAY_SIZE(tid_to_ac)))
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700446 return ac_to_fifo[tid_to_ac[tid]];
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700447
448 /* no support for TIDs 8-15 yet */
449 return -EINVAL;
450}
451
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700452void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans,
453 enum iwl_rxon_context_id ctx, int sta_id,
454 int tid, int frame_limit)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300455{
456 int tx_fifo, txq_id, ssn_idx;
457 u16 ra_tid;
458 unsigned long flags;
459 struct iwl_tid_data *tid_data;
460
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700461 struct iwl_trans_pcie *trans_pcie =
462 IWL_TRANS_GET_PCIE_TRANS(trans);
463
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300464 if (WARN_ON(sta_id == IWL_INVALID_STATION))
465 return;
Emmanuel Grumbach5f85a782011-08-25 23:11:18 -0700466 if (WARN_ON(tid >= IWL_MAX_TID_COUNT))
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300467 return;
468
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700469 tx_fifo = get_fifo_from_tid(trans_pcie, ctx, tid);
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700470 if (WARN_ON(tx_fifo < 0)) {
471 IWL_ERR(trans, "txq_agg_setup, bad fifo: %d\n", tx_fifo);
472 return;
473 }
474
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700475 spin_lock_irqsave(&trans->shrd->sta_lock, flags);
476 tid_data = &trans->shrd->tid_data[sta_id][tid];
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300477 ssn_idx = SEQ_TO_SN(tid_data->seq_number);
478 txq_id = tid_data->agg.txq_id;
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700479 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300480
481 ra_tid = BUILD_RAxTID(sta_id, tid);
482
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700483 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300484
485 /* Stop this Tx queue before configuring it */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700486 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300487
488 /* Map receiver-address / traffic-ID to this queue */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700489 iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300490
491 /* Set this queue as a chain-building queue */
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700492 iwl_set_bits_prph(bus(trans), SCD_QUEUECHAIN_SEL, (1<<txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300493
494 /* enable aggregations for the queue */
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700495 iwl_set_bits_prph(bus(trans), SCD_AGGR_SEL, (1<<txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300496
497 /* Place first TFD at index corresponding to start sequence number.
498 * Assumes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700499 trans_pcie->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
500 trans_pcie->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700501 iwl_trans_set_wr_ptrs(trans, txq_id, ssn_idx);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300502
503 /* Set up Tx window size and frame limit for this queue */
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700504 iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300505 SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
506 sizeof(u32),
507 ((frame_limit <<
508 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
509 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
510 ((frame_limit <<
511 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
512 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
513
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700514 iwl_set_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300515
516 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700517 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700518 tx_fifo, 1);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300519
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700520 trans_pcie->txq[txq_id].sta_id = sta_id;
521 trans_pcie->txq[txq_id].tid = tid;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700522
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700523 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300524}
525
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700526/*
527 * Find first available (lowest unused) Tx Queue, mark it "active".
528 * Called only when finding queue for aggregation.
529 * Should never return anything < 7, because they should already
530 * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
531 */
532static int iwlagn_txq_ctx_activate_free(struct iwl_trans *trans)
533{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700534 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700535 int txq_id;
536
537 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
538 if (!test_and_set_bit(txq_id,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700539 &trans_pcie->txq_ctx_active_msk))
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700540 return txq_id;
541 return -1;
542}
543
544int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans,
545 enum iwl_rxon_context_id ctx, int sta_id,
546 int tid, u16 *ssn)
547{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700548 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700549 struct iwl_tid_data *tid_data;
550 unsigned long flags;
Wey-Yi Guy143bb152011-09-15 11:46:54 -0700551 int txq_id;
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700552
553 txq_id = iwlagn_txq_ctx_activate_free(trans);
554 if (txq_id == -1) {
555 IWL_ERR(trans, "No free aggregation queue available\n");
556 return -ENXIO;
557 }
558
559 spin_lock_irqsave(&trans->shrd->sta_lock, flags);
560 tid_data = &trans->shrd->tid_data[sta_id][tid];
561 *ssn = SEQ_TO_SN(tid_data->seq_number);
562 tid_data->agg.txq_id = txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700563 iwl_set_swq_id(&trans_pcie->txq[txq_id], get_ac_from_tid(tid), txq_id);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700564
565 tid_data = &trans->shrd->tid_data[sta_id][tid];
566 if (tid_data->tfds_in_queue == 0) {
567 IWL_DEBUG_HT(trans, "HW queue is empty\n");
568 tid_data->agg.state = IWL_AGG_ON;
569 iwl_start_tx_ba_trans_ready(priv(trans), ctx, sta_id, tid);
570 } else {
571 IWL_DEBUG_HT(trans, "HW queue is NOT empty: %d packets in HW"
572 "queue\n", tid_data->tfds_in_queue);
573 tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
574 }
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700575 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700576
577 return 0;
578}
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300579
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700580void iwl_trans_pcie_txq_agg_disable(struct iwl_trans *trans, int txq_id)
581{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700582 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700583 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300584
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700585 iwl_clear_bits_prph(bus(trans), SCD_AGGR_SEL, (1 << txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300586
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700587 trans_pcie->txq[txq_id].q.read_ptr = 0;
588 trans_pcie->txq[txq_id].q.write_ptr = 0;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300589 /* supposes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700590 iwl_trans_set_wr_ptrs(trans, txq_id, 0);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300591
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700592 iwl_clear_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id));
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700593 iwl_txq_ctx_deactivate(trans_pcie, txq_id);
594 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id], 0, 0);
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700595}
596
597int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans,
598 enum iwl_rxon_context_id ctx, int sta_id,
599 int tid)
600{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700601 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700602 unsigned long flags;
603 int read_ptr, write_ptr;
604 struct iwl_tid_data *tid_data;
605 int txq_id;
606
607 spin_lock_irqsave(&trans->shrd->sta_lock, flags);
608
609 tid_data = &trans->shrd->tid_data[sta_id][tid];
610 txq_id = tid_data->agg.txq_id;
611
612 if ((IWLAGN_FIRST_AMPDU_QUEUE > txq_id) ||
613 (IWLAGN_FIRST_AMPDU_QUEUE +
614 hw_params(trans).num_ampdu_queues <= txq_id)) {
615 IWL_ERR(trans,
616 "queue number out of range: %d, must be %d to %d\n",
617 txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
618 IWLAGN_FIRST_AMPDU_QUEUE +
619 hw_params(trans).num_ampdu_queues - 1);
620 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
621 return -EINVAL;
622 }
623
624 switch (trans->shrd->tid_data[sta_id][tid].agg.state) {
625 case IWL_EMPTYING_HW_QUEUE_ADDBA:
626 /*
627 * This can happen if the peer stops aggregation
628 * again before we've had a chance to drain the
629 * queue we selected previously, i.e. before the
630 * session was really started completely.
631 */
632 IWL_DEBUG_HT(trans, "AGG stop before setup done\n");
633 goto turn_off;
634 case IWL_AGG_ON:
635 break;
636 default:
Wey-Yi Guy8921d4c2011-10-10 07:27:08 -0700637 IWL_WARN(trans, "Stopping AGG while state not ON "
638 "or starting for %d on %d (%d)\n", sta_id, tid,
639 trans->shrd->tid_data[sta_id][tid].agg.state);
Wey-Yi Guy281e27c2011-10-10 07:27:05 -0700640 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
641 return 0;
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700642 }
643
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700644 write_ptr = trans_pcie->txq[txq_id].q.write_ptr;
645 read_ptr = trans_pcie->txq[txq_id].q.read_ptr;
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700646
647 /* The queue is not empty */
648 if (write_ptr != read_ptr) {
649 IWL_DEBUG_HT(trans, "Stopping a non empty AGG HW QUEUE\n");
650 trans->shrd->tid_data[sta_id][tid].agg.state =
651 IWL_EMPTYING_HW_QUEUE_DELBA;
652 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
653 return 0;
654 }
655
656 IWL_DEBUG_HT(trans, "HW queue is empty\n");
657turn_off:
658 trans->shrd->tid_data[sta_id][tid].agg.state = IWL_AGG_OFF;
659
660 /* do not restore/save irqs */
661 spin_unlock(&trans->shrd->sta_lock);
662 spin_lock(&trans->shrd->lock);
663
664 iwl_trans_pcie_txq_agg_disable(trans, txq_id);
665
666 spin_unlock_irqrestore(&trans->shrd->lock, flags);
667
668 iwl_stop_tx_ba_trans_ready(priv(trans), ctx, sta_id, tid);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300669
670 return 0;
671}
672
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800673/*************** HOST COMMAND QUEUE FUNCTIONS *****/
674
675/**
676 * iwl_enqueue_hcmd - enqueue a uCode command
677 * @priv: device private data point
678 * @cmd: a point to the ucode command structure
679 *
680 * The function returns < 0 values to indicate the operation is
681 * failed. On success, it turns the index (> 0) of command in the
682 * command queue.
683 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700684static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800685{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700686 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
687 struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800688 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700689 struct iwl_device_cmd *out_cmd;
690 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800691 dma_addr_t phys_addr;
692 unsigned long flags;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800693 u32 idx;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700694 u16 copy_size, cmd_size;
Wey-Yi Guy0975cc82010-07-31 08:34:07 -0700695 bool is_ct_kill = false;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700696 bool had_nocopy = false;
697 int i;
698 u8 *cmd_dest;
699#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
700 const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
701 int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
702 int trace_idx;
703#endif
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800704
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700705 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
706 IWL_WARN(trans, "fw recovery, no hcmd send\n");
Wey-Yi Guy3083d032011-05-06 17:06:44 -0700707 return -EIO;
708 }
709
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700710 if ((trans->shrd->ucode_owner == IWL_OWNERSHIP_TM) &&
Wey-Yi Guyeedb6e32011-07-08 08:46:27 -0700711 !(cmd->flags & CMD_ON_DEMAND)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700712 IWL_DEBUG_HC(trans, "tm own the uCode, no regular hcmd send\n");
Wey-Yi Guyeedb6e32011-07-08 08:46:27 -0700713 return -EIO;
714 }
715
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700716 copy_size = sizeof(out_cmd->hdr);
717 cmd_size = sizeof(out_cmd->hdr);
718
719 /* need one for the header if the first is NOCOPY */
720 BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
721
722 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
723 if (!cmd->len[i])
724 continue;
725 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
726 had_nocopy = true;
727 } else {
728 /* NOCOPY must not be followed by normal! */
729 if (WARN_ON(had_nocopy))
730 return -EINVAL;
731 copy_size += cmd->len[i];
732 }
733 cmd_size += cmd->len[i];
734 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800735
Johannes Berg3e41ace2011-04-18 09:12:37 -0700736 /*
737 * If any of the command structures end up being larger than
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700738 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
739 * allocated into separate TFDs, then we will need to
740 * increase the size of the buffers.
Johannes Berg3e41ace2011-04-18 09:12:37 -0700741 */
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700742 if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
Johannes Berg3e41ace2011-04-18 09:12:37 -0700743 return -EINVAL;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800744
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700745 if (iwl_is_rfkill(trans->shrd) || iwl_is_ctkill(trans->shrd)) {
746 IWL_WARN(trans, "Not sending command - %s KILL\n",
747 iwl_is_rfkill(trans->shrd) ? "RF" : "CT");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800748 return -EIO;
749 }
750
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700751 spin_lock_irqsave(&trans->hcmd_lock, flags);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200752
Johannes Bergc2acea82009-07-24 11:13:05 -0700753 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700754 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200755
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700756 IWL_ERR(trans, "No space in command queue\n");
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700757 is_ct_kill = iwl_check_for_ct_kill(priv(trans));
Wey-Yi Guy0975cc82010-07-31 08:34:07 -0700758 if (!is_ct_kill) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700759 IWL_ERR(trans, "Restarting adapter queue is full\n");
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700760 iwlagn_fw_error(priv(trans), false);
Wey-Yi Guy7812b162009-10-02 13:43:58 -0700761 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800762 return -ENOSPC;
763 }
764
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700765 idx = get_cmd_index(q, q->write_ptr);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800766 out_cmd = txq->cmd[idx];
Johannes Bergc2acea82009-07-24 11:13:05 -0700767 out_meta = &txq->meta[idx];
768
Daniel C Halperin8ce73f32009-07-31 14:28:06 -0700769 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -0700770 if (cmd->flags & CMD_WANT_SKB)
771 out_meta->source = cmd;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800772
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700773 /* set up the header */
774
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800775 out_cmd->hdr.cmd = cmd->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800776 out_cmd->hdr.flags = 0;
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700777 out_cmd->hdr.sequence =
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700778 cpu_to_le16(QUEUE_TO_SEQ(trans->shrd->cmd_queue) |
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700779 INDEX_TO_SEQ(q->write_ptr));
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800780
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700781 /* and copy the data that needs to be copied */
782
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700783 cmd_dest = out_cmd->payload;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700784 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
785 if (!cmd->len[i])
786 continue;
787 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
788 break;
789 memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
790 cmd_dest += cmd->len[i];
Esti Kummerded2ae72008-08-04 16:00:45 +0800791 }
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700792
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700793 IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, "
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700794 "%d bytes at %d[%d]:%d\n",
795 get_cmd_string(out_cmd->hdr.cmd),
796 out_cmd->hdr.cmd,
797 le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700798 q->write_ptr, idx, trans->shrd->cmd_queue);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700799
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700800 phys_addr = dma_map_single(bus(trans)->dev, &out_cmd->hdr, copy_size,
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700801 DMA_BIDIRECTIONAL);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700802 if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) {
Johannes Berg2c46f722011-04-28 07:27:10 -0700803 idx = -ENOMEM;
804 goto out;
805 }
806
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900807 dma_unmap_addr_set(out_meta, mapping, phys_addr);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700808 dma_unmap_len_set(out_meta, len, copy_size);
809
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700810 iwlagn_txq_attach_buf_to_tfd(trans, txq,
811 phys_addr, copy_size, 1);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700812#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
813 trace_bufs[0] = &out_cmd->hdr;
814 trace_lens[0] = copy_size;
815 trace_idx = 1;
816#endif
817
818 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
819 if (!cmd->len[i])
820 continue;
821 if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
822 continue;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700823 phys_addr = dma_map_single(bus(trans)->dev,
824 (void *)cmd->data[i],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400825 cmd->len[i], DMA_BIDIRECTIONAL);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700826 if (dma_mapping_error(bus(trans)->dev, phys_addr)) {
827 iwlagn_unmap_tfd(trans, out_meta,
Johannes Berge8154072011-06-27 07:54:49 -0700828 &txq->tfds[q->write_ptr],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400829 DMA_BIDIRECTIONAL);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700830 idx = -ENOMEM;
831 goto out;
832 }
833
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700834 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700835 cmd->len[i], 0);
836#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
837 trace_bufs[trace_idx] = cmd->data[i];
838 trace_lens[trace_idx] = cmd->len[i];
839 trace_idx++;
840#endif
841 }
Reinette Chatredf833b12009-04-21 10:55:48 -0700842
Emmanuel Grumbachafaf6b52011-07-08 08:46:09 -0700843 out_meta->flags = cmd->flags;
Johannes Berg2c46f722011-04-28 07:27:10 -0700844
845 txq->need_update = 1;
846
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700847 /* check that tracing gets all possible blocks */
848 BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
849#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700850 trace_iwlwifi_dev_hcmd(priv(trans), cmd->flags,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700851 trace_bufs[0], trace_lens[0],
852 trace_bufs[1], trace_lens[1],
853 trace_bufs[2], trace_lens[2]);
854#endif
Reinette Chatredf833b12009-04-21 10:55:48 -0700855
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800856 /* Increment and update queue's write index */
857 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700858 iwl_txq_update_write_ptr(trans, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800859
Johannes Berg2c46f722011-04-28 07:27:10 -0700860 out:
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700861 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800862 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800863}
864
Tomas Winkler17b88922008-05-29 16:35:12 +0800865/**
866 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
867 *
868 * When FW advances 'R' index, all entries between old and new 'R' index
869 * need to be reclaimed. As result, some free space forms. If there is
870 * enough free space (> low mark), wake the stack that feeds us.
871 */
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700872static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
873 int idx)
Tomas Winkler17b88922008-05-29 16:35:12 +0800874{
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700875 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700876 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Tomas Winkler17b88922008-05-29 16:35:12 +0800877 struct iwl_queue *q = &txq->q;
878 int nfreed = 0;
879
Tomas Winkler499b1882008-10-14 12:32:48 -0700880 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700881 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
Daniel Halperin2e5d04d2011-05-27 08:40:28 -0700882 "index %d is out of range [0-%d] %d %d.\n", __func__,
883 txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
Tomas Winkler17b88922008-05-29 16:35:12 +0800884 return;
885 }
886
Tomas Winkler499b1882008-10-14 12:32:48 -0700887 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
888 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
889
890 if (nfreed++ > 0) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700891 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
Tomas Winkler17b88922008-05-29 16:35:12 +0800892 q->write_ptr, q->read_ptr);
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700893 iwlagn_fw_error(priv(trans), false);
Tomas Winkler17b88922008-05-29 16:35:12 +0800894 }
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800895
Tomas Winkler17b88922008-05-29 16:35:12 +0800896 }
897}
898
899/**
900 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
901 * @rxb: Rx buffer to reclaim
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700902 * @handler_status: return value of the handler of the command
903 * (put in setup_rx_handlers)
Tomas Winkler17b88922008-05-29 16:35:12 +0800904 *
905 * If an Rx buffer has an async callback associated with it the callback
906 * will be executed. The attached skb (if present) will only be freed
907 * if the callback returns 1
908 */
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700909void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_mem_buffer *rxb,
910 int handler_status)
Tomas Winkler17b88922008-05-29 16:35:12 +0800911{
Zhu Yi2f301222009-10-09 17:19:45 +0800912 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +0800913 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
914 int txq_id = SEQ_TO_QUEUE(sequence);
915 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +0800916 int cmd_index;
Johannes Bergc2acea82009-07-24 11:13:05 -0700917 struct iwl_device_cmd *cmd;
918 struct iwl_cmd_meta *meta;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700919 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
920 struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200921 unsigned long flags;
Tomas Winkler17b88922008-05-29 16:35:12 +0800922
923 /* If a Tx command is being handled and it isn't in the actual
924 * command queue then there a command routing bug has been introduced
925 * in the queue management code. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700926 if (WARN(txq_id != trans->shrd->cmd_queue,
Johannes Berg13bb9482010-08-23 10:46:33 +0200927 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700928 txq_id, trans->shrd->cmd_queue, sequence,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700929 trans_pcie->txq[trans->shrd->cmd_queue].q.read_ptr,
930 trans_pcie->txq[trans->shrd->cmd_queue].q.write_ptr)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700931 iwl_print_hex_error(trans, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +0200932 return;
Winkler, Tomas01ef93232008-11-07 09:58:45 -0800933 }
Tomas Winkler17b88922008-05-29 16:35:12 +0800934
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700935 cmd_index = get_cmd_index(&txq->q, index);
Zhu Yidd487442010-03-22 02:28:41 -0700936 cmd = txq->cmd[cmd_index];
937 meta = &txq->meta[cmd_index];
Tomas Winkler17b88922008-05-29 16:35:12 +0800938
John W. Linville4d8b6142011-09-20 14:11:55 -0400939 txq->time_stamp = jiffies;
940
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700941 iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
942 DMA_BIDIRECTIONAL);
Reinette Chatrec33de622009-10-30 14:36:10 -0700943
Tomas Winkler17b88922008-05-29 16:35:12 +0800944 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -0700945 if (meta->flags & CMD_WANT_SKB) {
Zhu Yi2f301222009-10-09 17:19:45 +0800946 meta->source->reply_page = (unsigned long)rxb_addr(rxb);
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700947 meta->source->handler_status = handler_status;
Zhu Yi2f301222009-10-09 17:19:45 +0800948 rxb->page = NULL;
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700949 }
Stanislaw Gruszka2624e962011-04-20 16:02:58 +0200950
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700951 spin_lock_irqsave(&trans->hcmd_lock, flags);
Tomas Winkler17b88922008-05-29 16:35:12 +0800952
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700953 iwl_hcmd_queue_reclaim(trans, txq_id, index);
Tomas Winkler17b88922008-05-29 16:35:12 +0800954
Johannes Bergc2acea82009-07-24 11:13:05 -0700955 if (!(meta->flags & CMD_ASYNC)) {
Wey-Yi Guy05c89b92011-10-10 07:26:48 -0700956 if (!test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
957 IWL_WARN(trans,
958 "HCMD_ACTIVE already clear for command %s\n",
959 get_cmd_string(cmd->hdr.cmd));
960 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700961 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
962 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
Reinette Chatred2dfe6d2010-02-18 22:03:04 -0800963 get_cmd_string(cmd->hdr.cmd));
Johannes Bergeffd4d92011-09-15 11:46:52 -0700964 wake_up(&trans->shrd->wait_command_queue);
Tomas Winkler17b88922008-05-29 16:35:12 +0800965 }
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200966
Zhu Yidd487442010-03-22 02:28:41 -0700967 meta->flags = 0;
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200968
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700969 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
Tomas Winkler17b88922008-05-29 16:35:12 +0800970}
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700971
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700972#define HOST_COMPLETE_TIMEOUT (2 * HZ)
973
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700974static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700975{
976 int ret;
977
978 /* An asynchronous command can not expect an SKB to be set. */
979 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
980 return -EINVAL;
981
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700982
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700983 if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status))
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700984 return -EBUSY;
985
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700986 ret = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700987 if (ret < 0) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700988 IWL_ERR(trans, "Error sending %s: enqueue_hcmd failed: %d\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700989 get_cmd_string(cmd->id), ret);
990 return ret;
991 }
992 return 0;
993}
994
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700995static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700996{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700997 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700998 int cmd_idx;
999 int ret;
1000
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001001 lockdep_assert_held(&trans->shrd->mutex);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001002
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001003 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001004 get_cmd_string(cmd->id));
1005
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001006 set_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
1007 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001008 get_cmd_string(cmd->id));
1009
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001010 cmd_idx = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001011 if (cmd_idx < 0) {
1012 ret = cmd_idx;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001013 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
1014 IWL_ERR(trans, "Error sending %s: enqueue_hcmd failed: %d\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001015 get_cmd_string(cmd->id), ret);
1016 return ret;
1017 }
1018
Johannes Bergeffd4d92011-09-15 11:46:52 -07001019 ret = wait_event_timeout(trans->shrd->wait_command_queue,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001020 !test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status),
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001021 HOST_COMPLETE_TIMEOUT);
1022 if (!ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001023 if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
Wey-Yi Guyd10630a2011-10-10 07:26:46 -07001024 struct iwl_priv *priv = priv(trans);
1025 struct iwl_tx_queue *txq =
1026 &trans_pcie->txq[priv->shrd->cmd_queue];
1027 struct iwl_queue *q = &txq->q;
1028
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001029 IWL_ERR(trans,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001030 "Error sending %s: time out after %dms.\n",
1031 get_cmd_string(cmd->id),
1032 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
1033
Wey-Yi Guyd10630a2011-10-10 07:26:46 -07001034 IWL_ERR(trans,
1035 "Current CMD queue read_ptr %d write_ptr %d\n",
1036 q->read_ptr, q->write_ptr);
1037
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001038 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
1039 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command"
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001040 "%s\n", get_cmd_string(cmd->id));
1041 ret = -ETIMEDOUT;
1042 goto cancel;
1043 }
1044 }
1045
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001046 if (test_bit(STATUS_RF_KILL_HW, &trans->shrd->status)) {
1047 IWL_ERR(trans, "Command %s aborted: RF KILL Switch\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001048 get_cmd_string(cmd->id));
1049 ret = -ECANCELED;
1050 goto fail;
1051 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001052 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
1053 IWL_ERR(trans, "Command %s failed: FW Error\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001054 get_cmd_string(cmd->id));
1055 ret = -EIO;
1056 goto fail;
1057 }
1058 if ((cmd->flags & CMD_WANT_SKB) && !cmd->reply_page) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001059 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001060 get_cmd_string(cmd->id));
1061 ret = -EIO;
1062 goto cancel;
1063 }
1064
1065 return 0;
1066
1067cancel:
1068 if (cmd->flags & CMD_WANT_SKB) {
1069 /*
1070 * Cancel the CMD_WANT_SKB flag for the cmd in the
1071 * TX cmd queue. Otherwise in case the cmd comes
1072 * in later, it will possibly set an invalid
1073 * address (cmd->meta.source).
1074 */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001075 trans_pcie->txq[trans->shrd->cmd_queue].meta[cmd_idx].flags &=
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001076 ~CMD_WANT_SKB;
1077 }
1078fail:
1079 if (cmd->reply_page) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001080 iwl_free_pages(trans->shrd, cmd->reply_page);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001081 cmd->reply_page = 0;
1082 }
1083
1084 return ret;
1085}
1086
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001087int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001088{
1089 if (cmd->flags & CMD_ASYNC)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001090 return iwl_send_cmd_async(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001091
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001092 return iwl_send_cmd_sync(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001093}
1094
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001095/* Frees buffers until index _not_ inclusive */
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001096int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
1097 struct sk_buff_head *skbs)
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001098{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001099 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1100 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001101 struct iwl_queue *q = &txq->q;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001102 int last_to_free;
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001103 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001104
Emmanuel Grumbach39644e92011-09-15 11:46:29 -07001105 /* This function is not meant to release cmd queue*/
1106 if (WARN_ON(txq_id == trans->shrd->cmd_queue))
1107 return 0;
1108
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001109 /*Since we free until index _not_ inclusive, the one before index is
1110 * the last we will free. This one must be used */
1111 last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
1112
1113 if ((index >= q->n_bd) ||
1114 (iwl_queue_used(q, last_to_free) == 0)) {
1115 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
1116 "last_to_free %d is out of range [0-%d] %d %d.\n",
1117 __func__, txq_id, last_to_free, q->n_bd,
1118 q->write_ptr, q->read_ptr);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001119 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001120 }
1121
1122 IWL_DEBUG_TX_REPLY(trans, "reclaim: [%d, %d, %d]\n", txq_id,
1123 q->read_ptr, index);
1124
1125 if (WARN_ON(!skb_queue_empty(skbs)))
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001126 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001127
1128 for (;
1129 q->read_ptr != index;
1130 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1131
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001132 if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL))
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001133 continue;
1134
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001135 __skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001136
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001137 txq->skbs[txq->q.read_ptr] = NULL;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001138
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001139 iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001140
Emmanuel Grumbach39644e92011-09-15 11:46:29 -07001141 iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001142 freed++;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001143 }
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001144 return freed;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001145}