blob: ce55e84c44dac87787e7a201fea7ef769ff46081 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Eilon Greensteind05c26c2009-01-17 23:26:13 -08003 * Copyright (c) 2007-2009 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
13 * Slowpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018#include <linux/module.h>
19#include <linux/moduleparam.h>
20#include <linux/kernel.h>
21#include <linux/device.h> /* for dev_info() */
22#include <linux/timer.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/slab.h>
26#include <linux/vmalloc.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/dma-mapping.h>
34#include <linux/bitops.h>
35#include <linux/irq.h>
36#include <linux/delay.h>
37#include <asm/byteorder.h>
38#include <linux/time.h>
39#include <linux/ethtool.h>
40#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080041#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020042#include <net/ip.h>
43#include <net/tcp.h>
44#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070045#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <linux/workqueue.h>
47#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/prefetch.h>
50#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/io.h>
52
53#include "bnx2x_reg.h"
54#include "bnx2x_fw_defs.h"
55#include "bnx2x_hsi.h"
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070056#include "bnx2x_link.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057#include "bnx2x.h"
58#include "bnx2x_init.h"
59
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -080060#define DRV_MODULE_VERSION "1.45.26"
61#define DRV_MODULE_RELDATE "2009/01/26"
Eilon Greenstein34f80b02008-06-23 20:33:01 -070062#define BNX2X_BC_VER 0x040200
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020063
Eilon Greenstein34f80b02008-06-23 20:33:01 -070064/* Time in jiffies before concluding the transmitter is hung */
65#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020066
Andrew Morton53a10562008-02-09 23:16:41 -080067static char version[] __devinitdata =
Eilon Greenstein34f80b02008-06-23 20:33:01 -070068 "Broadcom NetXtreme II 5771x 10Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020069 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
70
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070071MODULE_AUTHOR("Eliezer Tamir");
Eilon Greensteine47d7e62009-01-14 06:44:28 +000072MODULE_DESCRIPTION("Broadcom NetXtreme II BCM57710/57711/57711E Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020073MODULE_LICENSE("GPL");
74MODULE_VERSION(DRV_MODULE_VERSION);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020075
Eilon Greenstein555f6c72009-02-12 08:36:11 +000076static int multi_mode = 1;
77module_param(multi_mode, int, 0);
78
Eilon Greenstein19680c42008-08-13 15:47:33 -070079static int disable_tpa;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020080static int poll;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020081static int debug;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070082static int load_count[3]; /* 0-common, 1-port0, 2-port1 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020083
Eilon Greenstein19680c42008-08-13 15:47:33 -070084module_param(disable_tpa, int, 0);
Eilon Greenstein8badd272009-02-12 08:36:15 +000085
86static int int_mode;
87module_param(int_mode, int, 0);
88MODULE_PARM_DESC(int_mode, " Force interrupt mode (1 INT#x; 2 MSI)");
89
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020090module_param(poll, int, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020091module_param(debug, int, 0);
Eilon Greenstein19680c42008-08-13 15:47:33 -070092MODULE_PARM_DESC(disable_tpa, "disable the TPA (LRO) feature");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020093MODULE_PARM_DESC(poll, "use polling (for debug)");
Eliezer Tamirc14423f2008-02-28 11:49:42 -080094MODULE_PARM_DESC(debug, "default debug msglevel");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020095
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080096static struct workqueue_struct *bnx2x_wq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020097
98enum bnx2x_board_type {
99 BCM57710 = 0,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700100 BCM57711 = 1,
101 BCM57711E = 2,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200102};
103
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700104/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800105static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200106 char *name;
107} board_info[] __devinitdata = {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700108 { "Broadcom NetXtreme II BCM57710 XGb" },
109 { "Broadcom NetXtreme II BCM57711 XGb" },
110 { "Broadcom NetXtreme II BCM57711E XGb" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200111};
112
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700113
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200114static const struct pci_device_id bnx2x_pci_tbl[] = {
115 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57710,
116 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57710 },
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700117 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57711,
118 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57711 },
119 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57711E,
120 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57711E },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200121 { 0 }
122};
123
124MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
125
126/****************************************************************************
127* General service functions
128****************************************************************************/
129
130/* used only at init
131 * locking is done by mcp
132 */
133static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
134{
135 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
136 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
137 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
138 PCICFG_VENDOR_ID_OFFSET);
139}
140
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200141static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
142{
143 u32 val;
144
145 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
146 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
147 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
148 PCICFG_VENDOR_ID_OFFSET);
149
150 return val;
151}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200152
153static const u32 dmae_reg_go_c[] = {
154 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
155 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
156 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
157 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
158};
159
160/* copy command into DMAE command memory and set DMAE command go */
161static void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae,
162 int idx)
163{
164 u32 cmd_offset;
165 int i;
166
167 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
168 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
169 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
170
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700171 DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n",
172 idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200173 }
174 REG_WR(bp, dmae_reg_go_c[idx], 1);
175}
176
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700177void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
178 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200179{
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700180 struct dmae_command *dmae = &bp->init_dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200181 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700182 int cnt = 200;
183
184 if (!bp->dmae_ready) {
185 u32 *data = bnx2x_sp(bp, wb_data[0]);
186
187 DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)"
188 " using indirect\n", dst_addr, len32);
189 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
190 return;
191 }
192
193 mutex_lock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200194
195 memset(dmae, 0, sizeof(struct dmae_command));
196
197 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
198 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
199 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
200#ifdef __BIG_ENDIAN
201 DMAE_CMD_ENDIANITY_B_DW_SWAP |
202#else
203 DMAE_CMD_ENDIANITY_DW_SWAP |
204#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700205 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
206 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200207 dmae->src_addr_lo = U64_LO(dma_addr);
208 dmae->src_addr_hi = U64_HI(dma_addr);
209 dmae->dst_addr_lo = dst_addr >> 2;
210 dmae->dst_addr_hi = 0;
211 dmae->len = len32;
212 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
213 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700214 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200215
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700216 DP(BNX2X_MSG_OFF, "dmae: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200217 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
218 "dst_addr [%x:%08x (%08x)]\n"
219 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
220 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
221 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo, dst_addr,
222 dmae->comp_addr_hi, dmae->comp_addr_lo, dmae->comp_val);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700223 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200224 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
225 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200226
227 *wb_comp = 0;
228
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700229 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200230
231 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700232
233 while (*wb_comp != DMAE_COMP_VAL) {
234 DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp);
235
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700236 if (!cnt) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200237 BNX2X_ERR("dmae timeout!\n");
238 break;
239 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700240 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700241 /* adjust delay for emulation/FPGA */
242 if (CHIP_REV_IS_SLOW(bp))
243 msleep(100);
244 else
245 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200246 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700247
248 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200249}
250
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700251void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200252{
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700253 struct dmae_command *dmae = &bp->init_dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200254 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700255 int cnt = 200;
256
257 if (!bp->dmae_ready) {
258 u32 *data = bnx2x_sp(bp, wb_data[0]);
259 int i;
260
261 DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)"
262 " using indirect\n", src_addr, len32);
263 for (i = 0; i < len32; i++)
264 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
265 return;
266 }
267
268 mutex_lock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200269
270 memset(bnx2x_sp(bp, wb_data[0]), 0, sizeof(u32) * 4);
271 memset(dmae, 0, sizeof(struct dmae_command));
272
273 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
274 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
275 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
276#ifdef __BIG_ENDIAN
277 DMAE_CMD_ENDIANITY_B_DW_SWAP |
278#else
279 DMAE_CMD_ENDIANITY_DW_SWAP |
280#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700281 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
282 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200283 dmae->src_addr_lo = src_addr >> 2;
284 dmae->src_addr_hi = 0;
285 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
286 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
287 dmae->len = len32;
288 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
289 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700290 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200291
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700292 DP(BNX2X_MSG_OFF, "dmae: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200293 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
294 "dst_addr [%x:%08x (%08x)]\n"
295 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
296 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
297 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo, src_addr,
298 dmae->comp_addr_hi, dmae->comp_addr_lo, dmae->comp_val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200299
300 *wb_comp = 0;
301
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700302 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200303
304 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700305
306 while (*wb_comp != DMAE_COMP_VAL) {
307
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700308 if (!cnt) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200309 BNX2X_ERR("dmae timeout!\n");
310 break;
311 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700312 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700313 /* adjust delay for emulation/FPGA */
314 if (CHIP_REV_IS_SLOW(bp))
315 msleep(100);
316 else
317 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200318 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700319 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200320 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
321 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700322
323 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200324}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200325
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700326/* used only for slowpath so not inlined */
327static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo)
328{
329 u32 wb_write[2];
330
331 wb_write[0] = val_hi;
332 wb_write[1] = val_lo;
333 REG_WR_DMAE(bp, reg, wb_write, 2);
334}
335
336#ifdef USE_WB_RD
337static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg)
338{
339 u32 wb_data[2];
340
341 REG_RD_DMAE(bp, reg, wb_data, 2);
342
343 return HILO_U64(wb_data[0], wb_data[1]);
344}
345#endif
346
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200347static int bnx2x_mc_assert(struct bnx2x *bp)
348{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200349 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700350 int i, rc = 0;
351 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200352
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700353 /* XSTORM */
354 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
355 XSTORM_ASSERT_LIST_INDEX_OFFSET);
356 if (last_idx)
357 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200358
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700359 /* print the asserts */
360 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200361
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700362 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
363 XSTORM_ASSERT_LIST_OFFSET(i));
364 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
365 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
366 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
367 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
368 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
369 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200370
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700371 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
372 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x"
373 " 0x%08x 0x%08x 0x%08x\n",
374 i, row3, row2, row1, row0);
375 rc++;
376 } else {
377 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200378 }
379 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700380
381 /* TSTORM */
382 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
383 TSTORM_ASSERT_LIST_INDEX_OFFSET);
384 if (last_idx)
385 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
386
387 /* print the asserts */
388 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
389
390 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
391 TSTORM_ASSERT_LIST_OFFSET(i));
392 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
393 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
394 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
395 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
396 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
397 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
398
399 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
400 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x"
401 " 0x%08x 0x%08x 0x%08x\n",
402 i, row3, row2, row1, row0);
403 rc++;
404 } else {
405 break;
406 }
407 }
408
409 /* CSTORM */
410 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
411 CSTORM_ASSERT_LIST_INDEX_OFFSET);
412 if (last_idx)
413 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
414
415 /* print the asserts */
416 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
417
418 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
419 CSTORM_ASSERT_LIST_OFFSET(i));
420 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
421 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
422 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
423 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
424 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
425 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
426
427 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
428 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x"
429 " 0x%08x 0x%08x 0x%08x\n",
430 i, row3, row2, row1, row0);
431 rc++;
432 } else {
433 break;
434 }
435 }
436
437 /* USTORM */
438 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
439 USTORM_ASSERT_LIST_INDEX_OFFSET);
440 if (last_idx)
441 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
442
443 /* print the asserts */
444 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
445
446 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
447 USTORM_ASSERT_LIST_OFFSET(i));
448 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
449 USTORM_ASSERT_LIST_OFFSET(i) + 4);
450 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
451 USTORM_ASSERT_LIST_OFFSET(i) + 8);
452 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
453 USTORM_ASSERT_LIST_OFFSET(i) + 12);
454
455 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
456 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x"
457 " 0x%08x 0x%08x 0x%08x\n",
458 i, row3, row2, row1, row0);
459 rc++;
460 } else {
461 break;
462 }
463 }
464
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200465 return rc;
466}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800467
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200468static void bnx2x_fw_dump(struct bnx2x *bp)
469{
470 u32 mark, offset;
471 u32 data[9];
472 int word;
473
474 mark = REG_RD(bp, MCP_REG_MCPR_SCRATCH + 0xf104);
Eliezer Tamir49d66772008-02-28 11:53:13 -0800475 mark = ((mark + 0x3) & ~0x3);
476 printk(KERN_ERR PFX "begin fw dump (mark 0x%x)\n" KERN_ERR, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200477
478 for (offset = mark - 0x08000000; offset <= 0xF900; offset += 0x8*4) {
479 for (word = 0; word < 8; word++)
480 data[word] = htonl(REG_RD(bp, MCP_REG_MCPR_SCRATCH +
481 offset + 4*word));
482 data[8] = 0x0;
Eliezer Tamir49d66772008-02-28 11:53:13 -0800483 printk(KERN_CONT "%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200484 }
485 for (offset = 0xF108; offset <= mark - 0x08000000; offset += 0x8*4) {
486 for (word = 0; word < 8; word++)
487 data[word] = htonl(REG_RD(bp, MCP_REG_MCPR_SCRATCH +
488 offset + 4*word));
489 data[8] = 0x0;
Eliezer Tamir49d66772008-02-28 11:53:13 -0800490 printk(KERN_CONT "%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200491 }
492 printk("\n" KERN_ERR PFX "end of fw dump\n");
493}
494
495static void bnx2x_panic_dump(struct bnx2x *bp)
496{
497 int i;
498 u16 j, start, end;
499
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700500 bp->stats_state = STATS_STATE_DISABLED;
501 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
502
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200503 BNX2X_ERR("begin crash dump -----------------\n");
504
505 for_each_queue(bp, i) {
506 struct bnx2x_fastpath *fp = &bp->fp[i];
507 struct eth_tx_db_data *hw_prods = fp->hw_tx_prods;
508
509 BNX2X_ERR("queue[%d]: tx_pkt_prod(%x) tx_pkt_cons(%x)"
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700510 " tx_bd_prod(%x) tx_bd_cons(%x) *tx_cons_sb(%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200511 i, fp->tx_pkt_prod, fp->tx_pkt_cons, fp->tx_bd_prod,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700512 fp->tx_bd_cons, le16_to_cpu(*fp->tx_cons_sb));
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700513 BNX2X_ERR(" rx_bd_prod(%x) rx_bd_cons(%x)"
514 " *rx_bd_cons_sb(%x) rx_comp_prod(%x)"
515 " rx_comp_cons(%x) *rx_cons_sb(%x)\n",
516 fp->rx_bd_prod, fp->rx_bd_cons,
517 le16_to_cpu(*fp->rx_bd_cons_sb), fp->rx_comp_prod,
518 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
519 BNX2X_ERR(" rx_sge_prod(%x) last_max_sge(%x)"
520 " fp_c_idx(%x) *sb_c_idx(%x) fp_u_idx(%x)"
521 " *sb_u_idx(%x) bd data(%x,%x)\n",
522 fp->rx_sge_prod, fp->last_max_sge, fp->fp_c_idx,
523 fp->status_blk->c_status_block.status_block_index,
524 fp->fp_u_idx,
525 fp->status_blk->u_status_block.status_block_index,
526 hw_prods->packets_prod, hw_prods->bds_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200527
528 start = TX_BD(le16_to_cpu(*fp->tx_cons_sb) - 10);
529 end = TX_BD(le16_to_cpu(*fp->tx_cons_sb) + 245);
530 for (j = start; j < end; j++) {
531 struct sw_tx_bd *sw_bd = &fp->tx_buf_ring[j];
532
533 BNX2X_ERR("packet[%x]=[%p,%x]\n", j,
534 sw_bd->skb, sw_bd->first_bd);
535 }
536
537 start = TX_BD(fp->tx_bd_cons - 10);
538 end = TX_BD(fp->tx_bd_cons + 254);
539 for (j = start; j < end; j++) {
540 u32 *tx_bd = (u32 *)&fp->tx_desc_ring[j];
541
542 BNX2X_ERR("tx_bd[%x]=[%x:%x:%x:%x]\n",
543 j, tx_bd[0], tx_bd[1], tx_bd[2], tx_bd[3]);
544 }
545
546 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
547 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
548 for (j = start; j < end; j++) {
549 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
550 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
551
552 BNX2X_ERR("rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700553 j, rx_bd[1], rx_bd[0], sw_bd->skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200554 }
555
Eilon Greenstein3196a882008-08-13 15:58:49 -0700556 start = RX_SGE(fp->rx_sge_prod);
557 end = RX_SGE(fp->last_max_sge);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700558 for (j = start; j < end; j++) {
559 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
560 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
561
562 BNX2X_ERR("rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
563 j, rx_sge[1], rx_sge[0], sw_page->page);
564 }
565
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200566 start = RCQ_BD(fp->rx_comp_cons - 10);
567 end = RCQ_BD(fp->rx_comp_cons + 503);
568 for (j = start; j < end; j++) {
569 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
570
571 BNX2X_ERR("cqe[%x]=[%x:%x:%x:%x]\n",
572 j, cqe[0], cqe[1], cqe[2], cqe[3]);
573 }
574 }
575
Eliezer Tamir49d66772008-02-28 11:53:13 -0800576 BNX2X_ERR("def_c_idx(%u) def_u_idx(%u) def_x_idx(%u)"
577 " def_t_idx(%u) def_att_idx(%u) attn_state(%u)"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200578 " spq_prod_idx(%u)\n",
Eliezer Tamir49d66772008-02-28 11:53:13 -0800579 bp->def_c_idx, bp->def_u_idx, bp->def_x_idx, bp->def_t_idx,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200580 bp->def_att_idx, bp->attn_state, bp->spq_prod_idx);
581
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700582 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200583 bnx2x_mc_assert(bp);
584 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200585}
586
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800587static void bnx2x_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200588{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700589 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200590 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
591 u32 val = REG_RD(bp, addr);
592 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000593 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200594
595 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000596 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
597 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200598 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
599 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +0000600 } else if (msi) {
601 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
602 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
603 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
604 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200605 } else {
606 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800607 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200608 HC_CONFIG_0_REG_INT_LINE_EN_0 |
609 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800610
Eilon Greenstein8badd272009-02-12 08:36:15 +0000611 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
612 val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800613
614 REG_WR(bp, addr, val);
615
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200616 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
617 }
618
Eilon Greenstein8badd272009-02-12 08:36:15 +0000619 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) mode %s\n",
620 val, port, addr, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200621
622 REG_WR(bp, addr, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700623
624 if (CHIP_IS_E1H(bp)) {
625 /* init leading/trailing edge */
626 if (IS_E1HMF(bp)) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000627 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700628 if (bp->port.pmf)
629 /* enable nig attention */
630 val |= 0x0100;
631 } else
632 val = 0xffff;
633
634 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
635 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
636 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200637}
638
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800639static void bnx2x_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200640{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700641 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200642 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
643 u32 val = REG_RD(bp, addr);
644
645 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
646 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
647 HC_CONFIG_0_REG_INT_LINE_EN_0 |
648 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
649
650 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
651 val, port, addr);
652
Eilon Greenstein8badd272009-02-12 08:36:15 +0000653 /* flush all outstanding writes */
654 mmiowb();
655
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200656 REG_WR(bp, addr, val);
657 if (REG_RD(bp, addr) != val)
658 BNX2X_ERR("BUG! proper val not read from IGU!\n");
659}
660
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700661static void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200662{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200663 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000664 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200665
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700666 /* disable interrupt handling */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200667 atomic_inc(&bp->intr_sem);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700668 if (disable_hw)
669 /* prevent the HW from sending interrupts */
670 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200671
672 /* make sure all ISRs are done */
673 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000674 synchronize_irq(bp->msix_table[0].vector);
675 offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200676 for_each_queue(bp, i)
Eilon Greenstein8badd272009-02-12 08:36:15 +0000677 synchronize_irq(bp->msix_table[i + offset].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200678 } else
679 synchronize_irq(bp->pdev->irq);
680
681 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800682 cancel_delayed_work(&bp->sp_task);
683 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200684}
685
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700686/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200687
688/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700689 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200690 */
691
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700692static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 sb_id,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200693 u8 storm, u16 index, u8 op, u8 update)
694{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700695 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
696 COMMAND_REG_INT_ACK);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200697 struct igu_ack_register igu_ack;
698
699 igu_ack.status_block_index = index;
700 igu_ack.sb_id_and_flags =
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700701 ((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200702 (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
703 (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
704 (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
705
Eilon Greenstein5c862842008-08-13 15:51:48 -0700706 DP(BNX2X_MSG_OFF, "write 0x%08x to HC addr 0x%x\n",
707 (*(u32 *)&igu_ack), hc_addr);
708 REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200709}
710
711static inline u16 bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
712{
713 struct host_status_block *fpsb = fp->status_blk;
714 u16 rc = 0;
715
716 barrier(); /* status block is written to by the chip */
717 if (fp->fp_c_idx != fpsb->c_status_block.status_block_index) {
718 fp->fp_c_idx = fpsb->c_status_block.status_block_index;
719 rc |= 1;
720 }
721 if (fp->fp_u_idx != fpsb->u_status_block.status_block_index) {
722 fp->fp_u_idx = fpsb->u_status_block.status_block_index;
723 rc |= 2;
724 }
725 return rc;
726}
727
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200728static u16 bnx2x_ack_int(struct bnx2x *bp)
729{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700730 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
731 COMMAND_REG_SIMD_MASK);
732 u32 result = REG_RD(bp, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200733
Eilon Greenstein5c862842008-08-13 15:51:48 -0700734 DP(BNX2X_MSG_OFF, "read 0x%08x from HC addr 0x%x\n",
735 result, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200736
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200737 return result;
738}
739
740
741/*
742 * fast path service functions
743 */
744
Eilon Greenstein237907c2009-01-14 06:42:44 +0000745static inline int bnx2x_has_tx_work(struct bnx2x_fastpath *fp)
746{
747 u16 tx_cons_sb;
748
749 /* Tell compiler that status block fields can change */
750 barrier();
751 tx_cons_sb = le16_to_cpu(*fp->tx_cons_sb);
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -0800752 return (fp->tx_pkt_cons != tx_cons_sb);
753}
754
755static inline int bnx2x_has_tx_work_unload(struct bnx2x_fastpath *fp)
756{
757 /* Tell compiler that consumer and producer can change */
758 barrier();
759 return (fp->tx_pkt_prod != fp->tx_pkt_cons);
760
Eilon Greenstein237907c2009-01-14 06:42:44 +0000761}
762
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200763/* free skb in the packet ring at pos idx
764 * return idx of last bd freed
765 */
766static u16 bnx2x_free_tx_pkt(struct bnx2x *bp, struct bnx2x_fastpath *fp,
767 u16 idx)
768{
769 struct sw_tx_bd *tx_buf = &fp->tx_buf_ring[idx];
770 struct eth_tx_bd *tx_bd;
771 struct sk_buff *skb = tx_buf->skb;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700772 u16 bd_idx = TX_BD(tx_buf->first_bd), new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200773 int nbd;
774
775 DP(BNX2X_MSG_OFF, "pkt_idx %d buff @(%p)->skb %p\n",
776 idx, tx_buf, skb);
777
778 /* unmap first bd */
779 DP(BNX2X_MSG_OFF, "free bd_idx %d\n", bd_idx);
780 tx_bd = &fp->tx_desc_ring[bd_idx];
781 pci_unmap_single(bp->pdev, BD_UNMAP_ADDR(tx_bd),
782 BD_UNMAP_LEN(tx_bd), PCI_DMA_TODEVICE);
783
784 nbd = le16_to_cpu(tx_bd->nbd) - 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700785 new_cons = nbd + tx_buf->first_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200786#ifdef BNX2X_STOP_ON_ERROR
787 if (nbd > (MAX_SKB_FRAGS + 2)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700788 BNX2X_ERR("BAD nbd!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200789 bnx2x_panic();
790 }
791#endif
792
793 /* Skip a parse bd and the TSO split header bd
794 since they have no mapping */
795 if (nbd)
796 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
797
798 if (tx_bd->bd_flags.as_bitfield & (ETH_TX_BD_FLAGS_IP_CSUM |
799 ETH_TX_BD_FLAGS_TCP_CSUM |
800 ETH_TX_BD_FLAGS_SW_LSO)) {
801 if (--nbd)
802 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
803 tx_bd = &fp->tx_desc_ring[bd_idx];
804 /* is this a TSO split header bd? */
805 if (tx_bd->bd_flags.as_bitfield & ETH_TX_BD_FLAGS_SW_LSO) {
806 if (--nbd)
807 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
808 }
809 }
810
811 /* now free frags */
812 while (nbd > 0) {
813
814 DP(BNX2X_MSG_OFF, "free frag bd_idx %d\n", bd_idx);
815 tx_bd = &fp->tx_desc_ring[bd_idx];
816 pci_unmap_page(bp->pdev, BD_UNMAP_ADDR(tx_bd),
817 BD_UNMAP_LEN(tx_bd), PCI_DMA_TODEVICE);
818 if (--nbd)
819 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
820 }
821
822 /* release skb */
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700823 WARN_ON(!skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200824 dev_kfree_skb(skb);
825 tx_buf->first_bd = 0;
826 tx_buf->skb = NULL;
827
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700828 return new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200829}
830
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700831static inline u16 bnx2x_tx_avail(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200832{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700833 s16 used;
834 u16 prod;
835 u16 cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200836
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700837 barrier(); /* Tell compiler that prod and cons can change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200838 prod = fp->tx_bd_prod;
839 cons = fp->tx_bd_cons;
840
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700841 /* NUM_TX_RINGS = number of "next-page" entries
842 It will be used as a threshold */
843 used = SUB_S16(prod, cons) + (s16)NUM_TX_RINGS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200844
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700845#ifdef BNX2X_STOP_ON_ERROR
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700846 WARN_ON(used < 0);
847 WARN_ON(used > fp->bp->tx_ring_size);
848 WARN_ON((fp->bp->tx_ring_size - used) > MAX_TX_AVAIL);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700849#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200850
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700851 return (s16)(fp->bp->tx_ring_size) - used;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200852}
853
854static void bnx2x_tx_int(struct bnx2x_fastpath *fp, int work)
855{
856 struct bnx2x *bp = fp->bp;
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000857 struct netdev_queue *txq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200858 u16 hw_cons, sw_cons, bd_cons = fp->tx_bd_cons;
859 int done = 0;
860
861#ifdef BNX2X_STOP_ON_ERROR
862 if (unlikely(bp->panic))
863 return;
864#endif
865
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000866 txq = netdev_get_tx_queue(bp->dev, fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200867 hw_cons = le16_to_cpu(*fp->tx_cons_sb);
868 sw_cons = fp->tx_pkt_cons;
869
870 while (sw_cons != hw_cons) {
871 u16 pkt_cons;
872
873 pkt_cons = TX_BD(sw_cons);
874
875 /* prefetch(bp->tx_buf_ring[pkt_cons].skb); */
876
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700877 DP(NETIF_MSG_TX_DONE, "hw_cons %u sw_cons %u pkt_cons %u\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200878 hw_cons, sw_cons, pkt_cons);
879
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700880/* if (NEXT_TX_IDX(sw_cons) != hw_cons) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200881 rmb();
882 prefetch(fp->tx_buf_ring[NEXT_TX_IDX(sw_cons)].skb);
883 }
884*/
885 bd_cons = bnx2x_free_tx_pkt(bp, fp, pkt_cons);
886 sw_cons++;
887 done++;
888
889 if (done == work)
890 break;
891 }
892
893 fp->tx_pkt_cons = sw_cons;
894 fp->tx_bd_cons = bd_cons;
895
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000896 /* Need to make the tx_bd_cons update visible to start_xmit()
897 * before checking for netif_tx_queue_stopped(). Without the
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200898 * memory barrier, there is a small possibility that start_xmit()
899 * will miss it and cause the queue to be stopped forever.
900 */
901 smp_mb();
902
903 /* TBD need a thresh? */
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000904 if (unlikely(netif_tx_queue_stopped(txq))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200905
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000906 __netif_tx_lock(txq, smp_processor_id());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200907
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000908 if ((netif_tx_queue_stopped(txq)) &&
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -0700909 (bp->state == BNX2X_STATE_OPEN) &&
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200910 (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3))
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000911 netif_tx_wake_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200912
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000913 __netif_tx_unlock(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200914 }
915}
916
Eilon Greenstein3196a882008-08-13 15:58:49 -0700917
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200918static void bnx2x_sp_event(struct bnx2x_fastpath *fp,
919 union eth_rx_cqe *rr_cqe)
920{
921 struct bnx2x *bp = fp->bp;
922 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
923 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
924
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700925 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200926 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700927 FP_IDX(fp), cid, command, bp->state,
928 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200929
930 bp->spq_left++;
931
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700932 if (FP_IDX(fp)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200933 switch (command | fp->state) {
934 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP |
935 BNX2X_FP_STATE_OPENING):
936 DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n",
937 cid);
938 fp->state = BNX2X_FP_STATE_OPEN;
939 break;
940
941 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_FP_STATE_HALTING):
942 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n",
943 cid);
944 fp->state = BNX2X_FP_STATE_HALTED;
945 break;
946
947 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700948 BNX2X_ERR("unexpected MC reply (%d) "
949 "fp->state is %x\n", command, fp->state);
950 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200951 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700952 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200953 return;
954 }
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800955
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200956 switch (command | bp->state) {
957 case (RAMROD_CMD_ID_ETH_PORT_SETUP | BNX2X_STATE_OPENING_WAIT4_PORT):
958 DP(NETIF_MSG_IFUP, "got setup ramrod\n");
959 bp->state = BNX2X_STATE_OPEN;
960 break;
961
962 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_STATE_CLOSING_WAIT4_HALT):
963 DP(NETIF_MSG_IFDOWN, "got halt ramrod\n");
964 bp->state = BNX2X_STATE_CLOSING_WAIT4_DELETE;
965 fp->state = BNX2X_FP_STATE_HALTED;
966 break;
967
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200968 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700969 DP(NETIF_MSG_IFDOWN, "got delete ramrod for MULTI[%d]\n", cid);
Eliezer Tamir49d66772008-02-28 11:53:13 -0800970 bnx2x_fp(bp, cid, state) = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200971 break;
972
Eilon Greenstein3196a882008-08-13 15:58:49 -0700973
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200974 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_OPEN):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700975 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_DIAG):
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200976 DP(NETIF_MSG_IFUP, "got set mac ramrod\n");
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700977 bp->set_mac_pending = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200978 break;
979
Eliezer Tamir49d66772008-02-28 11:53:13 -0800980 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700981 DP(NETIF_MSG_IFDOWN, "got (un)set mac ramrod\n");
Eliezer Tamir49d66772008-02-28 11:53:13 -0800982 break;
983
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200984 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700985 BNX2X_ERR("unexpected MC reply (%d) bp->state is %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200986 command, bp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700987 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200988 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700989 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200990}
991
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700992static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
993 struct bnx2x_fastpath *fp, u16 index)
994{
995 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
996 struct page *page = sw_buf->page;
997 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
998
999 /* Skip "next page" elements */
1000 if (!page)
1001 return;
1002
1003 pci_unmap_page(bp->pdev, pci_unmap_addr(sw_buf, mapping),
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001004 SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001005 __free_pages(page, PAGES_PER_SGE_SHIFT);
1006
1007 sw_buf->page = NULL;
1008 sge->addr_hi = 0;
1009 sge->addr_lo = 0;
1010}
1011
1012static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
1013 struct bnx2x_fastpath *fp, int last)
1014{
1015 int i;
1016
1017 for (i = 0; i < last; i++)
1018 bnx2x_free_rx_sge(bp, fp, i);
1019}
1020
1021static inline int bnx2x_alloc_rx_sge(struct bnx2x *bp,
1022 struct bnx2x_fastpath *fp, u16 index)
1023{
1024 struct page *page = alloc_pages(GFP_ATOMIC, PAGES_PER_SGE_SHIFT);
1025 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
1026 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
1027 dma_addr_t mapping;
1028
1029 if (unlikely(page == NULL))
1030 return -ENOMEM;
1031
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001032 mapping = pci_map_page(bp->pdev, page, 0, SGE_PAGE_SIZE*PAGES_PER_SGE,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001033 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001034 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001035 __free_pages(page, PAGES_PER_SGE_SHIFT);
1036 return -ENOMEM;
1037 }
1038
1039 sw_buf->page = page;
1040 pci_unmap_addr_set(sw_buf, mapping, mapping);
1041
1042 sge->addr_hi = cpu_to_le32(U64_HI(mapping));
1043 sge->addr_lo = cpu_to_le32(U64_LO(mapping));
1044
1045 return 0;
1046}
1047
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001048static inline int bnx2x_alloc_rx_skb(struct bnx2x *bp,
1049 struct bnx2x_fastpath *fp, u16 index)
1050{
1051 struct sk_buff *skb;
1052 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[index];
1053 struct eth_rx_bd *rx_bd = &fp->rx_desc_ring[index];
1054 dma_addr_t mapping;
1055
1056 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1057 if (unlikely(skb == NULL))
1058 return -ENOMEM;
1059
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001060 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_size,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001061 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001062 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001063 dev_kfree_skb(skb);
1064 return -ENOMEM;
1065 }
1066
1067 rx_buf->skb = skb;
1068 pci_unmap_addr_set(rx_buf, mapping, mapping);
1069
1070 rx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1071 rx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1072
1073 return 0;
1074}
1075
1076/* note that we are not allocating a new skb,
1077 * we are just moving one from cons to prod
1078 * we are not creating a new mapping,
1079 * so there is no need to check for dma_mapping_error().
1080 */
1081static void bnx2x_reuse_rx_skb(struct bnx2x_fastpath *fp,
1082 struct sk_buff *skb, u16 cons, u16 prod)
1083{
1084 struct bnx2x *bp = fp->bp;
1085 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1086 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1087 struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
1088 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1089
1090 pci_dma_sync_single_for_device(bp->pdev,
1091 pci_unmap_addr(cons_rx_buf, mapping),
1092 bp->rx_offset + RX_COPY_THRESH,
1093 PCI_DMA_FROMDEVICE);
1094
1095 prod_rx_buf->skb = cons_rx_buf->skb;
1096 pci_unmap_addr_set(prod_rx_buf, mapping,
1097 pci_unmap_addr(cons_rx_buf, mapping));
1098 *prod_bd = *cons_bd;
1099}
1100
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001101static inline void bnx2x_update_last_max_sge(struct bnx2x_fastpath *fp,
1102 u16 idx)
1103{
1104 u16 last_max = fp->last_max_sge;
1105
1106 if (SUB_S16(idx, last_max) > 0)
1107 fp->last_max_sge = idx;
1108}
1109
1110static void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
1111{
1112 int i, j;
1113
1114 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
1115 int idx = RX_SGE_CNT * i - 1;
1116
1117 for (j = 0; j < 2; j++) {
1118 SGE_MASK_CLEAR_BIT(fp, idx);
1119 idx--;
1120 }
1121 }
1122}
1123
1124static void bnx2x_update_sge_prod(struct bnx2x_fastpath *fp,
1125 struct eth_fast_path_rx_cqe *fp_cqe)
1126{
1127 struct bnx2x *bp = fp->bp;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001128 u16 sge_len = SGE_PAGE_ALIGN(le16_to_cpu(fp_cqe->pkt_len) -
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001129 le16_to_cpu(fp_cqe->len_on_bd)) >>
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001130 SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001131 u16 last_max, last_elem, first_elem;
1132 u16 delta = 0;
1133 u16 i;
1134
1135 if (!sge_len)
1136 return;
1137
1138 /* First mark all used pages */
1139 for (i = 0; i < sge_len; i++)
1140 SGE_MASK_CLEAR_BIT(fp, RX_SGE(le16_to_cpu(fp_cqe->sgl[i])));
1141
1142 DP(NETIF_MSG_RX_STATUS, "fp_cqe->sgl[%d] = %d\n",
1143 sge_len - 1, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1144
1145 /* Here we assume that the last SGE index is the biggest */
1146 prefetch((void *)(fp->sge_mask));
1147 bnx2x_update_last_max_sge(fp, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1148
1149 last_max = RX_SGE(fp->last_max_sge);
1150 last_elem = last_max >> RX_SGE_MASK_ELEM_SHIFT;
1151 first_elem = RX_SGE(fp->rx_sge_prod) >> RX_SGE_MASK_ELEM_SHIFT;
1152
1153 /* If ring is not full */
1154 if (last_elem + 1 != first_elem)
1155 last_elem++;
1156
1157 /* Now update the prod */
1158 for (i = first_elem; i != last_elem; i = NEXT_SGE_MASK_ELEM(i)) {
1159 if (likely(fp->sge_mask[i]))
1160 break;
1161
1162 fp->sge_mask[i] = RX_SGE_MASK_ELEM_ONE_MASK;
1163 delta += RX_SGE_MASK_ELEM_SZ;
1164 }
1165
1166 if (delta > 0) {
1167 fp->rx_sge_prod += delta;
1168 /* clear page-end entries */
1169 bnx2x_clear_sge_mask_next_elems(fp);
1170 }
1171
1172 DP(NETIF_MSG_RX_STATUS,
1173 "fp->last_max_sge = %d fp->rx_sge_prod = %d\n",
1174 fp->last_max_sge, fp->rx_sge_prod);
1175}
1176
1177static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
1178{
1179 /* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
1180 memset(fp->sge_mask, 0xff,
1181 (NUM_RX_SGE >> RX_SGE_MASK_ELEM_SHIFT)*sizeof(u64));
1182
Eilon Greenstein33471622008-08-13 15:59:08 -07001183 /* Clear the two last indices in the page to 1:
1184 these are the indices that correspond to the "next" element,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001185 hence will never be indicated and should be removed from
1186 the calculations. */
1187 bnx2x_clear_sge_mask_next_elems(fp);
1188}
1189
1190static void bnx2x_tpa_start(struct bnx2x_fastpath *fp, u16 queue,
1191 struct sk_buff *skb, u16 cons, u16 prod)
1192{
1193 struct bnx2x *bp = fp->bp;
1194 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1195 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1196 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1197 dma_addr_t mapping;
1198
1199 /* move empty skb from pool to prod and map it */
1200 prod_rx_buf->skb = fp->tpa_pool[queue].skb;
1201 mapping = pci_map_single(bp->pdev, fp->tpa_pool[queue].skb->data,
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001202 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001203 pci_unmap_addr_set(prod_rx_buf, mapping, mapping);
1204
1205 /* move partial skb from cons to pool (don't unmap yet) */
1206 fp->tpa_pool[queue] = *cons_rx_buf;
1207
1208 /* mark bin state as start - print error if current state != stop */
1209 if (fp->tpa_state[queue] != BNX2X_TPA_STOP)
1210 BNX2X_ERR("start of bin not in stop [%d]\n", queue);
1211
1212 fp->tpa_state[queue] = BNX2X_TPA_START;
1213
1214 /* point prod_bd to new skb */
1215 prod_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1216 prod_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1217
1218#ifdef BNX2X_STOP_ON_ERROR
1219 fp->tpa_queue_used |= (1 << queue);
1220#ifdef __powerpc64__
1221 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%lx\n",
1222#else
1223 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%llx\n",
1224#endif
1225 fp->tpa_queue_used);
1226#endif
1227}
1228
1229static int bnx2x_fill_frag_skb(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1230 struct sk_buff *skb,
1231 struct eth_fast_path_rx_cqe *fp_cqe,
1232 u16 cqe_idx)
1233{
1234 struct sw_rx_page *rx_pg, old_rx_pg;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001235 u16 len_on_bd = le16_to_cpu(fp_cqe->len_on_bd);
1236 u32 i, frag_len, frag_size, pages;
1237 int err;
1238 int j;
1239
1240 frag_size = le16_to_cpu(fp_cqe->pkt_len) - len_on_bd;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001241 pages = SGE_PAGE_ALIGN(frag_size) >> SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001242
1243 /* This is needed in order to enable forwarding support */
1244 if (frag_size)
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001245 skb_shinfo(skb)->gso_size = min((u32)SGE_PAGE_SIZE,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001246 max(frag_size, (u32)len_on_bd));
1247
1248#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001249 if (pages >
1250 min((u32)8, (u32)MAX_SKB_FRAGS) * SGE_PAGE_SIZE * PAGES_PER_SGE) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001251 BNX2X_ERR("SGL length is too long: %d. CQE index is %d\n",
1252 pages, cqe_idx);
1253 BNX2X_ERR("fp_cqe->pkt_len = %d fp_cqe->len_on_bd = %d\n",
1254 fp_cqe->pkt_len, len_on_bd);
1255 bnx2x_panic();
1256 return -EINVAL;
1257 }
1258#endif
1259
1260 /* Run through the SGL and compose the fragmented skb */
1261 for (i = 0, j = 0; i < pages; i += PAGES_PER_SGE, j++) {
1262 u16 sge_idx = RX_SGE(le16_to_cpu(fp_cqe->sgl[j]));
1263
1264 /* FW gives the indices of the SGE as if the ring is an array
1265 (meaning that "next" element will consume 2 indices) */
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001266 frag_len = min(frag_size, (u32)(SGE_PAGE_SIZE*PAGES_PER_SGE));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001267 rx_pg = &fp->rx_page_ring[sge_idx];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001268 old_rx_pg = *rx_pg;
1269
1270 /* If we fail to allocate a substitute page, we simply stop
1271 where we are and drop the whole packet */
1272 err = bnx2x_alloc_rx_sge(bp, fp, sge_idx);
1273 if (unlikely(err)) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00001274 fp->eth_q_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001275 return err;
1276 }
1277
1278 /* Unmap the page as we r going to pass it to the stack */
1279 pci_unmap_page(bp->pdev, pci_unmap_addr(&old_rx_pg, mapping),
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001280 SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001281
1282 /* Add one frag and update the appropriate fields in the skb */
1283 skb_fill_page_desc(skb, j, old_rx_pg.page, 0, frag_len);
1284
1285 skb->data_len += frag_len;
1286 skb->truesize += frag_len;
1287 skb->len += frag_len;
1288
1289 frag_size -= frag_len;
1290 }
1291
1292 return 0;
1293}
1294
1295static void bnx2x_tpa_stop(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1296 u16 queue, int pad, int len, union eth_rx_cqe *cqe,
1297 u16 cqe_idx)
1298{
1299 struct sw_rx_bd *rx_buf = &fp->tpa_pool[queue];
1300 struct sk_buff *skb = rx_buf->skb;
1301 /* alloc new skb */
1302 struct sk_buff *new_skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1303
1304 /* Unmap skb in the pool anyway, as we are going to change
1305 pool entry status to BNX2X_TPA_STOP even if new skb allocation
1306 fails. */
1307 pci_unmap_single(bp->pdev, pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001308 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001309
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001310 if (likely(new_skb)) {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001311 /* fix ip xsum and give it to the stack */
1312 /* (no need to map the new skb) */
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001313#ifdef BCM_VLAN
1314 int is_vlan_cqe =
1315 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1316 PARSING_FLAGS_VLAN);
1317 int is_not_hwaccel_vlan_cqe =
1318 (is_vlan_cqe && (!(bp->flags & HW_VLAN_RX_FLAG)));
1319#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001320
1321 prefetch(skb);
1322 prefetch(((char *)(skb)) + 128);
1323
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001324#ifdef BNX2X_STOP_ON_ERROR
1325 if (pad + len > bp->rx_buf_size) {
1326 BNX2X_ERR("skb_put is about to fail... "
1327 "pad %d len %d rx_buf_size %d\n",
1328 pad, len, bp->rx_buf_size);
1329 bnx2x_panic();
1330 return;
1331 }
1332#endif
1333
1334 skb_reserve(skb, pad);
1335 skb_put(skb, len);
1336
1337 skb->protocol = eth_type_trans(skb, bp->dev);
1338 skb->ip_summed = CHECKSUM_UNNECESSARY;
1339
1340 {
1341 struct iphdr *iph;
1342
1343 iph = (struct iphdr *)skb->data;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001344#ifdef BCM_VLAN
1345 /* If there is no Rx VLAN offloading -
1346 take VLAN tag into an account */
1347 if (unlikely(is_not_hwaccel_vlan_cqe))
1348 iph = (struct iphdr *)((u8 *)iph + VLAN_HLEN);
1349#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001350 iph->check = 0;
1351 iph->check = ip_fast_csum((u8 *)iph, iph->ihl);
1352 }
1353
1354 if (!bnx2x_fill_frag_skb(bp, fp, skb,
1355 &cqe->fast_path_cqe, cqe_idx)) {
1356#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001357 if ((bp->vlgrp != NULL) && is_vlan_cqe &&
1358 (!is_not_hwaccel_vlan_cqe))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001359 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
1360 le16_to_cpu(cqe->fast_path_cqe.
1361 vlan_tag));
1362 else
1363#endif
1364 netif_receive_skb(skb);
1365 } else {
1366 DP(NETIF_MSG_RX_STATUS, "Failed to allocate new pages"
1367 " - dropping packet!\n");
1368 dev_kfree_skb(skb);
1369 }
1370
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001371
1372 /* put new skb in bin */
1373 fp->tpa_pool[queue].skb = new_skb;
1374
1375 } else {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001376 /* else drop the packet and keep the buffer in the bin */
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001377 DP(NETIF_MSG_RX_STATUS,
1378 "Failed to allocate new skb - dropping packet!\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001379 fp->eth_q_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001380 }
1381
1382 fp->tpa_state[queue] = BNX2X_TPA_STOP;
1383}
1384
1385static inline void bnx2x_update_rx_prod(struct bnx2x *bp,
1386 struct bnx2x_fastpath *fp,
1387 u16 bd_prod, u16 rx_comp_prod,
1388 u16 rx_sge_prod)
1389{
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001390 struct ustorm_eth_rx_producers rx_prods = {0};
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001391 int i;
1392
1393 /* Update producers */
1394 rx_prods.bd_prod = bd_prod;
1395 rx_prods.cqe_prod = rx_comp_prod;
1396 rx_prods.sge_prod = rx_sge_prod;
1397
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001398 /*
1399 * Make sure that the BD and SGE data is updated before updating the
1400 * producers since FW might read the BD/SGE right after the producer
1401 * is updated.
1402 * This is only applicable for weak-ordered memory model archs such
1403 * as IA-64. The following barrier is also mandatory since FW will
1404 * assumes BDs must have buffers.
1405 */
1406 wmb();
1407
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001408 for (i = 0; i < sizeof(struct ustorm_eth_rx_producers)/4; i++)
1409 REG_WR(bp, BAR_USTRORM_INTMEM +
1410 USTORM_RX_PRODS_OFFSET(BP_PORT(bp), FP_CL_ID(fp)) + i*4,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001411 ((u32 *)&rx_prods)[i]);
1412
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001413 mmiowb(); /* keep prod updates ordered */
1414
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001415 DP(NETIF_MSG_RX_STATUS,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001416 "queue[%d]: wrote bd_prod %u cqe_prod %u sge_prod %u\n",
1417 fp->index, bd_prod, rx_comp_prod, rx_sge_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001418}
1419
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001420static int bnx2x_rx_int(struct bnx2x_fastpath *fp, int budget)
1421{
1422 struct bnx2x *bp = fp->bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001423 u16 bd_cons, bd_prod, bd_prod_fw, comp_ring_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001424 u16 hw_comp_cons, sw_comp_cons, sw_comp_prod;
1425 int rx_pkt = 0;
1426
1427#ifdef BNX2X_STOP_ON_ERROR
1428 if (unlikely(bp->panic))
1429 return 0;
1430#endif
1431
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001432 /* CQ "next element" is of the size of the regular element,
1433 that's why it's ok here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001434 hw_comp_cons = le16_to_cpu(*fp->rx_cons_sb);
1435 if ((hw_comp_cons & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
1436 hw_comp_cons++;
1437
1438 bd_cons = fp->rx_bd_cons;
1439 bd_prod = fp->rx_bd_prod;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001440 bd_prod_fw = bd_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001441 sw_comp_cons = fp->rx_comp_cons;
1442 sw_comp_prod = fp->rx_comp_prod;
1443
1444 /* Memory barrier necessary as speculative reads of the rx
1445 * buffer can be ahead of the index in the status block
1446 */
1447 rmb();
1448
1449 DP(NETIF_MSG_RX_STATUS,
1450 "queue[%d]: hw_comp_cons %u sw_comp_cons %u\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001451 FP_IDX(fp), hw_comp_cons, sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001452
1453 while (sw_comp_cons != hw_comp_cons) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001454 struct sw_rx_bd *rx_buf = NULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001455 struct sk_buff *skb;
1456 union eth_rx_cqe *cqe;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001457 u8 cqe_fp_flags;
1458 u16 len, pad;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001459
1460 comp_ring_cons = RCQ_BD(sw_comp_cons);
1461 bd_prod = RX_BD(bd_prod);
1462 bd_cons = RX_BD(bd_cons);
1463
1464 cqe = &fp->rx_comp_ring[comp_ring_cons];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001465 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001466
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001467 DP(NETIF_MSG_RX_STATUS, "CQE type %x err %x status %x"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001468 " queue %x vlan %x len %u\n", CQE_TYPE(cqe_fp_flags),
1469 cqe_fp_flags, cqe->fast_path_cqe.status_flags,
Eilon Greenstein68d59482009-01-14 21:27:36 -08001470 le32_to_cpu(cqe->fast_path_cqe.rss_hash_result),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001471 le16_to_cpu(cqe->fast_path_cqe.vlan_tag),
1472 le16_to_cpu(cqe->fast_path_cqe.pkt_len));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001473
1474 /* is this a slowpath msg? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001475 if (unlikely(CQE_TYPE(cqe_fp_flags))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001476 bnx2x_sp_event(fp, cqe);
1477 goto next_cqe;
1478
1479 /* this is an rx packet */
1480 } else {
1481 rx_buf = &fp->rx_buf_ring[bd_cons];
1482 skb = rx_buf->skb;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001483 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
1484 pad = cqe->fast_path_cqe.placement_offset;
1485
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001486 /* If CQE is marked both TPA_START and TPA_END
1487 it is a non-TPA CQE */
1488 if ((!fp->disable_tpa) &&
1489 (TPA_TYPE(cqe_fp_flags) !=
1490 (TPA_TYPE_START | TPA_TYPE_END))) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07001491 u16 queue = cqe->fast_path_cqe.queue_index;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001492
1493 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_START) {
1494 DP(NETIF_MSG_RX_STATUS,
1495 "calling tpa_start on queue %d\n",
1496 queue);
1497
1498 bnx2x_tpa_start(fp, queue, skb,
1499 bd_cons, bd_prod);
1500 goto next_rx;
1501 }
1502
1503 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_END) {
1504 DP(NETIF_MSG_RX_STATUS,
1505 "calling tpa_stop on queue %d\n",
1506 queue);
1507
1508 if (!BNX2X_RX_SUM_FIX(cqe))
1509 BNX2X_ERR("STOP on none TCP "
1510 "data\n");
1511
1512 /* This is a size of the linear data
1513 on this skb */
1514 len = le16_to_cpu(cqe->fast_path_cqe.
1515 len_on_bd);
1516 bnx2x_tpa_stop(bp, fp, queue, pad,
1517 len, cqe, comp_ring_cons);
1518#ifdef BNX2X_STOP_ON_ERROR
1519 if (bp->panic)
1520 return -EINVAL;
1521#endif
1522
1523 bnx2x_update_sge_prod(fp,
1524 &cqe->fast_path_cqe);
1525 goto next_cqe;
1526 }
1527 }
1528
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001529 pci_dma_sync_single_for_device(bp->pdev,
1530 pci_unmap_addr(rx_buf, mapping),
1531 pad + RX_COPY_THRESH,
1532 PCI_DMA_FROMDEVICE);
1533 prefetch(skb);
1534 prefetch(((char *)(skb)) + 128);
1535
1536 /* is this an error packet? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001537 if (unlikely(cqe_fp_flags & ETH_RX_ERROR_FALGS)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001538 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001539 "ERROR flags %x rx packet %u\n",
1540 cqe_fp_flags, sw_comp_cons);
Eilon Greensteinde832a52009-02-12 08:36:33 +00001541 fp->eth_q_stats.rx_err_discard_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001542 goto reuse_rx;
1543 }
1544
1545 /* Since we don't have a jumbo ring
1546 * copy small packets if mtu > 1500
1547 */
1548 if ((bp->dev->mtu > ETH_MAX_PACKET_SIZE) &&
1549 (len <= RX_COPY_THRESH)) {
1550 struct sk_buff *new_skb;
1551
1552 new_skb = netdev_alloc_skb(bp->dev,
1553 len + pad);
1554 if (new_skb == NULL) {
1555 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001556 "ERROR packet dropped "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001557 "because of alloc failure\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001558 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001559 goto reuse_rx;
1560 }
1561
1562 /* aligned copy */
1563 skb_copy_from_linear_data_offset(skb, pad,
1564 new_skb->data + pad, len);
1565 skb_reserve(new_skb, pad);
1566 skb_put(new_skb, len);
1567
1568 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1569
1570 skb = new_skb;
1571
1572 } else if (bnx2x_alloc_rx_skb(bp, fp, bd_prod) == 0) {
1573 pci_unmap_single(bp->pdev,
1574 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001575 bp->rx_buf_size,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001576 PCI_DMA_FROMDEVICE);
1577 skb_reserve(skb, pad);
1578 skb_put(skb, len);
1579
1580 } else {
1581 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001582 "ERROR packet dropped because "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001583 "of alloc failure\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001584 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001585reuse_rx:
1586 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1587 goto next_rx;
1588 }
1589
1590 skb->protocol = eth_type_trans(skb, bp->dev);
1591
1592 skb->ip_summed = CHECKSUM_NONE;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001593 if (bp->rx_csum) {
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -07001594 if (likely(BNX2X_RX_CSUM_OK(cqe)))
1595 skb->ip_summed = CHECKSUM_UNNECESSARY;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001596 else
Eilon Greensteinde832a52009-02-12 08:36:33 +00001597 fp->eth_q_stats.hw_csum_err++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001598 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001599 }
1600
Eilon Greenstein748e5432009-02-12 08:36:37 +00001601 skb_record_rx_queue(skb, fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001602#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001603 if ((bp->vlgrp != NULL) && (bp->flags & HW_VLAN_RX_FLAG) &&
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001604 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1605 PARSING_FLAGS_VLAN))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001606 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
1607 le16_to_cpu(cqe->fast_path_cqe.vlan_tag));
1608 else
1609#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001610 netif_receive_skb(skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001611
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001612
1613next_rx:
1614 rx_buf->skb = NULL;
1615
1616 bd_cons = NEXT_RX_IDX(bd_cons);
1617 bd_prod = NEXT_RX_IDX(bd_prod);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001618 bd_prod_fw = NEXT_RX_IDX(bd_prod_fw);
1619 rx_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001620next_cqe:
1621 sw_comp_prod = NEXT_RCQ_IDX(sw_comp_prod);
1622 sw_comp_cons = NEXT_RCQ_IDX(sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001623
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001624 if (rx_pkt == budget)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001625 break;
1626 } /* while */
1627
1628 fp->rx_bd_cons = bd_cons;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001629 fp->rx_bd_prod = bd_prod_fw;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001630 fp->rx_comp_cons = sw_comp_cons;
1631 fp->rx_comp_prod = sw_comp_prod;
1632
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001633 /* Update producers */
1634 bnx2x_update_rx_prod(bp, fp, bd_prod_fw, sw_comp_prod,
1635 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001636
1637 fp->rx_pkt += rx_pkt;
1638 fp->rx_calls++;
1639
1640 return rx_pkt;
1641}
1642
1643static irqreturn_t bnx2x_msix_fp_int(int irq, void *fp_cookie)
1644{
1645 struct bnx2x_fastpath *fp = fp_cookie;
1646 struct bnx2x *bp = fp->bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001647 int index = FP_IDX(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001648
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07001649 /* Return here if interrupt is disabled */
1650 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1651 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1652 return IRQ_HANDLED;
1653 }
1654
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001655 DP(BNX2X_MSG_FP, "got an MSI-X interrupt on IDX:SB [%d:%d]\n",
1656 index, FP_SB_ID(fp));
1657 bnx2x_ack_sb(bp, FP_SB_ID(fp), USTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001658
1659#ifdef BNX2X_STOP_ON_ERROR
1660 if (unlikely(bp->panic))
1661 return IRQ_HANDLED;
1662#endif
1663
1664 prefetch(fp->rx_cons_sb);
1665 prefetch(fp->tx_cons_sb);
1666 prefetch(&fp->status_blk->c_status_block.status_block_index);
1667 prefetch(&fp->status_blk->u_status_block.status_block_index);
1668
Ben Hutchings288379f2009-01-19 16:43:59 -08001669 napi_schedule(&bnx2x_fp(bp, index, napi));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001670
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001671 return IRQ_HANDLED;
1672}
1673
1674static irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
1675{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001676 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001677 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001678 u16 mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001679
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001680 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001681 if (unlikely(status == 0)) {
1682 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1683 return IRQ_NONE;
1684 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001685 DP(NETIF_MSG_INTR, "got an interrupt status %u\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001686
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001687 /* Return here if interrupt is disabled */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001688 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1689 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1690 return IRQ_HANDLED;
1691 }
1692
Eilon Greenstein3196a882008-08-13 15:58:49 -07001693#ifdef BNX2X_STOP_ON_ERROR
1694 if (unlikely(bp->panic))
1695 return IRQ_HANDLED;
1696#endif
1697
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001698 mask = 0x2 << bp->fp[0].sb_id;
1699 if (status & mask) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001700 struct bnx2x_fastpath *fp = &bp->fp[0];
1701
1702 prefetch(fp->rx_cons_sb);
1703 prefetch(fp->tx_cons_sb);
1704 prefetch(&fp->status_blk->c_status_block.status_block_index);
1705 prefetch(&fp->status_blk->u_status_block.status_block_index);
1706
Ben Hutchings288379f2009-01-19 16:43:59 -08001707 napi_schedule(&bnx2x_fp(bp, 0, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001708
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001709 status &= ~mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001710 }
1711
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001712
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001713 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001714 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001715
1716 status &= ~0x1;
1717 if (!status)
1718 return IRQ_HANDLED;
1719 }
1720
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001721 if (status)
1722 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status %u)\n",
1723 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001724
1725 return IRQ_HANDLED;
1726}
1727
1728/* end of fast path */
1729
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001730static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001731
1732/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001733
1734/*
1735 * General service functions
1736 */
1737
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001738static int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001739{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001740 u32 lock_status;
1741 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001742 int func = BP_FUNC(bp);
1743 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001744 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001745
1746 /* Validating that the resource is within range */
1747 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1748 DP(NETIF_MSG_HW,
1749 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1750 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1751 return -EINVAL;
1752 }
1753
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001754 if (func <= 5) {
1755 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1756 } else {
1757 hw_lock_control_reg =
1758 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1759 }
1760
Eliezer Tamirf1410642008-02-28 11:51:50 -08001761 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001762 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001763 if (lock_status & resource_bit) {
1764 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1765 lock_status, resource_bit);
1766 return -EEXIST;
1767 }
1768
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001769 /* Try for 5 second every 5ms */
1770 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001771 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001772 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1773 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001774 if (lock_status & resource_bit)
1775 return 0;
1776
1777 msleep(5);
1778 }
1779 DP(NETIF_MSG_HW, "Timeout\n");
1780 return -EAGAIN;
1781}
1782
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001783static int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001784{
1785 u32 lock_status;
1786 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001787 int func = BP_FUNC(bp);
1788 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001789
1790 /* Validating that the resource is within range */
1791 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1792 DP(NETIF_MSG_HW,
1793 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1794 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1795 return -EINVAL;
1796 }
1797
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001798 if (func <= 5) {
1799 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1800 } else {
1801 hw_lock_control_reg =
1802 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1803 }
1804
Eliezer Tamirf1410642008-02-28 11:51:50 -08001805 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001806 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001807 if (!(lock_status & resource_bit)) {
1808 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1809 lock_status, resource_bit);
1810 return -EFAULT;
1811 }
1812
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001813 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001814 return 0;
1815}
1816
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001817/* HW Lock for shared dual port PHYs */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001818static void bnx2x_acquire_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001819{
1820 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
1821
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001822 mutex_lock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001823
1824 if ((ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072) ||
1825 (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073))
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001826 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_8072_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001827}
1828
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001829static void bnx2x_release_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001830{
1831 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
1832
1833 if ((ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072) ||
1834 (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073))
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001835 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_8072_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001836
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001837 mutex_unlock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001838}
1839
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001840int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001841{
1842 /* The GPIO should be swapped if swap register is set and active */
1843 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001844 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001845 int gpio_shift = gpio_num +
1846 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1847 u32 gpio_mask = (1 << gpio_shift);
1848 u32 gpio_reg;
1849
1850 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1851 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1852 return -EINVAL;
1853 }
1854
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001855 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001856 /* read GPIO and mask except the float bits */
1857 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1858
1859 switch (mode) {
1860 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1861 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n",
1862 gpio_num, gpio_shift);
1863 /* clear FLOAT and set CLR */
1864 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1865 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1866 break;
1867
1868 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1869 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n",
1870 gpio_num, gpio_shift);
1871 /* clear FLOAT and set SET */
1872 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1873 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1874 break;
1875
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001876 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001877 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n",
1878 gpio_num, gpio_shift);
1879 /* set FLOAT */
1880 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1881 break;
1882
1883 default:
1884 break;
1885 }
1886
1887 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001888 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001889
1890 return 0;
1891}
1892
1893static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
1894{
1895 u32 spio_mask = (1 << spio_num);
1896 u32 spio_reg;
1897
1898 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
1899 (spio_num > MISC_REGISTERS_SPIO_7)) {
1900 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
1901 return -EINVAL;
1902 }
1903
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001904 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001905 /* read SPIO and mask except the float bits */
1906 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
1907
1908 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07001909 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001910 DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num);
1911 /* clear FLOAT and set CLR */
1912 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1913 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
1914 break;
1915
Eilon Greenstein6378c022008-08-13 15:59:25 -07001916 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001917 DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num);
1918 /* clear FLOAT and set SET */
1919 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1920 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
1921 break;
1922
1923 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
1924 DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num);
1925 /* set FLOAT */
1926 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1927 break;
1928
1929 default:
1930 break;
1931 }
1932
1933 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001934 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001935
1936 return 0;
1937}
1938
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001939static void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001940{
Eilon Greensteinad33ea32009-01-14 21:24:57 -08001941 switch (bp->link_vars.ieee_fc &
1942 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001943 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001944 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001945 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001946 break;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001947 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001948 bp->port.advertising |= (ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001949 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001950 break;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001951 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001952 bp->port.advertising |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001953 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001954 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001955 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001956 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001957 break;
1958 }
1959}
1960
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001961static void bnx2x_link_report(struct bnx2x *bp)
1962{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001963 if (bp->link_vars.link_up) {
1964 if (bp->state == BNX2X_STATE_OPEN)
1965 netif_carrier_on(bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001966 printk(KERN_INFO PFX "%s NIC Link is Up, ", bp->dev->name);
1967
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001968 printk("%d Mbps ", bp->link_vars.line_speed);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001969
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001970 if (bp->link_vars.duplex == DUPLEX_FULL)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001971 printk("full duplex");
1972 else
1973 printk("half duplex");
1974
David S. Millerc0700f92008-12-16 23:53:20 -08001975 if (bp->link_vars.flow_ctrl != BNX2X_FLOW_CTRL_NONE) {
1976 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001977 printk(", receive ");
David S. Millerc0700f92008-12-16 23:53:20 -08001978 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001979 printk("& transmit ");
1980 } else {
1981 printk(", transmit ");
1982 }
1983 printk("flow control ON");
1984 }
1985 printk("\n");
1986
1987 } else { /* link_down */
1988 netif_carrier_off(bp->dev);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001989 printk(KERN_ERR PFX "%s NIC Link is Down\n", bp->dev->name);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001990 }
1991}
1992
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001993static u8 bnx2x_initial_phy_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001994{
Eilon Greenstein19680c42008-08-13 15:47:33 -07001995 if (!BP_NOMCP(bp)) {
1996 u8 rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001997
Eilon Greenstein19680c42008-08-13 15:47:33 -07001998 /* Initialize link parameters structure variables */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001999 /* It is recommended to turn off RX FC for jumbo frames
2000 for better performance */
2001 if (IS_E1HMF(bp))
David S. Millerc0700f92008-12-16 23:53:20 -08002002 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002003 else if (bp->dev->mtu > 5000)
David S. Millerc0700f92008-12-16 23:53:20 -08002004 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002005 else
David S. Millerc0700f92008-12-16 23:53:20 -08002006 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002007
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002008 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002009 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002010 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002011
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002012 bnx2x_calc_fc_adv(bp);
2013
Eilon Greenstein19680c42008-08-13 15:47:33 -07002014 if (bp->link_vars.link_up)
2015 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002016
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002017
Eilon Greenstein19680c42008-08-13 15:47:33 -07002018 return rc;
2019 }
2020 BNX2X_ERR("Bootcode is missing -not initializing link\n");
2021 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002022}
2023
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002024static void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002025{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002026 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002027 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002028 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002029 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002030
Eilon Greenstein19680c42008-08-13 15:47:33 -07002031 bnx2x_calc_fc_adv(bp);
2032 } else
2033 BNX2X_ERR("Bootcode is missing -not setting link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002034}
2035
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002036static void bnx2x__link_reset(struct bnx2x *bp)
2037{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002038 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002039 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002040 bnx2x_link_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002041 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002042 } else
2043 BNX2X_ERR("Bootcode is missing -not resetting link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002044}
2045
2046static u8 bnx2x_link_test(struct bnx2x *bp)
2047{
2048 u8 rc;
2049
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002050 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002051 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002052 bnx2x_release_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002053
2054 return rc;
2055}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002056
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002057static void bnx2x_init_port_minmax(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002058{
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002059 u32 r_param = bp->link_vars.line_speed / 8;
2060 u32 fair_periodic_timeout_usec;
2061 u32 t_fair;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002062
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002063 memset(&(bp->cmng.rs_vars), 0,
2064 sizeof(struct rate_shaping_vars_per_port));
2065 memset(&(bp->cmng.fair_vars), 0, sizeof(struct fairness_vars_per_port));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002066
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002067 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
2068 bp->cmng.rs_vars.rs_periodic_timeout = RS_PERIODIC_TIMEOUT_USEC / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002069
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002070 /* this is the threshold below which no timer arming will occur
2071 1.25 coefficient is for the threshold to be a little bigger
2072 than the real time, to compensate for timer in-accuracy */
2073 bp->cmng.rs_vars.rs_threshold =
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002074 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
2075
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002076 /* resolution of fairness timer */
2077 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
2078 /* for 10G it is 1000usec. for 1G it is 10000usec. */
2079 t_fair = T_FAIR_COEF / bp->link_vars.line_speed;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002080
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002081 /* this is the threshold below which we won't arm the timer anymore */
2082 bp->cmng.fair_vars.fair_threshold = QM_ARB_BYTES;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002083
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002084 /* we multiply by 1e3/8 to get bytes/msec.
2085 We don't want the credits to pass a credit
2086 of the t_fair*FAIR_MEM (algorithm resolution) */
2087 bp->cmng.fair_vars.upper_bound = r_param * t_fair * FAIR_MEM;
2088 /* since each tick is 4 usec */
2089 bp->cmng.fair_vars.fairness_timeout = fair_periodic_timeout_usec / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002090}
2091
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002092static void bnx2x_init_vn_minmax(struct bnx2x *bp, int func)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002093{
2094 struct rate_shaping_vars_per_vn m_rs_vn;
2095 struct fairness_vars_per_vn m_fair_vn;
2096 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
2097 u16 vn_min_rate, vn_max_rate;
2098 int i;
2099
2100 /* If function is hidden - set min and max to zeroes */
2101 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
2102 vn_min_rate = 0;
2103 vn_max_rate = 0;
2104
2105 } else {
2106 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2107 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002108 /* If fairness is enabled (not all min rates are zeroes) and
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002109 if current min rate is zero - set it to 1.
Eilon Greenstein33471622008-08-13 15:59:08 -07002110 This is a requirement of the algorithm. */
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002111 if (bp->vn_weight_sum && (vn_min_rate == 0))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002112 vn_min_rate = DEF_MIN_RATE;
2113 vn_max_rate = ((vn_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
2114 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
2115 }
2116
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002117 DP(NETIF_MSG_IFUP,
2118 "func %d: vn_min_rate=%d vn_max_rate=%d vn_weight_sum=%d\n",
2119 func, vn_min_rate, vn_max_rate, bp->vn_weight_sum);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002120
2121 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
2122 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
2123
2124 /* global vn counter - maximal Mbps for this vn */
2125 m_rs_vn.vn_counter.rate = vn_max_rate;
2126
2127 /* quota - number of bytes transmitted in this period */
2128 m_rs_vn.vn_counter.quota =
2129 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
2130
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002131 if (bp->vn_weight_sum) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002132 /* credit for each period of the fairness algorithm:
2133 number of bytes in T_FAIR (the vn share the port rate).
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002134 vn_weight_sum should not be larger than 10000, thus
2135 T_FAIR_COEF / (8 * vn_weight_sum) will always be greater
2136 than zero */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002137 m_fair_vn.vn_credit_delta =
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002138 max((u32)(vn_min_rate * (T_FAIR_COEF /
2139 (8 * bp->vn_weight_sum))),
2140 (u32)(bp->cmng.fair_vars.fair_threshold * 2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002141 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta=%d\n",
2142 m_fair_vn.vn_credit_delta);
2143 }
2144
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002145 /* Store it to internal memory */
2146 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
2147 REG_WR(bp, BAR_XSTRORM_INTMEM +
2148 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
2149 ((u32 *)(&m_rs_vn))[i]);
2150
2151 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
2152 REG_WR(bp, BAR_XSTRORM_INTMEM +
2153 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
2154 ((u32 *)(&m_fair_vn))[i]);
2155}
2156
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002157
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002158/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002159static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002160{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002161 /* Make sure that we are synced with the current statistics */
2162 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2163
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002164 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002165
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002166 if (bp->link_vars.link_up) {
2167
2168 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
2169 struct host_port_stats *pstats;
2170
2171 pstats = bnx2x_sp(bp, port_stats);
2172 /* reset old bmac stats */
2173 memset(&(pstats->mac_stx[0]), 0,
2174 sizeof(struct mac_stx));
2175 }
2176 if ((bp->state == BNX2X_STATE_OPEN) ||
2177 (bp->state == BNX2X_STATE_DISABLED))
2178 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2179 }
2180
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002181 /* indicate link status */
2182 bnx2x_link_report(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002183
2184 if (IS_E1HMF(bp)) {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002185 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002186 int func;
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002187 int vn;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002188
2189 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2190 if (vn == BP_E1HVN(bp))
2191 continue;
2192
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002193 func = ((vn << 1) | port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002194
2195 /* Set the attention towards other drivers
2196 on the same port */
2197 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2198 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2199 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002200
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002201 if (bp->link_vars.link_up) {
2202 int i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002203
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002204 /* Init rate shaping and fairness contexts */
2205 bnx2x_init_port_minmax(bp);
2206
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002207 for (vn = VN_0; vn < E1HVN_MAX; vn++)
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002208 bnx2x_init_vn_minmax(bp, 2*vn + port);
2209
2210 /* Store it to internal memory */
2211 for (i = 0;
2212 i < sizeof(struct cmng_struct_per_port) / 4; i++)
2213 REG_WR(bp, BAR_XSTRORM_INTMEM +
2214 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4,
2215 ((u32 *)(&bp->cmng))[i]);
2216 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002217 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002218}
2219
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002220static void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002221{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002222 if (bp->state != BNX2X_STATE_OPEN)
2223 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002224
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002225 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2226
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002227 if (bp->link_vars.link_up)
2228 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2229 else
2230 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2231
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002232 /* indicate link status */
2233 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002234}
2235
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002236static void bnx2x_pmf_update(struct bnx2x *bp)
2237{
2238 int port = BP_PORT(bp);
2239 u32 val;
2240
2241 bp->port.pmf = 1;
2242 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
2243
2244 /* enable nig attention */
2245 val = (0xff0f | (1 << (BP_E1HVN(bp) + 4)));
2246 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2247 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002248
2249 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002250}
2251
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002252/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002253
2254/* slow path */
2255
2256/*
2257 * General service functions
2258 */
2259
2260/* the slow path queue is odd since completions arrive on the fastpath ring */
2261static int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
2262 u32 data_hi, u32 data_lo, int common)
2263{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002264 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002265
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002266 DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/,
2267 "SPQE (%x:%x) command %d hw_cid %x data (%x:%x) left %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002268 (u32)U64_HI(bp->spq_mapping), (u32)(U64_LO(bp->spq_mapping) +
2269 (void *)bp->spq_prod_bd - (void *)bp->spq), command,
2270 HW_CID(bp, cid), data_hi, data_lo, bp->spq_left);
2271
2272#ifdef BNX2X_STOP_ON_ERROR
2273 if (unlikely(bp->panic))
2274 return -EIO;
2275#endif
2276
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002277 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002278
2279 if (!bp->spq_left) {
2280 BNX2X_ERR("BUG! SPQ ring full!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002281 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002282 bnx2x_panic();
2283 return -EBUSY;
2284 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08002285
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002286 /* CID needs port number to be encoded int it */
2287 bp->spq_prod_bd->hdr.conn_and_cmd_data =
2288 cpu_to_le32(((command << SPE_HDR_CMD_ID_SHIFT) |
2289 HW_CID(bp, cid)));
2290 bp->spq_prod_bd->hdr.type = cpu_to_le16(ETH_CONNECTION_TYPE);
2291 if (common)
2292 bp->spq_prod_bd->hdr.type |=
2293 cpu_to_le16((1 << SPE_HDR_COMMON_RAMROD_SHIFT));
2294
2295 bp->spq_prod_bd->data.mac_config_addr.hi = cpu_to_le32(data_hi);
2296 bp->spq_prod_bd->data.mac_config_addr.lo = cpu_to_le32(data_lo);
2297
2298 bp->spq_left--;
2299
2300 if (bp->spq_prod_bd == bp->spq_last_bd) {
2301 bp->spq_prod_bd = bp->spq;
2302 bp->spq_prod_idx = 0;
2303 DP(NETIF_MSG_TIMER, "end of spq\n");
2304
2305 } else {
2306 bp->spq_prod_bd++;
2307 bp->spq_prod_idx++;
2308 }
2309
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002310 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002311 bp->spq_prod_idx);
2312
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002313 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002314 return 0;
2315}
2316
2317/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002318static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002319{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002320 u32 i, j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002321 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002322
2323 might_sleep();
2324 i = 100;
2325 for (j = 0; j < i*10; j++) {
2326 val = (1UL << 31);
2327 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2328 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
2329 if (val & (1L << 31))
2330 break;
2331
2332 msleep(5);
2333 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002334 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07002335 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002336 rc = -EBUSY;
2337 }
2338
2339 return rc;
2340}
2341
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002342/* release split MCP access lock register */
2343static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002344{
2345 u32 val = 0;
2346
2347 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2348}
2349
2350static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
2351{
2352 struct host_def_status_block *def_sb = bp->def_status_blk;
2353 u16 rc = 0;
2354
2355 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002356 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
2357 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
2358 rc |= 1;
2359 }
2360 if (bp->def_c_idx != def_sb->c_def_status_block.status_block_index) {
2361 bp->def_c_idx = def_sb->c_def_status_block.status_block_index;
2362 rc |= 2;
2363 }
2364 if (bp->def_u_idx != def_sb->u_def_status_block.status_block_index) {
2365 bp->def_u_idx = def_sb->u_def_status_block.status_block_index;
2366 rc |= 4;
2367 }
2368 if (bp->def_x_idx != def_sb->x_def_status_block.status_block_index) {
2369 bp->def_x_idx = def_sb->x_def_status_block.status_block_index;
2370 rc |= 8;
2371 }
2372 if (bp->def_t_idx != def_sb->t_def_status_block.status_block_index) {
2373 bp->def_t_idx = def_sb->t_def_status_block.status_block_index;
2374 rc |= 16;
2375 }
2376 return rc;
2377}
2378
2379/*
2380 * slow path service functions
2381 */
2382
2383static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
2384{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002385 int port = BP_PORT(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002386 u32 hc_addr = (HC_REG_COMMAND_REG + port*32 +
2387 COMMAND_REG_ATTN_BITS_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002388 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2389 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002390 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
2391 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002392 u32 aeu_mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002393
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002394 if (bp->attn_state & asserted)
2395 BNX2X_ERR("IGU ERROR\n");
2396
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002397 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2398 aeu_mask = REG_RD(bp, aeu_addr);
2399
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002400 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002401 aeu_mask, asserted);
2402 aeu_mask &= ~(asserted & 0xff);
2403 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002404
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002405 REG_WR(bp, aeu_addr, aeu_mask);
2406 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002407
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002408 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002409 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002410 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002411
2412 if (asserted & ATTN_HARD_WIRED_MASK) {
2413 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002414
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002415 bnx2x_acquire_phy_lock(bp);
2416
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002417 /* save nig interrupt mask */
2418 bp->nig_mask = REG_RD(bp, nig_int_mask_addr);
2419 REG_WR(bp, nig_int_mask_addr, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002420
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002421 bnx2x_link_attn(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002422
2423 /* handle unicore attn? */
2424 }
2425 if (asserted & ATTN_SW_TIMER_4_FUNC)
2426 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
2427
2428 if (asserted & GPIO_2_FUNC)
2429 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
2430
2431 if (asserted & GPIO_3_FUNC)
2432 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
2433
2434 if (asserted & GPIO_4_FUNC)
2435 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
2436
2437 if (port == 0) {
2438 if (asserted & ATTN_GENERAL_ATTN_1) {
2439 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
2440 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
2441 }
2442 if (asserted & ATTN_GENERAL_ATTN_2) {
2443 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
2444 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
2445 }
2446 if (asserted & ATTN_GENERAL_ATTN_3) {
2447 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
2448 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
2449 }
2450 } else {
2451 if (asserted & ATTN_GENERAL_ATTN_4) {
2452 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
2453 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
2454 }
2455 if (asserted & ATTN_GENERAL_ATTN_5) {
2456 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
2457 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
2458 }
2459 if (asserted & ATTN_GENERAL_ATTN_6) {
2460 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
2461 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
2462 }
2463 }
2464
2465 } /* if hardwired */
2466
Eilon Greenstein5c862842008-08-13 15:51:48 -07002467 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2468 asserted, hc_addr);
2469 REG_WR(bp, hc_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002470
2471 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002472 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002473 REG_WR(bp, nig_int_mask_addr, bp->nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002474 bnx2x_release_phy_lock(bp);
2475 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002476}
2477
2478static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
2479{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002480 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002481 int reg_offset;
2482 u32 val;
2483
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002484 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
2485 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002486
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002487 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002488
2489 val = REG_RD(bp, reg_offset);
2490 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
2491 REG_WR(bp, reg_offset, val);
2492
2493 BNX2X_ERR("SPIO5 hw attention\n");
2494
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002495 switch (bp->common.board & SHARED_HW_CFG_BOARD_TYPE_MASK) {
Eilon Greenstein7add9052008-08-25 15:20:48 -07002496 case SHARED_HW_CFG_BOARD_TYPE_BCM957710A1021G:
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002497 case SHARED_HW_CFG_BOARD_TYPE_BCM957710A1022G:
2498 /* Fan failure attention */
2499
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002500 /* The PHY reset is controlled by GPIO 1 */
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002501 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002502 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
2503 /* Low power mode is controlled by GPIO 2 */
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002504 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002505 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002506 /* mark the failure */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002507 bp->link_params.ext_phy_config &=
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002508 ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002509 bp->link_params.ext_phy_config |=
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002510 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
2511 SHMEM_WR(bp,
2512 dev_info.port_hw_config[port].
2513 external_phy_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002514 bp->link_params.ext_phy_config);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002515 /* log the failure */
2516 printk(KERN_ERR PFX "Fan Failure on Network"
2517 " Controller %s has caused the driver to"
2518 " shutdown the card to prevent permanent"
2519 " damage. Please contact Dell Support for"
2520 " assistance\n", bp->dev->name);
2521 break;
2522
2523 default:
2524 break;
2525 }
2526 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002527
2528 if (attn & HW_INTERRUT_ASSERT_SET_0) {
2529
2530 val = REG_RD(bp, reg_offset);
2531 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
2532 REG_WR(bp, reg_offset, val);
2533
2534 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
2535 (attn & HW_INTERRUT_ASSERT_SET_0));
2536 bnx2x_panic();
2537 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002538}
2539
2540static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
2541{
2542 u32 val;
2543
2544 if (attn & BNX2X_DOORQ_ASSERT) {
2545
2546 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
2547 BNX2X_ERR("DB hw attention 0x%x\n", val);
2548 /* DORQ discard attention */
2549 if (val & 0x2)
2550 BNX2X_ERR("FATAL error from DORQ\n");
2551 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002552
2553 if (attn & HW_INTERRUT_ASSERT_SET_1) {
2554
2555 int port = BP_PORT(bp);
2556 int reg_offset;
2557
2558 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
2559 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
2560
2561 val = REG_RD(bp, reg_offset);
2562 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
2563 REG_WR(bp, reg_offset, val);
2564
2565 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
2566 (attn & HW_INTERRUT_ASSERT_SET_1));
2567 bnx2x_panic();
2568 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002569}
2570
2571static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
2572{
2573 u32 val;
2574
2575 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
2576
2577 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
2578 BNX2X_ERR("CFC hw attention 0x%x\n", val);
2579 /* CFC error attention */
2580 if (val & 0x2)
2581 BNX2X_ERR("FATAL error from CFC\n");
2582 }
2583
2584 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
2585
2586 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
2587 BNX2X_ERR("PXP hw attention 0x%x\n", val);
2588 /* RQ_USDMDP_FIFO_OVERFLOW */
2589 if (val & 0x18000)
2590 BNX2X_ERR("FATAL error from PXP\n");
2591 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002592
2593 if (attn & HW_INTERRUT_ASSERT_SET_2) {
2594
2595 int port = BP_PORT(bp);
2596 int reg_offset;
2597
2598 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
2599 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
2600
2601 val = REG_RD(bp, reg_offset);
2602 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
2603 REG_WR(bp, reg_offset, val);
2604
2605 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
2606 (attn & HW_INTERRUT_ASSERT_SET_2));
2607 bnx2x_panic();
2608 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002609}
2610
2611static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
2612{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002613 u32 val;
2614
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002615 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
2616
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002617 if (attn & BNX2X_PMF_LINK_ASSERT) {
2618 int func = BP_FUNC(bp);
2619
2620 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
2621 bnx2x__link_status_update(bp);
2622 if (SHMEM_RD(bp, func_mb[func].drv_status) &
2623 DRV_STATUS_PMF)
2624 bnx2x_pmf_update(bp);
2625
2626 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002627
2628 BNX2X_ERR("MC assert!\n");
2629 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
2630 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
2631 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
2632 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
2633 bnx2x_panic();
2634
2635 } else if (attn & BNX2X_MCP_ASSERT) {
2636
2637 BNX2X_ERR("MCP assert!\n");
2638 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002639 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002640
2641 } else
2642 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
2643 }
2644
2645 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002646 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
2647 if (attn & BNX2X_GRC_TIMEOUT) {
2648 val = CHIP_IS_E1H(bp) ?
2649 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN) : 0;
2650 BNX2X_ERR("GRC time-out 0x%08x\n", val);
2651 }
2652 if (attn & BNX2X_GRC_RSV) {
2653 val = CHIP_IS_E1H(bp) ?
2654 REG_RD(bp, MISC_REG_GRC_RSV_ATTN) : 0;
2655 BNX2X_ERR("GRC reserved 0x%08x\n", val);
2656 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002657 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002658 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002659}
2660
2661static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
2662{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002663 struct attn_route attn;
2664 struct attn_route group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002665 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002666 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002667 u32 reg_addr;
2668 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002669 u32 aeu_mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002670
2671 /* need to take HW lock because MCP or other port might also
2672 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002673 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002674
2675 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
2676 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
2677 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
2678 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002679 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x\n",
2680 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002681
2682 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
2683 if (deasserted & (1 << index)) {
2684 group_mask = bp->attn_group[index];
2685
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002686 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x\n",
2687 index, group_mask.sig[0], group_mask.sig[1],
2688 group_mask.sig[2], group_mask.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002689
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002690 bnx2x_attn_int_deasserted3(bp,
2691 attn.sig[3] & group_mask.sig[3]);
2692 bnx2x_attn_int_deasserted1(bp,
2693 attn.sig[1] & group_mask.sig[1]);
2694 bnx2x_attn_int_deasserted2(bp,
2695 attn.sig[2] & group_mask.sig[2]);
2696 bnx2x_attn_int_deasserted0(bp,
2697 attn.sig[0] & group_mask.sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002698
2699 if ((attn.sig[0] & group_mask.sig[0] &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002700 HW_PRTY_ASSERT_SET_0) ||
2701 (attn.sig[1] & group_mask.sig[1] &
2702 HW_PRTY_ASSERT_SET_1) ||
2703 (attn.sig[2] & group_mask.sig[2] &
2704 HW_PRTY_ASSERT_SET_2))
Eilon Greenstein6378c022008-08-13 15:59:25 -07002705 BNX2X_ERR("FATAL HW block parity attention\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002706 }
2707 }
2708
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002709 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002710
Eilon Greenstein5c862842008-08-13 15:51:48 -07002711 reg_addr = (HC_REG_COMMAND_REG + port*32 + COMMAND_REG_ATTN_BITS_CLR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002712
2713 val = ~deasserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002714 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2715 val, reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002716 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002717
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002718 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002719 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002720
2721 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2722 MISC_REG_AEU_MASK_ATTN_FUNC_0;
2723
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002724 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2725 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002726
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002727 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
2728 aeu_mask, deasserted);
2729 aeu_mask |= (deasserted & 0xff);
2730 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
2731
2732 REG_WR(bp, reg_addr, aeu_mask);
2733 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002734
2735 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
2736 bp->attn_state &= ~deasserted;
2737 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
2738}
2739
2740static void bnx2x_attn_int(struct bnx2x *bp)
2741{
2742 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08002743 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
2744 attn_bits);
2745 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
2746 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002747 u32 attn_state = bp->attn_state;
2748
2749 /* look for changed bits */
2750 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
2751 u32 deasserted = ~attn_bits & attn_ack & attn_state;
2752
2753 DP(NETIF_MSG_HW,
2754 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
2755 attn_bits, attn_ack, asserted, deasserted);
2756
2757 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002758 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002759
2760 /* handle bits that were raised */
2761 if (asserted)
2762 bnx2x_attn_int_asserted(bp, asserted);
2763
2764 if (deasserted)
2765 bnx2x_attn_int_deasserted(bp, deasserted);
2766}
2767
2768static void bnx2x_sp_task(struct work_struct *work)
2769{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08002770 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002771 u16 status;
2772
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002773
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002774 /* Return here if interrupt is disabled */
2775 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07002776 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002777 return;
2778 }
2779
2780 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002781/* if (status == 0) */
2782/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002783
Eilon Greenstein3196a882008-08-13 15:58:49 -07002784 DP(NETIF_MSG_INTR, "got a slowpath interrupt (updated %x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002785
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002786 /* HW attentions */
2787 if (status & 0x1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002788 bnx2x_attn_int(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002789
Eilon Greenstein68d59482009-01-14 21:27:36 -08002790 bnx2x_ack_sb(bp, DEF_SB_ID, ATTENTION_ID, le16_to_cpu(bp->def_att_idx),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002791 IGU_INT_NOP, 1);
2792 bnx2x_ack_sb(bp, DEF_SB_ID, USTORM_ID, le16_to_cpu(bp->def_u_idx),
2793 IGU_INT_NOP, 1);
2794 bnx2x_ack_sb(bp, DEF_SB_ID, CSTORM_ID, le16_to_cpu(bp->def_c_idx),
2795 IGU_INT_NOP, 1);
2796 bnx2x_ack_sb(bp, DEF_SB_ID, XSTORM_ID, le16_to_cpu(bp->def_x_idx),
2797 IGU_INT_NOP, 1);
2798 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, le16_to_cpu(bp->def_t_idx),
2799 IGU_INT_ENABLE, 1);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002800
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002801}
2802
2803static irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
2804{
2805 struct net_device *dev = dev_instance;
2806 struct bnx2x *bp = netdev_priv(dev);
2807
2808 /* Return here if interrupt is disabled */
2809 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07002810 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002811 return IRQ_HANDLED;
2812 }
2813
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002814 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002815
2816#ifdef BNX2X_STOP_ON_ERROR
2817 if (unlikely(bp->panic))
2818 return IRQ_HANDLED;
2819#endif
2820
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08002821 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002822
2823 return IRQ_HANDLED;
2824}
2825
2826/* end of slow path */
2827
2828/* Statistics */
2829
2830/****************************************************************************
2831* Macros
2832****************************************************************************/
2833
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002834/* sum[hi:lo] += add[hi:lo] */
2835#define ADD_64(s_hi, a_hi, s_lo, a_lo) \
2836 do { \
2837 s_lo += a_lo; \
Eilon Greensteinf5ba6772009-01-14 21:29:18 -08002838 s_hi += a_hi + ((s_lo < a_lo) ? 1 : 0); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002839 } while (0)
2840
2841/* difference = minuend - subtrahend */
2842#define DIFF_64(d_hi, m_hi, s_hi, d_lo, m_lo, s_lo) \
2843 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002844 if (m_lo < s_lo) { \
2845 /* underflow */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002846 d_hi = m_hi - s_hi; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002847 if (d_hi > 0) { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07002848 /* we can 'loan' 1 */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002849 d_hi--; \
2850 d_lo = m_lo + (UINT_MAX - s_lo) + 1; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002851 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07002852 /* m_hi <= s_hi */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002853 d_hi = 0; \
2854 d_lo = 0; \
2855 } \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002856 } else { \
2857 /* m_lo >= s_lo */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002858 if (m_hi < s_hi) { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002859 d_hi = 0; \
2860 d_lo = 0; \
2861 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07002862 /* m_hi >= s_hi */ \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002863 d_hi = m_hi - s_hi; \
2864 d_lo = m_lo - s_lo; \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002865 } \
2866 } \
2867 } while (0)
2868
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002869#define UPDATE_STAT64(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002870 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002871 DIFF_64(diff.hi, new->s##_hi, pstats->mac_stx[0].t##_hi, \
2872 diff.lo, new->s##_lo, pstats->mac_stx[0].t##_lo); \
2873 pstats->mac_stx[0].t##_hi = new->s##_hi; \
2874 pstats->mac_stx[0].t##_lo = new->s##_lo; \
2875 ADD_64(pstats->mac_stx[1].t##_hi, diff.hi, \
2876 pstats->mac_stx[1].t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002877 } while (0)
2878
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002879#define UPDATE_STAT64_NIG(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002880 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002881 DIFF_64(diff.hi, new->s##_hi, old->s##_hi, \
2882 diff.lo, new->s##_lo, old->s##_lo); \
2883 ADD_64(estats->t##_hi, diff.hi, \
2884 estats->t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002885 } while (0)
2886
2887/* sum[hi:lo] += add */
2888#define ADD_EXTEND_64(s_hi, s_lo, a) \
2889 do { \
2890 s_lo += a; \
2891 s_hi += (s_lo < a) ? 1 : 0; \
2892 } while (0)
2893
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002894#define UPDATE_EXTEND_STAT(s) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002895 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002896 ADD_EXTEND_64(pstats->mac_stx[1].s##_hi, \
2897 pstats->mac_stx[1].s##_lo, \
2898 new->s); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002899 } while (0)
2900
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002901#define UPDATE_EXTEND_TSTAT(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002902 do { \
2903 diff = le32_to_cpu(tclient->s) - old_tclient->s; \
2904 old_tclient->s = le32_to_cpu(tclient->s); \
Eilon Greensteinde832a52009-02-12 08:36:33 +00002905 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
2906 } while (0)
2907
2908#define UPDATE_EXTEND_USTAT(s, t) \
2909 do { \
2910 diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \
2911 old_uclient->s = uclient->s; \
2912 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002913 } while (0)
2914
2915#define UPDATE_EXTEND_XSTAT(s, t) \
2916 do { \
2917 diff = le32_to_cpu(xclient->s) - old_xclient->s; \
2918 old_xclient->s = le32_to_cpu(xclient->s); \
Eilon Greensteinde832a52009-02-12 08:36:33 +00002919 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
2920 } while (0)
2921
2922/* minuend -= subtrahend */
2923#define SUB_64(m_hi, s_hi, m_lo, s_lo) \
2924 do { \
2925 DIFF_64(m_hi, m_hi, s_hi, m_lo, m_lo, s_lo); \
2926 } while (0)
2927
2928/* minuend[hi:lo] -= subtrahend */
2929#define SUB_EXTEND_64(m_hi, m_lo, s) \
2930 do { \
2931 SUB_64(m_hi, 0, m_lo, s); \
2932 } while (0)
2933
2934#define SUB_EXTEND_USTAT(s, t) \
2935 do { \
2936 diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \
2937 SUB_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002938 } while (0)
2939
2940/*
2941 * General service functions
2942 */
2943
2944static inline long bnx2x_hilo(u32 *hiref)
2945{
2946 u32 lo = *(hiref + 1);
2947#if (BITS_PER_LONG == 64)
2948 u32 hi = *hiref;
2949
2950 return HILO_U64(hi, lo);
2951#else
2952 return lo;
2953#endif
2954}
2955
2956/*
2957 * Init service functions
2958 */
2959
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002960static void bnx2x_storm_stats_post(struct bnx2x *bp)
2961{
2962 if (!bp->stats_pending) {
2963 struct eth_query_ramrod_data ramrod_data = {0};
Eilon Greensteinde832a52009-02-12 08:36:33 +00002964 int i, rc;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002965
2966 ramrod_data.drv_counter = bp->stats_counter++;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002967 ramrod_data.collect_port = bp->port.pmf ? 1 : 0;
Eilon Greensteinde832a52009-02-12 08:36:33 +00002968 for_each_queue(bp, i)
2969 ramrod_data.ctr_id_vector |= (1 << bp->fp[i].cl_id);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002970
2971 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_STAT_QUERY, 0,
2972 ((u32 *)&ramrod_data)[1],
2973 ((u32 *)&ramrod_data)[0], 0);
2974 if (rc == 0) {
2975 /* stats ramrod has it's own slot on the spq */
2976 bp->spq_left++;
2977 bp->stats_pending = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002978 }
2979 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002980}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002981
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002982static void bnx2x_stats_init(struct bnx2x *bp)
2983{
2984 int port = BP_PORT(bp);
Eilon Greensteinde832a52009-02-12 08:36:33 +00002985 int i;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002986
Eilon Greensteinde832a52009-02-12 08:36:33 +00002987 bp->stats_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002988 bp->executer_idx = 0;
2989 bp->stats_counter = 0;
2990
2991 /* port stats */
2992 if (!BP_NOMCP(bp))
2993 bp->port.port_stx = SHMEM_RD(bp, port_mb[port].port_stx);
2994 else
2995 bp->port.port_stx = 0;
2996 DP(BNX2X_MSG_STATS, "port_stx 0x%x\n", bp->port.port_stx);
2997
2998 memset(&(bp->port.old_nig_stats), 0, sizeof(struct nig_stats));
2999 bp->port.old_nig_stats.brb_discard =
3000 REG_RD(bp, NIG_REG_STAT0_BRB_DISCARD + port*0x38);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003001 bp->port.old_nig_stats.brb_truncate =
3002 REG_RD(bp, NIG_REG_STAT0_BRB_TRUNCATE + port*0x38);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003003 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT0 + port*0x50,
3004 &(bp->port.old_nig_stats.egress_mac_pkt0_lo), 2);
3005 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT1 + port*0x50,
3006 &(bp->port.old_nig_stats.egress_mac_pkt1_lo), 2);
3007
3008 /* function stats */
Eilon Greensteinde832a52009-02-12 08:36:33 +00003009 for_each_queue(bp, i) {
3010 struct bnx2x_fastpath *fp = &bp->fp[i];
3011
3012 memset(&fp->old_tclient, 0,
3013 sizeof(struct tstorm_per_client_stats));
3014 memset(&fp->old_uclient, 0,
3015 sizeof(struct ustorm_per_client_stats));
3016 memset(&fp->old_xclient, 0,
3017 sizeof(struct xstorm_per_client_stats));
3018 memset(&fp->eth_q_stats, 0, sizeof(struct bnx2x_eth_q_stats));
3019 }
3020
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003021 memset(&bp->dev->stats, 0, sizeof(struct net_device_stats));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003022 memset(&bp->eth_stats, 0, sizeof(struct bnx2x_eth_stats));
3023
3024 bp->stats_state = STATS_STATE_DISABLED;
3025 if (IS_E1HMF(bp) && bp->port.pmf && bp->port.port_stx)
3026 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
3027}
3028
3029static void bnx2x_hw_stats_post(struct bnx2x *bp)
3030{
3031 struct dmae_command *dmae = &bp->stats_dmae;
3032 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3033
3034 *stats_comp = DMAE_COMP_VAL;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003035 if (CHIP_REV_IS_SLOW(bp))
3036 return;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003037
3038 /* loader */
3039 if (bp->executer_idx) {
3040 int loader_idx = PMF_DMAE_C(bp);
3041
3042 memset(dmae, 0, sizeof(struct dmae_command));
3043
3044 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3045 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3046 DMAE_CMD_DST_RESET |
3047#ifdef __BIG_ENDIAN
3048 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3049#else
3050 DMAE_CMD_ENDIANITY_DW_SWAP |
3051#endif
3052 (BP_PORT(bp) ? DMAE_CMD_PORT_1 :
3053 DMAE_CMD_PORT_0) |
3054 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3055 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, dmae[0]));
3056 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, dmae[0]));
3057 dmae->dst_addr_lo = (DMAE_REG_CMD_MEM +
3058 sizeof(struct dmae_command) *
3059 (loader_idx + 1)) >> 2;
3060 dmae->dst_addr_hi = 0;
3061 dmae->len = sizeof(struct dmae_command) >> 2;
3062 if (CHIP_IS_E1(bp))
3063 dmae->len--;
3064 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx + 1] >> 2;
3065 dmae->comp_addr_hi = 0;
3066 dmae->comp_val = 1;
3067
3068 *stats_comp = 0;
3069 bnx2x_post_dmae(bp, dmae, loader_idx);
3070
3071 } else if (bp->func_stx) {
3072 *stats_comp = 0;
3073 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
3074 }
3075}
3076
3077static int bnx2x_stats_comp(struct bnx2x *bp)
3078{
3079 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3080 int cnt = 10;
3081
3082 might_sleep();
3083 while (*stats_comp != DMAE_COMP_VAL) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003084 if (!cnt) {
3085 BNX2X_ERR("timeout waiting for stats finished\n");
3086 break;
3087 }
3088 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -07003089 msleep(1);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003090 }
3091 return 1;
3092}
3093
3094/*
3095 * Statistics service functions
3096 */
3097
3098static void bnx2x_stats_pmf_update(struct bnx2x *bp)
3099{
3100 struct dmae_command *dmae;
3101 u32 opcode;
3102 int loader_idx = PMF_DMAE_C(bp);
3103 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3104
3105 /* sanity */
3106 if (!IS_E1HMF(bp) || !bp->port.pmf || !bp->port.port_stx) {
3107 BNX2X_ERR("BUG!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003108 return;
3109 }
3110
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003111 bp->executer_idx = 0;
3112
3113 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3114 DMAE_CMD_C_ENABLE |
3115 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3116#ifdef __BIG_ENDIAN
3117 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3118#else
3119 DMAE_CMD_ENDIANITY_DW_SWAP |
3120#endif
3121 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3122 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3123
3124 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3125 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
3126 dmae->src_addr_lo = bp->port.port_stx >> 2;
3127 dmae->src_addr_hi = 0;
3128 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3129 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3130 dmae->len = DMAE_LEN32_RD_MAX;
3131 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3132 dmae->comp_addr_hi = 0;
3133 dmae->comp_val = 1;
3134
3135 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3136 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
3137 dmae->src_addr_lo = (bp->port.port_stx >> 2) + DMAE_LEN32_RD_MAX;
3138 dmae->src_addr_hi = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003139 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats) +
3140 DMAE_LEN32_RD_MAX * 4);
3141 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats) +
3142 DMAE_LEN32_RD_MAX * 4);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003143 dmae->len = (sizeof(struct host_port_stats) >> 2) - DMAE_LEN32_RD_MAX;
3144 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3145 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3146 dmae->comp_val = DMAE_COMP_VAL;
3147
3148 *stats_comp = 0;
3149 bnx2x_hw_stats_post(bp);
3150 bnx2x_stats_comp(bp);
3151}
3152
3153static void bnx2x_port_stats_init(struct bnx2x *bp)
3154{
3155 struct dmae_command *dmae;
3156 int port = BP_PORT(bp);
3157 int vn = BP_E1HVN(bp);
3158 u32 opcode;
3159 int loader_idx = PMF_DMAE_C(bp);
3160 u32 mac_addr;
3161 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3162
3163 /* sanity */
3164 if (!bp->link_vars.link_up || !bp->port.pmf) {
3165 BNX2X_ERR("BUG!\n");
3166 return;
3167 }
3168
3169 bp->executer_idx = 0;
3170
3171 /* MCP */
3172 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3173 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3174 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3175#ifdef __BIG_ENDIAN
3176 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3177#else
3178 DMAE_CMD_ENDIANITY_DW_SWAP |
3179#endif
3180 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3181 (vn << DMAE_CMD_E1HVN_SHIFT));
3182
3183 if (bp->port.port_stx) {
3184
3185 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3186 dmae->opcode = opcode;
3187 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3188 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3189 dmae->dst_addr_lo = bp->port.port_stx >> 2;
3190 dmae->dst_addr_hi = 0;
3191 dmae->len = sizeof(struct host_port_stats) >> 2;
3192 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3193 dmae->comp_addr_hi = 0;
3194 dmae->comp_val = 1;
3195 }
3196
3197 if (bp->func_stx) {
3198
3199 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3200 dmae->opcode = opcode;
3201 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3202 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3203 dmae->dst_addr_lo = bp->func_stx >> 2;
3204 dmae->dst_addr_hi = 0;
3205 dmae->len = sizeof(struct host_func_stats) >> 2;
3206 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3207 dmae->comp_addr_hi = 0;
3208 dmae->comp_val = 1;
3209 }
3210
3211 /* MAC */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003212 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3213 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3214 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3215#ifdef __BIG_ENDIAN
3216 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3217#else
3218 DMAE_CMD_ENDIANITY_DW_SWAP |
3219#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003220 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3221 (vn << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003222
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003223 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003224
3225 mac_addr = (port ? NIG_REG_INGRESS_BMAC1_MEM :
3226 NIG_REG_INGRESS_BMAC0_MEM);
3227
3228 /* BIGMAC_REGISTER_TX_STAT_GTPKT ..
3229 BIGMAC_REGISTER_TX_STAT_GTBYT */
3230 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3231 dmae->opcode = opcode;
3232 dmae->src_addr_lo = (mac_addr +
3233 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
3234 dmae->src_addr_hi = 0;
3235 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
3236 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
3237 dmae->len = (8 + BIGMAC_REGISTER_TX_STAT_GTBYT -
3238 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
3239 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3240 dmae->comp_addr_hi = 0;
3241 dmae->comp_val = 1;
3242
3243 /* BIGMAC_REGISTER_RX_STAT_GR64 ..
3244 BIGMAC_REGISTER_RX_STAT_GRIPJ */
3245 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3246 dmae->opcode = opcode;
3247 dmae->src_addr_lo = (mac_addr +
3248 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
3249 dmae->src_addr_hi = 0;
3250 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003251 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003252 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003253 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003254 dmae->len = (8 + BIGMAC_REGISTER_RX_STAT_GRIPJ -
3255 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
3256 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3257 dmae->comp_addr_hi = 0;
3258 dmae->comp_val = 1;
3259
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003260 } else if (bp->link_vars.mac_type == MAC_TYPE_EMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003261
3262 mac_addr = (port ? GRCBASE_EMAC1 : GRCBASE_EMAC0);
3263
3264 /* EMAC_REG_EMAC_RX_STAT_AC (EMAC_REG_EMAC_RX_STAT_AC_COUNT)*/
3265 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3266 dmae->opcode = opcode;
3267 dmae->src_addr_lo = (mac_addr +
3268 EMAC_REG_EMAC_RX_STAT_AC) >> 2;
3269 dmae->src_addr_hi = 0;
3270 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
3271 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
3272 dmae->len = EMAC_REG_EMAC_RX_STAT_AC_COUNT;
3273 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3274 dmae->comp_addr_hi = 0;
3275 dmae->comp_val = 1;
3276
3277 /* EMAC_REG_EMAC_RX_STAT_AC_28 */
3278 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3279 dmae->opcode = opcode;
3280 dmae->src_addr_lo = (mac_addr +
3281 EMAC_REG_EMAC_RX_STAT_AC_28) >> 2;
3282 dmae->src_addr_hi = 0;
3283 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003284 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003285 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003286 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003287 dmae->len = 1;
3288 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3289 dmae->comp_addr_hi = 0;
3290 dmae->comp_val = 1;
3291
3292 /* EMAC_REG_EMAC_TX_STAT_AC (EMAC_REG_EMAC_TX_STAT_AC_COUNT)*/
3293 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3294 dmae->opcode = opcode;
3295 dmae->src_addr_lo = (mac_addr +
3296 EMAC_REG_EMAC_TX_STAT_AC) >> 2;
3297 dmae->src_addr_hi = 0;
3298 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003299 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003300 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003301 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003302 dmae->len = EMAC_REG_EMAC_TX_STAT_AC_COUNT;
3303 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3304 dmae->comp_addr_hi = 0;
3305 dmae->comp_val = 1;
3306 }
3307
3308 /* NIG */
3309 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003310 dmae->opcode = opcode;
3311 dmae->src_addr_lo = (port ? NIG_REG_STAT1_BRB_DISCARD :
3312 NIG_REG_STAT0_BRB_DISCARD) >> 2;
3313 dmae->src_addr_hi = 0;
3314 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats));
3315 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats));
3316 dmae->len = (sizeof(struct nig_stats) - 4*sizeof(u32)) >> 2;
3317 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3318 dmae->comp_addr_hi = 0;
3319 dmae->comp_val = 1;
3320
3321 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3322 dmae->opcode = opcode;
3323 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT0 :
3324 NIG_REG_STAT0_EGRESS_MAC_PKT0) >> 2;
3325 dmae->src_addr_hi = 0;
3326 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
3327 offsetof(struct nig_stats, egress_mac_pkt0_lo));
3328 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
3329 offsetof(struct nig_stats, egress_mac_pkt0_lo));
3330 dmae->len = (2*sizeof(u32)) >> 2;
3331 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3332 dmae->comp_addr_hi = 0;
3333 dmae->comp_val = 1;
3334
3335 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003336 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3337 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
3338 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3339#ifdef __BIG_ENDIAN
3340 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3341#else
3342 DMAE_CMD_ENDIANITY_DW_SWAP |
3343#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003344 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3345 (vn << DMAE_CMD_E1HVN_SHIFT));
3346 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT1 :
3347 NIG_REG_STAT0_EGRESS_MAC_PKT1) >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003348 dmae->src_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003349 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
3350 offsetof(struct nig_stats, egress_mac_pkt1_lo));
3351 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
3352 offsetof(struct nig_stats, egress_mac_pkt1_lo));
3353 dmae->len = (2*sizeof(u32)) >> 2;
3354 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3355 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3356 dmae->comp_val = DMAE_COMP_VAL;
3357
3358 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003359}
3360
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003361static void bnx2x_func_stats_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003362{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003363 struct dmae_command *dmae = &bp->stats_dmae;
3364 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003365
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003366 /* sanity */
3367 if (!bp->func_stx) {
3368 BNX2X_ERR("BUG!\n");
3369 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003370 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003371
3372 bp->executer_idx = 0;
3373 memset(dmae, 0, sizeof(struct dmae_command));
3374
3375 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3376 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
3377 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3378#ifdef __BIG_ENDIAN
3379 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3380#else
3381 DMAE_CMD_ENDIANITY_DW_SWAP |
3382#endif
3383 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3384 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3385 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3386 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3387 dmae->dst_addr_lo = bp->func_stx >> 2;
3388 dmae->dst_addr_hi = 0;
3389 dmae->len = sizeof(struct host_func_stats) >> 2;
3390 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3391 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3392 dmae->comp_val = DMAE_COMP_VAL;
3393
3394 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003395}
3396
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003397static void bnx2x_stats_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003398{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003399 if (bp->port.pmf)
3400 bnx2x_port_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003401
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003402 else if (bp->func_stx)
3403 bnx2x_func_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003404
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003405 bnx2x_hw_stats_post(bp);
3406 bnx2x_storm_stats_post(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003407}
3408
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003409static void bnx2x_stats_pmf_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003410{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003411 bnx2x_stats_comp(bp);
3412 bnx2x_stats_pmf_update(bp);
3413 bnx2x_stats_start(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003414}
3415
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003416static void bnx2x_stats_restart(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003417{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003418 bnx2x_stats_comp(bp);
3419 bnx2x_stats_start(bp);
3420}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003421
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003422static void bnx2x_bmac_stats_update(struct bnx2x *bp)
3423{
3424 struct bmac_stats *new = bnx2x_sp(bp, mac_stats.bmac_stats);
3425 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003426 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003427 struct regpair diff;
3428
3429 UPDATE_STAT64(rx_stat_grerb, rx_stat_ifhcinbadoctets);
3430 UPDATE_STAT64(rx_stat_grfcs, rx_stat_dot3statsfcserrors);
3431 UPDATE_STAT64(rx_stat_grund, rx_stat_etherstatsundersizepkts);
3432 UPDATE_STAT64(rx_stat_grovr, rx_stat_dot3statsframestoolong);
3433 UPDATE_STAT64(rx_stat_grfrg, rx_stat_etherstatsfragments);
3434 UPDATE_STAT64(rx_stat_grjbr, rx_stat_etherstatsjabbers);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003435 UPDATE_STAT64(rx_stat_grxcf, rx_stat_maccontrolframesreceived);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003436 UPDATE_STAT64(rx_stat_grxpf, rx_stat_xoffstateentered);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003437 UPDATE_STAT64(rx_stat_grxpf, rx_stat_bmac_xpf);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003438 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_outxoffsent);
3439 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_flowcontroldone);
3440 UPDATE_STAT64(tx_stat_gt64, tx_stat_etherstatspkts64octets);
3441 UPDATE_STAT64(tx_stat_gt127,
3442 tx_stat_etherstatspkts65octetsto127octets);
3443 UPDATE_STAT64(tx_stat_gt255,
3444 tx_stat_etherstatspkts128octetsto255octets);
3445 UPDATE_STAT64(tx_stat_gt511,
3446 tx_stat_etherstatspkts256octetsto511octets);
3447 UPDATE_STAT64(tx_stat_gt1023,
3448 tx_stat_etherstatspkts512octetsto1023octets);
3449 UPDATE_STAT64(tx_stat_gt1518,
3450 tx_stat_etherstatspkts1024octetsto1522octets);
3451 UPDATE_STAT64(tx_stat_gt2047, tx_stat_bmac_2047);
3452 UPDATE_STAT64(tx_stat_gt4095, tx_stat_bmac_4095);
3453 UPDATE_STAT64(tx_stat_gt9216, tx_stat_bmac_9216);
3454 UPDATE_STAT64(tx_stat_gt16383, tx_stat_bmac_16383);
3455 UPDATE_STAT64(tx_stat_gterr,
3456 tx_stat_dot3statsinternalmactransmiterrors);
3457 UPDATE_STAT64(tx_stat_gtufl, tx_stat_bmac_ufl);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003458
3459 estats->pause_frames_received_hi =
3460 pstats->mac_stx[1].rx_stat_bmac_xpf_hi;
3461 estats->pause_frames_received_lo =
3462 pstats->mac_stx[1].rx_stat_bmac_xpf_lo;
3463
3464 estats->pause_frames_sent_hi =
3465 pstats->mac_stx[1].tx_stat_outxoffsent_hi;
3466 estats->pause_frames_sent_lo =
3467 pstats->mac_stx[1].tx_stat_outxoffsent_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003468}
3469
3470static void bnx2x_emac_stats_update(struct bnx2x *bp)
3471{
3472 struct emac_stats *new = bnx2x_sp(bp, mac_stats.emac_stats);
3473 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003474 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003475
3476 UPDATE_EXTEND_STAT(rx_stat_ifhcinbadoctets);
3477 UPDATE_EXTEND_STAT(tx_stat_ifhcoutbadoctets);
3478 UPDATE_EXTEND_STAT(rx_stat_dot3statsfcserrors);
3479 UPDATE_EXTEND_STAT(rx_stat_dot3statsalignmenterrors);
3480 UPDATE_EXTEND_STAT(rx_stat_dot3statscarriersenseerrors);
3481 UPDATE_EXTEND_STAT(rx_stat_falsecarriererrors);
3482 UPDATE_EXTEND_STAT(rx_stat_etherstatsundersizepkts);
3483 UPDATE_EXTEND_STAT(rx_stat_dot3statsframestoolong);
3484 UPDATE_EXTEND_STAT(rx_stat_etherstatsfragments);
3485 UPDATE_EXTEND_STAT(rx_stat_etherstatsjabbers);
3486 UPDATE_EXTEND_STAT(rx_stat_maccontrolframesreceived);
3487 UPDATE_EXTEND_STAT(rx_stat_xoffstateentered);
3488 UPDATE_EXTEND_STAT(rx_stat_xonpauseframesreceived);
3489 UPDATE_EXTEND_STAT(rx_stat_xoffpauseframesreceived);
3490 UPDATE_EXTEND_STAT(tx_stat_outxonsent);
3491 UPDATE_EXTEND_STAT(tx_stat_outxoffsent);
3492 UPDATE_EXTEND_STAT(tx_stat_flowcontroldone);
3493 UPDATE_EXTEND_STAT(tx_stat_etherstatscollisions);
3494 UPDATE_EXTEND_STAT(tx_stat_dot3statssinglecollisionframes);
3495 UPDATE_EXTEND_STAT(tx_stat_dot3statsmultiplecollisionframes);
3496 UPDATE_EXTEND_STAT(tx_stat_dot3statsdeferredtransmissions);
3497 UPDATE_EXTEND_STAT(tx_stat_dot3statsexcessivecollisions);
3498 UPDATE_EXTEND_STAT(tx_stat_dot3statslatecollisions);
3499 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts64octets);
3500 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts65octetsto127octets);
3501 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts128octetsto255octets);
3502 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts256octetsto511octets);
3503 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts512octetsto1023octets);
3504 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts1024octetsto1522octets);
3505 UPDATE_EXTEND_STAT(tx_stat_etherstatspktsover1522octets);
3506 UPDATE_EXTEND_STAT(tx_stat_dot3statsinternalmactransmiterrors);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003507
3508 estats->pause_frames_received_hi =
3509 pstats->mac_stx[1].rx_stat_xonpauseframesreceived_hi;
3510 estats->pause_frames_received_lo =
3511 pstats->mac_stx[1].rx_stat_xonpauseframesreceived_lo;
3512 ADD_64(estats->pause_frames_received_hi,
3513 pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_hi,
3514 estats->pause_frames_received_lo,
3515 pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_lo);
3516
3517 estats->pause_frames_sent_hi =
3518 pstats->mac_stx[1].tx_stat_outxonsent_hi;
3519 estats->pause_frames_sent_lo =
3520 pstats->mac_stx[1].tx_stat_outxonsent_lo;
3521 ADD_64(estats->pause_frames_sent_hi,
3522 pstats->mac_stx[1].tx_stat_outxoffsent_hi,
3523 estats->pause_frames_sent_lo,
3524 pstats->mac_stx[1].tx_stat_outxoffsent_lo);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003525}
3526
3527static int bnx2x_hw_stats_update(struct bnx2x *bp)
3528{
3529 struct nig_stats *new = bnx2x_sp(bp, nig_stats);
3530 struct nig_stats *old = &(bp->port.old_nig_stats);
3531 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
3532 struct bnx2x_eth_stats *estats = &bp->eth_stats;
3533 struct regpair diff;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003534 u32 nig_timer_max;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003535
3536 if (bp->link_vars.mac_type == MAC_TYPE_BMAC)
3537 bnx2x_bmac_stats_update(bp);
3538
3539 else if (bp->link_vars.mac_type == MAC_TYPE_EMAC)
3540 bnx2x_emac_stats_update(bp);
3541
3542 else { /* unreached */
3543 BNX2X_ERR("stats updated by dmae but no MAC active\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003544 return -1;
3545 }
3546
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003547 ADD_EXTEND_64(pstats->brb_drop_hi, pstats->brb_drop_lo,
3548 new->brb_discard - old->brb_discard);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003549 ADD_EXTEND_64(estats->brb_truncate_hi, estats->brb_truncate_lo,
3550 new->brb_truncate - old->brb_truncate);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003551
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003552 UPDATE_STAT64_NIG(egress_mac_pkt0,
3553 etherstatspkts1024octetsto1522octets);
3554 UPDATE_STAT64_NIG(egress_mac_pkt1, etherstatspktsover1522octets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003555
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003556 memcpy(old, new, sizeof(struct nig_stats));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003557
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003558 memcpy(&(estats->rx_stat_ifhcinbadoctets_hi), &(pstats->mac_stx[1]),
3559 sizeof(struct mac_stx));
3560 estats->brb_drop_hi = pstats->brb_drop_hi;
3561 estats->brb_drop_lo = pstats->brb_drop_lo;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003562
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003563 pstats->host_port_stats_start = ++pstats->host_port_stats_end;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003564
Eilon Greensteinde832a52009-02-12 08:36:33 +00003565 nig_timer_max = SHMEM_RD(bp, port_mb[BP_PORT(bp)].stat_nig_timer);
3566 if (nig_timer_max != estats->nig_timer_max) {
3567 estats->nig_timer_max = nig_timer_max;
3568 BNX2X_ERR("NIG timer max (%u)\n", estats->nig_timer_max);
3569 }
3570
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003571 return 0;
3572}
3573
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003574static int bnx2x_storm_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003575{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003576 struct eth_stats_query *stats = bnx2x_sp(bp, fw_stats);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003577 struct tstorm_per_port_stats *tport =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003578 &stats->tstorm_common.port_statistics;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003579 struct host_func_stats *fstats = bnx2x_sp(bp, func_stats);
3580 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003581 int i;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003582
Eilon Greensteinde832a52009-02-12 08:36:33 +00003583 memset(&(fstats->total_bytes_received_hi), 0,
3584 sizeof(struct host_func_stats) - 2*sizeof(u32));
3585 estats->error_bytes_received_hi = 0;
3586 estats->error_bytes_received_lo = 0;
3587 estats->etherstatsoverrsizepkts_hi = 0;
3588 estats->etherstatsoverrsizepkts_lo = 0;
3589 estats->no_buff_discard_hi = 0;
3590 estats->no_buff_discard_lo = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003591
Eilon Greensteinde832a52009-02-12 08:36:33 +00003592 for_each_queue(bp, i) {
3593 struct bnx2x_fastpath *fp = &bp->fp[i];
3594 int cl_id = fp->cl_id;
3595 struct tstorm_per_client_stats *tclient =
3596 &stats->tstorm_common.client_statistics[cl_id];
3597 struct tstorm_per_client_stats *old_tclient = &fp->old_tclient;
3598 struct ustorm_per_client_stats *uclient =
3599 &stats->ustorm_common.client_statistics[cl_id];
3600 struct ustorm_per_client_stats *old_uclient = &fp->old_uclient;
3601 struct xstorm_per_client_stats *xclient =
3602 &stats->xstorm_common.client_statistics[cl_id];
3603 struct xstorm_per_client_stats *old_xclient = &fp->old_xclient;
3604 struct bnx2x_eth_q_stats *qstats = &fp->eth_q_stats;
3605 u32 diff;
3606
3607 /* are storm stats valid? */
3608 if ((u16)(le16_to_cpu(xclient->stats_counter) + 1) !=
3609 bp->stats_counter) {
3610 DP(BNX2X_MSG_STATS, "[%d] stats not updated by xstorm"
3611 " xstorm counter (%d) != stats_counter (%d)\n",
3612 i, xclient->stats_counter, bp->stats_counter);
3613 return -1;
3614 }
3615 if ((u16)(le16_to_cpu(tclient->stats_counter) + 1) !=
3616 bp->stats_counter) {
3617 DP(BNX2X_MSG_STATS, "[%d] stats not updated by tstorm"
3618 " tstorm counter (%d) != stats_counter (%d)\n",
3619 i, tclient->stats_counter, bp->stats_counter);
3620 return -2;
3621 }
3622 if ((u16)(le16_to_cpu(uclient->stats_counter) + 1) !=
3623 bp->stats_counter) {
3624 DP(BNX2X_MSG_STATS, "[%d] stats not updated by ustorm"
3625 " ustorm counter (%d) != stats_counter (%d)\n",
3626 i, uclient->stats_counter, bp->stats_counter);
3627 return -4;
3628 }
3629
3630 qstats->total_bytes_received_hi =
3631 qstats->valid_bytes_received_hi =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003632 le32_to_cpu(tclient->total_rcv_bytes.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003633 qstats->total_bytes_received_lo =
3634 qstats->valid_bytes_received_lo =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003635 le32_to_cpu(tclient->total_rcv_bytes.lo);
3636
Eilon Greensteinde832a52009-02-12 08:36:33 +00003637 qstats->error_bytes_received_hi =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003638 le32_to_cpu(tclient->rcv_error_bytes.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003639 qstats->error_bytes_received_lo =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003640 le32_to_cpu(tclient->rcv_error_bytes.lo);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003641
3642 ADD_64(qstats->total_bytes_received_hi,
3643 qstats->error_bytes_received_hi,
3644 qstats->total_bytes_received_lo,
3645 qstats->error_bytes_received_lo);
3646
3647 UPDATE_EXTEND_TSTAT(rcv_unicast_pkts,
3648 total_unicast_packets_received);
3649 UPDATE_EXTEND_TSTAT(rcv_multicast_pkts,
3650 total_multicast_packets_received);
3651 UPDATE_EXTEND_TSTAT(rcv_broadcast_pkts,
3652 total_broadcast_packets_received);
3653 UPDATE_EXTEND_TSTAT(packets_too_big_discard,
3654 etherstatsoverrsizepkts);
3655 UPDATE_EXTEND_TSTAT(no_buff_discard, no_buff_discard);
3656
3657 SUB_EXTEND_USTAT(ucast_no_buff_pkts,
3658 total_unicast_packets_received);
3659 SUB_EXTEND_USTAT(mcast_no_buff_pkts,
3660 total_multicast_packets_received);
3661 SUB_EXTEND_USTAT(bcast_no_buff_pkts,
3662 total_broadcast_packets_received);
3663 UPDATE_EXTEND_USTAT(ucast_no_buff_pkts, no_buff_discard);
3664 UPDATE_EXTEND_USTAT(mcast_no_buff_pkts, no_buff_discard);
3665 UPDATE_EXTEND_USTAT(bcast_no_buff_pkts, no_buff_discard);
3666
3667 qstats->total_bytes_transmitted_hi =
3668 le32_to_cpu(xclient->total_sent_bytes.hi);
3669 qstats->total_bytes_transmitted_lo =
3670 le32_to_cpu(xclient->total_sent_bytes.lo);
3671
3672 UPDATE_EXTEND_XSTAT(unicast_pkts_sent,
3673 total_unicast_packets_transmitted);
3674 UPDATE_EXTEND_XSTAT(multicast_pkts_sent,
3675 total_multicast_packets_transmitted);
3676 UPDATE_EXTEND_XSTAT(broadcast_pkts_sent,
3677 total_broadcast_packets_transmitted);
3678
3679 old_tclient->checksum_discard = tclient->checksum_discard;
3680 old_tclient->ttl0_discard = tclient->ttl0_discard;
3681
3682 ADD_64(fstats->total_bytes_received_hi,
3683 qstats->total_bytes_received_hi,
3684 fstats->total_bytes_received_lo,
3685 qstats->total_bytes_received_lo);
3686 ADD_64(fstats->total_bytes_transmitted_hi,
3687 qstats->total_bytes_transmitted_hi,
3688 fstats->total_bytes_transmitted_lo,
3689 qstats->total_bytes_transmitted_lo);
3690 ADD_64(fstats->total_unicast_packets_received_hi,
3691 qstats->total_unicast_packets_received_hi,
3692 fstats->total_unicast_packets_received_lo,
3693 qstats->total_unicast_packets_received_lo);
3694 ADD_64(fstats->total_multicast_packets_received_hi,
3695 qstats->total_multicast_packets_received_hi,
3696 fstats->total_multicast_packets_received_lo,
3697 qstats->total_multicast_packets_received_lo);
3698 ADD_64(fstats->total_broadcast_packets_received_hi,
3699 qstats->total_broadcast_packets_received_hi,
3700 fstats->total_broadcast_packets_received_lo,
3701 qstats->total_broadcast_packets_received_lo);
3702 ADD_64(fstats->total_unicast_packets_transmitted_hi,
3703 qstats->total_unicast_packets_transmitted_hi,
3704 fstats->total_unicast_packets_transmitted_lo,
3705 qstats->total_unicast_packets_transmitted_lo);
3706 ADD_64(fstats->total_multicast_packets_transmitted_hi,
3707 qstats->total_multicast_packets_transmitted_hi,
3708 fstats->total_multicast_packets_transmitted_lo,
3709 qstats->total_multicast_packets_transmitted_lo);
3710 ADD_64(fstats->total_broadcast_packets_transmitted_hi,
3711 qstats->total_broadcast_packets_transmitted_hi,
3712 fstats->total_broadcast_packets_transmitted_lo,
3713 qstats->total_broadcast_packets_transmitted_lo);
3714 ADD_64(fstats->valid_bytes_received_hi,
3715 qstats->valid_bytes_received_hi,
3716 fstats->valid_bytes_received_lo,
3717 qstats->valid_bytes_received_lo);
3718
3719 ADD_64(estats->error_bytes_received_hi,
3720 qstats->error_bytes_received_hi,
3721 estats->error_bytes_received_lo,
3722 qstats->error_bytes_received_lo);
3723 ADD_64(estats->etherstatsoverrsizepkts_hi,
3724 qstats->etherstatsoverrsizepkts_hi,
3725 estats->etherstatsoverrsizepkts_lo,
3726 qstats->etherstatsoverrsizepkts_lo);
3727 ADD_64(estats->no_buff_discard_hi, qstats->no_buff_discard_hi,
3728 estats->no_buff_discard_lo, qstats->no_buff_discard_lo);
3729 }
3730
3731 ADD_64(fstats->total_bytes_received_hi,
3732 estats->rx_stat_ifhcinbadoctets_hi,
3733 fstats->total_bytes_received_lo,
3734 estats->rx_stat_ifhcinbadoctets_lo);
3735
3736 memcpy(estats, &(fstats->total_bytes_received_hi),
3737 sizeof(struct host_func_stats) - 2*sizeof(u32));
3738
3739 ADD_64(estats->etherstatsoverrsizepkts_hi,
3740 estats->rx_stat_dot3statsframestoolong_hi,
3741 estats->etherstatsoverrsizepkts_lo,
3742 estats->rx_stat_dot3statsframestoolong_lo);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003743 ADD_64(estats->error_bytes_received_hi,
3744 estats->rx_stat_ifhcinbadoctets_hi,
3745 estats->error_bytes_received_lo,
3746 estats->rx_stat_ifhcinbadoctets_lo);
3747
Eilon Greensteinde832a52009-02-12 08:36:33 +00003748 if (bp->port.pmf) {
3749 estats->mac_filter_discard =
3750 le32_to_cpu(tport->mac_filter_discard);
3751 estats->xxoverflow_discard =
3752 le32_to_cpu(tport->xxoverflow_discard);
3753 estats->brb_truncate_discard =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003754 le32_to_cpu(tport->brb_truncate_discard);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003755 estats->mac_discard = le32_to_cpu(tport->mac_discard);
3756 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003757
3758 fstats->host_func_stats_start = ++fstats->host_func_stats_end;
3759
Eilon Greensteinde832a52009-02-12 08:36:33 +00003760 bp->stats_pending = 0;
3761
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003762 return 0;
3763}
3764
3765static void bnx2x_net_stats_update(struct bnx2x *bp)
3766{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003767 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003768 struct net_device_stats *nstats = &bp->dev->stats;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003769 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003770
3771 nstats->rx_packets =
3772 bnx2x_hilo(&estats->total_unicast_packets_received_hi) +
3773 bnx2x_hilo(&estats->total_multicast_packets_received_hi) +
3774 bnx2x_hilo(&estats->total_broadcast_packets_received_hi);
3775
3776 nstats->tx_packets =
3777 bnx2x_hilo(&estats->total_unicast_packets_transmitted_hi) +
3778 bnx2x_hilo(&estats->total_multicast_packets_transmitted_hi) +
3779 bnx2x_hilo(&estats->total_broadcast_packets_transmitted_hi);
3780
Eilon Greensteinde832a52009-02-12 08:36:33 +00003781 nstats->rx_bytes = bnx2x_hilo(&estats->total_bytes_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003782
Eliezer Tamir0e39e642008-02-28 11:54:03 -08003783 nstats->tx_bytes = bnx2x_hilo(&estats->total_bytes_transmitted_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003784
Eilon Greensteinde832a52009-02-12 08:36:33 +00003785 nstats->rx_dropped = estats->mac_discard;
3786 for_each_queue(bp, i)
3787 nstats->rx_dropped +=
3788 le32_to_cpu(bp->fp[i].old_tclient.checksum_discard);
3789
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003790 nstats->tx_dropped = 0;
3791
3792 nstats->multicast =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003793 bnx2x_hilo(&estats->total_multicast_packets_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003794
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003795 nstats->collisions =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003796 bnx2x_hilo(&estats->tx_stat_etherstatscollisions_hi);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003797
3798 nstats->rx_length_errors =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003799 bnx2x_hilo(&estats->rx_stat_etherstatsundersizepkts_hi) +
3800 bnx2x_hilo(&estats->etherstatsoverrsizepkts_hi);
3801 nstats->rx_over_errors = bnx2x_hilo(&estats->brb_drop_hi) +
3802 bnx2x_hilo(&estats->brb_truncate_hi);
3803 nstats->rx_crc_errors =
3804 bnx2x_hilo(&estats->rx_stat_dot3statsfcserrors_hi);
3805 nstats->rx_frame_errors =
3806 bnx2x_hilo(&estats->rx_stat_dot3statsalignmenterrors_hi);
3807 nstats->rx_fifo_errors = bnx2x_hilo(&estats->no_buff_discard_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003808 nstats->rx_missed_errors = estats->xxoverflow_discard;
3809
3810 nstats->rx_errors = nstats->rx_length_errors +
3811 nstats->rx_over_errors +
3812 nstats->rx_crc_errors +
3813 nstats->rx_frame_errors +
Eliezer Tamir0e39e642008-02-28 11:54:03 -08003814 nstats->rx_fifo_errors +
3815 nstats->rx_missed_errors;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003816
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003817 nstats->tx_aborted_errors =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003818 bnx2x_hilo(&estats->tx_stat_dot3statslatecollisions_hi) +
3819 bnx2x_hilo(&estats->tx_stat_dot3statsexcessivecollisions_hi);
3820 nstats->tx_carrier_errors =
3821 bnx2x_hilo(&estats->rx_stat_dot3statscarriersenseerrors_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003822 nstats->tx_fifo_errors = 0;
3823 nstats->tx_heartbeat_errors = 0;
3824 nstats->tx_window_errors = 0;
3825
3826 nstats->tx_errors = nstats->tx_aborted_errors +
Eilon Greensteinde832a52009-02-12 08:36:33 +00003827 nstats->tx_carrier_errors +
3828 bnx2x_hilo(&estats->tx_stat_dot3statsinternalmactransmiterrors_hi);
3829}
3830
3831static void bnx2x_drv_stats_update(struct bnx2x *bp)
3832{
3833 struct bnx2x_eth_stats *estats = &bp->eth_stats;
3834 int i;
3835
3836 estats->driver_xoff = 0;
3837 estats->rx_err_discard_pkt = 0;
3838 estats->rx_skb_alloc_failed = 0;
3839 estats->hw_csum_err = 0;
3840 for_each_queue(bp, i) {
3841 struct bnx2x_eth_q_stats *qstats = &bp->fp[i].eth_q_stats;
3842
3843 estats->driver_xoff += qstats->driver_xoff;
3844 estats->rx_err_discard_pkt += qstats->rx_err_discard_pkt;
3845 estats->rx_skb_alloc_failed += qstats->rx_skb_alloc_failed;
3846 estats->hw_csum_err += qstats->hw_csum_err;
3847 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003848}
3849
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003850static void bnx2x_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003851{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003852 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003853
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003854 if (*stats_comp != DMAE_COMP_VAL)
3855 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003856
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003857 if (bp->port.pmf)
Eilon Greensteinde832a52009-02-12 08:36:33 +00003858 bnx2x_hw_stats_update(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003859
Eilon Greensteinde832a52009-02-12 08:36:33 +00003860 if (bnx2x_storm_stats_update(bp) && (bp->stats_pending++ == 3)) {
3861 BNX2X_ERR("storm stats were not updated for 3 times\n");
3862 bnx2x_panic();
3863 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003864 }
3865
Eilon Greensteinde832a52009-02-12 08:36:33 +00003866 bnx2x_net_stats_update(bp);
3867 bnx2x_drv_stats_update(bp);
3868
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003869 if (bp->msglevel & NETIF_MSG_TIMER) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00003870 struct tstorm_per_client_stats *old_tclient =
3871 &bp->fp->old_tclient;
3872 struct bnx2x_eth_q_stats *qstats = &bp->fp->eth_q_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003873 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003874 struct net_device_stats *nstats = &bp->dev->stats;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003875 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003876
3877 printk(KERN_DEBUG "%s:\n", bp->dev->name);
3878 printk(KERN_DEBUG " tx avail (%4x) tx hc idx (%x)"
3879 " tx pkt (%lx)\n",
3880 bnx2x_tx_avail(bp->fp),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003881 le16_to_cpu(*bp->fp->tx_cons_sb), nstats->tx_packets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003882 printk(KERN_DEBUG " rx usage (%4x) rx hc idx (%x)"
3883 " rx pkt (%lx)\n",
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003884 (u16)(le16_to_cpu(*bp->fp->rx_cons_sb) -
3885 bp->fp->rx_comp_cons),
3886 le16_to_cpu(*bp->fp->rx_cons_sb), nstats->rx_packets);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003887 printk(KERN_DEBUG " %s (Xoff events %u) brb drops %u "
3888 "brb truncate %u\n",
3889 (netif_queue_stopped(bp->dev) ? "Xoff" : "Xon"),
3890 qstats->driver_xoff,
3891 estats->brb_drop_lo, estats->brb_truncate_lo);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003892 printk(KERN_DEBUG "tstats: checksum_discard %u "
Eilon Greensteinde832a52009-02-12 08:36:33 +00003893 "packets_too_big_discard %lu no_buff_discard %lu "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003894 "mac_discard %u mac_filter_discard %u "
3895 "xxovrflow_discard %u brb_truncate_discard %u "
3896 "ttl0_discard %u\n",
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003897 old_tclient->checksum_discard,
Eilon Greensteinde832a52009-02-12 08:36:33 +00003898 bnx2x_hilo(&qstats->etherstatsoverrsizepkts_hi),
3899 bnx2x_hilo(&qstats->no_buff_discard_hi),
3900 estats->mac_discard, estats->mac_filter_discard,
3901 estats->xxoverflow_discard, estats->brb_truncate_discard,
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003902 old_tclient->ttl0_discard);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003903
3904 for_each_queue(bp, i) {
3905 printk(KERN_DEBUG "[%d]: %lu\t%lu\t%lu\n", i,
3906 bnx2x_fp(bp, i, tx_pkt),
3907 bnx2x_fp(bp, i, rx_pkt),
3908 bnx2x_fp(bp, i, rx_calls));
3909 }
3910 }
3911
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003912 bnx2x_hw_stats_post(bp);
3913 bnx2x_storm_stats_post(bp);
3914}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003915
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003916static void bnx2x_port_stats_stop(struct bnx2x *bp)
3917{
3918 struct dmae_command *dmae;
3919 u32 opcode;
3920 int loader_idx = PMF_DMAE_C(bp);
3921 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003922
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003923 bp->executer_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003924
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003925 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3926 DMAE_CMD_C_ENABLE |
3927 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003928#ifdef __BIG_ENDIAN
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003929 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003930#else
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003931 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003932#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003933 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3934 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3935
3936 if (bp->port.port_stx) {
3937
3938 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3939 if (bp->func_stx)
3940 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
3941 else
3942 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
3943 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3944 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3945 dmae->dst_addr_lo = bp->port.port_stx >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003946 dmae->dst_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003947 dmae->len = sizeof(struct host_port_stats) >> 2;
3948 if (bp->func_stx) {
3949 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3950 dmae->comp_addr_hi = 0;
3951 dmae->comp_val = 1;
3952 } else {
3953 dmae->comp_addr_lo =
3954 U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3955 dmae->comp_addr_hi =
3956 U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3957 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003958
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003959 *stats_comp = 0;
3960 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003961 }
3962
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003963 if (bp->func_stx) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003964
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003965 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3966 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
3967 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3968 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3969 dmae->dst_addr_lo = bp->func_stx >> 2;
3970 dmae->dst_addr_hi = 0;
3971 dmae->len = sizeof(struct host_func_stats) >> 2;
3972 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3973 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3974 dmae->comp_val = DMAE_COMP_VAL;
3975
3976 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003977 }
3978}
3979
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003980static void bnx2x_stats_stop(struct bnx2x *bp)
3981{
3982 int update = 0;
3983
3984 bnx2x_stats_comp(bp);
3985
3986 if (bp->port.pmf)
3987 update = (bnx2x_hw_stats_update(bp) == 0);
3988
3989 update |= (bnx2x_storm_stats_update(bp) == 0);
3990
3991 if (update) {
3992 bnx2x_net_stats_update(bp);
3993
3994 if (bp->port.pmf)
3995 bnx2x_port_stats_stop(bp);
3996
3997 bnx2x_hw_stats_post(bp);
3998 bnx2x_stats_comp(bp);
3999 }
4000}
4001
4002static void bnx2x_stats_do_nothing(struct bnx2x *bp)
4003{
4004}
4005
4006static const struct {
4007 void (*action)(struct bnx2x *bp);
4008 enum bnx2x_stats_state next_state;
4009} bnx2x_stats_stm[STATS_STATE_MAX][STATS_EVENT_MAX] = {
4010/* state event */
4011{
4012/* DISABLED PMF */ {bnx2x_stats_pmf_update, STATS_STATE_DISABLED},
4013/* LINK_UP */ {bnx2x_stats_start, STATS_STATE_ENABLED},
4014/* UPDATE */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED},
4015/* STOP */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED}
4016},
4017{
4018/* ENABLED PMF */ {bnx2x_stats_pmf_start, STATS_STATE_ENABLED},
4019/* LINK_UP */ {bnx2x_stats_restart, STATS_STATE_ENABLED},
4020/* UPDATE */ {bnx2x_stats_update, STATS_STATE_ENABLED},
4021/* STOP */ {bnx2x_stats_stop, STATS_STATE_DISABLED}
4022}
4023};
4024
4025static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event)
4026{
4027 enum bnx2x_stats_state state = bp->stats_state;
4028
4029 bnx2x_stats_stm[state][event].action(bp);
4030 bp->stats_state = bnx2x_stats_stm[state][event].next_state;
4031
4032 if ((event != STATS_EVENT_UPDATE) || (bp->msglevel & NETIF_MSG_TIMER))
4033 DP(BNX2X_MSG_STATS, "state %d -> event %d -> state %d\n",
4034 state, event, bp->stats_state);
4035}
4036
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004037static void bnx2x_timer(unsigned long data)
4038{
4039 struct bnx2x *bp = (struct bnx2x *) data;
4040
4041 if (!netif_running(bp->dev))
4042 return;
4043
4044 if (atomic_read(&bp->intr_sem) != 0)
Eliezer Tamirf1410642008-02-28 11:51:50 -08004045 goto timer_restart;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004046
4047 if (poll) {
4048 struct bnx2x_fastpath *fp = &bp->fp[0];
4049 int rc;
4050
4051 bnx2x_tx_int(fp, 1000);
4052 rc = bnx2x_rx_int(fp, 1000);
4053 }
4054
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004055 if (!BP_NOMCP(bp)) {
4056 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004057 u32 drv_pulse;
4058 u32 mcp_pulse;
4059
4060 ++bp->fw_drv_pulse_wr_seq;
4061 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
4062 /* TBD - add SYSTEM_TIME */
4063 drv_pulse = bp->fw_drv_pulse_wr_seq;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004064 SHMEM_WR(bp, func_mb[func].drv_pulse_mb, drv_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004065
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004066 mcp_pulse = (SHMEM_RD(bp, func_mb[func].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004067 MCP_PULSE_SEQ_MASK);
4068 /* The delta between driver pulse and mcp response
4069 * should be 1 (before mcp response) or 0 (after mcp response)
4070 */
4071 if ((drv_pulse != mcp_pulse) &&
4072 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
4073 /* someone lost a heartbeat... */
4074 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
4075 drv_pulse, mcp_pulse);
4076 }
4077 }
4078
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004079 if ((bp->state == BNX2X_STATE_OPEN) ||
4080 (bp->state == BNX2X_STATE_DISABLED))
4081 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004082
Eliezer Tamirf1410642008-02-28 11:51:50 -08004083timer_restart:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004084 mod_timer(&bp->timer, jiffies + bp->current_interval);
4085}
4086
4087/* end of Statistics */
4088
4089/* nic init */
4090
4091/*
4092 * nic init service functions
4093 */
4094
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004095static void bnx2x_zero_sb(struct bnx2x *bp, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004096{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004097 int port = BP_PORT(bp);
4098
4099 bnx2x_init_fill(bp, BAR_USTRORM_INTMEM +
4100 USTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), 0,
Yitchak Gertner35302982008-08-13 15:53:12 -07004101 sizeof(struct ustorm_status_block)/4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004102 bnx2x_init_fill(bp, BAR_CSTRORM_INTMEM +
4103 CSTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), 0,
Yitchak Gertner35302982008-08-13 15:53:12 -07004104 sizeof(struct cstorm_status_block)/4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004105}
4106
Eilon Greenstein5c862842008-08-13 15:51:48 -07004107static void bnx2x_init_sb(struct bnx2x *bp, struct host_status_block *sb,
4108 dma_addr_t mapping, int sb_id)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004109{
4110 int port = BP_PORT(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004111 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004112 int index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004113 u64 section;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004114
4115 /* USTORM */
4116 section = ((u64)mapping) + offsetof(struct host_status_block,
4117 u_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004118 sb->u_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004119
4120 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004121 USTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004122 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004123 ((USTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004124 U64_HI(section));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004125 REG_WR8(bp, BAR_USTRORM_INTMEM + FP_USB_FUNC_OFF +
4126 USTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004127
4128 for (index = 0; index < HC_USTORM_SB_NUM_INDICES; index++)
4129 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004130 USTORM_SB_HC_DISABLE_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004131
4132 /* CSTORM */
4133 section = ((u64)mapping) + offsetof(struct host_status_block,
4134 c_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004135 sb->c_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004136
4137 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004138 CSTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004139 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004140 ((CSTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004141 U64_HI(section));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004142 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_CSB_FUNC_OFF +
4143 CSTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004144
4145 for (index = 0; index < HC_CSTORM_SB_NUM_INDICES; index++)
4146 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004147 CSTORM_SB_HC_DISABLE_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004148
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004149 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
4150}
4151
4152static void bnx2x_zero_def_sb(struct bnx2x *bp)
4153{
4154 int func = BP_FUNC(bp);
4155
4156 bnx2x_init_fill(bp, BAR_USTRORM_INTMEM +
4157 USTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4158 sizeof(struct ustorm_def_status_block)/4);
4159 bnx2x_init_fill(bp, BAR_CSTRORM_INTMEM +
4160 CSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4161 sizeof(struct cstorm_def_status_block)/4);
4162 bnx2x_init_fill(bp, BAR_XSTRORM_INTMEM +
4163 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4164 sizeof(struct xstorm_def_status_block)/4);
4165 bnx2x_init_fill(bp, BAR_TSTRORM_INTMEM +
4166 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4167 sizeof(struct tstorm_def_status_block)/4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004168}
4169
4170static void bnx2x_init_def_sb(struct bnx2x *bp,
4171 struct host_def_status_block *def_sb,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004172 dma_addr_t mapping, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004173{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004174 int port = BP_PORT(bp);
4175 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004176 int index, val, reg_offset;
4177 u64 section;
4178
4179 /* ATTN */
4180 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4181 atten_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004182 def_sb->atten_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004183
Eliezer Tamir49d66772008-02-28 11:53:13 -08004184 bp->attn_state = 0;
4185
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004186 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4187 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
4188
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004189 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004190 bp->attn_group[index].sig[0] = REG_RD(bp,
4191 reg_offset + 0x10*index);
4192 bp->attn_group[index].sig[1] = REG_RD(bp,
4193 reg_offset + 0x4 + 0x10*index);
4194 bp->attn_group[index].sig[2] = REG_RD(bp,
4195 reg_offset + 0x8 + 0x10*index);
4196 bp->attn_group[index].sig[3] = REG_RD(bp,
4197 reg_offset + 0xc + 0x10*index);
4198 }
4199
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004200 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
4201 HC_REG_ATTN_MSG0_ADDR_L);
4202
4203 REG_WR(bp, reg_offset, U64_LO(section));
4204 REG_WR(bp, reg_offset + 4, U64_HI(section));
4205
4206 reg_offset = (port ? HC_REG_ATTN_NUM_P1 : HC_REG_ATTN_NUM_P0);
4207
4208 val = REG_RD(bp, reg_offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004209 val |= sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004210 REG_WR(bp, reg_offset, val);
4211
4212 /* USTORM */
4213 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4214 u_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004215 def_sb->u_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004216
4217 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004218 USTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004219 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004220 ((USTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004221 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004222 REG_WR8(bp, BAR_USTRORM_INTMEM + DEF_USB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004223 USTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004224
4225 for (index = 0; index < HC_USTORM_DEF_SB_NUM_INDICES; index++)
4226 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004227 USTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004228
4229 /* CSTORM */
4230 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4231 c_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004232 def_sb->c_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004233
4234 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004235 CSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004236 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004237 ((CSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004238 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004239 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_CSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004240 CSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004241
4242 for (index = 0; index < HC_CSTORM_DEF_SB_NUM_INDICES; index++)
4243 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004244 CSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004245
4246 /* TSTORM */
4247 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4248 t_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004249 def_sb->t_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004250
4251 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004252 TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004253 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004254 ((TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004255 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004256 REG_WR8(bp, BAR_TSTRORM_INTMEM + DEF_TSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004257 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004258
4259 for (index = 0; index < HC_TSTORM_DEF_SB_NUM_INDICES; index++)
4260 REG_WR16(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004261 TSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004262
4263 /* XSTORM */
4264 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4265 x_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004266 def_sb->x_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004267
4268 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004269 XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004270 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004271 ((XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004272 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004273 REG_WR8(bp, BAR_XSTRORM_INTMEM + DEF_XSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004274 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004275
4276 for (index = 0; index < HC_XSTORM_DEF_SB_NUM_INDICES; index++)
4277 REG_WR16(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004278 XSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004279
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004280 bp->stats_pending = 0;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004281 bp->set_mac_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004282
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004283 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004284}
4285
4286static void bnx2x_update_coalesce(struct bnx2x *bp)
4287{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004288 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004289 int i;
4290
4291 for_each_queue(bp, i) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004292 int sb_id = bp->fp[i].sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004293
4294 /* HC_INDEX_U_ETH_RX_CQ_CONS */
4295 REG_WR8(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004296 USTORM_SB_HC_TIMEOUT_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004297 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004298 bp->rx_ticks/12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004299 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004300 USTORM_SB_HC_DISABLE_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004301 U_SB_ETH_RX_CQ_INDEX),
4302 bp->rx_ticks ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004303
4304 /* HC_INDEX_C_ETH_TX_CQ_CONS */
4305 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004306 CSTORM_SB_HC_TIMEOUT_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004307 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004308 bp->tx_ticks/12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004309 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004310 CSTORM_SB_HC_DISABLE_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004311 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004312 bp->tx_ticks ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004313 }
4314}
4315
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004316static inline void bnx2x_free_tpa_pool(struct bnx2x *bp,
4317 struct bnx2x_fastpath *fp, int last)
4318{
4319 int i;
4320
4321 for (i = 0; i < last; i++) {
4322 struct sw_rx_bd *rx_buf = &(fp->tpa_pool[i]);
4323 struct sk_buff *skb = rx_buf->skb;
4324
4325 if (skb == NULL) {
4326 DP(NETIF_MSG_IFDOWN, "tpa bin %d empty on free\n", i);
4327 continue;
4328 }
4329
4330 if (fp->tpa_state[i] == BNX2X_TPA_START)
4331 pci_unmap_single(bp->pdev,
4332 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07004333 bp->rx_buf_size,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004334 PCI_DMA_FROMDEVICE);
4335
4336 dev_kfree_skb(skb);
4337 rx_buf->skb = NULL;
4338 }
4339}
4340
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004341static void bnx2x_init_rx_rings(struct bnx2x *bp)
4342{
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004343 int func = BP_FUNC(bp);
Eilon Greenstein32626232008-08-13 15:51:07 -07004344 int max_agg_queues = CHIP_IS_E1(bp) ? ETH_MAX_AGGREGATION_QUEUES_E1 :
4345 ETH_MAX_AGGREGATION_QUEUES_E1H;
4346 u16 ring_prod, cqe_ring_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004347 int i, j;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004348
Eilon Greenstein0f008462009-02-12 08:36:18 +00004349 bp->rx_buf_size += bp->rx_offset + ETH_OVREHEAD + BNX2X_RX_ALIGN;
4350 DP(NETIF_MSG_IFUP,
4351 "mtu %d rx_buf_size %d\n", bp->dev->mtu, bp->rx_buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004352
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004353 if (bp->flags & TPA_ENABLE_FLAG) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004354
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004355 for_each_rx_queue(bp, j) {
Eilon Greenstein32626232008-08-13 15:51:07 -07004356 struct bnx2x_fastpath *fp = &bp->fp[j];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004357
Eilon Greenstein32626232008-08-13 15:51:07 -07004358 for (i = 0; i < max_agg_queues; i++) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004359 fp->tpa_pool[i].skb =
4360 netdev_alloc_skb(bp->dev, bp->rx_buf_size);
4361 if (!fp->tpa_pool[i].skb) {
4362 BNX2X_ERR("Failed to allocate TPA "
4363 "skb pool for queue[%d] - "
4364 "disabling TPA on this "
4365 "queue!\n", j);
4366 bnx2x_free_tpa_pool(bp, fp, i);
4367 fp->disable_tpa = 1;
4368 break;
4369 }
4370 pci_unmap_addr_set((struct sw_rx_bd *)
4371 &bp->fp->tpa_pool[i],
4372 mapping, 0);
4373 fp->tpa_state[i] = BNX2X_TPA_STOP;
4374 }
4375 }
4376 }
4377
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004378 for_each_rx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004379 struct bnx2x_fastpath *fp = &bp->fp[j];
4380
4381 fp->rx_bd_cons = 0;
4382 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004383 fp->rx_bd_cons_sb = BNX2X_RX_SB_BD_INDEX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004384
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004385 /* "next page" elements initialization */
4386 /* SGE ring */
4387 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
4388 struct eth_rx_sge *sge;
4389
4390 sge = &fp->rx_sge_ring[RX_SGE_CNT * i - 2];
4391 sge->addr_hi =
4392 cpu_to_le32(U64_HI(fp->rx_sge_mapping +
4393 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
4394 sge->addr_lo =
4395 cpu_to_le32(U64_LO(fp->rx_sge_mapping +
4396 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
4397 }
4398
4399 bnx2x_init_sge_ring_bit_mask(fp);
4400
4401 /* RX BD ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004402 for (i = 1; i <= NUM_RX_RINGS; i++) {
4403 struct eth_rx_bd *rx_bd;
4404
4405 rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
4406 rx_bd->addr_hi =
4407 cpu_to_le32(U64_HI(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004408 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004409 rx_bd->addr_lo =
4410 cpu_to_le32(U64_LO(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004411 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004412 }
4413
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004414 /* CQ ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004415 for (i = 1; i <= NUM_RCQ_RINGS; i++) {
4416 struct eth_rx_cqe_next_page *nextpg;
4417
4418 nextpg = (struct eth_rx_cqe_next_page *)
4419 &fp->rx_comp_ring[RCQ_DESC_CNT * i - 1];
4420 nextpg->addr_hi =
4421 cpu_to_le32(U64_HI(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004422 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004423 nextpg->addr_lo =
4424 cpu_to_le32(U64_LO(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004425 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004426 }
4427
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004428 /* Allocate SGEs and initialize the ring elements */
4429 for (i = 0, ring_prod = 0;
4430 i < MAX_RX_SGE_CNT*NUM_RX_SGE_PAGES; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004431
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004432 if (bnx2x_alloc_rx_sge(bp, fp, ring_prod) < 0) {
4433 BNX2X_ERR("was only able to allocate "
4434 "%d rx sges\n", i);
4435 BNX2X_ERR("disabling TPA for queue[%d]\n", j);
4436 /* Cleanup already allocated elements */
4437 bnx2x_free_rx_sge_range(bp, fp, ring_prod);
Eilon Greenstein32626232008-08-13 15:51:07 -07004438 bnx2x_free_tpa_pool(bp, fp, max_agg_queues);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004439 fp->disable_tpa = 1;
4440 ring_prod = 0;
4441 break;
4442 }
4443 ring_prod = NEXT_SGE_IDX(ring_prod);
4444 }
4445 fp->rx_sge_prod = ring_prod;
4446
4447 /* Allocate BDs and initialize BD ring */
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004448 fp->rx_comp_cons = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004449 cqe_ring_prod = ring_prod = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004450 for (i = 0; i < bp->rx_ring_size; i++) {
4451 if (bnx2x_alloc_rx_skb(bp, fp, ring_prod) < 0) {
4452 BNX2X_ERR("was only able to allocate "
Eilon Greensteinde832a52009-02-12 08:36:33 +00004453 "%d rx skbs on queue[%d]\n", i, j);
4454 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004455 break;
4456 }
4457 ring_prod = NEXT_RX_IDX(ring_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004458 cqe_ring_prod = NEXT_RCQ_IDX(cqe_ring_prod);
Ilpo Järvinen53e5e962008-07-25 21:40:45 -07004459 WARN_ON(ring_prod <= i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004460 }
4461
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004462 fp->rx_bd_prod = ring_prod;
4463 /* must not have more available CQEs than BDs */
4464 fp->rx_comp_prod = min((u16)(NUM_RCQ_RINGS*RCQ_DESC_CNT),
4465 cqe_ring_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004466 fp->rx_pkt = fp->rx_calls = 0;
4467
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004468 /* Warning!
4469 * this will generate an interrupt (to the TSTORM)
4470 * must only be done after chip is initialized
4471 */
4472 bnx2x_update_rx_prod(bp, fp, ring_prod, fp->rx_comp_prod,
4473 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004474 if (j != 0)
4475 continue;
4476
4477 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004478 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004479 U64_LO(fp->rx_comp_mapping));
4480 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004481 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004482 U64_HI(fp->rx_comp_mapping));
4483 }
4484}
4485
4486static void bnx2x_init_tx_ring(struct bnx2x *bp)
4487{
4488 int i, j;
4489
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004490 for_each_tx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004491 struct bnx2x_fastpath *fp = &bp->fp[j];
4492
4493 for (i = 1; i <= NUM_TX_RINGS; i++) {
4494 struct eth_tx_bd *tx_bd =
4495 &fp->tx_desc_ring[TX_DESC_CNT * i - 1];
4496
4497 tx_bd->addr_hi =
4498 cpu_to_le32(U64_HI(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004499 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004500 tx_bd->addr_lo =
4501 cpu_to_le32(U64_LO(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004502 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004503 }
4504
4505 fp->tx_pkt_prod = 0;
4506 fp->tx_pkt_cons = 0;
4507 fp->tx_bd_prod = 0;
4508 fp->tx_bd_cons = 0;
4509 fp->tx_cons_sb = BNX2X_TX_SB_INDEX;
4510 fp->tx_pkt = 0;
4511 }
4512}
4513
4514static void bnx2x_init_sp_ring(struct bnx2x *bp)
4515{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004516 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004517
4518 spin_lock_init(&bp->spq_lock);
4519
4520 bp->spq_left = MAX_SPQ_PENDING;
4521 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004522 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
4523 bp->spq_prod_bd = bp->spq;
4524 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
4525
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004526 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004527 U64_LO(bp->spq_mapping));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004528 REG_WR(bp,
4529 XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004530 U64_HI(bp->spq_mapping));
4531
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004532 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004533 bp->spq_prod_idx);
4534}
4535
4536static void bnx2x_init_context(struct bnx2x *bp)
4537{
4538 int i;
4539
4540 for_each_queue(bp, i) {
4541 struct eth_context *context = bnx2x_sp(bp, context[i].eth);
4542 struct bnx2x_fastpath *fp = &bp->fp[i];
Eilon Greensteinde832a52009-02-12 08:36:33 +00004543 u8 cl_id = fp->cl_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004544 u8 sb_id = FP_SB_ID(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004545
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004546 context->ustorm_st_context.common.sb_index_numbers =
4547 BNX2X_RX_SB_INDEX_NUM;
4548 context->ustorm_st_context.common.clientId = FP_CL_ID(fp);
4549 context->ustorm_st_context.common.status_block_id = sb_id;
4550 context->ustorm_st_context.common.flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004551 (USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT |
4552 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS);
4553 context->ustorm_st_context.common.statistics_counter_id =
4554 cl_id;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004555 context->ustorm_st_context.common.mc_alignment_log_size =
Eilon Greenstein0f008462009-02-12 08:36:18 +00004556 BNX2X_RX_ALIGN_SHIFT;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004557 context->ustorm_st_context.common.bd_buff_size =
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07004558 bp->rx_buf_size;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004559 context->ustorm_st_context.common.bd_page_base_hi =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004560 U64_HI(fp->rx_desc_mapping);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004561 context->ustorm_st_context.common.bd_page_base_lo =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004562 U64_LO(fp->rx_desc_mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004563 if (!fp->disable_tpa) {
4564 context->ustorm_st_context.common.flags |=
4565 (USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA |
4566 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING);
4567 context->ustorm_st_context.common.sge_buff_size =
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004568 (u16)min((u32)SGE_PAGE_SIZE*PAGES_PER_SGE,
4569 (u32)0xffff);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004570 context->ustorm_st_context.common.sge_page_base_hi =
4571 U64_HI(fp->rx_sge_mapping);
4572 context->ustorm_st_context.common.sge_page_base_lo =
4573 U64_LO(fp->rx_sge_mapping);
4574 }
4575
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004576 context->ustorm_ag_context.cdu_usage =
4577 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
4578 CDU_REGION_NUMBER_UCM_AG,
4579 ETH_CONNECTION_TYPE);
4580
4581 context->xstorm_st_context.tx_bd_page_base_hi =
4582 U64_HI(fp->tx_desc_mapping);
4583 context->xstorm_st_context.tx_bd_page_base_lo =
4584 U64_LO(fp->tx_desc_mapping);
4585 context->xstorm_st_context.db_data_addr_hi =
4586 U64_HI(fp->tx_prods_mapping);
4587 context->xstorm_st_context.db_data_addr_lo =
4588 U64_LO(fp->tx_prods_mapping);
4589 context->xstorm_st_context.statistics_data = (fp->cl_id |
4590 XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004591 context->cstorm_st_context.sb_index_number =
Eilon Greenstein5c862842008-08-13 15:51:48 -07004592 C_SB_ETH_TX_CQ_INDEX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004593 context->cstorm_st_context.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004594
4595 context->xstorm_ag_context.cdu_reserved =
4596 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
4597 CDU_REGION_NUMBER_XCM_AG,
4598 ETH_CONNECTION_TYPE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004599 }
4600}
4601
4602static void bnx2x_init_ind_table(struct bnx2x *bp)
4603{
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08004604 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004605 int i;
4606
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004607 if (bp->multi_mode == ETH_RSS_MODE_DISABLED)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004608 return;
4609
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004610 DP(NETIF_MSG_IFUP,
4611 "Initializing indirection table multi_mode %d\n", bp->multi_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004612 for (i = 0; i < TSTORM_INDIRECTION_TABLE_SIZE; i++)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004613 REG_WR8(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08004614 TSTORM_INDIRECTION_TABLE_OFFSET(func) + i,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004615 BP_CL_ID(bp) + (i % bp->num_rx_queues));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004616}
4617
Eliezer Tamir49d66772008-02-28 11:53:13 -08004618static void bnx2x_set_client_config(struct bnx2x *bp)
4619{
Eliezer Tamir49d66772008-02-28 11:53:13 -08004620 struct tstorm_eth_client_config tstorm_client = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004621 int port = BP_PORT(bp);
4622 int i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08004623
Eilon Greensteine7799c52009-01-14 21:30:27 -08004624 tstorm_client.mtu = bp->dev->mtu;
Eliezer Tamir49d66772008-02-28 11:53:13 -08004625 tstorm_client.config_flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004626 (TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE |
4627 TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE);
Eliezer Tamir49d66772008-02-28 11:53:13 -08004628#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08004629 if (bp->rx_mode && bp->vlgrp && (bp->flags & HW_VLAN_RX_FLAG)) {
Eliezer Tamir49d66772008-02-28 11:53:13 -08004630 tstorm_client.config_flags |=
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004631 TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE;
Eliezer Tamir49d66772008-02-28 11:53:13 -08004632 DP(NETIF_MSG_IFUP, "vlan removal enabled\n");
4633 }
4634#endif
Eliezer Tamir49d66772008-02-28 11:53:13 -08004635
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004636 if (bp->flags & TPA_ENABLE_FLAG) {
4637 tstorm_client.max_sges_for_packet =
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08004638 SGE_PAGE_ALIGN(tstorm_client.mtu) >> SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004639 tstorm_client.max_sges_for_packet =
4640 ((tstorm_client.max_sges_for_packet +
4641 PAGES_PER_SGE - 1) & (~(PAGES_PER_SGE - 1))) >>
4642 PAGES_PER_SGE_SHIFT;
4643
4644 tstorm_client.config_flags |=
4645 TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING;
4646 }
4647
Eliezer Tamir49d66772008-02-28 11:53:13 -08004648 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00004649 tstorm_client.statistics_counter_id = bp->fp[i].cl_id;
4650
Eliezer Tamir49d66772008-02-28 11:53:13 -08004651 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004652 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id),
Eliezer Tamir49d66772008-02-28 11:53:13 -08004653 ((u32 *)&tstorm_client)[0]);
4654 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004655 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id) + 4,
Eliezer Tamir49d66772008-02-28 11:53:13 -08004656 ((u32 *)&tstorm_client)[1]);
4657 }
4658
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004659 DP(BNX2X_MSG_OFF, "tstorm_client: 0x%08x 0x%08x\n",
4660 ((u32 *)&tstorm_client)[0], ((u32 *)&tstorm_client)[1]);
Eliezer Tamir49d66772008-02-28 11:53:13 -08004661}
4662
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004663static void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
4664{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004665 struct tstorm_eth_mac_filter_config tstorm_mac_filter = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004666 int mode = bp->rx_mode;
4667 int mask = (1 << BP_L_ID(bp));
4668 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004669 int i;
4670
Eilon Greenstein3196a882008-08-13 15:58:49 -07004671 DP(NETIF_MSG_IFUP, "rx mode %d mask 0x%x\n", mode, mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004672
4673 switch (mode) {
4674 case BNX2X_RX_MODE_NONE: /* no Rx */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004675 tstorm_mac_filter.ucast_drop_all = mask;
4676 tstorm_mac_filter.mcast_drop_all = mask;
4677 tstorm_mac_filter.bcast_drop_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004678 break;
4679 case BNX2X_RX_MODE_NORMAL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004680 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004681 break;
4682 case BNX2X_RX_MODE_ALLMULTI:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004683 tstorm_mac_filter.mcast_accept_all = mask;
4684 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004685 break;
4686 case BNX2X_RX_MODE_PROMISC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004687 tstorm_mac_filter.ucast_accept_all = mask;
4688 tstorm_mac_filter.mcast_accept_all = mask;
4689 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004690 break;
4691 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004692 BNX2X_ERR("BAD rx mode (%d)\n", mode);
4693 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004694 }
4695
4696 for (i = 0; i < sizeof(struct tstorm_eth_mac_filter_config)/4; i++) {
4697 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004698 TSTORM_MAC_FILTER_CONFIG_OFFSET(func) + i * 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004699 ((u32 *)&tstorm_mac_filter)[i]);
4700
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004701/* DP(NETIF_MSG_IFUP, "tstorm_mac_filter[%d]: 0x%08x\n", i,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004702 ((u32 *)&tstorm_mac_filter)[i]); */
4703 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004704
Eliezer Tamir49d66772008-02-28 11:53:13 -08004705 if (mode != BNX2X_RX_MODE_NONE)
4706 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004707}
4708
Eilon Greenstein471de712008-08-13 15:49:35 -07004709static void bnx2x_init_internal_common(struct bnx2x *bp)
4710{
4711 int i;
4712
Yitchak Gertner3cdf1db2008-08-25 15:24:21 -07004713 if (bp->flags & TPA_ENABLE_FLAG) {
4714 struct tstorm_eth_tpa_exist tpa = {0};
4715
4716 tpa.tpa_exist = 1;
4717
4718 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_TPA_EXIST_OFFSET,
4719 ((u32 *)&tpa)[0]);
4720 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_TPA_EXIST_OFFSET + 4,
4721 ((u32 *)&tpa)[1]);
4722 }
4723
Eilon Greenstein471de712008-08-13 15:49:35 -07004724 /* Zero this manually as its initialization is
4725 currently missing in the initTool */
4726 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
4727 REG_WR(bp, BAR_USTRORM_INTMEM +
4728 USTORM_AGG_DATA_OFFSET + i * 4, 0);
4729}
4730
4731static void bnx2x_init_internal_port(struct bnx2x *bp)
4732{
4733 int port = BP_PORT(bp);
4734
4735 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4736 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4737 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4738 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4739}
4740
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00004741/* Calculates the sum of vn_min_rates.
4742 It's needed for further normalizing of the min_rates.
4743 Returns:
4744 sum of vn_min_rates.
4745 or
4746 0 - if all the min_rates are 0.
4747 In the later case fainess algorithm should be deactivated.
4748 If not all min_rates are zero then those that are zeroes will be set to 1.
4749 */
4750static void bnx2x_calc_vn_weight_sum(struct bnx2x *bp)
4751{
4752 int all_zero = 1;
4753 int port = BP_PORT(bp);
4754 int vn;
4755
4756 bp->vn_weight_sum = 0;
4757 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
4758 int func = 2*vn + port;
4759 u32 vn_cfg =
4760 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
4761 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
4762 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
4763
4764 /* Skip hidden vns */
4765 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
4766 continue;
4767
4768 /* If min rate is zero - set it to 1 */
4769 if (!vn_min_rate)
4770 vn_min_rate = DEF_MIN_RATE;
4771 else
4772 all_zero = 0;
4773
4774 bp->vn_weight_sum += vn_min_rate;
4775 }
4776
4777 /* ... only if all min rates are zeros - disable fairness */
4778 if (all_zero)
4779 bp->vn_weight_sum = 0;
4780}
4781
Eilon Greenstein471de712008-08-13 15:49:35 -07004782static void bnx2x_init_internal_func(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004783{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004784 struct tstorm_eth_function_common_config tstorm_config = {0};
4785 struct stats_indication_flags stats_flags = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004786 int port = BP_PORT(bp);
4787 int func = BP_FUNC(bp);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004788 int i, j;
4789 u32 offset;
Eilon Greenstein471de712008-08-13 15:49:35 -07004790 u16 max_agg_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004791
4792 if (is_multi(bp)) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004793 tstorm_config.config_flags = MULTI_FLAGS(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004794 tstorm_config.rss_result_mask = MULTI_MASK;
4795 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004796 if (IS_E1HMF(bp))
4797 tstorm_config.config_flags |=
4798 TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004799
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004800 tstorm_config.leading_client_id = BP_L_ID(bp);
4801
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004802 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004803 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004804 (*(u32 *)&tstorm_config));
4805
Eliezer Tamirc14423f2008-02-28 11:49:42 -08004806 bp->rx_mode = BNX2X_RX_MODE_NONE; /* no rx until link is up */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004807 bnx2x_set_storm_rx_mode(bp);
4808
Eilon Greensteinde832a52009-02-12 08:36:33 +00004809 for_each_queue(bp, i) {
4810 u8 cl_id = bp->fp[i].cl_id;
4811
4812 /* reset xstorm per client statistics */
4813 offset = BAR_XSTRORM_INTMEM +
4814 XSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
4815 for (j = 0;
4816 j < sizeof(struct xstorm_per_client_stats) / 4; j++)
4817 REG_WR(bp, offset + j*4, 0);
4818
4819 /* reset tstorm per client statistics */
4820 offset = BAR_TSTRORM_INTMEM +
4821 TSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
4822 for (j = 0;
4823 j < sizeof(struct tstorm_per_client_stats) / 4; j++)
4824 REG_WR(bp, offset + j*4, 0);
4825
4826 /* reset ustorm per client statistics */
4827 offset = BAR_USTRORM_INTMEM +
4828 USTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
4829 for (j = 0;
4830 j < sizeof(struct ustorm_per_client_stats) / 4; j++)
4831 REG_WR(bp, offset + j*4, 0);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004832 }
4833
4834 /* Init statistics related context */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004835 stats_flags.collect_eth = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004836
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004837 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004838 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004839 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004840 ((u32 *)&stats_flags)[1]);
4841
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004842 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004843 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004844 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004845 ((u32 *)&stats_flags)[1]);
4846
Eilon Greensteinde832a52009-02-12 08:36:33 +00004847 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func),
4848 ((u32 *)&stats_flags)[0]);
4849 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func) + 4,
4850 ((u32 *)&stats_flags)[1]);
4851
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004852 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004853 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004854 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004855 ((u32 *)&stats_flags)[1]);
4856
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004857 REG_WR(bp, BAR_XSTRORM_INTMEM +
4858 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
4859 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
4860 REG_WR(bp, BAR_XSTRORM_INTMEM +
4861 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
4862 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
4863
4864 REG_WR(bp, BAR_TSTRORM_INTMEM +
4865 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
4866 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
4867 REG_WR(bp, BAR_TSTRORM_INTMEM +
4868 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
4869 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004870
Eilon Greensteinde832a52009-02-12 08:36:33 +00004871 REG_WR(bp, BAR_USTRORM_INTMEM +
4872 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
4873 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
4874 REG_WR(bp, BAR_USTRORM_INTMEM +
4875 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
4876 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
4877
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004878 if (CHIP_IS_E1H(bp)) {
4879 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNCTION_MODE_OFFSET,
4880 IS_E1HMF(bp));
4881 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNCTION_MODE_OFFSET,
4882 IS_E1HMF(bp));
4883 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNCTION_MODE_OFFSET,
4884 IS_E1HMF(bp));
4885 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNCTION_MODE_OFFSET,
4886 IS_E1HMF(bp));
4887
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004888 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_E1HOV_OFFSET(func),
4889 bp->e1hov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004890 }
4891
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08004892 /* Init CQ ring mapping and aggregation size, the FW limit is 8 frags */
4893 max_agg_size =
4894 min((u32)(min((u32)8, (u32)MAX_SKB_FRAGS) *
4895 SGE_PAGE_SIZE * PAGES_PER_SGE),
4896 (u32)0xffff);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004897 for_each_rx_queue(bp, i) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004898 struct bnx2x_fastpath *fp = &bp->fp[i];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004899
4900 REG_WR(bp, BAR_USTRORM_INTMEM +
4901 USTORM_CQE_PAGE_BASE_OFFSET(port, FP_CL_ID(fp)),
4902 U64_LO(fp->rx_comp_mapping));
4903 REG_WR(bp, BAR_USTRORM_INTMEM +
4904 USTORM_CQE_PAGE_BASE_OFFSET(port, FP_CL_ID(fp)) + 4,
4905 U64_HI(fp->rx_comp_mapping));
4906
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004907 REG_WR16(bp, BAR_USTRORM_INTMEM +
4908 USTORM_MAX_AGG_SIZE_OFFSET(port, FP_CL_ID(fp)),
4909 max_agg_size);
4910 }
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00004911
4912 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
4913
4914 /* Init rate shaping and fairness contexts */
4915 if (IS_E1HMF(bp)) {
4916 int vn;
4917
4918 /* During init there is no active link
4919 Until link is up, set link rate to 10Gbps */
4920 bp->link_vars.line_speed = SPEED_10000;
4921 bnx2x_init_port_minmax(bp);
4922
4923 bnx2x_calc_vn_weight_sum(bp);
4924
4925 for (vn = VN_0; vn < E1HVN_MAX; vn++)
4926 bnx2x_init_vn_minmax(bp, 2*vn + port);
4927
4928 /* Enable rate shaping and fairness */
4929 bp->cmng.flags.cmng_enables =
4930 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
4931 if (bp->vn_weight_sum)
4932 bp->cmng.flags.cmng_enables |=
4933 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
4934 else
4935 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
4936 " fairness will be disabled\n");
4937 } else {
4938 /* rate shaping and fairness are disabled */
4939 DP(NETIF_MSG_IFUP,
4940 "single function mode minmax will be disabled\n");
4941 }
4942
4943
4944 /* Store it to internal memory */
4945 if (bp->port.pmf)
4946 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
4947 REG_WR(bp, BAR_XSTRORM_INTMEM +
4948 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i * 4,
4949 ((u32 *)(&bp->cmng))[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004950}
4951
Eilon Greenstein471de712008-08-13 15:49:35 -07004952static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
4953{
4954 switch (load_code) {
4955 case FW_MSG_CODE_DRV_LOAD_COMMON:
4956 bnx2x_init_internal_common(bp);
4957 /* no break */
4958
4959 case FW_MSG_CODE_DRV_LOAD_PORT:
4960 bnx2x_init_internal_port(bp);
4961 /* no break */
4962
4963 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
4964 bnx2x_init_internal_func(bp);
4965 break;
4966
4967 default:
4968 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
4969 break;
4970 }
4971}
4972
4973static void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004974{
4975 int i;
4976
4977 for_each_queue(bp, i) {
4978 struct bnx2x_fastpath *fp = &bp->fp[i];
4979
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004980 fp->bp = bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004981 fp->state = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004982 fp->index = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004983 fp->cl_id = BP_L_ID(bp) + i;
4984 fp->sb_id = fp->cl_id;
4985 DP(NETIF_MSG_IFUP,
4986 "bnx2x_init_sb(%p,%p) index %d cl_id %d sb %d\n",
4987 bp, fp->status_blk, i, FP_CL_ID(fp), FP_SB_ID(fp));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004988 bnx2x_init_sb(bp, fp->status_blk, fp->status_blk_mapping,
4989 FP_SB_ID(fp));
4990 bnx2x_update_fpsb_idx(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004991 }
4992
Eilon Greenstein5c862842008-08-13 15:51:48 -07004993 bnx2x_init_def_sb(bp, bp->def_status_blk, bp->def_status_blk_mapping,
4994 DEF_SB_ID);
4995 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004996 bnx2x_update_coalesce(bp);
4997 bnx2x_init_rx_rings(bp);
4998 bnx2x_init_tx_ring(bp);
4999 bnx2x_init_sp_ring(bp);
5000 bnx2x_init_context(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07005001 bnx2x_init_internal(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005002 bnx2x_init_ind_table(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005003 bnx2x_stats_init(bp);
5004
5005 /* At this point, we are ready for interrupts */
5006 atomic_set(&bp->intr_sem, 0);
5007
5008 /* flush all before enabling interrupts */
5009 mb();
5010 mmiowb();
5011
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08005012 bnx2x_int_enable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005013}
5014
5015/* end of nic init */
5016
5017/*
5018 * gzip service functions
5019 */
5020
5021static int bnx2x_gunzip_init(struct bnx2x *bp)
5022{
5023 bp->gunzip_buf = pci_alloc_consistent(bp->pdev, FW_BUF_SIZE,
5024 &bp->gunzip_mapping);
5025 if (bp->gunzip_buf == NULL)
5026 goto gunzip_nomem1;
5027
5028 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
5029 if (bp->strm == NULL)
5030 goto gunzip_nomem2;
5031
5032 bp->strm->workspace = kmalloc(zlib_inflate_workspacesize(),
5033 GFP_KERNEL);
5034 if (bp->strm->workspace == NULL)
5035 goto gunzip_nomem3;
5036
5037 return 0;
5038
5039gunzip_nomem3:
5040 kfree(bp->strm);
5041 bp->strm = NULL;
5042
5043gunzip_nomem2:
5044 pci_free_consistent(bp->pdev, FW_BUF_SIZE, bp->gunzip_buf,
5045 bp->gunzip_mapping);
5046 bp->gunzip_buf = NULL;
5047
5048gunzip_nomem1:
5049 printk(KERN_ERR PFX "%s: Cannot allocate firmware buffer for"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005050 " un-compression\n", bp->dev->name);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005051 return -ENOMEM;
5052}
5053
5054static void bnx2x_gunzip_end(struct bnx2x *bp)
5055{
5056 kfree(bp->strm->workspace);
5057
5058 kfree(bp->strm);
5059 bp->strm = NULL;
5060
5061 if (bp->gunzip_buf) {
5062 pci_free_consistent(bp->pdev, FW_BUF_SIZE, bp->gunzip_buf,
5063 bp->gunzip_mapping);
5064 bp->gunzip_buf = NULL;
5065 }
5066}
5067
5068static int bnx2x_gunzip(struct bnx2x *bp, u8 *zbuf, int len)
5069{
5070 int n, rc;
5071
5072 /* check gzip header */
5073 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED))
5074 return -EINVAL;
5075
5076 n = 10;
5077
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005078#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005079
5080 if (zbuf[3] & FNAME)
5081 while ((zbuf[n++] != 0) && (n < len));
5082
5083 bp->strm->next_in = zbuf + n;
5084 bp->strm->avail_in = len - n;
5085 bp->strm->next_out = bp->gunzip_buf;
5086 bp->strm->avail_out = FW_BUF_SIZE;
5087
5088 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
5089 if (rc != Z_OK)
5090 return rc;
5091
5092 rc = zlib_inflate(bp->strm, Z_FINISH);
5093 if ((rc != Z_OK) && (rc != Z_STREAM_END))
5094 printk(KERN_ERR PFX "%s: Firmware decompression error: %s\n",
5095 bp->dev->name, bp->strm->msg);
5096
5097 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
5098 if (bp->gunzip_outlen & 0x3)
5099 printk(KERN_ERR PFX "%s: Firmware decompression error:"
5100 " gunzip_outlen (%d) not aligned\n",
5101 bp->dev->name, bp->gunzip_outlen);
5102 bp->gunzip_outlen >>= 2;
5103
5104 zlib_inflateEnd(bp->strm);
5105
5106 if (rc == Z_STREAM_END)
5107 return 0;
5108
5109 return rc;
5110}
5111
5112/* nic load/unload */
5113
5114/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005115 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005116 */
5117
5118/* send a NIG loopback debug packet */
5119static void bnx2x_lb_pckt(struct bnx2x *bp)
5120{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005121 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005122
5123 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005124 wb_write[0] = 0x55555555;
5125 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005126 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005127 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005128
5129 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005130 wb_write[0] = 0x09000000;
5131 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005132 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005133 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005134}
5135
5136/* some of the internal memories
5137 * are not directly readable from the driver
5138 * to test them we send debug packets
5139 */
5140static int bnx2x_int_mem_test(struct bnx2x *bp)
5141{
5142 int factor;
5143 int count, i;
5144 u32 val = 0;
5145
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005146 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005147 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005148 else if (CHIP_REV_IS_EMUL(bp))
5149 factor = 200;
5150 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005151 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005152
5153 DP(NETIF_MSG_HW, "start part1\n");
5154
5155 /* Disable inputs of parser neighbor blocks */
5156 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5157 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5158 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005159 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005160
5161 /* Write 0 to parser credits for CFC search request */
5162 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5163
5164 /* send Ethernet packet */
5165 bnx2x_lb_pckt(bp);
5166
5167 /* TODO do i reset NIG statistic? */
5168 /* Wait until NIG register shows 1 packet of size 0x10 */
5169 count = 1000 * factor;
5170 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005171
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005172 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5173 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005174 if (val == 0x10)
5175 break;
5176
5177 msleep(10);
5178 count--;
5179 }
5180 if (val != 0x10) {
5181 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5182 return -1;
5183 }
5184
5185 /* Wait until PRS register shows 1 packet */
5186 count = 1000 * factor;
5187 while (count) {
5188 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005189 if (val == 1)
5190 break;
5191
5192 msleep(10);
5193 count--;
5194 }
5195 if (val != 0x1) {
5196 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5197 return -2;
5198 }
5199
5200 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005201 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005202 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005203 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005204 msleep(50);
5205 bnx2x_init_block(bp, BRB1_COMMON_START, BRB1_COMMON_END);
5206 bnx2x_init_block(bp, PRS_COMMON_START, PRS_COMMON_END);
5207
5208 DP(NETIF_MSG_HW, "part2\n");
5209
5210 /* Disable inputs of parser neighbor blocks */
5211 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5212 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5213 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005214 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005215
5216 /* Write 0 to parser credits for CFC search request */
5217 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5218
5219 /* send 10 Ethernet packets */
5220 for (i = 0; i < 10; i++)
5221 bnx2x_lb_pckt(bp);
5222
5223 /* Wait until NIG register shows 10 + 1
5224 packets of size 11*0x10 = 0xb0 */
5225 count = 1000 * factor;
5226 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005227
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005228 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5229 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005230 if (val == 0xb0)
5231 break;
5232
5233 msleep(10);
5234 count--;
5235 }
5236 if (val != 0xb0) {
5237 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5238 return -3;
5239 }
5240
5241 /* Wait until PRS register shows 2 packets */
5242 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5243 if (val != 2)
5244 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5245
5246 /* Write 1 to parser credits for CFC search request */
5247 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
5248
5249 /* Wait until PRS register shows 3 packets */
5250 msleep(10 * factor);
5251 /* Wait until NIG register shows 1 packet of size 0x10 */
5252 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5253 if (val != 3)
5254 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5255
5256 /* clear NIG EOP FIFO */
5257 for (i = 0; i < 11; i++)
5258 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
5259 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
5260 if (val != 1) {
5261 BNX2X_ERR("clear of NIG failed\n");
5262 return -4;
5263 }
5264
5265 /* Reset and init BRB, PRS, NIG */
5266 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
5267 msleep(50);
5268 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
5269 msleep(50);
5270 bnx2x_init_block(bp, BRB1_COMMON_START, BRB1_COMMON_END);
5271 bnx2x_init_block(bp, PRS_COMMON_START, PRS_COMMON_END);
5272#ifndef BCM_ISCSI
5273 /* set NIC mode */
5274 REG_WR(bp, PRS_REG_NIC_MODE, 1);
5275#endif
5276
5277 /* Enable inputs of parser neighbor blocks */
5278 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
5279 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
5280 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005281 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005282
5283 DP(NETIF_MSG_HW, "done\n");
5284
5285 return 0; /* OK */
5286}
5287
5288static void enable_blocks_attention(struct bnx2x *bp)
5289{
5290 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
5291 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
5292 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5293 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
5294 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
5295 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
5296 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
5297 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
5298 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005299/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
5300/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005301 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
5302 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
5303 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005304/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
5305/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005306 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
5307 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
5308 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
5309 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005310/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
5311/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
5312 if (CHIP_REV_IS_FPGA(bp))
5313 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
5314 else
5315 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005316 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
5317 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
5318 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005319/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
5320/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005321 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
5322 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005323/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
5324 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0X18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005325}
5326
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005327
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005328static void bnx2x_reset_common(struct bnx2x *bp)
5329{
5330 /* reset_common */
5331 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5332 0xd3ffff7f);
5333 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, 0x1403);
5334}
5335
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005336static int bnx2x_init_common(struct bnx2x *bp)
5337{
5338 u32 val, i;
5339
5340 DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_FUNC(bp));
5341
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005342 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005343 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
5344 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, 0xfffc);
5345
5346 bnx2x_init_block(bp, MISC_COMMON_START, MISC_COMMON_END);
5347 if (CHIP_IS_E1H(bp))
5348 REG_WR(bp, MISC_REG_E1HMF_MODE, IS_E1HMF(bp));
5349
5350 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x100);
5351 msleep(30);
5352 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x0);
5353
5354 bnx2x_init_block(bp, PXP_COMMON_START, PXP_COMMON_END);
5355 if (CHIP_IS_E1(bp)) {
5356 /* enable HW interrupt from PXP on USDM overflow
5357 bit 16 on INT_MASK_0 */
5358 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005359 }
5360
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005361 bnx2x_init_block(bp, PXP2_COMMON_START, PXP2_COMMON_END);
5362 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005363
5364#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005365 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
5366 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
5367 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
5368 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
5369 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00005370 /* make sure this value is 0 */
5371 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005372
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005373/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
5374 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
5375 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
5376 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
5377 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005378#endif
5379
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005380 REG_WR(bp, PXP2_REG_RQ_CDU_P_SIZE, 2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005381#ifdef BCM_ISCSI
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005382 REG_WR(bp, PXP2_REG_RQ_TM_P_SIZE, 5);
5383 REG_WR(bp, PXP2_REG_RQ_QM_P_SIZE, 5);
5384 REG_WR(bp, PXP2_REG_RQ_SRC_P_SIZE, 5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005385#endif
5386
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005387 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
5388 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005389
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005390 /* let the HW do it's magic ... */
5391 msleep(100);
5392 /* finish PXP init */
5393 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
5394 if (val != 1) {
5395 BNX2X_ERR("PXP2 CFG failed\n");
5396 return -EBUSY;
5397 }
5398 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
5399 if (val != 1) {
5400 BNX2X_ERR("PXP2 RD_INIT failed\n");
5401 return -EBUSY;
5402 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005403
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005404 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
5405 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005406
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005407 bnx2x_init_block(bp, DMAE_COMMON_START, DMAE_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005408
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005409 /* clean the DMAE memory */
5410 bp->dmae_ready = 1;
5411 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005412
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005413 bnx2x_init_block(bp, TCM_COMMON_START, TCM_COMMON_END);
5414 bnx2x_init_block(bp, UCM_COMMON_START, UCM_COMMON_END);
5415 bnx2x_init_block(bp, CCM_COMMON_START, CCM_COMMON_END);
5416 bnx2x_init_block(bp, XCM_COMMON_START, XCM_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005417
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005418 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
5419 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
5420 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
5421 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
5422
5423 bnx2x_init_block(bp, QM_COMMON_START, QM_COMMON_END);
5424 /* soft reset pulse */
5425 REG_WR(bp, QM_REG_SOFT_RESET, 1);
5426 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005427
5428#ifdef BCM_ISCSI
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005429 bnx2x_init_block(bp, TIMERS_COMMON_START, TIMERS_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005430#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005431
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005432 bnx2x_init_block(bp, DQ_COMMON_START, DQ_COMMON_END);
5433 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BCM_PAGE_SHIFT);
5434 if (!CHIP_REV_IS_SLOW(bp)) {
5435 /* enable hw interrupt from doorbell Q */
5436 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5437 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005438
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005439 bnx2x_init_block(bp, BRB1_COMMON_START, BRB1_COMMON_END);
5440 if (CHIP_REV_IS_SLOW(bp)) {
5441 /* fix for emulation and FPGA for no pause */
5442 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0, 513);
5443 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_1, 513);
5444 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0, 0);
5445 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_1, 0);
5446 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005447
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005448 bnx2x_init_block(bp, PRS_COMMON_START, PRS_COMMON_END);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005449 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005450 /* set NIC mode */
5451 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005452 if (CHIP_IS_E1H(bp))
5453 REG_WR(bp, PRS_REG_E1HOV_MODE, IS_E1HMF(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005454
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005455 bnx2x_init_block(bp, TSDM_COMMON_START, TSDM_COMMON_END);
5456 bnx2x_init_block(bp, CSDM_COMMON_START, CSDM_COMMON_END);
5457 bnx2x_init_block(bp, USDM_COMMON_START, USDM_COMMON_END);
5458 bnx2x_init_block(bp, XSDM_COMMON_START, XSDM_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005459
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005460 if (CHIP_IS_E1H(bp)) {
5461 bnx2x_init_fill(bp, TSTORM_INTMEM_ADDR, 0,
5462 STORM_INTMEM_SIZE_E1H/2);
5463 bnx2x_init_fill(bp,
5464 TSTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5465 0, STORM_INTMEM_SIZE_E1H/2);
5466 bnx2x_init_fill(bp, CSTORM_INTMEM_ADDR, 0,
5467 STORM_INTMEM_SIZE_E1H/2);
5468 bnx2x_init_fill(bp,
5469 CSTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5470 0, STORM_INTMEM_SIZE_E1H/2);
5471 bnx2x_init_fill(bp, XSTORM_INTMEM_ADDR, 0,
5472 STORM_INTMEM_SIZE_E1H/2);
5473 bnx2x_init_fill(bp,
5474 XSTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5475 0, STORM_INTMEM_SIZE_E1H/2);
5476 bnx2x_init_fill(bp, USTORM_INTMEM_ADDR, 0,
5477 STORM_INTMEM_SIZE_E1H/2);
5478 bnx2x_init_fill(bp,
5479 USTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5480 0, STORM_INTMEM_SIZE_E1H/2);
5481 } else { /* E1 */
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005482 bnx2x_init_fill(bp, TSTORM_INTMEM_ADDR, 0,
5483 STORM_INTMEM_SIZE_E1);
5484 bnx2x_init_fill(bp, CSTORM_INTMEM_ADDR, 0,
5485 STORM_INTMEM_SIZE_E1);
5486 bnx2x_init_fill(bp, XSTORM_INTMEM_ADDR, 0,
5487 STORM_INTMEM_SIZE_E1);
5488 bnx2x_init_fill(bp, USTORM_INTMEM_ADDR, 0,
5489 STORM_INTMEM_SIZE_E1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005490 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005491
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005492 bnx2x_init_block(bp, TSEM_COMMON_START, TSEM_COMMON_END);
5493 bnx2x_init_block(bp, USEM_COMMON_START, USEM_COMMON_END);
5494 bnx2x_init_block(bp, CSEM_COMMON_START, CSEM_COMMON_END);
5495 bnx2x_init_block(bp, XSEM_COMMON_START, XSEM_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005496
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005497 /* sync semi rtc */
5498 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5499 0x80000000);
5500 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
5501 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005502
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005503 bnx2x_init_block(bp, UPB_COMMON_START, UPB_COMMON_END);
5504 bnx2x_init_block(bp, XPB_COMMON_START, XPB_COMMON_END);
5505 bnx2x_init_block(bp, PBF_COMMON_START, PBF_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005506
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005507 REG_WR(bp, SRC_REG_SOFT_RST, 1);
5508 for (i = SRC_REG_KEYRSS0_0; i <= SRC_REG_KEYRSS1_9; i += 4) {
5509 REG_WR(bp, i, 0xc0cac01a);
5510 /* TODO: replace with something meaningful */
5511 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005512 bnx2x_init_block(bp, SRCH_COMMON_START, SRCH_COMMON_END);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005513 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005514
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005515 if (sizeof(union cdu_context) != 1024)
5516 /* we currently assume that a context is 1024 bytes */
5517 printk(KERN_ALERT PFX "please adjust the size of"
5518 " cdu_context(%ld)\n", (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005519
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005520 bnx2x_init_block(bp, CDU_COMMON_START, CDU_COMMON_END);
5521 val = (4 << 24) + (0 << 12) + 1024;
5522 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
5523 if (CHIP_IS_E1(bp)) {
5524 /* !!! fix pxp client crdit until excel update */
5525 REG_WR(bp, CDU_REG_CDU_DEBUG, 0x264);
5526 REG_WR(bp, CDU_REG_CDU_DEBUG, 0);
5527 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005528
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005529 bnx2x_init_block(bp, CFC_COMMON_START, CFC_COMMON_END);
5530 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005531 /* enable context validation interrupt from CFC */
5532 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
5533
5534 /* set the thresholds to prevent CFC/CDU race */
5535 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005536
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005537 bnx2x_init_block(bp, HC_COMMON_START, HC_COMMON_END);
5538 bnx2x_init_block(bp, MISC_AEU_COMMON_START, MISC_AEU_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005539
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005540 /* PXPCS COMMON comes here */
5541 /* Reset PCIE errors for debug */
5542 REG_WR(bp, 0x2814, 0xffffffff);
5543 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005544
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005545 /* EMAC0 COMMON comes here */
5546 /* EMAC1 COMMON comes here */
5547 /* DBU COMMON comes here */
5548 /* DBG COMMON comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005549
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005550 bnx2x_init_block(bp, NIG_COMMON_START, NIG_COMMON_END);
5551 if (CHIP_IS_E1H(bp)) {
5552 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_E1HMF(bp));
5553 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_E1HMF(bp));
5554 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005555
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005556 if (CHIP_REV_IS_SLOW(bp))
5557 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005558
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005559 /* finish CFC init */
5560 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
5561 if (val != 1) {
5562 BNX2X_ERR("CFC LL_INIT failed\n");
5563 return -EBUSY;
5564 }
5565 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
5566 if (val != 1) {
5567 BNX2X_ERR("CFC AC_INIT failed\n");
5568 return -EBUSY;
5569 }
5570 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
5571 if (val != 1) {
5572 BNX2X_ERR("CFC CAM_INIT failed\n");
5573 return -EBUSY;
5574 }
5575 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005576
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005577 /* read NIG statistic
5578 to see if this is our first up since powerup */
5579 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5580 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005581
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005582 /* do internal memory self test */
5583 if ((CHIP_IS_E1(bp)) && (val == 0) && bnx2x_int_mem_test(bp)) {
5584 BNX2X_ERR("internal mem self test failed\n");
5585 return -EBUSY;
5586 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005587
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005588 switch (bp->common.board & SHARED_HW_CFG_BOARD_TYPE_MASK) {
Eilon Greenstein7add9052008-08-25 15:20:48 -07005589 case SHARED_HW_CFG_BOARD_TYPE_BCM957710A1021G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005590 case SHARED_HW_CFG_BOARD_TYPE_BCM957710A1022G:
5591 /* Fan failure is indicated by SPIO 5 */
5592 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
5593 MISC_REGISTERS_SPIO_INPUT_HI_Z);
Eliezer Tamirf1410642008-02-28 11:51:50 -08005594
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005595 /* set to active low mode */
5596 val = REG_RD(bp, MISC_REG_SPIO_INT);
5597 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Eliezer Tamirf1410642008-02-28 11:51:50 -08005598 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005599 REG_WR(bp, MISC_REG_SPIO_INT, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08005600
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005601 /* enable interrupt to signal the IGU */
5602 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
5603 val |= (1 << MISC_REGISTERS_SPIO_5);
5604 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
5605 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08005606
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005607 default:
5608 break;
5609 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08005610
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005611 /* clear PXP2 attentions */
5612 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005613
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005614 enable_blocks_attention(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005615
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005616 if (!BP_NOMCP(bp)) {
5617 bnx2x_acquire_phy_lock(bp);
5618 bnx2x_common_init_phy(bp, bp->common.shmem_base);
5619 bnx2x_release_phy_lock(bp);
5620 } else
5621 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
5622
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005623 return 0;
5624}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005625
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005626static int bnx2x_init_port(struct bnx2x *bp)
5627{
5628 int port = BP_PORT(bp);
5629 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005630
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005631 DP(BNX2X_MSG_MCP, "starting port init port %x\n", port);
5632
5633 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005634
5635 /* Port PXP comes here */
5636 /* Port PXP2 comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005637#ifdef BCM_ISCSI
5638 /* Port0 1
5639 * Port1 385 */
5640 i++;
5641 wb_write[0] = ONCHIP_ADDR1(bp->timers_mapping);
5642 wb_write[1] = ONCHIP_ADDR2(bp->timers_mapping);
5643 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5644 REG_WR(bp, PXP2_REG_PSWRQ_TM0_L2P + func*4, PXP_ONE_ILT(i));
5645
5646 /* Port0 2
5647 * Port1 386 */
5648 i++;
5649 wb_write[0] = ONCHIP_ADDR1(bp->qm_mapping);
5650 wb_write[1] = ONCHIP_ADDR2(bp->qm_mapping);
5651 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5652 REG_WR(bp, PXP2_REG_PSWRQ_QM0_L2P + func*4, PXP_ONE_ILT(i));
5653
5654 /* Port0 3
5655 * Port1 387 */
5656 i++;
5657 wb_write[0] = ONCHIP_ADDR1(bp->t1_mapping);
5658 wb_write[1] = ONCHIP_ADDR2(bp->t1_mapping);
5659 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5660 REG_WR(bp, PXP2_REG_PSWRQ_SRC0_L2P + func*4, PXP_ONE_ILT(i));
5661#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005662 /* Port CMs come here */
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005663 bnx2x_init_block(bp, (port ? XCM_PORT1_START : XCM_PORT0_START),
5664 (port ? XCM_PORT1_END : XCM_PORT0_END));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005665
5666 /* Port QM comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005667#ifdef BCM_ISCSI
5668 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + func*4, 1024/64*20);
5669 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + func*4, 31);
5670
5671 bnx2x_init_block(bp, func ? TIMERS_PORT1_START : TIMERS_PORT0_START,
5672 func ? TIMERS_PORT1_END : TIMERS_PORT0_END);
5673#endif
5674 /* Port DQ comes here */
5675 /* Port BRB1 comes here */
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005676 /* Port PRS comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005677 /* Port TSDM comes here */
5678 /* Port CSDM comes here */
5679 /* Port USDM comes here */
5680 /* Port XSDM comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005681 bnx2x_init_block(bp, port ? TSEM_PORT1_START : TSEM_PORT0_START,
5682 port ? TSEM_PORT1_END : TSEM_PORT0_END);
5683 bnx2x_init_block(bp, port ? USEM_PORT1_START : USEM_PORT0_START,
5684 port ? USEM_PORT1_END : USEM_PORT0_END);
5685 bnx2x_init_block(bp, port ? CSEM_PORT1_START : CSEM_PORT0_START,
5686 port ? CSEM_PORT1_END : CSEM_PORT0_END);
5687 bnx2x_init_block(bp, port ? XSEM_PORT1_START : XSEM_PORT0_START,
5688 port ? XSEM_PORT1_END : XSEM_PORT0_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005689 /* Port UPB comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005690 /* Port XPB comes here */
5691
5692 bnx2x_init_block(bp, port ? PBF_PORT1_START : PBF_PORT0_START,
5693 port ? PBF_PORT1_END : PBF_PORT0_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005694
5695 /* configure PBF to work without PAUSE mtu 9000 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005696 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005697
5698 /* update threshold */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005699 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005700 /* update init credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005701 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005702
5703 /* probe changes */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005704 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005705 msleep(5);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005706 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005707
5708#ifdef BCM_ISCSI
5709 /* tell the searcher where the T2 table is */
5710 REG_WR(bp, SRC_REG_COUNTFREE0 + func*4, 16*1024/64);
5711
5712 wb_write[0] = U64_LO(bp->t2_mapping);
5713 wb_write[1] = U64_HI(bp->t2_mapping);
5714 REG_WR_DMAE(bp, SRC_REG_FIRSTFREE0 + func*4, wb_write, 2);
5715 wb_write[0] = U64_LO((u64)bp->t2_mapping + 16*1024 - 64);
5716 wb_write[1] = U64_HI((u64)bp->t2_mapping + 16*1024 - 64);
5717 REG_WR_DMAE(bp, SRC_REG_LASTFREE0 + func*4, wb_write, 2);
5718
5719 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + func*4, 10);
5720 /* Port SRCH comes here */
5721#endif
5722 /* Port CDU comes here */
5723 /* Port CFC comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005724
5725 if (CHIP_IS_E1(bp)) {
5726 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
5727 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
5728 }
5729 bnx2x_init_block(bp, port ? HC_PORT1_START : HC_PORT0_START,
5730 port ? HC_PORT1_END : HC_PORT0_END);
5731
5732 bnx2x_init_block(bp, port ? MISC_AEU_PORT1_START :
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005733 MISC_AEU_PORT0_START,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005734 port ? MISC_AEU_PORT1_END : MISC_AEU_PORT0_END);
5735 /* init aeu_mask_attn_func_0/1:
5736 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
5737 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
5738 * bits 4-7 are used for "per vn group attention" */
5739 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4,
5740 (IS_E1HMF(bp) ? 0xF7 : 0x7));
5741
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005742 /* Port PXPCS comes here */
5743 /* Port EMAC0 comes here */
5744 /* Port EMAC1 comes here */
5745 /* Port DBU comes here */
5746 /* Port DBG comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005747 bnx2x_init_block(bp, port ? NIG_PORT1_START : NIG_PORT0_START,
5748 port ? NIG_PORT1_END : NIG_PORT0_END);
5749
5750 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
5751
5752 if (CHIP_IS_E1H(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005753 /* 0x2 disable e1hov, 0x1 enable */
5754 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
5755 (IS_E1HMF(bp) ? 0x1 : 0x2));
5756
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005757 }
5758
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005759 /* Port MCP comes here */
5760 /* Port DMAE comes here */
5761
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005762 switch (bp->common.board & SHARED_HW_CFG_BOARD_TYPE_MASK) {
Eilon Greenstein7add9052008-08-25 15:20:48 -07005763 case SHARED_HW_CFG_BOARD_TYPE_BCM957710A1021G:
Eliezer Tamirf1410642008-02-28 11:51:50 -08005764 case SHARED_HW_CFG_BOARD_TYPE_BCM957710A1022G:
5765 /* add SPIO 5 to group 0 */
5766 val = REG_RD(bp, MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
5767 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
5768 REG_WR(bp, MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0, val);
5769 break;
5770
5771 default:
5772 break;
5773 }
5774
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005775 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005776
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005777 return 0;
5778}
5779
5780#define ILT_PER_FUNC (768/2)
5781#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
5782/* the phys address is shifted right 12 bits and has an added
5783 1=valid bit added to the 53rd bit
5784 then since this is a wide register(TM)
5785 we split it into two 32 bit writes
5786 */
5787#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
5788#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
5789#define PXP_ONE_ILT(x) (((x) << 10) | x)
5790#define PXP_ILT_RANGE(f, l) (((l) << 10) | f)
5791
5792#define CNIC_ILT_LINES 0
5793
5794static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
5795{
5796 int reg;
5797
5798 if (CHIP_IS_E1H(bp))
5799 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
5800 else /* E1 */
5801 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
5802
5803 bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr));
5804}
5805
5806static int bnx2x_init_func(struct bnx2x *bp)
5807{
5808 int port = BP_PORT(bp);
5809 int func = BP_FUNC(bp);
Eilon Greenstein8badd272009-02-12 08:36:15 +00005810 u32 addr, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005811 int i;
5812
5813 DP(BNX2X_MSG_MCP, "starting func init func %x\n", func);
5814
Eilon Greenstein8badd272009-02-12 08:36:15 +00005815 /* set MSI reconfigure capability */
5816 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
5817 val = REG_RD(bp, addr);
5818 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
5819 REG_WR(bp, addr, val);
5820
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005821 i = FUNC_ILT_BASE(func);
5822
5823 bnx2x_ilt_wr(bp, i, bnx2x_sp_mapping(bp, context));
5824 if (CHIP_IS_E1H(bp)) {
5825 REG_WR(bp, PXP2_REG_RQ_CDU_FIRST_ILT, i);
5826 REG_WR(bp, PXP2_REG_RQ_CDU_LAST_ILT, i + CNIC_ILT_LINES);
5827 } else /* E1 */
5828 REG_WR(bp, PXP2_REG_PSWRQ_CDU0_L2P + func*4,
5829 PXP_ILT_RANGE(i, i + CNIC_ILT_LINES));
5830
5831
5832 if (CHIP_IS_E1H(bp)) {
5833 for (i = 0; i < 9; i++)
5834 bnx2x_init_block(bp,
5835 cm_start[func][i], cm_end[func][i]);
5836
5837 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
5838 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->e1hov);
5839 }
5840
5841 /* HC init per function */
5842 if (CHIP_IS_E1H(bp)) {
5843 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
5844
5845 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
5846 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
5847 }
5848 bnx2x_init_block(bp, hc_limits[func][0], hc_limits[func][1]);
5849
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005850 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005851 REG_WR(bp, 0x2114, 0xffffffff);
5852 REG_WR(bp, 0x2120, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005853
5854 return 0;
5855}
5856
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005857static int bnx2x_init_hw(struct bnx2x *bp, u32 load_code)
5858{
5859 int i, rc = 0;
5860
5861 DP(BNX2X_MSG_MCP, "function %d load_code %x\n",
5862 BP_FUNC(bp), load_code);
5863
5864 bp->dmae_ready = 0;
5865 mutex_init(&bp->dmae_mutex);
5866 bnx2x_gunzip_init(bp);
5867
5868 switch (load_code) {
5869 case FW_MSG_CODE_DRV_LOAD_COMMON:
5870 rc = bnx2x_init_common(bp);
5871 if (rc)
5872 goto init_hw_err;
5873 /* no break */
5874
5875 case FW_MSG_CODE_DRV_LOAD_PORT:
5876 bp->dmae_ready = 1;
5877 rc = bnx2x_init_port(bp);
5878 if (rc)
5879 goto init_hw_err;
5880 /* no break */
5881
5882 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
5883 bp->dmae_ready = 1;
5884 rc = bnx2x_init_func(bp);
5885 if (rc)
5886 goto init_hw_err;
5887 break;
5888
5889 default:
5890 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5891 break;
5892 }
5893
5894 if (!BP_NOMCP(bp)) {
5895 int func = BP_FUNC(bp);
5896
5897 bp->fw_drv_pulse_wr_seq =
5898 (SHMEM_RD(bp, func_mb[func].drv_pulse_mb) &
5899 DRV_PULSE_SEQ_MASK);
5900 bp->func_stx = SHMEM_RD(bp, func_mb[func].fw_mb_param);
5901 DP(BNX2X_MSG_MCP, "drv_pulse 0x%x func_stx 0x%x\n",
5902 bp->fw_drv_pulse_wr_seq, bp->func_stx);
5903 } else
5904 bp->func_stx = 0;
5905
5906 /* this needs to be done before gunzip end */
5907 bnx2x_zero_def_sb(bp);
5908 for_each_queue(bp, i)
5909 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
5910
5911init_hw_err:
5912 bnx2x_gunzip_end(bp);
5913
5914 return rc;
5915}
5916
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005917/* send the MCP a request, block until there is a reply */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005918static u32 bnx2x_fw_command(struct bnx2x *bp, u32 command)
5919{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005920 int func = BP_FUNC(bp);
Eliezer Tamirf1410642008-02-28 11:51:50 -08005921 u32 seq = ++bp->fw_seq;
5922 u32 rc = 0;
Eilon Greenstein19680c42008-08-13 15:47:33 -07005923 u32 cnt = 1;
5924 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005925
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005926 SHMEM_WR(bp, func_mb[func].drv_mb_header, (command | seq));
Eliezer Tamirf1410642008-02-28 11:51:50 -08005927 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB\n", (command | seq));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005928
Eilon Greenstein19680c42008-08-13 15:47:33 -07005929 do {
5930 /* let the FW do it's magic ... */
5931 msleep(delay);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005932
Eilon Greenstein19680c42008-08-13 15:47:33 -07005933 rc = SHMEM_RD(bp, func_mb[func].fw_mb_header);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005934
Eilon Greenstein19680c42008-08-13 15:47:33 -07005935 /* Give the FW up to 2 second (200*10ms) */
5936 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 200));
5937
5938 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
5939 cnt*delay, rc, seq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005940
5941 /* is this a reply to our command? */
5942 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK)) {
5943 rc &= FW_MSG_CODE_MASK;
Eliezer Tamirf1410642008-02-28 11:51:50 -08005944
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005945 } else {
5946 /* FW BUG! */
5947 BNX2X_ERR("FW failed to respond!\n");
5948 bnx2x_fw_dump(bp);
5949 rc = 0;
5950 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08005951
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005952 return rc;
5953}
5954
5955static void bnx2x_free_mem(struct bnx2x *bp)
5956{
5957
5958#define BNX2X_PCI_FREE(x, y, size) \
5959 do { \
5960 if (x) { \
5961 pci_free_consistent(bp->pdev, size, x, y); \
5962 x = NULL; \
5963 y = 0; \
5964 } \
5965 } while (0)
5966
5967#define BNX2X_FREE(x) \
5968 do { \
5969 if (x) { \
5970 vfree(x); \
5971 x = NULL; \
5972 } \
5973 } while (0)
5974
5975 int i;
5976
5977 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005978 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005979 for_each_queue(bp, i) {
5980
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005981 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005982 BNX2X_PCI_FREE(bnx2x_fp(bp, i, status_blk),
5983 bnx2x_fp(bp, i, status_blk_mapping),
5984 sizeof(struct host_status_block) +
5985 sizeof(struct eth_tx_db_data));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005986 }
5987 /* Rx */
5988 for_each_rx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005989
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005990 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005991 BNX2X_FREE(bnx2x_fp(bp, i, rx_buf_ring));
5992 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_desc_ring),
5993 bnx2x_fp(bp, i, rx_desc_mapping),
5994 sizeof(struct eth_rx_bd) * NUM_RX_BD);
5995
5996 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_comp_ring),
5997 bnx2x_fp(bp, i, rx_comp_mapping),
5998 sizeof(struct eth_fast_path_rx_cqe) *
5999 NUM_RCQ_BD);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006000
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006001 /* SGE ring */
Eilon Greenstein32626232008-08-13 15:51:07 -07006002 BNX2X_FREE(bnx2x_fp(bp, i, rx_page_ring));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006003 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_sge_ring),
6004 bnx2x_fp(bp, i, rx_sge_mapping),
6005 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
6006 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006007 /* Tx */
6008 for_each_tx_queue(bp, i) {
6009
6010 /* fastpath tx rings: tx_buf tx_desc */
6011 BNX2X_FREE(bnx2x_fp(bp, i, tx_buf_ring));
6012 BNX2X_PCI_FREE(bnx2x_fp(bp, i, tx_desc_ring),
6013 bnx2x_fp(bp, i, tx_desc_mapping),
6014 sizeof(struct eth_tx_bd) * NUM_TX_BD);
6015 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006016 /* end of fastpath */
6017
6018 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006019 sizeof(struct host_def_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006020
6021 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006022 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006023
6024#ifdef BCM_ISCSI
6025 BNX2X_PCI_FREE(bp->t1, bp->t1_mapping, 64*1024);
6026 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, 16*1024);
6027 BNX2X_PCI_FREE(bp->timers, bp->timers_mapping, 8*1024);
6028 BNX2X_PCI_FREE(bp->qm, bp->qm_mapping, 128*1024);
6029#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006030 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006031
6032#undef BNX2X_PCI_FREE
6033#undef BNX2X_KFREE
6034}
6035
6036static int bnx2x_alloc_mem(struct bnx2x *bp)
6037{
6038
6039#define BNX2X_PCI_ALLOC(x, y, size) \
6040 do { \
6041 x = pci_alloc_consistent(bp->pdev, size, y); \
6042 if (x == NULL) \
6043 goto alloc_mem_err; \
6044 memset(x, 0, size); \
6045 } while (0)
6046
6047#define BNX2X_ALLOC(x, size) \
6048 do { \
6049 x = vmalloc(size); \
6050 if (x == NULL) \
6051 goto alloc_mem_err; \
6052 memset(x, 0, size); \
6053 } while (0)
6054
6055 int i;
6056
6057 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006058 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006059 for_each_queue(bp, i) {
6060 bnx2x_fp(bp, i, bp) = bp;
6061
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006062 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006063 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, status_blk),
6064 &bnx2x_fp(bp, i, status_blk_mapping),
6065 sizeof(struct host_status_block) +
6066 sizeof(struct eth_tx_db_data));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006067 }
6068 /* Rx */
6069 for_each_rx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006070
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006071 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006072 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_buf_ring),
6073 sizeof(struct sw_rx_bd) * NUM_RX_BD);
6074 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_desc_ring),
6075 &bnx2x_fp(bp, i, rx_desc_mapping),
6076 sizeof(struct eth_rx_bd) * NUM_RX_BD);
6077
6078 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_comp_ring),
6079 &bnx2x_fp(bp, i, rx_comp_mapping),
6080 sizeof(struct eth_fast_path_rx_cqe) *
6081 NUM_RCQ_BD);
6082
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006083 /* SGE ring */
6084 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_page_ring),
6085 sizeof(struct sw_rx_page) * NUM_RX_SGE);
6086 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_sge_ring),
6087 &bnx2x_fp(bp, i, rx_sge_mapping),
6088 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006089 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006090 /* Tx */
6091 for_each_tx_queue(bp, i) {
6092
6093 bnx2x_fp(bp, i, hw_tx_prods) =
6094 (void *)(bnx2x_fp(bp, i, status_blk) + 1);
6095
6096 bnx2x_fp(bp, i, tx_prods_mapping) =
6097 bnx2x_fp(bp, i, status_blk_mapping) +
6098 sizeof(struct host_status_block);
6099
6100 /* fastpath tx rings: tx_buf tx_desc */
6101 BNX2X_ALLOC(bnx2x_fp(bp, i, tx_buf_ring),
6102 sizeof(struct sw_tx_bd) * NUM_TX_BD);
6103 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, tx_desc_ring),
6104 &bnx2x_fp(bp, i, tx_desc_mapping),
6105 sizeof(struct eth_tx_bd) * NUM_TX_BD);
6106 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006107 /* end of fastpath */
6108
6109 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
6110 sizeof(struct host_def_status_block));
6111
6112 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
6113 sizeof(struct bnx2x_slowpath));
6114
6115#ifdef BCM_ISCSI
6116 BNX2X_PCI_ALLOC(bp->t1, &bp->t1_mapping, 64*1024);
6117
6118 /* Initialize T1 */
6119 for (i = 0; i < 64*1024; i += 64) {
6120 *(u64 *)((char *)bp->t1 + i + 56) = 0x0UL;
6121 *(u64 *)((char *)bp->t1 + i + 3) = 0x0UL;
6122 }
6123
6124 /* allocate searcher T2 table
6125 we allocate 1/4 of alloc num for T2
6126 (which is not entered into the ILT) */
6127 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, 16*1024);
6128
6129 /* Initialize T2 */
6130 for (i = 0; i < 16*1024; i += 64)
6131 * (u64 *)((char *)bp->t2 + i + 56) = bp->t2_mapping + i + 64;
6132
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006133 /* now fixup the last line in the block to point to the next block */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006134 *(u64 *)((char *)bp->t2 + 1024*16-8) = bp->t2_mapping;
6135
6136 /* Timer block array (MAX_CONN*8) phys uncached for now 1024 conns */
6137 BNX2X_PCI_ALLOC(bp->timers, &bp->timers_mapping, 8*1024);
6138
6139 /* QM queues (128*MAX_CONN) */
6140 BNX2X_PCI_ALLOC(bp->qm, &bp->qm_mapping, 128*1024);
6141#endif
6142
6143 /* Slow path ring */
6144 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
6145
6146 return 0;
6147
6148alloc_mem_err:
6149 bnx2x_free_mem(bp);
6150 return -ENOMEM;
6151
6152#undef BNX2X_PCI_ALLOC
6153#undef BNX2X_ALLOC
6154}
6155
6156static void bnx2x_free_tx_skbs(struct bnx2x *bp)
6157{
6158 int i;
6159
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006160 for_each_tx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006161 struct bnx2x_fastpath *fp = &bp->fp[i];
6162
6163 u16 bd_cons = fp->tx_bd_cons;
6164 u16 sw_prod = fp->tx_pkt_prod;
6165 u16 sw_cons = fp->tx_pkt_cons;
6166
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006167 while (sw_cons != sw_prod) {
6168 bd_cons = bnx2x_free_tx_pkt(bp, fp, TX_BD(sw_cons));
6169 sw_cons++;
6170 }
6171 }
6172}
6173
6174static void bnx2x_free_rx_skbs(struct bnx2x *bp)
6175{
6176 int i, j;
6177
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006178 for_each_rx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006179 struct bnx2x_fastpath *fp = &bp->fp[j];
6180
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006181 for (i = 0; i < NUM_RX_BD; i++) {
6182 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[i];
6183 struct sk_buff *skb = rx_buf->skb;
6184
6185 if (skb == NULL)
6186 continue;
6187
6188 pci_unmap_single(bp->pdev,
6189 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07006190 bp->rx_buf_size,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006191 PCI_DMA_FROMDEVICE);
6192
6193 rx_buf->skb = NULL;
6194 dev_kfree_skb(skb);
6195 }
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006196 if (!fp->disable_tpa)
Eilon Greenstein32626232008-08-13 15:51:07 -07006197 bnx2x_free_tpa_pool(bp, fp, CHIP_IS_E1(bp) ?
6198 ETH_MAX_AGGREGATION_QUEUES_E1 :
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006199 ETH_MAX_AGGREGATION_QUEUES_E1H);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006200 }
6201}
6202
6203static void bnx2x_free_skbs(struct bnx2x *bp)
6204{
6205 bnx2x_free_tx_skbs(bp);
6206 bnx2x_free_rx_skbs(bp);
6207}
6208
6209static void bnx2x_free_msix_irqs(struct bnx2x *bp)
6210{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006211 int i, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006212
6213 free_irq(bp->msix_table[0].vector, bp->dev);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006214 DP(NETIF_MSG_IFDOWN, "released sp irq (%d)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006215 bp->msix_table[0].vector);
6216
6217 for_each_queue(bp, i) {
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006218 DP(NETIF_MSG_IFDOWN, "about to release fp #%d->%d irq "
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006219 "state %x\n", i, bp->msix_table[i + offset].vector,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006220 bnx2x_fp(bp, i, state));
6221
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006222 free_irq(bp->msix_table[i + offset].vector, &bp->fp[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006223 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006224}
6225
6226static void bnx2x_free_irq(struct bnx2x *bp)
6227{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006228 if (bp->flags & USING_MSIX_FLAG) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006229 bnx2x_free_msix_irqs(bp);
6230 pci_disable_msix(bp->pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006231 bp->flags &= ~USING_MSIX_FLAG;
6232
Eilon Greenstein8badd272009-02-12 08:36:15 +00006233 } else if (bp->flags & USING_MSI_FLAG) {
6234 free_irq(bp->pdev->irq, bp->dev);
6235 pci_disable_msi(bp->pdev);
6236 bp->flags &= ~USING_MSI_FLAG;
6237
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006238 } else
6239 free_irq(bp->pdev->irq, bp->dev);
6240}
6241
6242static int bnx2x_enable_msix(struct bnx2x *bp)
6243{
Eilon Greenstein8badd272009-02-12 08:36:15 +00006244 int i, rc, offset = 1;
6245 int igu_vec = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006246
Eilon Greenstein8badd272009-02-12 08:36:15 +00006247 bp->msix_table[0].entry = igu_vec;
6248 DP(NETIF_MSG_IFUP, "msix_table[0].entry = %d (slowpath)\n", igu_vec);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006249
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006250 for_each_queue(bp, i) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00006251 igu_vec = BP_L_ID(bp) + offset + i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006252 bp->msix_table[i + offset].entry = igu_vec;
6253 DP(NETIF_MSG_IFUP, "msix_table[%d].entry = %d "
6254 "(fastpath #%u)\n", i + offset, igu_vec, i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006255 }
6256
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006257 rc = pci_enable_msix(bp->pdev, &bp->msix_table[0],
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006258 BNX2X_NUM_QUEUES(bp) + offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006259 if (rc) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00006260 DP(NETIF_MSG_IFUP, "MSI-X is not attainable rc %d\n", rc);
6261 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006262 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006263
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006264 bp->flags |= USING_MSIX_FLAG;
6265
6266 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006267}
6268
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006269static int bnx2x_req_msix_irqs(struct bnx2x *bp)
6270{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006271 int i, rc, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006272
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006273 rc = request_irq(bp->msix_table[0].vector, bnx2x_msix_sp_int, 0,
6274 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006275 if (rc) {
6276 BNX2X_ERR("request sp irq failed\n");
6277 return -EBUSY;
6278 }
6279
6280 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006281 struct bnx2x_fastpath *fp = &bp->fp[i];
6282
6283 sprintf(fp->name, "%s.fp%d", bp->dev->name, i);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006284 rc = request_irq(bp->msix_table[i + offset].vector,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006285 bnx2x_msix_fp_int, 0, fp->name, fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006286 if (rc) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006287 BNX2X_ERR("request fp #%d irq failed rc %d\n", i, rc);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006288 bnx2x_free_msix_irqs(bp);
6289 return -EBUSY;
6290 }
6291
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006292 fp->state = BNX2X_FP_STATE_IRQ;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006293 }
6294
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006295 i = BNX2X_NUM_QUEUES(bp);
6296 if (is_multi(bp))
6297 printk(KERN_INFO PFX
6298 "%s: using MSI-X IRQs: sp %d fp %d - %d\n",
6299 bp->dev->name, bp->msix_table[0].vector,
6300 bp->msix_table[offset].vector,
6301 bp->msix_table[offset + i - 1].vector);
6302 else
6303 printk(KERN_INFO PFX "%s: using MSI-X IRQs: sp %d fp %d\n",
6304 bp->dev->name, bp->msix_table[0].vector,
6305 bp->msix_table[offset + i - 1].vector);
6306
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006307 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006308}
6309
Eilon Greenstein8badd272009-02-12 08:36:15 +00006310static int bnx2x_enable_msi(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006311{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006312 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006313
Eilon Greenstein8badd272009-02-12 08:36:15 +00006314 rc = pci_enable_msi(bp->pdev);
6315 if (rc) {
6316 DP(NETIF_MSG_IFUP, "MSI is not attainable\n");
6317 return -1;
6318 }
6319 bp->flags |= USING_MSI_FLAG;
6320
6321 return 0;
6322}
6323
6324static int bnx2x_req_irq(struct bnx2x *bp)
6325{
6326 unsigned long flags;
6327 int rc;
6328
6329 if (bp->flags & USING_MSI_FLAG)
6330 flags = 0;
6331 else
6332 flags = IRQF_SHARED;
6333
6334 rc = request_irq(bp->pdev->irq, bnx2x_interrupt, flags,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006335 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006336 if (!rc)
6337 bnx2x_fp(bp, 0, state) = BNX2X_FP_STATE_IRQ;
6338
6339 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006340}
6341
Yitchak Gertner65abd742008-08-25 15:26:24 -07006342static void bnx2x_napi_enable(struct bnx2x *bp)
6343{
6344 int i;
6345
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006346 for_each_rx_queue(bp, i)
Yitchak Gertner65abd742008-08-25 15:26:24 -07006347 napi_enable(&bnx2x_fp(bp, i, napi));
6348}
6349
6350static void bnx2x_napi_disable(struct bnx2x *bp)
6351{
6352 int i;
6353
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006354 for_each_rx_queue(bp, i)
Yitchak Gertner65abd742008-08-25 15:26:24 -07006355 napi_disable(&bnx2x_fp(bp, i, napi));
6356}
6357
6358static void bnx2x_netif_start(struct bnx2x *bp)
6359{
6360 if (atomic_dec_and_test(&bp->intr_sem)) {
6361 if (netif_running(bp->dev)) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07006362 bnx2x_napi_enable(bp);
6363 bnx2x_int_enable(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006364 if (bp->state == BNX2X_STATE_OPEN)
6365 netif_tx_wake_all_queues(bp->dev);
Yitchak Gertner65abd742008-08-25 15:26:24 -07006366 }
6367 }
6368}
6369
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07006370static void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw)
Yitchak Gertner65abd742008-08-25 15:26:24 -07006371{
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07006372 bnx2x_int_disable_sync(bp, disable_hw);
Eilon Greensteine94d8af2009-01-22 03:37:36 +00006373 bnx2x_napi_disable(bp);
Yitchak Gertner65abd742008-08-25 15:26:24 -07006374 if (netif_running(bp->dev)) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07006375 netif_tx_disable(bp->dev);
6376 bp->dev->trans_start = jiffies; /* prevent tx timeout */
6377 }
6378}
6379
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006380/*
6381 * Init service functions
6382 */
6383
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006384static void bnx2x_set_mac_addr_e1(struct bnx2x *bp, int set)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006385{
6386 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006387 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006388
6389 /* CAM allocation
6390 * unicasts 0-31:port0 32-63:port1
6391 * multicast 64-127:port0 128-191:port1
6392 */
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006393 config->hdr.length = 2;
Eilon Greensteinaf246402009-01-14 06:43:59 +00006394 config->hdr.offset = port ? 32 : 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006395 config->hdr.client_id = BP_CL_ID(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006396 config->hdr.reserved1 = 0;
6397
6398 /* primary MAC */
6399 config->config_table[0].cam_entry.msb_mac_addr =
6400 swab16(*(u16 *)&bp->dev->dev_addr[0]);
6401 config->config_table[0].cam_entry.middle_mac_addr =
6402 swab16(*(u16 *)&bp->dev->dev_addr[2]);
6403 config->config_table[0].cam_entry.lsb_mac_addr =
6404 swab16(*(u16 *)&bp->dev->dev_addr[4]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006405 config->config_table[0].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006406 if (set)
6407 config->config_table[0].target_table_entry.flags = 0;
6408 else
6409 CAM_INVALIDATE(config->config_table[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006410 config->config_table[0].target_table_entry.client_id = 0;
6411 config->config_table[0].target_table_entry.vlan_id = 0;
6412
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006413 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x)\n",
6414 (set ? "setting" : "clearing"),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006415 config->config_table[0].cam_entry.msb_mac_addr,
6416 config->config_table[0].cam_entry.middle_mac_addr,
6417 config->config_table[0].cam_entry.lsb_mac_addr);
6418
6419 /* broadcast */
6420 config->config_table[1].cam_entry.msb_mac_addr = 0xffff;
6421 config->config_table[1].cam_entry.middle_mac_addr = 0xffff;
6422 config->config_table[1].cam_entry.lsb_mac_addr = 0xffff;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006423 config->config_table[1].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006424 if (set)
6425 config->config_table[1].target_table_entry.flags =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006426 TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST;
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006427 else
6428 CAM_INVALIDATE(config->config_table[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006429 config->config_table[1].target_table_entry.client_id = 0;
6430 config->config_table[1].target_table_entry.vlan_id = 0;
6431
6432 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
6433 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
6434 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
6435}
6436
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006437static void bnx2x_set_mac_addr_e1h(struct bnx2x *bp, int set)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006438{
6439 struct mac_configuration_cmd_e1h *config =
6440 (struct mac_configuration_cmd_e1h *)bnx2x_sp(bp, mac_config);
6441
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006442 if (set && (bp->state != BNX2X_STATE_OPEN)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006443 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
6444 return;
6445 }
6446
6447 /* CAM allocation for E1H
6448 * unicasts: by func number
6449 * multicast: 20+FUNC*20, 20 each
6450 */
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006451 config->hdr.length = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006452 config->hdr.offset = BP_FUNC(bp);
6453 config->hdr.client_id = BP_CL_ID(bp);
6454 config->hdr.reserved1 = 0;
6455
6456 /* primary MAC */
6457 config->config_table[0].msb_mac_addr =
6458 swab16(*(u16 *)&bp->dev->dev_addr[0]);
6459 config->config_table[0].middle_mac_addr =
6460 swab16(*(u16 *)&bp->dev->dev_addr[2]);
6461 config->config_table[0].lsb_mac_addr =
6462 swab16(*(u16 *)&bp->dev->dev_addr[4]);
6463 config->config_table[0].client_id = BP_L_ID(bp);
6464 config->config_table[0].vlan_id = 0;
6465 config->config_table[0].e1hov_id = cpu_to_le16(bp->e1hov);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006466 if (set)
6467 config->config_table[0].flags = BP_PORT(bp);
6468 else
6469 config->config_table[0].flags =
6470 MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006471
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006472 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x) E1HOV %d CLID %d\n",
6473 (set ? "setting" : "clearing"),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006474 config->config_table[0].msb_mac_addr,
6475 config->config_table[0].middle_mac_addr,
6476 config->config_table[0].lsb_mac_addr, bp->e1hov, BP_L_ID(bp));
6477
6478 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
6479 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
6480 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
6481}
6482
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006483static int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx,
6484 int *state_p, int poll)
6485{
6486 /* can take a while if any port is running */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006487 int cnt = 500;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006488
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006489 DP(NETIF_MSG_IFUP, "%s for state to become %x on IDX [%d]\n",
6490 poll ? "polling" : "waiting", state, idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006491
6492 might_sleep();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006493 while (cnt--) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006494 if (poll) {
6495 bnx2x_rx_int(bp->fp, 10);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006496 /* if index is different from 0
6497 * the reply for some commands will
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006498 * be on the non default queue
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006499 */
6500 if (idx)
6501 bnx2x_rx_int(&bp->fp[idx], 10);
6502 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006503
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006504 mb(); /* state is changed by bnx2x_sp_event() */
Eliezer Tamir49d66772008-02-28 11:53:13 -08006505 if (*state_p == state)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006506 return 0;
6507
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006508 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006509 }
6510
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006511 /* timeout! */
Eliezer Tamir49d66772008-02-28 11:53:13 -08006512 BNX2X_ERR("timeout %s for state %x on IDX [%d]\n",
6513 poll ? "polling" : "waiting", state, idx);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006514#ifdef BNX2X_STOP_ON_ERROR
6515 bnx2x_panic();
6516#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006517
Eliezer Tamir49d66772008-02-28 11:53:13 -08006518 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006519}
6520
6521static int bnx2x_setup_leading(struct bnx2x *bp)
6522{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006523 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006524
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006525 /* reset IGU state */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006526 bnx2x_ack_sb(bp, bp->fp[0].sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006527
6528 /* SETUP ramrod */
6529 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_SETUP, 0, 0, 0, 0);
6530
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006531 /* Wait for completion */
6532 rc = bnx2x_wait_ramrod(bp, BNX2X_STATE_OPEN, 0, &(bp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006533
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006534 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006535}
6536
6537static int bnx2x_setup_multi(struct bnx2x *bp, int index)
6538{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006539 struct bnx2x_fastpath *fp = &bp->fp[index];
6540
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006541 /* reset IGU state */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006542 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006543
Eliezer Tamir228241e2008-02-28 11:56:57 -08006544 /* SETUP ramrod */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006545 fp->state = BNX2X_FP_STATE_OPENING;
6546 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CLIENT_SETUP, index, 0,
6547 fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006548
6549 /* Wait for completion */
6550 return bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_OPEN, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006551 &(fp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006552}
6553
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006554static int bnx2x_poll(struct napi_struct *napi, int budget);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006555
Eilon Greenstein8badd272009-02-12 08:36:15 +00006556static void bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006557{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006558 int num_queues;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006559
Eilon Greenstein8badd272009-02-12 08:36:15 +00006560 switch (int_mode) {
6561 case INT_MODE_INTx:
6562 case INT_MODE_MSI:
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006563 num_queues = 1;
6564 bp->num_rx_queues = num_queues;
6565 bp->num_tx_queues = num_queues;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006566 DP(NETIF_MSG_IFUP,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006567 "set number of queues to %d\n", num_queues);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006568 break;
6569
6570 case INT_MODE_MSIX:
6571 default:
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006572 if (bp->multi_mode == ETH_RSS_MODE_REGULAR)
6573 num_queues = min_t(u32, num_online_cpus(),
6574 BNX2X_MAX_QUEUES(bp));
6575 else
6576 num_queues = 1;
6577 bp->num_rx_queues = num_queues;
6578 bp->num_tx_queues = num_queues;
6579 DP(NETIF_MSG_IFUP, "set number of rx queues to %d"
6580 " number of tx queues to %d\n",
6581 bp->num_rx_queues, bp->num_tx_queues);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006582 /* if we can't use MSI-X we only need one fp,
6583 * so try to enable MSI-X with the requested number of fp's
6584 * and fallback to MSI or legacy INTx with one fp
6585 */
Eilon Greenstein8badd272009-02-12 08:36:15 +00006586 if (bnx2x_enable_msix(bp)) {
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006587 /* failed to enable MSI-X */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006588 num_queues = 1;
6589 bp->num_rx_queues = num_queues;
6590 bp->num_tx_queues = num_queues;
6591 if (bp->multi_mode)
6592 BNX2X_ERR("Multi requested but failed to "
6593 "enable MSI-X set number of "
6594 "queues to %d\n", num_queues);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006595 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006596 break;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006597 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006598 bp->dev->real_num_tx_queues = bp->num_tx_queues;
Eilon Greenstein8badd272009-02-12 08:36:15 +00006599}
6600
6601static void bnx2x_set_rx_mode(struct net_device *dev);
6602
6603/* must be called with rtnl_lock */
6604static int bnx2x_nic_load(struct bnx2x *bp, int load_mode)
6605{
6606 u32 load_code;
6607 int i, rc = 0;
6608#ifdef BNX2X_STOP_ON_ERROR
6609 DP(NETIF_MSG_IFUP, "enter load_mode %d\n", load_mode);
6610 if (unlikely(bp->panic))
6611 return -EPERM;
6612#endif
6613
6614 bp->state = BNX2X_STATE_OPENING_WAIT4_LOAD;
6615
6616 bnx2x_set_int_mode(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006617
6618 if (bnx2x_alloc_mem(bp))
6619 return -ENOMEM;
6620
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006621 for_each_rx_queue(bp, i)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006622 bnx2x_fp(bp, i, disable_tpa) =
6623 ((bp->flags & TPA_ENABLE_FLAG) == 0);
6624
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006625 for_each_rx_queue(bp, i)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006626 netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
6627 bnx2x_poll, 128);
6628
6629#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006630 for_each_rx_queue(bp, i) {
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006631 struct bnx2x_fastpath *fp = &bp->fp[i];
6632
6633 fp->poll_no_work = 0;
6634 fp->poll_calls = 0;
6635 fp->poll_max_calls = 0;
6636 fp->poll_complete = 0;
6637 fp->poll_exit = 0;
6638 }
6639#endif
6640 bnx2x_napi_enable(bp);
6641
6642 if (bp->flags & USING_MSIX_FLAG) {
6643 rc = bnx2x_req_msix_irqs(bp);
6644 if (rc) {
6645 pci_disable_msix(bp->pdev);
6646 goto load_error1;
6647 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006648 } else {
Eilon Greenstein8badd272009-02-12 08:36:15 +00006649 if ((rc != -ENOMEM) && (int_mode != INT_MODE_INTx))
6650 bnx2x_enable_msi(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006651 bnx2x_ack_int(bp);
6652 rc = bnx2x_req_irq(bp);
6653 if (rc) {
6654 BNX2X_ERR("IRQ request failed rc %d, aborting\n", rc);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006655 if (bp->flags & USING_MSI_FLAG)
6656 pci_disable_msi(bp->pdev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006657 goto load_error1;
6658 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006659 if (bp->flags & USING_MSI_FLAG) {
6660 bp->dev->irq = bp->pdev->irq;
6661 printk(KERN_INFO PFX "%s: using MSI IRQ %d\n",
6662 bp->dev->name, bp->pdev->irq);
6663 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006664 }
6665
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006666 /* Send LOAD_REQUEST command to MCP
6667 Returns the type of LOAD command:
6668 if it is the first port to be initialized
6669 common blocks should be initialized, otherwise - not
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006670 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006671 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08006672 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ);
6673 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006674 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006675 rc = -EBUSY;
6676 goto load_error2;
Eliezer Tamir228241e2008-02-28 11:56:57 -08006677 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006678 if (load_code == FW_MSG_CODE_DRV_LOAD_REFUSED) {
6679 rc = -EBUSY; /* other port in diagnostic mode */
6680 goto load_error2;
6681 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006682
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006683 } else {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006684 int port = BP_PORT(bp);
6685
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006686 DP(NETIF_MSG_IFUP, "NO MCP load counts before us %d, %d, %d\n",
6687 load_count[0], load_count[1], load_count[2]);
6688 load_count[0]++;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006689 load_count[1 + port]++;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006690 DP(NETIF_MSG_IFUP, "NO MCP new load counts %d, %d, %d\n",
6691 load_count[0], load_count[1], load_count[2]);
6692 if (load_count[0] == 1)
6693 load_code = FW_MSG_CODE_DRV_LOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006694 else if (load_count[1 + port] == 1)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006695 load_code = FW_MSG_CODE_DRV_LOAD_PORT;
6696 else
6697 load_code = FW_MSG_CODE_DRV_LOAD_FUNCTION;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006698 }
6699
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006700 if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON) ||
6701 (load_code == FW_MSG_CODE_DRV_LOAD_PORT))
6702 bp->port.pmf = 1;
6703 else
6704 bp->port.pmf = 0;
6705 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
6706
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006707 /* Initialize HW */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006708 rc = bnx2x_init_hw(bp, load_code);
6709 if (rc) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006710 BNX2X_ERR("HW init failed, aborting\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006711 goto load_error2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006712 }
6713
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006714 /* Setup NIC internals and enable interrupts */
Eilon Greenstein471de712008-08-13 15:49:35 -07006715 bnx2x_nic_init(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006716
6717 /* Send LOAD_DONE command to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006718 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08006719 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE);
6720 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006721 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006722 rc = -EBUSY;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006723 goto load_error3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006724 }
6725 }
6726
6727 bp->state = BNX2X_STATE_OPENING_WAIT4_PORT;
6728
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006729 rc = bnx2x_setup_leading(bp);
6730 if (rc) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006731 BNX2X_ERR("Setup leading failed!\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006732 goto load_error3;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006733 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006734
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006735 if (CHIP_IS_E1H(bp))
6736 if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) {
6737 BNX2X_ERR("!!! mf_cfg function disabled\n");
6738 bp->state = BNX2X_STATE_DISABLED;
6739 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006740
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006741 if (bp->state == BNX2X_STATE_OPEN)
6742 for_each_nondefault_queue(bp, i) {
6743 rc = bnx2x_setup_multi(bp, i);
6744 if (rc)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006745 goto load_error3;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006746 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006747
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006748 if (CHIP_IS_E1(bp))
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006749 bnx2x_set_mac_addr_e1(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006750 else
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006751 bnx2x_set_mac_addr_e1h(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006752
6753 if (bp->port.pmf)
6754 bnx2x_initial_phy_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006755
6756 /* Start fast path */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006757 switch (load_mode) {
6758 case LOAD_NORMAL:
6759 /* Tx queue should be only reenabled */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006760 netif_tx_wake_all_queues(bp->dev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006761 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006762 bnx2x_set_rx_mode(bp->dev);
6763 break;
6764
6765 case LOAD_OPEN:
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006766 netif_tx_start_all_queues(bp->dev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006767 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006768 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006769 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006770
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006771 case LOAD_DIAG:
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006772 /* Initialize the receive filter. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006773 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006774 bp->state = BNX2X_STATE_DIAG;
6775 break;
6776
6777 default:
6778 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006779 }
6780
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006781 if (!bp->port.pmf)
6782 bnx2x__link_status_update(bp);
6783
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006784 /* start the timer */
6785 mod_timer(&bp->timer, jiffies + bp->current_interval);
6786
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006787
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006788 return 0;
6789
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006790load_error3:
6791 bnx2x_int_disable_sync(bp, 1);
6792 if (!BP_NOMCP(bp)) {
6793 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP);
6794 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
6795 }
6796 bp->port.pmf = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006797 /* Free SKBs, SGEs, TPA pool and driver internals */
6798 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006799 for_each_rx_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07006800 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006801load_error2:
Yitchak Gertnerd1014632008-08-25 15:25:45 -07006802 /* Release IRQs */
6803 bnx2x_free_irq(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006804load_error1:
6805 bnx2x_napi_disable(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006806 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00006807 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006808 bnx2x_free_mem(bp);
6809
6810 /* TBD we really need to reset the chip
6811 if we want to recover from this */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006812 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006813}
6814
6815static int bnx2x_stop_multi(struct bnx2x *bp, int index)
6816{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006817 struct bnx2x_fastpath *fp = &bp->fp[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006818 int rc;
6819
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006820 /* halt the connection */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006821 fp->state = BNX2X_FP_STATE_HALTING;
6822 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, index, 0, fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006823
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006824 /* Wait for completion */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006825 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006826 &(fp->state), 1);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006827 if (rc) /* timeout */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006828 return rc;
6829
6830 /* delete cfc entry */
6831 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CFC_DEL, index, 0, 0, 1);
6832
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006833 /* Wait for completion */
6834 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_CLOSED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006835 &(fp->state), 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006836 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006837}
6838
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006839static int bnx2x_stop_leading(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006840{
Eliezer Tamir49d66772008-02-28 11:53:13 -08006841 u16 dsb_sp_prod_idx;
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006842 /* if the other port is handling traffic,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006843 this can take a lot of time */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006844 int cnt = 500;
6845 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006846
6847 might_sleep();
6848
6849 /* Send HALT ramrod */
6850 bp->fp[0].state = BNX2X_FP_STATE_HALTING;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006851 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, 0, 0, BP_CL_ID(bp), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006852
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006853 /* Wait for completion */
6854 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, 0,
6855 &(bp->fp[0].state), 1);
6856 if (rc) /* timeout */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006857 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006858
Eliezer Tamir49d66772008-02-28 11:53:13 -08006859 dsb_sp_prod_idx = *bp->dsb_sp_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006860
Eliezer Tamir228241e2008-02-28 11:56:57 -08006861 /* Send PORT_DELETE ramrod */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006862 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_DEL, 0, 0, 0, 1);
6863
Eliezer Tamir49d66772008-02-28 11:53:13 -08006864 /* Wait for completion to arrive on default status block
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006865 we are going to reset the chip anyway
6866 so there is not much to do if this times out
6867 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006868 while (dsb_sp_prod_idx == *bp->dsb_sp_prod) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006869 if (!cnt) {
6870 DP(NETIF_MSG_IFDOWN, "timeout waiting for port del "
6871 "dsb_sp_prod 0x%x != dsb_sp_prod_idx 0x%x\n",
6872 *bp->dsb_sp_prod, dsb_sp_prod_idx);
6873#ifdef BNX2X_STOP_ON_ERROR
6874 bnx2x_panic();
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006875#else
6876 rc = -EBUSY;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006877#endif
6878 break;
6879 }
6880 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006881 msleep(1);
Eilon Greenstein5650d9d2009-01-22 06:01:29 +00006882 rmb(); /* Refresh the dsb_sp_prod */
Eliezer Tamir49d66772008-02-28 11:53:13 -08006883 }
6884 bp->state = BNX2X_STATE_CLOSING_WAIT4_UNLOAD;
6885 bp->fp[0].state = BNX2X_FP_STATE_CLOSED;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006886
6887 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006888}
6889
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006890static void bnx2x_reset_func(struct bnx2x *bp)
6891{
6892 int port = BP_PORT(bp);
6893 int func = BP_FUNC(bp);
6894 int base, i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08006895
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006896 /* Configure IGU */
6897 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6898 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6899
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006900 /* Clear ILT */
6901 base = FUNC_ILT_BASE(func);
6902 for (i = base; i < base + ILT_PER_FUNC; i++)
6903 bnx2x_ilt_wr(bp, i, 0);
6904}
6905
6906static void bnx2x_reset_port(struct bnx2x *bp)
6907{
6908 int port = BP_PORT(bp);
6909 u32 val;
6910
6911 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
6912
6913 /* Do not rcv packets to BRB */
6914 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
6915 /* Do not direct rcv packets that are not for MCP to the BRB */
6916 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
6917 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
6918
6919 /* Configure AEU */
6920 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
6921
6922 msleep(100);
6923 /* Check for BRB port occupancy */
6924 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
6925 if (val)
6926 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07006927 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006928
6929 /* TODO: Close Doorbell port? */
6930}
6931
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006932static void bnx2x_reset_chip(struct bnx2x *bp, u32 reset_code)
6933{
6934 DP(BNX2X_MSG_MCP, "function %d reset_code %x\n",
6935 BP_FUNC(bp), reset_code);
6936
6937 switch (reset_code) {
6938 case FW_MSG_CODE_DRV_UNLOAD_COMMON:
6939 bnx2x_reset_port(bp);
6940 bnx2x_reset_func(bp);
6941 bnx2x_reset_common(bp);
6942 break;
6943
6944 case FW_MSG_CODE_DRV_UNLOAD_PORT:
6945 bnx2x_reset_port(bp);
6946 bnx2x_reset_func(bp);
6947 break;
6948
6949 case FW_MSG_CODE_DRV_UNLOAD_FUNCTION:
6950 bnx2x_reset_func(bp);
6951 break;
6952
6953 default:
6954 BNX2X_ERR("Unknown reset_code (0x%x) from MCP\n", reset_code);
6955 break;
6956 }
6957}
6958
Eilon Greenstein33471622008-08-13 15:59:08 -07006959/* must be called with rtnl_lock */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006960static int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006961{
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006962 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006963 u32 reset_code = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006964 int i, cnt, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006965
6966 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
6967
Eliezer Tamir228241e2008-02-28 11:56:57 -08006968 bp->rx_mode = BNX2X_RX_MODE_NONE;
6969 bnx2x_set_storm_rx_mode(bp);
6970
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07006971 bnx2x_netif_stop(bp, 1);
Eilon Greensteine94d8af2009-01-22 03:37:36 +00006972
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006973 del_timer_sync(&bp->timer);
6974 SHMEM_WR(bp, func_mb[BP_FUNC(bp)].drv_pulse_mb,
6975 (DRV_PULSE_ALWAYS_ALIVE | bp->fw_drv_pulse_wr_seq));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07006976 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006977
Eilon Greenstein70b99862009-01-14 06:43:48 +00006978 /* Release IRQs */
6979 bnx2x_free_irq(bp);
6980
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006981 /* Wait until tx fastpath tasks complete */
6982 for_each_tx_queue(bp, i) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08006983 struct bnx2x_fastpath *fp = &bp->fp[i];
6984
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006985 cnt = 1000;
6986 smp_rmb();
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -08006987 while (bnx2x_has_tx_work_unload(fp)) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006988
Yitchak Gertner65abd742008-08-25 15:26:24 -07006989 bnx2x_tx_int(fp, 1000);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006990 if (!cnt) {
6991 BNX2X_ERR("timeout waiting for queue[%d]\n",
6992 i);
6993#ifdef BNX2X_STOP_ON_ERROR
6994 bnx2x_panic();
6995 return -EBUSY;
6996#else
6997 break;
6998#endif
6999 }
7000 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007001 msleep(1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007002 smp_rmb();
7003 }
Eliezer Tamir228241e2008-02-28 11:56:57 -08007004 }
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007005 /* Give HW time to discard old tx messages */
7006 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007007
Yitchak Gertner65abd742008-08-25 15:26:24 -07007008 if (CHIP_IS_E1(bp)) {
7009 struct mac_configuration_cmd *config =
7010 bnx2x_sp(bp, mcast_config);
7011
7012 bnx2x_set_mac_addr_e1(bp, 0);
7013
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007014 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007015 CAM_INVALIDATE(config->config_table[i]);
7016
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007017 config->hdr.length = i;
Yitchak Gertner65abd742008-08-25 15:26:24 -07007018 if (CHIP_REV_IS_SLOW(bp))
7019 config->hdr.offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
7020 else
7021 config->hdr.offset = BNX2X_MAX_MULTICAST*(1 + port);
7022 config->hdr.client_id = BP_CL_ID(bp);
7023 config->hdr.reserved1 = 0;
7024
7025 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
7026 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
7027 U64_LO(bnx2x_sp_mapping(bp, mcast_config)), 0);
7028
7029 } else { /* E1H */
7030 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
7031
7032 bnx2x_set_mac_addr_e1h(bp, 0);
7033
7034 for (i = 0; i < MC_HASH_SIZE; i++)
7035 REG_WR(bp, MC_HASH_OFFSET(bp, i), 0);
7036 }
7037
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007038 if (unload_mode == UNLOAD_NORMAL)
7039 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007040
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007041 else if (bp->flags & NO_WOL_FLAG) {
7042 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
7043 if (CHIP_IS_E1H(bp))
7044 REG_WR(bp, MISC_REG_E1HMF_MODE, 0);
7045
7046 } else if (bp->wol) {
7047 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007048 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007049 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007050 /* The mac address is written to entries 1-4 to
7051 preserve entry 0 which is used by the PMF */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007052 u8 entry = (BP_E1HVN(bp) + 1)*8;
7053
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007054 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007055 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007056
7057 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
7058 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007059 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007060
7061 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007062
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007063 } else
7064 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
7065
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007066 /* Close multi and leading connections
7067 Completions for ramrods are collected in a synchronous way */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007068 for_each_nondefault_queue(bp, i)
7069 if (bnx2x_stop_multi(bp, i))
Eliezer Tamir228241e2008-02-28 11:56:57 -08007070 goto unload_error;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007071
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007072 rc = bnx2x_stop_leading(bp);
7073 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007074 BNX2X_ERR("Stop leading failed!\n");
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007075#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007076 return -EBUSY;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007077#else
7078 goto unload_error;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007079#endif
Eliezer Tamir228241e2008-02-28 11:56:57 -08007080 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007081
Eliezer Tamir228241e2008-02-28 11:56:57 -08007082unload_error:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007083 if (!BP_NOMCP(bp))
Eliezer Tamir228241e2008-02-28 11:56:57 -08007084 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007085 else {
7086 DP(NETIF_MSG_IFDOWN, "NO MCP load counts %d, %d, %d\n",
7087 load_count[0], load_count[1], load_count[2]);
7088 load_count[0]--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007089 load_count[1 + port]--;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007090 DP(NETIF_MSG_IFDOWN, "NO MCP new load counts %d, %d, %d\n",
7091 load_count[0], load_count[1], load_count[2]);
7092 if (load_count[0] == 0)
7093 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007094 else if (load_count[1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007095 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
7096 else
7097 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
7098 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007099
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007100 if ((reset_code == FW_MSG_CODE_DRV_UNLOAD_COMMON) ||
7101 (reset_code == FW_MSG_CODE_DRV_UNLOAD_PORT))
7102 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007103
7104 /* Reset the chip */
Eliezer Tamir228241e2008-02-28 11:56:57 -08007105 bnx2x_reset_chip(bp, reset_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007106
7107 /* Report UNLOAD_DONE to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007108 if (!BP_NOMCP(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007109 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
Eilon Greenstein9a035442008-11-03 16:45:55 -08007110 bp->port.pmf = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007111
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007112 /* Free SKBs, SGEs, TPA pool and driver internals */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007113 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007114 for_each_rx_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07007115 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007116 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00007117 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007118 bnx2x_free_mem(bp);
7119
7120 bp->state = BNX2X_STATE_CLOSED;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007121
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007122 netif_carrier_off(bp->dev);
7123
7124 return 0;
7125}
7126
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007127static void bnx2x_reset_task(struct work_struct *work)
7128{
7129 struct bnx2x *bp = container_of(work, struct bnx2x, reset_task);
7130
7131#ifdef BNX2X_STOP_ON_ERROR
7132 BNX2X_ERR("reset task called but STOP_ON_ERROR defined"
7133 " so reset not done to allow debug dump,\n"
7134 KERN_ERR " you will need to reboot when done\n");
7135 return;
7136#endif
7137
7138 rtnl_lock();
7139
7140 if (!netif_running(bp->dev))
7141 goto reset_task_exit;
7142
7143 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
7144 bnx2x_nic_load(bp, LOAD_NORMAL);
7145
7146reset_task_exit:
7147 rtnl_unlock();
7148}
7149
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007150/* end of nic load/unload */
7151
7152/* ethtool_ops */
7153
7154/*
7155 * Init service functions
7156 */
7157
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007158static inline u32 bnx2x_get_pretend_reg(struct bnx2x *bp, int func)
7159{
7160 switch (func) {
7161 case 0: return PXP2_REG_PGL_PRETEND_FUNC_F0;
7162 case 1: return PXP2_REG_PGL_PRETEND_FUNC_F1;
7163 case 2: return PXP2_REG_PGL_PRETEND_FUNC_F2;
7164 case 3: return PXP2_REG_PGL_PRETEND_FUNC_F3;
7165 case 4: return PXP2_REG_PGL_PRETEND_FUNC_F4;
7166 case 5: return PXP2_REG_PGL_PRETEND_FUNC_F5;
7167 case 6: return PXP2_REG_PGL_PRETEND_FUNC_F6;
7168 case 7: return PXP2_REG_PGL_PRETEND_FUNC_F7;
7169 default:
7170 BNX2X_ERR("Unsupported function index: %d\n", func);
7171 return (u32)(-1);
7172 }
7173}
7174
7175static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp, int orig_func)
7176{
7177 u32 reg = bnx2x_get_pretend_reg(bp, orig_func), new_val;
7178
7179 /* Flush all outstanding writes */
7180 mmiowb();
7181
7182 /* Pretend to be function 0 */
7183 REG_WR(bp, reg, 0);
7184 /* Flush the GRC transaction (in the chip) */
7185 new_val = REG_RD(bp, reg);
7186 if (new_val != 0) {
7187 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (0,%d)!\n",
7188 new_val);
7189 BUG();
7190 }
7191
7192 /* From now we are in the "like-E1" mode */
7193 bnx2x_int_disable(bp);
7194
7195 /* Flush all outstanding writes */
7196 mmiowb();
7197
7198 /* Restore the original funtion settings */
7199 REG_WR(bp, reg, orig_func);
7200 new_val = REG_RD(bp, reg);
7201 if (new_val != orig_func) {
7202 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (%d,%d)!\n",
7203 orig_func, new_val);
7204 BUG();
7205 }
7206}
7207
7208static inline void bnx2x_undi_int_disable(struct bnx2x *bp, int func)
7209{
7210 if (CHIP_IS_E1H(bp))
7211 bnx2x_undi_int_disable_e1h(bp, func);
7212 else
7213 bnx2x_int_disable(bp);
7214}
7215
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007216static void __devinit bnx2x_undi_unload(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007217{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007218 u32 val;
7219
7220 /* Check if there is any driver already loaded */
7221 val = REG_RD(bp, MISC_REG_UNPREPARED);
7222 if (val == 0x1) {
7223 /* Check if it is the UNDI driver
7224 * UNDI driver initializes CID offset for normal bell to 0x7
7225 */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07007226 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007227 val = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
7228 if (val == 0x7) {
7229 u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007230 /* save our func */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007231 int func = BP_FUNC(bp);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007232 u32 swap_en;
7233 u32 swap_val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007234
Eilon Greensteinb4661732009-01-14 06:43:56 +00007235 /* clear the UNDI indication */
7236 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
7237
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007238 BNX2X_DEV_INFO("UNDI is active! reset device\n");
7239
7240 /* try unload UNDI on port 0 */
7241 bp->func = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007242 bp->fw_seq =
7243 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
7244 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007245 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007246
7247 /* if UNDI is loaded on the other port */
7248 if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) {
7249
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007250 /* send "DONE" for previous unload */
7251 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
7252
7253 /* unload UNDI on port 1 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007254 bp->func = 1;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007255 bp->fw_seq =
7256 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
7257 DRV_MSG_SEQ_NUMBER_MASK);
7258 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007259
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007260 bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007261 }
7262
Eilon Greensteinb4661732009-01-14 06:43:56 +00007263 /* now it's safe to release the lock */
7264 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
7265
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007266 bnx2x_undi_int_disable(bp, func);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007267
7268 /* close input traffic and wait for it */
7269 /* Do not rcv packets to BRB */
7270 REG_WR(bp,
7271 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_DRV_MASK :
7272 NIG_REG_LLH0_BRB1_DRV_MASK), 0x0);
7273 /* Do not direct rcv packets that are not for MCP to
7274 * the BRB */
7275 REG_WR(bp,
7276 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_NOT_MCP :
7277 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7278 /* clear AEU */
7279 REG_WR(bp,
7280 (BP_PORT(bp) ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
7281 MISC_REG_AEU_MASK_ATTN_FUNC_0), 0);
7282 msleep(10);
7283
7284 /* save NIG port swap info */
7285 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
7286 swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007287 /* reset device */
7288 REG_WR(bp,
7289 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007290 0xd3ffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007291 REG_WR(bp,
7292 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
7293 0x1403);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007294 /* take the NIG out of reset and restore swap values */
7295 REG_WR(bp,
7296 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
7297 MISC_REGISTERS_RESET_REG_1_RST_NIG);
7298 REG_WR(bp, NIG_REG_PORT_SWAP, swap_val);
7299 REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en);
7300
7301 /* send unload done to the MCP */
7302 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
7303
7304 /* restore our func and fw_seq */
7305 bp->func = func;
7306 bp->fw_seq =
7307 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
7308 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greensteinb4661732009-01-14 06:43:56 +00007309
7310 } else
7311 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007312 }
7313}
7314
7315static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
7316{
7317 u32 val, val2, val3, val4, id;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07007318 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007319
7320 /* Get the chip revision id and number. */
7321 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
7322 val = REG_RD(bp, MISC_REG_CHIP_NUM);
7323 id = ((val & 0xffff) << 16);
7324 val = REG_RD(bp, MISC_REG_CHIP_REV);
7325 id |= ((val & 0xf) << 12);
7326 val = REG_RD(bp, MISC_REG_CHIP_METAL);
7327 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00007328 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007329 id |= (val & 0xf);
7330 bp->common.chip_id = id;
7331 bp->link_params.chip_id = bp->common.chip_id;
7332 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
7333
7334 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
7335 bp->common.flash_size = (NVRAM_1MB_SIZE <<
7336 (val & MCPR_NVM_CFG4_FLASH_SIZE));
7337 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
7338 bp->common.flash_size, bp->common.flash_size);
7339
7340 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7341 bp->link_params.shmem_base = bp->common.shmem_base;
7342 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
7343
7344 if (!bp->common.shmem_base ||
7345 (bp->common.shmem_base < 0xA0000) ||
7346 (bp->common.shmem_base >= 0xC0000)) {
7347 BNX2X_DEV_INFO("MCP not active\n");
7348 bp->flags |= NO_MCP_FLAG;
7349 return;
7350 }
7351
7352 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
7353 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7354 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7355 BNX2X_ERR("BAD MCP validity signature\n");
7356
7357 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
7358 bp->common.board = SHMEM_RD(bp, dev_info.shared_hw_config.board);
7359
7360 BNX2X_DEV_INFO("hw_config 0x%08x board 0x%08x\n",
7361 bp->common.hw_config, bp->common.board);
7362
7363 bp->link_params.hw_led_mode = ((bp->common.hw_config &
7364 SHARED_HW_CFG_LED_MODE_MASK) >>
7365 SHARED_HW_CFG_LED_MODE_SHIFT);
7366
7367 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
7368 bp->common.bc_ver = val;
7369 BNX2X_DEV_INFO("bc_ver %X\n", val);
7370 if (val < BNX2X_BC_VER) {
7371 /* for now only warn
7372 * later we might need to enforce this */
7373 BNX2X_ERR("This driver needs bc_ver %X but found %X,"
7374 " please upgrade BC\n", BNX2X_BC_VER, val);
7375 }
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07007376
7377 if (BP_E1HVN(bp) == 0) {
7378 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
7379 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
7380 } else {
7381 /* no WOL capability for E1HVN != 0 */
7382 bp->flags |= NO_WOL_FLAG;
7383 }
7384 BNX2X_DEV_INFO("%sWoL capable\n",
7385 (bp->flags & NO_WOL_FLAG) ? "Not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007386
7387 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
7388 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
7389 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
7390 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
7391
7392 printk(KERN_INFO PFX "part number %X-%X-%X-%X\n",
7393 val, val2, val3, val4);
7394}
7395
7396static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
7397 u32 switch_cfg)
7398{
7399 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007400 u32 ext_phy_type;
7401
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007402 switch (switch_cfg) {
7403 case SWITCH_CFG_1G:
7404 BNX2X_DEV_INFO("switch_cfg 0x%x (1G)\n", switch_cfg);
7405
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007406 ext_phy_type =
7407 SERDES_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007408 switch (ext_phy_type) {
7409 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT:
7410 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
7411 ext_phy_type);
7412
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007413 bp->port.supported |= (SUPPORTED_10baseT_Half |
7414 SUPPORTED_10baseT_Full |
7415 SUPPORTED_100baseT_Half |
7416 SUPPORTED_100baseT_Full |
7417 SUPPORTED_1000baseT_Full |
7418 SUPPORTED_2500baseX_Full |
7419 SUPPORTED_TP |
7420 SUPPORTED_FIBRE |
7421 SUPPORTED_Autoneg |
7422 SUPPORTED_Pause |
7423 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007424 break;
7425
7426 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482:
7427 BNX2X_DEV_INFO("ext_phy_type 0x%x (5482)\n",
7428 ext_phy_type);
7429
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007430 bp->port.supported |= (SUPPORTED_10baseT_Half |
7431 SUPPORTED_10baseT_Full |
7432 SUPPORTED_100baseT_Half |
7433 SUPPORTED_100baseT_Full |
7434 SUPPORTED_1000baseT_Full |
7435 SUPPORTED_TP |
7436 SUPPORTED_FIBRE |
7437 SUPPORTED_Autoneg |
7438 SUPPORTED_Pause |
7439 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007440 break;
7441
7442 default:
7443 BNX2X_ERR("NVRAM config error. "
7444 "BAD SerDes ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007445 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007446 return;
7447 }
7448
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007449 bp->port.phy_addr = REG_RD(bp, NIG_REG_SERDES0_CTRL_PHY_ADDR +
7450 port*0x10);
7451 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007452 break;
7453
7454 case SWITCH_CFG_10G:
7455 BNX2X_DEV_INFO("switch_cfg 0x%x (10G)\n", switch_cfg);
7456
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007457 ext_phy_type =
7458 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007459 switch (ext_phy_type) {
7460 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
7461 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
7462 ext_phy_type);
7463
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007464 bp->port.supported |= (SUPPORTED_10baseT_Half |
7465 SUPPORTED_10baseT_Full |
7466 SUPPORTED_100baseT_Half |
7467 SUPPORTED_100baseT_Full |
7468 SUPPORTED_1000baseT_Full |
7469 SUPPORTED_2500baseX_Full |
7470 SUPPORTED_10000baseT_Full |
7471 SUPPORTED_TP |
7472 SUPPORTED_FIBRE |
7473 SUPPORTED_Autoneg |
7474 SUPPORTED_Pause |
7475 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007476 break;
7477
7478 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
Eliezer Tamirf1410642008-02-28 11:51:50 -08007479 BNX2X_DEV_INFO("ext_phy_type 0x%x (8705)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007480 ext_phy_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007481
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007482 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7483 SUPPORTED_FIBRE |
7484 SUPPORTED_Pause |
7485 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007486 break;
7487
Eliezer Tamirf1410642008-02-28 11:51:50 -08007488 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
7489 BNX2X_DEV_INFO("ext_phy_type 0x%x (8706)\n",
7490 ext_phy_type);
7491
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007492 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7493 SUPPORTED_1000baseT_Full |
7494 SUPPORTED_FIBRE |
7495 SUPPORTED_Pause |
7496 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007497 break;
7498
7499 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
7500 BNX2X_DEV_INFO("ext_phy_type 0x%x (8072)\n",
7501 ext_phy_type);
7502
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007503 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7504 SUPPORTED_1000baseT_Full |
7505 SUPPORTED_FIBRE |
7506 SUPPORTED_Autoneg |
7507 SUPPORTED_Pause |
7508 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007509 break;
7510
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007511 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
7512 BNX2X_DEV_INFO("ext_phy_type 0x%x (8073)\n",
7513 ext_phy_type);
7514
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007515 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7516 SUPPORTED_2500baseX_Full |
7517 SUPPORTED_1000baseT_Full |
7518 SUPPORTED_FIBRE |
7519 SUPPORTED_Autoneg |
7520 SUPPORTED_Pause |
7521 SUPPORTED_Asym_Pause);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007522 break;
7523
Eliezer Tamirf1410642008-02-28 11:51:50 -08007524 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
7525 BNX2X_DEV_INFO("ext_phy_type 0x%x (SFX7101)\n",
7526 ext_phy_type);
7527
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007528 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7529 SUPPORTED_TP |
7530 SUPPORTED_Autoneg |
7531 SUPPORTED_Pause |
7532 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007533 break;
7534
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007535 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
7536 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
7537 bp->link_params.ext_phy_config);
7538 break;
7539
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007540 default:
7541 BNX2X_ERR("NVRAM config error. "
7542 "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007543 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007544 return;
7545 }
7546
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007547 bp->port.phy_addr = REG_RD(bp, NIG_REG_XGXS0_CTRL_PHY_ADDR +
7548 port*0x18);
7549 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007550
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007551 break;
7552
7553 default:
7554 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007555 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007556 return;
7557 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007558 bp->link_params.phy_addr = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007559
7560 /* mask what we support according to speed_cap_mask */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007561 if (!(bp->link_params.speed_cap_mask &
7562 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007563 bp->port.supported &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007564
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007565 if (!(bp->link_params.speed_cap_mask &
7566 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007567 bp->port.supported &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007568
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007569 if (!(bp->link_params.speed_cap_mask &
7570 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007571 bp->port.supported &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007572
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007573 if (!(bp->link_params.speed_cap_mask &
7574 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007575 bp->port.supported &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007576
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007577 if (!(bp->link_params.speed_cap_mask &
7578 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007579 bp->port.supported &= ~(SUPPORTED_1000baseT_Half |
7580 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007581
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007582 if (!(bp->link_params.speed_cap_mask &
7583 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007584 bp->port.supported &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007585
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007586 if (!(bp->link_params.speed_cap_mask &
7587 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007588 bp->port.supported &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007589
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007590 BNX2X_DEV_INFO("supported 0x%x\n", bp->port.supported);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007591}
7592
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007593static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007594{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007595 bp->link_params.req_duplex = DUPLEX_FULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007596
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007597 switch (bp->port.link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007598 case PORT_FEATURE_LINK_SPEED_AUTO:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007599 if (bp->port.supported & SUPPORTED_Autoneg) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007600 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007601 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007602 } else {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007603 u32 ext_phy_type =
7604 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
7605
7606 if ((ext_phy_type ==
7607 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) ||
7608 (ext_phy_type ==
7609 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007610 /* force 10G, no AN */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007611 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007612 bp->port.advertising =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007613 (ADVERTISED_10000baseT_Full |
7614 ADVERTISED_FIBRE);
7615 break;
7616 }
7617 BNX2X_ERR("NVRAM config error. "
7618 "Invalid link_config 0x%x"
7619 " Autoneg not supported\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007620 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007621 return;
7622 }
7623 break;
7624
7625 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007626 if (bp->port.supported & SUPPORTED_10baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007627 bp->link_params.req_line_speed = SPEED_10;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007628 bp->port.advertising = (ADVERTISED_10baseT_Full |
7629 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007630 } else {
7631 BNX2X_ERR("NVRAM config error. "
7632 "Invalid link_config 0x%x"
7633 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007634 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007635 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007636 return;
7637 }
7638 break;
7639
7640 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007641 if (bp->port.supported & SUPPORTED_10baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007642 bp->link_params.req_line_speed = SPEED_10;
7643 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007644 bp->port.advertising = (ADVERTISED_10baseT_Half |
7645 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007646 } else {
7647 BNX2X_ERR("NVRAM config error. "
7648 "Invalid link_config 0x%x"
7649 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007650 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007651 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007652 return;
7653 }
7654 break;
7655
7656 case PORT_FEATURE_LINK_SPEED_100M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007657 if (bp->port.supported & SUPPORTED_100baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007658 bp->link_params.req_line_speed = SPEED_100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007659 bp->port.advertising = (ADVERTISED_100baseT_Full |
7660 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007661 } else {
7662 BNX2X_ERR("NVRAM config error. "
7663 "Invalid link_config 0x%x"
7664 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007665 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007666 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007667 return;
7668 }
7669 break;
7670
7671 case PORT_FEATURE_LINK_SPEED_100M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007672 if (bp->port.supported & SUPPORTED_100baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007673 bp->link_params.req_line_speed = SPEED_100;
7674 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007675 bp->port.advertising = (ADVERTISED_100baseT_Half |
7676 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007677 } else {
7678 BNX2X_ERR("NVRAM config error. "
7679 "Invalid link_config 0x%x"
7680 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007681 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007682 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007683 return;
7684 }
7685 break;
7686
7687 case PORT_FEATURE_LINK_SPEED_1G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007688 if (bp->port.supported & SUPPORTED_1000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007689 bp->link_params.req_line_speed = SPEED_1000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007690 bp->port.advertising = (ADVERTISED_1000baseT_Full |
7691 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007692 } else {
7693 BNX2X_ERR("NVRAM config error. "
7694 "Invalid link_config 0x%x"
7695 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007696 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007697 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007698 return;
7699 }
7700 break;
7701
7702 case PORT_FEATURE_LINK_SPEED_2_5G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007703 if (bp->port.supported & SUPPORTED_2500baseX_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007704 bp->link_params.req_line_speed = SPEED_2500;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007705 bp->port.advertising = (ADVERTISED_2500baseX_Full |
7706 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007707 } else {
7708 BNX2X_ERR("NVRAM config error. "
7709 "Invalid link_config 0x%x"
7710 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007711 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007712 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007713 return;
7714 }
7715 break;
7716
7717 case PORT_FEATURE_LINK_SPEED_10G_CX4:
7718 case PORT_FEATURE_LINK_SPEED_10G_KX4:
7719 case PORT_FEATURE_LINK_SPEED_10G_KR:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007720 if (bp->port.supported & SUPPORTED_10000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007721 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007722 bp->port.advertising = (ADVERTISED_10000baseT_Full |
7723 ADVERTISED_FIBRE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007724 } else {
7725 BNX2X_ERR("NVRAM config error. "
7726 "Invalid link_config 0x%x"
7727 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007728 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007729 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007730 return;
7731 }
7732 break;
7733
7734 default:
7735 BNX2X_ERR("NVRAM config error. "
7736 "BAD link speed link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007737 bp->port.link_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007738 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007739 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007740 break;
7741 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007742
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007743 bp->link_params.req_flow_ctrl = (bp->port.link_config &
7744 PORT_FEATURE_FLOW_CONTROL_MASK);
David S. Millerc0700f92008-12-16 23:53:20 -08007745 if ((bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Randy Dunlap4ab84d42008-08-07 20:33:19 -07007746 !(bp->port.supported & SUPPORTED_Autoneg))
David S. Millerc0700f92008-12-16 23:53:20 -08007747 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007748
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007749 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x"
Eliezer Tamirf1410642008-02-28 11:51:50 -08007750 " advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007751 bp->link_params.req_line_speed,
7752 bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007753 bp->link_params.req_flow_ctrl, bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007754}
7755
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007756static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007757{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007758 int port = BP_PORT(bp);
7759 u32 val, val2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007760
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007761 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007762 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007763
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007764 bp->link_params.serdes_config =
Eliezer Tamirf1410642008-02-28 11:51:50 -08007765 SHMEM_RD(bp, dev_info.port_hw_config[port].serdes_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007766 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007767 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007768 bp->link_params.ext_phy_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007769 SHMEM_RD(bp,
7770 dev_info.port_hw_config[port].external_phy_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007771 bp->link_params.speed_cap_mask =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007772 SHMEM_RD(bp,
7773 dev_info.port_hw_config[port].speed_capability_mask);
7774
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007775 bp->port.link_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007776 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
7777
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007778 BNX2X_DEV_INFO("serdes_config 0x%08x lane_config 0x%08x\n"
7779 KERN_INFO " ext_phy_config 0x%08x speed_cap_mask 0x%08x"
7780 " link_config 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007781 bp->link_params.serdes_config,
7782 bp->link_params.lane_config,
7783 bp->link_params.ext_phy_config,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007784 bp->link_params.speed_cap_mask, bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007785
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007786 bp->link_params.switch_cfg = (bp->port.link_config &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007787 PORT_FEATURE_CONNECTED_SWITCH_MASK);
7788 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007789
7790 bnx2x_link_settings_requested(bp);
7791
7792 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
7793 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
7794 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
7795 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
7796 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
7797 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
7798 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
7799 bp->dev->dev_addr[5] = (u8)(val & 0xff);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007800 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
7801 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007802}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007803
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007804static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
7805{
7806 int func = BP_FUNC(bp);
7807 u32 val, val2;
7808 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007809
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007810 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007811
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007812 bp->e1hov = 0;
7813 bp->e1hmf = 0;
7814 if (CHIP_IS_E1H(bp)) {
7815 bp->mf_config =
7816 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007817
Eilon Greenstein3196a882008-08-13 15:58:49 -07007818 val = (SHMEM_RD(bp, mf_cfg.func_mf_config[func].e1hov_tag) &
7819 FUNC_MF_CFG_E1HOV_TAG_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007820 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007821
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007822 bp->e1hov = val;
7823 bp->e1hmf = 1;
7824 BNX2X_DEV_INFO("MF mode E1HOV for func %d is %d "
7825 "(0x%04x)\n",
7826 func, bp->e1hov, bp->e1hov);
7827 } else {
7828 BNX2X_DEV_INFO("Single function mode\n");
7829 if (BP_E1HVN(bp)) {
7830 BNX2X_ERR("!!! No valid E1HOV for func %d,"
7831 " aborting\n", func);
7832 rc = -EPERM;
7833 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007834 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007835 }
7836
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007837 if (!BP_NOMCP(bp)) {
7838 bnx2x_get_port_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007839
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007840 bp->fw_seq = (SHMEM_RD(bp, func_mb[func].drv_mb_header) &
7841 DRV_MSG_SEQ_NUMBER_MASK);
7842 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
7843 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007844
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007845 if (IS_E1HMF(bp)) {
7846 val2 = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_upper);
7847 val = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_lower);
7848 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
7849 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT)) {
7850 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
7851 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
7852 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
7853 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
7854 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
7855 bp->dev->dev_addr[5] = (u8)(val & 0xff);
7856 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr,
7857 ETH_ALEN);
7858 memcpy(bp->dev->perm_addr, bp->dev->dev_addr,
7859 ETH_ALEN);
7860 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007861
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007862 return rc;
7863 }
7864
7865 if (BP_NOMCP(bp)) {
7866 /* only supposed to happen on emulation/FPGA */
Eilon Greenstein33471622008-08-13 15:59:08 -07007867 BNX2X_ERR("warning random MAC workaround active\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007868 random_ether_addr(bp->dev->dev_addr);
7869 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
7870 }
7871
7872 return rc;
7873}
7874
7875static int __devinit bnx2x_init_bp(struct bnx2x *bp)
7876{
7877 int func = BP_FUNC(bp);
7878 int rc;
7879
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007880 /* Disable interrupt handling until HW is initialized */
7881 atomic_set(&bp->intr_sem, 1);
7882
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007883 mutex_init(&bp->port.phy_mutex);
7884
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08007885 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007886 INIT_WORK(&bp->reset_task, bnx2x_reset_task);
7887
7888 rc = bnx2x_get_hwinfo(bp);
7889
7890 /* need to reset chip if undi was active */
7891 if (!BP_NOMCP(bp))
7892 bnx2x_undi_unload(bp);
7893
7894 if (CHIP_REV_IS_FPGA(bp))
7895 printk(KERN_ERR PFX "FPGA detected\n");
7896
7897 if (BP_NOMCP(bp) && (func == 0))
7898 printk(KERN_ERR PFX
7899 "MCP disabled, must load devices in order!\n");
7900
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007901 /* Set multi queue mode */
Eilon Greenstein8badd272009-02-12 08:36:15 +00007902 if ((multi_mode != ETH_RSS_MODE_DISABLED) &&
7903 ((int_mode == INT_MODE_INTx) || (int_mode == INT_MODE_MSI))) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007904 printk(KERN_ERR PFX
Eilon Greenstein8badd272009-02-12 08:36:15 +00007905 "Multi disabled since int_mode requested is not MSI-X\n");
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007906 multi_mode = ETH_RSS_MODE_DISABLED;
7907 }
7908 bp->multi_mode = multi_mode;
7909
7910
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007911 /* Set TPA flags */
7912 if (disable_tpa) {
7913 bp->flags &= ~TPA_ENABLE_FLAG;
7914 bp->dev->features &= ~NETIF_F_LRO;
7915 } else {
7916 bp->flags |= TPA_ENABLE_FLAG;
7917 bp->dev->features |= NETIF_F_LRO;
7918 }
7919
7920
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007921 bp->tx_ring_size = MAX_TX_AVAIL;
7922 bp->rx_ring_size = MAX_RX_AVAIL;
7923
7924 bp->rx_csum = 1;
7925 bp->rx_offset = 0;
7926
7927 bp->tx_ticks = 50;
7928 bp->rx_ticks = 25;
7929
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007930 bp->timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ);
7931 bp->current_interval = (poll ? poll : bp->timer_interval);
7932
7933 init_timer(&bp->timer);
7934 bp->timer.expires = jiffies + bp->current_interval;
7935 bp->timer.data = (unsigned long) bp;
7936 bp->timer.function = bnx2x_timer;
7937
7938 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007939}
7940
7941/*
7942 * ethtool service functions
7943 */
7944
7945/* All ethtool functions called with rtnl_lock */
7946
7947static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
7948{
7949 struct bnx2x *bp = netdev_priv(dev);
7950
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007951 cmd->supported = bp->port.supported;
7952 cmd->advertising = bp->port.advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007953
7954 if (netif_carrier_ok(dev)) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007955 cmd->speed = bp->link_vars.line_speed;
7956 cmd->duplex = bp->link_vars.duplex;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007957 } else {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007958 cmd->speed = bp->link_params.req_line_speed;
7959 cmd->duplex = bp->link_params.req_duplex;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007960 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007961 if (IS_E1HMF(bp)) {
7962 u16 vn_max_rate;
7963
7964 vn_max_rate = ((bp->mf_config & FUNC_MF_CFG_MAX_BW_MASK) >>
7965 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
7966 if (vn_max_rate < cmd->speed)
7967 cmd->speed = vn_max_rate;
7968 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007969
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007970 if (bp->link_params.switch_cfg == SWITCH_CFG_10G) {
7971 u32 ext_phy_type =
7972 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007973
7974 switch (ext_phy_type) {
7975 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
7976 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
7977 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
7978 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007979 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
Eliezer Tamirf1410642008-02-28 11:51:50 -08007980 cmd->port = PORT_FIBRE;
7981 break;
7982
7983 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
7984 cmd->port = PORT_TP;
7985 break;
7986
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007987 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
7988 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
7989 bp->link_params.ext_phy_config);
7990 break;
7991
Eliezer Tamirf1410642008-02-28 11:51:50 -08007992 default:
7993 DP(NETIF_MSG_LINK, "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007994 bp->link_params.ext_phy_config);
7995 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007996 }
7997 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007998 cmd->port = PORT_TP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007999
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008000 cmd->phy_address = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008001 cmd->transceiver = XCVR_INTERNAL;
8002
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008003 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008004 cmd->autoneg = AUTONEG_ENABLE;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008005 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008006 cmd->autoneg = AUTONEG_DISABLE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008007
8008 cmd->maxtxpkt = 0;
8009 cmd->maxrxpkt = 0;
8010
8011 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
8012 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
8013 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
8014 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
8015 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
8016 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
8017 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
8018
8019 return 0;
8020}
8021
8022static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
8023{
8024 struct bnx2x *bp = netdev_priv(dev);
8025 u32 advertising;
8026
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008027 if (IS_E1HMF(bp))
8028 return 0;
8029
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008030 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
8031 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
8032 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
8033 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
8034 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
8035 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
8036 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
8037
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008038 if (cmd->autoneg == AUTONEG_ENABLE) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008039 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
8040 DP(NETIF_MSG_LINK, "Autoneg not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008041 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008042 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008043
8044 /* advertise the requested speed and duplex if supported */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008045 cmd->advertising &= bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008046
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008047 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
8048 bp->link_params.req_duplex = DUPLEX_FULL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008049 bp->port.advertising |= (ADVERTISED_Autoneg |
8050 cmd->advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008051
8052 } else { /* forced speed */
8053 /* advertise the requested speed and duplex if supported */
8054 switch (cmd->speed) {
8055 case SPEED_10:
8056 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008057 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08008058 SUPPORTED_10baseT_Full)) {
8059 DP(NETIF_MSG_LINK,
8060 "10M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008061 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008062 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008063
8064 advertising = (ADVERTISED_10baseT_Full |
8065 ADVERTISED_TP);
8066 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008067 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08008068 SUPPORTED_10baseT_Half)) {
8069 DP(NETIF_MSG_LINK,
8070 "10M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008071 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008072 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008073
8074 advertising = (ADVERTISED_10baseT_Half |
8075 ADVERTISED_TP);
8076 }
8077 break;
8078
8079 case SPEED_100:
8080 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008081 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08008082 SUPPORTED_100baseT_Full)) {
8083 DP(NETIF_MSG_LINK,
8084 "100M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008085 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008086 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008087
8088 advertising = (ADVERTISED_100baseT_Full |
8089 ADVERTISED_TP);
8090 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008091 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08008092 SUPPORTED_100baseT_Half)) {
8093 DP(NETIF_MSG_LINK,
8094 "100M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008095 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008096 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008097
8098 advertising = (ADVERTISED_100baseT_Half |
8099 ADVERTISED_TP);
8100 }
8101 break;
8102
8103 case SPEED_1000:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008104 if (cmd->duplex != DUPLEX_FULL) {
8105 DP(NETIF_MSG_LINK, "1G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008106 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008107 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008108
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008109 if (!(bp->port.supported & SUPPORTED_1000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08008110 DP(NETIF_MSG_LINK, "1G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008111 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008112 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008113
8114 advertising = (ADVERTISED_1000baseT_Full |
8115 ADVERTISED_TP);
8116 break;
8117
8118 case SPEED_2500:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008119 if (cmd->duplex != DUPLEX_FULL) {
8120 DP(NETIF_MSG_LINK,
8121 "2.5G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008122 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008123 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008124
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008125 if (!(bp->port.supported & SUPPORTED_2500baseX_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08008126 DP(NETIF_MSG_LINK,
8127 "2.5G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008128 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008129 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008130
Eliezer Tamirf1410642008-02-28 11:51:50 -08008131 advertising = (ADVERTISED_2500baseX_Full |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008132 ADVERTISED_TP);
8133 break;
8134
8135 case SPEED_10000:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008136 if (cmd->duplex != DUPLEX_FULL) {
8137 DP(NETIF_MSG_LINK, "10G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008138 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008139 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008140
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008141 if (!(bp->port.supported & SUPPORTED_10000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08008142 DP(NETIF_MSG_LINK, "10G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008143 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008144 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008145
8146 advertising = (ADVERTISED_10000baseT_Full |
8147 ADVERTISED_FIBRE);
8148 break;
8149
8150 default:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008151 DP(NETIF_MSG_LINK, "Unsupported speed\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008152 return -EINVAL;
8153 }
8154
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008155 bp->link_params.req_line_speed = cmd->speed;
8156 bp->link_params.req_duplex = cmd->duplex;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008157 bp->port.advertising = advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008158 }
8159
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008160 DP(NETIF_MSG_LINK, "req_line_speed %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008161 DP_LEVEL " req_duplex %d advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008162 bp->link_params.req_line_speed, bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008163 bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008164
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008165 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008166 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008167 bnx2x_link_set(bp);
8168 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008169
8170 return 0;
8171}
8172
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008173#define PHY_FW_VER_LEN 10
8174
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008175static void bnx2x_get_drvinfo(struct net_device *dev,
8176 struct ethtool_drvinfo *info)
8177{
8178 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinf0e53a82008-08-13 15:58:30 -07008179 u8 phy_fw_ver[PHY_FW_VER_LEN];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008180
8181 strcpy(info->driver, DRV_MODULE_NAME);
8182 strcpy(info->version, DRV_MODULE_VERSION);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008183
8184 phy_fw_ver[0] = '\0';
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008185 if (bp->port.pmf) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008186 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008187 bnx2x_get_ext_phy_fw_version(&bp->link_params,
8188 (bp->state != BNX2X_STATE_CLOSED),
8189 phy_fw_ver, PHY_FW_VER_LEN);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008190 bnx2x_release_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008191 }
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008192
Eilon Greensteinf0e53a82008-08-13 15:58:30 -07008193 snprintf(info->fw_version, 32, "BC:%d.%d.%d%s%s",
8194 (bp->common.bc_ver & 0xff0000) >> 16,
8195 (bp->common.bc_ver & 0xff00) >> 8,
8196 (bp->common.bc_ver & 0xff),
8197 ((phy_fw_ver[0] != '\0') ? " PHY:" : ""), phy_fw_ver);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008198 strcpy(info->bus_info, pci_name(bp->pdev));
8199 info->n_stats = BNX2X_NUM_STATS;
8200 info->testinfo_len = BNX2X_NUM_TESTS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008201 info->eedump_len = bp->common.flash_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008202 info->regdump_len = 0;
8203}
8204
8205static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
8206{
8207 struct bnx2x *bp = netdev_priv(dev);
8208
8209 if (bp->flags & NO_WOL_FLAG) {
8210 wol->supported = 0;
8211 wol->wolopts = 0;
8212 } else {
8213 wol->supported = WAKE_MAGIC;
8214 if (bp->wol)
8215 wol->wolopts = WAKE_MAGIC;
8216 else
8217 wol->wolopts = 0;
8218 }
8219 memset(&wol->sopass, 0, sizeof(wol->sopass));
8220}
8221
8222static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
8223{
8224 struct bnx2x *bp = netdev_priv(dev);
8225
8226 if (wol->wolopts & ~WAKE_MAGIC)
8227 return -EINVAL;
8228
8229 if (wol->wolopts & WAKE_MAGIC) {
8230 if (bp->flags & NO_WOL_FLAG)
8231 return -EINVAL;
8232
8233 bp->wol = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008234 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008235 bp->wol = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008236
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008237 return 0;
8238}
8239
8240static u32 bnx2x_get_msglevel(struct net_device *dev)
8241{
8242 struct bnx2x *bp = netdev_priv(dev);
8243
8244 return bp->msglevel;
8245}
8246
8247static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
8248{
8249 struct bnx2x *bp = netdev_priv(dev);
8250
8251 if (capable(CAP_NET_ADMIN))
8252 bp->msglevel = level;
8253}
8254
8255static int bnx2x_nway_reset(struct net_device *dev)
8256{
8257 struct bnx2x *bp = netdev_priv(dev);
8258
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008259 if (!bp->port.pmf)
8260 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008261
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008262 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008263 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008264 bnx2x_link_set(bp);
8265 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008266
8267 return 0;
8268}
8269
8270static int bnx2x_get_eeprom_len(struct net_device *dev)
8271{
8272 struct bnx2x *bp = netdev_priv(dev);
8273
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008274 return bp->common.flash_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008275}
8276
8277static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
8278{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008279 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008280 int count, i;
8281 u32 val = 0;
8282
8283 /* adjust timeout for emulation/FPGA */
8284 count = NVRAM_TIMEOUT_COUNT;
8285 if (CHIP_REV_IS_SLOW(bp))
8286 count *= 100;
8287
8288 /* request access to nvram interface */
8289 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
8290 (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
8291
8292 for (i = 0; i < count*10; i++) {
8293 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
8294 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
8295 break;
8296
8297 udelay(5);
8298 }
8299
8300 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008301 DP(BNX2X_MSG_NVM, "cannot get access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008302 return -EBUSY;
8303 }
8304
8305 return 0;
8306}
8307
8308static int bnx2x_release_nvram_lock(struct bnx2x *bp)
8309{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008310 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008311 int count, i;
8312 u32 val = 0;
8313
8314 /* adjust timeout for emulation/FPGA */
8315 count = NVRAM_TIMEOUT_COUNT;
8316 if (CHIP_REV_IS_SLOW(bp))
8317 count *= 100;
8318
8319 /* relinquish nvram interface */
8320 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
8321 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
8322
8323 for (i = 0; i < count*10; i++) {
8324 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
8325 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
8326 break;
8327
8328 udelay(5);
8329 }
8330
8331 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008332 DP(BNX2X_MSG_NVM, "cannot free access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008333 return -EBUSY;
8334 }
8335
8336 return 0;
8337}
8338
8339static void bnx2x_enable_nvram_access(struct bnx2x *bp)
8340{
8341 u32 val;
8342
8343 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
8344
8345 /* enable both bits, even on read */
8346 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
8347 (val | MCPR_NVM_ACCESS_ENABLE_EN |
8348 MCPR_NVM_ACCESS_ENABLE_WR_EN));
8349}
8350
8351static void bnx2x_disable_nvram_access(struct bnx2x *bp)
8352{
8353 u32 val;
8354
8355 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
8356
8357 /* disable both bits, even after read */
8358 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
8359 (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
8360 MCPR_NVM_ACCESS_ENABLE_WR_EN)));
8361}
8362
8363static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, u32 *ret_val,
8364 u32 cmd_flags)
8365{
Eliezer Tamirf1410642008-02-28 11:51:50 -08008366 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008367 u32 val;
8368
8369 /* build the command word */
8370 cmd_flags |= MCPR_NVM_COMMAND_DOIT;
8371
8372 /* need to clear DONE bit separately */
8373 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
8374
8375 /* address of the NVRAM to read from */
8376 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
8377 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
8378
8379 /* issue a read command */
8380 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
8381
8382 /* adjust timeout for emulation/FPGA */
8383 count = NVRAM_TIMEOUT_COUNT;
8384 if (CHIP_REV_IS_SLOW(bp))
8385 count *= 100;
8386
8387 /* wait for completion */
8388 *ret_val = 0;
8389 rc = -EBUSY;
8390 for (i = 0; i < count; i++) {
8391 udelay(5);
8392 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
8393
8394 if (val & MCPR_NVM_COMMAND_DONE) {
8395 val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008396 /* we read nvram data in cpu order
8397 * but ethtool sees it as an array of bytes
8398 * converting to big-endian will do the work */
8399 val = cpu_to_be32(val);
8400 *ret_val = val;
8401 rc = 0;
8402 break;
8403 }
8404 }
8405
8406 return rc;
8407}
8408
8409static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
8410 int buf_size)
8411{
8412 int rc;
8413 u32 cmd_flags;
8414 u32 val;
8415
8416 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008417 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008418 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008419 offset, buf_size);
8420 return -EINVAL;
8421 }
8422
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008423 if (offset + buf_size > bp->common.flash_size) {
8424 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008425 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008426 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008427 return -EINVAL;
8428 }
8429
8430 /* request access to nvram interface */
8431 rc = bnx2x_acquire_nvram_lock(bp);
8432 if (rc)
8433 return rc;
8434
8435 /* enable access to nvram interface */
8436 bnx2x_enable_nvram_access(bp);
8437
8438 /* read the first word(s) */
8439 cmd_flags = MCPR_NVM_COMMAND_FIRST;
8440 while ((buf_size > sizeof(u32)) && (rc == 0)) {
8441 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
8442 memcpy(ret_buf, &val, 4);
8443
8444 /* advance to the next dword */
8445 offset += sizeof(u32);
8446 ret_buf += sizeof(u32);
8447 buf_size -= sizeof(u32);
8448 cmd_flags = 0;
8449 }
8450
8451 if (rc == 0) {
8452 cmd_flags |= MCPR_NVM_COMMAND_LAST;
8453 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
8454 memcpy(ret_buf, &val, 4);
8455 }
8456
8457 /* disable access to nvram interface */
8458 bnx2x_disable_nvram_access(bp);
8459 bnx2x_release_nvram_lock(bp);
8460
8461 return rc;
8462}
8463
8464static int bnx2x_get_eeprom(struct net_device *dev,
8465 struct ethtool_eeprom *eeprom, u8 *eebuf)
8466{
8467 struct bnx2x *bp = netdev_priv(dev);
8468 int rc;
8469
Eilon Greenstein2add3ac2009-01-14 06:44:07 +00008470 if (!netif_running(dev))
8471 return -EAGAIN;
8472
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008473 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008474 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
8475 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
8476 eeprom->len, eeprom->len);
8477
8478 /* parameters already validated in ethtool_get_eeprom */
8479
8480 rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
8481
8482 return rc;
8483}
8484
8485static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
8486 u32 cmd_flags)
8487{
Eliezer Tamirf1410642008-02-28 11:51:50 -08008488 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008489
8490 /* build the command word */
8491 cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
8492
8493 /* need to clear DONE bit separately */
8494 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
8495
8496 /* write the data */
8497 REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
8498
8499 /* address of the NVRAM to write to */
8500 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
8501 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
8502
8503 /* issue the write command */
8504 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
8505
8506 /* adjust timeout for emulation/FPGA */
8507 count = NVRAM_TIMEOUT_COUNT;
8508 if (CHIP_REV_IS_SLOW(bp))
8509 count *= 100;
8510
8511 /* wait for completion */
8512 rc = -EBUSY;
8513 for (i = 0; i < count; i++) {
8514 udelay(5);
8515 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
8516 if (val & MCPR_NVM_COMMAND_DONE) {
8517 rc = 0;
8518 break;
8519 }
8520 }
8521
8522 return rc;
8523}
8524
Eliezer Tamirf1410642008-02-28 11:51:50 -08008525#define BYTE_OFFSET(offset) (8 * (offset & 0x03))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008526
8527static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
8528 int buf_size)
8529{
8530 int rc;
8531 u32 cmd_flags;
8532 u32 align_offset;
8533 u32 val;
8534
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008535 if (offset + buf_size > bp->common.flash_size) {
8536 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008537 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008538 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008539 return -EINVAL;
8540 }
8541
8542 /* request access to nvram interface */
8543 rc = bnx2x_acquire_nvram_lock(bp);
8544 if (rc)
8545 return rc;
8546
8547 /* enable access to nvram interface */
8548 bnx2x_enable_nvram_access(bp);
8549
8550 cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
8551 align_offset = (offset & ~0x03);
8552 rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
8553
8554 if (rc == 0) {
8555 val &= ~(0xff << BYTE_OFFSET(offset));
8556 val |= (*data_buf << BYTE_OFFSET(offset));
8557
8558 /* nvram data is returned as an array of bytes
8559 * convert it back to cpu order */
8560 val = be32_to_cpu(val);
8561
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008562 rc = bnx2x_nvram_write_dword(bp, align_offset, val,
8563 cmd_flags);
8564 }
8565
8566 /* disable access to nvram interface */
8567 bnx2x_disable_nvram_access(bp);
8568 bnx2x_release_nvram_lock(bp);
8569
8570 return rc;
8571}
8572
8573static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
8574 int buf_size)
8575{
8576 int rc;
8577 u32 cmd_flags;
8578 u32 val;
8579 u32 written_so_far;
8580
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008581 if (buf_size == 1) /* ethtool */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008582 return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008583
8584 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008585 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008586 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008587 offset, buf_size);
8588 return -EINVAL;
8589 }
8590
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008591 if (offset + buf_size > bp->common.flash_size) {
8592 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008593 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008594 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008595 return -EINVAL;
8596 }
8597
8598 /* request access to nvram interface */
8599 rc = bnx2x_acquire_nvram_lock(bp);
8600 if (rc)
8601 return rc;
8602
8603 /* enable access to nvram interface */
8604 bnx2x_enable_nvram_access(bp);
8605
8606 written_so_far = 0;
8607 cmd_flags = MCPR_NVM_COMMAND_FIRST;
8608 while ((written_so_far < buf_size) && (rc == 0)) {
8609 if (written_so_far == (buf_size - sizeof(u32)))
8610 cmd_flags |= MCPR_NVM_COMMAND_LAST;
8611 else if (((offset + 4) % NVRAM_PAGE_SIZE) == 0)
8612 cmd_flags |= MCPR_NVM_COMMAND_LAST;
8613 else if ((offset % NVRAM_PAGE_SIZE) == 0)
8614 cmd_flags |= MCPR_NVM_COMMAND_FIRST;
8615
8616 memcpy(&val, data_buf, 4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008617
8618 rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
8619
8620 /* advance to the next dword */
8621 offset += sizeof(u32);
8622 data_buf += sizeof(u32);
8623 written_so_far += sizeof(u32);
8624 cmd_flags = 0;
8625 }
8626
8627 /* disable access to nvram interface */
8628 bnx2x_disable_nvram_access(bp);
8629 bnx2x_release_nvram_lock(bp);
8630
8631 return rc;
8632}
8633
8634static int bnx2x_set_eeprom(struct net_device *dev,
8635 struct ethtool_eeprom *eeprom, u8 *eebuf)
8636{
8637 struct bnx2x *bp = netdev_priv(dev);
8638 int rc;
8639
Eilon Greenstein9f4c9582009-01-08 11:21:43 -08008640 if (!netif_running(dev))
8641 return -EAGAIN;
8642
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008643 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008644 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
8645 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
8646 eeprom->len, eeprom->len);
8647
8648 /* parameters already validated in ethtool_set_eeprom */
8649
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008650 /* If the magic number is PHY (0x00504859) upgrade the PHY FW */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008651 if (eeprom->magic == 0x00504859)
8652 if (bp->port.pmf) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008653
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008654 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008655 rc = bnx2x_flash_download(bp, BP_PORT(bp),
8656 bp->link_params.ext_phy_config,
8657 (bp->state != BNX2X_STATE_CLOSED),
8658 eebuf, eeprom->len);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008659 if ((bp->state == BNX2X_STATE_OPEN) ||
8660 (bp->state == BNX2X_STATE_DISABLED)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008661 rc |= bnx2x_link_reset(&bp->link_params,
8662 &bp->link_vars);
8663 rc |= bnx2x_phy_init(&bp->link_params,
8664 &bp->link_vars);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008665 }
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008666 bnx2x_release_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008667
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008668 } else /* Only the PMF can access the PHY */
8669 return -EINVAL;
8670 else
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008671 rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008672
8673 return rc;
8674}
8675
8676static int bnx2x_get_coalesce(struct net_device *dev,
8677 struct ethtool_coalesce *coal)
8678{
8679 struct bnx2x *bp = netdev_priv(dev);
8680
8681 memset(coal, 0, sizeof(struct ethtool_coalesce));
8682
8683 coal->rx_coalesce_usecs = bp->rx_ticks;
8684 coal->tx_coalesce_usecs = bp->tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008685
8686 return 0;
8687}
8688
8689static int bnx2x_set_coalesce(struct net_device *dev,
8690 struct ethtool_coalesce *coal)
8691{
8692 struct bnx2x *bp = netdev_priv(dev);
8693
8694 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
8695 if (bp->rx_ticks > 3000)
8696 bp->rx_ticks = 3000;
8697
8698 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
8699 if (bp->tx_ticks > 0x3000)
8700 bp->tx_ticks = 0x3000;
8701
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008702 if (netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008703 bnx2x_update_coalesce(bp);
8704
8705 return 0;
8706}
8707
8708static void bnx2x_get_ringparam(struct net_device *dev,
8709 struct ethtool_ringparam *ering)
8710{
8711 struct bnx2x *bp = netdev_priv(dev);
8712
8713 ering->rx_max_pending = MAX_RX_AVAIL;
8714 ering->rx_mini_max_pending = 0;
8715 ering->rx_jumbo_max_pending = 0;
8716
8717 ering->rx_pending = bp->rx_ring_size;
8718 ering->rx_mini_pending = 0;
8719 ering->rx_jumbo_pending = 0;
8720
8721 ering->tx_max_pending = MAX_TX_AVAIL;
8722 ering->tx_pending = bp->tx_ring_size;
8723}
8724
8725static int bnx2x_set_ringparam(struct net_device *dev,
8726 struct ethtool_ringparam *ering)
8727{
8728 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008729 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008730
8731 if ((ering->rx_pending > MAX_RX_AVAIL) ||
8732 (ering->tx_pending > MAX_TX_AVAIL) ||
8733 (ering->tx_pending <= MAX_SKB_FRAGS + 4))
8734 return -EINVAL;
8735
8736 bp->rx_ring_size = ering->rx_pending;
8737 bp->tx_ring_size = ering->tx_pending;
8738
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008739 if (netif_running(dev)) {
8740 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8741 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008742 }
8743
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008744 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008745}
8746
8747static void bnx2x_get_pauseparam(struct net_device *dev,
8748 struct ethtool_pauseparam *epause)
8749{
8750 struct bnx2x *bp = netdev_priv(dev);
8751
David S. Millerc0700f92008-12-16 23:53:20 -08008752 epause->autoneg = (bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008753 (bp->link_params.req_line_speed == SPEED_AUTO_NEG);
8754
David S. Millerc0700f92008-12-16 23:53:20 -08008755 epause->rx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) ==
8756 BNX2X_FLOW_CTRL_RX);
8757 epause->tx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX) ==
8758 BNX2X_FLOW_CTRL_TX);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008759
8760 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
8761 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
8762 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
8763}
8764
8765static int bnx2x_set_pauseparam(struct net_device *dev,
8766 struct ethtool_pauseparam *epause)
8767{
8768 struct bnx2x *bp = netdev_priv(dev);
8769
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008770 if (IS_E1HMF(bp))
8771 return 0;
8772
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008773 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
8774 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
8775 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
8776
David S. Millerc0700f92008-12-16 23:53:20 -08008777 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008778
8779 if (epause->rx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -08008780 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_RX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008781
8782 if (epause->tx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -08008783 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_TX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008784
David S. Millerc0700f92008-12-16 23:53:20 -08008785 if (bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO)
8786 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008787
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008788 if (epause->autoneg) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008789 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07008790 DP(NETIF_MSG_LINK, "autoneg not supported\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08008791 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008792 }
8793
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008794 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
David S. Millerc0700f92008-12-16 23:53:20 -08008795 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008796 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008797
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008798 DP(NETIF_MSG_LINK,
8799 "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008800
8801 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008802 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008803 bnx2x_link_set(bp);
8804 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008805
8806 return 0;
8807}
8808
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07008809static int bnx2x_set_flags(struct net_device *dev, u32 data)
8810{
8811 struct bnx2x *bp = netdev_priv(dev);
8812 int changed = 0;
8813 int rc = 0;
8814
8815 /* TPA requires Rx CSUM offloading */
8816 if ((data & ETH_FLAG_LRO) && bp->rx_csum) {
8817 if (!(dev->features & NETIF_F_LRO)) {
8818 dev->features |= NETIF_F_LRO;
8819 bp->flags |= TPA_ENABLE_FLAG;
8820 changed = 1;
8821 }
8822
8823 } else if (dev->features & NETIF_F_LRO) {
8824 dev->features &= ~NETIF_F_LRO;
8825 bp->flags &= ~TPA_ENABLE_FLAG;
8826 changed = 1;
8827 }
8828
8829 if (changed && netif_running(dev)) {
8830 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8831 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
8832 }
8833
8834 return rc;
8835}
8836
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008837static u32 bnx2x_get_rx_csum(struct net_device *dev)
8838{
8839 struct bnx2x *bp = netdev_priv(dev);
8840
8841 return bp->rx_csum;
8842}
8843
8844static int bnx2x_set_rx_csum(struct net_device *dev, u32 data)
8845{
8846 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07008847 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008848
8849 bp->rx_csum = data;
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07008850
8851 /* Disable TPA, when Rx CSUM is disabled. Otherwise all
8852 TPA'ed packets will be discarded due to wrong TCP CSUM */
8853 if (!data) {
8854 u32 flags = ethtool_op_get_flags(dev);
8855
8856 rc = bnx2x_set_flags(dev, (flags & ~ETH_FLAG_LRO));
8857 }
8858
8859 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008860}
8861
8862static int bnx2x_set_tso(struct net_device *dev, u32 data)
8863{
Eilon Greenstein755735eb2008-06-23 20:35:13 -07008864 if (data) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008865 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735eb2008-06-23 20:35:13 -07008866 dev->features |= NETIF_F_TSO6;
8867 } else {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008868 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735eb2008-06-23 20:35:13 -07008869 dev->features &= ~NETIF_F_TSO6;
8870 }
8871
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008872 return 0;
8873}
8874
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008875static const struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008876 char string[ETH_GSTRING_LEN];
8877} bnx2x_tests_str_arr[BNX2X_NUM_TESTS] = {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008878 { "register_test (offline)" },
8879 { "memory_test (offline)" },
8880 { "loopback_test (offline)" },
8881 { "nvram_test (online)" },
8882 { "interrupt_test (online)" },
8883 { "link_test (online)" },
Eilon Greensteind3d4f492009-02-12 08:36:27 +00008884 { "idle check (online)" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008885};
8886
8887static int bnx2x_self_test_count(struct net_device *dev)
8888{
8889 return BNX2X_NUM_TESTS;
8890}
8891
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008892static int bnx2x_test_registers(struct bnx2x *bp)
8893{
8894 int idx, i, rc = -ENODEV;
8895 u32 wr_val = 0;
Yitchak Gertner9dabc422008-08-13 15:51:28 -07008896 int port = BP_PORT(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008897 static const struct {
8898 u32 offset0;
8899 u32 offset1;
8900 u32 mask;
8901 } reg_tbl[] = {
8902/* 0 */ { BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
8903 { DORQ_REG_DB_ADDR0, 4, 0xffffffff },
8904 { HC_REG_AGG_INT_0, 4, 0x000003ff },
8905 { PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
8906 { PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
8907 { PRS_REG_CID_PORT_0, 4, 0x00ffffff },
8908 { PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
8909 { PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
8910 { PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
8911 { PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
8912/* 10 */ { PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
8913 { QM_REG_CONNNUM_0, 4, 0x000fffff },
8914 { TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
8915 { SRC_REG_KEYRSS0_0, 40, 0xffffffff },
8916 { SRC_REG_KEYRSS0_7, 40, 0xffffffff },
8917 { XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
8918 { XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
8919 { XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
8920 { NIG_REG_EGRESS_MNG0_FIFO, 20, 0xffffffff },
8921 { NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
8922/* 20 */ { NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
8923 { NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
8924 { NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
8925 { NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
8926 { NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
8927 { NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
8928 { NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
8929 { NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
8930 { NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
8931 { NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
8932/* 30 */ { NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
8933 { NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
8934 { NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
8935 { NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
8936 { NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001 },
8937 { NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
8938 { NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
8939 { NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
8940
8941 { 0xffffffff, 0, 0x00000000 }
8942 };
8943
8944 if (!netif_running(bp->dev))
8945 return rc;
8946
8947 /* Repeat the test twice:
8948 First by writing 0x00000000, second by writing 0xffffffff */
8949 for (idx = 0; idx < 2; idx++) {
8950
8951 switch (idx) {
8952 case 0:
8953 wr_val = 0;
8954 break;
8955 case 1:
8956 wr_val = 0xffffffff;
8957 break;
8958 }
8959
8960 for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
8961 u32 offset, mask, save_val, val;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008962
8963 offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
8964 mask = reg_tbl[i].mask;
8965
8966 save_val = REG_RD(bp, offset);
8967
8968 REG_WR(bp, offset, wr_val);
8969 val = REG_RD(bp, offset);
8970
8971 /* Restore the original register's value */
8972 REG_WR(bp, offset, save_val);
8973
8974 /* verify that value is as expected value */
8975 if ((val & mask) != (wr_val & mask))
8976 goto test_reg_exit;
8977 }
8978 }
8979
8980 rc = 0;
8981
8982test_reg_exit:
8983 return rc;
8984}
8985
8986static int bnx2x_test_memory(struct bnx2x *bp)
8987{
8988 int i, j, rc = -ENODEV;
8989 u32 val;
8990 static const struct {
8991 u32 offset;
8992 int size;
8993 } mem_tbl[] = {
8994 { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
8995 { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
8996 { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
8997 { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
8998 { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
8999 { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
9000 { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
9001
9002 { 0xffffffff, 0 }
9003 };
9004 static const struct {
9005 char *name;
9006 u32 offset;
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009007 u32 e1_mask;
9008 u32 e1h_mask;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009009 } prty_tbl[] = {
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009010 { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS, 0x3ffc0, 0 },
9011 { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS, 0x2, 0x2 },
9012 { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS, 0, 0 },
9013 { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS, 0x3ffc0, 0 },
9014 { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS, 0x3ffc0, 0 },
9015 { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS, 0x3ffc1, 0 },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009016
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009017 { NULL, 0xffffffff, 0, 0 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009018 };
9019
9020 if (!netif_running(bp->dev))
9021 return rc;
9022
9023 /* Go through all the memories */
9024 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
9025 for (j = 0; j < mem_tbl[i].size; j++)
9026 REG_RD(bp, mem_tbl[i].offset + j*4);
9027
9028 /* Check the parity status */
9029 for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
9030 val = REG_RD(bp, prty_tbl[i].offset);
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009031 if ((CHIP_IS_E1(bp) && (val & ~(prty_tbl[i].e1_mask))) ||
9032 (CHIP_IS_E1H(bp) && (val & ~(prty_tbl[i].e1h_mask)))) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009033 DP(NETIF_MSG_HW,
9034 "%s is 0x%x\n", prty_tbl[i].name, val);
9035 goto test_mem_exit;
9036 }
9037 }
9038
9039 rc = 0;
9040
9041test_mem_exit:
9042 return rc;
9043}
9044
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009045static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up)
9046{
9047 int cnt = 1000;
9048
9049 if (link_up)
9050 while (bnx2x_link_test(bp) && cnt--)
9051 msleep(10);
9052}
9053
9054static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode, u8 link_up)
9055{
9056 unsigned int pkt_size, num_pkts, i;
9057 struct sk_buff *skb;
9058 unsigned char *packet;
9059 struct bnx2x_fastpath *fp = &bp->fp[0];
9060 u16 tx_start_idx, tx_idx;
9061 u16 rx_start_idx, rx_idx;
9062 u16 pkt_prod;
9063 struct sw_tx_bd *tx_buf;
9064 struct eth_tx_bd *tx_bd;
9065 dma_addr_t mapping;
9066 union eth_rx_cqe *cqe;
9067 u8 cqe_fp_flags;
9068 struct sw_rx_bd *rx_buf;
9069 u16 len;
9070 int rc = -ENODEV;
9071
9072 if (loopback_mode == BNX2X_MAC_LOOPBACK) {
9073 bp->link_params.loopback_mode = LOOPBACK_BMAC;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009074 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009075
9076 } else if (loopback_mode == BNX2X_PHY_LOOPBACK) {
Eilon Greenstein3910c8a2009-01-22 06:01:32 +00009077 u16 cnt = 1000;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009078 bp->link_params.loopback_mode = LOOPBACK_XGXS_10;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009079 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009080 /* wait until link state is restored */
Eilon Greenstein3910c8a2009-01-22 06:01:32 +00009081 if (link_up)
9082 while (cnt-- && bnx2x_test_link(&bp->link_params,
9083 &bp->link_vars))
9084 msleep(10);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009085 } else
9086 return -EINVAL;
9087
9088 pkt_size = 1514;
9089 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
9090 if (!skb) {
9091 rc = -ENOMEM;
9092 goto test_loopback_exit;
9093 }
9094 packet = skb_put(skb, pkt_size);
9095 memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
9096 memset(packet + ETH_ALEN, 0, (ETH_HLEN - ETH_ALEN));
9097 for (i = ETH_HLEN; i < pkt_size; i++)
9098 packet[i] = (unsigned char) (i & 0xff);
9099
9100 num_pkts = 0;
9101 tx_start_idx = le16_to_cpu(*fp->tx_cons_sb);
9102 rx_start_idx = le16_to_cpu(*fp->rx_cons_sb);
9103
9104 pkt_prod = fp->tx_pkt_prod++;
9105 tx_buf = &fp->tx_buf_ring[TX_BD(pkt_prod)];
9106 tx_buf->first_bd = fp->tx_bd_prod;
9107 tx_buf->skb = skb;
9108
9109 tx_bd = &fp->tx_desc_ring[TX_BD(fp->tx_bd_prod)];
9110 mapping = pci_map_single(bp->pdev, skb->data,
9111 skb_headlen(skb), PCI_DMA_TODEVICE);
9112 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
9113 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
9114 tx_bd->nbd = cpu_to_le16(1);
9115 tx_bd->nbytes = cpu_to_le16(skb_headlen(skb));
9116 tx_bd->vlan = cpu_to_le16(pkt_prod);
9117 tx_bd->bd_flags.as_bitfield = (ETH_TX_BD_FLAGS_START_BD |
9118 ETH_TX_BD_FLAGS_END_BD);
9119 tx_bd->general_data = ((UNICAST_ADDRESS <<
9120 ETH_TX_BD_ETH_ADDR_TYPE_SHIFT) | 1);
9121
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08009122 wmb();
9123
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009124 fp->hw_tx_prods->bds_prod =
9125 cpu_to_le16(le16_to_cpu(fp->hw_tx_prods->bds_prod) + 1);
9126 mb(); /* FW restriction: must not reorder writing nbd and packets */
9127 fp->hw_tx_prods->packets_prod =
9128 cpu_to_le32(le32_to_cpu(fp->hw_tx_prods->packets_prod) + 1);
9129 DOORBELL(bp, FP_IDX(fp), 0);
9130
9131 mmiowb();
9132
9133 num_pkts++;
9134 fp->tx_bd_prod++;
9135 bp->dev->trans_start = jiffies;
9136
9137 udelay(100);
9138
9139 tx_idx = le16_to_cpu(*fp->tx_cons_sb);
9140 if (tx_idx != tx_start_idx + num_pkts)
9141 goto test_loopback_exit;
9142
9143 rx_idx = le16_to_cpu(*fp->rx_cons_sb);
9144 if (rx_idx != rx_start_idx + num_pkts)
9145 goto test_loopback_exit;
9146
9147 cqe = &fp->rx_comp_ring[RCQ_BD(fp->rx_comp_cons)];
9148 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
9149 if (CQE_TYPE(cqe_fp_flags) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
9150 goto test_loopback_rx_exit;
9151
9152 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
9153 if (len != pkt_size)
9154 goto test_loopback_rx_exit;
9155
9156 rx_buf = &fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)];
9157 skb = rx_buf->skb;
9158 skb_reserve(skb, cqe->fast_path_cqe.placement_offset);
9159 for (i = ETH_HLEN; i < pkt_size; i++)
9160 if (*(skb->data + i) != (unsigned char) (i & 0xff))
9161 goto test_loopback_rx_exit;
9162
9163 rc = 0;
9164
9165test_loopback_rx_exit:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009166
9167 fp->rx_bd_cons = NEXT_RX_IDX(fp->rx_bd_cons);
9168 fp->rx_bd_prod = NEXT_RX_IDX(fp->rx_bd_prod);
9169 fp->rx_comp_cons = NEXT_RCQ_IDX(fp->rx_comp_cons);
9170 fp->rx_comp_prod = NEXT_RCQ_IDX(fp->rx_comp_prod);
9171
9172 /* Update producers */
9173 bnx2x_update_rx_prod(bp, fp, fp->rx_bd_prod, fp->rx_comp_prod,
9174 fp->rx_sge_prod);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009175
9176test_loopback_exit:
9177 bp->link_params.loopback_mode = LOOPBACK_NONE;
9178
9179 return rc;
9180}
9181
9182static int bnx2x_test_loopback(struct bnx2x *bp, u8 link_up)
9183{
9184 int rc = 0;
9185
9186 if (!netif_running(bp->dev))
9187 return BNX2X_LOOPBACK_FAILED;
9188
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009189 bnx2x_netif_stop(bp, 1);
Eilon Greenstein3910c8a2009-01-22 06:01:32 +00009190 bnx2x_acquire_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009191
9192 if (bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK, link_up)) {
9193 DP(NETIF_MSG_PROBE, "MAC loopback failed\n");
9194 rc |= BNX2X_MAC_LOOPBACK_FAILED;
9195 }
9196
9197 if (bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK, link_up)) {
9198 DP(NETIF_MSG_PROBE, "PHY loopback failed\n");
9199 rc |= BNX2X_PHY_LOOPBACK_FAILED;
9200 }
9201
Eilon Greenstein3910c8a2009-01-22 06:01:32 +00009202 bnx2x_release_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009203 bnx2x_netif_start(bp);
9204
9205 return rc;
9206}
9207
9208#define CRC32_RESIDUAL 0xdebb20e3
9209
9210static int bnx2x_test_nvram(struct bnx2x *bp)
9211{
9212 static const struct {
9213 int offset;
9214 int size;
9215 } nvram_tbl[] = {
9216 { 0, 0x14 }, /* bootstrap */
9217 { 0x14, 0xec }, /* dir */
9218 { 0x100, 0x350 }, /* manuf_info */
9219 { 0x450, 0xf0 }, /* feature_info */
9220 { 0x640, 0x64 }, /* upgrade_key_info */
9221 { 0x6a4, 0x64 },
9222 { 0x708, 0x70 }, /* manuf_key_info */
9223 { 0x778, 0x70 },
9224 { 0, 0 }
9225 };
9226 u32 buf[0x350 / 4];
9227 u8 *data = (u8 *)buf;
9228 int i, rc;
9229 u32 magic, csum;
9230
9231 rc = bnx2x_nvram_read(bp, 0, data, 4);
9232 if (rc) {
9233 DP(NETIF_MSG_PROBE, "magic value read (rc -%d)\n", -rc);
9234 goto test_nvram_exit;
9235 }
9236
9237 magic = be32_to_cpu(buf[0]);
9238 if (magic != 0x669955aa) {
9239 DP(NETIF_MSG_PROBE, "magic value (0x%08x)\n", magic);
9240 rc = -ENODEV;
9241 goto test_nvram_exit;
9242 }
9243
9244 for (i = 0; nvram_tbl[i].size; i++) {
9245
9246 rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
9247 nvram_tbl[i].size);
9248 if (rc) {
9249 DP(NETIF_MSG_PROBE,
9250 "nvram_tbl[%d] read data (rc -%d)\n", i, -rc);
9251 goto test_nvram_exit;
9252 }
9253
9254 csum = ether_crc_le(nvram_tbl[i].size, data);
9255 if (csum != CRC32_RESIDUAL) {
9256 DP(NETIF_MSG_PROBE,
9257 "nvram_tbl[%d] csum value (0x%08x)\n", i, csum);
9258 rc = -ENODEV;
9259 goto test_nvram_exit;
9260 }
9261 }
9262
9263test_nvram_exit:
9264 return rc;
9265}
9266
9267static int bnx2x_test_intr(struct bnx2x *bp)
9268{
9269 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
9270 int i, rc;
9271
9272 if (!netif_running(bp->dev))
9273 return -ENODEV;
9274
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08009275 config->hdr.length = 0;
Eilon Greensteinaf246402009-01-14 06:43:59 +00009276 if (CHIP_IS_E1(bp))
9277 config->hdr.offset = (BP_PORT(bp) ? 32 : 0);
9278 else
9279 config->hdr.offset = BP_FUNC(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009280 config->hdr.client_id = BP_CL_ID(bp);
9281 config->hdr.reserved1 = 0;
9282
9283 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
9284 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
9285 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
9286 if (rc == 0) {
9287 bp->set_mac_pending++;
9288 for (i = 0; i < 10; i++) {
9289 if (!bp->set_mac_pending)
9290 break;
9291 msleep_interruptible(10);
9292 }
9293 if (i == 10)
9294 rc = -ENODEV;
9295 }
9296
9297 return rc;
9298}
9299
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009300static void bnx2x_self_test(struct net_device *dev,
9301 struct ethtool_test *etest, u64 *buf)
9302{
9303 struct bnx2x *bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009304
9305 memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS);
9306
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009307 if (!netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009308 return;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009309
Eilon Greenstein33471622008-08-13 15:59:08 -07009310 /* offline tests are not supported in MF mode */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009311 if (IS_E1HMF(bp))
9312 etest->flags &= ~ETH_TEST_FL_OFFLINE;
9313
9314 if (etest->flags & ETH_TEST_FL_OFFLINE) {
9315 u8 link_up;
9316
9317 link_up = bp->link_vars.link_up;
9318 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9319 bnx2x_nic_load(bp, LOAD_DIAG);
9320 /* wait until link state is restored */
9321 bnx2x_wait_for_link(bp, link_up);
9322
9323 if (bnx2x_test_registers(bp) != 0) {
9324 buf[0] = 1;
9325 etest->flags |= ETH_TEST_FL_FAILED;
9326 }
9327 if (bnx2x_test_memory(bp) != 0) {
9328 buf[1] = 1;
9329 etest->flags |= ETH_TEST_FL_FAILED;
9330 }
9331 buf[2] = bnx2x_test_loopback(bp, link_up);
9332 if (buf[2] != 0)
9333 etest->flags |= ETH_TEST_FL_FAILED;
9334
9335 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9336 bnx2x_nic_load(bp, LOAD_NORMAL);
9337 /* wait until link state is restored */
9338 bnx2x_wait_for_link(bp, link_up);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009339 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009340 if (bnx2x_test_nvram(bp) != 0) {
9341 buf[3] = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009342 etest->flags |= ETH_TEST_FL_FAILED;
9343 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009344 if (bnx2x_test_intr(bp) != 0) {
9345 buf[4] = 1;
9346 etest->flags |= ETH_TEST_FL_FAILED;
9347 }
9348 if (bp->port.pmf)
9349 if (bnx2x_link_test(bp) != 0) {
9350 buf[5] = 1;
9351 etest->flags |= ETH_TEST_FL_FAILED;
9352 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009353
9354#ifdef BNX2X_EXTRA_DEBUG
9355 bnx2x_panic_dump(bp);
9356#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009357}
9358
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009359static const struct {
9360 long offset;
9361 int size;
Eilon Greensteinde832a52009-02-12 08:36:33 +00009362 u8 string[ETH_GSTRING_LEN];
9363} bnx2x_q_stats_arr[BNX2X_NUM_Q_STATS] = {
9364/* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%d]: rx_bytes" },
9365 { Q_STATS_OFFSET32(error_bytes_received_hi),
9366 8, "[%d]: rx_error_bytes" },
9367 { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
9368 8, "[%d]: rx_ucast_packets" },
9369 { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
9370 8, "[%d]: rx_mcast_packets" },
9371 { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
9372 8, "[%d]: rx_bcast_packets" },
9373 { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%d]: rx_discards" },
9374 { Q_STATS_OFFSET32(rx_err_discard_pkt),
9375 4, "[%d]: rx_phy_ip_err_discards"},
9376 { Q_STATS_OFFSET32(rx_skb_alloc_failed),
9377 4, "[%d]: rx_skb_alloc_discard" },
9378 { Q_STATS_OFFSET32(hw_csum_err), 4, "[%d]: rx_csum_offload_errors" },
9379
9380/* 10 */{ Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%d]: tx_bytes" },
9381 { Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
9382 8, "[%d]: tx_packets" }
9383};
9384
9385static const struct {
9386 long offset;
9387 int size;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009388 u32 flags;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009389#define STATS_FLAGS_PORT 1
9390#define STATS_FLAGS_FUNC 2
Eilon Greensteinde832a52009-02-12 08:36:33 +00009391#define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009392 u8 string[ETH_GSTRING_LEN];
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009393} bnx2x_stats_arr[BNX2X_NUM_STATS] = {
Eilon Greensteinde832a52009-02-12 08:36:33 +00009394/* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
9395 8, STATS_FLAGS_BOTH, "rx_bytes" },
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009396 { STATS_OFFSET32(error_bytes_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00009397 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009398 { STATS_OFFSET32(total_unicast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00009399 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009400 { STATS_OFFSET32(total_multicast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00009401 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009402 { STATS_OFFSET32(total_broadcast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00009403 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009404 { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009405 8, STATS_FLAGS_PORT, "rx_crc_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009406 { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009407 8, STATS_FLAGS_PORT, "rx_align_errors" },
Eilon Greensteinde832a52009-02-12 08:36:33 +00009408 { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
9409 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
9410 { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
9411 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
9412/* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
9413 8, STATS_FLAGS_PORT, "rx_fragments" },
9414 { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
9415 8, STATS_FLAGS_PORT, "rx_jabbers" },
9416 { STATS_OFFSET32(no_buff_discard_hi),
9417 8, STATS_FLAGS_BOTH, "rx_discards" },
9418 { STATS_OFFSET32(mac_filter_discard),
9419 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
9420 { STATS_OFFSET32(xxoverflow_discard),
9421 4, STATS_FLAGS_PORT, "rx_fw_discards" },
9422 { STATS_OFFSET32(brb_drop_hi),
9423 8, STATS_FLAGS_PORT, "rx_brb_discard" },
9424 { STATS_OFFSET32(brb_truncate_hi),
9425 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
9426 { STATS_OFFSET32(pause_frames_received_hi),
9427 8, STATS_FLAGS_PORT, "rx_pause_frames" },
9428 { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
9429 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
9430 { STATS_OFFSET32(nig_timer_max),
9431 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
9432/* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
9433 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
9434 { STATS_OFFSET32(rx_skb_alloc_failed),
9435 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
9436 { STATS_OFFSET32(hw_csum_err),
9437 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
9438
9439 { STATS_OFFSET32(total_bytes_transmitted_hi),
9440 8, STATS_FLAGS_BOTH, "tx_bytes" },
9441 { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
9442 8, STATS_FLAGS_PORT, "tx_error_bytes" },
9443 { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
9444 8, STATS_FLAGS_BOTH, "tx_packets" },
9445 { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
9446 8, STATS_FLAGS_PORT, "tx_mac_errors" },
9447 { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
9448 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009449 { STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009450 8, STATS_FLAGS_PORT, "tx_single_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009451 { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009452 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
Eilon Greensteinde832a52009-02-12 08:36:33 +00009453/* 30 */{ STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009454 8, STATS_FLAGS_PORT, "tx_deferred" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009455 { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009456 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009457 { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009458 8, STATS_FLAGS_PORT, "tx_late_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009459 { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009460 8, STATS_FLAGS_PORT, "tx_total_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009461 { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009462 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009463 { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009464 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009465 { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009466 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009467 { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009468 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009469 { STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009470 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009471 { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009472 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
Eilon Greensteinde832a52009-02-12 08:36:33 +00009473/* 40 */{ STATS_OFFSET32(etherstatspktsover1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009474 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
Eilon Greensteinde832a52009-02-12 08:36:33 +00009475 { STATS_OFFSET32(pause_frames_sent_hi),
9476 8, STATS_FLAGS_PORT, "tx_pause_frames" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009477};
9478
Eilon Greensteinde832a52009-02-12 08:36:33 +00009479#define IS_PORT_STAT(i) \
9480 ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
9481#define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
9482#define IS_E1HMF_MODE_STAT(bp) \
9483 (IS_E1HMF(bp) && !(bp->msglevel & BNX2X_MSG_STATS))
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009484
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009485static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
9486{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009487 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +00009488 int i, j, k;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009489
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009490 switch (stringset) {
9491 case ETH_SS_STATS:
Eilon Greensteinde832a52009-02-12 08:36:33 +00009492 if (is_multi(bp)) {
9493 k = 0;
9494 for_each_queue(bp, i) {
9495 for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
9496 sprintf(buf + (k + j)*ETH_GSTRING_LEN,
9497 bnx2x_q_stats_arr[j].string, i);
9498 k += BNX2X_NUM_Q_STATS;
9499 }
9500 if (IS_E1HMF_MODE_STAT(bp))
9501 break;
9502 for (j = 0; j < BNX2X_NUM_STATS; j++)
9503 strcpy(buf + (k + j)*ETH_GSTRING_LEN,
9504 bnx2x_stats_arr[j].string);
9505 } else {
9506 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
9507 if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
9508 continue;
9509 strcpy(buf + j*ETH_GSTRING_LEN,
9510 bnx2x_stats_arr[i].string);
9511 j++;
9512 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009513 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009514 break;
9515
9516 case ETH_SS_TEST:
9517 memcpy(buf, bnx2x_tests_str_arr, sizeof(bnx2x_tests_str_arr));
9518 break;
9519 }
9520}
9521
9522static int bnx2x_get_stats_count(struct net_device *dev)
9523{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009524 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +00009525 int i, num_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009526
Eilon Greensteinde832a52009-02-12 08:36:33 +00009527 if (is_multi(bp)) {
9528 num_stats = BNX2X_NUM_Q_STATS * BNX2X_NUM_QUEUES(bp);
9529 if (!IS_E1HMF_MODE_STAT(bp))
9530 num_stats += BNX2X_NUM_STATS;
9531 } else {
9532 if (IS_E1HMF_MODE_STAT(bp)) {
9533 num_stats = 0;
9534 for (i = 0; i < BNX2X_NUM_STATS; i++)
9535 if (IS_FUNC_STAT(i))
9536 num_stats++;
9537 } else
9538 num_stats = BNX2X_NUM_STATS;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009539 }
Eilon Greensteinde832a52009-02-12 08:36:33 +00009540
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009541 return num_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009542}
9543
9544static void bnx2x_get_ethtool_stats(struct net_device *dev,
9545 struct ethtool_stats *stats, u64 *buf)
9546{
9547 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +00009548 u32 *hw_stats, *offset;
9549 int i, j, k;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009550
Eilon Greensteinde832a52009-02-12 08:36:33 +00009551 if (is_multi(bp)) {
9552 k = 0;
9553 for_each_queue(bp, i) {
9554 hw_stats = (u32 *)&bp->fp[i].eth_q_stats;
9555 for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
9556 if (bnx2x_q_stats_arr[j].size == 0) {
9557 /* skip this counter */
9558 buf[k + j] = 0;
9559 continue;
9560 }
9561 offset = (hw_stats +
9562 bnx2x_q_stats_arr[j].offset);
9563 if (bnx2x_q_stats_arr[j].size == 4) {
9564 /* 4-byte counter */
9565 buf[k + j] = (u64) *offset;
9566 continue;
9567 }
9568 /* 8-byte counter */
9569 buf[k + j] = HILO_U64(*offset, *(offset + 1));
9570 }
9571 k += BNX2X_NUM_Q_STATS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009572 }
Eilon Greensteinde832a52009-02-12 08:36:33 +00009573 if (IS_E1HMF_MODE_STAT(bp))
9574 return;
9575 hw_stats = (u32 *)&bp->eth_stats;
9576 for (j = 0; j < BNX2X_NUM_STATS; j++) {
9577 if (bnx2x_stats_arr[j].size == 0) {
9578 /* skip this counter */
9579 buf[k + j] = 0;
9580 continue;
9581 }
9582 offset = (hw_stats + bnx2x_stats_arr[j].offset);
9583 if (bnx2x_stats_arr[j].size == 4) {
9584 /* 4-byte counter */
9585 buf[k + j] = (u64) *offset;
9586 continue;
9587 }
9588 /* 8-byte counter */
9589 buf[k + j] = HILO_U64(*offset, *(offset + 1));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009590 }
Eilon Greensteinde832a52009-02-12 08:36:33 +00009591 } else {
9592 hw_stats = (u32 *)&bp->eth_stats;
9593 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
9594 if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
9595 continue;
9596 if (bnx2x_stats_arr[i].size == 0) {
9597 /* skip this counter */
9598 buf[j] = 0;
9599 j++;
9600 continue;
9601 }
9602 offset = (hw_stats + bnx2x_stats_arr[i].offset);
9603 if (bnx2x_stats_arr[i].size == 4) {
9604 /* 4-byte counter */
9605 buf[j] = (u64) *offset;
9606 j++;
9607 continue;
9608 }
9609 /* 8-byte counter */
9610 buf[j] = HILO_U64(*offset, *(offset + 1));
9611 j++;
9612 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009613 }
9614}
9615
9616static int bnx2x_phys_id(struct net_device *dev, u32 data)
9617{
9618 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009619 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009620 int i;
9621
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009622 if (!netif_running(dev))
9623 return 0;
9624
9625 if (!bp->port.pmf)
9626 return 0;
9627
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009628 if (data == 0)
9629 data = 2;
9630
9631 for (i = 0; i < (data * 2); i++) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009632 if ((i % 2) == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009633 bnx2x_set_led(bp, port, LED_MODE_OPER, SPEED_1000,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009634 bp->link_params.hw_led_mode,
9635 bp->link_params.chip_id);
9636 else
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009637 bnx2x_set_led(bp, port, LED_MODE_OFF, 0,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009638 bp->link_params.hw_led_mode,
9639 bp->link_params.chip_id);
9640
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009641 msleep_interruptible(500);
9642 if (signal_pending(current))
9643 break;
9644 }
9645
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009646 if (bp->link_vars.link_up)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009647 bnx2x_set_led(bp, port, LED_MODE_OPER,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009648 bp->link_vars.line_speed,
9649 bp->link_params.hw_led_mode,
9650 bp->link_params.chip_id);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009651
9652 return 0;
9653}
9654
9655static struct ethtool_ops bnx2x_ethtool_ops = {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009656 .get_settings = bnx2x_get_settings,
9657 .set_settings = bnx2x_set_settings,
9658 .get_drvinfo = bnx2x_get_drvinfo,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009659 .get_wol = bnx2x_get_wol,
9660 .set_wol = bnx2x_set_wol,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009661 .get_msglevel = bnx2x_get_msglevel,
9662 .set_msglevel = bnx2x_set_msglevel,
9663 .nway_reset = bnx2x_nway_reset,
9664 .get_link = ethtool_op_get_link,
9665 .get_eeprom_len = bnx2x_get_eeprom_len,
9666 .get_eeprom = bnx2x_get_eeprom,
9667 .set_eeprom = bnx2x_set_eeprom,
9668 .get_coalesce = bnx2x_get_coalesce,
9669 .set_coalesce = bnx2x_set_coalesce,
9670 .get_ringparam = bnx2x_get_ringparam,
9671 .set_ringparam = bnx2x_set_ringparam,
9672 .get_pauseparam = bnx2x_get_pauseparam,
9673 .set_pauseparam = bnx2x_set_pauseparam,
9674 .get_rx_csum = bnx2x_get_rx_csum,
9675 .set_rx_csum = bnx2x_set_rx_csum,
9676 .get_tx_csum = ethtool_op_get_tx_csum,
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009677 .set_tx_csum = ethtool_op_set_tx_hw_csum,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009678 .set_flags = bnx2x_set_flags,
9679 .get_flags = ethtool_op_get_flags,
9680 .get_sg = ethtool_op_get_sg,
9681 .set_sg = ethtool_op_set_sg,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009682 .get_tso = ethtool_op_get_tso,
9683 .set_tso = bnx2x_set_tso,
9684 .self_test_count = bnx2x_self_test_count,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009685 .self_test = bnx2x_self_test,
9686 .get_strings = bnx2x_get_strings,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009687 .phys_id = bnx2x_phys_id,
9688 .get_stats_count = bnx2x_get_stats_count,
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009689 .get_ethtool_stats = bnx2x_get_ethtool_stats,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009690};
9691
9692/* end of ethtool_ops */
9693
9694/****************************************************************************
9695* General service functions
9696****************************************************************************/
9697
9698static int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state)
9699{
9700 u16 pmcsr;
9701
9702 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
9703
9704 switch (state) {
9705 case PCI_D0:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009706 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009707 ((pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
9708 PCI_PM_CTRL_PME_STATUS));
9709
9710 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
Eilon Greenstein33471622008-08-13 15:59:08 -07009711 /* delay required during transition out of D3hot */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009712 msleep(20);
9713 break;
9714
9715 case PCI_D3hot:
9716 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
9717 pmcsr |= 3;
9718
9719 if (bp->wol)
9720 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
9721
9722 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
9723 pmcsr);
9724
9725 /* No more memory access after this point until
9726 * device is brought back to D0.
9727 */
9728 break;
9729
9730 default:
9731 return -EINVAL;
9732 }
9733 return 0;
9734}
9735
Eilon Greenstein237907c2009-01-14 06:42:44 +00009736static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
9737{
9738 u16 rx_cons_sb;
9739
9740 /* Tell compiler that status block fields can change */
9741 barrier();
9742 rx_cons_sb = le16_to_cpu(*fp->rx_cons_sb);
9743 if ((rx_cons_sb & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
9744 rx_cons_sb++;
9745 return (fp->rx_comp_cons != rx_cons_sb);
9746}
9747
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009748/*
9749 * net_device service functions
9750 */
9751
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009752static int bnx2x_poll(struct napi_struct *napi, int budget)
9753{
9754 struct bnx2x_fastpath *fp = container_of(napi, struct bnx2x_fastpath,
9755 napi);
9756 struct bnx2x *bp = fp->bp;
9757 int work_done = 0;
9758
9759#ifdef BNX2X_STOP_ON_ERROR
9760 if (unlikely(bp->panic))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009761 goto poll_panic;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009762#endif
9763
9764 prefetch(fp->tx_buf_ring[TX_BD(fp->tx_pkt_cons)].skb);
9765 prefetch(fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)].skb);
9766 prefetch((char *)(fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)].skb) + 256);
9767
9768 bnx2x_update_fpsb_idx(fp);
9769
Eilon Greenstein237907c2009-01-14 06:42:44 +00009770 if (bnx2x_has_tx_work(fp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009771 bnx2x_tx_int(fp, budget);
9772
Eilon Greenstein237907c2009-01-14 06:42:44 +00009773 if (bnx2x_has_rx_work(fp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009774 work_done = bnx2x_rx_int(fp, budget);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009775 rmb(); /* BNX2X_HAS_WORK() reads the status block */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009776
9777 /* must not complete if we consumed full budget */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009778 if ((work_done < budget) && !BNX2X_HAS_WORK(fp)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009779
9780#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009781poll_panic:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009782#endif
Ben Hutchings288379f2009-01-19 16:43:59 -08009783 napi_complete(napi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009784
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009785 bnx2x_ack_sb(bp, FP_SB_ID(fp), USTORM_ID,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009786 le16_to_cpu(fp->fp_u_idx), IGU_INT_NOP, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009787 bnx2x_ack_sb(bp, FP_SB_ID(fp), CSTORM_ID,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009788 le16_to_cpu(fp->fp_c_idx), IGU_INT_ENABLE, 1);
9789 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009790 return work_done;
9791}
9792
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009793
9794/* we split the first BD into headers and data BDs
Eilon Greenstein33471622008-08-13 15:59:08 -07009795 * to ease the pain of our fellow microcode engineers
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009796 * we use one mapping for both BDs
9797 * So far this has only been observed to happen
9798 * in Other Operating Systems(TM)
9799 */
9800static noinline u16 bnx2x_tx_split(struct bnx2x *bp,
9801 struct bnx2x_fastpath *fp,
9802 struct eth_tx_bd **tx_bd, u16 hlen,
9803 u16 bd_prod, int nbd)
9804{
9805 struct eth_tx_bd *h_tx_bd = *tx_bd;
9806 struct eth_tx_bd *d_tx_bd;
9807 dma_addr_t mapping;
9808 int old_len = le16_to_cpu(h_tx_bd->nbytes);
9809
9810 /* first fix first BD */
9811 h_tx_bd->nbd = cpu_to_le16(nbd);
9812 h_tx_bd->nbytes = cpu_to_le16(hlen);
9813
9814 DP(NETIF_MSG_TX_QUEUED, "TSO split header size is %d "
9815 "(%x:%x) nbd %d\n", h_tx_bd->nbytes, h_tx_bd->addr_hi,
9816 h_tx_bd->addr_lo, h_tx_bd->nbd);
9817
9818 /* now get a new data BD
9819 * (after the pbd) and fill it */
9820 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
9821 d_tx_bd = &fp->tx_desc_ring[bd_prod];
9822
9823 mapping = HILO_U64(le32_to_cpu(h_tx_bd->addr_hi),
9824 le32_to_cpu(h_tx_bd->addr_lo)) + hlen;
9825
9826 d_tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
9827 d_tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
9828 d_tx_bd->nbytes = cpu_to_le16(old_len - hlen);
9829 d_tx_bd->vlan = 0;
9830 /* this marks the BD as one that has no individual mapping
9831 * the FW ignores this flag in a BD not marked start
9832 */
9833 d_tx_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_SW_LSO;
9834 DP(NETIF_MSG_TX_QUEUED,
9835 "TSO split data size is %d (%x:%x)\n",
9836 d_tx_bd->nbytes, d_tx_bd->addr_hi, d_tx_bd->addr_lo);
9837
9838 /* update tx_bd for marking the last BD flag */
9839 *tx_bd = d_tx_bd;
9840
9841 return bd_prod;
9842}
9843
9844static inline u16 bnx2x_csum_fix(unsigned char *t_header, u16 csum, s8 fix)
9845{
9846 if (fix > 0)
9847 csum = (u16) ~csum_fold(csum_sub(csum,
9848 csum_partial(t_header - fix, fix, 0)));
9849
9850 else if (fix < 0)
9851 csum = (u16) ~csum_fold(csum_add(csum,
9852 csum_partial(t_header, -fix, 0)));
9853
9854 return swab16(csum);
9855}
9856
9857static inline u32 bnx2x_xmit_type(struct bnx2x *bp, struct sk_buff *skb)
9858{
9859 u32 rc;
9860
9861 if (skb->ip_summed != CHECKSUM_PARTIAL)
9862 rc = XMIT_PLAIN;
9863
9864 else {
9865 if (skb->protocol == ntohs(ETH_P_IPV6)) {
9866 rc = XMIT_CSUM_V6;
9867 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
9868 rc |= XMIT_CSUM_TCP;
9869
9870 } else {
9871 rc = XMIT_CSUM_V4;
9872 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
9873 rc |= XMIT_CSUM_TCP;
9874 }
9875 }
9876
9877 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV4)
9878 rc |= XMIT_GSO_V4;
9879
9880 else if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
9881 rc |= XMIT_GSO_V6;
9882
9883 return rc;
9884}
9885
Eilon Greenstein632da4d2009-01-14 06:44:10 +00009886#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009887/* check if packet requires linearization (packet is too fragmented) */
9888static int bnx2x_pkt_req_lin(struct bnx2x *bp, struct sk_buff *skb,
9889 u32 xmit_type)
9890{
9891 int to_copy = 0;
9892 int hlen = 0;
9893 int first_bd_sz = 0;
9894
9895 /* 3 = 1 (for linear data BD) + 2 (for PBD and last BD) */
9896 if (skb_shinfo(skb)->nr_frags >= (MAX_FETCH_BD - 3)) {
9897
9898 if (xmit_type & XMIT_GSO) {
9899 unsigned short lso_mss = skb_shinfo(skb)->gso_size;
9900 /* Check if LSO packet needs to be copied:
9901 3 = 1 (for headers BD) + 2 (for PBD and last BD) */
9902 int wnd_size = MAX_FETCH_BD - 3;
Eilon Greenstein33471622008-08-13 15:59:08 -07009903 /* Number of windows to check */
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009904 int num_wnds = skb_shinfo(skb)->nr_frags - wnd_size;
9905 int wnd_idx = 0;
9906 int frag_idx = 0;
9907 u32 wnd_sum = 0;
9908
9909 /* Headers length */
9910 hlen = (int)(skb_transport_header(skb) - skb->data) +
9911 tcp_hdrlen(skb);
9912
9913 /* Amount of data (w/o headers) on linear part of SKB*/
9914 first_bd_sz = skb_headlen(skb) - hlen;
9915
9916 wnd_sum = first_bd_sz;
9917
9918 /* Calculate the first sum - it's special */
9919 for (frag_idx = 0; frag_idx < wnd_size - 1; frag_idx++)
9920 wnd_sum +=
9921 skb_shinfo(skb)->frags[frag_idx].size;
9922
9923 /* If there was data on linear skb data - check it */
9924 if (first_bd_sz > 0) {
9925 if (unlikely(wnd_sum < lso_mss)) {
9926 to_copy = 1;
9927 goto exit_lbl;
9928 }
9929
9930 wnd_sum -= first_bd_sz;
9931 }
9932
9933 /* Others are easier: run through the frag list and
9934 check all windows */
9935 for (wnd_idx = 0; wnd_idx <= num_wnds; wnd_idx++) {
9936 wnd_sum +=
9937 skb_shinfo(skb)->frags[wnd_idx + wnd_size - 1].size;
9938
9939 if (unlikely(wnd_sum < lso_mss)) {
9940 to_copy = 1;
9941 break;
9942 }
9943 wnd_sum -=
9944 skb_shinfo(skb)->frags[wnd_idx].size;
9945 }
9946
9947 } else {
9948 /* in non-LSO too fragmented packet should always
9949 be linearized */
9950 to_copy = 1;
9951 }
9952 }
9953
9954exit_lbl:
9955 if (unlikely(to_copy))
9956 DP(NETIF_MSG_TX_QUEUED,
9957 "Linearization IS REQUIRED for %s packet. "
9958 "num_frags %d hlen %d first_bd_sz %d\n",
9959 (xmit_type & XMIT_GSO) ? "LSO" : "non-LSO",
9960 skb_shinfo(skb)->nr_frags, hlen, first_bd_sz);
9961
9962 return to_copy;
9963}
Eilon Greenstein632da4d2009-01-14 06:44:10 +00009964#endif
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009965
9966/* called with netif_tx_lock
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009967 * bnx2x_tx_int() runs without netif_tx_lock unless it needs to call
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009968 * netif_wake_queue()
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009969 */
9970static int bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev)
9971{
9972 struct bnx2x *bp = netdev_priv(dev);
9973 struct bnx2x_fastpath *fp;
Eilon Greenstein555f6c72009-02-12 08:36:11 +00009974 struct netdev_queue *txq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009975 struct sw_tx_bd *tx_buf;
9976 struct eth_tx_bd *tx_bd;
9977 struct eth_tx_parse_bd *pbd = NULL;
9978 u16 pkt_prod, bd_prod;
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009979 int nbd, fp_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009980 dma_addr_t mapping;
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009981 u32 xmit_type = bnx2x_xmit_type(bp, skb);
9982 int vlan_off = (bp->e1hov ? 4 : 0);
9983 int i;
9984 u8 hlen = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009985
9986#ifdef BNX2X_STOP_ON_ERROR
9987 if (unlikely(bp->panic))
9988 return NETDEV_TX_BUSY;
9989#endif
9990
Eilon Greenstein555f6c72009-02-12 08:36:11 +00009991 fp_index = skb_get_queue_mapping(skb);
9992 txq = netdev_get_tx_queue(dev, fp_index);
9993
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009994 fp = &bp->fp[fp_index];
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009995
Yitchak Gertner231fd582008-08-25 15:27:06 -07009996 if (unlikely(bnx2x_tx_avail(fp) < (skb_shinfo(skb)->nr_frags + 3))) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00009997 fp->eth_q_stats.driver_xoff++,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00009998 netif_tx_stop_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009999 BNX2X_ERR("BUG! Tx ring full when queue awake!\n");
10000 return NETDEV_TX_BUSY;
10001 }
10002
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010003 DP(NETIF_MSG_TX_QUEUED, "SKB: summed %x protocol %x protocol(%x,%x)"
10004 " gso type %x xmit_type %x\n",
10005 skb->ip_summed, skb->protocol, ipv6_hdr(skb)->nexthdr,
10006 ip_hdr(skb)->protocol, skb_shinfo(skb)->gso_type, xmit_type);
10007
Eilon Greenstein632da4d2009-01-14 06:44:10 +000010008#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greenstein33471622008-08-13 15:59:08 -070010009 /* First, check if we need to linearize the skb
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010010 (due to FW restrictions) */
10011 if (bnx2x_pkt_req_lin(bp, skb, xmit_type)) {
10012 /* Statistics of linearization */
10013 bp->lin_cnt++;
10014 if (skb_linearize(skb) != 0) {
10015 DP(NETIF_MSG_TX_QUEUED, "SKB linearization failed - "
10016 "silently dropping this SKB\n");
10017 dev_kfree_skb_any(skb);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070010018 return NETDEV_TX_OK;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010019 }
10020 }
Eilon Greenstein632da4d2009-01-14 06:44:10 +000010021#endif
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010022
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010023 /*
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010024 Please read carefully. First we use one BD which we mark as start,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010025 then for TSO or xsum we have a parsing info BD,
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010026 and only then we have the rest of the TSO BDs.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010027 (don't forget to mark the last one as last,
10028 and to unmap only AFTER you write to the BD ...)
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010029 And above all, all pdb sizes are in words - NOT DWORDS!
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010030 */
10031
10032 pkt_prod = fp->tx_pkt_prod++;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010033 bd_prod = TX_BD(fp->tx_bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010034
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010035 /* get a tx_buf and first BD */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010036 tx_buf = &fp->tx_buf_ring[TX_BD(pkt_prod)];
10037 tx_bd = &fp->tx_desc_ring[bd_prod];
10038
10039 tx_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
10040 tx_bd->general_data = (UNICAST_ADDRESS <<
10041 ETH_TX_BD_ETH_ADDR_TYPE_SHIFT);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010042 /* header nbd */
10043 tx_bd->general_data |= (1 << ETH_TX_BD_HDR_NBDS_SHIFT);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010044
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010045 /* remember the first BD of the packet */
10046 tx_buf->first_bd = fp->tx_bd_prod;
10047 tx_buf->skb = skb;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010048
10049 DP(NETIF_MSG_TX_QUEUED,
10050 "sending pkt %u @%p next_idx %u bd %u @%p\n",
10051 pkt_prod, tx_buf, fp->tx_pkt_prod, bd_prod, tx_bd);
10052
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010053#ifdef BCM_VLAN
10054 if ((bp->vlgrp != NULL) && vlan_tx_tag_present(skb) &&
10055 (bp->flags & HW_VLAN_TX_FLAG)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010056 tx_bd->vlan = cpu_to_le16(vlan_tx_tag_get(skb));
10057 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_VLAN_TAG;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010058 vlan_off += 4;
10059 } else
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010060#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010061 tx_bd->vlan = cpu_to_le16(pkt_prod);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010062
10063 if (xmit_type) {
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010064 /* turn on parsing and get a BD */
10065 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
10066 pbd = (void *)&fp->tx_desc_ring[bd_prod];
10067
10068 memset(pbd, 0, sizeof(struct eth_tx_parse_bd));
10069 }
10070
10071 if (xmit_type & XMIT_CSUM) {
10072 hlen = (skb_network_header(skb) - skb->data + vlan_off) / 2;
10073
10074 /* for now NS flag is not used in Linux */
10075 pbd->global_data = (hlen |
10076 ((skb->protocol == ntohs(ETH_P_8021Q)) <<
10077 ETH_TX_PARSE_BD_LLC_SNAP_EN_SHIFT));
10078
10079 pbd->ip_hlen = (skb_transport_header(skb) -
10080 skb_network_header(skb)) / 2;
10081
10082 hlen += pbd->ip_hlen + tcp_hdrlen(skb) / 2;
10083
10084 pbd->total_hlen = cpu_to_le16(hlen);
10085 hlen = hlen*2 - vlan_off;
10086
10087 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_TCP_CSUM;
10088
10089 if (xmit_type & XMIT_CSUM_V4)
10090 tx_bd->bd_flags.as_bitfield |=
10091 ETH_TX_BD_FLAGS_IP_CSUM;
10092 else
10093 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_IPV6;
10094
10095 if (xmit_type & XMIT_CSUM_TCP) {
10096 pbd->tcp_pseudo_csum = swab16(tcp_hdr(skb)->check);
10097
10098 } else {
10099 s8 fix = SKB_CS_OFF(skb); /* signed! */
10100
10101 pbd->global_data |= ETH_TX_PARSE_BD_CS_ANY_FLG;
10102 pbd->cs_offset = fix / 2;
10103
10104 DP(NETIF_MSG_TX_QUEUED,
10105 "hlen %d offset %d fix %d csum before fix %x\n",
10106 le16_to_cpu(pbd->total_hlen), pbd->cs_offset, fix,
10107 SKB_CS(skb));
10108
10109 /* HW bug: fixup the CSUM */
10110 pbd->tcp_pseudo_csum =
10111 bnx2x_csum_fix(skb_transport_header(skb),
10112 SKB_CS(skb), fix);
10113
10114 DP(NETIF_MSG_TX_QUEUED, "csum after fix %x\n",
10115 pbd->tcp_pseudo_csum);
10116 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010117 }
10118
10119 mapping = pci_map_single(bp->pdev, skb->data,
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010120 skb_headlen(skb), PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010121
10122 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
10123 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
Eilon Greenstein6378c022008-08-13 15:59:25 -070010124 nbd = skb_shinfo(skb)->nr_frags + ((pbd == NULL) ? 1 : 2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010125 tx_bd->nbd = cpu_to_le16(nbd);
10126 tx_bd->nbytes = cpu_to_le16(skb_headlen(skb));
10127
10128 DP(NETIF_MSG_TX_QUEUED, "first bd @%p addr (%x:%x) nbd %d"
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010129 " nbytes %d flags %x vlan %x\n",
10130 tx_bd, tx_bd->addr_hi, tx_bd->addr_lo, le16_to_cpu(tx_bd->nbd),
10131 le16_to_cpu(tx_bd->nbytes), tx_bd->bd_flags.as_bitfield,
10132 le16_to_cpu(tx_bd->vlan));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010133
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010134 if (xmit_type & XMIT_GSO) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010135
10136 DP(NETIF_MSG_TX_QUEUED,
10137 "TSO packet len %d hlen %d total len %d tso size %d\n",
10138 skb->len, hlen, skb_headlen(skb),
10139 skb_shinfo(skb)->gso_size);
10140
10141 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_SW_LSO;
10142
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010143 if (unlikely(skb_headlen(skb) > hlen))
10144 bd_prod = bnx2x_tx_split(bp, fp, &tx_bd, hlen,
10145 bd_prod, ++nbd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010146
10147 pbd->lso_mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
10148 pbd->tcp_send_seq = swab32(tcp_hdr(skb)->seq);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010149 pbd->tcp_flags = pbd_tcp_flags(skb);
10150
10151 if (xmit_type & XMIT_GSO_V4) {
10152 pbd->ip_id = swab16(ip_hdr(skb)->id);
10153 pbd->tcp_pseudo_csum =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010154 swab16(~csum_tcpudp_magic(ip_hdr(skb)->saddr,
10155 ip_hdr(skb)->daddr,
10156 0, IPPROTO_TCP, 0));
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010157
10158 } else
10159 pbd->tcp_pseudo_csum =
10160 swab16(~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
10161 &ipv6_hdr(skb)->daddr,
10162 0, IPPROTO_TCP, 0));
10163
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010164 pbd->global_data |= ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN;
10165 }
10166
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010167 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
10168 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010169
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010170 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
10171 tx_bd = &fp->tx_desc_ring[bd_prod];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010172
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010173 mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
10174 frag->size, PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010175
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010176 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
10177 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
10178 tx_bd->nbytes = cpu_to_le16(frag->size);
10179 tx_bd->vlan = cpu_to_le16(pkt_prod);
10180 tx_bd->bd_flags.as_bitfield = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010181
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010182 DP(NETIF_MSG_TX_QUEUED,
10183 "frag %d bd @%p addr (%x:%x) nbytes %d flags %x\n",
10184 i, tx_bd, tx_bd->addr_hi, tx_bd->addr_lo,
10185 le16_to_cpu(tx_bd->nbytes), tx_bd->bd_flags.as_bitfield);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010186 }
10187
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010188 /* now at last mark the BD as the last BD */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010189 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_END_BD;
10190
10191 DP(NETIF_MSG_TX_QUEUED, "last bd @%p flags %x\n",
10192 tx_bd, tx_bd->bd_flags.as_bitfield);
10193
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010194 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
10195
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010196 /* now send a tx doorbell, counting the next BD
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010197 * if the packet contains or ends with it
10198 */
10199 if (TX_BD_POFF(bd_prod) < nbd)
10200 nbd++;
10201
10202 if (pbd)
10203 DP(NETIF_MSG_TX_QUEUED,
10204 "PBD @%p ip_data %x ip_hlen %u ip_id %u lso_mss %u"
10205 " tcp_flags %x xsum %x seq %u hlen %u\n",
10206 pbd, pbd->global_data, pbd->ip_hlen, pbd->ip_id,
10207 pbd->lso_mss, pbd->tcp_flags, pbd->tcp_pseudo_csum,
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010208 pbd->tcp_send_seq, le16_to_cpu(pbd->total_hlen));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010209
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010210 DP(NETIF_MSG_TX_QUEUED, "doorbell: nbd %d bd %u\n", nbd, bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010211
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080010212 /*
10213 * Make sure that the BD data is updated before updating the producer
10214 * since FW might read the BD right after the producer is updated.
10215 * This is only applicable for weak-ordered memory model archs such
10216 * as IA-64. The following barrier is also mandatory since FW will
10217 * assumes packets must have BDs.
10218 */
10219 wmb();
10220
Eliezer Tamir96fc1782008-02-28 11:57:55 -080010221 fp->hw_tx_prods->bds_prod =
10222 cpu_to_le16(le16_to_cpu(fp->hw_tx_prods->bds_prod) + nbd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010223 mb(); /* FW restriction: must not reorder writing nbd and packets */
Eliezer Tamir96fc1782008-02-28 11:57:55 -080010224 fp->hw_tx_prods->packets_prod =
10225 cpu_to_le32(le32_to_cpu(fp->hw_tx_prods->packets_prod) + 1);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010226 DOORBELL(bp, FP_IDX(fp), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010227
10228 mmiowb();
10229
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010230 fp->tx_bd_prod += nbd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010231 dev->trans_start = jiffies;
10232
10233 if (unlikely(bnx2x_tx_avail(fp) < MAX_SKB_FRAGS + 3)) {
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080010234 /* We want bnx2x_tx_int to "see" the updated tx_bd_prod
10235 if we put Tx into XOFF state. */
10236 smp_mb();
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010237 netif_tx_stop_queue(txq);
Eilon Greensteinde832a52009-02-12 08:36:33 +000010238 fp->eth_q_stats.driver_xoff++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010239 if (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3)
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010240 netif_tx_wake_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010241 }
10242 fp->tx_pkt++;
10243
10244 return NETDEV_TX_OK;
10245}
10246
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010247/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010248static int bnx2x_open(struct net_device *dev)
10249{
10250 struct bnx2x *bp = netdev_priv(dev);
10251
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000010252 netif_carrier_off(dev);
10253
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010254 bnx2x_set_power_state(bp, PCI_D0);
10255
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010256 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010257}
10258
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010259/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010260static int bnx2x_close(struct net_device *dev)
10261{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010262 struct bnx2x *bp = netdev_priv(dev);
10263
10264 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010265 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
10266 if (atomic_read(&bp->pdev->enable_cnt) == 1)
10267 if (!CHIP_REV_IS_SLOW(bp))
10268 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010269
10270 return 0;
10271}
10272
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010273/* called with netif_tx_lock from set_multicast */
10274static void bnx2x_set_rx_mode(struct net_device *dev)
10275{
10276 struct bnx2x *bp = netdev_priv(dev);
10277 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
10278 int port = BP_PORT(bp);
10279
10280 if (bp->state != BNX2X_STATE_OPEN) {
10281 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
10282 return;
10283 }
10284
10285 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", dev->flags);
10286
10287 if (dev->flags & IFF_PROMISC)
10288 rx_mode = BNX2X_RX_MODE_PROMISC;
10289
10290 else if ((dev->flags & IFF_ALLMULTI) ||
10291 ((dev->mc_count > BNX2X_MAX_MULTICAST) && CHIP_IS_E1(bp)))
10292 rx_mode = BNX2X_RX_MODE_ALLMULTI;
10293
10294 else { /* some multicasts */
10295 if (CHIP_IS_E1(bp)) {
10296 int i, old, offset;
10297 struct dev_mc_list *mclist;
10298 struct mac_configuration_cmd *config =
10299 bnx2x_sp(bp, mcast_config);
10300
10301 for (i = 0, mclist = dev->mc_list;
10302 mclist && (i < dev->mc_count);
10303 i++, mclist = mclist->next) {
10304
10305 config->config_table[i].
10306 cam_entry.msb_mac_addr =
10307 swab16(*(u16 *)&mclist->dmi_addr[0]);
10308 config->config_table[i].
10309 cam_entry.middle_mac_addr =
10310 swab16(*(u16 *)&mclist->dmi_addr[2]);
10311 config->config_table[i].
10312 cam_entry.lsb_mac_addr =
10313 swab16(*(u16 *)&mclist->dmi_addr[4]);
10314 config->config_table[i].cam_entry.flags =
10315 cpu_to_le16(port);
10316 config->config_table[i].
10317 target_table_entry.flags = 0;
10318 config->config_table[i].
10319 target_table_entry.client_id = 0;
10320 config->config_table[i].
10321 target_table_entry.vlan_id = 0;
10322
10323 DP(NETIF_MSG_IFUP,
10324 "setting MCAST[%d] (%04x:%04x:%04x)\n", i,
10325 config->config_table[i].
10326 cam_entry.msb_mac_addr,
10327 config->config_table[i].
10328 cam_entry.middle_mac_addr,
10329 config->config_table[i].
10330 cam_entry.lsb_mac_addr);
10331 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080010332 old = config->hdr.length;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010333 if (old > i) {
10334 for (; i < old; i++) {
10335 if (CAM_IS_INVALID(config->
10336 config_table[i])) {
Eilon Greensteinaf246402009-01-14 06:43:59 +000010337 /* already invalidated */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010338 break;
10339 }
10340 /* invalidate */
10341 CAM_INVALIDATE(config->
10342 config_table[i]);
10343 }
10344 }
10345
10346 if (CHIP_REV_IS_SLOW(bp))
10347 offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
10348 else
10349 offset = BNX2X_MAX_MULTICAST*(1 + port);
10350
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080010351 config->hdr.length = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010352 config->hdr.offset = offset;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080010353 config->hdr.client_id = bp->fp->cl_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010354 config->hdr.reserved1 = 0;
10355
10356 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
10357 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
10358 U64_LO(bnx2x_sp_mapping(bp, mcast_config)),
10359 0);
10360 } else { /* E1H */
10361 /* Accept one or more multicasts */
10362 struct dev_mc_list *mclist;
10363 u32 mc_filter[MC_HASH_SIZE];
10364 u32 crc, bit, regidx;
10365 int i;
10366
10367 memset(mc_filter, 0, 4 * MC_HASH_SIZE);
10368
10369 for (i = 0, mclist = dev->mc_list;
10370 mclist && (i < dev->mc_count);
10371 i++, mclist = mclist->next) {
10372
Johannes Berg7c510e42008-10-27 17:47:26 -070010373 DP(NETIF_MSG_IFUP, "Adding mcast MAC: %pM\n",
10374 mclist->dmi_addr);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010375
10376 crc = crc32c_le(0, mclist->dmi_addr, ETH_ALEN);
10377 bit = (crc >> 24) & 0xff;
10378 regidx = bit >> 5;
10379 bit &= 0x1f;
10380 mc_filter[regidx] |= (1 << bit);
10381 }
10382
10383 for (i = 0; i < MC_HASH_SIZE; i++)
10384 REG_WR(bp, MC_HASH_OFFSET(bp, i),
10385 mc_filter[i]);
10386 }
10387 }
10388
10389 bp->rx_mode = rx_mode;
10390 bnx2x_set_storm_rx_mode(bp);
10391}
10392
10393/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010394static int bnx2x_change_mac_addr(struct net_device *dev, void *p)
10395{
10396 struct sockaddr *addr = p;
10397 struct bnx2x *bp = netdev_priv(dev);
10398
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010399 if (!is_valid_ether_addr((u8 *)(addr->sa_data)))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010400 return -EINVAL;
10401
10402 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010403 if (netif_running(dev)) {
10404 if (CHIP_IS_E1(bp))
Yitchak Gertner3101c2b2008-08-13 15:52:28 -070010405 bnx2x_set_mac_addr_e1(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010406 else
Yitchak Gertner3101c2b2008-08-13 15:52:28 -070010407 bnx2x_set_mac_addr_e1h(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010408 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010409
10410 return 0;
10411}
10412
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010413/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010414static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
10415{
10416 struct mii_ioctl_data *data = if_mii(ifr);
10417 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010418 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010419 int err;
10420
10421 switch (cmd) {
10422 case SIOCGMIIPHY:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010423 data->phy_id = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010424
Eliezer Tamirc14423f2008-02-28 11:49:42 -080010425 /* fallthrough */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010426
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010427 case SIOCGMIIREG: {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010428 u16 mii_regval;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010429
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010430 if (!netif_running(dev))
10431 return -EAGAIN;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010432
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010433 mutex_lock(&bp->port.phy_mutex);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010434 err = bnx2x_cl45_read(bp, port, 0, bp->port.phy_addr,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010435 DEFAULT_PHY_DEV_ADDR,
10436 (data->reg_num & 0x1f), &mii_regval);
10437 data->val_out = mii_regval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010438 mutex_unlock(&bp->port.phy_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010439 return err;
10440 }
10441
10442 case SIOCSMIIREG:
10443 if (!capable(CAP_NET_ADMIN))
10444 return -EPERM;
10445
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010446 if (!netif_running(dev))
10447 return -EAGAIN;
10448
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010449 mutex_lock(&bp->port.phy_mutex);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010450 err = bnx2x_cl45_write(bp, port, 0, bp->port.phy_addr,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010451 DEFAULT_PHY_DEV_ADDR,
10452 (data->reg_num & 0x1f), data->val_in);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010453 mutex_unlock(&bp->port.phy_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010454 return err;
10455
10456 default:
10457 /* do nothing */
10458 break;
10459 }
10460
10461 return -EOPNOTSUPP;
10462}
10463
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010464/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010465static int bnx2x_change_mtu(struct net_device *dev, int new_mtu)
10466{
10467 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010468 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010469
10470 if ((new_mtu > ETH_MAX_JUMBO_PACKET_SIZE) ||
10471 ((new_mtu + ETH_HLEN) < ETH_MIN_PACKET_SIZE))
10472 return -EINVAL;
10473
10474 /* This does not race with packet allocation
Eliezer Tamirc14423f2008-02-28 11:49:42 -080010475 * because the actual alloc size is
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010476 * only updated as part of load
10477 */
10478 dev->mtu = new_mtu;
10479
10480 if (netif_running(dev)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010481 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
10482 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010483 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010484
10485 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010486}
10487
10488static void bnx2x_tx_timeout(struct net_device *dev)
10489{
10490 struct bnx2x *bp = netdev_priv(dev);
10491
10492#ifdef BNX2X_STOP_ON_ERROR
10493 if (!bp->panic)
10494 bnx2x_panic();
10495#endif
10496 /* This allows the netif to be shutdown gracefully before resetting */
10497 schedule_work(&bp->reset_task);
10498}
10499
10500#ifdef BCM_VLAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010501/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010502static void bnx2x_vlan_rx_register(struct net_device *dev,
10503 struct vlan_group *vlgrp)
10504{
10505 struct bnx2x *bp = netdev_priv(dev);
10506
10507 bp->vlgrp = vlgrp;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010508
10509 /* Set flags according to the required capabilities */
10510 bp->flags &= ~(HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
10511
10512 if (dev->features & NETIF_F_HW_VLAN_TX)
10513 bp->flags |= HW_VLAN_TX_FLAG;
10514
10515 if (dev->features & NETIF_F_HW_VLAN_RX)
10516 bp->flags |= HW_VLAN_RX_FLAG;
10517
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010518 if (netif_running(dev))
Eliezer Tamir49d66772008-02-28 11:53:13 -080010519 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010520}
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010521
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010522#endif
10523
10524#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
10525static void poll_bnx2x(struct net_device *dev)
10526{
10527 struct bnx2x *bp = netdev_priv(dev);
10528
10529 disable_irq(bp->pdev->irq);
10530 bnx2x_interrupt(bp->pdev->irq, dev);
10531 enable_irq(bp->pdev->irq);
10532}
10533#endif
10534
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010535static const struct net_device_ops bnx2x_netdev_ops = {
10536 .ndo_open = bnx2x_open,
10537 .ndo_stop = bnx2x_close,
10538 .ndo_start_xmit = bnx2x_start_xmit,
10539 .ndo_set_multicast_list = bnx2x_set_rx_mode,
10540 .ndo_set_mac_address = bnx2x_change_mac_addr,
10541 .ndo_validate_addr = eth_validate_addr,
10542 .ndo_do_ioctl = bnx2x_ioctl,
10543 .ndo_change_mtu = bnx2x_change_mtu,
10544 .ndo_tx_timeout = bnx2x_tx_timeout,
10545#ifdef BCM_VLAN
10546 .ndo_vlan_rx_register = bnx2x_vlan_rx_register,
10547#endif
10548#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
10549 .ndo_poll_controller = poll_bnx2x,
10550#endif
10551};
10552
10553
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010554static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
10555 struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010556{
10557 struct bnx2x *bp;
10558 int rc;
10559
10560 SET_NETDEV_DEV(dev, &pdev->dev);
10561 bp = netdev_priv(dev);
10562
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010563 bp->dev = dev;
10564 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010565 bp->flags = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010566 bp->func = PCI_FUNC(pdev->devfn);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010567
10568 rc = pci_enable_device(pdev);
10569 if (rc) {
10570 printk(KERN_ERR PFX "Cannot enable PCI device, aborting\n");
10571 goto err_out;
10572 }
10573
10574 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
10575 printk(KERN_ERR PFX "Cannot find PCI device base address,"
10576 " aborting\n");
10577 rc = -ENODEV;
10578 goto err_out_disable;
10579 }
10580
10581 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
10582 printk(KERN_ERR PFX "Cannot find second PCI device"
10583 " base address, aborting\n");
10584 rc = -ENODEV;
10585 goto err_out_disable;
10586 }
10587
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010588 if (atomic_read(&pdev->enable_cnt) == 1) {
10589 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
10590 if (rc) {
10591 printk(KERN_ERR PFX "Cannot obtain PCI resources,"
10592 " aborting\n");
10593 goto err_out_disable;
10594 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010595
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010596 pci_set_master(pdev);
10597 pci_save_state(pdev);
10598 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010599
10600 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
10601 if (bp->pm_cap == 0) {
10602 printk(KERN_ERR PFX "Cannot find power management"
10603 " capability, aborting\n");
10604 rc = -EIO;
10605 goto err_out_release;
10606 }
10607
10608 bp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
10609 if (bp->pcie_cap == 0) {
10610 printk(KERN_ERR PFX "Cannot find PCI Express capability,"
10611 " aborting\n");
10612 rc = -EIO;
10613 goto err_out_release;
10614 }
10615
10616 if (pci_set_dma_mask(pdev, DMA_64BIT_MASK) == 0) {
10617 bp->flags |= USING_DAC_FLAG;
10618 if (pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK) != 0) {
10619 printk(KERN_ERR PFX "pci_set_consistent_dma_mask"
10620 " failed, aborting\n");
10621 rc = -EIO;
10622 goto err_out_release;
10623 }
10624
10625 } else if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) != 0) {
10626 printk(KERN_ERR PFX "System does not support DMA,"
10627 " aborting\n");
10628 rc = -EIO;
10629 goto err_out_release;
10630 }
10631
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010632 dev->mem_start = pci_resource_start(pdev, 0);
10633 dev->base_addr = dev->mem_start;
10634 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010635
10636 dev->irq = pdev->irq;
10637
Arjan van de Ven275f1652008-10-20 21:42:39 -070010638 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010639 if (!bp->regview) {
10640 printk(KERN_ERR PFX "Cannot map register space, aborting\n");
10641 rc = -ENOMEM;
10642 goto err_out_release;
10643 }
10644
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010645 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
10646 min_t(u64, BNX2X_DB_SIZE,
10647 pci_resource_len(pdev, 2)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010648 if (!bp->doorbells) {
10649 printk(KERN_ERR PFX "Cannot map doorbell space, aborting\n");
10650 rc = -ENOMEM;
10651 goto err_out_unmap;
10652 }
10653
10654 bnx2x_set_power_state(bp, PCI_D0);
10655
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010656 /* clean indirect addresses */
10657 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
10658 PCICFG_VENDOR_ID_OFFSET);
10659 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0);
10660 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0);
10661 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0);
10662 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010663
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010664 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010665
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010666 dev->netdev_ops = &bnx2x_netdev_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010667 dev->ethtool_ops = &bnx2x_ethtool_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010668 dev->features |= NETIF_F_SG;
10669 dev->features |= NETIF_F_HW_CSUM;
10670 if (bp->flags & USING_DAC_FLAG)
10671 dev->features |= NETIF_F_HIGHDMA;
10672#ifdef BCM_VLAN
10673 dev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010674 bp->flags |= (HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010675#endif
10676 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010677 dev->features |= NETIF_F_TSO6;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010678
10679 return 0;
10680
10681err_out_unmap:
10682 if (bp->regview) {
10683 iounmap(bp->regview);
10684 bp->regview = NULL;
10685 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010686 if (bp->doorbells) {
10687 iounmap(bp->doorbells);
10688 bp->doorbells = NULL;
10689 }
10690
10691err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010692 if (atomic_read(&pdev->enable_cnt) == 1)
10693 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010694
10695err_out_disable:
10696 pci_disable_device(pdev);
10697 pci_set_drvdata(pdev, NULL);
10698
10699err_out:
10700 return rc;
10701}
10702
Eliezer Tamir25047952008-02-28 11:50:16 -080010703static int __devinit bnx2x_get_pcie_width(struct bnx2x *bp)
10704{
10705 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
10706
10707 val = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
10708 return val;
10709}
10710
10711/* return value of 1=2.5GHz 2=5GHz */
10712static int __devinit bnx2x_get_pcie_speed(struct bnx2x *bp)
10713{
10714 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
10715
10716 val = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
10717 return val;
10718}
10719
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010720static int __devinit bnx2x_init_one(struct pci_dev *pdev,
10721 const struct pci_device_id *ent)
10722{
10723 static int version_printed;
10724 struct net_device *dev = NULL;
10725 struct bnx2x *bp;
Eliezer Tamir25047952008-02-28 11:50:16 -080010726 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010727
10728 if (version_printed++ == 0)
10729 printk(KERN_INFO "%s", version);
10730
10731 /* dev zeroed in init_etherdev */
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010732 dev = alloc_etherdev_mq(sizeof(*bp), MAX_CONTEXT);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010733 if (!dev) {
10734 printk(KERN_ERR PFX "Cannot allocate net device\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010735 return -ENOMEM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010736 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010737
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010738 bp = netdev_priv(dev);
10739 bp->msglevel = debug;
10740
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010741 rc = bnx2x_init_dev(pdev, dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010742 if (rc < 0) {
10743 free_netdev(dev);
10744 return rc;
10745 }
10746
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010747 pci_set_drvdata(pdev, dev);
10748
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010749 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000010750 if (rc)
10751 goto init_one_exit;
10752
10753 rc = register_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010754 if (rc) {
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000010755 dev_err(&pdev->dev, "Cannot register net device\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010756 goto init_one_exit;
10757 }
10758
10759 bp->common.name = board_info[ent->driver_data].name;
Eliezer Tamir25047952008-02-28 11:50:16 -080010760 printk(KERN_INFO "%s: %s (%c%d) PCI-E x%d %s found at mem %lx,"
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010761 " IRQ %d, ", dev->name, bp->common.name,
10762 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
Eliezer Tamir25047952008-02-28 11:50:16 -080010763 bnx2x_get_pcie_width(bp),
10764 (bnx2x_get_pcie_speed(bp) == 2) ? "5GHz (Gen2)" : "2.5GHz",
10765 dev->base_addr, bp->pdev->irq);
Johannes Berge1749612008-10-27 15:59:26 -070010766 printk(KERN_CONT "node addr %pM\n", dev->dev_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010767 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010768
10769init_one_exit:
10770 if (bp->regview)
10771 iounmap(bp->regview);
10772
10773 if (bp->doorbells)
10774 iounmap(bp->doorbells);
10775
10776 free_netdev(dev);
10777
10778 if (atomic_read(&pdev->enable_cnt) == 1)
10779 pci_release_regions(pdev);
10780
10781 pci_disable_device(pdev);
10782 pci_set_drvdata(pdev, NULL);
10783
10784 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010785}
10786
10787static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
10788{
10789 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080010790 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010791
Eliezer Tamir228241e2008-02-28 11:56:57 -080010792 if (!dev) {
Eliezer Tamir228241e2008-02-28 11:56:57 -080010793 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
10794 return;
10795 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080010796 bp = netdev_priv(dev);
10797
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010798 unregister_netdev(dev);
10799
10800 if (bp->regview)
10801 iounmap(bp->regview);
10802
10803 if (bp->doorbells)
10804 iounmap(bp->doorbells);
10805
10806 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010807
10808 if (atomic_read(&pdev->enable_cnt) == 1)
10809 pci_release_regions(pdev);
10810
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010811 pci_disable_device(pdev);
10812 pci_set_drvdata(pdev, NULL);
10813}
10814
10815static int bnx2x_suspend(struct pci_dev *pdev, pm_message_t state)
10816{
10817 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080010818 struct bnx2x *bp;
10819
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010820 if (!dev) {
10821 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
10822 return -ENODEV;
10823 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080010824 bp = netdev_priv(dev);
10825
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010826 rtnl_lock();
10827
10828 pci_save_state(pdev);
10829
10830 if (!netif_running(dev)) {
10831 rtnl_unlock();
10832 return 0;
10833 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010834
10835 netif_device_detach(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010836
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070010837 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010838
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010839 bnx2x_set_power_state(bp, pci_choose_state(pdev, state));
Eliezer Tamir228241e2008-02-28 11:56:57 -080010840
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010841 rtnl_unlock();
10842
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010843 return 0;
10844}
10845
10846static int bnx2x_resume(struct pci_dev *pdev)
10847{
10848 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080010849 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010850 int rc;
10851
Eliezer Tamir228241e2008-02-28 11:56:57 -080010852 if (!dev) {
10853 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
10854 return -ENODEV;
10855 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080010856 bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010857
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010858 rtnl_lock();
10859
Eliezer Tamir228241e2008-02-28 11:56:57 -080010860 pci_restore_state(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010861
10862 if (!netif_running(dev)) {
10863 rtnl_unlock();
10864 return 0;
10865 }
10866
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010867 bnx2x_set_power_state(bp, PCI_D0);
10868 netif_device_attach(dev);
10869
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070010870 rc = bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010871
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010872 rtnl_unlock();
10873
10874 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010875}
10876
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010877static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
10878{
10879 int i;
10880
10881 bp->state = BNX2X_STATE_ERROR;
10882
10883 bp->rx_mode = BNX2X_RX_MODE_NONE;
10884
10885 bnx2x_netif_stop(bp, 0);
10886
10887 del_timer_sync(&bp->timer);
10888 bp->stats_state = STATS_STATE_DISABLED;
10889 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
10890
10891 /* Release IRQs */
10892 bnx2x_free_irq(bp);
10893
10894 if (CHIP_IS_E1(bp)) {
10895 struct mac_configuration_cmd *config =
10896 bnx2x_sp(bp, mcast_config);
10897
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080010898 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010899 CAM_INVALIDATE(config->config_table[i]);
10900 }
10901
10902 /* Free SKBs, SGEs, TPA pool and driver internals */
10903 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010904 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010905 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010906 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +000010907 netif_napi_del(&bnx2x_fp(bp, i, napi));
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010908 bnx2x_free_mem(bp);
10909
10910 bp->state = BNX2X_STATE_CLOSED;
10911
10912 netif_carrier_off(bp->dev);
10913
10914 return 0;
10915}
10916
10917static void bnx2x_eeh_recover(struct bnx2x *bp)
10918{
10919 u32 val;
10920
10921 mutex_init(&bp->port.phy_mutex);
10922
10923 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
10924 bp->link_params.shmem_base = bp->common.shmem_base;
10925 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
10926
10927 if (!bp->common.shmem_base ||
10928 (bp->common.shmem_base < 0xA0000) ||
10929 (bp->common.shmem_base >= 0xC0000)) {
10930 BNX2X_DEV_INFO("MCP not active\n");
10931 bp->flags |= NO_MCP_FLAG;
10932 return;
10933 }
10934
10935 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
10936 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
10937 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
10938 BNX2X_ERR("BAD MCP validity signature\n");
10939
10940 if (!BP_NOMCP(bp)) {
10941 bp->fw_seq = (SHMEM_RD(bp, func_mb[BP_FUNC(bp)].drv_mb_header)
10942 & DRV_MSG_SEQ_NUMBER_MASK);
10943 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
10944 }
10945}
10946
Wendy Xiong493adb12008-06-23 20:36:22 -070010947/**
10948 * bnx2x_io_error_detected - called when PCI error is detected
10949 * @pdev: Pointer to PCI device
10950 * @state: The current pci connection state
10951 *
10952 * This function is called after a PCI bus error affecting
10953 * this device has been detected.
10954 */
10955static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
10956 pci_channel_state_t state)
10957{
10958 struct net_device *dev = pci_get_drvdata(pdev);
10959 struct bnx2x *bp = netdev_priv(dev);
10960
10961 rtnl_lock();
10962
10963 netif_device_detach(dev);
10964
10965 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010966 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070010967
10968 pci_disable_device(pdev);
10969
10970 rtnl_unlock();
10971
10972 /* Request a slot reset */
10973 return PCI_ERS_RESULT_NEED_RESET;
10974}
10975
10976/**
10977 * bnx2x_io_slot_reset - called after the PCI bus has been reset
10978 * @pdev: Pointer to PCI device
10979 *
10980 * Restart the card from scratch, as if from a cold-boot.
10981 */
10982static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
10983{
10984 struct net_device *dev = pci_get_drvdata(pdev);
10985 struct bnx2x *bp = netdev_priv(dev);
10986
10987 rtnl_lock();
10988
10989 if (pci_enable_device(pdev)) {
10990 dev_err(&pdev->dev,
10991 "Cannot re-enable PCI device after reset\n");
10992 rtnl_unlock();
10993 return PCI_ERS_RESULT_DISCONNECT;
10994 }
10995
10996 pci_set_master(pdev);
10997 pci_restore_state(pdev);
10998
10999 if (netif_running(dev))
11000 bnx2x_set_power_state(bp, PCI_D0);
11001
11002 rtnl_unlock();
11003
11004 return PCI_ERS_RESULT_RECOVERED;
11005}
11006
11007/**
11008 * bnx2x_io_resume - called when traffic can start flowing again
11009 * @pdev: Pointer to PCI device
11010 *
11011 * This callback is called when the error recovery driver tells us that
11012 * its OK to resume normal operation.
11013 */
11014static void bnx2x_io_resume(struct pci_dev *pdev)
11015{
11016 struct net_device *dev = pci_get_drvdata(pdev);
11017 struct bnx2x *bp = netdev_priv(dev);
11018
11019 rtnl_lock();
11020
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011021 bnx2x_eeh_recover(bp);
11022
Wendy Xiong493adb12008-06-23 20:36:22 -070011023 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011024 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070011025
11026 netif_device_attach(dev);
11027
11028 rtnl_unlock();
11029}
11030
11031static struct pci_error_handlers bnx2x_err_handler = {
11032 .error_detected = bnx2x_io_error_detected,
11033 .slot_reset = bnx2x_io_slot_reset,
11034 .resume = bnx2x_io_resume,
11035};
11036
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011037static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070011038 .name = DRV_MODULE_NAME,
11039 .id_table = bnx2x_pci_tbl,
11040 .probe = bnx2x_init_one,
11041 .remove = __devexit_p(bnx2x_remove_one),
11042 .suspend = bnx2x_suspend,
11043 .resume = bnx2x_resume,
11044 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011045};
11046
11047static int __init bnx2x_init(void)
11048{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011049 bnx2x_wq = create_singlethread_workqueue("bnx2x");
11050 if (bnx2x_wq == NULL) {
11051 printk(KERN_ERR PFX "Cannot create workqueue\n");
11052 return -ENOMEM;
11053 }
11054
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011055 return pci_register_driver(&bnx2x_pci_driver);
11056}
11057
11058static void __exit bnx2x_cleanup(void)
11059{
11060 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011061
11062 destroy_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011063}
11064
11065module_init(bnx2x_init);
11066module_exit(bnx2x_cleanup);
11067