Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 1 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | * cmd64x.c: Enable interrupts at initialization time on Ultra/PCI machines. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * Due to massive hardware bugs, UltraDMA is only supported |
| 4 | * on the 646U2 and not on the 646U. |
| 5 | * |
| 6 | * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be) |
| 7 | * Copyright (C) 1998 David S. Miller (davem@redhat.com) |
| 8 | * |
| 9 | * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org> |
Sergei Shtylyov | 30e5ffc | 2009-06-15 18:52:56 +0200 | [diff] [blame] | 10 | * Copyright (C) 2007,2009 MontaVista Software, Inc. <source@mvista.com> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | */ |
| 12 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | #include <linux/module.h> |
| 14 | #include <linux/types.h> |
| 15 | #include <linux/pci.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | #include <linux/ide.h> |
| 17 | #include <linux/init.h> |
| 18 | |
| 19 | #include <asm/io.h> |
| 20 | |
Bartlomiej Zolnierkiewicz | ced3ec8 | 2008-07-24 22:53:32 +0200 | [diff] [blame] | 21 | #define DRV_NAME "cmd64x" |
| 22 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | #define CMD_DEBUG 0 |
| 24 | |
| 25 | #if CMD_DEBUG |
| 26 | #define cmdprintk(x...) printk(x) |
| 27 | #else |
| 28 | #define cmdprintk(x...) |
| 29 | #endif |
| 30 | |
| 31 | /* |
| 32 | * CMD64x specific registers definition. |
| 33 | */ |
| 34 | #define CFR 0x50 |
Sergei Shtylyov | e51e252 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 35 | #define CFR_INTR_CH0 0x04 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | |
| 37 | #define CMDTIM 0x52 |
| 38 | #define ARTTIM0 0x53 |
| 39 | #define DRWTIM0 0x54 |
| 40 | #define ARTTIM1 0x55 |
| 41 | #define DRWTIM1 0x56 |
| 42 | #define ARTTIM23 0x57 |
| 43 | #define ARTTIM23_DIS_RA2 0x04 |
| 44 | #define ARTTIM23_DIS_RA3 0x08 |
| 45 | #define ARTTIM23_INTR_CH1 0x10 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | #define DRWTIM2 0x58 |
| 47 | #define BRST 0x59 |
| 48 | #define DRWTIM3 0x5b |
| 49 | |
| 50 | #define BMIDECR0 0x70 |
| 51 | #define MRDMODE 0x71 |
| 52 | #define MRDMODE_INTR_CH0 0x04 |
| 53 | #define MRDMODE_INTR_CH1 0x08 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | #define UDIDETCR0 0x73 |
| 55 | #define DTPR0 0x74 |
| 56 | #define BMIDECR1 0x78 |
| 57 | #define BMIDECSR 0x79 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 58 | #define UDIDETCR1 0x7B |
| 59 | #define DTPR1 0x7C |
| 60 | |
Sergei Shtylyov | e277a1a | 2007-03-17 21:57:24 +0100 | [diff] [blame] | 61 | static u8 quantize_timing(int timing, int quant) |
| 62 | { |
| 63 | return (timing + quant - 1) / quant; |
| 64 | } |
| 65 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 | /* |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 67 | * This routine calculates active/recovery counts and then writes them into |
| 68 | * the chipset registers. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | */ |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 70 | static void program_cycle_times (ide_drive_t *drive, int cycle_time, int active_time) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 71 | { |
Bartlomiej Zolnierkiewicz | ebae41a | 2008-04-27 15:38:29 +0200 | [diff] [blame] | 72 | struct pci_dev *dev = to_pci_dev(drive->hwif->dev); |
Bartlomiej Zolnierkiewicz | 30e5ee4 | 2008-07-15 21:21:46 +0200 | [diff] [blame] | 73 | int clock_time = 1000 / (ide_pci_clk ? ide_pci_clk : 33); |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 74 | u8 cycle_count, active_count, recovery_count, drwtim; |
| 75 | static const u8 recovery_values[] = |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 76 | {15, 15, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 0}; |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 77 | static const u8 drwtim_regs[4] = {DRWTIM0, DRWTIM1, DRWTIM2, DRWTIM3}; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 79 | cmdprintk("program_cycle_times parameters: total=%d, active=%d\n", |
| 80 | cycle_time, active_time); |
| 81 | |
| 82 | cycle_count = quantize_timing( cycle_time, clock_time); |
| 83 | active_count = quantize_timing(active_time, clock_time); |
| 84 | recovery_count = cycle_count - active_count; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | |
| 86 | /* |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 87 | * In case we've got too long recovery phase, try to lengthen |
| 88 | * the active phase |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 89 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 90 | if (recovery_count > 16) { |
| 91 | active_count += recovery_count - 16; |
| 92 | recovery_count = 16; |
| 93 | } |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 94 | if (active_count > 16) /* shouldn't actually happen... */ |
| 95 | active_count = 16; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 96 | |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 97 | cmdprintk("Final counts: total=%d, active=%d, recovery=%d\n", |
| 98 | cycle_count, active_count, recovery_count); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 99 | |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 100 | /* |
| 101 | * Convert values to internal chipset representation |
| 102 | */ |
| 103 | recovery_count = recovery_values[recovery_count]; |
| 104 | active_count &= 0x0f; |
| 105 | |
| 106 | /* Program the active/recovery counts into the DRWTIM register */ |
| 107 | drwtim = (active_count << 4) | recovery_count; |
| 108 | (void) pci_write_config_byte(dev, drwtim_regs[drive->dn], drwtim); |
| 109 | cmdprintk("Write 0x%02x to reg 0x%x\n", drwtim, drwtim_regs[drive->dn]); |
| 110 | } |
| 111 | |
| 112 | /* |
Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 113 | * This routine writes into the chipset registers |
| 114 | * PIO setup/active/recovery timings. |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 115 | */ |
Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 116 | static void cmd64x_tune_pio(ide_drive_t *drive, const u8 pio) |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 117 | { |
Bartlomiej Zolnierkiewicz | 898ec22 | 2009-01-06 17:20:52 +0100 | [diff] [blame] | 118 | ide_hwif_t *hwif = drive->hwif; |
Bartlomiej Zolnierkiewicz | 3650165 | 2008-02-01 23:09:31 +0100 | [diff] [blame] | 119 | struct pci_dev *dev = to_pci_dev(hwif->dev); |
Bartlomiej Zolnierkiewicz | 86a0e12 | 2008-07-16 20:33:38 +0200 | [diff] [blame] | 120 | struct ide_timing *t = ide_timing_find_mode(XFER_PIO_0 + pio); |
Joao Ramos | 5bfb151f | 2009-06-15 22:13:44 +0200 | [diff] [blame] | 121 | unsigned long setup_count; |
Bartlomiej Zolnierkiewicz | 7dd0008 | 2007-07-20 01:11:56 +0200 | [diff] [blame] | 122 | unsigned int cycle_time; |
Joao Ramos | 5bfb151f | 2009-06-15 22:13:44 +0200 | [diff] [blame] | 123 | u8 arttim = 0; |
Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 124 | |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 125 | static const u8 setup_values[] = {0x40, 0x40, 0x40, 0x80, 0, 0xc0}; |
| 126 | static const u8 arttim_regs[4] = {ARTTIM0, ARTTIM1, ARTTIM23, ARTTIM23}; |
Bartlomiej Zolnierkiewicz | 7dd0008 | 2007-07-20 01:11:56 +0200 | [diff] [blame] | 127 | |
Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 128 | cycle_time = ide_pio_cycle_time(drive, pio); |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 129 | |
Bartlomiej Zolnierkiewicz | 86a0e12 | 2008-07-16 20:33:38 +0200 | [diff] [blame] | 130 | program_cycle_times(drive, cycle_time, t->active); |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 131 | |
Bartlomiej Zolnierkiewicz | 86a0e12 | 2008-07-16 20:33:38 +0200 | [diff] [blame] | 132 | setup_count = quantize_timing(t->setup, |
Bartlomiej Zolnierkiewicz | 30e5ee4 | 2008-07-15 21:21:46 +0200 | [diff] [blame] | 133 | 1000 / (ide_pci_clk ? ide_pci_clk : 33)); |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 134 | |
| 135 | /* |
| 136 | * The primary channel has individual address setup timing registers |
| 137 | * for each drive and the hardware selects the slowest timing itself. |
| 138 | * The secondary channel has one common register and we have to select |
| 139 | * the slowest address setup timing ourselves. |
| 140 | */ |
| 141 | if (hwif->channel) { |
Bartlomiej Zolnierkiewicz | 5d44a15 | 2009-01-06 17:20:55 +0100 | [diff] [blame] | 142 | ide_drive_t *pair = ide_get_pair_dev(drive); |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 143 | |
Joao Ramos | 5bfb151f | 2009-06-15 22:13:44 +0200 | [diff] [blame] | 144 | ide_set_drivedata(drive, (void *)setup_count); |
Bartlomiej Zolnierkiewicz | 5d44a15 | 2009-01-06 17:20:55 +0100 | [diff] [blame] | 145 | |
| 146 | if (pair) |
Joao Ramos | 5bfb151f | 2009-06-15 22:13:44 +0200 | [diff] [blame] | 147 | setup_count = max_t(u8, setup_count, |
| 148 | (unsigned long)ide_get_drivedata(pair)); |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 149 | } |
| 150 | |
| 151 | if (setup_count > 5) /* shouldn't actually happen... */ |
| 152 | setup_count = 5; |
| 153 | cmdprintk("Final address setup count: %d\n", setup_count); |
| 154 | |
| 155 | /* |
| 156 | * Program the address setup clocks into the ARTTIM registers. |
| 157 | * Avoid clearing the secondary channel's interrupt bit. |
| 158 | */ |
| 159 | (void) pci_read_config_byte (dev, arttim_regs[drive->dn], &arttim); |
| 160 | if (hwif->channel) |
| 161 | arttim &= ~ARTTIM23_INTR_CH1; |
| 162 | arttim &= ~0xc0; |
| 163 | arttim |= setup_values[setup_count]; |
| 164 | (void) pci_write_config_byte(dev, arttim_regs[drive->dn], arttim); |
| 165 | cmdprintk("Write 0x%02x to reg 0x%x\n", arttim, arttim_regs[drive->dn]); |
Sergei Shtylyov | f92d50e6 | 2007-03-03 17:48:53 +0100 | [diff] [blame] | 166 | } |
| 167 | |
| 168 | /* |
| 169 | * Attempts to set drive's PIO mode. |
Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 170 | * Special cases are 8: prefetch off, 9: prefetch on (both never worked) |
Sergei Shtylyov | f92d50e6 | 2007-03-03 17:48:53 +0100 | [diff] [blame] | 171 | */ |
Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 172 | |
| 173 | static void cmd64x_set_pio_mode(ide_drive_t *drive, const u8 pio) |
Sergei Shtylyov | f92d50e6 | 2007-03-03 17:48:53 +0100 | [diff] [blame] | 174 | { |
| 175 | /* |
| 176 | * Filter out the prefetch control values |
| 177 | * to prevent PIO5 from being programmed |
| 178 | */ |
| 179 | if (pio == 8 || pio == 9) |
| 180 | return; |
| 181 | |
Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 182 | cmd64x_tune_pio(drive, pio); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 183 | } |
| 184 | |
Bartlomiej Zolnierkiewicz | 88b2b32 | 2007-10-13 17:47:51 +0200 | [diff] [blame] | 185 | static void cmd64x_set_dma_mode(ide_drive_t *drive, const u8 speed) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 186 | { |
Bartlomiej Zolnierkiewicz | 898ec22 | 2009-01-06 17:20:52 +0100 | [diff] [blame] | 187 | ide_hwif_t *hwif = drive->hwif; |
Bartlomiej Zolnierkiewicz | 3650165 | 2008-02-01 23:09:31 +0100 | [diff] [blame] | 188 | struct pci_dev *dev = to_pci_dev(hwif->dev); |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 189 | u8 unit = drive->dn & 0x01; |
| 190 | u8 regU = 0, pciU = hwif->channel ? UDIDETCR1 : UDIDETCR0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 191 | |
Sergei Shtylyov | f92d50e6 | 2007-03-03 17:48:53 +0100 | [diff] [blame] | 192 | if (speed >= XFER_SW_DMA_0) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 193 | (void) pci_read_config_byte(dev, pciU, ®U); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 194 | regU &= ~(unit ? 0xCA : 0x35); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 195 | } |
| 196 | |
| 197 | switch(speed) { |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 198 | case XFER_UDMA_5: |
| 199 | regU |= unit ? 0x0A : 0x05; |
| 200 | break; |
| 201 | case XFER_UDMA_4: |
| 202 | regU |= unit ? 0x4A : 0x15; |
| 203 | break; |
| 204 | case XFER_UDMA_3: |
| 205 | regU |= unit ? 0x8A : 0x25; |
| 206 | break; |
| 207 | case XFER_UDMA_2: |
| 208 | regU |= unit ? 0x42 : 0x11; |
| 209 | break; |
| 210 | case XFER_UDMA_1: |
| 211 | regU |= unit ? 0x82 : 0x21; |
| 212 | break; |
| 213 | case XFER_UDMA_0: |
| 214 | regU |= unit ? 0xC2 : 0x31; |
| 215 | break; |
| 216 | case XFER_MW_DMA_2: |
| 217 | program_cycle_times(drive, 120, 70); |
| 218 | break; |
| 219 | case XFER_MW_DMA_1: |
| 220 | program_cycle_times(drive, 150, 80); |
| 221 | break; |
| 222 | case XFER_MW_DMA_0: |
| 223 | program_cycle_times(drive, 480, 215); |
| 224 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 225 | } |
| 226 | |
Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 227 | if (speed >= XFER_SW_DMA_0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 228 | (void) pci_write_config_byte(dev, pciU, regU); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 229 | } |
| 230 | |
Sergei Shtylyov | 30e5ffc | 2009-06-15 18:52:56 +0200 | [diff] [blame] | 231 | static void cmd648_clear_irq(ide_drive_t *drive) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 232 | { |
Bartlomiej Zolnierkiewicz | 898ec22 | 2009-01-06 17:20:52 +0100 | [diff] [blame] | 233 | ide_hwif_t *hwif = drive->hwif; |
Sergei Shtylyov | 30e5ffc | 2009-06-15 18:52:56 +0200 | [diff] [blame] | 234 | struct pci_dev *dev = to_pci_dev(hwif->dev); |
| 235 | unsigned long base = pci_resource_start(dev, 4); |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 236 | u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 : |
| 237 | MRDMODE_INTR_CH0; |
Bartlomiej Zolnierkiewicz | 1c029fd | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 238 | u8 mrdmode = inb(base + 1); |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 239 | |
| 240 | /* clear the interrupt bit */ |
Sergei Shtylyov | 6183289 | 2007-11-13 22:09:14 +0100 | [diff] [blame] | 241 | outb((mrdmode & ~(MRDMODE_INTR_CH0 | MRDMODE_INTR_CH1)) | irq_mask, |
Bartlomiej Zolnierkiewicz | 1c029fd | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 242 | base + 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 243 | } |
| 244 | |
Sergei Shtylyov | 30e5ffc | 2009-06-15 18:52:56 +0200 | [diff] [blame] | 245 | static void cmd64x_clear_irq(ide_drive_t *drive) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 246 | { |
Bartlomiej Zolnierkiewicz | 898ec22 | 2009-01-06 17:20:52 +0100 | [diff] [blame] | 247 | ide_hwif_t *hwif = drive->hwif; |
Bartlomiej Zolnierkiewicz | 3650165 | 2008-02-01 23:09:31 +0100 | [diff] [blame] | 248 | struct pci_dev *dev = to_pci_dev(hwif->dev); |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 249 | int irq_reg = hwif->channel ? ARTTIM23 : CFR; |
| 250 | u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 : |
| 251 | CFR_INTR_CH0; |
| 252 | u8 irq_stat = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 253 | |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 254 | (void) pci_read_config_byte(dev, irq_reg, &irq_stat); |
| 255 | /* clear the interrupt bit */ |
| 256 | (void) pci_write_config_byte(dev, irq_reg, irq_stat | irq_mask); |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 257 | } |
| 258 | |
Sergei Shtylyov | 628df2f | 2009-06-15 18:52:59 +0200 | [diff] [blame] | 259 | static int cmd648_test_irq(ide_hwif_t *hwif) |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 260 | { |
Sergei Shtylyov | 628df2f | 2009-06-15 18:52:59 +0200 | [diff] [blame] | 261 | struct pci_dev *dev = to_pci_dev(hwif->dev); |
| 262 | unsigned long base = pci_resource_start(dev, 4); |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 263 | u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 : |
| 264 | MRDMODE_INTR_CH0; |
Bartlomiej Zolnierkiewicz | 1c029fd | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 265 | u8 mrdmode = inb(base + 1); |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 266 | |
Sergei Shtylyov | 628df2f | 2009-06-15 18:52:59 +0200 | [diff] [blame] | 267 | pr_debug("%s: mrdmode: 0x%02x irq_mask: 0x%02x\n", |
| 268 | hwif->name, mrdmode, irq_mask); |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 269 | |
Sergei Shtylyov | 628df2f | 2009-06-15 18:52:59 +0200 | [diff] [blame] | 270 | return (mrdmode & irq_mask) ? 1 : 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 271 | } |
| 272 | |
Sergei Shtylyov | 628df2f | 2009-06-15 18:52:59 +0200 | [diff] [blame] | 273 | static int cmd64x_test_irq(ide_hwif_t *hwif) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 274 | { |
Bartlomiej Zolnierkiewicz | 3650165 | 2008-02-01 23:09:31 +0100 | [diff] [blame] | 275 | struct pci_dev *dev = to_pci_dev(hwif->dev); |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 276 | int irq_reg = hwif->channel ? ARTTIM23 : CFR; |
| 277 | u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 : |
| 278 | CFR_INTR_CH0; |
Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 279 | u8 irq_stat = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 280 | |
Sergei Shtylyov | e51e252 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 281 | (void) pci_read_config_byte(dev, irq_reg, &irq_stat); |
| 282 | |
Sergei Shtylyov | 628df2f | 2009-06-15 18:52:59 +0200 | [diff] [blame] | 283 | pr_debug("%s: irq_stat: 0x%02x irq_mask: 0x%02x\n", |
| 284 | hwif->name, irq_stat, irq_mask); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 285 | |
Sergei Shtylyov | 628df2f | 2009-06-15 18:52:59 +0200 | [diff] [blame] | 286 | return (irq_stat & irq_mask) ? 1 : 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 287 | } |
| 288 | |
| 289 | /* |
| 290 | * ASUS P55T2P4D with CMD646 chipset revision 0x01 requires the old |
| 291 | * event order for DMA transfers. |
| 292 | */ |
| 293 | |
Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 294 | static int cmd646_1_dma_end(ide_drive_t *drive) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 295 | { |
Bartlomiej Zolnierkiewicz | 898ec22 | 2009-01-06 17:20:52 +0100 | [diff] [blame] | 296 | ide_hwif_t *hwif = drive->hwif; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 297 | u8 dma_stat = 0, dma_cmd = 0; |
| 298 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 299 | /* get DMA status */ |
Bartlomiej Zolnierkiewicz | cab7f8e | 2008-07-23 19:55:51 +0200 | [diff] [blame] | 300 | dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 301 | /* read DMA command state */ |
Bartlomiej Zolnierkiewicz | cab7f8e | 2008-07-23 19:55:51 +0200 | [diff] [blame] | 302 | dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 303 | /* stop DMA */ |
Bartlomiej Zolnierkiewicz | cab7f8e | 2008-07-23 19:55:51 +0200 | [diff] [blame] | 304 | outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 305 | /* clear the INTR & ERROR bits */ |
Bartlomiej Zolnierkiewicz | cab7f8e | 2008-07-23 19:55:51 +0200 | [diff] [blame] | 306 | outb(dma_stat | 6, hwif->dma_base + ATA_DMA_STATUS); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 307 | /* verify good DMA status */ |
| 308 | return (dma_stat & 7) != 4; |
| 309 | } |
| 310 | |
Bartlomiej Zolnierkiewicz | 2ed0ef5 | 2009-03-24 23:22:53 +0100 | [diff] [blame] | 311 | static int init_chipset_cmd64x(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 312 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 313 | u8 mrdmode = 0; |
| 314 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 315 | /* Set a good latency timer and cache line size value. */ |
| 316 | (void) pci_write_config_byte(dev, PCI_LATENCY_TIMER, 64); |
| 317 | /* FIXME: pci_set_master() to ensure a good latency timer value */ |
| 318 | |
Sergei Shtylyov | 83a6d4a | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 319 | /* |
| 320 | * Enable interrupts, select MEMORY READ LINE for reads. |
| 321 | * |
| 322 | * NOTE: although not mentioned in the PCI0646U specs, |
| 323 | * bits 0-1 are write only and won't be read back as |
| 324 | * set or not -- PCI0646U2 specs clarify this point. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 325 | */ |
Sergei Shtylyov | 83a6d4a | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 326 | (void) pci_read_config_byte (dev, MRDMODE, &mrdmode); |
| 327 | mrdmode &= ~0x30; |
| 328 | (void) pci_write_config_byte(dev, MRDMODE, (mrdmode | 0x02)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 329 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 330 | return 0; |
| 331 | } |
| 332 | |
Bartlomiej Zolnierkiewicz | f454cbe | 2008-08-05 18:17:04 +0200 | [diff] [blame] | 333 | static u8 cmd64x_cable_detect(ide_hwif_t *hwif) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 334 | { |
Bartlomiej Zolnierkiewicz | 3650165 | 2008-02-01 23:09:31 +0100 | [diff] [blame] | 335 | struct pci_dev *dev = to_pci_dev(hwif->dev); |
Sergei Shtylyov | 83a6d4a | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 336 | u8 bmidecsr = 0, mask = hwif->channel ? 0x02 : 0x01; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 337 | |
Sergei Shtylyov | 83a6d4a | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 338 | switch (dev->device) { |
| 339 | case PCI_DEVICE_ID_CMD_648: |
| 340 | case PCI_DEVICE_ID_CMD_649: |
| 341 | pci_read_config_byte(dev, BMIDECSR, &bmidecsr); |
Bartlomiej Zolnierkiewicz | 49521f9 | 2007-07-09 23:17:58 +0200 | [diff] [blame] | 342 | return (bmidecsr & mask) ? ATA_CBL_PATA80 : ATA_CBL_PATA40; |
Sergei Shtylyov | 83a6d4a | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 343 | default: |
Bartlomiej Zolnierkiewicz | 49521f9 | 2007-07-09 23:17:58 +0200 | [diff] [blame] | 344 | return ATA_CBL_PATA40; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 345 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 346 | } |
| 347 | |
Bartlomiej Zolnierkiewicz | ac95bee | 2008-04-26 22:25:14 +0200 | [diff] [blame] | 348 | static const struct ide_port_ops cmd64x_port_ops = { |
| 349 | .set_pio_mode = cmd64x_set_pio_mode, |
| 350 | .set_dma_mode = cmd64x_set_dma_mode, |
Sergei Shtylyov | 30e5ffc | 2009-06-15 18:52:56 +0200 | [diff] [blame] | 351 | .clear_irq = cmd64x_clear_irq, |
Sergei Shtylyov | 628df2f | 2009-06-15 18:52:59 +0200 | [diff] [blame] | 352 | .test_irq = cmd64x_test_irq, |
Sergei Shtylyov | 30e5ffc | 2009-06-15 18:52:56 +0200 | [diff] [blame] | 353 | .cable_detect = cmd64x_cable_detect, |
| 354 | }; |
| 355 | |
| 356 | static const struct ide_port_ops cmd648_port_ops = { |
| 357 | .set_pio_mode = cmd64x_set_pio_mode, |
| 358 | .set_dma_mode = cmd64x_set_dma_mode, |
| 359 | .clear_irq = cmd648_clear_irq, |
Sergei Shtylyov | 628df2f | 2009-06-15 18:52:59 +0200 | [diff] [blame] | 360 | .test_irq = cmd648_test_irq, |
Bartlomiej Zolnierkiewicz | ac95bee | 2008-04-26 22:25:14 +0200 | [diff] [blame] | 361 | .cable_detect = cmd64x_cable_detect, |
| 362 | }; |
| 363 | |
Bartlomiej Zolnierkiewicz | f37afda | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 364 | static const struct ide_dma_ops cmd646_rev1_dma_ops = { |
| 365 | .dma_host_set = ide_dma_host_set, |
| 366 | .dma_setup = ide_dma_setup, |
Bartlomiej Zolnierkiewicz | f37afda | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 367 | .dma_start = ide_dma_start, |
Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 368 | .dma_end = cmd646_1_dma_end, |
Bartlomiej Zolnierkiewicz | f37afda | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 369 | .dma_test_irq = ide_dma_test_irq, |
| 370 | .dma_lost_irq = ide_dma_lost_irq, |
Bartlomiej Zolnierkiewicz | 22117d6 | 2009-03-27 12:46:47 +0100 | [diff] [blame] | 371 | .dma_timer_expiry = ide_dma_sff_timer_expiry, |
Sergei Shtylyov | 592b531 | 2009-01-06 17:21:02 +0100 | [diff] [blame] | 372 | .dma_sff_read_status = ide_dma_sff_read_status, |
Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 373 | }; |
| 374 | |
Bartlomiej Zolnierkiewicz | 8562043 | 2007-10-20 00:32:34 +0200 | [diff] [blame] | 375 | static const struct ide_port_info cmd64x_chipsets[] __devinitdata = { |
Bartlomiej Zolnierkiewicz | ced3ec8 | 2008-07-24 22:53:32 +0200 | [diff] [blame] | 376 | { /* 0: CMD643 */ |
| 377 | .name = DRV_NAME, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 378 | .init_chipset = init_chipset_cmd64x, |
Sergei Shtylyov | 7accbff | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 379 | .enablebits = {{0x00,0x00,0x00}, {0x51,0x08,0x08}}, |
Bartlomiej Zolnierkiewicz | ac95bee | 2008-04-26 22:25:14 +0200 | [diff] [blame] | 380 | .port_ops = &cmd64x_port_ops, |
Bartlomiej Zolnierkiewicz | 8ac2b42a | 2008-02-01 23:09:30 +0100 | [diff] [blame] | 381 | .host_flags = IDE_HFLAG_CLEAR_SIMPLEX | |
Bartlomiej Zolnierkiewicz | 5e71d9c | 2008-04-26 17:36:35 +0200 | [diff] [blame] | 382 | IDE_HFLAG_ABUSE_PREFETCH, |
Bartlomiej Zolnierkiewicz | 4099d14 | 2007-07-20 01:11:59 +0200 | [diff] [blame] | 383 | .pio_mask = ATA_PIO5, |
Bartlomiej Zolnierkiewicz | 5f8b6c3 | 2007-10-19 00:30:07 +0200 | [diff] [blame] | 384 | .mwdma_mask = ATA_MWDMA2, |
Bartlomiej Zolnierkiewicz | 1813720 | 2007-05-10 00:01:07 +0200 | [diff] [blame] | 385 | .udma_mask = 0x00, /* no udma */ |
Bartlomiej Zolnierkiewicz | ced3ec8 | 2008-07-24 22:53:32 +0200 | [diff] [blame] | 386 | }, |
| 387 | { /* 1: CMD646 */ |
| 388 | .name = DRV_NAME, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 389 | .init_chipset = init_chipset_cmd64x, |
Sergei Shtylyov | 7accbff | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 390 | .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}}, |
Sergei Shtylyov | 30e5ffc | 2009-06-15 18:52:56 +0200 | [diff] [blame] | 391 | .port_ops = &cmd648_port_ops, |
David S. Miller | e01698a | 2009-06-21 22:48:03 -0700 | [diff] [blame] | 392 | .host_flags = IDE_HFLAG_ABUSE_PREFETCH, |
Bartlomiej Zolnierkiewicz | 4099d14 | 2007-07-20 01:11:59 +0200 | [diff] [blame] | 393 | .pio_mask = ATA_PIO5, |
Bartlomiej Zolnierkiewicz | 5f8b6c3 | 2007-10-19 00:30:07 +0200 | [diff] [blame] | 394 | .mwdma_mask = ATA_MWDMA2, |
| 395 | .udma_mask = ATA_UDMA2, |
Bartlomiej Zolnierkiewicz | ced3ec8 | 2008-07-24 22:53:32 +0200 | [diff] [blame] | 396 | }, |
| 397 | { /* 2: CMD648 */ |
| 398 | .name = DRV_NAME, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 399 | .init_chipset = init_chipset_cmd64x, |
Sergei Shtylyov | 7accbff | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 400 | .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}}, |
Sergei Shtylyov | 30e5ffc | 2009-06-15 18:52:56 +0200 | [diff] [blame] | 401 | .port_ops = &cmd648_port_ops, |
Bartlomiej Zolnierkiewicz | 5e71d9c | 2008-04-26 17:36:35 +0200 | [diff] [blame] | 402 | .host_flags = IDE_HFLAG_ABUSE_PREFETCH, |
Bartlomiej Zolnierkiewicz | 4099d14 | 2007-07-20 01:11:59 +0200 | [diff] [blame] | 403 | .pio_mask = ATA_PIO5, |
Bartlomiej Zolnierkiewicz | 5f8b6c3 | 2007-10-19 00:30:07 +0200 | [diff] [blame] | 404 | .mwdma_mask = ATA_MWDMA2, |
| 405 | .udma_mask = ATA_UDMA4, |
Bartlomiej Zolnierkiewicz | ced3ec8 | 2008-07-24 22:53:32 +0200 | [diff] [blame] | 406 | }, |
| 407 | { /* 3: CMD649 */ |
| 408 | .name = DRV_NAME, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 409 | .init_chipset = init_chipset_cmd64x, |
Sergei Shtylyov | 7accbff | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 410 | .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}}, |
Sergei Shtylyov | 30e5ffc | 2009-06-15 18:52:56 +0200 | [diff] [blame] | 411 | .port_ops = &cmd648_port_ops, |
Bartlomiej Zolnierkiewicz | 5e71d9c | 2008-04-26 17:36:35 +0200 | [diff] [blame] | 412 | .host_flags = IDE_HFLAG_ABUSE_PREFETCH, |
Bartlomiej Zolnierkiewicz | 4099d14 | 2007-07-20 01:11:59 +0200 | [diff] [blame] | 413 | .pio_mask = ATA_PIO5, |
Bartlomiej Zolnierkiewicz | 5f8b6c3 | 2007-10-19 00:30:07 +0200 | [diff] [blame] | 414 | .mwdma_mask = ATA_MWDMA2, |
| 415 | .udma_mask = ATA_UDMA5, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 416 | } |
| 417 | }; |
| 418 | |
| 419 | static int __devinit cmd64x_init_one(struct pci_dev *dev, const struct pci_device_id *id) |
| 420 | { |
Bartlomiej Zolnierkiewicz | 039788e | 2007-10-20 00:32:34 +0200 | [diff] [blame] | 421 | struct ide_port_info d; |
Bartlomiej Zolnierkiewicz | bfd314a | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 422 | u8 idx = id->driver_data; |
Sergei Shtylyov | 7accbff | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 423 | |
Bartlomiej Zolnierkiewicz | bfd314a | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 424 | d = cmd64x_chipsets[idx]; |
| 425 | |
Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 426 | if (idx == 1) { |
| 427 | /* |
| 428 | * UltraDMA only supported on PCI646U and PCI646U2, which |
| 429 | * correspond to revisions 0x03, 0x05 and 0x07 respectively. |
| 430 | * Actually, although the CMD tech support people won't |
| 431 | * tell me the details, the 0x03 revision cannot support |
| 432 | * UDMA correctly without hardware modifications, and even |
| 433 | * then it only works with Quantum disks due to some |
| 434 | * hold time assumptions in the 646U part which are fixed |
| 435 | * in the 646U2. |
| 436 | * |
| 437 | * So we only do UltraDMA on revision 0x05 and 0x07 chipsets. |
| 438 | */ |
| 439 | if (dev->revision < 5) { |
| 440 | d.udma_mask = 0x00; |
| 441 | /* |
| 442 | * The original PCI0646 didn't have the primary |
| 443 | * channel enable bit, it appeared starting with |
| 444 | * PCI0646U (i.e. revision ID 3). |
| 445 | */ |
| 446 | if (dev->revision < 3) { |
| 447 | d.enablebits[0].reg = 0; |
Sergei Shtylyov | 30e5ffc | 2009-06-15 18:52:56 +0200 | [diff] [blame] | 448 | d.port_ops = &cmd64x_port_ops; |
Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 449 | if (dev->revision == 1) |
| 450 | d.dma_ops = &cmd646_rev1_dma_ops; |
Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 451 | } |
| 452 | } |
| 453 | } |
Bartlomiej Zolnierkiewicz | bfd314a | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 454 | |
Bartlomiej Zolnierkiewicz | 6cdf6eb | 2008-07-24 22:53:14 +0200 | [diff] [blame] | 455 | return ide_pci_init_one(dev, &d, NULL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 456 | } |
| 457 | |
Bartlomiej Zolnierkiewicz | 9cbcc5e | 2007-10-16 22:29:56 +0200 | [diff] [blame] | 458 | static const struct pci_device_id cmd64x_pci_tbl[] = { |
| 459 | { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_643), 0 }, |
| 460 | { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_646), 1 }, |
| 461 | { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_648), 2 }, |
| 462 | { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_649), 3 }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 463 | { 0, }, |
| 464 | }; |
| 465 | MODULE_DEVICE_TABLE(pci, cmd64x_pci_tbl); |
| 466 | |
Bartlomiej Zolnierkiewicz | a9ab09e | 2008-10-13 21:39:41 +0200 | [diff] [blame] | 467 | static struct pci_driver cmd64x_pci_driver = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 468 | .name = "CMD64x_IDE", |
| 469 | .id_table = cmd64x_pci_tbl, |
| 470 | .probe = cmd64x_init_one, |
Bartlomiej Zolnierkiewicz | e2b15b4 | 2008-07-24 22:53:20 +0200 | [diff] [blame] | 471 | .remove = ide_pci_remove, |
Bartlomiej Zolnierkiewicz | feb22b7 | 2008-10-10 22:39:32 +0200 | [diff] [blame] | 472 | .suspend = ide_pci_suspend, |
| 473 | .resume = ide_pci_resume, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 474 | }; |
| 475 | |
Bartlomiej Zolnierkiewicz | 82ab1ee | 2007-01-27 13:46:56 +0100 | [diff] [blame] | 476 | static int __init cmd64x_ide_init(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 477 | { |
Bartlomiej Zolnierkiewicz | a9ab09e | 2008-10-13 21:39:41 +0200 | [diff] [blame] | 478 | return ide_pci_register_driver(&cmd64x_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 479 | } |
| 480 | |
Bartlomiej Zolnierkiewicz | e2b15b4 | 2008-07-24 22:53:20 +0200 | [diff] [blame] | 481 | static void __exit cmd64x_ide_exit(void) |
| 482 | { |
Bartlomiej Zolnierkiewicz | a9ab09e | 2008-10-13 21:39:41 +0200 | [diff] [blame] | 483 | pci_unregister_driver(&cmd64x_pci_driver); |
Bartlomiej Zolnierkiewicz | e2b15b4 | 2008-07-24 22:53:20 +0200 | [diff] [blame] | 484 | } |
| 485 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 486 | module_init(cmd64x_ide_init); |
Bartlomiej Zolnierkiewicz | e2b15b4 | 2008-07-24 22:53:20 +0200 | [diff] [blame] | 487 | module_exit(cmd64x_ide_exit); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 488 | |
| 489 | MODULE_AUTHOR("Eddie Dost, David Miller, Andre Hedrick"); |
| 490 | MODULE_DESCRIPTION("PCI driver module for CMD64x IDE"); |
| 491 | MODULE_LICENSE("GPL"); |