blob: 715ae19bc7c87302350093b6894251c4519ea957 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/setup.c
3 *
4 * Copyright (C) 1995-2001 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Paul Gortmakerecea4ab2011-07-22 10:58:34 -040010#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/kernel.h>
12#include <linux/stddef.h>
13#include <linux/ioport.h>
14#include <linux/delay.h>
15#include <linux/utsname.h>
16#include <linux/initrd.h>
17#include <linux/console.h>
18#include <linux/bootmem.h>
19#include <linux/seq_file.h>
Jon Smirl894673e2006-07-10 04:44:13 -070020#include <linux/screen_info.h>
Will Deaconaf4dda72014-08-27 17:51:16 +010021#include <linux/of_iommu.h>
Arnd Bergmann883a1062013-01-31 17:51:18 +000022#include <linux/of_platform.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/init.h>
Mika Westerberg3c57fb42010-05-10 09:20:22 +010024#include <linux/kexec.h>
Grant Likely93c02ab2011-04-28 14:27:21 -060025#include <linux/of_fdt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/cpu.h>
27#include <linux/interrupt.h>
Russell King7bbb7942006-02-16 11:08:09 +000028#include <linux/smp.h>
Russell Kinge119bff2010-01-10 17:23:29 +000029#include <linux/proc_fs.h>
Russell King2778f622010-07-09 16:27:52 +010030#include <linux/memblock.h>
Dave Martin2ecccf92011-08-19 17:58:35 +010031#include <linux/bug.h>
32#include <linux/compiler.h>
Nicolas Pitre27a3f0e2011-08-25 19:10:29 -040033#include <linux/sort.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
Catalin Marinasb86040a2009-07-24 12:32:54 +010035#include <asm/unified.h>
Russell King15d07dc2012-03-28 18:30:01 +010036#include <asm/cp15.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/cpu.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010038#include <asm/cputype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/elf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <asm/procinfo.h>
Stefano Stabellini05774082013-05-21 14:24:11 +000041#include <asm/psci.h>
Russell King37efe642008-12-01 11:53:07 +000042#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/setup.h>
Russell Kingf00ec482010-09-04 10:47:48 +010044#include <asm/smp_plat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <asm/mach-types.h>
46#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010047#include <asm/cachetype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <asm/tlbflush.h>
49
Grant Likely93c02ab2011-04-28 14:27:21 -060050#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#include <asm/mach/arch.h>
52#include <asm/mach/irq.h>
53#include <asm/mach/time.h>
David Howells9f97da72012-03-28 18:30:01 +010054#include <asm/system_info.h>
55#include <asm/system_misc.h>
Jason Wessel5cbad0e2008-02-20 13:33:40 -060056#include <asm/traps.h>
Catalin Marinasbff595c2009-02-16 11:41:36 +010057#include <asm/unwind.h>
Tejun Heo1c16d242011-12-08 10:22:06 -080058#include <asm/memblock.h>
Dave Martin4588c342012-02-17 16:54:28 +000059#include <asm/virt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Richard Purdie4cd9d6f2008-01-02 00:56:46 +010061#include "atags.h"
Ben Dooks0fc1c832006-03-15 23:17:30 +000062
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64#if defined(CONFIG_FPE_NWFPE) || defined(CONFIG_FPE_FASTFPE)
65char fpe_type[8];
66
67static int __init fpe_setup(char *line)
68{
69 memcpy(fpe_type, line, 8);
70 return 1;
71}
72
73__setup("fpe=", fpe_setup);
74#endif
75
Russell Kingca8f0b02014-05-27 20:34:28 +010076extern void init_default_cache_policy(unsigned long);
Russell Kingff69a4c2013-07-26 14:55:59 +010077extern void paging_init(const struct machine_desc *desc);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -040078extern void early_paging_init(const struct machine_desc *,
79 struct proc_info_list *);
Russell King0371d3f2011-07-05 19:58:29 +010080extern void sanity_check_meminfo(void);
Robin Holt16d6d5b2013-07-08 16:01:39 -070081extern enum reboot_mode reboot_mode;
Russell Kingff69a4c2013-07-26 14:55:59 +010082extern void setup_dma_zone(const struct machine_desc *desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
84unsigned int processor_id;
Krzysztof Halasac18f6582007-12-18 03:53:27 +010085EXPORT_SYMBOL(processor_id);
Russell King0385ebc2010-12-04 17:45:55 +000086unsigned int __machine_arch_type __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070087EXPORT_SYMBOL(__machine_arch_type);
Russell King0385ebc2010-12-04 17:45:55 +000088unsigned int cacheid __read_mostly;
Russell Kingc0e95872008-09-25 15:35:28 +010089EXPORT_SYMBOL(cacheid);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
Bill Gatliff9d20fdd2007-05-31 22:02:22 +010091unsigned int __atags_pointer __initdata;
92
Linus Torvalds1da177e2005-04-16 15:20:36 -070093unsigned int system_rev;
94EXPORT_SYMBOL(system_rev);
95
96unsigned int system_serial_low;
97EXPORT_SYMBOL(system_serial_low);
98
99unsigned int system_serial_high;
100EXPORT_SYMBOL(system_serial_high);
101
Russell King0385ebc2010-12-04 17:45:55 +0000102unsigned int elf_hwcap __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103EXPORT_SYMBOL(elf_hwcap);
104
Ard Biesheuvelb342ea42014-02-19 22:28:40 +0100105unsigned int elf_hwcap2 __read_mostly;
106EXPORT_SYMBOL(elf_hwcap2);
107
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
109#ifdef MULTI_CPU
Russell King0385ebc2010-12-04 17:45:55 +0000110struct processor processor __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111#endif
112#ifdef MULTI_TLB
Russell King0385ebc2010-12-04 17:45:55 +0000113struct cpu_tlb_fns cpu_tlb __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114#endif
115#ifdef MULTI_USER
Russell King0385ebc2010-12-04 17:45:55 +0000116struct cpu_user_fns cpu_user __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117#endif
118#ifdef MULTI_CACHE
Russell King0385ebc2010-12-04 17:45:55 +0000119struct cpu_cache_fns cpu_cache __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120#endif
Catalin Marinas953233d2007-02-05 14:48:08 +0100121#ifdef CONFIG_OUTER_CACHE
Russell King0385ebc2010-12-04 17:45:55 +0000122struct outer_cache_fns outer_cache __read_mostly;
Santosh Shilimkar6c09f092010-02-16 07:57:43 +0100123EXPORT_SYMBOL(outer_cache);
Catalin Marinas953233d2007-02-05 14:48:08 +0100124#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
Dave Martin2ecccf92011-08-19 17:58:35 +0100126/*
127 * Cached cpu_architecture() result for use by assembler code.
128 * C code should use the cpu_architecture() function instead of accessing this
129 * variable directly.
130 */
131int __cpu_architecture __read_mostly = CPU_ARCH_UNKNOWN;
132
Russell Kingccea7a12005-05-31 22:22:32 +0100133struct stack {
134 u32 irq[3];
135 u32 abt[3];
136 u32 und[3];
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100137 u32 fiq[3];
Russell Kingccea7a12005-05-31 22:22:32 +0100138} ____cacheline_aligned;
139
Catalin Marinas55bdd692010-05-21 18:06:41 +0100140#ifndef CONFIG_CPU_V7M
Russell Kingccea7a12005-05-31 22:22:32 +0100141static struct stack stacks[NR_CPUS];
Catalin Marinas55bdd692010-05-21 18:06:41 +0100142#endif
Russell Kingccea7a12005-05-31 22:22:32 +0100143
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144char elf_platform[ELF_PLATFORM_SIZE];
145EXPORT_SYMBOL(elf_platform);
146
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147static const char *cpu_name;
148static const char *machine_name;
Jeremy Kerr48ab7e02010-01-27 01:13:31 +0100149static char __initdata cmd_line[COMMAND_LINE_SIZE];
Russell Kingff69a4c2013-07-26 14:55:59 +0100150const struct machine_desc *machine_desc __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152static union { char c[4]; unsigned long l; } endian_test __initdata = { { 'l', '?', '?', 'b' } };
153#define ENDIANNESS ((char)endian_test.l)
154
155DEFINE_PER_CPU(struct cpuinfo_arm, cpu_data);
156
157/*
158 * Standard memory resources
159 */
160static struct resource mem_res[] = {
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700161 {
162 .name = "Video RAM",
163 .start = 0,
164 .end = 0,
165 .flags = IORESOURCE_MEM
166 },
167 {
Kees Cooka36d8e52012-01-18 01:57:21 +0100168 .name = "Kernel code",
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700169 .start = 0,
170 .end = 0,
171 .flags = IORESOURCE_MEM
172 },
173 {
174 .name = "Kernel data",
175 .start = 0,
176 .end = 0,
177 .flags = IORESOURCE_MEM
178 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179};
180
181#define video_ram mem_res[0]
182#define kernel_code mem_res[1]
183#define kernel_data mem_res[2]
184
185static struct resource io_res[] = {
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700186 {
187 .name = "reserved",
188 .start = 0x3bc,
189 .end = 0x3be,
190 .flags = IORESOURCE_IO | IORESOURCE_BUSY
191 },
192 {
193 .name = "reserved",
194 .start = 0x378,
195 .end = 0x37f,
196 .flags = IORESOURCE_IO | IORESOURCE_BUSY
197 },
198 {
199 .name = "reserved",
200 .start = 0x278,
201 .end = 0x27f,
202 .flags = IORESOURCE_IO | IORESOURCE_BUSY
203 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204};
205
206#define lp0 io_res[0]
207#define lp1 io_res[1]
208#define lp2 io_res[2]
209
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210static const char *proc_arch[] = {
211 "undefined/unknown",
212 "3",
213 "4",
214 "4T",
215 "5",
216 "5T",
217 "5TE",
218 "5TEJ",
219 "6TEJ",
Catalin Marinas6b090a22006-01-12 16:28:16 +0000220 "7",
Catalin Marinas55bdd692010-05-21 18:06:41 +0100221 "7M",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 "?(12)",
223 "?(13)",
224 "?(14)",
225 "?(15)",
226 "?(16)",
227 "?(17)",
228};
229
Catalin Marinas55bdd692010-05-21 18:06:41 +0100230#ifdef CONFIG_CPU_V7M
231static int __get_cpu_architecture(void)
232{
233 return CPU_ARCH_ARMv7M;
234}
235#else
Dave Martin2ecccf92011-08-19 17:58:35 +0100236static int __get_cpu_architecture(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237{
238 int cpu_arch;
239
Russell King0ba8b9b2008-08-10 18:08:10 +0100240 if ((read_cpuid_id() & 0x0008f000) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 cpu_arch = CPU_ARCH_UNKNOWN;
Russell King0ba8b9b2008-08-10 18:08:10 +0100242 } else if ((read_cpuid_id() & 0x0008f000) == 0x00007000) {
243 cpu_arch = (read_cpuid_id() & (1 << 23)) ? CPU_ARCH_ARMv4T : CPU_ARCH_ARMv3;
244 } else if ((read_cpuid_id() & 0x00080000) == 0x00000000) {
245 cpu_arch = (read_cpuid_id() >> 16) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 if (cpu_arch)
247 cpu_arch += CPU_ARCH_ARMv3;
Russell King0ba8b9b2008-08-10 18:08:10 +0100248 } else if ((read_cpuid_id() & 0x000f0000) == 0x000f0000) {
Catalin Marinas180005c2007-09-25 16:49:45 +0100249 unsigned int mmfr0;
250
251 /* Revised CPUID format. Read the Memory Model Feature
252 * Register 0 and check for VMSAv7 or PMSAv7 */
253 asm("mrc p15, 0, %0, c0, c1, 4"
254 : "=r" (mmfr0));
Catalin Marinas315cfe72011-02-15 18:06:57 +0100255 if ((mmfr0 & 0x0000000f) >= 0x00000003 ||
256 (mmfr0 & 0x000000f0) >= 0x00000030)
Catalin Marinas180005c2007-09-25 16:49:45 +0100257 cpu_arch = CPU_ARCH_ARMv7;
258 else if ((mmfr0 & 0x0000000f) == 0x00000002 ||
259 (mmfr0 & 0x000000f0) == 0x00000020)
260 cpu_arch = CPU_ARCH_ARMv6;
261 else
262 cpu_arch = CPU_ARCH_UNKNOWN;
263 } else
264 cpu_arch = CPU_ARCH_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
266 return cpu_arch;
267}
Catalin Marinas55bdd692010-05-21 18:06:41 +0100268#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
Dave Martin2ecccf92011-08-19 17:58:35 +0100270int __pure cpu_architecture(void)
271{
272 BUG_ON(__cpu_architecture == CPU_ARCH_UNKNOWN);
273
274 return __cpu_architecture;
275}
276
Will Deacon8925ec42010-09-13 16:18:30 +0100277static int cpu_has_aliasing_icache(unsigned int arch)
278{
279 int aliasing_icache;
280 unsigned int id_reg, num_sets, line_size;
281
Will Deacon7f94e9c2011-08-23 22:22:11 +0100282 /* PIPT caches never alias. */
283 if (icache_is_pipt())
284 return 0;
285
Will Deacon8925ec42010-09-13 16:18:30 +0100286 /* arch specifies the register format */
287 switch (arch) {
288 case CPU_ARCH_ARMv7:
Linus Walleij5fb31a92010-10-06 11:07:28 +0100289 asm("mcr p15, 2, %0, c0, c0, 0 @ set CSSELR"
290 : /* No output operands */
Will Deacon8925ec42010-09-13 16:18:30 +0100291 : "r" (1));
Linus Walleij5fb31a92010-10-06 11:07:28 +0100292 isb();
293 asm("mrc p15, 1, %0, c0, c0, 0 @ read CCSIDR"
294 : "=r" (id_reg));
Will Deacon8925ec42010-09-13 16:18:30 +0100295 line_size = 4 << ((id_reg & 0x7) + 2);
296 num_sets = ((id_reg >> 13) & 0x7fff) + 1;
297 aliasing_icache = (line_size * num_sets) > PAGE_SIZE;
298 break;
299 case CPU_ARCH_ARMv6:
300 aliasing_icache = read_cpuid_cachetype() & (1 << 11);
301 break;
302 default:
303 /* I-cache aliases will be handled by D-cache aliasing code */
304 aliasing_icache = 0;
305 }
306
307 return aliasing_icache;
308}
309
Russell Kingc0e95872008-09-25 15:35:28 +0100310static void __init cacheid_init(void)
311{
Russell Kingc0e95872008-09-25 15:35:28 +0100312 unsigned int arch = cpu_architecture();
313
Catalin Marinas55bdd692010-05-21 18:06:41 +0100314 if (arch == CPU_ARCH_ARMv7M) {
315 cacheid = 0;
316 } else if (arch >= CPU_ARCH_ARMv6) {
Uwe Kleine-Königac52e832013-01-30 17:38:21 +0100317 unsigned int cachetype = read_cpuid_cachetype();
Catalin Marinasb57ee992009-03-03 11:44:12 +0100318 if ((cachetype & (7 << 29)) == 4 << 29) {
319 /* ARMv7 register format */
Will Deacon72dc53a2011-08-03 12:37:04 +0100320 arch = CPU_ARCH_ARMv7;
Catalin Marinasb57ee992009-03-03 11:44:12 +0100321 cacheid = CACHEID_VIPT_NONALIASING;
Will Deacon7f94e9c2011-08-23 22:22:11 +0100322 switch (cachetype & (3 << 14)) {
323 case (1 << 14):
Catalin Marinasb57ee992009-03-03 11:44:12 +0100324 cacheid |= CACHEID_ASID_TAGGED;
Will Deacon7f94e9c2011-08-23 22:22:11 +0100325 break;
326 case (3 << 14):
327 cacheid |= CACHEID_PIPT;
328 break;
329 }
Will Deacon8925ec42010-09-13 16:18:30 +0100330 } else {
Will Deacon72dc53a2011-08-03 12:37:04 +0100331 arch = CPU_ARCH_ARMv6;
332 if (cachetype & (1 << 23))
333 cacheid = CACHEID_VIPT_ALIASING;
334 else
335 cacheid = CACHEID_VIPT_NONALIASING;
Will Deacon8925ec42010-09-13 16:18:30 +0100336 }
Will Deacon72dc53a2011-08-03 12:37:04 +0100337 if (cpu_has_aliasing_icache(arch))
338 cacheid |= CACHEID_VIPT_I_ALIASING;
Russell Kingc0e95872008-09-25 15:35:28 +0100339 } else {
340 cacheid = CACHEID_VIVT;
341 }
Russell King2b4ae1f2008-09-25 15:39:20 +0100342
Olof Johansson1b0f6682013-12-05 18:29:35 +0100343 pr_info("CPU: %s data cache, %s instruction cache\n",
Russell King2b4ae1f2008-09-25 15:39:20 +0100344 cache_is_vivt() ? "VIVT" :
345 cache_is_vipt_aliasing() ? "VIPT aliasing" :
Will Deacon7f94e9c2011-08-23 22:22:11 +0100346 cache_is_vipt_nonaliasing() ? "PIPT / VIPT nonaliasing" : "unknown",
Russell King2b4ae1f2008-09-25 15:39:20 +0100347 cache_is_vivt() ? "VIVT" :
348 icache_is_vivt_asid_tagged() ? "VIVT ASID tagged" :
Will Deacon8925ec42010-09-13 16:18:30 +0100349 icache_is_vipt_aliasing() ? "VIPT aliasing" :
Will Deacon7f94e9c2011-08-23 22:22:11 +0100350 icache_is_pipt() ? "PIPT" :
Russell King2b4ae1f2008-09-25 15:39:20 +0100351 cache_is_vipt_nonaliasing() ? "VIPT nonaliasing" : "unknown");
Russell Kingc0e95872008-09-25 15:35:28 +0100352}
353
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354/*
355 * These functions re-use the assembly code in head.S, which
356 * already provide the required functionality.
357 */
Russell King0f44ba12006-02-24 21:04:56 +0000358extern struct proc_info_list *lookup_processor_type(unsigned int);
Russell King6fc31d52011-01-12 17:50:42 +0000359
Grant Likely93c02ab2011-04-28 14:27:21 -0600360void __init early_print(const char *str, ...)
Russell King6fc31d52011-01-12 17:50:42 +0000361{
362 extern void printascii(const char *);
363 char buf[256];
364 va_list ap;
365
366 va_start(ap, str);
367 vsnprintf(buf, sizeof(buf), str, ap);
368 va_end(ap);
369
370#ifdef CONFIG_DEBUG_LL
371 printascii(buf);
372#endif
373 printk("%s", buf);
374}
375
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100376static void __init cpuid_init_hwcaps(void)
377{
Will Deacona469abd2013-04-08 17:13:12 +0100378 unsigned int divide_instrs, vmsa;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100379
380 if (cpu_architecture() < CPU_ARCH_ARMv7)
381 return;
382
383 divide_instrs = (read_cpuid_ext(CPUID_EXT_ISAR0) & 0x0f000000) >> 24;
384
385 switch (divide_instrs) {
386 case 2:
387 elf_hwcap |= HWCAP_IDIVA;
388 case 1:
389 elf_hwcap |= HWCAP_IDIVT;
390 }
Will Deacona469abd2013-04-08 17:13:12 +0100391
392 /* LPAE implies atomic ldrd/strd instructions */
393 vmsa = (read_cpuid_ext(CPUID_EXT_MMFR0) & 0xf) >> 0;
394 if (vmsa >= 5)
395 elf_hwcap |= HWCAP_LPAE;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100396}
397
Russell King58171bf2014-07-04 16:41:21 +0100398static void __init elf_hwcap_fixup(void)
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100399{
Russell King58171bf2014-07-04 16:41:21 +0100400 unsigned id = read_cpuid_id();
401 unsigned sync_prim;
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100402
403 /*
404 * HWCAP_TLS is available only on 1136 r1p0 and later,
405 * see also kuser_get_tls_init.
406 */
Russell King58171bf2014-07-04 16:41:21 +0100407 if (read_cpuid_part() == ARM_CPU_PART_ARM1136 &&
408 ((id >> 20) & 3) == 0) {
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100409 elf_hwcap &= ~HWCAP_TLS;
Russell King58171bf2014-07-04 16:41:21 +0100410 return;
411 }
412
413 /* Verify if CPUID scheme is implemented */
414 if ((id & 0x000f0000) != 0x000f0000)
415 return;
416
417 /*
418 * If the CPU supports LDREX/STREX and LDREXB/STREXB,
419 * avoid advertising SWP; it may not be atomic with
420 * multiprocessing cores.
421 */
422 sync_prim = ((read_cpuid_ext(CPUID_EXT_ISAR3) >> 8) & 0xf0) |
423 ((read_cpuid_ext(CPUID_EXT_ISAR4) >> 20) & 0x0f);
424 if (sync_prim >= 0x13)
425 elf_hwcap &= ~HWCAP_SWP;
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100426}
427
Russell Kingb69874e2011-06-21 18:57:31 +0100428/*
429 * cpu_init - initialise one CPU.
430 *
431 * cpu_init sets up the per-CPU stacks.
432 */
Jon Medhurst1783d452013-04-25 14:40:22 +0100433void notrace cpu_init(void)
Russell Kingb69874e2011-06-21 18:57:31 +0100434{
Catalin Marinas55bdd692010-05-21 18:06:41 +0100435#ifndef CONFIG_CPU_V7M
Russell Kingb69874e2011-06-21 18:57:31 +0100436 unsigned int cpu = smp_processor_id();
437 struct stack *stk = &stacks[cpu];
438
439 if (cpu >= NR_CPUS) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100440 pr_crit("CPU%u: bad primary CPU number\n", cpu);
Russell Kingb69874e2011-06-21 18:57:31 +0100441 BUG();
442 }
443
Rob Herring14318efb2012-11-29 20:39:54 +0100444 /*
445 * This only works on resume and secondary cores. For booting on the
446 * boot cpu, smp_prepare_boot_cpu is called after percpu area setup.
447 */
448 set_my_cpu_offset(per_cpu_offset(cpu));
449
Russell Kingb69874e2011-06-21 18:57:31 +0100450 cpu_proc_init();
451
452 /*
453 * Define the placement constraint for the inline asm directive below.
454 * In Thumb-2, msr with an immediate value is not allowed.
455 */
456#ifdef CONFIG_THUMB2_KERNEL
457#define PLC "r"
458#else
459#define PLC "I"
460#endif
461
462 /*
463 * setup stacks for re-entrant exception handlers
464 */
465 __asm__ (
466 "msr cpsr_c, %1\n\t"
467 "add r14, %0, %2\n\t"
468 "mov sp, r14\n\t"
469 "msr cpsr_c, %3\n\t"
470 "add r14, %0, %4\n\t"
471 "mov sp, r14\n\t"
472 "msr cpsr_c, %5\n\t"
473 "add r14, %0, %6\n\t"
474 "mov sp, r14\n\t"
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100475 "msr cpsr_c, %7\n\t"
476 "add r14, %0, %8\n\t"
477 "mov sp, r14\n\t"
478 "msr cpsr_c, %9"
Russell Kingb69874e2011-06-21 18:57:31 +0100479 :
480 : "r" (stk),
481 PLC (PSR_F_BIT | PSR_I_BIT | IRQ_MODE),
482 "I" (offsetof(struct stack, irq[0])),
483 PLC (PSR_F_BIT | PSR_I_BIT | ABT_MODE),
484 "I" (offsetof(struct stack, abt[0])),
485 PLC (PSR_F_BIT | PSR_I_BIT | UND_MODE),
486 "I" (offsetof(struct stack, und[0])),
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100487 PLC (PSR_F_BIT | PSR_I_BIT | FIQ_MODE),
488 "I" (offsetof(struct stack, fiq[0])),
Russell Kingb69874e2011-06-21 18:57:31 +0100489 PLC (PSR_F_BIT | PSR_I_BIT | SVC_MODE)
490 : "r14");
Catalin Marinas55bdd692010-05-21 18:06:41 +0100491#endif
Russell Kingb69874e2011-06-21 18:57:31 +0100492}
493
Lorenzo Pieralisi18d7f152013-06-19 10:40:48 +0100494u32 __cpu_logical_map[NR_CPUS] = { [0 ... NR_CPUS-1] = MPIDR_INVALID };
Will Deaconeb504392012-01-20 12:01:12 +0100495
496void __init smp_setup_processor_id(void)
497{
498 int i;
Lorenzo Pieralisicb8cf4f2012-11-08 18:05:56 +0000499 u32 mpidr = is_smp() ? read_cpuid_mpidr() & MPIDR_HWID_BITMASK : 0;
500 u32 cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
Will Deaconeb504392012-01-20 12:01:12 +0100501
502 cpu_logical_map(0) = cpu;
Lorenzo Pieralisicb8cf4f2012-11-08 18:05:56 +0000503 for (i = 1; i < nr_cpu_ids; ++i)
Will Deaconeb504392012-01-20 12:01:12 +0100504 cpu_logical_map(i) = i == cpu ? 0 : i;
505
Ming Lei9394c1c2013-03-11 13:52:12 +0100506 /*
507 * clear __my_cpu_offset on boot CPU to avoid hang caused by
508 * using percpu variable early, for example, lockdep will
509 * access percpu variable inside lock_release
510 */
511 set_my_cpu_offset(0);
512
Olof Johansson1b0f6682013-12-05 18:29:35 +0100513 pr_info("Booting Linux on physical CPU 0x%x\n", mpidr);
Will Deaconeb504392012-01-20 12:01:12 +0100514}
515
Lorenzo Pieralisi8cf72172013-05-16 10:32:09 +0100516struct mpidr_hash mpidr_hash;
517#ifdef CONFIG_SMP
518/**
519 * smp_build_mpidr_hash - Pre-compute shifts required at each affinity
520 * level in order to build a linear index from an
521 * MPIDR value. Resulting algorithm is a collision
522 * free hash carried out through shifting and ORing
523 */
524static void __init smp_build_mpidr_hash(void)
525{
526 u32 i, affinity;
527 u32 fs[3], bits[3], ls, mask = 0;
528 /*
529 * Pre-scan the list of MPIDRS and filter out bits that do
530 * not contribute to affinity levels, ie they never toggle.
531 */
532 for_each_possible_cpu(i)
533 mask |= (cpu_logical_map(i) ^ cpu_logical_map(0));
534 pr_debug("mask of set bits 0x%x\n", mask);
535 /*
536 * Find and stash the last and first bit set at all affinity levels to
537 * check how many bits are required to represent them.
538 */
539 for (i = 0; i < 3; i++) {
540 affinity = MPIDR_AFFINITY_LEVEL(mask, i);
541 /*
542 * Find the MSB bit and LSB bits position
543 * to determine how many bits are required
544 * to express the affinity level.
545 */
546 ls = fls(affinity);
547 fs[i] = affinity ? ffs(affinity) - 1 : 0;
548 bits[i] = ls - fs[i];
549 }
550 /*
551 * An index can be created from the MPIDR by isolating the
552 * significant bits at each affinity level and by shifting
553 * them in order to compress the 24 bits values space to a
554 * compressed set of values. This is equivalent to hashing
555 * the MPIDR through shifting and ORing. It is a collision free
556 * hash though not minimal since some levels might contain a number
557 * of CPUs that is not an exact power of 2 and their bit
558 * representation might contain holes, eg MPIDR[7:0] = {0x2, 0x80}.
559 */
560 mpidr_hash.shift_aff[0] = fs[0];
561 mpidr_hash.shift_aff[1] = MPIDR_LEVEL_BITS + fs[1] - bits[0];
562 mpidr_hash.shift_aff[2] = 2*MPIDR_LEVEL_BITS + fs[2] -
563 (bits[1] + bits[0]);
564 mpidr_hash.mask = mask;
565 mpidr_hash.bits = bits[2] + bits[1] + bits[0];
566 pr_debug("MPIDR hash: aff0[%u] aff1[%u] aff2[%u] mask[0x%x] bits[%u]\n",
567 mpidr_hash.shift_aff[0],
568 mpidr_hash.shift_aff[1],
569 mpidr_hash.shift_aff[2],
570 mpidr_hash.mask,
571 mpidr_hash.bits);
572 /*
573 * 4x is an arbitrary value used to warn on a hash table much bigger
574 * than expected on most systems.
575 */
576 if (mpidr_hash_size() > 4 * num_possible_cpus())
577 pr_warn("Large number of MPIDR hash buckets detected\n");
578 sync_cache_w(&mpidr_hash);
579}
580#endif
581
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582static void __init setup_processor(void)
583{
584 struct proc_info_list *list;
585
586 /*
587 * locate processor in the list of supported processor
588 * types. The linker builds this table for us from the
589 * entries in arch/arm/mm/proc-*.S
590 */
Russell King0ba8b9b2008-08-10 18:08:10 +0100591 list = lookup_processor_type(read_cpuid_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 if (!list) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100593 pr_err("CPU configuration botched (ID %08x), unable to continue.\n",
594 read_cpuid_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 while (1);
596 }
597
598 cpu_name = list->cpu_name;
Dave Martin2ecccf92011-08-19 17:58:35 +0100599 __cpu_architecture = __get_cpu_architecture();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600
601#ifdef MULTI_CPU
602 processor = *list->proc;
603#endif
604#ifdef MULTI_TLB
605 cpu_tlb = *list->tlb;
606#endif
607#ifdef MULTI_USER
608 cpu_user = *list->user;
609#endif
610#ifdef MULTI_CACHE
611 cpu_cache = *list->cache;
612#endif
613
Olof Johansson1b0f6682013-12-05 18:29:35 +0100614 pr_info("CPU: %s [%08x] revision %d (ARMv%s), cr=%08lx\n",
615 cpu_name, read_cpuid_id(), read_cpuid_id() & 15,
Russell King4585eaf2014-04-13 18:47:34 +0100616 proc_arch[cpu_architecture()], get_cr());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617
Will Deacona34dbfb2011-11-11 11:35:58 +0100618 snprintf(init_utsname()->machine, __NEW_UTS_LEN + 1, "%s%c",
619 list->arch_name, ENDIANNESS);
620 snprintf(elf_platform, ELF_PLATFORM_SIZE, "%s%c",
621 list->elf_name, ENDIANNESS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 elf_hwcap = list->elf_hwcap;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100623
624 cpuid_init_hwcaps();
625
Catalin Marinasadeff422006-04-10 21:32:35 +0100626#ifndef CONFIG_ARM_THUMB
Stephen Boydc40e3642013-03-18 19:44:14 +0100627 elf_hwcap &= ~(HWCAP_THUMB | HWCAP_IDIVT);
Catalin Marinasadeff422006-04-10 21:32:35 +0100628#endif
Russell Kingca8f0b02014-05-27 20:34:28 +0100629#ifdef CONFIG_MMU
630 init_default_cache_policy(list->__cpu_mm_mmu_flags);
631#endif
Rob Herring92871b92013-10-09 17:26:44 +0100632 erratum_a15_798181_init();
633
Russell King58171bf2014-07-04 16:41:21 +0100634 elf_hwcap_fixup();
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100635
Russell Kingc0e95872008-09-25 15:35:28 +0100636 cacheid_init();
Russell Kingb69874e2011-06-21 18:57:31 +0100637 cpu_init();
Russell Kingccea7a12005-05-31 22:22:32 +0100638}
639
Grant Likely93c02ab2011-04-28 14:27:21 -0600640void __init dump_machine_table(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641{
Russell Kingff69a4c2013-07-26 14:55:59 +0100642 const struct machine_desc *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643
Grant Likely62913192011-04-28 14:27:21 -0600644 early_print("Available machine support:\n\nID (hex)\tNAME\n");
645 for_each_machine_desc(p)
Nicolas Pitredce72dd2011-02-21 07:00:32 +0100646 early_print("%08x\t%s\n", p->nr, p->name);
647
648 early_print("\nPlease check your kernel config and/or bootloader.\n");
649
650 while (true)
651 /* can't use cpu_relax() here as it may require MMU setup */;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652}
653
Magnus Damm6a5014a2013-10-22 17:53:16 +0100654int __init arm_add_memory(u64 start, u64 size)
Russell King3a669412005-06-22 21:43:10 +0100655{
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100656 u64 aligned_start;
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400657
Russell King3a669412005-06-22 21:43:10 +0100658 /*
659 * Ensure that start/size are aligned to a page boundary.
660 * Size is appropriately rounded down, start is rounded up.
661 */
662 size -= start & ~PAGE_MASK;
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100663 aligned_start = PAGE_ALIGN(start);
Will Deacone5ab8582012-04-12 17:15:08 +0100664
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100665#ifndef CONFIG_ARCH_PHYS_ADDR_T_64BIT
666 if (aligned_start > ULONG_MAX) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100667 pr_crit("Ignoring memory at 0x%08llx outside 32-bit physical address space\n",
668 (long long)start);
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100669 return -EINVAL;
670 }
671
672 if (aligned_start + size > ULONG_MAX) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100673 pr_crit("Truncating memory at 0x%08llx to fit in 32-bit physical address space\n",
674 (long long)start);
Will Deacone5ab8582012-04-12 17:15:08 +0100675 /*
676 * To ensure bank->start + bank->size is representable in
677 * 32 bits, we use ULONG_MAX as the upper limit rather than 4GB.
678 * This means we lose a page after masking.
679 */
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100680 size = ULONG_MAX - aligned_start;
Will Deacone5ab8582012-04-12 17:15:08 +0100681 }
682#endif
683
Russell King571b1432014-01-11 11:22:18 +0000684 if (aligned_start < PHYS_OFFSET) {
685 if (aligned_start + size <= PHYS_OFFSET) {
686 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
687 aligned_start, aligned_start + size);
688 return -EINVAL;
689 }
690
691 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
692 aligned_start, (u64)PHYS_OFFSET);
693
694 size -= PHYS_OFFSET - aligned_start;
695 aligned_start = PHYS_OFFSET;
696 }
697
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100698 start = aligned_start;
699 size = size & ~(phys_addr_t)(PAGE_SIZE - 1);
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400700
701 /*
702 * Check whether this memory region has non-zero size or
703 * invalid node number.
704 */
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100705 if (size == 0)
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400706 return -EINVAL;
707
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100708 memblock_add(start, size);
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400709 return 0;
Russell King3a669412005-06-22 21:43:10 +0100710}
711
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712/*
713 * Pick out the memory size. We look for mem=size@start,
714 * where start and size are "size[KkMm]"
715 */
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100716
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100717static int __init early_mem(char *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718{
719 static int usermem __initdata = 0;
Magnus Damm6a5014a2013-10-22 17:53:16 +0100720 u64 size;
721 u64 start;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100722 char *endp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723
724 /*
725 * If the user specifies memory size, we
726 * blow away any automatically generated
727 * size.
728 */
729 if (usermem == 0) {
730 usermem = 1;
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100731 memblock_remove(memblock_start_of_DRAM(),
732 memblock_end_of_DRAM() - memblock_start_of_DRAM());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 }
734
735 start = PHYS_OFFSET;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100736 size = memparse(p, &endp);
737 if (*endp == '@')
738 start = memparse(endp + 1, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739
Andrew Morton1c97b732006-04-20 21:41:18 +0100740 arm_add_memory(start, size);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100741
742 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100744early_param("mem", early_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745
Russell Kingff69a4c2013-07-26 14:55:59 +0100746static void __init request_standard_resources(const struct machine_desc *mdesc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747{
Dima Zavin11b93692011-01-14 23:05:14 +0100748 struct memblock_region *region;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
Russell King37efe642008-12-01 11:53:07 +0000751 kernel_code.start = virt_to_phys(_text);
752 kernel_code.end = virt_to_phys(_etext - 1);
Russell King842eab42010-10-01 14:12:22 +0100753 kernel_data.start = virt_to_phys(_sdata);
Russell King37efe642008-12-01 11:53:07 +0000754 kernel_data.end = virt_to_phys(_end - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755
Dima Zavin11b93692011-01-14 23:05:14 +0100756 for_each_memblock(memory, region) {
Santosh Shilimkarca474402014-02-06 19:50:35 +0100757 res = memblock_virt_alloc(sizeof(*res), 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 res->name = "System RAM";
Dima Zavin11b93692011-01-14 23:05:14 +0100759 res->start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
760 res->end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
762
763 request_resource(&iomem_resource, res);
764
765 if (kernel_code.start >= res->start &&
766 kernel_code.end <= res->end)
767 request_resource(res, &kernel_code);
768 if (kernel_data.start >= res->start &&
769 kernel_data.end <= res->end)
770 request_resource(res, &kernel_data);
771 }
772
773 if (mdesc->video_start) {
774 video_ram.start = mdesc->video_start;
775 video_ram.end = mdesc->video_end;
776 request_resource(&iomem_resource, &video_ram);
777 }
778
779 /*
780 * Some machines don't have the possibility of ever
781 * possessing lp0, lp1 or lp2
782 */
783 if (mdesc->reserve_lp0)
784 request_resource(&ioport_resource, &lp0);
785 if (mdesc->reserve_lp1)
786 request_resource(&ioport_resource, &lp1);
787 if (mdesc->reserve_lp2)
788 request_resource(&ioport_resource, &lp2);
789}
790
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791#if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
792struct screen_info screen_info = {
793 .orig_video_lines = 30,
794 .orig_video_cols = 80,
795 .orig_video_mode = 0,
796 .orig_video_ega_bx = 0,
797 .orig_video_isVGA = 1,
798 .orig_video_points = 8
799};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800#endif
801
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802static int __init customize_machine(void)
803{
Arnd Bergmann883a1062013-01-31 17:51:18 +0000804 /*
805 * customizes platform devices, or adds new ones
806 * On DT based machines, we fall back to populating the
807 * machine from the device tree, if no callback is provided,
808 * otherwise we would always need an init_machine callback.
809 */
Will Deaconaf4dda72014-08-27 17:51:16 +0100810 of_iommu_init();
Russell King8ff14432010-12-20 10:18:36 +0000811 if (machine_desc->init_machine)
812 machine_desc->init_machine();
Arnd Bergmann883a1062013-01-31 17:51:18 +0000813#ifdef CONFIG_OF
814 else
815 of_platform_populate(NULL, of_default_bus_match_table,
816 NULL, NULL);
817#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 return 0;
819}
820arch_initcall(customize_machine);
821
Shawn Guo90de4132012-04-25 22:24:44 +0800822static int __init init_machine_late(void)
823{
824 if (machine_desc->init_late)
825 machine_desc->init_late();
826 return 0;
827}
828late_initcall(init_machine_late);
829
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100830#ifdef CONFIG_KEXEC
831static inline unsigned long long get_total_mem(void)
832{
833 unsigned long total;
834
835 total = max_low_pfn - min_low_pfn;
836 return total << PAGE_SHIFT;
837}
838
839/**
840 * reserve_crashkernel() - reserves memory are for crash kernel
841 *
842 * This function reserves memory area given in "crashkernel=" kernel command
843 * line parameter. The memory reserved is used by a dump capture kernel when
844 * primary kernel is crashing.
845 */
846static void __init reserve_crashkernel(void)
847{
848 unsigned long long crash_size, crash_base;
849 unsigned long long total_mem;
850 int ret;
851
852 total_mem = get_total_mem();
853 ret = parse_crashkernel(boot_command_line, total_mem,
854 &crash_size, &crash_base);
855 if (ret)
856 return;
857
Santosh Shilimkar84f452b2013-06-30 00:28:46 -0400858 ret = memblock_reserve(crash_base, crash_size);
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100859 if (ret < 0) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100860 pr_warn("crashkernel reservation failed - memory is in use (0x%lx)\n",
861 (unsigned long)crash_base);
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100862 return;
863 }
864
Olof Johansson1b0f6682013-12-05 18:29:35 +0100865 pr_info("Reserving %ldMB of memory at %ldMB for crashkernel (System RAM: %ldMB)\n",
866 (unsigned long)(crash_size >> 20),
867 (unsigned long)(crash_base >> 20),
868 (unsigned long)(total_mem >> 20));
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100869
870 crashk_res.start = crash_base;
871 crashk_res.end = crash_base + crash_size - 1;
872 insert_resource(&iomem_resource, &crashk_res);
873}
874#else
875static inline void reserve_crashkernel(void) {}
876#endif /* CONFIG_KEXEC */
877
Dave Martin4588c342012-02-17 16:54:28 +0000878void __init hyp_mode_check(void)
879{
880#ifdef CONFIG_ARM_VIRT_EXT
Mark Rutland8fbac212013-07-18 17:20:33 +0100881 sync_boot_mode();
882
Dave Martin4588c342012-02-17 16:54:28 +0000883 if (is_hyp_mode_available()) {
884 pr_info("CPU: All CPU(s) started in HYP mode.\n");
885 pr_info("CPU: Virtualization extensions available.\n");
886 } else if (is_hyp_mode_mismatched()) {
887 pr_warn("CPU: WARNING: CPU(s) started in wrong/inconsistent modes (primary CPU mode 0x%x)\n",
888 __boot_cpu_mode & MODE_MASK);
889 pr_warn("CPU: This may indicate a broken bootloader or firmware.\n");
890 } else
891 pr_info("CPU: All CPU(s) started in SVC mode.\n");
892#endif
893}
894
Grant Likely62913192011-04-28 14:27:21 -0600895void __init setup_arch(char **cmdline_p)
896{
Russell Kingff69a4c2013-07-26 14:55:59 +0100897 const struct machine_desc *mdesc;
Grant Likely62913192011-04-28 14:27:21 -0600898
Grant Likely62913192011-04-28 14:27:21 -0600899 setup_processor();
Grant Likely93c02ab2011-04-28 14:27:21 -0600900 mdesc = setup_machine_fdt(__atags_pointer);
901 if (!mdesc)
Alexander Shiyanb8b499c2012-12-12 08:32:11 +0100902 mdesc = setup_machine_tags(__atags_pointer, __machine_arch_type);
Grant Likely62913192011-04-28 14:27:21 -0600903 machine_desc = mdesc;
904 machine_name = mdesc->name;
Russell King719c9d12014-10-28 12:40:26 +0000905 dump_stack_set_arch_desc("%s", mdesc->name);
Grant Likely62913192011-04-28 14:27:21 -0600906
Robin Holt16d6d5b2013-07-08 16:01:39 -0700907 if (mdesc->reboot_mode != REBOOT_HARD)
908 reboot_mode = mdesc->reboot_mode;
Grant Likely62913192011-04-28 14:27:21 -0600909
Russell King37efe642008-12-01 11:53:07 +0000910 init_mm.start_code = (unsigned long) _text;
911 init_mm.end_code = (unsigned long) _etext;
912 init_mm.end_data = (unsigned long) _edata;
913 init_mm.brk = (unsigned long) _end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914
Jeremy Kerr48ab7e02010-01-27 01:13:31 +0100915 /* populate cmd_line too for later use, preserving boot_command_line */
916 strlcpy(cmd_line, boot_command_line, COMMAND_LINE_SIZE);
917 *cmdline_p = cmd_line;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100918
919 parse_early_param();
920
Santosh Shilimkara77e0c72013-07-31 12:44:46 -0400921 early_paging_init(mdesc, lookup_processor_type(read_cpuid_id()));
Santosh Shilimkar7c927322013-12-02 20:29:59 +0100922 setup_dma_zone(mdesc);
Russell King0371d3f2011-07-05 19:58:29 +0100923 sanity_check_meminfo();
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100924 arm_memblock_init(mdesc);
Russell King2778f622010-07-09 16:27:52 +0100925
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400926 paging_init(mdesc);
Dima Zavin11b93692011-01-14 23:05:14 +0100927 request_standard_resources(mdesc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928
Russell Kinga5287212011-11-04 15:05:24 +0000929 if (mdesc->restart)
930 arm_pm_restart = mdesc->restart;
931
Grant Likely93c02ab2011-04-28 14:27:21 -0600932 unflatten_device_tree();
933
Lorenzo Pieralisi55871642011-12-14 16:01:24 +0000934 arm_dt_init_cpu_maps();
Stefano Stabellini05774082013-05-21 14:24:11 +0000935 psci_init();
Russell King7bbb7942006-02-16 11:08:09 +0000936#ifdef CONFIG_SMP
Marc Zyngierabcee5f2011-09-08 09:06:10 +0100937 if (is_smp()) {
Jon Medhurstb382b942013-05-21 13:40:51 +0000938 if (!mdesc->smp_init || !mdesc->smp_init()) {
939 if (psci_smp_available())
940 smp_set_ops(&psci_smp_ops);
941 else if (mdesc->smp)
942 smp_set_ops(mdesc->smp);
943 }
Russell Kingf00ec482010-09-04 10:47:48 +0100944 smp_init_cpus();
Lorenzo Pieralisi8cf72172013-05-16 10:32:09 +0100945 smp_build_mpidr_hash();
Marc Zyngierabcee5f2011-09-08 09:06:10 +0100946 }
Russell King7bbb7942006-02-16 11:08:09 +0000947#endif
Dave Martin4588c342012-02-17 16:54:28 +0000948
949 if (!is_smp())
950 hyp_mode_check();
951
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100952 reserve_crashkernel();
Russell King7bbb7942006-02-16 11:08:09 +0000953
eric miao52108642010-12-13 09:42:34 +0100954#ifdef CONFIG_MULTI_IRQ_HANDLER
955 handle_arch_irq = mdesc->handle_irq;
956#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957
958#ifdef CONFIG_VT
959#if defined(CONFIG_VGA_CONSOLE)
960 conswitchp = &vga_con;
961#elif defined(CONFIG_DUMMY_CONSOLE)
962 conswitchp = &dummy_con;
963#endif
964#endif
Russell Kingdec12e62010-12-16 13:49:34 +0000965
966 if (mdesc->init_early)
967 mdesc->init_early();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968}
969
970
971static int __init topology_init(void)
972{
973 int cpu;
974
Russell King66fb8bd2007-03-13 09:54:21 +0000975 for_each_possible_cpu(cpu) {
976 struct cpuinfo_arm *cpuinfo = &per_cpu(cpu_data, cpu);
977 cpuinfo->cpu.hotpluggable = 1;
978 register_cpu(&cpuinfo->cpu, cpu);
979 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980
981 return 0;
982}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983subsys_initcall(topology_init);
984
Russell Kinge119bff2010-01-10 17:23:29 +0000985#ifdef CONFIG_HAVE_PROC_CPU
986static int __init proc_cpu_init(void)
987{
988 struct proc_dir_entry *res;
989
990 res = proc_mkdir("cpu", NULL);
991 if (!res)
992 return -ENOMEM;
993 return 0;
994}
995fs_initcall(proc_cpu_init);
996#endif
997
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998static const char *hwcap_str[] = {
999 "swp",
1000 "half",
1001 "thumb",
1002 "26bit",
1003 "fastmult",
1004 "fpa",
1005 "vfp",
1006 "edsp",
1007 "java",
Paul Gortmaker8f7f9432006-10-27 05:13:19 +01001008 "iwmmxt",
Lennert Buytenhek99e4a6d2006-12-18 00:59:10 +01001009 "crunch",
Catalin Marinas4369ae12008-11-06 13:23:06 +00001010 "thumbee",
Catalin Marinas2bedbdf2008-11-06 13:23:07 +00001011 "neon",
Catalin Marinas7279dc32009-02-11 13:13:56 +01001012 "vfpv3",
1013 "vfpv3d16",
Will Deacon254cdf82011-06-03 14:15:22 +01001014 "tls",
1015 "vfpv4",
1016 "idiva",
1017 "idivt",
Tetsuyuki Kobayashiab8d46c02013-07-22 14:58:17 +01001018 "vfpd32",
Will Deacona469abd2013-04-08 17:13:12 +01001019 "lpae",
Sudeep KarkadaNageshae9faebc2013-08-13 14:30:32 +01001020 "evtstrm",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 NULL
1022};
1023
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001024static const char *hwcap2_str[] = {
Ard Biesheuvel8258a982014-02-19 22:29:40 +01001025 "aes",
1026 "pmull",
1027 "sha1",
1028 "sha2",
1029 "crc32",
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001030 NULL
1031};
1032
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033static int c_show(struct seq_file *m, void *v)
1034{
Lorenzo Pieralisib4b8f772012-09-10 18:55:21 +01001035 int i, j;
1036 u32 cpuid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 for_each_online_cpu(i) {
Russell King15559722005-11-06 21:41:08 +00001039 /*
1040 * glibc reads /proc/cpuinfo to determine the number of
1041 * online processors, looking for lines beginning with
1042 * "processor". Give glibc what it expects.
1043 */
1044 seq_printf(m, "processor\t: %d\n", i);
Lorenzo Pieralisib4b8f772012-09-10 18:55:21 +01001045 cpuid = is_smp() ? per_cpu(cpu_data, i).cpuid : read_cpuid_id();
1046 seq_printf(m, "model name\t: %s rev %d (%s)\n",
1047 cpu_name, cpuid & 15, elf_platform);
1048
Pavel Machek4bf96362015-01-04 20:01:23 +01001049#if defined(CONFIG_SMP)
1050 seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
1051 per_cpu(cpu_data, i).loops_per_jiffy / (500000UL/HZ),
1052 (per_cpu(cpu_data, i).loops_per_jiffy / (5000UL/HZ)) % 100);
1053#else
1054 seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
1055 loops_per_jiffy / (500000/HZ),
1056 (loops_per_jiffy / (5000/HZ)) % 100);
1057#endif
Lorenzo Pieralisib4b8f772012-09-10 18:55:21 +01001058 /* dump out the processor features */
1059 seq_puts(m, "Features\t: ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060
Lorenzo Pieralisib4b8f772012-09-10 18:55:21 +01001061 for (j = 0; hwcap_str[j]; j++)
1062 if (elf_hwcap & (1 << j))
1063 seq_printf(m, "%s ", hwcap_str[j]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001065 for (j = 0; hwcap2_str[j]; j++)
1066 if (elf_hwcap2 & (1 << j))
1067 seq_printf(m, "%s ", hwcap2_str[j]);
1068
Lorenzo Pieralisib4b8f772012-09-10 18:55:21 +01001069 seq_printf(m, "\nCPU implementer\t: 0x%02x\n", cpuid >> 24);
1070 seq_printf(m, "CPU architecture: %s\n",
1071 proc_arch[cpu_architecture()]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072
Lorenzo Pieralisib4b8f772012-09-10 18:55:21 +01001073 if ((cpuid & 0x0008f000) == 0x00000000) {
1074 /* pre-ARM7 */
1075 seq_printf(m, "CPU part\t: %07x\n", cpuid >> 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 } else {
Lorenzo Pieralisib4b8f772012-09-10 18:55:21 +01001077 if ((cpuid & 0x0008f000) == 0x00007000) {
1078 /* ARM7 */
1079 seq_printf(m, "CPU variant\t: 0x%02x\n",
1080 (cpuid >> 16) & 127);
1081 } else {
1082 /* post-ARM7 */
1083 seq_printf(m, "CPU variant\t: 0x%x\n",
1084 (cpuid >> 20) & 15);
1085 }
1086 seq_printf(m, "CPU part\t: 0x%03x\n",
1087 (cpuid >> 4) & 0xfff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 }
Lorenzo Pieralisib4b8f772012-09-10 18:55:21 +01001089 seq_printf(m, "CPU revision\t: %d\n\n", cpuid & 15);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091
1092 seq_printf(m, "Hardware\t: %s\n", machine_name);
1093 seq_printf(m, "Revision\t: %04x\n", system_rev);
1094 seq_printf(m, "Serial\t\t: %08x%08x\n",
1095 system_serial_high, system_serial_low);
1096
1097 return 0;
1098}
1099
1100static void *c_start(struct seq_file *m, loff_t *pos)
1101{
1102 return *pos < 1 ? (void *)1 : NULL;
1103}
1104
1105static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1106{
1107 ++*pos;
1108 return NULL;
1109}
1110
1111static void c_stop(struct seq_file *m, void *v)
1112{
1113}
1114
Jan Engelhardt2ffd6e12008-01-22 20:41:07 +01001115const struct seq_operations cpuinfo_op = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 .start = c_start,
1117 .next = c_next,
1118 .stop = c_stop,
1119 .show = c_show
1120};