blob: 97365b851976cf16da5c19b923b8c75a056e823c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040051 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080060} intel_clock_t;
61
62typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
76 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080077 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080078};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Daniel Vetterd2acd212012-10-20 20:57:43 +020083int
84intel_pch_rawclk(struct drm_device *dev)
85{
86 struct drm_i915_private *dev_priv = dev->dev_private;
87
88 WARN_ON(!HAS_PCH_SPLIT(dev));
89
90 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
91}
92
Ma Lingd4906092009-03-18 20:13:27 +080093static bool
94intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080095 int target, int refclk, intel_clock_t *match_clock,
96 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080097static bool
98intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080099 int target, int refclk, intel_clock_t *match_clock,
100 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800101
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700102static bool
103intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800104 int target, int refclk, intel_clock_t *match_clock,
105 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800106static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800108 int target, int refclk, intel_clock_t *match_clock,
109 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700110
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700111static bool
112intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
113 int target, int refclk, intel_clock_t *match_clock,
114 intel_clock_t *best_clock);
115
Chris Wilson021357a2010-09-07 20:54:59 +0100116static inline u32 /* units of 100MHz */
117intel_fdi_link_freq(struct drm_device *dev)
118{
Chris Wilson8b99e682010-10-13 09:59:17 +0100119 if (IS_GEN5(dev)) {
120 struct drm_i915_private *dev_priv = dev->dev_private;
121 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
122 } else
123 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100124}
125
Keith Packarde4b36692009-06-05 19:22:17 -0700126static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 25000, .max = 350000 },
128 .vco = { .min = 930000, .max = 1400000 },
129 .n = { .min = 3, .max = 16 },
130 .m = { .min = 96, .max = 140 },
131 .m1 = { .min = 18, .max = 26 },
132 .m2 = { .min = 6, .max = 16 },
133 .p = { .min = 4, .max = 128 },
134 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 165000,
136 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800137 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700138};
139
140static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400141 .dot = { .min = 25000, .max = 350000 },
142 .vco = { .min = 930000, .max = 1400000 },
143 .n = { .min = 3, .max = 16 },
144 .m = { .min = 96, .max = 140 },
145 .m1 = { .min = 18, .max = 26 },
146 .m2 = { .min = 6, .max = 16 },
147 .p = { .min = 4, .max = 128 },
148 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700149 .p2 = { .dot_limit = 165000,
150 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800151 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700152};
Eric Anholt273e27c2011-03-30 13:01:10 -0700153
Keith Packarde4b36692009-06-05 19:22:17 -0700154static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400155 .dot = { .min = 20000, .max = 400000 },
156 .vco = { .min = 1400000, .max = 2800000 },
157 .n = { .min = 1, .max = 6 },
158 .m = { .min = 70, .max = 120 },
159 .m1 = { .min = 10, .max = 22 },
160 .m2 = { .min = 5, .max = 9 },
161 .p = { .min = 5, .max = 80 },
162 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700163 .p2 = { .dot_limit = 200000,
164 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800165 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 .dot = { .min = 20000, .max = 400000 },
170 .vco = { .min = 1400000, .max = 2800000 },
171 .n = { .min = 1, .max = 6 },
172 .m = { .min = 70, .max = 120 },
173 .m1 = { .min = 10, .max = 22 },
174 .m2 = { .min = 5, .max = 9 },
175 .p = { .min = 7, .max = 98 },
176 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .p2 = { .dot_limit = 112000,
178 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800179 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
Eric Anholt273e27c2011-03-30 13:01:10 -0700182
Keith Packarde4b36692009-06-05 19:22:17 -0700183static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700184 .dot = { .min = 25000, .max = 270000 },
185 .vco = { .min = 1750000, .max = 3500000},
186 .n = { .min = 1, .max = 4 },
187 .m = { .min = 104, .max = 138 },
188 .m1 = { .min = 17, .max = 23 },
189 .m2 = { .min = 5, .max = 11 },
190 .p = { .min = 10, .max = 30 },
191 .p1 = { .min = 1, .max = 3},
192 .p2 = { .dot_limit = 270000,
193 .p2_slow = 10,
194 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800195 },
Ma Lingd4906092009-03-18 20:13:27 +0800196 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 22000, .max = 400000 },
201 .vco = { .min = 1750000, .max = 3500000},
202 .n = { .min = 1, .max = 4 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 16, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 5, .max = 80 },
207 .p1 = { .min = 1, .max = 8},
208 .p2 = { .dot_limit = 165000,
209 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800210 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
213static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 20000, .max = 115000 },
215 .vco = { .min = 1750000, .max = 3500000 },
216 .n = { .min = 1, .max = 3 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 28, .max = 112 },
221 .p1 = { .min = 2, .max = 8 },
222 .p2 = { .dot_limit = 0,
223 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800224 },
Ma Lingd4906092009-03-18 20:13:27 +0800225 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
228static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700229 .dot = { .min = 80000, .max = 224000 },
230 .vco = { .min = 1750000, .max = 3500000 },
231 .n = { .min = 1, .max = 3 },
232 .m = { .min = 104, .max = 138 },
233 .m1 = { .min = 17, .max = 23 },
234 .m2 = { .min = 5, .max = 11 },
235 .p = { .min = 14, .max = 42 },
236 .p1 = { .min = 2, .max = 6 },
237 .p2 = { .dot_limit = 0,
238 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800239 },
Ma Lingd4906092009-03-18 20:13:27 +0800240 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
243static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .dot = { .min = 161670, .max = 227000 },
245 .vco = { .min = 1750000, .max = 3500000},
246 .n = { .min = 1, .max = 2 },
247 .m = { .min = 97, .max = 108 },
248 .m1 = { .min = 0x10, .max = 0x12 },
249 .m2 = { .min = 0x05, .max = 0x06 },
250 .p = { .min = 10, .max = 20 },
251 .p1 = { .min = 1, .max = 2},
252 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400254 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700255};
256
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500257static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400258 .dot = { .min = 20000, .max = 400000},
259 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400261 .n = { .min = 3, .max = 6 },
262 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .m1 = { .min = 0, .max = 0 },
265 .m2 = { .min = 0, .max = 254 },
266 .p = { .min = 5, .max = 80 },
267 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .p2 = { .dot_limit = 200000,
269 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800270 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700271};
272
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500273static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .dot = { .min = 20000, .max = 400000 },
275 .vco = { .min = 1700000, .max = 3500000 },
276 .n = { .min = 3, .max = 6 },
277 .m = { .min = 2, .max = 256 },
278 .m1 = { .min = 0, .max = 0 },
279 .m2 = { .min = 0, .max = 254 },
280 .p = { .min = 7, .max = 112 },
281 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700282 .p2 = { .dot_limit = 112000,
283 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800284 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
Eric Anholt273e27c2011-03-30 13:01:10 -0700287/* Ironlake / Sandybridge
288 *
289 * We calculate clock using (register_value + 2) for N/M1/M2, so here
290 * the range value for them is (actual_value - 2).
291 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800292static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 5 },
296 .m = { .min = 79, .max = 127 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 5, .max = 80 },
300 .p1 = { .min = 1, .max = 8 },
301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800303 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700304};
305
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800306static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700307 .dot = { .min = 25000, .max = 350000 },
308 .vco = { .min = 1760000, .max = 3510000 },
309 .n = { .min = 1, .max = 3 },
310 .m = { .min = 79, .max = 118 },
311 .m1 = { .min = 12, .max = 22 },
312 .m2 = { .min = 5, .max = 9 },
313 .p = { .min = 28, .max = 112 },
314 .p1 = { .min = 2, .max = 8 },
315 .p2 = { .dot_limit = 225000,
316 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317 .find_pll = intel_g4x_find_best_PLL,
318};
319
320static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 127 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 14, .max = 56 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331 .find_pll = intel_g4x_find_best_PLL,
332};
333
Eric Anholt273e27c2011-03-30 13:01:10 -0700334/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800335static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .dot = { .min = 25000, .max = 350000 },
337 .vco = { .min = 1760000, .max = 3510000 },
338 .n = { .min = 1, .max = 2 },
339 .m = { .min = 79, .max = 126 },
340 .m1 = { .min = 12, .max = 22 },
341 .m2 = { .min = 5, .max = 9 },
342 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400343 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .p2 = { .dot_limit = 225000,
345 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800346 .find_pll = intel_g4x_find_best_PLL,
347};
348
349static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700350 .dot = { .min = 25000, .max = 350000 },
351 .vco = { .min = 1760000, .max = 3510000 },
352 .n = { .min = 1, .max = 3 },
353 .m = { .min = 79, .max = 126 },
354 .m1 = { .min = 12, .max = 22 },
355 .m2 = { .min = 5, .max = 9 },
356 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400357 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .p2 = { .dot_limit = 225000,
359 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800360 .find_pll = intel_g4x_find_best_PLL,
361};
362
363static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .dot = { .min = 25000, .max = 350000 },
365 .vco = { .min = 1760000, .max = 3510000},
366 .n = { .min = 1, .max = 2 },
367 .m = { .min = 81, .max = 90 },
368 .m1 = { .min = 12, .max = 22 },
369 .m2 = { .min = 5, .max = 9 },
370 .p = { .min = 10, .max = 20 },
371 .p1 = { .min = 1, .max = 2},
372 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700373 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800375};
376
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700377static const intel_limit_t intel_limits_vlv_dac = {
378 .dot = { .min = 25000, .max = 270000 },
379 .vco = { .min = 4000000, .max = 6000000 },
380 .n = { .min = 1, .max = 7 },
381 .m = { .min = 22, .max = 450 }, /* guess */
382 .m1 = { .min = 2, .max = 3 },
383 .m2 = { .min = 11, .max = 156 },
384 .p = { .min = 10, .max = 30 },
385 .p1 = { .min = 2, .max = 3 },
386 .p2 = { .dot_limit = 270000,
387 .p2_slow = 2, .p2_fast = 20 },
388 .find_pll = intel_vlv_find_best_pll,
389};
390
391static const intel_limit_t intel_limits_vlv_hdmi = {
392 .dot = { .min = 20000, .max = 165000 },
Vijay Purushothaman17dc9252012-09-27 19:13:09 +0530393 .vco = { .min = 4000000, .max = 5994000},
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700394 .n = { .min = 1, .max = 7 },
395 .m = { .min = 60, .max = 300 }, /* guess */
396 .m1 = { .min = 2, .max = 3 },
397 .m2 = { .min = 11, .max = 156 },
398 .p = { .min = 10, .max = 30 },
399 .p1 = { .min = 2, .max = 3 },
400 .p2 = { .dot_limit = 270000,
401 .p2_slow = 2, .p2_fast = 20 },
402 .find_pll = intel_vlv_find_best_pll,
403};
404
405static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530406 .dot = { .min = 25000, .max = 270000 },
407 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700408 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530409 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700410 .m1 = { .min = 2, .max = 3 },
411 .m2 = { .min = 11, .max = 156 },
412 .p = { .min = 10, .max = 30 },
413 .p1 = { .min = 2, .max = 3 },
414 .p2 = { .dot_limit = 270000,
415 .p2_slow = 2, .p2_fast = 20 },
416 .find_pll = intel_vlv_find_best_pll,
417};
418
Jesse Barnes57f350b2012-03-28 13:39:25 -0700419u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
420{
421 unsigned long flags;
422 u32 val = 0;
423
424 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
425 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
426 DRM_ERROR("DPIO idle wait timed out\n");
427 goto out_unlock;
428 }
429
430 I915_WRITE(DPIO_REG, reg);
431 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
432 DPIO_BYTE);
433 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
434 DRM_ERROR("DPIO read wait timed out\n");
435 goto out_unlock;
436 }
437 val = I915_READ(DPIO_DATA);
438
439out_unlock:
440 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
441 return val;
442}
443
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700444static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
445 u32 val)
446{
447 unsigned long flags;
448
449 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
450 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
451 DRM_ERROR("DPIO idle wait timed out\n");
452 goto out_unlock;
453 }
454
455 I915_WRITE(DPIO_DATA, val);
456 I915_WRITE(DPIO_REG, reg);
457 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
458 DPIO_BYTE);
459 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
460 DRM_ERROR("DPIO write wait timed out\n");
461
462out_unlock:
463 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
464}
465
Jesse Barnes57f350b2012-03-28 13:39:25 -0700466static void vlv_init_dpio(struct drm_device *dev)
467{
468 struct drm_i915_private *dev_priv = dev->dev_private;
469
470 /* Reset the DPIO config */
471 I915_WRITE(DPIO_CTL, 0);
472 POSTING_READ(DPIO_CTL);
473 I915_WRITE(DPIO_CTL, 1);
474 POSTING_READ(DPIO_CTL);
475}
476
Daniel Vetter618563e2012-04-01 13:38:50 +0200477static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
478{
479 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
480 return 1;
481}
482
483static const struct dmi_system_id intel_dual_link_lvds[] = {
484 {
485 .callback = intel_dual_link_lvds_callback,
486 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
487 .matches = {
488 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
489 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
490 },
491 },
492 { } /* terminating entry */
493};
494
Takashi Iwaib0354382012-03-20 13:07:05 +0100495static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
496 unsigned int reg)
497{
498 unsigned int val;
499
Takashi Iwai121d5272012-03-20 13:07:06 +0100500 /* use the module option value if specified */
501 if (i915_lvds_channel_mode > 0)
502 return i915_lvds_channel_mode == 2;
503
Daniel Vetter618563e2012-04-01 13:38:50 +0200504 if (dmi_check_system(intel_dual_link_lvds))
505 return true;
506
Takashi Iwaib0354382012-03-20 13:07:05 +0100507 if (dev_priv->lvds_val)
508 val = dev_priv->lvds_val;
509 else {
510 /* BIOS should set the proper LVDS register value at boot, but
511 * in reality, it doesn't set the value when the lid is closed;
512 * we need to check "the value to be set" in VBT when LVDS
513 * register is uninitialized.
514 */
515 val = I915_READ(reg);
Seth Forshee14d94a32012-06-13 13:46:58 -0500516 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
Takashi Iwaib0354382012-03-20 13:07:05 +0100517 val = dev_priv->bios_lvds_val;
518 dev_priv->lvds_val = val;
519 }
520 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
521}
522
Chris Wilson1b894b52010-12-14 20:04:54 +0000523static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
524 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800525{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800526 struct drm_device *dev = crtc->dev;
527 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800528 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800529
530 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100531 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800532 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000533 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800534 limit = &intel_limits_ironlake_dual_lvds_100m;
535 else
536 limit = &intel_limits_ironlake_dual_lvds;
537 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000538 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800539 limit = &intel_limits_ironlake_single_lvds_100m;
540 else
541 limit = &intel_limits_ironlake_single_lvds;
542 }
543 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800544 HAS_eDP)
545 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800546 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800548
549 return limit;
550}
551
Ma Ling044c7c42009-03-18 20:13:23 +0800552static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
553{
554 struct drm_device *dev = crtc->dev;
555 struct drm_i915_private *dev_priv = dev->dev_private;
556 const intel_limit_t *limit;
557
558 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100559 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800560 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700561 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800562 else
563 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700564 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800565 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
566 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700567 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800568 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700569 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700571 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800572 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700573 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800574
575 return limit;
576}
577
Chris Wilson1b894b52010-12-14 20:04:54 +0000578static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800579{
580 struct drm_device *dev = crtc->dev;
581 const intel_limit_t *limit;
582
Eric Anholtbad720f2009-10-22 16:11:14 -0700583 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000584 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800585 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800586 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500587 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800588 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500589 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800590 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500591 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700592 } else if (IS_VALLEYVIEW(dev)) {
593 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
594 limit = &intel_limits_vlv_dac;
595 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
596 limit = &intel_limits_vlv_hdmi;
597 else
598 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100599 } else if (!IS_GEN2(dev)) {
600 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
601 limit = &intel_limits_i9xx_lvds;
602 else
603 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 } else {
605 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700606 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 else
Keith Packarde4b36692009-06-05 19:22:17 -0700608 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 }
610 return limit;
611}
612
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500613/* m1 is reserved as 0 in Pineview, n is a ring counter */
614static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800615{
Shaohua Li21778322009-02-23 15:19:16 +0800616 clock->m = clock->m2 + 2;
617 clock->p = clock->p1 * clock->p2;
618 clock->vco = refclk * clock->m / clock->n;
619 clock->dot = clock->vco / clock->p;
620}
621
622static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
623{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500624 if (IS_PINEVIEW(dev)) {
625 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800626 return;
627 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800628 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
629 clock->p = clock->p1 * clock->p2;
630 clock->vco = refclk * clock->m / (clock->n + 2);
631 clock->dot = clock->vco / clock->p;
632}
633
Jesse Barnes79e53942008-11-07 14:24:08 -0800634/**
635 * Returns whether any output on the specified pipe is of the specified type
636 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100637bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800638{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100639 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100640 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800641
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200642 for_each_encoder_on_crtc(dev, crtc, encoder)
643 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100644 return true;
645
646 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647}
648
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800649#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800650/**
651 * Returns whether the given set of divisors are valid for a given refclk with
652 * the given connectors.
653 */
654
Chris Wilson1b894b52010-12-14 20:04:54 +0000655static bool intel_PLL_is_valid(struct drm_device *dev,
656 const intel_limit_t *limit,
657 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800658{
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400660 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400662 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400664 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400666 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500667 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400668 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800669 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400670 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800671 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400672 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800673 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400674 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800675 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
676 * connector, etc., rather than just a single range.
677 */
678 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400679 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800680
681 return true;
682}
683
Ma Lingd4906092009-03-18 20:13:27 +0800684static bool
685intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800686 int target, int refclk, intel_clock_t *match_clock,
687 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800688
Jesse Barnes79e53942008-11-07 14:24:08 -0800689{
690 struct drm_device *dev = crtc->dev;
691 struct drm_i915_private *dev_priv = dev->dev_private;
692 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800693 int err = target;
694
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200695 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800696 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800697 /*
698 * For LVDS, if the panel is on, just rely on its current
699 * settings for dual-channel. We haven't figured out how to
700 * reliably set up different single/dual channel state, if we
701 * even can.
702 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100703 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800704 clock.p2 = limit->p2.p2_fast;
705 else
706 clock.p2 = limit->p2.p2_slow;
707 } else {
708 if (target < limit->p2.dot_limit)
709 clock.p2 = limit->p2.p2_slow;
710 else
711 clock.p2 = limit->p2.p2_fast;
712 }
713
Akshay Joshi0206e352011-08-16 15:34:10 -0400714 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800715
Zhao Yakui42158662009-11-20 11:24:18 +0800716 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
717 clock.m1++) {
718 for (clock.m2 = limit->m2.min;
719 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500720 /* m1 is always 0 in Pineview */
721 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800722 break;
723 for (clock.n = limit->n.min;
724 clock.n <= limit->n.max; clock.n++) {
725 for (clock.p1 = limit->p1.min;
726 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800727 int this_err;
728
Shaohua Li21778322009-02-23 15:19:16 +0800729 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000730 if (!intel_PLL_is_valid(dev, limit,
731 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800733 if (match_clock &&
734 clock.p != match_clock->p)
735 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800736
737 this_err = abs(clock.dot - target);
738 if (this_err < err) {
739 *best_clock = clock;
740 err = this_err;
741 }
742 }
743 }
744 }
745 }
746
747 return (err != target);
748}
749
Ma Lingd4906092009-03-18 20:13:27 +0800750static bool
751intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800752 int target, int refclk, intel_clock_t *match_clock,
753 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800754{
755 struct drm_device *dev = crtc->dev;
756 struct drm_i915_private *dev_priv = dev->dev_private;
757 intel_clock_t clock;
758 int max_n;
759 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400760 /* approximately equals target * 0.00585 */
761 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800762 found = false;
763
764 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800765 int lvds_reg;
766
Eric Anholtc619eed2010-01-28 16:45:52 -0800767 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800768 lvds_reg = PCH_LVDS;
769 else
770 lvds_reg = LVDS;
771 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800772 LVDS_CLKB_POWER_UP)
773 clock.p2 = limit->p2.p2_fast;
774 else
775 clock.p2 = limit->p2.p2_slow;
776 } else {
777 if (target < limit->p2.dot_limit)
778 clock.p2 = limit->p2.p2_slow;
779 else
780 clock.p2 = limit->p2.p2_fast;
781 }
782
783 memset(best_clock, 0, sizeof(*best_clock));
784 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200785 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800786 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200787 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800788 for (clock.m1 = limit->m1.max;
789 clock.m1 >= limit->m1.min; clock.m1--) {
790 for (clock.m2 = limit->m2.max;
791 clock.m2 >= limit->m2.min; clock.m2--) {
792 for (clock.p1 = limit->p1.max;
793 clock.p1 >= limit->p1.min; clock.p1--) {
794 int this_err;
795
Shaohua Li21778322009-02-23 15:19:16 +0800796 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000797 if (!intel_PLL_is_valid(dev, limit,
798 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800799 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800800 if (match_clock &&
801 clock.p != match_clock->p)
802 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000803
804 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800805 if (this_err < err_most) {
806 *best_clock = clock;
807 err_most = this_err;
808 max_n = clock.n;
809 found = true;
810 }
811 }
812 }
813 }
814 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800815 return found;
816}
Ma Lingd4906092009-03-18 20:13:27 +0800817
Zhenyu Wang2c072452009-06-05 15:38:42 +0800818static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500819intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800820 int target, int refclk, intel_clock_t *match_clock,
821 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800822{
823 struct drm_device *dev = crtc->dev;
824 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800825
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800826 if (target < 200000) {
827 clock.n = 1;
828 clock.p1 = 2;
829 clock.p2 = 10;
830 clock.m1 = 12;
831 clock.m2 = 9;
832 } else {
833 clock.n = 2;
834 clock.p1 = 1;
835 clock.p2 = 10;
836 clock.m1 = 14;
837 clock.m2 = 8;
838 }
839 intel_clock(dev, refclk, &clock);
840 memcpy(best_clock, &clock, sizeof(intel_clock_t));
841 return true;
842}
843
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700844/* DisplayPort has only two frequencies, 162MHz and 270MHz */
845static bool
846intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800847 int target, int refclk, intel_clock_t *match_clock,
848 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700849{
Chris Wilson5eddb702010-09-11 13:48:45 +0100850 intel_clock_t clock;
851 if (target < 200000) {
852 clock.p1 = 2;
853 clock.p2 = 10;
854 clock.n = 2;
855 clock.m1 = 23;
856 clock.m2 = 8;
857 } else {
858 clock.p1 = 1;
859 clock.p2 = 10;
860 clock.n = 1;
861 clock.m1 = 14;
862 clock.m2 = 2;
863 }
864 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
865 clock.p = (clock.p1 * clock.p2);
866 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
867 clock.vco = 0;
868 memcpy(best_clock, &clock, sizeof(intel_clock_t));
869 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700870}
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700871static bool
872intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
873 int target, int refclk, intel_clock_t *match_clock,
874 intel_clock_t *best_clock)
875{
876 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
877 u32 m, n, fastclk;
878 u32 updrate, minupdate, fracbits, p;
879 unsigned long bestppm, ppm, absppm;
880 int dotclk, flag;
881
Alan Coxaf447bd2012-07-25 13:49:18 +0100882 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700883 dotclk = target * 1000;
884 bestppm = 1000000;
885 ppm = absppm = 0;
886 fastclk = dotclk / (2*100);
887 updrate = 0;
888 minupdate = 19200;
889 fracbits = 1;
890 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
891 bestm1 = bestm2 = bestp1 = bestp2 = 0;
892
893 /* based on hardware requirement, prefer smaller n to precision */
894 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
895 updrate = refclk / n;
896 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
897 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
898 if (p2 > 10)
899 p2 = p2 - 1;
900 p = p1 * p2;
901 /* based on hardware requirement, prefer bigger m1,m2 values */
902 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
903 m2 = (((2*(fastclk * p * n / m1 )) +
904 refclk) / (2*refclk));
905 m = m1 * m2;
906 vco = updrate * m;
907 if (vco >= limit->vco.min && vco < limit->vco.max) {
908 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
909 absppm = (ppm > 0) ? ppm : (-ppm);
910 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
911 bestppm = 0;
912 flag = 1;
913 }
914 if (absppm < bestppm - 10) {
915 bestppm = absppm;
916 flag = 1;
917 }
918 if (flag) {
919 bestn = n;
920 bestm1 = m1;
921 bestm2 = m2;
922 bestp1 = p1;
923 bestp2 = p2;
924 flag = 0;
925 }
926 }
927 }
928 }
929 }
930 }
931 best_clock->n = bestn;
932 best_clock->m1 = bestm1;
933 best_clock->m2 = bestm2;
934 best_clock->p1 = bestp1;
935 best_clock->p2 = bestp2;
936
937 return true;
938}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700939
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200940enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
941 enum pipe pipe)
942{
943 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
945
946 return intel_crtc->cpu_transcoder;
947}
948
Paulo Zanonia928d532012-05-04 17:18:15 -0300949static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
950{
951 struct drm_i915_private *dev_priv = dev->dev_private;
952 u32 frame, frame_reg = PIPEFRAME(pipe);
953
954 frame = I915_READ(frame_reg);
955
956 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
957 DRM_DEBUG_KMS("vblank wait timed out\n");
958}
959
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700960/**
961 * intel_wait_for_vblank - wait for vblank on a given pipe
962 * @dev: drm device
963 * @pipe: pipe to wait for
964 *
965 * Wait for vblank to occur on a given pipe. Needed for various bits of
966 * mode setting code.
967 */
968void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800969{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700970 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800971 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700972
Paulo Zanonia928d532012-05-04 17:18:15 -0300973 if (INTEL_INFO(dev)->gen >= 5) {
974 ironlake_wait_for_vblank(dev, pipe);
975 return;
976 }
977
Chris Wilson300387c2010-09-05 20:25:43 +0100978 /* Clear existing vblank status. Note this will clear any other
979 * sticky status fields as well.
980 *
981 * This races with i915_driver_irq_handler() with the result
982 * that either function could miss a vblank event. Here it is not
983 * fatal, as we will either wait upon the next vblank interrupt or
984 * timeout. Generally speaking intel_wait_for_vblank() is only
985 * called during modeset at which time the GPU should be idle and
986 * should *not* be performing page flips and thus not waiting on
987 * vblanks...
988 * Currently, the result of us stealing a vblank from the irq
989 * handler is that a single frame will be skipped during swapbuffers.
990 */
991 I915_WRITE(pipestat_reg,
992 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
993
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700994 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100995 if (wait_for(I915_READ(pipestat_reg) &
996 PIPE_VBLANK_INTERRUPT_STATUS,
997 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700998 DRM_DEBUG_KMS("vblank wait timed out\n");
999}
1000
Keith Packardab7ad7f2010-10-03 00:33:06 -07001001/*
1002 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001003 * @dev: drm device
1004 * @pipe: pipe to wait for
1005 *
1006 * After disabling a pipe, we can't wait for vblank in the usual way,
1007 * spinning on the vblank interrupt status bit, since we won't actually
1008 * see an interrupt when the pipe is disabled.
1009 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001010 * On Gen4 and above:
1011 * wait for the pipe register state bit to turn off
1012 *
1013 * Otherwise:
1014 * wait for the display line value to settle (it usually
1015 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001016 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001018void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001019{
1020 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001021 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1022 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001023
Keith Packardab7ad7f2010-10-03 00:33:06 -07001024 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001025 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001026
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001028 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1029 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001030 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001031 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001032 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001033 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001034 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1035
Paulo Zanoni837ba002012-05-04 17:18:14 -03001036 if (IS_GEN2(dev))
1037 line_mask = DSL_LINEMASK_GEN2;
1038 else
1039 line_mask = DSL_LINEMASK_GEN3;
1040
Keith Packardab7ad7f2010-10-03 00:33:06 -07001041 /* Wait for the display line to settle */
1042 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001043 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -03001045 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001046 time_after(timeout, jiffies));
1047 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +02001048 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001049 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001050}
1051
Jesse Barnesb24e7172011-01-04 15:09:30 -08001052static const char *state_string(bool enabled)
1053{
1054 return enabled ? "on" : "off";
1055}
1056
1057/* Only for pre-ILK configs */
1058static void assert_pll(struct drm_i915_private *dev_priv,
1059 enum pipe pipe, bool state)
1060{
1061 int reg;
1062 u32 val;
1063 bool cur_state;
1064
1065 reg = DPLL(pipe);
1066 val = I915_READ(reg);
1067 cur_state = !!(val & DPLL_VCO_ENABLE);
1068 WARN(cur_state != state,
1069 "PLL state assertion failure (expected %s, current %s)\n",
1070 state_string(state), state_string(cur_state));
1071}
1072#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1073#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1074
Jesse Barnes040484a2011-01-03 12:14:26 -08001075/* For ILK+ */
1076static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001077 struct intel_pch_pll *pll,
1078 struct intel_crtc *crtc,
1079 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001080{
Jesse Barnes040484a2011-01-03 12:14:26 -08001081 u32 val;
1082 bool cur_state;
1083
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001084 if (HAS_PCH_LPT(dev_priv->dev)) {
1085 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1086 return;
1087 }
1088
Chris Wilson92b27b02012-05-20 18:10:50 +01001089 if (WARN (!pll,
1090 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001091 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001092
Chris Wilson92b27b02012-05-20 18:10:50 +01001093 val = I915_READ(pll->pll_reg);
1094 cur_state = !!(val & DPLL_VCO_ENABLE);
1095 WARN(cur_state != state,
1096 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1097 pll->pll_reg, state_string(state), state_string(cur_state), val);
1098
1099 /* Make sure the selected PLL is correctly attached to the transcoder */
1100 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001101 u32 pch_dpll;
1102
1103 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001104 cur_state = pll->pll_reg == _PCH_DPLL_B;
1105 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1106 "PLL[%d] not attached to this transcoder %d: %08x\n",
1107 cur_state, crtc->pipe, pch_dpll)) {
1108 cur_state = !!(val >> (4*crtc->pipe + 3));
1109 WARN(cur_state != state,
1110 "PLL[%d] not %s on this transcoder %d: %08x\n",
1111 pll->pll_reg == _PCH_DPLL_B,
1112 state_string(state),
1113 crtc->pipe,
1114 val);
1115 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001116 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001117}
Chris Wilson92b27b02012-05-20 18:10:50 +01001118#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1119#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001120
1121static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1122 enum pipe pipe, bool state)
1123{
1124 int reg;
1125 u32 val;
1126 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001129
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001130 if (IS_HASWELL(dev_priv->dev)) {
1131 /* On Haswell, DDI is used instead of FDI_TX_CTL */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001132 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001133 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001134 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001135 } else {
1136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 cur_state = !!(val & FDI_TX_ENABLE);
1139 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001140 WARN(cur_state != state,
1141 "FDI TX state assertion failure (expected %s, current %s)\n",
1142 state_string(state), state_string(cur_state));
1143}
1144#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1145#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1146
1147static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1148 enum pipe pipe, bool state)
1149{
1150 int reg;
1151 u32 val;
1152 bool cur_state;
1153
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001154 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1155 DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
1156 return;
1157 } else {
1158 reg = FDI_RX_CTL(pipe);
1159 val = I915_READ(reg);
1160 cur_state = !!(val & FDI_RX_ENABLE);
1161 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001162 WARN(cur_state != state,
1163 "FDI RX state assertion failure (expected %s, current %s)\n",
1164 state_string(state), state_string(cur_state));
1165}
1166#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1167#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1168
1169static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1170 enum pipe pipe)
1171{
1172 int reg;
1173 u32 val;
1174
1175 /* ILK FDI PLL is always enabled */
1176 if (dev_priv->info->gen == 5)
1177 return;
1178
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001179 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1180 if (IS_HASWELL(dev_priv->dev))
1181 return;
1182
Jesse Barnes040484a2011-01-03 12:14:26 -08001183 reg = FDI_TX_CTL(pipe);
1184 val = I915_READ(reg);
1185 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1186}
1187
1188static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1189 enum pipe pipe)
1190{
1191 int reg;
1192 u32 val;
1193
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001194 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1195 DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
1196 return;
1197 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001198 reg = FDI_RX_CTL(pipe);
1199 val = I915_READ(reg);
1200 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1201}
1202
Jesse Barnesea0760c2011-01-04 15:09:32 -08001203static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1204 enum pipe pipe)
1205{
1206 int pp_reg, lvds_reg;
1207 u32 val;
1208 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001209 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001210
1211 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1212 pp_reg = PCH_PP_CONTROL;
1213 lvds_reg = PCH_LVDS;
1214 } else {
1215 pp_reg = PP_CONTROL;
1216 lvds_reg = LVDS;
1217 }
1218
1219 val = I915_READ(pp_reg);
1220 if (!(val & PANEL_POWER_ON) ||
1221 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1222 locked = false;
1223
1224 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1225 panel_pipe = PIPE_B;
1226
1227 WARN(panel_pipe == pipe && locked,
1228 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001229 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001230}
1231
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001232void assert_pipe(struct drm_i915_private *dev_priv,
1233 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001234{
1235 int reg;
1236 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001237 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001238 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1239 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001240
Daniel Vetter8e636782012-01-22 01:36:48 +01001241 /* if we need the pipe A quirk it must be always on */
1242 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1243 state = true;
1244
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001245 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001247 cur_state = !!(val & PIPECONF_ENABLE);
1248 WARN(cur_state != state,
1249 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001250 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001251}
1252
Chris Wilson931872f2012-01-16 23:01:13 +00001253static void assert_plane(struct drm_i915_private *dev_priv,
1254 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001255{
1256 int reg;
1257 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001258 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259
1260 reg = DSPCNTR(plane);
1261 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001262 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1263 WARN(cur_state != state,
1264 "plane %c assertion failure (expected %s, current %s)\n",
1265 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001266}
1267
Chris Wilson931872f2012-01-16 23:01:13 +00001268#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1269#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1270
Jesse Barnesb24e7172011-01-04 15:09:30 -08001271static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1272 enum pipe pipe)
1273{
1274 int reg, i;
1275 u32 val;
1276 int cur_pipe;
1277
Jesse Barnes19ec1352011-02-02 12:28:02 -08001278 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001279 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1280 reg = DSPCNTR(pipe);
1281 val = I915_READ(reg);
1282 WARN((val & DISPLAY_PLANE_ENABLE),
1283 "plane %c assertion failure, should be disabled but not\n",
1284 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001285 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001286 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001287
Jesse Barnesb24e7172011-01-04 15:09:30 -08001288 /* Need to check both planes against the pipe */
1289 for (i = 0; i < 2; i++) {
1290 reg = DSPCNTR(i);
1291 val = I915_READ(reg);
1292 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1293 DISPPLANE_SEL_PIPE_SHIFT;
1294 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001295 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1296 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001297 }
1298}
1299
Jesse Barnes92f25842011-01-04 15:09:34 -08001300static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1301{
1302 u32 val;
1303 bool enabled;
1304
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001305 if (HAS_PCH_LPT(dev_priv->dev)) {
1306 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1307 return;
1308 }
1309
Jesse Barnes92f25842011-01-04 15:09:34 -08001310 val = I915_READ(PCH_DREF_CONTROL);
1311 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1312 DREF_SUPERSPREAD_SOURCE_MASK));
1313 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1314}
1315
1316static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1317 enum pipe pipe)
1318{
1319 int reg;
1320 u32 val;
1321 bool enabled;
1322
1323 reg = TRANSCONF(pipe);
1324 val = I915_READ(reg);
1325 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001326 WARN(enabled,
1327 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1328 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001329}
1330
Keith Packard4e634382011-08-06 10:39:45 -07001331static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1332 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001333{
1334 if ((val & DP_PORT_EN) == 0)
1335 return false;
1336
1337 if (HAS_PCH_CPT(dev_priv->dev)) {
1338 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1339 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1340 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1341 return false;
1342 } else {
1343 if ((val & DP_PIPE_MASK) != (pipe << 30))
1344 return false;
1345 }
1346 return true;
1347}
1348
Keith Packard1519b992011-08-06 10:35:34 -07001349static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1350 enum pipe pipe, u32 val)
1351{
1352 if ((val & PORT_ENABLE) == 0)
1353 return false;
1354
1355 if (HAS_PCH_CPT(dev_priv->dev)) {
1356 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1357 return false;
1358 } else {
1359 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1360 return false;
1361 }
1362 return true;
1363}
1364
1365static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1366 enum pipe pipe, u32 val)
1367{
1368 if ((val & LVDS_PORT_EN) == 0)
1369 return false;
1370
1371 if (HAS_PCH_CPT(dev_priv->dev)) {
1372 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1373 return false;
1374 } else {
1375 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1376 return false;
1377 }
1378 return true;
1379}
1380
1381static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1382 enum pipe pipe, u32 val)
1383{
1384 if ((val & ADPA_DAC_ENABLE) == 0)
1385 return false;
1386 if (HAS_PCH_CPT(dev_priv->dev)) {
1387 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1388 return false;
1389 } else {
1390 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1391 return false;
1392 }
1393 return true;
1394}
1395
Jesse Barnes291906f2011-02-02 12:28:03 -08001396static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001397 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001398{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001399 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001400 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001401 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001402 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001403
Daniel Vetter75c5da22012-09-10 21:58:29 +02001404 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1405 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001406 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001407}
1408
1409static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1410 enum pipe pipe, int reg)
1411{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001412 u32 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001413 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001414 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001415 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001416
Daniel Vetter75c5da22012-09-10 21:58:29 +02001417 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & PORT_ENABLE) == 0
1418 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001419 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001420}
1421
1422static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe)
1424{
1425 int reg;
1426 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001427
Keith Packardf0575e92011-07-25 22:12:43 -07001428 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1429 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1430 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001431
1432 reg = PCH_ADPA;
1433 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001434 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001435 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001436 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001437
1438 reg = PCH_LVDS;
1439 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001440 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001441 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001442 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001443
1444 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1445 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1446 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1447}
1448
Jesse Barnesb24e7172011-01-04 15:09:30 -08001449/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450 * intel_enable_pll - enable a PLL
1451 * @dev_priv: i915 private structure
1452 * @pipe: pipe PLL to enable
1453 *
1454 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1455 * make sure the PLL reg is writable first though, since the panel write
1456 * protect mechanism may be enabled.
1457 *
1458 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001459 *
1460 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001461 */
Daniel Vettera37b9b32012-08-12 19:27:09 +02001462static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001463{
1464 int reg;
1465 u32 val;
1466
1467 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001468 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001469
1470 /* PLL is protected by panel, make sure we can write it */
1471 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1472 assert_panel_unlocked(dev_priv, pipe);
1473
1474 reg = DPLL(pipe);
1475 val = I915_READ(reg);
1476 val |= DPLL_VCO_ENABLE;
1477
1478 /* We do this three times for luck */
1479 I915_WRITE(reg, val);
1480 POSTING_READ(reg);
1481 udelay(150); /* wait for warmup */
1482 I915_WRITE(reg, val);
1483 POSTING_READ(reg);
1484 udelay(150); /* wait for warmup */
1485 I915_WRITE(reg, val);
1486 POSTING_READ(reg);
1487 udelay(150); /* wait for warmup */
1488}
1489
1490/**
1491 * intel_disable_pll - disable a PLL
1492 * @dev_priv: i915 private structure
1493 * @pipe: pipe PLL to disable
1494 *
1495 * Disable the PLL for @pipe, making sure the pipe is off first.
1496 *
1497 * Note! This is for pre-ILK only.
1498 */
1499static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1500{
1501 int reg;
1502 u32 val;
1503
1504 /* Don't disable pipe A or pipe A PLLs if needed */
1505 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1506 return;
1507
1508 /* Make sure the pipe isn't still relying on us */
1509 assert_pipe_disabled(dev_priv, pipe);
1510
1511 reg = DPLL(pipe);
1512 val = I915_READ(reg);
1513 val &= ~DPLL_VCO_ENABLE;
1514 I915_WRITE(reg, val);
1515 POSTING_READ(reg);
1516}
1517
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001518/* SBI access */
1519static void
1520intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
1521{
1522 unsigned long flags;
1523
1524 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001525 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001526 100)) {
1527 DRM_ERROR("timeout waiting for SBI to become ready\n");
1528 goto out_unlock;
1529 }
1530
1531 I915_WRITE(SBI_ADDR,
1532 (reg << 16));
1533 I915_WRITE(SBI_DATA,
1534 value);
1535 I915_WRITE(SBI_CTL_STAT,
1536 SBI_BUSY |
1537 SBI_CTL_OP_CRWR);
1538
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001539 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001540 100)) {
1541 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1542 goto out_unlock;
1543 }
1544
1545out_unlock:
1546 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1547}
1548
1549static u32
1550intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
1551{
1552 unsigned long flags;
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001553 u32 value = 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001554
1555 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001556 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001557 100)) {
1558 DRM_ERROR("timeout waiting for SBI to become ready\n");
1559 goto out_unlock;
1560 }
1561
1562 I915_WRITE(SBI_ADDR,
1563 (reg << 16));
1564 I915_WRITE(SBI_CTL_STAT,
1565 SBI_BUSY |
1566 SBI_CTL_OP_CRRD);
1567
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001568 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001569 100)) {
1570 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1571 goto out_unlock;
1572 }
1573
1574 value = I915_READ(SBI_DATA);
1575
1576out_unlock:
1577 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1578 return value;
1579}
1580
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001581/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001582 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001583 * @dev_priv: i915 private structure
1584 * @pipe: pipe PLL to enable
1585 *
1586 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1587 * drives the transcoder clock.
1588 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001589static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001590{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001591 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001592 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001593 int reg;
1594 u32 val;
1595
Chris Wilson48da64a2012-05-13 20:16:12 +01001596 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001597 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001598 pll = intel_crtc->pch_pll;
1599 if (pll == NULL)
1600 return;
1601
1602 if (WARN_ON(pll->refcount == 0))
1603 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001604
1605 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1606 pll->pll_reg, pll->active, pll->on,
1607 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001608
1609 /* PCH refclock must be enabled first */
1610 assert_pch_refclk_enabled(dev_priv);
1611
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001612 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001613 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001614 return;
1615 }
1616
1617 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1618
1619 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001620 val = I915_READ(reg);
1621 val |= DPLL_VCO_ENABLE;
1622 I915_WRITE(reg, val);
1623 POSTING_READ(reg);
1624 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001625
1626 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001627}
1628
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001629static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001630{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001631 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1632 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001633 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001634 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001635
Jesse Barnes92f25842011-01-04 15:09:34 -08001636 /* PCH only available on ILK+ */
1637 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001638 if (pll == NULL)
1639 return;
1640
Chris Wilson48da64a2012-05-13 20:16:12 +01001641 if (WARN_ON(pll->refcount == 0))
1642 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001643
1644 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1645 pll->pll_reg, pll->active, pll->on,
1646 intel_crtc->base.base.id);
1647
Chris Wilson48da64a2012-05-13 20:16:12 +01001648 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001649 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001650 return;
1651 }
1652
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001653 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001654 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001655 return;
1656 }
1657
1658 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001659
1660 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001661 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001662
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001663 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001664 val = I915_READ(reg);
1665 val &= ~DPLL_VCO_ENABLE;
1666 I915_WRITE(reg, val);
1667 POSTING_READ(reg);
1668 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001669
1670 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001671}
1672
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001673static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1674 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001675{
1676 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001677 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001678 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001679
1680 /* PCH only available on ILK+ */
1681 BUG_ON(dev_priv->info->gen < 5);
1682
1683 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001684 assert_pch_pll_enabled(dev_priv,
1685 to_intel_crtc(crtc)->pch_pll,
1686 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001687
1688 /* FDI must be feeding us bits for PCH ports */
1689 assert_fdi_tx_enabled(dev_priv, pipe);
1690 assert_fdi_rx_enabled(dev_priv, pipe);
1691
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001692 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1693 DRM_ERROR("Attempting to enable transcoder on Haswell with pipe > 0\n");
1694 return;
1695 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001696 reg = TRANSCONF(pipe);
1697 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001698 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001699
1700 if (HAS_PCH_IBX(dev_priv->dev)) {
1701 /*
1702 * make the BPC in transcoder be consistent with
1703 * that in pipeconf reg.
1704 */
1705 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001706 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001707 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001708
1709 val &= ~TRANS_INTERLACE_MASK;
1710 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001711 if (HAS_PCH_IBX(dev_priv->dev) &&
1712 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1713 val |= TRANS_LEGACY_INTERLACED_ILK;
1714 else
1715 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001716 else
1717 val |= TRANS_PROGRESSIVE;
1718
Jesse Barnes040484a2011-01-03 12:14:26 -08001719 I915_WRITE(reg, val | TRANS_ENABLE);
1720 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1721 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1722}
1723
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001724static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1725 enum pipe pipe)
1726{
1727 int reg;
1728 u32 val, pipeconf_val;
1729 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1730
1731 /* PCH only available on ILK+ */
1732 BUG_ON(dev_priv->info->gen < 5);
1733
1734 /* Make sure PCH DPLL is enabled */
1735 assert_pch_pll_enabled(dev_priv,
1736 to_intel_crtc(crtc)->pch_pll,
1737 to_intel_crtc(crtc));
1738
1739 /* FDI must be feeding us bits for PCH ports */
1740 assert_fdi_tx_enabled(dev_priv, pipe);
1741 assert_fdi_rx_enabled(dev_priv, pipe);
1742
1743 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1744 DRM_ERROR("Attempting to enable transcoder on Haswell with pipe > 0\n");
1745 return;
1746 }
1747 reg = TRANSCONF(pipe);
1748 val = I915_READ(reg);
1749 pipeconf_val = I915_READ(PIPECONF(pipe));
1750
1751 if (HAS_PCH_IBX(dev_priv->dev)) {
1752 /*
1753 * make the BPC in transcoder be consistent with
1754 * that in pipeconf reg.
1755 */
1756 val &= ~PIPE_BPC_MASK;
1757 val |= pipeconf_val & PIPE_BPC_MASK;
1758 }
1759
1760 val &= ~TRANS_INTERLACE_MASK;
1761 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1762 if (HAS_PCH_IBX(dev_priv->dev) &&
1763 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1764 val |= TRANS_LEGACY_INTERLACED_ILK;
1765 else
1766 val |= TRANS_INTERLACED;
1767 else
1768 val |= TRANS_PROGRESSIVE;
1769
1770 I915_WRITE(reg, val | TRANS_ENABLE);
1771 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1772 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1773}
1774
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001775static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1776 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001777{
1778 int reg;
1779 u32 val;
1780
1781 /* FDI relies on the transcoder */
1782 assert_fdi_tx_disabled(dev_priv, pipe);
1783 assert_fdi_rx_disabled(dev_priv, pipe);
1784
Jesse Barnes291906f2011-02-02 12:28:03 -08001785 /* Ports must be off as well */
1786 assert_pch_ports_disabled(dev_priv, pipe);
1787
Jesse Barnes040484a2011-01-03 12:14:26 -08001788 reg = TRANSCONF(pipe);
1789 val = I915_READ(reg);
1790 val &= ~TRANS_ENABLE;
1791 I915_WRITE(reg, val);
1792 /* wait for PCH transcoder off, transcoder state */
1793 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001794 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001795}
1796
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1798 enum pipe pipe)
1799{
1800 int reg;
1801 u32 val;
1802
1803 /* FDI relies on the transcoder */
1804 assert_fdi_tx_disabled(dev_priv, pipe);
1805 assert_fdi_rx_disabled(dev_priv, pipe);
1806
1807 /* Ports must be off as well */
1808 assert_pch_ports_disabled(dev_priv, pipe);
1809
1810 reg = TRANSCONF(pipe);
1811 val = I915_READ(reg);
1812 val &= ~TRANS_ENABLE;
1813 I915_WRITE(reg, val);
1814 /* wait for PCH transcoder off, transcoder state */
1815 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1816 DRM_ERROR("failed to disable transcoder %d\n", pipe);
1817}
1818
Jesse Barnes92f25842011-01-04 15:09:34 -08001819/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001820 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001821 * @dev_priv: i915 private structure
1822 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001823 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824 *
1825 * Enable @pipe, making sure that various hardware specific requirements
1826 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1827 *
1828 * @pipe should be %PIPE_A or %PIPE_B.
1829 *
1830 * Will wait until the pipe is actually running (i.e. first vblank) before
1831 * returning.
1832 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001833static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1834 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001835{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001836 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1837 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001838 int reg;
1839 u32 val;
1840
1841 /*
1842 * A pipe without a PLL won't actually be able to drive bits from
1843 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1844 * need the check.
1845 */
1846 if (!HAS_PCH_SPLIT(dev_priv->dev))
1847 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001848 else {
1849 if (pch_port) {
1850 /* if driving the PCH, we need FDI enabled */
1851 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1852 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1853 }
1854 /* FIXME: assert CPU port conditions for SNB+ */
1855 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001856
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001857 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001858 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001859 if (val & PIPECONF_ENABLE)
1860 return;
1861
1862 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001863 intel_wait_for_vblank(dev_priv->dev, pipe);
1864}
1865
1866/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001867 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001868 * @dev_priv: i915 private structure
1869 * @pipe: pipe to disable
1870 *
1871 * Disable @pipe, making sure that various hardware specific requirements
1872 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1873 *
1874 * @pipe should be %PIPE_A or %PIPE_B.
1875 *
1876 * Will wait until the pipe has shut down before returning.
1877 */
1878static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1879 enum pipe pipe)
1880{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001881 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1882 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001883 int reg;
1884 u32 val;
1885
1886 /*
1887 * Make sure planes won't keep trying to pump pixels to us,
1888 * or we might hang the display.
1889 */
1890 assert_planes_disabled(dev_priv, pipe);
1891
1892 /* Don't disable pipe A or pipe A PLLs if needed */
1893 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1894 return;
1895
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001896 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001897 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001898 if ((val & PIPECONF_ENABLE) == 0)
1899 return;
1900
1901 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001902 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1903}
1904
Keith Packardd74362c2011-07-28 14:47:14 -07001905/*
1906 * Plane regs are double buffered, going from enabled->disabled needs a
1907 * trigger in order to latch. The display address reg provides this.
1908 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001909void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001910 enum plane plane)
1911{
Damien Lespiau14f86142012-10-29 15:24:49 +00001912 if (dev_priv->info->gen >= 4)
1913 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1914 else
1915 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001916}
1917
Jesse Barnesb24e7172011-01-04 15:09:30 -08001918/**
1919 * intel_enable_plane - enable a display plane on a given pipe
1920 * @dev_priv: i915 private structure
1921 * @plane: plane to enable
1922 * @pipe: pipe being fed
1923 *
1924 * Enable @plane on @pipe, making sure that @pipe is running first.
1925 */
1926static void intel_enable_plane(struct drm_i915_private *dev_priv,
1927 enum plane plane, enum pipe pipe)
1928{
1929 int reg;
1930 u32 val;
1931
1932 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1933 assert_pipe_enabled(dev_priv, pipe);
1934
1935 reg = DSPCNTR(plane);
1936 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001937 if (val & DISPLAY_PLANE_ENABLE)
1938 return;
1939
1940 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001941 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001942 intel_wait_for_vblank(dev_priv->dev, pipe);
1943}
1944
Jesse Barnesb24e7172011-01-04 15:09:30 -08001945/**
1946 * intel_disable_plane - disable a display plane
1947 * @dev_priv: i915 private structure
1948 * @plane: plane to disable
1949 * @pipe: pipe consuming the data
1950 *
1951 * Disable @plane; should be an independent operation.
1952 */
1953static void intel_disable_plane(struct drm_i915_private *dev_priv,
1954 enum plane plane, enum pipe pipe)
1955{
1956 int reg;
1957 u32 val;
1958
1959 reg = DSPCNTR(plane);
1960 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001961 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1962 return;
1963
1964 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965 intel_flush_display_plane(dev_priv, plane);
1966 intel_wait_for_vblank(dev_priv->dev, pipe);
1967}
1968
Chris Wilson127bd2a2010-07-23 23:32:05 +01001969int
Chris Wilson48b956c2010-09-14 12:50:34 +01001970intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001971 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001972 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001973{
Chris Wilsonce453d82011-02-21 14:43:56 +00001974 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001975 u32 alignment;
1976 int ret;
1977
Chris Wilson05394f32010-11-08 19:18:58 +00001978 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001979 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001980 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1981 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001982 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001983 alignment = 4 * 1024;
1984 else
1985 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001986 break;
1987 case I915_TILING_X:
1988 /* pin() will align the object as required by fence */
1989 alignment = 0;
1990 break;
1991 case I915_TILING_Y:
1992 /* FIXME: Is this true? */
1993 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1994 return -EINVAL;
1995 default:
1996 BUG();
1997 }
1998
Chris Wilsonce453d82011-02-21 14:43:56 +00001999 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002000 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002001 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002002 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002003
2004 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2005 * fence, whereas 965+ only requires a fence if using
2006 * framebuffer compression. For simplicity, we always install
2007 * a fence as the cost is not that onerous.
2008 */
Chris Wilson06d98132012-04-17 15:31:24 +01002009 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002010 if (ret)
2011 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002012
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002013 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002014
Chris Wilsonce453d82011-02-21 14:43:56 +00002015 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002016 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002017
2018err_unpin:
2019 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002020err_interruptible:
2021 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002022 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002023}
2024
Chris Wilson1690e1e2011-12-14 13:57:08 +01002025void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2026{
2027 i915_gem_object_unpin_fence(obj);
2028 i915_gem_object_unpin(obj);
2029}
2030
Daniel Vetterc2c75132012-07-05 12:17:30 +02002031/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2032 * is assumed to be a power-of-two. */
Damien Lespiau5a35e992012-10-26 18:20:12 +01002033unsigned long intel_gen4_compute_offset_xtiled(int *x, int *y,
2034 unsigned int bpp,
2035 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002036{
2037 int tile_rows, tiles;
2038
2039 tile_rows = *y / 8;
2040 *y %= 8;
2041 tiles = *x / (512/bpp);
2042 *x %= 512/bpp;
2043
2044 return tile_rows * pitch * 8 + tiles * 4096;
2045}
2046
Jesse Barnes17638cd2011-06-24 12:19:23 -07002047static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2048 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002049{
2050 struct drm_device *dev = crtc->dev;
2051 struct drm_i915_private *dev_priv = dev->dev_private;
2052 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2053 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002054 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002055 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002056 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002057 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002058 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002059
2060 switch (plane) {
2061 case 0:
2062 case 1:
2063 break;
2064 default:
2065 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2066 return -EINVAL;
2067 }
2068
2069 intel_fb = to_intel_framebuffer(fb);
2070 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002071
Chris Wilson5eddb702010-09-11 13:48:45 +01002072 reg = DSPCNTR(plane);
2073 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002074 /* Mask out pixel format bits in case we change it */
2075 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002076 switch (fb->pixel_format) {
2077 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002078 dspcntr |= DISPPLANE_8BPP;
2079 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002080 case DRM_FORMAT_XRGB1555:
2081 case DRM_FORMAT_ARGB1555:
2082 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002083 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002084 case DRM_FORMAT_RGB565:
2085 dspcntr |= DISPPLANE_BGRX565;
2086 break;
2087 case DRM_FORMAT_XRGB8888:
2088 case DRM_FORMAT_ARGB8888:
2089 dspcntr |= DISPPLANE_BGRX888;
2090 break;
2091 case DRM_FORMAT_XBGR8888:
2092 case DRM_FORMAT_ABGR8888:
2093 dspcntr |= DISPPLANE_RGBX888;
2094 break;
2095 case DRM_FORMAT_XRGB2101010:
2096 case DRM_FORMAT_ARGB2101010:
2097 dspcntr |= DISPPLANE_BGRX101010;
2098 break;
2099 case DRM_FORMAT_XBGR2101010:
2100 case DRM_FORMAT_ABGR2101010:
2101 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002102 break;
2103 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002104 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes81255562010-08-02 12:07:50 -07002105 return -EINVAL;
2106 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002107
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002108 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002109 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002110 dspcntr |= DISPPLANE_TILED;
2111 else
2112 dspcntr &= ~DISPPLANE_TILED;
2113 }
2114
Chris Wilson5eddb702010-09-11 13:48:45 +01002115 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002116
Daniel Vettere506a0c2012-07-05 12:17:29 +02002117 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002118
Daniel Vetterc2c75132012-07-05 12:17:30 +02002119 if (INTEL_INFO(dev)->gen >= 4) {
2120 intel_crtc->dspaddr_offset =
Damien Lespiau5a35e992012-10-26 18:20:12 +01002121 intel_gen4_compute_offset_xtiled(&x, &y,
2122 fb->bits_per_pixel / 8,
2123 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002124 linear_offset -= intel_crtc->dspaddr_offset;
2125 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002126 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002127 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002128
2129 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2130 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002131 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002132 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002133 I915_MODIFY_DISPBASE(DSPSURF(plane),
2134 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002135 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002136 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002137 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002138 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002139 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002140
Jesse Barnes17638cd2011-06-24 12:19:23 -07002141 return 0;
2142}
2143
2144static int ironlake_update_plane(struct drm_crtc *crtc,
2145 struct drm_framebuffer *fb, int x, int y)
2146{
2147 struct drm_device *dev = crtc->dev;
2148 struct drm_i915_private *dev_priv = dev->dev_private;
2149 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2150 struct intel_framebuffer *intel_fb;
2151 struct drm_i915_gem_object *obj;
2152 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002153 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002154 u32 dspcntr;
2155 u32 reg;
2156
2157 switch (plane) {
2158 case 0:
2159 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002160 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002161 break;
2162 default:
2163 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2164 return -EINVAL;
2165 }
2166
2167 intel_fb = to_intel_framebuffer(fb);
2168 obj = intel_fb->obj;
2169
2170 reg = DSPCNTR(plane);
2171 dspcntr = I915_READ(reg);
2172 /* Mask out pixel format bits in case we change it */
2173 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002174 switch (fb->pixel_format) {
2175 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002176 dspcntr |= DISPPLANE_8BPP;
2177 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002178 case DRM_FORMAT_RGB565:
2179 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002180 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002181 case DRM_FORMAT_XRGB8888:
2182 case DRM_FORMAT_ARGB8888:
2183 dspcntr |= DISPPLANE_BGRX888;
2184 break;
2185 case DRM_FORMAT_XBGR8888:
2186 case DRM_FORMAT_ABGR8888:
2187 dspcntr |= DISPPLANE_RGBX888;
2188 break;
2189 case DRM_FORMAT_XRGB2101010:
2190 case DRM_FORMAT_ARGB2101010:
2191 dspcntr |= DISPPLANE_BGRX101010;
2192 break;
2193 case DRM_FORMAT_XBGR2101010:
2194 case DRM_FORMAT_ABGR2101010:
2195 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002196 break;
2197 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002198 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002199 return -EINVAL;
2200 }
2201
2202 if (obj->tiling_mode != I915_TILING_NONE)
2203 dspcntr |= DISPPLANE_TILED;
2204 else
2205 dspcntr &= ~DISPPLANE_TILED;
2206
2207 /* must disable */
2208 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2209
2210 I915_WRITE(reg, dspcntr);
2211
Daniel Vettere506a0c2012-07-05 12:17:29 +02002212 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002213 intel_crtc->dspaddr_offset =
Damien Lespiau5a35e992012-10-26 18:20:12 +01002214 intel_gen4_compute_offset_xtiled(&x, &y,
2215 fb->bits_per_pixel / 8,
2216 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002217 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002218
Daniel Vettere506a0c2012-07-05 12:17:29 +02002219 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2220 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002221 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002222 I915_MODIFY_DISPBASE(DSPSURF(plane),
2223 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002224 if (IS_HASWELL(dev)) {
2225 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2226 } else {
2227 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2228 I915_WRITE(DSPLINOFF(plane), linear_offset);
2229 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002230 POSTING_READ(reg);
2231
2232 return 0;
2233}
2234
2235/* Assume fb object is pinned & idle & fenced and just update base pointers */
2236static int
2237intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2238 int x, int y, enum mode_set_atomic state)
2239{
2240 struct drm_device *dev = crtc->dev;
2241 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002242
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002243 if (dev_priv->display.disable_fbc)
2244 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002245 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002246
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002247 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002248}
2249
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002250static int
Chris Wilson14667a42012-04-03 17:58:35 +01002251intel_finish_fb(struct drm_framebuffer *old_fb)
2252{
2253 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2254 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2255 bool was_interruptible = dev_priv->mm.interruptible;
2256 int ret;
2257
2258 wait_event(dev_priv->pending_flip_queue,
2259 atomic_read(&dev_priv->mm.wedged) ||
2260 atomic_read(&obj->pending_flip) == 0);
2261
2262 /* Big Hammer, we also need to ensure that any pending
2263 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2264 * current scanout is retired before unpinning the old
2265 * framebuffer.
2266 *
2267 * This should only fail upon a hung GPU, in which case we
2268 * can safely continue.
2269 */
2270 dev_priv->mm.interruptible = false;
2271 ret = i915_gem_object_finish_gpu(obj);
2272 dev_priv->mm.interruptible = was_interruptible;
2273
2274 return ret;
2275}
2276
Ville Syrjälä198598d2012-10-31 17:50:24 +02002277static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2278{
2279 struct drm_device *dev = crtc->dev;
2280 struct drm_i915_master_private *master_priv;
2281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2282
2283 if (!dev->primary->master)
2284 return;
2285
2286 master_priv = dev->primary->master->driver_priv;
2287 if (!master_priv->sarea_priv)
2288 return;
2289
2290 switch (intel_crtc->pipe) {
2291 case 0:
2292 master_priv->sarea_priv->pipeA_x = x;
2293 master_priv->sarea_priv->pipeA_y = y;
2294 break;
2295 case 1:
2296 master_priv->sarea_priv->pipeB_x = x;
2297 master_priv->sarea_priv->pipeB_y = y;
2298 break;
2299 default:
2300 break;
2301 }
2302}
2303
Chris Wilson14667a42012-04-03 17:58:35 +01002304static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002305intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002306 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002307{
2308 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002309 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002310 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002311 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002312 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002313
2314 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002315 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002316 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002317 return 0;
2318 }
2319
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002320 if(intel_crtc->plane > dev_priv->num_pipe) {
2321 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2322 intel_crtc->plane,
2323 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002324 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002325 }
2326
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002327 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002328 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002329 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002330 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002331 if (ret != 0) {
2332 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002333 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002334 return ret;
2335 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002336
Daniel Vetter94352cf2012-07-05 22:51:56 +02002337 if (crtc->fb)
2338 intel_finish_fb(crtc->fb);
Chris Wilson265db952010-09-20 15:41:01 +01002339
Daniel Vetter94352cf2012-07-05 22:51:56 +02002340 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002341 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002342 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002343 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002344 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002345 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002346 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002347
Daniel Vetter94352cf2012-07-05 22:51:56 +02002348 old_fb = crtc->fb;
2349 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002350 crtc->x = x;
2351 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002352
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002353 if (old_fb) {
2354 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002355 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002356 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002357
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002358 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002359 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002360
Ville Syrjälä198598d2012-10-31 17:50:24 +02002361 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002362
2363 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002364}
2365
Chris Wilson5eddb702010-09-11 13:48:45 +01002366static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002367{
2368 struct drm_device *dev = crtc->dev;
2369 struct drm_i915_private *dev_priv = dev->dev_private;
2370 u32 dpa_ctl;
2371
Zhao Yakui28c97732009-10-09 11:39:41 +08002372 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002373 dpa_ctl = I915_READ(DP_A);
2374 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2375
2376 if (clock < 200000) {
2377 u32 temp;
2378 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2379 /* workaround for 160Mhz:
2380 1) program 0x4600c bits 15:0 = 0x8124
2381 2) program 0x46010 bit 0 = 1
2382 3) program 0x46034 bit 24 = 1
2383 4) program 0x64000 bit 14 = 1
2384 */
2385 temp = I915_READ(0x4600c);
2386 temp &= 0xffff0000;
2387 I915_WRITE(0x4600c, temp | 0x8124);
2388
2389 temp = I915_READ(0x46010);
2390 I915_WRITE(0x46010, temp | 1);
2391
2392 temp = I915_READ(0x46034);
2393 I915_WRITE(0x46034, temp | (1 << 24));
2394 } else {
2395 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2396 }
2397 I915_WRITE(DP_A, dpa_ctl);
2398
Chris Wilson5eddb702010-09-11 13:48:45 +01002399 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002400 udelay(500);
2401}
2402
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002403static void intel_fdi_normal_train(struct drm_crtc *crtc)
2404{
2405 struct drm_device *dev = crtc->dev;
2406 struct drm_i915_private *dev_priv = dev->dev_private;
2407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2408 int pipe = intel_crtc->pipe;
2409 u32 reg, temp;
2410
2411 /* enable normal train */
2412 reg = FDI_TX_CTL(pipe);
2413 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002414 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002415 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2416 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002417 } else {
2418 temp &= ~FDI_LINK_TRAIN_NONE;
2419 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002420 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002421 I915_WRITE(reg, temp);
2422
2423 reg = FDI_RX_CTL(pipe);
2424 temp = I915_READ(reg);
2425 if (HAS_PCH_CPT(dev)) {
2426 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2427 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2428 } else {
2429 temp &= ~FDI_LINK_TRAIN_NONE;
2430 temp |= FDI_LINK_TRAIN_NONE;
2431 }
2432 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2433
2434 /* wait one idle pattern time */
2435 POSTING_READ(reg);
2436 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002437
2438 /* IVB wants error correction enabled */
2439 if (IS_IVYBRIDGE(dev))
2440 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2441 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002442}
2443
Jesse Barnes291427f2011-07-29 12:42:37 -07002444static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2445{
2446 struct drm_i915_private *dev_priv = dev->dev_private;
2447 u32 flags = I915_READ(SOUTH_CHICKEN1);
2448
2449 flags |= FDI_PHASE_SYNC_OVR(pipe);
2450 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2451 flags |= FDI_PHASE_SYNC_EN(pipe);
2452 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2453 POSTING_READ(SOUTH_CHICKEN1);
2454}
2455
Daniel Vetter01a415f2012-10-27 15:58:40 +02002456static void ivb_modeset_global_resources(struct drm_device *dev)
2457{
2458 struct drm_i915_private *dev_priv = dev->dev_private;
2459 struct intel_crtc *pipe_B_crtc =
2460 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2461 struct intel_crtc *pipe_C_crtc =
2462 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2463 uint32_t temp;
2464
2465 /* When everything is off disable fdi C so that we could enable fdi B
2466 * with all lanes. XXX: This misses the case where a pipe is not using
2467 * any pch resources and so doesn't need any fdi lanes. */
2468 if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
2469 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2470 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2471
2472 temp = I915_READ(SOUTH_CHICKEN1);
2473 temp &= ~FDI_BC_BIFURCATION_SELECT;
2474 DRM_DEBUG_KMS("disabling fdi C rx\n");
2475 I915_WRITE(SOUTH_CHICKEN1, temp);
2476 }
2477}
2478
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002479/* The FDI link training functions for ILK/Ibexpeak. */
2480static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2481{
2482 struct drm_device *dev = crtc->dev;
2483 struct drm_i915_private *dev_priv = dev->dev_private;
2484 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2485 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002486 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002488
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002489 /* FDI needs bits from pipe & plane first */
2490 assert_pipe_enabled(dev_priv, pipe);
2491 assert_plane_enabled(dev_priv, plane);
2492
Adam Jacksone1a44742010-06-25 15:32:14 -04002493 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2494 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002495 reg = FDI_RX_IMR(pipe);
2496 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002497 temp &= ~FDI_RX_SYMBOL_LOCK;
2498 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002499 I915_WRITE(reg, temp);
2500 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002501 udelay(150);
2502
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002503 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002504 reg = FDI_TX_CTL(pipe);
2505 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002506 temp &= ~(7 << 19);
2507 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002508 temp &= ~FDI_LINK_TRAIN_NONE;
2509 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002510 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002511
Chris Wilson5eddb702010-09-11 13:48:45 +01002512 reg = FDI_RX_CTL(pipe);
2513 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002514 temp &= ~FDI_LINK_TRAIN_NONE;
2515 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2517
2518 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002519 udelay(150);
2520
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002521 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002522 if (HAS_PCH_IBX(dev)) {
2523 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2524 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2525 FDI_RX_PHASE_SYNC_POINTER_EN);
2526 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002527
Chris Wilson5eddb702010-09-11 13:48:45 +01002528 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002529 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002530 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002531 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2532
2533 if ((temp & FDI_RX_BIT_LOCK)) {
2534 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536 break;
2537 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002538 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002539 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002541
2542 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002543 reg = FDI_TX_CTL(pipe);
2544 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002545 temp &= ~FDI_LINK_TRAIN_NONE;
2546 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002547 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002548
Chris Wilson5eddb702010-09-11 13:48:45 +01002549 reg = FDI_RX_CTL(pipe);
2550 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002551 temp &= ~FDI_LINK_TRAIN_NONE;
2552 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002553 I915_WRITE(reg, temp);
2554
2555 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002556 udelay(150);
2557
Chris Wilson5eddb702010-09-11 13:48:45 +01002558 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002559 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002560 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002561 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2562
2563 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002564 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002565 DRM_DEBUG_KMS("FDI train 2 done.\n");
2566 break;
2567 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002568 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002569 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002570 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002571
2572 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002573
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002574}
2575
Akshay Joshi0206e352011-08-16 15:34:10 -04002576static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002577 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2578 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2579 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2580 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2581};
2582
2583/* The FDI link training functions for SNB/Cougarpoint. */
2584static void gen6_fdi_link_train(struct drm_crtc *crtc)
2585{
2586 struct drm_device *dev = crtc->dev;
2587 struct drm_i915_private *dev_priv = dev->dev_private;
2588 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2589 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002590 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002591
Adam Jacksone1a44742010-06-25 15:32:14 -04002592 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2593 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002594 reg = FDI_RX_IMR(pipe);
2595 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002596 temp &= ~FDI_RX_SYMBOL_LOCK;
2597 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002598 I915_WRITE(reg, temp);
2599
2600 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002601 udelay(150);
2602
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002603 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002604 reg = FDI_TX_CTL(pipe);
2605 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002606 temp &= ~(7 << 19);
2607 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002608 temp &= ~FDI_LINK_TRAIN_NONE;
2609 temp |= FDI_LINK_TRAIN_PATTERN_1;
2610 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2611 /* SNB-B */
2612 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002613 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002614
Daniel Vetterd74cf322012-10-26 10:58:13 +02002615 I915_WRITE(FDI_RX_MISC(pipe),
2616 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2617
Chris Wilson5eddb702010-09-11 13:48:45 +01002618 reg = FDI_RX_CTL(pipe);
2619 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002620 if (HAS_PCH_CPT(dev)) {
2621 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2622 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2623 } else {
2624 temp &= ~FDI_LINK_TRAIN_NONE;
2625 temp |= FDI_LINK_TRAIN_PATTERN_1;
2626 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002627 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2628
2629 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630 udelay(150);
2631
Jesse Barnes291427f2011-07-29 12:42:37 -07002632 if (HAS_PCH_CPT(dev))
2633 cpt_phase_pointer_enable(dev, pipe);
2634
Akshay Joshi0206e352011-08-16 15:34:10 -04002635 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002636 reg = FDI_TX_CTL(pipe);
2637 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002638 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2639 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002640 I915_WRITE(reg, temp);
2641
2642 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002643 udelay(500);
2644
Sean Paulfa37d392012-03-02 12:53:39 -05002645 for (retry = 0; retry < 5; retry++) {
2646 reg = FDI_RX_IIR(pipe);
2647 temp = I915_READ(reg);
2648 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2649 if (temp & FDI_RX_BIT_LOCK) {
2650 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2651 DRM_DEBUG_KMS("FDI train 1 done.\n");
2652 break;
2653 }
2654 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002655 }
Sean Paulfa37d392012-03-02 12:53:39 -05002656 if (retry < 5)
2657 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002658 }
2659 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002660 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002661
2662 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002663 reg = FDI_TX_CTL(pipe);
2664 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002665 temp &= ~FDI_LINK_TRAIN_NONE;
2666 temp |= FDI_LINK_TRAIN_PATTERN_2;
2667 if (IS_GEN6(dev)) {
2668 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2669 /* SNB-B */
2670 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2671 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002672 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002673
Chris Wilson5eddb702010-09-11 13:48:45 +01002674 reg = FDI_RX_CTL(pipe);
2675 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002676 if (HAS_PCH_CPT(dev)) {
2677 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2678 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2679 } else {
2680 temp &= ~FDI_LINK_TRAIN_NONE;
2681 temp |= FDI_LINK_TRAIN_PATTERN_2;
2682 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002683 I915_WRITE(reg, temp);
2684
2685 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002686 udelay(150);
2687
Akshay Joshi0206e352011-08-16 15:34:10 -04002688 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002689 reg = FDI_TX_CTL(pipe);
2690 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002691 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2692 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002693 I915_WRITE(reg, temp);
2694
2695 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002696 udelay(500);
2697
Sean Paulfa37d392012-03-02 12:53:39 -05002698 for (retry = 0; retry < 5; retry++) {
2699 reg = FDI_RX_IIR(pipe);
2700 temp = I915_READ(reg);
2701 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2702 if (temp & FDI_RX_SYMBOL_LOCK) {
2703 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2704 DRM_DEBUG_KMS("FDI train 2 done.\n");
2705 break;
2706 }
2707 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002708 }
Sean Paulfa37d392012-03-02 12:53:39 -05002709 if (retry < 5)
2710 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002711 }
2712 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002713 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002714
2715 DRM_DEBUG_KMS("FDI train done.\n");
2716}
2717
Jesse Barnes357555c2011-04-28 15:09:55 -07002718/* Manual link training for Ivy Bridge A0 parts */
2719static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2720{
2721 struct drm_device *dev = crtc->dev;
2722 struct drm_i915_private *dev_priv = dev->dev_private;
2723 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2724 int pipe = intel_crtc->pipe;
2725 u32 reg, temp, i;
2726
2727 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2728 for train result */
2729 reg = FDI_RX_IMR(pipe);
2730 temp = I915_READ(reg);
2731 temp &= ~FDI_RX_SYMBOL_LOCK;
2732 temp &= ~FDI_RX_BIT_LOCK;
2733 I915_WRITE(reg, temp);
2734
2735 POSTING_READ(reg);
2736 udelay(150);
2737
Daniel Vetter01a415f2012-10-27 15:58:40 +02002738 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2739 I915_READ(FDI_RX_IIR(pipe)));
2740
Jesse Barnes357555c2011-04-28 15:09:55 -07002741 /* enable CPU FDI TX and PCH FDI RX */
2742 reg = FDI_TX_CTL(pipe);
2743 temp = I915_READ(reg);
2744 temp &= ~(7 << 19);
2745 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2746 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2747 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2748 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2749 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002750 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002751 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2752
Daniel Vetterd74cf322012-10-26 10:58:13 +02002753 I915_WRITE(FDI_RX_MISC(pipe),
2754 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2755
Jesse Barnes357555c2011-04-28 15:09:55 -07002756 reg = FDI_RX_CTL(pipe);
2757 temp = I915_READ(reg);
2758 temp &= ~FDI_LINK_TRAIN_AUTO;
2759 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2760 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002761 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002762 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2763
2764 POSTING_READ(reg);
2765 udelay(150);
2766
Jesse Barnes291427f2011-07-29 12:42:37 -07002767 if (HAS_PCH_CPT(dev))
2768 cpt_phase_pointer_enable(dev, pipe);
2769
Akshay Joshi0206e352011-08-16 15:34:10 -04002770 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002771 reg = FDI_TX_CTL(pipe);
2772 temp = I915_READ(reg);
2773 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2774 temp |= snb_b_fdi_train_param[i];
2775 I915_WRITE(reg, temp);
2776
2777 POSTING_READ(reg);
2778 udelay(500);
2779
2780 reg = FDI_RX_IIR(pipe);
2781 temp = I915_READ(reg);
2782 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2783
2784 if (temp & FDI_RX_BIT_LOCK ||
2785 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2786 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002787 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002788 break;
2789 }
2790 }
2791 if (i == 4)
2792 DRM_ERROR("FDI train 1 fail!\n");
2793
2794 /* Train 2 */
2795 reg = FDI_TX_CTL(pipe);
2796 temp = I915_READ(reg);
2797 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2798 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2799 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2800 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2801 I915_WRITE(reg, temp);
2802
2803 reg = FDI_RX_CTL(pipe);
2804 temp = I915_READ(reg);
2805 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2806 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2807 I915_WRITE(reg, temp);
2808
2809 POSTING_READ(reg);
2810 udelay(150);
2811
Akshay Joshi0206e352011-08-16 15:34:10 -04002812 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002813 reg = FDI_TX_CTL(pipe);
2814 temp = I915_READ(reg);
2815 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2816 temp |= snb_b_fdi_train_param[i];
2817 I915_WRITE(reg, temp);
2818
2819 POSTING_READ(reg);
2820 udelay(500);
2821
2822 reg = FDI_RX_IIR(pipe);
2823 temp = I915_READ(reg);
2824 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2825
2826 if (temp & FDI_RX_SYMBOL_LOCK) {
2827 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002828 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002829 break;
2830 }
2831 }
2832 if (i == 4)
2833 DRM_ERROR("FDI train 2 fail!\n");
2834
2835 DRM_DEBUG_KMS("FDI train done.\n");
2836}
2837
Daniel Vetter88cefb62012-08-12 19:27:14 +02002838static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002839{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002840 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002841 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002842 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002843 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002844
Jesse Barnesc64e3112010-09-10 11:27:03 -07002845
Jesse Barnes0e23b992010-09-10 11:10:00 -07002846 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002847 reg = FDI_RX_CTL(pipe);
2848 temp = I915_READ(reg);
2849 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002850 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002851 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2852 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2853
2854 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002855 udelay(200);
2856
2857 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002858 temp = I915_READ(reg);
2859 I915_WRITE(reg, temp | FDI_PCDCLK);
2860
2861 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002862 udelay(200);
2863
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002864 /* On Haswell, the PLL configuration for ports and pipes is handled
2865 * separately, as part of DDI setup */
2866 if (!IS_HASWELL(dev)) {
2867 /* Enable CPU FDI TX PLL, always on for Ironlake */
2868 reg = FDI_TX_CTL(pipe);
2869 temp = I915_READ(reg);
2870 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2871 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002872
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002873 POSTING_READ(reg);
2874 udelay(100);
2875 }
Jesse Barnes0e23b992010-09-10 11:10:00 -07002876 }
2877}
2878
Daniel Vetter88cefb62012-08-12 19:27:14 +02002879static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2880{
2881 struct drm_device *dev = intel_crtc->base.dev;
2882 struct drm_i915_private *dev_priv = dev->dev_private;
2883 int pipe = intel_crtc->pipe;
2884 u32 reg, temp;
2885
2886 /* Switch from PCDclk to Rawclk */
2887 reg = FDI_RX_CTL(pipe);
2888 temp = I915_READ(reg);
2889 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2890
2891 /* Disable CPU FDI TX PLL */
2892 reg = FDI_TX_CTL(pipe);
2893 temp = I915_READ(reg);
2894 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2895
2896 POSTING_READ(reg);
2897 udelay(100);
2898
2899 reg = FDI_RX_CTL(pipe);
2900 temp = I915_READ(reg);
2901 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2902
2903 /* Wait for the clocks to turn off. */
2904 POSTING_READ(reg);
2905 udelay(100);
2906}
2907
Jesse Barnes291427f2011-07-29 12:42:37 -07002908static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2909{
2910 struct drm_i915_private *dev_priv = dev->dev_private;
2911 u32 flags = I915_READ(SOUTH_CHICKEN1);
2912
2913 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2914 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2915 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2916 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2917 POSTING_READ(SOUTH_CHICKEN1);
2918}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002919static void ironlake_fdi_disable(struct drm_crtc *crtc)
2920{
2921 struct drm_device *dev = crtc->dev;
2922 struct drm_i915_private *dev_priv = dev->dev_private;
2923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2924 int pipe = intel_crtc->pipe;
2925 u32 reg, temp;
2926
2927 /* disable CPU FDI tx and PCH FDI rx */
2928 reg = FDI_TX_CTL(pipe);
2929 temp = I915_READ(reg);
2930 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2931 POSTING_READ(reg);
2932
2933 reg = FDI_RX_CTL(pipe);
2934 temp = I915_READ(reg);
2935 temp &= ~(0x7 << 16);
2936 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2937 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2938
2939 POSTING_READ(reg);
2940 udelay(100);
2941
2942 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002943 if (HAS_PCH_IBX(dev)) {
2944 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002945 I915_WRITE(FDI_RX_CHICKEN(pipe),
2946 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002947 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002948 } else if (HAS_PCH_CPT(dev)) {
2949 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002950 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002951
2952 /* still set train pattern 1 */
2953 reg = FDI_TX_CTL(pipe);
2954 temp = I915_READ(reg);
2955 temp &= ~FDI_LINK_TRAIN_NONE;
2956 temp |= FDI_LINK_TRAIN_PATTERN_1;
2957 I915_WRITE(reg, temp);
2958
2959 reg = FDI_RX_CTL(pipe);
2960 temp = I915_READ(reg);
2961 if (HAS_PCH_CPT(dev)) {
2962 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2963 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2964 } else {
2965 temp &= ~FDI_LINK_TRAIN_NONE;
2966 temp |= FDI_LINK_TRAIN_PATTERN_1;
2967 }
2968 /* BPC in FDI rx is consistent with that in PIPECONF */
2969 temp &= ~(0x07 << 16);
2970 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2971 I915_WRITE(reg, temp);
2972
2973 POSTING_READ(reg);
2974 udelay(100);
2975}
2976
Chris Wilson5bb61642012-09-27 21:25:58 +01002977static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2978{
2979 struct drm_device *dev = crtc->dev;
2980 struct drm_i915_private *dev_priv = dev->dev_private;
2981 unsigned long flags;
2982 bool pending;
2983
2984 if (atomic_read(&dev_priv->mm.wedged))
2985 return false;
2986
2987 spin_lock_irqsave(&dev->event_lock, flags);
2988 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2989 spin_unlock_irqrestore(&dev->event_lock, flags);
2990
2991 return pending;
2992}
2993
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002994static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2995{
Chris Wilson0f911282012-04-17 10:05:38 +01002996 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002997 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002998
2999 if (crtc->fb == NULL)
3000 return;
3001
Chris Wilson5bb61642012-09-27 21:25:58 +01003002 wait_event(dev_priv->pending_flip_queue,
3003 !intel_crtc_has_pending_flip(crtc));
3004
Chris Wilson0f911282012-04-17 10:05:38 +01003005 mutex_lock(&dev->struct_mutex);
3006 intel_finish_fb(crtc->fb);
3007 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003008}
3009
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003010static bool ironlake_crtc_driving_pch(struct drm_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08003011{
3012 struct drm_device *dev = crtc->dev;
Paulo Zanoni228d3e32012-08-10 10:05:10 -03003013 struct intel_encoder *intel_encoder;
Jesse Barnes040484a2011-01-03 12:14:26 -08003014
3015 /*
3016 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
3017 * must be driven by its own crtc; no sharing is possible.
3018 */
Paulo Zanoni228d3e32012-08-10 10:05:10 -03003019 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Paulo Zanoni228d3e32012-08-10 10:05:10 -03003020 switch (intel_encoder->type) {
Jesse Barnes040484a2011-01-03 12:14:26 -08003021 case INTEL_OUTPUT_EDP:
Paulo Zanoni228d3e32012-08-10 10:05:10 -03003022 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnes040484a2011-01-03 12:14:26 -08003023 return false;
3024 continue;
3025 }
3026 }
3027
3028 return true;
3029}
3030
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003031static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
3032{
3033 return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
3034}
3035
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003036/* Program iCLKIP clock to the desired frequency */
3037static void lpt_program_iclkip(struct drm_crtc *crtc)
3038{
3039 struct drm_device *dev = crtc->dev;
3040 struct drm_i915_private *dev_priv = dev->dev_private;
3041 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3042 u32 temp;
3043
3044 /* It is necessary to ungate the pixclk gate prior to programming
3045 * the divisors, and gate it back when it is done.
3046 */
3047 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3048
3049 /* Disable SSCCTL */
3050 intel_sbi_write(dev_priv, SBI_SSCCTL6,
3051 intel_sbi_read(dev_priv, SBI_SSCCTL6) |
3052 SBI_SSCCTL_DISABLE);
3053
3054 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
3055 if (crtc->mode.clock == 20000) {
3056 auxdiv = 1;
3057 divsel = 0x41;
3058 phaseinc = 0x20;
3059 } else {
3060 /* The iCLK virtual clock root frequency is in MHz,
3061 * but the crtc->mode.clock in in KHz. To get the divisors,
3062 * it is necessary to divide one by another, so we
3063 * convert the virtual clock precision to KHz here for higher
3064 * precision.
3065 */
3066 u32 iclk_virtual_root_freq = 172800 * 1000;
3067 u32 iclk_pi_range = 64;
3068 u32 desired_divisor, msb_divisor_value, pi_value;
3069
3070 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
3071 msb_divisor_value = desired_divisor / iclk_pi_range;
3072 pi_value = desired_divisor % iclk_pi_range;
3073
3074 auxdiv = 0;
3075 divsel = msb_divisor_value - 2;
3076 phaseinc = pi_value;
3077 }
3078
3079 /* This should not happen with any sane values */
3080 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3081 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3082 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3083 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3084
3085 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
3086 crtc->mode.clock,
3087 auxdiv,
3088 divsel,
3089 phasedir,
3090 phaseinc);
3091
3092 /* Program SSCDIVINTPHASE6 */
3093 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
3094 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3095 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3096 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3097 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3098 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3099 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
3100
3101 intel_sbi_write(dev_priv,
3102 SBI_SSCDIVINTPHASE6,
3103 temp);
3104
3105 /* Program SSCAUXDIV */
3106 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
3107 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3108 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
3109 intel_sbi_write(dev_priv,
3110 SBI_SSCAUXDIV6,
3111 temp);
3112
3113
3114 /* Enable modulator and associated divider */
3115 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
3116 temp &= ~SBI_SSCCTL_DISABLE;
3117 intel_sbi_write(dev_priv,
3118 SBI_SSCCTL6,
3119 temp);
3120
3121 /* Wait for initialization time */
3122 udelay(24);
3123
3124 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3125}
3126
Jesse Barnesf67a5592011-01-05 10:31:48 -08003127/*
3128 * Enable PCH resources required for PCH ports:
3129 * - PCH PLLs
3130 * - FDI training & RX/TX
3131 * - update transcoder timings
3132 * - DP transcoding bits
3133 * - transcoder
3134 */
3135static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003136{
3137 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003138 struct drm_i915_private *dev_priv = dev->dev_private;
3139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3140 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003141 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003142
Chris Wilsone7e164d2012-05-11 09:21:25 +01003143 assert_transcoder_disabled(dev_priv, pipe);
3144
Daniel Vettercd986ab2012-10-26 10:58:12 +02003145 /* Write the TU size bits before fdi link training, so that error
3146 * detection works. */
3147 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3148 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3149
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003150 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003151 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003152
Daniel Vetter572deb32012-10-27 18:46:14 +02003153 /* XXX: pch pll's can be enabled any time before we enable the PCH
3154 * transcoder, and we actually should do this to not upset any PCH
3155 * transcoder that already use the clock when we share it.
3156 *
3157 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3158 * unconditionally resets the pll - we need that to have the right LVDS
3159 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003160 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003161
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003162 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003163 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003164
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003165 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003166 switch (pipe) {
3167 default:
3168 case 0:
3169 temp |= TRANSA_DPLL_ENABLE;
3170 sel = TRANSA_DPLLB_SEL;
3171 break;
3172 case 1:
3173 temp |= TRANSB_DPLL_ENABLE;
3174 sel = TRANSB_DPLLB_SEL;
3175 break;
3176 case 2:
3177 temp |= TRANSC_DPLL_ENABLE;
3178 sel = TRANSC_DPLLB_SEL;
3179 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003180 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003181 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3182 temp |= sel;
3183 else
3184 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003185 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003186 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003187
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003188 /* set transcoder timing, panel must allow it */
3189 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003190 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3191 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3192 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3193
3194 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3195 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3196 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003197 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003198
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003199 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003200
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003201 /* For PCH DP, enable TRANS_DP_CTL */
3202 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003203 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3204 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003205 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003206 reg = TRANS_DP_CTL(pipe);
3207 temp = I915_READ(reg);
3208 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003209 TRANS_DP_SYNC_MASK |
3210 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003211 temp |= (TRANS_DP_OUTPUT_ENABLE |
3212 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003213 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003214
3215 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003216 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003217 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003218 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003219
3220 switch (intel_trans_dp_port_sel(crtc)) {
3221 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003222 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003223 break;
3224 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003225 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003226 break;
3227 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003228 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003229 break;
3230 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003231 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003232 }
3233
Chris Wilson5eddb702010-09-11 13:48:45 +01003234 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003235 }
3236
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003237 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003238}
3239
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003240static void lpt_pch_enable(struct drm_crtc *crtc)
3241{
3242 struct drm_device *dev = crtc->dev;
3243 struct drm_i915_private *dev_priv = dev->dev_private;
3244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3245 int pipe = intel_crtc->pipe;
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003246 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003247
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003248 assert_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003249
3250 /* Write the TU size bits before fdi link training, so that error
3251 * detection works. */
3252 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3253 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3254
3255 /* For PCH output, training FDI link */
3256 dev_priv->display.fdi_link_train(crtc);
3257
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003258 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003259
Paulo Zanoni0540e482012-10-31 18:12:40 -02003260 /* Set transcoder timing. */
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003261 I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
3262 I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
3263 I915_WRITE(_TRANS_HSYNC_A, I915_READ(HSYNC(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003264
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003265 I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
3266 I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
3267 I915_WRITE(_TRANS_VSYNC_A, I915_READ(VSYNC(cpu_transcoder)));
3268 I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003269
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02003270 lpt_enable_pch_transcoder(dev_priv, intel_crtc->pipe);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003271}
3272
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003273static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3274{
3275 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3276
3277 if (pll == NULL)
3278 return;
3279
3280 if (pll->refcount == 0) {
3281 WARN(1, "bad PCH PLL refcount\n");
3282 return;
3283 }
3284
3285 --pll->refcount;
3286 intel_crtc->pch_pll = NULL;
3287}
3288
3289static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3290{
3291 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3292 struct intel_pch_pll *pll;
3293 int i;
3294
3295 pll = intel_crtc->pch_pll;
3296 if (pll) {
3297 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3298 intel_crtc->base.base.id, pll->pll_reg);
3299 goto prepare;
3300 }
3301
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003302 if (HAS_PCH_IBX(dev_priv->dev)) {
3303 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3304 i = intel_crtc->pipe;
3305 pll = &dev_priv->pch_plls[i];
3306
3307 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3308 intel_crtc->base.base.id, pll->pll_reg);
3309
3310 goto found;
3311 }
3312
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003313 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3314 pll = &dev_priv->pch_plls[i];
3315
3316 /* Only want to check enabled timings first */
3317 if (pll->refcount == 0)
3318 continue;
3319
3320 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3321 fp == I915_READ(pll->fp0_reg)) {
3322 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3323 intel_crtc->base.base.id,
3324 pll->pll_reg, pll->refcount, pll->active);
3325
3326 goto found;
3327 }
3328 }
3329
3330 /* Ok no matching timings, maybe there's a free one? */
3331 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3332 pll = &dev_priv->pch_plls[i];
3333 if (pll->refcount == 0) {
3334 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3335 intel_crtc->base.base.id, pll->pll_reg);
3336 goto found;
3337 }
3338 }
3339
3340 return NULL;
3341
3342found:
3343 intel_crtc->pch_pll = pll;
3344 pll->refcount++;
3345 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3346prepare: /* separate function? */
3347 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003348
Chris Wilsone04c7352012-05-02 20:43:56 +01003349 /* Wait for the clocks to stabilize before rewriting the regs */
3350 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003351 POSTING_READ(pll->pll_reg);
3352 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003353
3354 I915_WRITE(pll->fp0_reg, fp);
3355 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003356 pll->on = false;
3357 return pll;
3358}
3359
Jesse Barnesd4270e52011-10-11 10:43:02 -07003360void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3361{
3362 struct drm_i915_private *dev_priv = dev->dev_private;
3363 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3364 u32 temp;
3365
3366 temp = I915_READ(dslreg);
3367 udelay(500);
3368 if (wait_for(I915_READ(dslreg) != temp, 5)) {
3369 /* Without this, mode sets may fail silently on FDI */
3370 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3371 udelay(250);
3372 I915_WRITE(tc2reg, 0);
3373 if (wait_for(I915_READ(dslreg) != temp, 5))
3374 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3375 }
3376}
3377
Jesse Barnesf67a5592011-01-05 10:31:48 -08003378static void ironlake_crtc_enable(struct drm_crtc *crtc)
3379{
3380 struct drm_device *dev = crtc->dev;
3381 struct drm_i915_private *dev_priv = dev->dev_private;
3382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003383 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003384 int pipe = intel_crtc->pipe;
3385 int plane = intel_crtc->plane;
3386 u32 temp;
3387 bool is_pch_port;
3388
Daniel Vetter08a48462012-07-02 11:43:47 +02003389 WARN_ON(!crtc->enabled);
3390
Jesse Barnesf67a5592011-01-05 10:31:48 -08003391 if (intel_crtc->active)
3392 return;
3393
3394 intel_crtc->active = true;
3395 intel_update_watermarks(dev);
3396
3397 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3398 temp = I915_READ(PCH_LVDS);
3399 if ((temp & LVDS_PORT_EN) == 0)
3400 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3401 }
3402
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003403 is_pch_port = ironlake_crtc_driving_pch(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003404
Daniel Vetter46b6f812012-09-06 22:08:33 +02003405 if (is_pch_port) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003406 /* Note: FDI PLL enabling _must_ be done before we enable the
3407 * cpu pipes, hence this is separate from all the other fdi/pch
3408 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003409 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003410 } else {
3411 assert_fdi_tx_disabled(dev_priv, pipe);
3412 assert_fdi_rx_disabled(dev_priv, pipe);
3413 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003414
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003415 for_each_encoder_on_crtc(dev, crtc, encoder)
3416 if (encoder->pre_enable)
3417 encoder->pre_enable(encoder);
3418
Jesse Barnesf67a5592011-01-05 10:31:48 -08003419 /* Enable panel fitting for LVDS */
3420 if (dev_priv->pch_pf_size &&
3421 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3422 /* Force use of hard-coded filter coefficients
3423 * as some pre-programmed values are broken,
3424 * e.g. x201.
3425 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003426 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3427 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3428 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003429 }
3430
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003431 /*
3432 * On ILK+ LUT must be loaded before the pipe is running but with
3433 * clocks enabled
3434 */
3435 intel_crtc_load_lut(crtc);
3436
Jesse Barnesf67a5592011-01-05 10:31:48 -08003437 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3438 intel_enable_plane(dev_priv, plane, pipe);
3439
3440 if (is_pch_port)
3441 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003442
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003443 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003444 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003445 mutex_unlock(&dev->struct_mutex);
3446
Chris Wilson6b383a72010-09-13 13:54:26 +01003447 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003448
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003449 for_each_encoder_on_crtc(dev, crtc, encoder)
3450 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003451
3452 if (HAS_PCH_CPT(dev))
3453 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003454
3455 /*
3456 * There seems to be a race in PCH platform hw (at least on some
3457 * outputs) where an enabled pipe still completes any pageflip right
3458 * away (as if the pipe is off) instead of waiting for vblank. As soon
3459 * as the first vblank happend, everything works as expected. Hence just
3460 * wait for one vblank before returning to avoid strange things
3461 * happening.
3462 */
3463 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003464}
3465
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003466static void haswell_crtc_enable(struct drm_crtc *crtc)
3467{
3468 struct drm_device *dev = crtc->dev;
3469 struct drm_i915_private *dev_priv = dev->dev_private;
3470 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3471 struct intel_encoder *encoder;
3472 int pipe = intel_crtc->pipe;
3473 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003474 bool is_pch_port;
3475
3476 WARN_ON(!crtc->enabled);
3477
3478 if (intel_crtc->active)
3479 return;
3480
3481 intel_crtc->active = true;
3482 intel_update_watermarks(dev);
3483
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003484 is_pch_port = haswell_crtc_driving_pch(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003485
Paulo Zanoni83616632012-10-23 18:29:54 -02003486 if (is_pch_port)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003487 ironlake_fdi_pll_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003488
3489 for_each_encoder_on_crtc(dev, crtc, encoder)
3490 if (encoder->pre_enable)
3491 encoder->pre_enable(encoder);
3492
Paulo Zanoni1f544382012-10-24 11:32:00 -02003493 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003494
Paulo Zanoni1f544382012-10-24 11:32:00 -02003495 /* Enable panel fitting for eDP */
3496 if (dev_priv->pch_pf_size && HAS_eDP) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003497 /* Force use of hard-coded filter coefficients
3498 * as some pre-programmed values are broken,
3499 * e.g. x201.
3500 */
3501 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3502 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3503 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3504 }
3505
3506 /*
3507 * On ILK+ LUT must be loaded before the pipe is running but with
3508 * clocks enabled
3509 */
3510 intel_crtc_load_lut(crtc);
3511
Paulo Zanoni1f544382012-10-24 11:32:00 -02003512 intel_ddi_set_pipe_settings(crtc);
3513 intel_ddi_enable_pipe_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003514
3515 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3516 intel_enable_plane(dev_priv, plane, pipe);
3517
3518 if (is_pch_port)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003519 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003520
3521 mutex_lock(&dev->struct_mutex);
3522 intel_update_fbc(dev);
3523 mutex_unlock(&dev->struct_mutex);
3524
3525 intel_crtc_update_cursor(crtc, true);
3526
3527 for_each_encoder_on_crtc(dev, crtc, encoder)
3528 encoder->enable(encoder);
3529
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003530 /*
3531 * There seems to be a race in PCH platform hw (at least on some
3532 * outputs) where an enabled pipe still completes any pageflip right
3533 * away (as if the pipe is off) instead of waiting for vblank. As soon
3534 * as the first vblank happend, everything works as expected. Hence just
3535 * wait for one vblank before returning to avoid strange things
3536 * happening.
3537 */
3538 intel_wait_for_vblank(dev, intel_crtc->pipe);
3539}
3540
Jesse Barnes6be4a602010-09-10 10:26:01 -07003541static void ironlake_crtc_disable(struct drm_crtc *crtc)
3542{
3543 struct drm_device *dev = crtc->dev;
3544 struct drm_i915_private *dev_priv = dev->dev_private;
3545 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003546 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003547 int pipe = intel_crtc->pipe;
3548 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003549 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003550
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003551
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003552 if (!intel_crtc->active)
3553 return;
3554
Daniel Vetterea9d7582012-07-10 10:42:52 +02003555 for_each_encoder_on_crtc(dev, crtc, encoder)
3556 encoder->disable(encoder);
3557
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003558 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003559 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003560 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003561
Jesse Barnesb24e7172011-01-04 15:09:30 -08003562 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003563
Chris Wilson973d04f2011-07-08 12:22:37 +01003564 if (dev_priv->cfb_plane == plane)
3565 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003566
Jesse Barnesb24e7172011-01-04 15:09:30 -08003567 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003568
Jesse Barnes6be4a602010-09-10 10:26:01 -07003569 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003570 I915_WRITE(PF_CTL(pipe), 0);
3571 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003572
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003573 for_each_encoder_on_crtc(dev, crtc, encoder)
3574 if (encoder->post_disable)
3575 encoder->post_disable(encoder);
3576
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003577 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003578
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003579 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003580
Jesse Barnes6be4a602010-09-10 10:26:01 -07003581 if (HAS_PCH_CPT(dev)) {
3582 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003583 reg = TRANS_DP_CTL(pipe);
3584 temp = I915_READ(reg);
3585 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003586 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003587 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003588
3589 /* disable DPLL_SEL */
3590 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003591 switch (pipe) {
3592 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003593 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003594 break;
3595 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003596 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003597 break;
3598 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003599 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003600 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003601 break;
3602 default:
3603 BUG(); /* wtf */
3604 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003605 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003606 }
3607
3608 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003609 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003610
Daniel Vetter88cefb62012-08-12 19:27:14 +02003611 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003612
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003613 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003614 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003615
3616 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003617 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003618 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003619}
3620
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003621static void haswell_crtc_disable(struct drm_crtc *crtc)
3622{
3623 struct drm_device *dev = crtc->dev;
3624 struct drm_i915_private *dev_priv = dev->dev_private;
3625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3626 struct intel_encoder *encoder;
3627 int pipe = intel_crtc->pipe;
3628 int plane = intel_crtc->plane;
Paulo Zanoniad80a812012-10-24 16:06:19 -02003629 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni83616632012-10-23 18:29:54 -02003630 bool is_pch_port;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003631
3632 if (!intel_crtc->active)
3633 return;
3634
Paulo Zanoni83616632012-10-23 18:29:54 -02003635 is_pch_port = haswell_crtc_driving_pch(crtc);
3636
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003637 for_each_encoder_on_crtc(dev, crtc, encoder)
3638 encoder->disable(encoder);
3639
3640 intel_crtc_wait_for_pending_flips(crtc);
3641 drm_vblank_off(dev, pipe);
3642 intel_crtc_update_cursor(crtc, false);
3643
3644 intel_disable_plane(dev_priv, plane, pipe);
3645
3646 if (dev_priv->cfb_plane == plane)
3647 intel_disable_fbc(dev);
3648
3649 intel_disable_pipe(dev_priv, pipe);
3650
Paulo Zanoniad80a812012-10-24 16:06:19 -02003651 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003652
3653 /* Disable PF */
3654 I915_WRITE(PF_CTL(pipe), 0);
3655 I915_WRITE(PF_WIN_SZ(pipe), 0);
3656
Paulo Zanoni1f544382012-10-24 11:32:00 -02003657 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003658
3659 for_each_encoder_on_crtc(dev, crtc, encoder)
3660 if (encoder->post_disable)
3661 encoder->post_disable(encoder);
3662
Paulo Zanoni83616632012-10-23 18:29:54 -02003663 if (is_pch_port) {
3664 ironlake_fdi_disable(crtc);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02003665 lpt_disable_pch_transcoder(dev_priv, pipe);
Paulo Zanoni83616632012-10-23 18:29:54 -02003666 intel_disable_pch_pll(intel_crtc);
3667 ironlake_fdi_pll_disable(intel_crtc);
3668 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003669
3670 intel_crtc->active = false;
3671 intel_update_watermarks(dev);
3672
3673 mutex_lock(&dev->struct_mutex);
3674 intel_update_fbc(dev);
3675 mutex_unlock(&dev->struct_mutex);
3676}
3677
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003678static void ironlake_crtc_off(struct drm_crtc *crtc)
3679{
3680 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3681 intel_put_pch_pll(intel_crtc);
3682}
3683
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003684static void haswell_crtc_off(struct drm_crtc *crtc)
3685{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003686 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3687
3688 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3689 * start using it. */
3690 intel_crtc->cpu_transcoder = intel_crtc->pipe;
3691
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003692 intel_ddi_put_crtc_pll(crtc);
3693}
3694
Daniel Vetter02e792f2009-09-15 22:57:34 +02003695static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3696{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003697 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003698 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003699 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003700
Chris Wilson23f09ce2010-08-12 13:53:37 +01003701 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003702 dev_priv->mm.interruptible = false;
3703 (void) intel_overlay_switch_off(intel_crtc->overlay);
3704 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003705 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003706 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003707
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003708 /* Let userspace switch the overlay on again. In most cases userspace
3709 * has to recompute where to put it anyway.
3710 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003711}
3712
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003713static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003714{
3715 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003716 struct drm_i915_private *dev_priv = dev->dev_private;
3717 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003718 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003719 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003720 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003721
Daniel Vetter08a48462012-07-02 11:43:47 +02003722 WARN_ON(!crtc->enabled);
3723
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003724 if (intel_crtc->active)
3725 return;
3726
3727 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003728 intel_update_watermarks(dev);
3729
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003730 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003731 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003732 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003733
3734 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003735 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003736
3737 /* Give the overlay scaler a chance to enable if it's on this pipe */
3738 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003739 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003740
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003741 for_each_encoder_on_crtc(dev, crtc, encoder)
3742 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003743}
3744
3745static void i9xx_crtc_disable(struct drm_crtc *crtc)
3746{
3747 struct drm_device *dev = crtc->dev;
3748 struct drm_i915_private *dev_priv = dev->dev_private;
3749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003750 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003751 int pipe = intel_crtc->pipe;
3752 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003753
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003754
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003755 if (!intel_crtc->active)
3756 return;
3757
Daniel Vetterea9d7582012-07-10 10:42:52 +02003758 for_each_encoder_on_crtc(dev, crtc, encoder)
3759 encoder->disable(encoder);
3760
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003761 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003762 intel_crtc_wait_for_pending_flips(crtc);
3763 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003764 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003765 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003766
Chris Wilson973d04f2011-07-08 12:22:37 +01003767 if (dev_priv->cfb_plane == plane)
3768 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003769
Jesse Barnesb24e7172011-01-04 15:09:30 -08003770 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003771 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003772 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003773
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003774 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003775 intel_update_fbc(dev);
3776 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003777}
3778
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003779static void i9xx_crtc_off(struct drm_crtc *crtc)
3780{
3781}
3782
Daniel Vetter976f8a22012-07-08 22:34:21 +02003783static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3784 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003785{
3786 struct drm_device *dev = crtc->dev;
3787 struct drm_i915_master_private *master_priv;
3788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3789 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003790
3791 if (!dev->primary->master)
3792 return;
3793
3794 master_priv = dev->primary->master->driver_priv;
3795 if (!master_priv->sarea_priv)
3796 return;
3797
Jesse Barnes79e53942008-11-07 14:24:08 -08003798 switch (pipe) {
3799 case 0:
3800 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3801 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3802 break;
3803 case 1:
3804 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3805 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3806 break;
3807 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003808 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003809 break;
3810 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003811}
3812
Daniel Vetter976f8a22012-07-08 22:34:21 +02003813/**
3814 * Sets the power management mode of the pipe and plane.
3815 */
3816void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003817{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003818 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003819 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003820 struct intel_encoder *intel_encoder;
3821 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003822
Daniel Vetter976f8a22012-07-08 22:34:21 +02003823 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3824 enable |= intel_encoder->connectors_active;
3825
3826 if (enable)
3827 dev_priv->display.crtc_enable(crtc);
3828 else
3829 dev_priv->display.crtc_disable(crtc);
3830
3831 intel_crtc_update_sarea(crtc, enable);
3832}
3833
3834static void intel_crtc_noop(struct drm_crtc *crtc)
3835{
3836}
3837
3838static void intel_crtc_disable(struct drm_crtc *crtc)
3839{
3840 struct drm_device *dev = crtc->dev;
3841 struct drm_connector *connector;
3842 struct drm_i915_private *dev_priv = dev->dev_private;
3843
3844 /* crtc should still be enabled when we disable it. */
3845 WARN_ON(!crtc->enabled);
3846
3847 dev_priv->display.crtc_disable(crtc);
3848 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003849 dev_priv->display.off(crtc);
3850
Chris Wilson931872f2012-01-16 23:01:13 +00003851 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3852 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003853
3854 if (crtc->fb) {
3855 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003856 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003857 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003858 crtc->fb = NULL;
3859 }
3860
3861 /* Update computed state. */
3862 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3863 if (!connector->encoder || !connector->encoder->crtc)
3864 continue;
3865
3866 if (connector->encoder->crtc != crtc)
3867 continue;
3868
3869 connector->dpms = DRM_MODE_DPMS_OFF;
3870 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003871 }
3872}
3873
Daniel Vettera261b242012-07-26 19:21:47 +02003874void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003875{
Daniel Vettera261b242012-07-26 19:21:47 +02003876 struct drm_crtc *crtc;
3877
3878 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3879 if (crtc->enabled)
3880 intel_crtc_disable(crtc);
3881 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003882}
3883
Daniel Vetter1f703852012-07-11 16:51:39 +02003884void intel_encoder_noop(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003885{
Jesse Barnes79e53942008-11-07 14:24:08 -08003886}
3887
Chris Wilsonea5b2132010-08-04 13:50:23 +01003888void intel_encoder_destroy(struct drm_encoder *encoder)
3889{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003890 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003891
Chris Wilsonea5b2132010-08-04 13:50:23 +01003892 drm_encoder_cleanup(encoder);
3893 kfree(intel_encoder);
3894}
3895
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003896/* Simple dpms helper for encodres with just one connector, no cloning and only
3897 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3898 * state of the entire output pipe. */
3899void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3900{
3901 if (mode == DRM_MODE_DPMS_ON) {
3902 encoder->connectors_active = true;
3903
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003904 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003905 } else {
3906 encoder->connectors_active = false;
3907
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003908 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003909 }
3910}
3911
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003912/* Cross check the actual hw state with our own modeset state tracking (and it's
3913 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003914static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003915{
3916 if (connector->get_hw_state(connector)) {
3917 struct intel_encoder *encoder = connector->encoder;
3918 struct drm_crtc *crtc;
3919 bool encoder_enabled;
3920 enum pipe pipe;
3921
3922 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3923 connector->base.base.id,
3924 drm_get_connector_name(&connector->base));
3925
3926 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3927 "wrong connector dpms state\n");
3928 WARN(connector->base.encoder != &encoder->base,
3929 "active connector not linked to encoder\n");
3930 WARN(!encoder->connectors_active,
3931 "encoder->connectors_active not set\n");
3932
3933 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3934 WARN(!encoder_enabled, "encoder not enabled\n");
3935 if (WARN_ON(!encoder->base.crtc))
3936 return;
3937
3938 crtc = encoder->base.crtc;
3939
3940 WARN(!crtc->enabled, "crtc not enabled\n");
3941 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3942 WARN(pipe != to_intel_crtc(crtc)->pipe,
3943 "encoder active on the wrong pipe\n");
3944 }
3945}
3946
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003947/* Even simpler default implementation, if there's really no special case to
3948 * consider. */
3949void intel_connector_dpms(struct drm_connector *connector, int mode)
3950{
3951 struct intel_encoder *encoder = intel_attached_encoder(connector);
3952
3953 /* All the simple cases only support two dpms states. */
3954 if (mode != DRM_MODE_DPMS_ON)
3955 mode = DRM_MODE_DPMS_OFF;
3956
3957 if (mode == connector->dpms)
3958 return;
3959
3960 connector->dpms = mode;
3961
3962 /* Only need to change hw state when actually enabled */
3963 if (encoder->base.crtc)
3964 intel_encoder_dpms(encoder, mode);
3965 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003966 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003967
Daniel Vetterb9805142012-08-31 17:37:33 +02003968 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003969}
3970
Daniel Vetterf0947c32012-07-02 13:10:34 +02003971/* Simple connector->get_hw_state implementation for encoders that support only
3972 * one connector and no cloning and hence the encoder state determines the state
3973 * of the connector. */
3974bool intel_connector_get_hw_state(struct intel_connector *connector)
3975{
Daniel Vetter24929352012-07-02 20:28:59 +02003976 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003977 struct intel_encoder *encoder = connector->encoder;
3978
3979 return encoder->get_hw_state(encoder, &pipe);
3980}
3981
Jesse Barnes79e53942008-11-07 14:24:08 -08003982static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
Daniel Vetter35313cd2012-07-20 10:30:45 +02003983 const struct drm_display_mode *mode,
Jesse Barnes79e53942008-11-07 14:24:08 -08003984 struct drm_display_mode *adjusted_mode)
3985{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003986 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003987
Eric Anholtbad720f2009-10-22 16:11:14 -07003988 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003989 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003990 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3991 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003992 }
Chris Wilson89749352010-09-12 18:25:19 +01003993
Daniel Vetterf9bef082012-04-15 19:53:19 +02003994 /* All interlaced capable intel hw wants timings in frames. Note though
3995 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3996 * timings, so we need to be careful not to clobber these.*/
3997 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3998 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003999
Chris Wilson44f46b422012-06-21 13:19:59 +03004000 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
4001 * with a hsync front porch of 0.
4002 */
4003 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4004 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
4005 return false;
4006
Jesse Barnes79e53942008-11-07 14:24:08 -08004007 return true;
4008}
4009
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004010static int valleyview_get_display_clock_speed(struct drm_device *dev)
4011{
4012 return 400000; /* FIXME */
4013}
4014
Jesse Barnese70236a2009-09-21 10:42:27 -07004015static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004016{
Jesse Barnese70236a2009-09-21 10:42:27 -07004017 return 400000;
4018}
Jesse Barnes79e53942008-11-07 14:24:08 -08004019
Jesse Barnese70236a2009-09-21 10:42:27 -07004020static int i915_get_display_clock_speed(struct drm_device *dev)
4021{
4022 return 333000;
4023}
Jesse Barnes79e53942008-11-07 14:24:08 -08004024
Jesse Barnese70236a2009-09-21 10:42:27 -07004025static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4026{
4027 return 200000;
4028}
Jesse Barnes79e53942008-11-07 14:24:08 -08004029
Jesse Barnese70236a2009-09-21 10:42:27 -07004030static int i915gm_get_display_clock_speed(struct drm_device *dev)
4031{
4032 u16 gcfgc = 0;
4033
4034 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4035
4036 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004037 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004038 else {
4039 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4040 case GC_DISPLAY_CLOCK_333_MHZ:
4041 return 333000;
4042 default:
4043 case GC_DISPLAY_CLOCK_190_200_MHZ:
4044 return 190000;
4045 }
4046 }
4047}
Jesse Barnes79e53942008-11-07 14:24:08 -08004048
Jesse Barnese70236a2009-09-21 10:42:27 -07004049static int i865_get_display_clock_speed(struct drm_device *dev)
4050{
4051 return 266000;
4052}
4053
4054static int i855_get_display_clock_speed(struct drm_device *dev)
4055{
4056 u16 hpllcc = 0;
4057 /* Assume that the hardware is in the high speed state. This
4058 * should be the default.
4059 */
4060 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4061 case GC_CLOCK_133_200:
4062 case GC_CLOCK_100_200:
4063 return 200000;
4064 case GC_CLOCK_166_250:
4065 return 250000;
4066 case GC_CLOCK_100_133:
4067 return 133000;
4068 }
4069
4070 /* Shouldn't happen */
4071 return 0;
4072}
4073
4074static int i830_get_display_clock_speed(struct drm_device *dev)
4075{
4076 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004077}
4078
Zhenyu Wang2c072452009-06-05 15:38:42 +08004079struct fdi_m_n {
4080 u32 tu;
4081 u32 gmch_m;
4082 u32 gmch_n;
4083 u32 link_m;
4084 u32 link_n;
4085};
4086
4087static void
4088fdi_reduce_ratio(u32 *num, u32 *den)
4089{
4090 while (*num > 0xffffff || *den > 0xffffff) {
4091 *num >>= 1;
4092 *den >>= 1;
4093 }
4094}
4095
Zhenyu Wang2c072452009-06-05 15:38:42 +08004096static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004097ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
4098 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004099{
Zhenyu Wang2c072452009-06-05 15:38:42 +08004100 m_n->tu = 64; /* default size */
4101
Chris Wilson22ed1112010-12-04 01:01:29 +00004102 /* BUG_ON(pixel_clock > INT_MAX / 36); */
4103 m_n->gmch_m = bits_per_pixel * pixel_clock;
4104 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004105 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
4106
Chris Wilson22ed1112010-12-04 01:01:29 +00004107 m_n->link_m = pixel_clock;
4108 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004109 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
4110}
4111
Chris Wilsona7615032011-01-12 17:04:08 +00004112static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4113{
Keith Packard72bbe582011-09-26 16:09:45 -07004114 if (i915_panel_use_ssc >= 0)
4115 return i915_panel_use_ssc != 0;
4116 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004117 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004118}
4119
Jesse Barnes5a354202011-06-24 12:19:22 -07004120/**
4121 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4122 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004123 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07004124 *
4125 * A pipe may be connected to one or more outputs. Based on the depth of the
4126 * attached framebuffer, choose a good color depth to use on the pipe.
4127 *
4128 * If possible, match the pipe depth to the fb depth. In some cases, this
4129 * isn't ideal, because the connected output supports a lesser or restricted
4130 * set of depths. Resolve that here:
4131 * LVDS typically supports only 6bpc, so clamp down in that case
4132 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4133 * Displays may support a restricted set as well, check EDID and clamp as
4134 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004135 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07004136 *
4137 * RETURNS:
4138 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4139 * true if they don't match).
4140 */
4141static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004142 struct drm_framebuffer *fb,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004143 unsigned int *pipe_bpp,
4144 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07004145{
4146 struct drm_device *dev = crtc->dev;
4147 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes5a354202011-06-24 12:19:22 -07004148 struct drm_connector *connector;
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004149 struct intel_encoder *intel_encoder;
Jesse Barnes5a354202011-06-24 12:19:22 -07004150 unsigned int display_bpc = UINT_MAX, bpc;
4151
4152 /* Walk the encoders & connectors on this crtc, get min bpc */
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004153 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004154
4155 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4156 unsigned int lvds_bpc;
4157
4158 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4159 LVDS_A3_POWER_UP)
4160 lvds_bpc = 8;
4161 else
4162 lvds_bpc = 6;
4163
4164 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004165 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004166 display_bpc = lvds_bpc;
4167 }
4168 continue;
4169 }
4170
Jesse Barnes5a354202011-06-24 12:19:22 -07004171 /* Not one of the known troublemakers, check the EDID */
4172 list_for_each_entry(connector, &dev->mode_config.connector_list,
4173 head) {
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004174 if (connector->encoder != &intel_encoder->base)
Jesse Barnes5a354202011-06-24 12:19:22 -07004175 continue;
4176
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004177 /* Don't use an invalid EDID bpc value */
4178 if (connector->display_info.bpc &&
4179 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004180 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004181 display_bpc = connector->display_info.bpc;
4182 }
4183 }
4184
4185 /*
4186 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4187 * through, clamp it down. (Note: >12bpc will be caught below.)
4188 */
4189 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4190 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04004191 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004192 display_bpc = 12;
4193 } else {
Adam Jackson82820492011-10-10 16:33:34 -04004194 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004195 display_bpc = 8;
4196 }
4197 }
4198 }
4199
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004200 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4201 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4202 display_bpc = 6;
4203 }
4204
Jesse Barnes5a354202011-06-24 12:19:22 -07004205 /*
4206 * We could just drive the pipe at the highest bpc all the time and
4207 * enable dithering as needed, but that costs bandwidth. So choose
4208 * the minimum value that expresses the full color range of the fb but
4209 * also stays within the max display bpc discovered above.
4210 */
4211
Daniel Vetter94352cf2012-07-05 22:51:56 +02004212 switch (fb->depth) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004213 case 8:
4214 bpc = 8; /* since we go through a colormap */
4215 break;
4216 case 15:
4217 case 16:
4218 bpc = 6; /* min is 18bpp */
4219 break;
4220 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004221 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004222 break;
4223 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004224 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004225 break;
4226 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004227 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004228 break;
4229 default:
4230 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4231 bpc = min((unsigned int)8, display_bpc);
4232 break;
4233 }
4234
Keith Packard578393c2011-09-05 11:53:21 -07004235 display_bpc = min(display_bpc, bpc);
4236
Adam Jackson82820492011-10-10 16:33:34 -04004237 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
4238 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004239
Keith Packard578393c2011-09-05 11:53:21 -07004240 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004241
4242 return display_bpc != bpc;
4243}
4244
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004245static int vlv_get_refclk(struct drm_crtc *crtc)
4246{
4247 struct drm_device *dev = crtc->dev;
4248 struct drm_i915_private *dev_priv = dev->dev_private;
4249 int refclk = 27000; /* for DP & HDMI */
4250
4251 return 100000; /* only one validated so far */
4252
4253 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4254 refclk = 96000;
4255 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4256 if (intel_panel_use_ssc(dev_priv))
4257 refclk = 100000;
4258 else
4259 refclk = 96000;
4260 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4261 refclk = 100000;
4262 }
4263
4264 return refclk;
4265}
4266
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004267static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4268{
4269 struct drm_device *dev = crtc->dev;
4270 struct drm_i915_private *dev_priv = dev->dev_private;
4271 int refclk;
4272
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004273 if (IS_VALLEYVIEW(dev)) {
4274 refclk = vlv_get_refclk(crtc);
4275 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004276 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4277 refclk = dev_priv->lvds_ssc_freq * 1000;
4278 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4279 refclk / 1000);
4280 } else if (!IS_GEN2(dev)) {
4281 refclk = 96000;
4282 } else {
4283 refclk = 48000;
4284 }
4285
4286 return refclk;
4287}
4288
4289static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
4290 intel_clock_t *clock)
4291{
4292 /* SDVO TV has fixed PLL values depend on its clock range,
4293 this mirrors vbios setting. */
4294 if (adjusted_mode->clock >= 100000
4295 && adjusted_mode->clock < 140500) {
4296 clock->p1 = 2;
4297 clock->p2 = 10;
4298 clock->n = 3;
4299 clock->m1 = 16;
4300 clock->m2 = 8;
4301 } else if (adjusted_mode->clock >= 140500
4302 && adjusted_mode->clock <= 200000) {
4303 clock->p1 = 1;
4304 clock->p2 = 10;
4305 clock->n = 6;
4306 clock->m1 = 12;
4307 clock->m2 = 8;
4308 }
4309}
4310
Jesse Barnesa7516a02011-12-15 12:30:37 -08004311static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
4312 intel_clock_t *clock,
4313 intel_clock_t *reduced_clock)
4314{
4315 struct drm_device *dev = crtc->dev;
4316 struct drm_i915_private *dev_priv = dev->dev_private;
4317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4318 int pipe = intel_crtc->pipe;
4319 u32 fp, fp2 = 0;
4320
4321 if (IS_PINEVIEW(dev)) {
4322 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
4323 if (reduced_clock)
4324 fp2 = (1 << reduced_clock->n) << 16 |
4325 reduced_clock->m1 << 8 | reduced_clock->m2;
4326 } else {
4327 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
4328 if (reduced_clock)
4329 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
4330 reduced_clock->m2;
4331 }
4332
4333 I915_WRITE(FP0(pipe), fp);
4334
4335 intel_crtc->lowfreq_avail = false;
4336 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4337 reduced_clock && i915_powersave) {
4338 I915_WRITE(FP1(pipe), fp2);
4339 intel_crtc->lowfreq_avail = true;
4340 } else {
4341 I915_WRITE(FP1(pipe), fp);
4342 }
4343}
4344
Daniel Vetter93e537a2012-03-28 23:11:26 +02004345static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
4346 struct drm_display_mode *adjusted_mode)
4347{
4348 struct drm_device *dev = crtc->dev;
4349 struct drm_i915_private *dev_priv = dev->dev_private;
4350 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4351 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01004352 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004353
4354 temp = I915_READ(LVDS);
4355 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4356 if (pipe == 1) {
4357 temp |= LVDS_PIPEB_SELECT;
4358 } else {
4359 temp &= ~LVDS_PIPEB_SELECT;
4360 }
4361 /* set the corresponsding LVDS_BORDER bit */
4362 temp |= dev_priv->lvds_border_bits;
4363 /* Set the B0-B3 data pairs corresponding to whether we're going to
4364 * set the DPLLs for dual-channel mode or not.
4365 */
4366 if (clock->p2 == 7)
4367 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4368 else
4369 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4370
4371 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4372 * appropriately here, but we need to look more thoroughly into how
4373 * panels behave in the two modes.
4374 */
4375 /* set the dithering flag on LVDS as needed */
4376 if (INTEL_INFO(dev)->gen >= 4) {
4377 if (dev_priv->lvds_dither)
4378 temp |= LVDS_ENABLE_DITHER;
4379 else
4380 temp &= ~LVDS_ENABLE_DITHER;
4381 }
Chris Wilson284d5df2012-04-14 17:41:59 +01004382 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02004383 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004384 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004385 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004386 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004387 I915_WRITE(LVDS, temp);
4388}
4389
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004390static void vlv_update_pll(struct drm_crtc *crtc,
4391 struct drm_display_mode *mode,
4392 struct drm_display_mode *adjusted_mode,
4393 intel_clock_t *clock, intel_clock_t *reduced_clock,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304394 int num_connectors)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004395{
4396 struct drm_device *dev = crtc->dev;
4397 struct drm_i915_private *dev_priv = dev->dev_private;
4398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4399 int pipe = intel_crtc->pipe;
4400 u32 dpll, mdiv, pdiv;
4401 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304402 bool is_sdvo;
4403 u32 temp;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004404
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304405 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4406 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4407
4408 dpll = DPLL_VGA_MODE_DIS;
4409 dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
4410 dpll |= DPLL_REFA_CLK_ENABLE_VLV;
4411 dpll |= DPLL_INTEGRATED_CLOCK_VLV;
4412
4413 I915_WRITE(DPLL(pipe), dpll);
4414 POSTING_READ(DPLL(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004415
4416 bestn = clock->n;
4417 bestm1 = clock->m1;
4418 bestm2 = clock->m2;
4419 bestp1 = clock->p1;
4420 bestp2 = clock->p2;
4421
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304422 /*
4423 * In Valleyview PLL and program lane counter registers are exposed
4424 * through DPIO interface
4425 */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004426 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4427 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4428 mdiv |= ((bestn << DPIO_N_SHIFT));
4429 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4430 mdiv |= (1 << DPIO_K_SHIFT);
4431 mdiv |= DPIO_ENABLE_CALIBRATION;
4432 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4433
4434 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4435
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304436 pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004437 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304438 (7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
4439 (5 << DPIO_CLK_BIAS_CTL_SHIFT);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004440 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4441
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304442 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004443
4444 dpll |= DPLL_VCO_ENABLE;
4445 I915_WRITE(DPLL(pipe), dpll);
4446 POSTING_READ(DPLL(pipe));
4447 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4448 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4449
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304450 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004451
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304452 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4453 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4454
4455 I915_WRITE(DPLL(pipe), dpll);
4456
4457 /* Wait for the clocks to stabilize. */
4458 POSTING_READ(DPLL(pipe));
4459 udelay(150);
4460
4461 temp = 0;
4462 if (is_sdvo) {
4463 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004464 if (temp > 1)
4465 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4466 else
4467 temp = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004468 }
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304469 I915_WRITE(DPLL_MD(pipe), temp);
4470 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004471
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304472 /* Now program lane control registers */
4473 if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
4474 || intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
4475 {
4476 temp = 0x1000C4;
4477 if(pipe == 1)
4478 temp |= (1 << 21);
4479 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
4480 }
4481 if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
4482 {
4483 temp = 0x1000C4;
4484 if(pipe == 1)
4485 temp |= (1 << 21);
4486 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
4487 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004488}
4489
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004490static void i9xx_update_pll(struct drm_crtc *crtc,
4491 struct drm_display_mode *mode,
4492 struct drm_display_mode *adjusted_mode,
4493 intel_clock_t *clock, intel_clock_t *reduced_clock,
4494 int num_connectors)
4495{
4496 struct drm_device *dev = crtc->dev;
4497 struct drm_i915_private *dev_priv = dev->dev_private;
4498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4499 int pipe = intel_crtc->pipe;
4500 u32 dpll;
4501 bool is_sdvo;
4502
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304503 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4504
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004505 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4506 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4507
4508 dpll = DPLL_VGA_MODE_DIS;
4509
4510 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4511 dpll |= DPLLB_MODE_LVDS;
4512 else
4513 dpll |= DPLLB_MODE_DAC_SERIAL;
4514 if (is_sdvo) {
4515 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4516 if (pixel_multiplier > 1) {
4517 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4518 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4519 }
4520 dpll |= DPLL_DVO_HIGH_SPEED;
4521 }
4522 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4523 dpll |= DPLL_DVO_HIGH_SPEED;
4524
4525 /* compute bitmask from p1 value */
4526 if (IS_PINEVIEW(dev))
4527 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4528 else {
4529 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4530 if (IS_G4X(dev) && reduced_clock)
4531 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4532 }
4533 switch (clock->p2) {
4534 case 5:
4535 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4536 break;
4537 case 7:
4538 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4539 break;
4540 case 10:
4541 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4542 break;
4543 case 14:
4544 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4545 break;
4546 }
4547 if (INTEL_INFO(dev)->gen >= 4)
4548 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4549
4550 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4551 dpll |= PLL_REF_INPUT_TVCLKINBC;
4552 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4553 /* XXX: just matching BIOS for now */
4554 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4555 dpll |= 3;
4556 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4557 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4558 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4559 else
4560 dpll |= PLL_REF_INPUT_DREFCLK;
4561
4562 dpll |= DPLL_VCO_ENABLE;
4563 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4564 POSTING_READ(DPLL(pipe));
4565 udelay(150);
4566
4567 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4568 * This is an exception to the general rule that mode_set doesn't turn
4569 * things on.
4570 */
4571 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4572 intel_update_lvds(crtc, clock, adjusted_mode);
4573
4574 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4575 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4576
4577 I915_WRITE(DPLL(pipe), dpll);
4578
4579 /* Wait for the clocks to stabilize. */
4580 POSTING_READ(DPLL(pipe));
4581 udelay(150);
4582
4583 if (INTEL_INFO(dev)->gen >= 4) {
4584 u32 temp = 0;
4585 if (is_sdvo) {
4586 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4587 if (temp > 1)
4588 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4589 else
4590 temp = 0;
4591 }
4592 I915_WRITE(DPLL_MD(pipe), temp);
4593 } else {
4594 /* The pixel multiplier can only be updated once the
4595 * DPLL is enabled and the clocks are stable.
4596 *
4597 * So write it again.
4598 */
4599 I915_WRITE(DPLL(pipe), dpll);
4600 }
4601}
4602
4603static void i8xx_update_pll(struct drm_crtc *crtc,
4604 struct drm_display_mode *adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304605 intel_clock_t *clock, intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004606 int num_connectors)
4607{
4608 struct drm_device *dev = crtc->dev;
4609 struct drm_i915_private *dev_priv = dev->dev_private;
4610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4611 int pipe = intel_crtc->pipe;
4612 u32 dpll;
4613
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304614 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4615
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004616 dpll = DPLL_VGA_MODE_DIS;
4617
4618 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4619 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4620 } else {
4621 if (clock->p1 == 2)
4622 dpll |= PLL_P1_DIVIDE_BY_TWO;
4623 else
4624 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4625 if (clock->p2 == 4)
4626 dpll |= PLL_P2_DIVIDE_BY_4;
4627 }
4628
4629 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4630 /* XXX: just matching BIOS for now */
4631 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4632 dpll |= 3;
4633 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4634 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4635 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4636 else
4637 dpll |= PLL_REF_INPUT_DREFCLK;
4638
4639 dpll |= DPLL_VCO_ENABLE;
4640 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4641 POSTING_READ(DPLL(pipe));
4642 udelay(150);
4643
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004644 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4645 * This is an exception to the general rule that mode_set doesn't turn
4646 * things on.
4647 */
4648 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4649 intel_update_lvds(crtc, clock, adjusted_mode);
4650
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004651 I915_WRITE(DPLL(pipe), dpll);
4652
4653 /* Wait for the clocks to stabilize. */
4654 POSTING_READ(DPLL(pipe));
4655 udelay(150);
4656
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004657 /* The pixel multiplier can only be updated once the
4658 * DPLL is enabled and the clocks are stable.
4659 *
4660 * So write it again.
4661 */
4662 I915_WRITE(DPLL(pipe), dpll);
4663}
4664
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004665static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4666 struct drm_display_mode *mode,
4667 struct drm_display_mode *adjusted_mode)
4668{
4669 struct drm_device *dev = intel_crtc->base.dev;
4670 struct drm_i915_private *dev_priv = dev->dev_private;
4671 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004672 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004673 uint32_t vsyncshift;
4674
4675 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4676 /* the chip adds 2 halflines automatically */
4677 adjusted_mode->crtc_vtotal -= 1;
4678 adjusted_mode->crtc_vblank_end -= 1;
4679 vsyncshift = adjusted_mode->crtc_hsync_start
4680 - adjusted_mode->crtc_htotal / 2;
4681 } else {
4682 vsyncshift = 0;
4683 }
4684
4685 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004686 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004687
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004688 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004689 (adjusted_mode->crtc_hdisplay - 1) |
4690 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004691 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004692 (adjusted_mode->crtc_hblank_start - 1) |
4693 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004694 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004695 (adjusted_mode->crtc_hsync_start - 1) |
4696 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4697
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004698 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004699 (adjusted_mode->crtc_vdisplay - 1) |
4700 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004701 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004702 (adjusted_mode->crtc_vblank_start - 1) |
4703 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004704 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004705 (adjusted_mode->crtc_vsync_start - 1) |
4706 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4707
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004708 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4709 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4710 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4711 * bits. */
4712 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4713 (pipe == PIPE_B || pipe == PIPE_C))
4714 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4715
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004716 /* pipesrc controls the size that is scaled from, which should
4717 * always be the user's requested size.
4718 */
4719 I915_WRITE(PIPESRC(pipe),
4720 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4721}
4722
Eric Anholtf564048e2011-03-30 13:01:02 -07004723static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4724 struct drm_display_mode *mode,
4725 struct drm_display_mode *adjusted_mode,
4726 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004727 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004728{
4729 struct drm_device *dev = crtc->dev;
4730 struct drm_i915_private *dev_priv = dev->dev_private;
4731 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4732 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004733 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004734 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004735 intel_clock_t clock, reduced_clock;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004736 u32 dspcntr, pipeconf;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004737 bool ok, has_reduced_clock = false, is_sdvo = false;
4738 bool is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004739 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004740 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004741 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004742
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004743 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004744 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004745 case INTEL_OUTPUT_LVDS:
4746 is_lvds = true;
4747 break;
4748 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004749 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004750 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004751 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004752 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004753 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004754 case INTEL_OUTPUT_TVOUT:
4755 is_tv = true;
4756 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004757 case INTEL_OUTPUT_DISPLAYPORT:
4758 is_dp = true;
4759 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004760 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004761
Eric Anholtc751ce42010-03-25 11:48:48 -07004762 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004763 }
4764
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004765 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004766
Ma Lingd4906092009-03-18 20:13:27 +08004767 /*
4768 * Returns a set of divisors for the desired target clock with the given
4769 * refclk, or FALSE. The returned values represent the clock equation:
4770 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4771 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004772 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004773 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4774 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004775 if (!ok) {
4776 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004777 return -EINVAL;
4778 }
4779
4780 /* Ensure that the cursor is valid for the new mode before changing... */
4781 intel_crtc_update_cursor(crtc, true);
4782
4783 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004784 /*
4785 * Ensure we match the reduced clock's P to the target clock.
4786 * If the clocks don't match, we can't switch the display clock
4787 * by using the FP0/FP1. In such case we will disable the LVDS
4788 * downclock feature.
4789 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004790 has_reduced_clock = limit->find_pll(limit, crtc,
4791 dev_priv->lvds_downclock,
4792 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004793 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004794 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004795 }
4796
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004797 if (is_sdvo && is_tv)
4798 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004799
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004800 if (IS_GEN2(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304801 i8xx_update_pll(crtc, adjusted_mode, &clock,
4802 has_reduced_clock ? &reduced_clock : NULL,
4803 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004804 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304805 vlv_update_pll(crtc, mode, adjusted_mode, &clock,
4806 has_reduced_clock ? &reduced_clock : NULL,
4807 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004808 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004809 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4810 has_reduced_clock ? &reduced_clock : NULL,
4811 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004812
4813 /* setup pipeconf */
4814 pipeconf = I915_READ(PIPECONF(pipe));
4815
4816 /* Set up the display plane register */
4817 dspcntr = DISPPLANE_GAMMA_ENABLE;
4818
Eric Anholt929c77f2011-03-30 13:01:04 -07004819 if (pipe == 0)
4820 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4821 else
4822 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004823
4824 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4825 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4826 * core speed.
4827 *
4828 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4829 * pipe == 0 check?
4830 */
4831 if (mode->clock >
4832 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4833 pipeconf |= PIPECONF_DOUBLE_WIDE;
4834 else
4835 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4836 }
4837
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004838 /* default to 8bpc */
4839 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
4840 if (is_dp) {
Jani Nikula0c96c652012-09-26 18:43:10 +03004841 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004842 pipeconf |= PIPECONF_BPP_6 |
4843 PIPECONF_DITHER_EN |
4844 PIPECONF_DITHER_TYPE_SP;
4845 }
4846 }
4847
Gajanan Bhat19c03922012-09-27 19:13:07 +05304848 if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4849 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4850 pipeconf |= PIPECONF_BPP_6 |
4851 PIPECONF_ENABLE |
4852 I965_PIPECONF_ACTIVE;
4853 }
4854 }
4855
Eric Anholtf564048e2011-03-30 13:01:02 -07004856 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4857 drm_mode_debug_printmodeline(mode);
4858
Jesse Barnesa7516a02011-12-15 12:30:37 -08004859 if (HAS_PIPE_CXSR(dev)) {
4860 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004861 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4862 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004863 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004864 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4865 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4866 }
4867 }
4868
Keith Packard617cf882012-02-08 13:53:38 -08004869 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004870 if (!IS_GEN2(dev) &&
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004871 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Eric Anholtf564048e2011-03-30 13:01:02 -07004872 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004873 else
Keith Packard617cf882012-02-08 13:53:38 -08004874 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004875
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004876 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004877
4878 /* pipesrc and dspsize control the size that is scaled from,
4879 * which should always be the user's requested size.
4880 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004881 I915_WRITE(DSPSIZE(plane),
4882 ((mode->vdisplay - 1) << 16) |
4883 (mode->hdisplay - 1));
4884 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004885
Eric Anholtf564048e2011-03-30 13:01:02 -07004886 I915_WRITE(PIPECONF(pipe), pipeconf);
4887 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004888 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004889
4890 intel_wait_for_vblank(dev, pipe);
4891
Eric Anholtf564048e2011-03-30 13:01:02 -07004892 I915_WRITE(DSPCNTR(plane), dspcntr);
4893 POSTING_READ(DSPCNTR(plane));
4894
Daniel Vetter94352cf2012-07-05 22:51:56 +02004895 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004896
4897 intel_update_watermarks(dev);
4898
Eric Anholtf564048e2011-03-30 13:01:02 -07004899 return ret;
4900}
4901
Keith Packard9fb526d2011-09-26 22:24:57 -07004902/*
4903 * Initialize reference clocks when the driver loads
4904 */
4905void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004906{
4907 struct drm_i915_private *dev_priv = dev->dev_private;
4908 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004909 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004910 u32 temp;
4911 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004912 bool has_cpu_edp = false;
4913 bool has_pch_edp = false;
4914 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004915 bool has_ck505 = false;
4916 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004917
4918 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004919 list_for_each_entry(encoder, &mode_config->encoder_list,
4920 base.head) {
4921 switch (encoder->type) {
4922 case INTEL_OUTPUT_LVDS:
4923 has_panel = true;
4924 has_lvds = true;
4925 break;
4926 case INTEL_OUTPUT_EDP:
4927 has_panel = true;
4928 if (intel_encoder_is_pch_edp(&encoder->base))
4929 has_pch_edp = true;
4930 else
4931 has_cpu_edp = true;
4932 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004933 }
4934 }
4935
Keith Packard99eb6a02011-09-26 14:29:12 -07004936 if (HAS_PCH_IBX(dev)) {
4937 has_ck505 = dev_priv->display_clock_mode;
4938 can_ssc = has_ck505;
4939 } else {
4940 has_ck505 = false;
4941 can_ssc = true;
4942 }
4943
4944 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4945 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4946 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004947
4948 /* Ironlake: try to setup display ref clock before DPLL
4949 * enabling. This is only under driver's control after
4950 * PCH B stepping, previous chipset stepping should be
4951 * ignoring this setting.
4952 */
4953 temp = I915_READ(PCH_DREF_CONTROL);
4954 /* Always enable nonspread source */
4955 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004956
Keith Packard99eb6a02011-09-26 14:29:12 -07004957 if (has_ck505)
4958 temp |= DREF_NONSPREAD_CK505_ENABLE;
4959 else
4960 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004961
Keith Packard199e5d72011-09-22 12:01:57 -07004962 if (has_panel) {
4963 temp &= ~DREF_SSC_SOURCE_MASK;
4964 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004965
Keith Packard199e5d72011-09-22 12:01:57 -07004966 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004967 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004968 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004969 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004970 } else
4971 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004972
4973 /* Get SSC going before enabling the outputs */
4974 I915_WRITE(PCH_DREF_CONTROL, temp);
4975 POSTING_READ(PCH_DREF_CONTROL);
4976 udelay(200);
4977
Jesse Barnes13d83a62011-08-03 12:59:20 -07004978 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4979
4980 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004981 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004982 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004983 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004984 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004985 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004986 else
4987 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004988 } else
4989 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4990
4991 I915_WRITE(PCH_DREF_CONTROL, temp);
4992 POSTING_READ(PCH_DREF_CONTROL);
4993 udelay(200);
4994 } else {
4995 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4996
4997 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4998
4999 /* Turn off CPU output */
5000 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5001
5002 I915_WRITE(PCH_DREF_CONTROL, temp);
5003 POSTING_READ(PCH_DREF_CONTROL);
5004 udelay(200);
5005
5006 /* Turn off the SSC source */
5007 temp &= ~DREF_SSC_SOURCE_MASK;
5008 temp |= DREF_SSC_SOURCE_DISABLE;
5009
5010 /* Turn off SSC1 */
5011 temp &= ~ DREF_SSC1_ENABLE;
5012
Jesse Barnes13d83a62011-08-03 12:59:20 -07005013 I915_WRITE(PCH_DREF_CONTROL, temp);
5014 POSTING_READ(PCH_DREF_CONTROL);
5015 udelay(200);
5016 }
5017}
5018
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005019static int ironlake_get_refclk(struct drm_crtc *crtc)
5020{
5021 struct drm_device *dev = crtc->dev;
5022 struct drm_i915_private *dev_priv = dev->dev_private;
5023 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005024 struct intel_encoder *edp_encoder = NULL;
5025 int num_connectors = 0;
5026 bool is_lvds = false;
5027
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005028 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005029 switch (encoder->type) {
5030 case INTEL_OUTPUT_LVDS:
5031 is_lvds = true;
5032 break;
5033 case INTEL_OUTPUT_EDP:
5034 edp_encoder = encoder;
5035 break;
5036 }
5037 num_connectors++;
5038 }
5039
5040 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5041 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5042 dev_priv->lvds_ssc_freq);
5043 return dev_priv->lvds_ssc_freq * 1000;
5044 }
5045
5046 return 120000;
5047}
5048
Paulo Zanonic8203562012-09-12 10:06:29 -03005049static void ironlake_set_pipeconf(struct drm_crtc *crtc,
5050 struct drm_display_mode *adjusted_mode,
5051 bool dither)
5052{
5053 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5055 int pipe = intel_crtc->pipe;
5056 uint32_t val;
5057
5058 val = I915_READ(PIPECONF(pipe));
5059
5060 val &= ~PIPE_BPC_MASK;
5061 switch (intel_crtc->bpp) {
5062 case 18:
5063 val |= PIPE_6BPC;
5064 break;
5065 case 24:
5066 val |= PIPE_8BPC;
5067 break;
5068 case 30:
5069 val |= PIPE_10BPC;
5070 break;
5071 case 36:
5072 val |= PIPE_12BPC;
5073 break;
5074 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005075 /* Case prevented by intel_choose_pipe_bpp_dither. */
5076 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005077 }
5078
5079 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5080 if (dither)
5081 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5082
5083 val &= ~PIPECONF_INTERLACE_MASK;
5084 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5085 val |= PIPECONF_INTERLACED_ILK;
5086 else
5087 val |= PIPECONF_PROGRESSIVE;
5088
5089 I915_WRITE(PIPECONF(pipe), val);
5090 POSTING_READ(PIPECONF(pipe));
5091}
5092
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005093static void haswell_set_pipeconf(struct drm_crtc *crtc,
5094 struct drm_display_mode *adjusted_mode,
5095 bool dither)
5096{
5097 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5098 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005099 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005100 uint32_t val;
5101
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005102 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005103
5104 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5105 if (dither)
5106 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5107
5108 val &= ~PIPECONF_INTERLACE_MASK_HSW;
5109 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5110 val |= PIPECONF_INTERLACED_ILK;
5111 else
5112 val |= PIPECONF_PROGRESSIVE;
5113
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005114 I915_WRITE(PIPECONF(cpu_transcoder), val);
5115 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005116}
5117
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005118static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5119 struct drm_display_mode *adjusted_mode,
5120 intel_clock_t *clock,
5121 bool *has_reduced_clock,
5122 intel_clock_t *reduced_clock)
5123{
5124 struct drm_device *dev = crtc->dev;
5125 struct drm_i915_private *dev_priv = dev->dev_private;
5126 struct intel_encoder *intel_encoder;
5127 int refclk;
5128 const intel_limit_t *limit;
5129 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5130
5131 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5132 switch (intel_encoder->type) {
5133 case INTEL_OUTPUT_LVDS:
5134 is_lvds = true;
5135 break;
5136 case INTEL_OUTPUT_SDVO:
5137 case INTEL_OUTPUT_HDMI:
5138 is_sdvo = true;
5139 if (intel_encoder->needs_tv_clock)
5140 is_tv = true;
5141 break;
5142 case INTEL_OUTPUT_TVOUT:
5143 is_tv = true;
5144 break;
5145 }
5146 }
5147
5148 refclk = ironlake_get_refclk(crtc);
5149
5150 /*
5151 * Returns a set of divisors for the desired target clock with the given
5152 * refclk, or FALSE. The returned values represent the clock equation:
5153 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5154 */
5155 limit = intel_limit(crtc, refclk);
5156 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5157 clock);
5158 if (!ret)
5159 return false;
5160
5161 if (is_lvds && dev_priv->lvds_downclock_avail) {
5162 /*
5163 * Ensure we match the reduced clock's P to the target clock.
5164 * If the clocks don't match, we can't switch the display clock
5165 * by using the FP0/FP1. In such case we will disable the LVDS
5166 * downclock feature.
5167 */
5168 *has_reduced_clock = limit->find_pll(limit, crtc,
5169 dev_priv->lvds_downclock,
5170 refclk,
5171 clock,
5172 reduced_clock);
5173 }
5174
5175 if (is_sdvo && is_tv)
5176 i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);
5177
5178 return true;
5179}
5180
Daniel Vetter01a415f2012-10-27 15:58:40 +02005181static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5182{
5183 struct drm_i915_private *dev_priv = dev->dev_private;
5184 uint32_t temp;
5185
5186 temp = I915_READ(SOUTH_CHICKEN1);
5187 if (temp & FDI_BC_BIFURCATION_SELECT)
5188 return;
5189
5190 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5191 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5192
5193 temp |= FDI_BC_BIFURCATION_SELECT;
5194 DRM_DEBUG_KMS("enabling fdi C rx\n");
5195 I915_WRITE(SOUTH_CHICKEN1, temp);
5196 POSTING_READ(SOUTH_CHICKEN1);
5197}
5198
5199static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
5200{
5201 struct drm_device *dev = intel_crtc->base.dev;
5202 struct drm_i915_private *dev_priv = dev->dev_private;
5203 struct intel_crtc *pipe_B_crtc =
5204 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5205
5206 DRM_DEBUG_KMS("checking fdi config on pipe %i, lanes %i\n",
5207 intel_crtc->pipe, intel_crtc->fdi_lanes);
5208 if (intel_crtc->fdi_lanes > 4) {
5209 DRM_DEBUG_KMS("invalid fdi lane config on pipe %i: %i lanes\n",
5210 intel_crtc->pipe, intel_crtc->fdi_lanes);
5211 /* Clamp lanes to avoid programming the hw with bogus values. */
5212 intel_crtc->fdi_lanes = 4;
5213
5214 return false;
5215 }
5216
5217 if (dev_priv->num_pipe == 2)
5218 return true;
5219
5220 switch (intel_crtc->pipe) {
5221 case PIPE_A:
5222 return true;
5223 case PIPE_B:
5224 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5225 intel_crtc->fdi_lanes > 2) {
5226 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5227 intel_crtc->pipe, intel_crtc->fdi_lanes);
5228 /* Clamp lanes to avoid programming the hw with bogus values. */
5229 intel_crtc->fdi_lanes = 2;
5230
5231 return false;
5232 }
5233
5234 if (intel_crtc->fdi_lanes > 2)
5235 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5236 else
5237 cpt_enable_fdi_bc_bifurcation(dev);
5238
5239 return true;
5240 case PIPE_C:
5241 if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
5242 if (intel_crtc->fdi_lanes > 2) {
5243 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5244 intel_crtc->pipe, intel_crtc->fdi_lanes);
5245 /* Clamp lanes to avoid programming the hw with bogus values. */
5246 intel_crtc->fdi_lanes = 2;
5247
5248 return false;
5249 }
5250 } else {
5251 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5252 return false;
5253 }
5254
5255 cpt_enable_fdi_bc_bifurcation(dev);
5256
5257 return true;
5258 default:
5259 BUG();
5260 }
5261}
5262
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005263static void ironlake_set_m_n(struct drm_crtc *crtc,
5264 struct drm_display_mode *mode,
5265 struct drm_display_mode *adjusted_mode)
5266{
5267 struct drm_device *dev = crtc->dev;
5268 struct drm_i915_private *dev_priv = dev->dev_private;
5269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005270 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005271 struct intel_encoder *intel_encoder, *edp_encoder = NULL;
5272 struct fdi_m_n m_n = {0};
5273 int target_clock, pixel_multiplier, lane, link_bw;
5274 bool is_dp = false, is_cpu_edp = false;
5275
5276 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5277 switch (intel_encoder->type) {
5278 case INTEL_OUTPUT_DISPLAYPORT:
5279 is_dp = true;
5280 break;
5281 case INTEL_OUTPUT_EDP:
5282 is_dp = true;
5283 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5284 is_cpu_edp = true;
5285 edp_encoder = intel_encoder;
5286 break;
5287 }
5288 }
5289
5290 /* FDI link */
5291 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5292 lane = 0;
5293 /* CPU eDP doesn't require FDI link, so just set DP M/N
5294 according to current link config */
5295 if (is_cpu_edp) {
5296 intel_edp_link_config(edp_encoder, &lane, &link_bw);
5297 } else {
5298 /* FDI is a binary signal running at ~2.7GHz, encoding
5299 * each output octet as 10 bits. The actual frequency
5300 * is stored as a divider into a 100MHz clock, and the
5301 * mode pixel clock is stored in units of 1KHz.
5302 * Hence the bw of each lane in terms of the mode signal
5303 * is:
5304 */
5305 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5306 }
5307
5308 /* [e]DP over FDI requires target mode clock instead of link clock. */
5309 if (edp_encoder)
5310 target_clock = intel_edp_target_clock(edp_encoder, mode);
5311 else if (is_dp)
5312 target_clock = mode->clock;
5313 else
5314 target_clock = adjusted_mode->clock;
5315
5316 if (!lane) {
5317 /*
5318 * Account for spread spectrum to avoid
5319 * oversubscribing the link. Max center spread
5320 * is 2.5%; use 5% for safety's sake.
5321 */
5322 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
5323 lane = bps / (link_bw * 8) + 1;
5324 }
5325
5326 intel_crtc->fdi_lanes = lane;
5327
5328 if (pixel_multiplier > 1)
5329 link_bw *= pixel_multiplier;
5330 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5331 &m_n);
5332
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005333 I915_WRITE(PIPE_DATA_M1(cpu_transcoder), TU_SIZE(m_n.tu) | m_n.gmch_m);
5334 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
5335 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
5336 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005337}
5338
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005339static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5340 struct drm_display_mode *adjusted_mode,
5341 intel_clock_t *clock, u32 fp)
5342{
5343 struct drm_crtc *crtc = &intel_crtc->base;
5344 struct drm_device *dev = crtc->dev;
5345 struct drm_i915_private *dev_priv = dev->dev_private;
5346 struct intel_encoder *intel_encoder;
5347 uint32_t dpll;
5348 int factor, pixel_multiplier, num_connectors = 0;
5349 bool is_lvds = false, is_sdvo = false, is_tv = false;
5350 bool is_dp = false, is_cpu_edp = false;
5351
5352 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5353 switch (intel_encoder->type) {
5354 case INTEL_OUTPUT_LVDS:
5355 is_lvds = true;
5356 break;
5357 case INTEL_OUTPUT_SDVO:
5358 case INTEL_OUTPUT_HDMI:
5359 is_sdvo = true;
5360 if (intel_encoder->needs_tv_clock)
5361 is_tv = true;
5362 break;
5363 case INTEL_OUTPUT_TVOUT:
5364 is_tv = true;
5365 break;
5366 case INTEL_OUTPUT_DISPLAYPORT:
5367 is_dp = true;
5368 break;
5369 case INTEL_OUTPUT_EDP:
5370 is_dp = true;
5371 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5372 is_cpu_edp = true;
5373 break;
5374 }
5375
5376 num_connectors++;
5377 }
5378
5379 /* Enable autotuning of the PLL clock (if permissible) */
5380 factor = 21;
5381 if (is_lvds) {
5382 if ((intel_panel_use_ssc(dev_priv) &&
5383 dev_priv->lvds_ssc_freq == 100) ||
5384 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5385 factor = 25;
5386 } else if (is_sdvo && is_tv)
5387 factor = 20;
5388
5389 if (clock->m < factor * clock->n)
5390 fp |= FP_CB_TUNE;
5391
5392 dpll = 0;
5393
5394 if (is_lvds)
5395 dpll |= DPLLB_MODE_LVDS;
5396 else
5397 dpll |= DPLLB_MODE_DAC_SERIAL;
5398 if (is_sdvo) {
5399 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5400 if (pixel_multiplier > 1) {
5401 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
5402 }
5403 dpll |= DPLL_DVO_HIGH_SPEED;
5404 }
5405 if (is_dp && !is_cpu_edp)
5406 dpll |= DPLL_DVO_HIGH_SPEED;
5407
5408 /* compute bitmask from p1 value */
5409 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5410 /* also FPA1 */
5411 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5412
5413 switch (clock->p2) {
5414 case 5:
5415 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5416 break;
5417 case 7:
5418 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5419 break;
5420 case 10:
5421 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5422 break;
5423 case 14:
5424 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5425 break;
5426 }
5427
5428 if (is_sdvo && is_tv)
5429 dpll |= PLL_REF_INPUT_TVCLKINBC;
5430 else if (is_tv)
5431 /* XXX: just matching BIOS for now */
5432 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5433 dpll |= 3;
5434 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5435 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5436 else
5437 dpll |= PLL_REF_INPUT_DREFCLK;
5438
5439 return dpll;
5440}
5441
Eric Anholtf564048e2011-03-30 13:01:02 -07005442static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5443 struct drm_display_mode *mode,
5444 struct drm_display_mode *adjusted_mode,
5445 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005446 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005447{
5448 struct drm_device *dev = crtc->dev;
5449 struct drm_i915_private *dev_priv = dev->dev_private;
5450 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5451 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005452 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005453 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005454 intel_clock_t clock, reduced_clock;
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005455 u32 dpll, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005456 bool ok, has_reduced_clock = false;
5457 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005458 struct intel_encoder *encoder;
Eric Anholtfae14982011-03-30 13:01:09 -07005459 u32 temp;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005460 int ret;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005461 bool dither, fdi_config_ok;
Jesse Barnes79e53942008-11-07 14:24:08 -08005462
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005463 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005464 switch (encoder->type) {
5465 case INTEL_OUTPUT_LVDS:
5466 is_lvds = true;
5467 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005468 case INTEL_OUTPUT_DISPLAYPORT:
5469 is_dp = true;
5470 break;
5471 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07005472 is_dp = true;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005473 if (!intel_encoder_is_pch_edp(&encoder->base))
Jesse Barnese3aef172012-04-10 11:58:03 -07005474 is_cpu_edp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005475 break;
5476 }
5477
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005478 num_connectors++;
5479 }
5480
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005481 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5482 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5483
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005484 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5485 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005486 if (!ok) {
5487 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5488 return -EINVAL;
5489 }
5490
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005491 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005492 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005493
Eric Anholt8febb292011-03-30 13:01:07 -07005494 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005495 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5496 adjusted_mode);
Paulo Zanonic8203562012-09-12 10:06:29 -03005497 if (is_lvds && dev_priv->lvds_dither)
5498 dither = true;
Eric Anholt8febb292011-03-30 13:01:07 -07005499
Eric Anholta07d6782011-03-30 13:01:08 -07005500 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5501 if (has_reduced_clock)
5502 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5503 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005504
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005505 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005506
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005507 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005508 drm_mode_debug_printmodeline(mode);
5509
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005510 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5511 if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005512 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005513
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005514 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5515 if (pll == NULL) {
5516 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5517 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005518 return -EINVAL;
5519 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005520 } else
5521 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005522
5523 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5524 * This is an exception to the general rule that mode_set doesn't turn
5525 * things on.
5526 */
5527 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005528 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005529 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08005530 if (HAS_PCH_CPT(dev)) {
5531 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005532 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08005533 } else {
5534 if (pipe == 1)
5535 temp |= LVDS_PIPEB_SELECT;
5536 else
5537 temp &= ~LVDS_PIPEB_SELECT;
5538 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07005539
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005540 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005541 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005542 /* Set the B0-B3 data pairs corresponding to whether we're going to
5543 * set the DPLLs for dual-channel mode or not.
5544 */
5545 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005546 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005547 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005548 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005549
5550 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5551 * appropriately here, but we need to look more thoroughly into how
5552 * panels behave in the two modes.
5553 */
Chris Wilson284d5df2012-04-14 17:41:59 +01005554 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08005555 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005556 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08005557 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005558 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07005559 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005560 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005561
Jesse Barnese3aef172012-04-10 11:58:03 -07005562 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005563 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005564 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005565 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005566 I915_WRITE(TRANSDATA_M1(pipe), 0);
5567 I915_WRITE(TRANSDATA_N1(pipe), 0);
5568 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5569 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005570 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005571
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005572 if (intel_crtc->pch_pll) {
5573 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005574
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005575 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005576 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005577 udelay(150);
5578
Eric Anholt8febb292011-03-30 13:01:07 -07005579 /* The pixel multiplier can only be updated once the
5580 * DPLL is enabled and the clocks are stable.
5581 *
5582 * So write it again.
5583 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005584 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005585 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005586
Chris Wilson5eddb702010-09-11 13:48:45 +01005587 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005588 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005589 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005590 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005591 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005592 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005593 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005594 }
5595 }
5596
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005597 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005598
Daniel Vetter01a415f2012-10-27 15:58:40 +02005599 /* Note, this also computes intel_crtc->fdi_lanes which is used below in
5600 * ironlake_check_fdi_lanes. */
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005601 ironlake_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005602
Daniel Vetter01a415f2012-10-27 15:58:40 +02005603 fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
5604
Jesse Barnese3aef172012-04-10 11:58:03 -07005605 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07005606 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005607
Paulo Zanonic8203562012-09-12 10:06:29 -03005608 ironlake_set_pipeconf(crtc, adjusted_mode, dither);
Jesse Barnes79e53942008-11-07 14:24:08 -08005609
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005610 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005611
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005612 /* Set up the display plane register */
5613 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005614 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005615
Daniel Vetter94352cf2012-07-05 22:51:56 +02005616 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005617
5618 intel_update_watermarks(dev);
5619
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005620 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5621
Daniel Vetter01a415f2012-10-27 15:58:40 +02005622 return fdi_config_ok ? ret : -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005623}
5624
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005625static int haswell_crtc_mode_set(struct drm_crtc *crtc,
5626 struct drm_display_mode *mode,
5627 struct drm_display_mode *adjusted_mode,
5628 int x, int y,
5629 struct drm_framebuffer *fb)
5630{
5631 struct drm_device *dev = crtc->dev;
5632 struct drm_i915_private *dev_priv = dev->dev_private;
5633 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5634 int pipe = intel_crtc->pipe;
5635 int plane = intel_crtc->plane;
5636 int num_connectors = 0;
5637 intel_clock_t clock, reduced_clock;
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005638 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005639 bool ok, has_reduced_clock = false;
5640 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
5641 struct intel_encoder *encoder;
5642 u32 temp;
5643 int ret;
5644 bool dither;
5645
5646 for_each_encoder_on_crtc(dev, crtc, encoder) {
5647 switch (encoder->type) {
5648 case INTEL_OUTPUT_LVDS:
5649 is_lvds = true;
5650 break;
5651 case INTEL_OUTPUT_DISPLAYPORT:
5652 is_dp = true;
5653 break;
5654 case INTEL_OUTPUT_EDP:
5655 is_dp = true;
5656 if (!intel_encoder_is_pch_edp(&encoder->base))
5657 is_cpu_edp = true;
5658 break;
5659 }
5660
5661 num_connectors++;
5662 }
5663
Paulo Zanonia5c961d2012-10-24 15:59:34 -02005664 if (is_cpu_edp)
5665 intel_crtc->cpu_transcoder = TRANSCODER_EDP;
5666 else
5667 intel_crtc->cpu_transcoder = pipe;
5668
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005669 /* We are not sure yet this won't happen. */
5670 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5671 INTEL_PCH_TYPE(dev));
5672
5673 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5674 num_connectors, pipe_name(pipe));
5675
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005676 WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005677 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5678
5679 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5680
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005681 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5682 return -EINVAL;
5683
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005684 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5685 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5686 &has_reduced_clock,
5687 &reduced_clock);
5688 if (!ok) {
5689 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5690 return -EINVAL;
5691 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005692 }
5693
5694 /* Ensure that the cursor is valid for the new mode before changing... */
5695 intel_crtc_update_cursor(crtc, true);
5696
5697 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005698 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5699 adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005700 if (is_lvds && dev_priv->lvds_dither)
5701 dither = true;
5702
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005703 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
5704 drm_mode_debug_printmodeline(mode);
5705
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005706 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5707 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5708 if (has_reduced_clock)
5709 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5710 reduced_clock.m2;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005711
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005712 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock,
5713 fp);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005714
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005715 /* CPU eDP is the only output that doesn't need a PCH PLL of its
5716 * own on pre-Haswell/LPT generation */
5717 if (!is_cpu_edp) {
5718 struct intel_pch_pll *pll;
5719
5720 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5721 if (pll == NULL) {
5722 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5723 pipe);
5724 return -EINVAL;
5725 }
5726 } else
5727 intel_put_pch_pll(intel_crtc);
5728
5729 /* The LVDS pin pair needs to be on before the DPLLs are
5730 * enabled. This is an exception to the general rule that
5731 * mode_set doesn't turn things on.
5732 */
5733 if (is_lvds) {
5734 temp = I915_READ(PCH_LVDS);
5735 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5736 if (HAS_PCH_CPT(dev)) {
5737 temp &= ~PORT_TRANS_SEL_MASK;
5738 temp |= PORT_TRANS_SEL_CPT(pipe);
5739 } else {
5740 if (pipe == 1)
5741 temp |= LVDS_PIPEB_SELECT;
5742 else
5743 temp &= ~LVDS_PIPEB_SELECT;
5744 }
5745
5746 /* set the corresponsding LVDS_BORDER bit */
5747 temp |= dev_priv->lvds_border_bits;
5748 /* Set the B0-B3 data pairs corresponding to whether
5749 * we're going to set the DPLLs for dual-channel mode or
5750 * not.
5751 */
5752 if (clock.p2 == 7)
5753 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005754 else
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005755 temp &= ~(LVDS_B0B3_POWER_UP |
5756 LVDS_CLKB_POWER_UP);
5757
5758 /* It would be nice to set 24 vs 18-bit mode
5759 * (LVDS_A3_POWER_UP) appropriately here, but we need to
5760 * look more thoroughly into how panels behave in the
5761 * two modes.
5762 */
5763 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5764 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5765 temp |= LVDS_HSYNC_POLARITY;
5766 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5767 temp |= LVDS_VSYNC_POLARITY;
5768 I915_WRITE(PCH_LVDS, temp);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005769 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005770 }
5771
5772 if (is_dp && !is_cpu_edp) {
5773 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5774 } else {
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005775 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5776 /* For non-DP output, clear any trans DP clock recovery
5777 * setting.*/
5778 I915_WRITE(TRANSDATA_M1(pipe), 0);
5779 I915_WRITE(TRANSDATA_N1(pipe), 0);
5780 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5781 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
5782 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005783 }
5784
5785 intel_crtc->lowfreq_avail = false;
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005786 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5787 if (intel_crtc->pch_pll) {
5788 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5789
5790 /* Wait for the clocks to stabilize. */
5791 POSTING_READ(intel_crtc->pch_pll->pll_reg);
5792 udelay(150);
5793
5794 /* The pixel multiplier can only be updated once the
5795 * DPLL is enabled and the clocks are stable.
5796 *
5797 * So write it again.
5798 */
5799 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5800 }
5801
5802 if (intel_crtc->pch_pll) {
5803 if (is_lvds && has_reduced_clock && i915_powersave) {
5804 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
5805 intel_crtc->lowfreq_avail = true;
5806 } else {
5807 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
5808 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005809 }
5810 }
5811
5812 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5813
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -03005814 if (!is_dp || is_cpu_edp)
5815 ironlake_set_m_n(crtc, mode, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005816
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005817 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5818 if (is_cpu_edp)
5819 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005820
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005821 haswell_set_pipeconf(crtc, adjusted_mode, dither);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005822
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005823 /* Set up the display plane register */
5824 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5825 POSTING_READ(DSPCNTR(plane));
5826
5827 ret = intel_pipe_set_base(crtc, x, y, fb);
5828
5829 intel_update_watermarks(dev);
5830
5831 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5832
5833 return ret;
5834}
5835
Eric Anholtf564048e2011-03-30 13:01:02 -07005836static int intel_crtc_mode_set(struct drm_crtc *crtc,
5837 struct drm_display_mode *mode,
5838 struct drm_display_mode *adjusted_mode,
5839 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005840 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005841{
5842 struct drm_device *dev = crtc->dev;
5843 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005844 struct drm_encoder_helper_funcs *encoder_funcs;
5845 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005846 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5847 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005848 int ret;
5849
Eric Anholt0b701d22011-03-30 13:01:03 -07005850 drm_vblank_pre_modeset(dev, pipe);
5851
Eric Anholtf564048e2011-03-30 13:01:02 -07005852 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005853 x, y, fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005854 drm_vblank_post_modeset(dev, pipe);
5855
Daniel Vetter9256aa12012-10-31 19:26:13 +01005856 if (ret != 0)
5857 return ret;
5858
5859 for_each_encoder_on_crtc(dev, crtc, encoder) {
5860 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
5861 encoder->base.base.id,
5862 drm_get_encoder_name(&encoder->base),
5863 mode->base.id, mode->name);
5864 encoder_funcs = encoder->base.helper_private;
5865 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
5866 }
5867
5868 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005869}
5870
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005871static bool intel_eld_uptodate(struct drm_connector *connector,
5872 int reg_eldv, uint32_t bits_eldv,
5873 int reg_elda, uint32_t bits_elda,
5874 int reg_edid)
5875{
5876 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5877 uint8_t *eld = connector->eld;
5878 uint32_t i;
5879
5880 i = I915_READ(reg_eldv);
5881 i &= bits_eldv;
5882
5883 if (!eld[0])
5884 return !i;
5885
5886 if (!i)
5887 return false;
5888
5889 i = I915_READ(reg_elda);
5890 i &= ~bits_elda;
5891 I915_WRITE(reg_elda, i);
5892
5893 for (i = 0; i < eld[2]; i++)
5894 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5895 return false;
5896
5897 return true;
5898}
5899
Wu Fengguange0dac652011-09-05 14:25:34 +08005900static void g4x_write_eld(struct drm_connector *connector,
5901 struct drm_crtc *crtc)
5902{
5903 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5904 uint8_t *eld = connector->eld;
5905 uint32_t eldv;
5906 uint32_t len;
5907 uint32_t i;
5908
5909 i = I915_READ(G4X_AUD_VID_DID);
5910
5911 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5912 eldv = G4X_ELDV_DEVCL_DEVBLC;
5913 else
5914 eldv = G4X_ELDV_DEVCTG;
5915
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005916 if (intel_eld_uptodate(connector,
5917 G4X_AUD_CNTL_ST, eldv,
5918 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5919 G4X_HDMIW_HDMIEDID))
5920 return;
5921
Wu Fengguange0dac652011-09-05 14:25:34 +08005922 i = I915_READ(G4X_AUD_CNTL_ST);
5923 i &= ~(eldv | G4X_ELD_ADDR);
5924 len = (i >> 9) & 0x1f; /* ELD buffer size */
5925 I915_WRITE(G4X_AUD_CNTL_ST, i);
5926
5927 if (!eld[0])
5928 return;
5929
5930 len = min_t(uint8_t, eld[2], len);
5931 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5932 for (i = 0; i < len; i++)
5933 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5934
5935 i = I915_READ(G4X_AUD_CNTL_ST);
5936 i |= eldv;
5937 I915_WRITE(G4X_AUD_CNTL_ST, i);
5938}
5939
Wang Xingchao83358c852012-08-16 22:43:37 +08005940static void haswell_write_eld(struct drm_connector *connector,
5941 struct drm_crtc *crtc)
5942{
5943 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5944 uint8_t *eld = connector->eld;
5945 struct drm_device *dev = crtc->dev;
5946 uint32_t eldv;
5947 uint32_t i;
5948 int len;
5949 int pipe = to_intel_crtc(crtc)->pipe;
5950 int tmp;
5951
5952 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
5953 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
5954 int aud_config = HSW_AUD_CFG(pipe);
5955 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
5956
5957
5958 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
5959
5960 /* Audio output enable */
5961 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
5962 tmp = I915_READ(aud_cntrl_st2);
5963 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
5964 I915_WRITE(aud_cntrl_st2, tmp);
5965
5966 /* Wait for 1 vertical blank */
5967 intel_wait_for_vblank(dev, pipe);
5968
5969 /* Set ELD valid state */
5970 tmp = I915_READ(aud_cntrl_st2);
5971 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
5972 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
5973 I915_WRITE(aud_cntrl_st2, tmp);
5974 tmp = I915_READ(aud_cntrl_st2);
5975 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
5976
5977 /* Enable HDMI mode */
5978 tmp = I915_READ(aud_config);
5979 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
5980 /* clear N_programing_enable and N_value_index */
5981 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
5982 I915_WRITE(aud_config, tmp);
5983
5984 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5985
5986 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
5987
5988 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5989 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5990 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5991 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5992 } else
5993 I915_WRITE(aud_config, 0);
5994
5995 if (intel_eld_uptodate(connector,
5996 aud_cntrl_st2, eldv,
5997 aud_cntl_st, IBX_ELD_ADDRESS,
5998 hdmiw_hdmiedid))
5999 return;
6000
6001 i = I915_READ(aud_cntrl_st2);
6002 i &= ~eldv;
6003 I915_WRITE(aud_cntrl_st2, i);
6004
6005 if (!eld[0])
6006 return;
6007
6008 i = I915_READ(aud_cntl_st);
6009 i &= ~IBX_ELD_ADDRESS;
6010 I915_WRITE(aud_cntl_st, i);
6011 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6012 DRM_DEBUG_DRIVER("port num:%d\n", i);
6013
6014 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6015 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6016 for (i = 0; i < len; i++)
6017 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6018
6019 i = I915_READ(aud_cntrl_st2);
6020 i |= eldv;
6021 I915_WRITE(aud_cntrl_st2, i);
6022
6023}
6024
Wu Fengguange0dac652011-09-05 14:25:34 +08006025static void ironlake_write_eld(struct drm_connector *connector,
6026 struct drm_crtc *crtc)
6027{
6028 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6029 uint8_t *eld = connector->eld;
6030 uint32_t eldv;
6031 uint32_t i;
6032 int len;
6033 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006034 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006035 int aud_cntl_st;
6036 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006037 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006038
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006039 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006040 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6041 aud_config = IBX_AUD_CFG(pipe);
6042 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006043 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006044 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006045 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6046 aud_config = CPT_AUD_CFG(pipe);
6047 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006048 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006049 }
6050
Wang Xingchao9b138a82012-08-09 16:52:18 +08006051 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006052
6053 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006054 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006055 if (!i) {
6056 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6057 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006058 eldv = IBX_ELD_VALIDB;
6059 eldv |= IBX_ELD_VALIDB << 4;
6060 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006061 } else {
6062 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006063 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006064 }
6065
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006066 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6067 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6068 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006069 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6070 } else
6071 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006072
6073 if (intel_eld_uptodate(connector,
6074 aud_cntrl_st2, eldv,
6075 aud_cntl_st, IBX_ELD_ADDRESS,
6076 hdmiw_hdmiedid))
6077 return;
6078
Wu Fengguange0dac652011-09-05 14:25:34 +08006079 i = I915_READ(aud_cntrl_st2);
6080 i &= ~eldv;
6081 I915_WRITE(aud_cntrl_st2, i);
6082
6083 if (!eld[0])
6084 return;
6085
Wu Fengguange0dac652011-09-05 14:25:34 +08006086 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006087 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006088 I915_WRITE(aud_cntl_st, i);
6089
6090 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6091 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6092 for (i = 0; i < len; i++)
6093 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6094
6095 i = I915_READ(aud_cntrl_st2);
6096 i |= eldv;
6097 I915_WRITE(aud_cntrl_st2, i);
6098}
6099
6100void intel_write_eld(struct drm_encoder *encoder,
6101 struct drm_display_mode *mode)
6102{
6103 struct drm_crtc *crtc = encoder->crtc;
6104 struct drm_connector *connector;
6105 struct drm_device *dev = encoder->dev;
6106 struct drm_i915_private *dev_priv = dev->dev_private;
6107
6108 connector = drm_select_eld(encoder, mode);
6109 if (!connector)
6110 return;
6111
6112 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6113 connector->base.id,
6114 drm_get_connector_name(connector),
6115 connector->encoder->base.id,
6116 drm_get_encoder_name(connector->encoder));
6117
6118 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6119
6120 if (dev_priv->display.write_eld)
6121 dev_priv->display.write_eld(connector, crtc);
6122}
6123
Jesse Barnes79e53942008-11-07 14:24:08 -08006124/** Loads the palette/gamma unit for the CRTC with the prepared values */
6125void intel_crtc_load_lut(struct drm_crtc *crtc)
6126{
6127 struct drm_device *dev = crtc->dev;
6128 struct drm_i915_private *dev_priv = dev->dev_private;
6129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006130 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006131 int i;
6132
6133 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006134 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006135 return;
6136
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006137 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006138 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006139 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006140
Jesse Barnes79e53942008-11-07 14:24:08 -08006141 for (i = 0; i < 256; i++) {
6142 I915_WRITE(palreg + 4 * i,
6143 (intel_crtc->lut_r[i] << 16) |
6144 (intel_crtc->lut_g[i] << 8) |
6145 intel_crtc->lut_b[i]);
6146 }
6147}
6148
Chris Wilson560b85b2010-08-07 11:01:38 +01006149static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6150{
6151 struct drm_device *dev = crtc->dev;
6152 struct drm_i915_private *dev_priv = dev->dev_private;
6153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6154 bool visible = base != 0;
6155 u32 cntl;
6156
6157 if (intel_crtc->cursor_visible == visible)
6158 return;
6159
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006160 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006161 if (visible) {
6162 /* On these chipsets we can only modify the base whilst
6163 * the cursor is disabled.
6164 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006165 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006166
6167 cntl &= ~(CURSOR_FORMAT_MASK);
6168 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6169 cntl |= CURSOR_ENABLE |
6170 CURSOR_GAMMA_ENABLE |
6171 CURSOR_FORMAT_ARGB;
6172 } else
6173 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006174 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006175
6176 intel_crtc->cursor_visible = visible;
6177}
6178
6179static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6180{
6181 struct drm_device *dev = crtc->dev;
6182 struct drm_i915_private *dev_priv = dev->dev_private;
6183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6184 int pipe = intel_crtc->pipe;
6185 bool visible = base != 0;
6186
6187 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006188 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006189 if (base) {
6190 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6191 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6192 cntl |= pipe << 28; /* Connect to correct pipe */
6193 } else {
6194 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6195 cntl |= CURSOR_MODE_DISABLE;
6196 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006197 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006198
6199 intel_crtc->cursor_visible = visible;
6200 }
6201 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006202 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006203}
6204
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006205static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6206{
6207 struct drm_device *dev = crtc->dev;
6208 struct drm_i915_private *dev_priv = dev->dev_private;
6209 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6210 int pipe = intel_crtc->pipe;
6211 bool visible = base != 0;
6212
6213 if (intel_crtc->cursor_visible != visible) {
6214 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6215 if (base) {
6216 cntl &= ~CURSOR_MODE;
6217 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6218 } else {
6219 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6220 cntl |= CURSOR_MODE_DISABLE;
6221 }
6222 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6223
6224 intel_crtc->cursor_visible = visible;
6225 }
6226 /* and commit changes on next vblank */
6227 I915_WRITE(CURBASE_IVB(pipe), base);
6228}
6229
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006230/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006231static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6232 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006233{
6234 struct drm_device *dev = crtc->dev;
6235 struct drm_i915_private *dev_priv = dev->dev_private;
6236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6237 int pipe = intel_crtc->pipe;
6238 int x = intel_crtc->cursor_x;
6239 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006240 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006241 bool visible;
6242
6243 pos = 0;
6244
Chris Wilson6b383a72010-09-13 13:54:26 +01006245 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006246 base = intel_crtc->cursor_addr;
6247 if (x > (int) crtc->fb->width)
6248 base = 0;
6249
6250 if (y > (int) crtc->fb->height)
6251 base = 0;
6252 } else
6253 base = 0;
6254
6255 if (x < 0) {
6256 if (x + intel_crtc->cursor_width < 0)
6257 base = 0;
6258
6259 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6260 x = -x;
6261 }
6262 pos |= x << CURSOR_X_SHIFT;
6263
6264 if (y < 0) {
6265 if (y + intel_crtc->cursor_height < 0)
6266 base = 0;
6267
6268 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6269 y = -y;
6270 }
6271 pos |= y << CURSOR_Y_SHIFT;
6272
6273 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006274 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006275 return;
6276
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006277 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006278 I915_WRITE(CURPOS_IVB(pipe), pos);
6279 ivb_update_cursor(crtc, base);
6280 } else {
6281 I915_WRITE(CURPOS(pipe), pos);
6282 if (IS_845G(dev) || IS_I865G(dev))
6283 i845_update_cursor(crtc, base);
6284 else
6285 i9xx_update_cursor(crtc, base);
6286 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006287}
6288
Jesse Barnes79e53942008-11-07 14:24:08 -08006289static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006290 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006291 uint32_t handle,
6292 uint32_t width, uint32_t height)
6293{
6294 struct drm_device *dev = crtc->dev;
6295 struct drm_i915_private *dev_priv = dev->dev_private;
6296 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006297 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006298 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006299 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006300
Jesse Barnes79e53942008-11-07 14:24:08 -08006301 /* if we want to turn off the cursor ignore width and height */
6302 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006303 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006304 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006305 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006306 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006307 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006308 }
6309
6310 /* Currently we only support 64x64 cursors */
6311 if (width != 64 || height != 64) {
6312 DRM_ERROR("we currently only support 64x64 cursors\n");
6313 return -EINVAL;
6314 }
6315
Chris Wilson05394f32010-11-08 19:18:58 +00006316 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006317 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006318 return -ENOENT;
6319
Chris Wilson05394f32010-11-08 19:18:58 +00006320 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006321 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006322 ret = -ENOMEM;
6323 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006324 }
6325
Dave Airlie71acb5e2008-12-30 20:31:46 +10006326 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006327 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006328 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006329 if (obj->tiling_mode) {
6330 DRM_ERROR("cursor cannot be tiled\n");
6331 ret = -EINVAL;
6332 goto fail_locked;
6333 }
6334
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006335 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006336 if (ret) {
6337 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006338 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006339 }
6340
Chris Wilsond9e86c02010-11-10 16:40:20 +00006341 ret = i915_gem_object_put_fence(obj);
6342 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006343 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006344 goto fail_unpin;
6345 }
6346
Chris Wilson05394f32010-11-08 19:18:58 +00006347 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006348 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006349 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006350 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006351 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6352 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006353 if (ret) {
6354 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006355 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006356 }
Chris Wilson05394f32010-11-08 19:18:58 +00006357 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006358 }
6359
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006360 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006361 I915_WRITE(CURSIZE, (height << 12) | width);
6362
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006363 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006364 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006365 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006366 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006367 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6368 } else
6369 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006370 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006371 }
Jesse Barnes80824002009-09-10 15:28:06 -07006372
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006373 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006374
6375 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006376 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006377 intel_crtc->cursor_width = width;
6378 intel_crtc->cursor_height = height;
6379
Chris Wilson6b383a72010-09-13 13:54:26 +01006380 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006381
Jesse Barnes79e53942008-11-07 14:24:08 -08006382 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006383fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006384 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006385fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006386 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006387fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006388 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006389 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006390}
6391
6392static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6393{
Jesse Barnes79e53942008-11-07 14:24:08 -08006394 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006395
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006396 intel_crtc->cursor_x = x;
6397 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006398
Chris Wilson6b383a72010-09-13 13:54:26 +01006399 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006400
6401 return 0;
6402}
6403
6404/** Sets the color ramps on behalf of RandR */
6405void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6406 u16 blue, int regno)
6407{
6408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6409
6410 intel_crtc->lut_r[regno] = red >> 8;
6411 intel_crtc->lut_g[regno] = green >> 8;
6412 intel_crtc->lut_b[regno] = blue >> 8;
6413}
6414
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006415void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6416 u16 *blue, int regno)
6417{
6418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6419
6420 *red = intel_crtc->lut_r[regno] << 8;
6421 *green = intel_crtc->lut_g[regno] << 8;
6422 *blue = intel_crtc->lut_b[regno] << 8;
6423}
6424
Jesse Barnes79e53942008-11-07 14:24:08 -08006425static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006426 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006427{
James Simmons72034252010-08-03 01:33:19 +01006428 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006430
James Simmons72034252010-08-03 01:33:19 +01006431 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006432 intel_crtc->lut_r[i] = red[i] >> 8;
6433 intel_crtc->lut_g[i] = green[i] >> 8;
6434 intel_crtc->lut_b[i] = blue[i] >> 8;
6435 }
6436
6437 intel_crtc_load_lut(crtc);
6438}
6439
6440/**
6441 * Get a pipe with a simple mode set on it for doing load-based monitor
6442 * detection.
6443 *
6444 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006445 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006446 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006447 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006448 * configured for it. In the future, it could choose to temporarily disable
6449 * some outputs to free up a pipe for its use.
6450 *
6451 * \return crtc, or NULL if no pipes are available.
6452 */
6453
6454/* VESA 640x480x72Hz mode to set on the pipe */
6455static struct drm_display_mode load_detect_mode = {
6456 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6457 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6458};
6459
Chris Wilsond2dff872011-04-19 08:36:26 +01006460static struct drm_framebuffer *
6461intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006462 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006463 struct drm_i915_gem_object *obj)
6464{
6465 struct intel_framebuffer *intel_fb;
6466 int ret;
6467
6468 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6469 if (!intel_fb) {
6470 drm_gem_object_unreference_unlocked(&obj->base);
6471 return ERR_PTR(-ENOMEM);
6472 }
6473
6474 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6475 if (ret) {
6476 drm_gem_object_unreference_unlocked(&obj->base);
6477 kfree(intel_fb);
6478 return ERR_PTR(ret);
6479 }
6480
6481 return &intel_fb->base;
6482}
6483
6484static u32
6485intel_framebuffer_pitch_for_width(int width, int bpp)
6486{
6487 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6488 return ALIGN(pitch, 64);
6489}
6490
6491static u32
6492intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6493{
6494 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6495 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6496}
6497
6498static struct drm_framebuffer *
6499intel_framebuffer_create_for_mode(struct drm_device *dev,
6500 struct drm_display_mode *mode,
6501 int depth, int bpp)
6502{
6503 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006504 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01006505
6506 obj = i915_gem_alloc_object(dev,
6507 intel_framebuffer_size_for_mode(mode, bpp));
6508 if (obj == NULL)
6509 return ERR_PTR(-ENOMEM);
6510
6511 mode_cmd.width = mode->hdisplay;
6512 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006513 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6514 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006515 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006516
6517 return intel_framebuffer_create(dev, &mode_cmd, obj);
6518}
6519
6520static struct drm_framebuffer *
6521mode_fits_in_fbdev(struct drm_device *dev,
6522 struct drm_display_mode *mode)
6523{
6524 struct drm_i915_private *dev_priv = dev->dev_private;
6525 struct drm_i915_gem_object *obj;
6526 struct drm_framebuffer *fb;
6527
6528 if (dev_priv->fbdev == NULL)
6529 return NULL;
6530
6531 obj = dev_priv->fbdev->ifb.obj;
6532 if (obj == NULL)
6533 return NULL;
6534
6535 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006536 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6537 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006538 return NULL;
6539
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006540 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006541 return NULL;
6542
6543 return fb;
6544}
6545
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006546bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006547 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006548 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006549{
6550 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006551 struct intel_encoder *intel_encoder =
6552 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006553 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006554 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006555 struct drm_crtc *crtc = NULL;
6556 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006557 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006558 int i = -1;
6559
Chris Wilsond2dff872011-04-19 08:36:26 +01006560 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6561 connector->base.id, drm_get_connector_name(connector),
6562 encoder->base.id, drm_get_encoder_name(encoder));
6563
Jesse Barnes79e53942008-11-07 14:24:08 -08006564 /*
6565 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006566 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006567 * - if the connector already has an assigned crtc, use it (but make
6568 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006569 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006570 * - try to find the first unused crtc that can drive this connector,
6571 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006572 */
6573
6574 /* See if we already have a CRTC for this connector */
6575 if (encoder->crtc) {
6576 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006577
Daniel Vetter24218aa2012-08-12 19:27:11 +02006578 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006579 old->load_detect_temp = false;
6580
6581 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006582 if (connector->dpms != DRM_MODE_DPMS_ON)
6583 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006584
Chris Wilson71731882011-04-19 23:10:58 +01006585 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006586 }
6587
6588 /* Find an unused one (if possible) */
6589 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6590 i++;
6591 if (!(encoder->possible_crtcs & (1 << i)))
6592 continue;
6593 if (!possible_crtc->enabled) {
6594 crtc = possible_crtc;
6595 break;
6596 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006597 }
6598
6599 /*
6600 * If we didn't find an unused CRTC, don't use any.
6601 */
6602 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006603 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6604 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006605 }
6606
Daniel Vetterfc303102012-07-09 10:40:58 +02006607 intel_encoder->new_crtc = to_intel_crtc(crtc);
6608 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006609
6610 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006611 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006612 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006613 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006614
Chris Wilson64927112011-04-20 07:25:26 +01006615 if (!mode)
6616 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006617
Chris Wilsond2dff872011-04-19 08:36:26 +01006618 /* We need a framebuffer large enough to accommodate all accesses
6619 * that the plane may generate whilst we perform load detection.
6620 * We can not rely on the fbcon either being present (we get called
6621 * during its initialisation to detect all boot displays, or it may
6622 * not even exist) or that it is large enough to satisfy the
6623 * requested mode.
6624 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006625 fb = mode_fits_in_fbdev(dev, mode);
6626 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006627 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006628 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6629 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006630 } else
6631 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006632 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006633 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter24218aa2012-08-12 19:27:11 +02006634 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006635 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006636
Daniel Vetter94352cf2012-07-05 22:51:56 +02006637 if (!intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006638 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006639 if (old->release_fb)
6640 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006641 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006642 }
Chris Wilson71731882011-04-19 23:10:58 +01006643
Jesse Barnes79e53942008-11-07 14:24:08 -08006644 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006645 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006646
Chris Wilson71731882011-04-19 23:10:58 +01006647 return true;
Daniel Vetter24218aa2012-08-12 19:27:11 +02006648fail:
6649 connector->encoder = NULL;
6650 encoder->crtc = NULL;
Daniel Vetter24218aa2012-08-12 19:27:11 +02006651 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006652}
6653
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006654void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006655 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006656{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006657 struct intel_encoder *intel_encoder =
6658 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006659 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006660
Chris Wilsond2dff872011-04-19 08:36:26 +01006661 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6662 connector->base.id, drm_get_connector_name(connector),
6663 encoder->base.id, drm_get_encoder_name(encoder));
6664
Chris Wilson8261b192011-04-19 23:18:09 +01006665 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006666 struct drm_crtc *crtc = encoder->crtc;
6667
6668 to_intel_connector(connector)->new_encoder = NULL;
6669 intel_encoder->new_crtc = NULL;
6670 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006671
6672 if (old->release_fb)
6673 old->release_fb->funcs->destroy(old->release_fb);
6674
Chris Wilson0622a532011-04-21 09:32:11 +01006675 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006676 }
6677
Eric Anholtc751ce42010-03-25 11:48:48 -07006678 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006679 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6680 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006681}
6682
6683/* Returns the clock of the currently programmed mode of the given pipe. */
6684static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6685{
6686 struct drm_i915_private *dev_priv = dev->dev_private;
6687 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6688 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006689 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006690 u32 fp;
6691 intel_clock_t clock;
6692
6693 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006694 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006695 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006696 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006697
6698 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006699 if (IS_PINEVIEW(dev)) {
6700 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6701 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006702 } else {
6703 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6704 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6705 }
6706
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006707 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006708 if (IS_PINEVIEW(dev))
6709 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6710 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006711 else
6712 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006713 DPLL_FPA01_P1_POST_DIV_SHIFT);
6714
6715 switch (dpll & DPLL_MODE_MASK) {
6716 case DPLLB_MODE_DAC_SERIAL:
6717 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6718 5 : 10;
6719 break;
6720 case DPLLB_MODE_LVDS:
6721 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6722 7 : 14;
6723 break;
6724 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006725 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006726 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6727 return 0;
6728 }
6729
6730 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006731 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006732 } else {
6733 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6734
6735 if (is_lvds) {
6736 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6737 DPLL_FPA01_P1_POST_DIV_SHIFT);
6738 clock.p2 = 14;
6739
6740 if ((dpll & PLL_REF_INPUT_MASK) ==
6741 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6742 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006743 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006744 } else
Shaohua Li21778322009-02-23 15:19:16 +08006745 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006746 } else {
6747 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6748 clock.p1 = 2;
6749 else {
6750 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6751 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6752 }
6753 if (dpll & PLL_P2_DIVIDE_BY_4)
6754 clock.p2 = 4;
6755 else
6756 clock.p2 = 2;
6757
Shaohua Li21778322009-02-23 15:19:16 +08006758 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006759 }
6760 }
6761
6762 /* XXX: It would be nice to validate the clocks, but we can't reuse
6763 * i830PllIsValid() because it relies on the xf86_config connector
6764 * configuration being accurate, which it isn't necessarily.
6765 */
6766
6767 return clock.dot;
6768}
6769
6770/** Returns the currently programmed mode of the given pipe. */
6771struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6772 struct drm_crtc *crtc)
6773{
Jesse Barnes548f2452011-02-17 10:40:53 -08006774 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006776 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006777 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006778 int htot = I915_READ(HTOTAL(cpu_transcoder));
6779 int hsync = I915_READ(HSYNC(cpu_transcoder));
6780 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6781 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006782
6783 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6784 if (!mode)
6785 return NULL;
6786
6787 mode->clock = intel_crtc_clock_get(dev, crtc);
6788 mode->hdisplay = (htot & 0xffff) + 1;
6789 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6790 mode->hsync_start = (hsync & 0xffff) + 1;
6791 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6792 mode->vdisplay = (vtot & 0xffff) + 1;
6793 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6794 mode->vsync_start = (vsync & 0xffff) + 1;
6795 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6796
6797 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006798
6799 return mode;
6800}
6801
Daniel Vetter3dec0092010-08-20 21:40:52 +02006802static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006803{
6804 struct drm_device *dev = crtc->dev;
6805 drm_i915_private_t *dev_priv = dev->dev_private;
6806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6807 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006808 int dpll_reg = DPLL(pipe);
6809 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006810
Eric Anholtbad720f2009-10-22 16:11:14 -07006811 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006812 return;
6813
6814 if (!dev_priv->lvds_downclock_avail)
6815 return;
6816
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006817 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006818 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006819 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006820
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006821 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006822
6823 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6824 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006825 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006826
Jesse Barnes652c3932009-08-17 13:31:43 -07006827 dpll = I915_READ(dpll_reg);
6828 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006829 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006830 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006831}
6832
6833static void intel_decrease_pllclock(struct drm_crtc *crtc)
6834{
6835 struct drm_device *dev = crtc->dev;
6836 drm_i915_private_t *dev_priv = dev->dev_private;
6837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006838
Eric Anholtbad720f2009-10-22 16:11:14 -07006839 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006840 return;
6841
6842 if (!dev_priv->lvds_downclock_avail)
6843 return;
6844
6845 /*
6846 * Since this is called by a timer, we should never get here in
6847 * the manual case.
6848 */
6849 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006850 int pipe = intel_crtc->pipe;
6851 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006852 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006853
Zhao Yakui44d98a62009-10-09 11:39:40 +08006854 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006855
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006856 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006857
Chris Wilson074b5e12012-05-02 12:07:06 +01006858 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006859 dpll |= DISPLAY_RATE_SELECT_FPA1;
6860 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006861 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006862 dpll = I915_READ(dpll_reg);
6863 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006864 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006865 }
6866
6867}
6868
Chris Wilsonf047e392012-07-21 12:31:41 +01006869void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006870{
Chris Wilsonf047e392012-07-21 12:31:41 +01006871 i915_update_gfx_val(dev->dev_private);
6872}
6873
6874void intel_mark_idle(struct drm_device *dev)
6875{
Chris Wilsonf047e392012-07-21 12:31:41 +01006876}
6877
6878void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6879{
6880 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07006881 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006882
6883 if (!i915_powersave)
6884 return;
6885
Jesse Barnes652c3932009-08-17 13:31:43 -07006886 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006887 if (!crtc->fb)
6888 continue;
6889
Chris Wilsonf047e392012-07-21 12:31:41 +01006890 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6891 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006892 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006893}
6894
Chris Wilsonf047e392012-07-21 12:31:41 +01006895void intel_mark_fb_idle(struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006896{
Chris Wilsonf047e392012-07-21 12:31:41 +01006897 struct drm_device *dev = obj->base.dev;
6898 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006899
Chris Wilsonf047e392012-07-21 12:31:41 +01006900 if (!i915_powersave)
Chris Wilsonacb87df2012-05-03 15:47:57 +01006901 return;
6902
Jesse Barnes652c3932009-08-17 13:31:43 -07006903 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6904 if (!crtc->fb)
6905 continue;
6906
Chris Wilsonf047e392012-07-21 12:31:41 +01006907 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6908 intel_decrease_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006909 }
6910}
6911
Jesse Barnes79e53942008-11-07 14:24:08 -08006912static void intel_crtc_destroy(struct drm_crtc *crtc)
6913{
6914 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006915 struct drm_device *dev = crtc->dev;
6916 struct intel_unpin_work *work;
6917 unsigned long flags;
6918
6919 spin_lock_irqsave(&dev->event_lock, flags);
6920 work = intel_crtc->unpin_work;
6921 intel_crtc->unpin_work = NULL;
6922 spin_unlock_irqrestore(&dev->event_lock, flags);
6923
6924 if (work) {
6925 cancel_work_sync(&work->work);
6926 kfree(work);
6927 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006928
6929 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006930
Jesse Barnes79e53942008-11-07 14:24:08 -08006931 kfree(intel_crtc);
6932}
6933
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006934static void intel_unpin_work_fn(struct work_struct *__work)
6935{
6936 struct intel_unpin_work *work =
6937 container_of(__work, struct intel_unpin_work, work);
6938
6939 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006940 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006941 drm_gem_object_unreference(&work->pending_flip_obj->base);
6942 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006943
Chris Wilson7782de32011-07-08 12:22:41 +01006944 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006945 mutex_unlock(&work->dev->struct_mutex);
6946 kfree(work);
6947}
6948
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006949static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006950 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006951{
6952 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006953 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6954 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006955 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006956 struct drm_pending_vblank_event *e;
Daniel Vetter95cb1b02012-10-02 20:10:37 +02006957 struct timeval tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006958 unsigned long flags;
6959
6960 /* Ignore early vblank irqs */
6961 if (intel_crtc == NULL)
6962 return;
6963
6964 spin_lock_irqsave(&dev->event_lock, flags);
6965 work = intel_crtc->unpin_work;
6966 if (work == NULL || !work->pending) {
6967 spin_unlock_irqrestore(&dev->event_lock, flags);
6968 return;
6969 }
6970
6971 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006972
6973 if (work->event) {
6974 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006975 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006976
Mario Kleiner49b14a52010-12-09 07:00:07 +01006977 e->event.tv_sec = tvbl.tv_sec;
6978 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006979
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006980 list_add_tail(&e->base.link,
6981 &e->base.file_priv->event_list);
6982 wake_up_interruptible(&e->base.file_priv->event_wait);
6983 }
6984
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006985 drm_vblank_put(dev, intel_crtc->pipe);
6986
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006987 spin_unlock_irqrestore(&dev->event_lock, flags);
6988
Chris Wilson05394f32010-11-08 19:18:58 +00006989 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006990
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006991 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006992 &obj->pending_flip.counter);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006993
Chris Wilson5bb61642012-09-27 21:25:58 +01006994 wake_up(&dev_priv->pending_flip_queue);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006995 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006996
6997 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006998}
6999
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007000void intel_finish_page_flip(struct drm_device *dev, int pipe)
7001{
7002 drm_i915_private_t *dev_priv = dev->dev_private;
7003 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7004
Mario Kleiner49b14a52010-12-09 07:00:07 +01007005 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007006}
7007
7008void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7009{
7010 drm_i915_private_t *dev_priv = dev->dev_private;
7011 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7012
Mario Kleiner49b14a52010-12-09 07:00:07 +01007013 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007014}
7015
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007016void intel_prepare_page_flip(struct drm_device *dev, int plane)
7017{
7018 drm_i915_private_t *dev_priv = dev->dev_private;
7019 struct intel_crtc *intel_crtc =
7020 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7021 unsigned long flags;
7022
7023 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08007024 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007025 if ((++intel_crtc->unpin_work->pending) > 1)
7026 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08007027 } else {
7028 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
7029 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007030 spin_unlock_irqrestore(&dev->event_lock, flags);
7031}
7032
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007033static int intel_gen2_queue_flip(struct drm_device *dev,
7034 struct drm_crtc *crtc,
7035 struct drm_framebuffer *fb,
7036 struct drm_i915_gem_object *obj)
7037{
7038 struct drm_i915_private *dev_priv = dev->dev_private;
7039 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007040 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007041 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007042 int ret;
7043
Daniel Vetter6d90c952012-04-26 23:28:05 +02007044 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007045 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007046 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007047
Daniel Vetter6d90c952012-04-26 23:28:05 +02007048 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007049 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007050 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007051
7052 /* Can't queue multiple flips, so wait for the previous
7053 * one to finish before executing the next.
7054 */
7055 if (intel_crtc->plane)
7056 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7057 else
7058 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007059 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7060 intel_ring_emit(ring, MI_NOOP);
7061 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7062 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7063 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007064 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007065 intel_ring_emit(ring, 0); /* aux display base address, unused */
7066 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007067 return 0;
7068
7069err_unpin:
7070 intel_unpin_fb_obj(obj);
7071err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007072 return ret;
7073}
7074
7075static int intel_gen3_queue_flip(struct drm_device *dev,
7076 struct drm_crtc *crtc,
7077 struct drm_framebuffer *fb,
7078 struct drm_i915_gem_object *obj)
7079{
7080 struct drm_i915_private *dev_priv = dev->dev_private;
7081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007082 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007083 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007084 int ret;
7085
Daniel Vetter6d90c952012-04-26 23:28:05 +02007086 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007087 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007088 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007089
Daniel Vetter6d90c952012-04-26 23:28:05 +02007090 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007091 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007092 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007093
7094 if (intel_crtc->plane)
7095 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7096 else
7097 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007098 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7099 intel_ring_emit(ring, MI_NOOP);
7100 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7101 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7102 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007103 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007104 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007105
Daniel Vetter6d90c952012-04-26 23:28:05 +02007106 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007107 return 0;
7108
7109err_unpin:
7110 intel_unpin_fb_obj(obj);
7111err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007112 return ret;
7113}
7114
7115static int intel_gen4_queue_flip(struct drm_device *dev,
7116 struct drm_crtc *crtc,
7117 struct drm_framebuffer *fb,
7118 struct drm_i915_gem_object *obj)
7119{
7120 struct drm_i915_private *dev_priv = dev->dev_private;
7121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7122 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007123 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007124 int ret;
7125
Daniel Vetter6d90c952012-04-26 23:28:05 +02007126 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007127 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007128 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007129
Daniel Vetter6d90c952012-04-26 23:28:05 +02007130 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007131 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007132 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007133
7134 /* i965+ uses the linear or tiled offsets from the
7135 * Display Registers (which do not change across a page-flip)
7136 * so we need only reprogram the base address.
7137 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007138 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7139 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7140 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007141 intel_ring_emit(ring,
7142 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7143 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007144
7145 /* XXX Enabling the panel-fitter across page-flip is so far
7146 * untested on non-native modes, so ignore it for now.
7147 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7148 */
7149 pf = 0;
7150 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007151 intel_ring_emit(ring, pf | pipesrc);
7152 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007153 return 0;
7154
7155err_unpin:
7156 intel_unpin_fb_obj(obj);
7157err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007158 return ret;
7159}
7160
7161static int intel_gen6_queue_flip(struct drm_device *dev,
7162 struct drm_crtc *crtc,
7163 struct drm_framebuffer *fb,
7164 struct drm_i915_gem_object *obj)
7165{
7166 struct drm_i915_private *dev_priv = dev->dev_private;
7167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007168 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007169 uint32_t pf, pipesrc;
7170 int ret;
7171
Daniel Vetter6d90c952012-04-26 23:28:05 +02007172 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007173 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007174 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007175
Daniel Vetter6d90c952012-04-26 23:28:05 +02007176 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007177 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007178 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007179
Daniel Vetter6d90c952012-04-26 23:28:05 +02007180 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7181 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7182 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007183 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007184
Chris Wilson99d9acd2012-04-17 20:37:00 +01007185 /* Contrary to the suggestions in the documentation,
7186 * "Enable Panel Fitter" does not seem to be required when page
7187 * flipping with a non-native mode, and worse causes a normal
7188 * modeset to fail.
7189 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7190 */
7191 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007192 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007193 intel_ring_emit(ring, pf | pipesrc);
7194 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007195 return 0;
7196
7197err_unpin:
7198 intel_unpin_fb_obj(obj);
7199err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007200 return ret;
7201}
7202
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007203/*
7204 * On gen7 we currently use the blit ring because (in early silicon at least)
7205 * the render ring doesn't give us interrpts for page flip completion, which
7206 * means clients will hang after the first flip is queued. Fortunately the
7207 * blit ring generates interrupts properly, so use it instead.
7208 */
7209static int intel_gen7_queue_flip(struct drm_device *dev,
7210 struct drm_crtc *crtc,
7211 struct drm_framebuffer *fb,
7212 struct drm_i915_gem_object *obj)
7213{
7214 struct drm_i915_private *dev_priv = dev->dev_private;
7215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7216 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007217 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007218 int ret;
7219
7220 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7221 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007222 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007223
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007224 switch(intel_crtc->plane) {
7225 case PLANE_A:
7226 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7227 break;
7228 case PLANE_B:
7229 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7230 break;
7231 case PLANE_C:
7232 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7233 break;
7234 default:
7235 WARN_ONCE(1, "unknown plane in flip command\n");
7236 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007237 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007238 }
7239
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007240 ret = intel_ring_begin(ring, 4);
7241 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007242 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007243
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007244 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007245 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007246 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007247 intel_ring_emit(ring, (MI_NOOP));
7248 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007249 return 0;
7250
7251err_unpin:
7252 intel_unpin_fb_obj(obj);
7253err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007254 return ret;
7255}
7256
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007257static int intel_default_queue_flip(struct drm_device *dev,
7258 struct drm_crtc *crtc,
7259 struct drm_framebuffer *fb,
7260 struct drm_i915_gem_object *obj)
7261{
7262 return -ENODEV;
7263}
7264
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007265static int intel_crtc_page_flip(struct drm_crtc *crtc,
7266 struct drm_framebuffer *fb,
7267 struct drm_pending_vblank_event *event)
7268{
7269 struct drm_device *dev = crtc->dev;
7270 struct drm_i915_private *dev_priv = dev->dev_private;
7271 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007272 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007273 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7274 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007275 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007276 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007277
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007278 /* Can't change pixel format via MI display flips. */
7279 if (fb->pixel_format != crtc->fb->pixel_format)
7280 return -EINVAL;
7281
7282 /*
7283 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7284 * Note that pitch changes could also affect these register.
7285 */
7286 if (INTEL_INFO(dev)->gen > 3 &&
7287 (fb->offsets[0] != crtc->fb->offsets[0] ||
7288 fb->pitches[0] != crtc->fb->pitches[0]))
7289 return -EINVAL;
7290
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007291 work = kzalloc(sizeof *work, GFP_KERNEL);
7292 if (work == NULL)
7293 return -ENOMEM;
7294
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007295 work->event = event;
7296 work->dev = crtc->dev;
7297 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007298 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007299 INIT_WORK(&work->work, intel_unpin_work_fn);
7300
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007301 ret = drm_vblank_get(dev, intel_crtc->pipe);
7302 if (ret)
7303 goto free_work;
7304
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007305 /* We borrow the event spin lock for protecting unpin_work */
7306 spin_lock_irqsave(&dev->event_lock, flags);
7307 if (intel_crtc->unpin_work) {
7308 spin_unlock_irqrestore(&dev->event_lock, flags);
7309 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007310 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007311
7312 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007313 return -EBUSY;
7314 }
7315 intel_crtc->unpin_work = work;
7316 spin_unlock_irqrestore(&dev->event_lock, flags);
7317
7318 intel_fb = to_intel_framebuffer(fb);
7319 obj = intel_fb->obj;
7320
Chris Wilson79158102012-05-23 11:13:58 +01007321 ret = i915_mutex_lock_interruptible(dev);
7322 if (ret)
7323 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007324
Jesse Barnes75dfca82010-02-10 15:09:44 -08007325 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007326 drm_gem_object_reference(&work->old_fb_obj->base);
7327 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007328
7329 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007330
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007331 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007332
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007333 work->enable_stall_check = true;
7334
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007335 /* Block clients from rendering to the new back buffer until
7336 * the flip occurs and the object is no longer visible.
7337 */
Chris Wilson05394f32010-11-08 19:18:58 +00007338 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007339
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007340 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7341 if (ret)
7342 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007343
Chris Wilson7782de32011-07-08 12:22:41 +01007344 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007345 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007346 mutex_unlock(&dev->struct_mutex);
7347
Jesse Barnese5510fa2010-07-01 16:48:37 -07007348 trace_i915_flip_request(intel_crtc->plane, obj);
7349
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007350 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007351
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007352cleanup_pending:
7353 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00007354 drm_gem_object_unreference(&work->old_fb_obj->base);
7355 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007356 mutex_unlock(&dev->struct_mutex);
7357
Chris Wilson79158102012-05-23 11:13:58 +01007358cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007359 spin_lock_irqsave(&dev->event_lock, flags);
7360 intel_crtc->unpin_work = NULL;
7361 spin_unlock_irqrestore(&dev->event_lock, flags);
7362
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007363 drm_vblank_put(dev, intel_crtc->pipe);
7364free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007365 kfree(work);
7366
7367 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007368}
7369
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007370static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007371 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7372 .load_lut = intel_crtc_load_lut,
Daniel Vetter976f8a22012-07-08 22:34:21 +02007373 .disable = intel_crtc_noop,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007374};
7375
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007376bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7377{
7378 struct intel_encoder *other_encoder;
7379 struct drm_crtc *crtc = &encoder->new_crtc->base;
7380
7381 if (WARN_ON(!crtc))
7382 return false;
7383
7384 list_for_each_entry(other_encoder,
7385 &crtc->dev->mode_config.encoder_list,
7386 base.head) {
7387
7388 if (&other_encoder->new_crtc->base != crtc ||
7389 encoder == other_encoder)
7390 continue;
7391 else
7392 return true;
7393 }
7394
7395 return false;
7396}
7397
Daniel Vetter50f56112012-07-02 09:35:43 +02007398static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7399 struct drm_crtc *crtc)
7400{
7401 struct drm_device *dev;
7402 struct drm_crtc *tmp;
7403 int crtc_mask = 1;
7404
7405 WARN(!crtc, "checking null crtc?\n");
7406
7407 dev = crtc->dev;
7408
7409 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7410 if (tmp == crtc)
7411 break;
7412 crtc_mask <<= 1;
7413 }
7414
7415 if (encoder->possible_crtcs & crtc_mask)
7416 return true;
7417 return false;
7418}
7419
Daniel Vetter9a935852012-07-05 22:34:27 +02007420/**
7421 * intel_modeset_update_staged_output_state
7422 *
7423 * Updates the staged output configuration state, e.g. after we've read out the
7424 * current hw state.
7425 */
7426static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7427{
7428 struct intel_encoder *encoder;
7429 struct intel_connector *connector;
7430
7431 list_for_each_entry(connector, &dev->mode_config.connector_list,
7432 base.head) {
7433 connector->new_encoder =
7434 to_intel_encoder(connector->base.encoder);
7435 }
7436
7437 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7438 base.head) {
7439 encoder->new_crtc =
7440 to_intel_crtc(encoder->base.crtc);
7441 }
7442}
7443
7444/**
7445 * intel_modeset_commit_output_state
7446 *
7447 * This function copies the stage display pipe configuration to the real one.
7448 */
7449static void intel_modeset_commit_output_state(struct drm_device *dev)
7450{
7451 struct intel_encoder *encoder;
7452 struct intel_connector *connector;
7453
7454 list_for_each_entry(connector, &dev->mode_config.connector_list,
7455 base.head) {
7456 connector->base.encoder = &connector->new_encoder->base;
7457 }
7458
7459 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7460 base.head) {
7461 encoder->base.crtc = &encoder->new_crtc->base;
7462 }
7463}
7464
Daniel Vetter7758a112012-07-08 19:40:39 +02007465static struct drm_display_mode *
7466intel_modeset_adjusted_mode(struct drm_crtc *crtc,
7467 struct drm_display_mode *mode)
7468{
7469 struct drm_device *dev = crtc->dev;
7470 struct drm_display_mode *adjusted_mode;
7471 struct drm_encoder_helper_funcs *encoder_funcs;
7472 struct intel_encoder *encoder;
7473
7474 adjusted_mode = drm_mode_duplicate(dev, mode);
7475 if (!adjusted_mode)
7476 return ERR_PTR(-ENOMEM);
7477
7478 /* Pass our mode to the connectors and the CRTC to give them a chance to
7479 * adjust it according to limitations or connector properties, and also
7480 * a chance to reject the mode entirely.
7481 */
7482 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7483 base.head) {
7484
7485 if (&encoder->new_crtc->base != crtc)
7486 continue;
7487 encoder_funcs = encoder->base.helper_private;
7488 if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
7489 adjusted_mode))) {
7490 DRM_DEBUG_KMS("Encoder fixup failed\n");
7491 goto fail;
7492 }
7493 }
7494
7495 if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
7496 DRM_DEBUG_KMS("CRTC fixup failed\n");
7497 goto fail;
7498 }
7499 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7500
7501 return adjusted_mode;
7502fail:
7503 drm_mode_destroy(dev, adjusted_mode);
7504 return ERR_PTR(-EINVAL);
7505}
7506
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007507/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7508 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7509static void
7510intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7511 unsigned *prepare_pipes, unsigned *disable_pipes)
7512{
7513 struct intel_crtc *intel_crtc;
7514 struct drm_device *dev = crtc->dev;
7515 struct intel_encoder *encoder;
7516 struct intel_connector *connector;
7517 struct drm_crtc *tmp_crtc;
7518
7519 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7520
7521 /* Check which crtcs have changed outputs connected to them, these need
7522 * to be part of the prepare_pipes mask. We don't (yet) support global
7523 * modeset across multiple crtcs, so modeset_pipes will only have one
7524 * bit set at most. */
7525 list_for_each_entry(connector, &dev->mode_config.connector_list,
7526 base.head) {
7527 if (connector->base.encoder == &connector->new_encoder->base)
7528 continue;
7529
7530 if (connector->base.encoder) {
7531 tmp_crtc = connector->base.encoder->crtc;
7532
7533 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7534 }
7535
7536 if (connector->new_encoder)
7537 *prepare_pipes |=
7538 1 << connector->new_encoder->new_crtc->pipe;
7539 }
7540
7541 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7542 base.head) {
7543 if (encoder->base.crtc == &encoder->new_crtc->base)
7544 continue;
7545
7546 if (encoder->base.crtc) {
7547 tmp_crtc = encoder->base.crtc;
7548
7549 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7550 }
7551
7552 if (encoder->new_crtc)
7553 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7554 }
7555
7556 /* Check for any pipes that will be fully disabled ... */
7557 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7558 base.head) {
7559 bool used = false;
7560
7561 /* Don't try to disable disabled crtcs. */
7562 if (!intel_crtc->base.enabled)
7563 continue;
7564
7565 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7566 base.head) {
7567 if (encoder->new_crtc == intel_crtc)
7568 used = true;
7569 }
7570
7571 if (!used)
7572 *disable_pipes |= 1 << intel_crtc->pipe;
7573 }
7574
7575
7576 /* set_mode is also used to update properties on life display pipes. */
7577 intel_crtc = to_intel_crtc(crtc);
7578 if (crtc->enabled)
7579 *prepare_pipes |= 1 << intel_crtc->pipe;
7580
7581 /* We only support modeset on one single crtc, hence we need to do that
7582 * only for the passed in crtc iff we change anything else than just
7583 * disable crtcs.
7584 *
7585 * This is actually not true, to be fully compatible with the old crtc
7586 * helper we automatically disable _any_ output (i.e. doesn't need to be
7587 * connected to the crtc we're modesetting on) if it's disconnected.
7588 * Which is a rather nutty api (since changed the output configuration
7589 * without userspace's explicit request can lead to confusion), but
7590 * alas. Hence we currently need to modeset on all pipes we prepare. */
7591 if (*prepare_pipes)
7592 *modeset_pipes = *prepare_pipes;
7593
7594 /* ... and mask these out. */
7595 *modeset_pipes &= ~(*disable_pipes);
7596 *prepare_pipes &= ~(*disable_pipes);
7597}
7598
Daniel Vetterea9d7582012-07-10 10:42:52 +02007599static bool intel_crtc_in_use(struct drm_crtc *crtc)
7600{
7601 struct drm_encoder *encoder;
7602 struct drm_device *dev = crtc->dev;
7603
7604 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7605 if (encoder->crtc == crtc)
7606 return true;
7607
7608 return false;
7609}
7610
7611static void
7612intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7613{
7614 struct intel_encoder *intel_encoder;
7615 struct intel_crtc *intel_crtc;
7616 struct drm_connector *connector;
7617
7618 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7619 base.head) {
7620 if (!intel_encoder->base.crtc)
7621 continue;
7622
7623 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7624
7625 if (prepare_pipes & (1 << intel_crtc->pipe))
7626 intel_encoder->connectors_active = false;
7627 }
7628
7629 intel_modeset_commit_output_state(dev);
7630
7631 /* Update computed state. */
7632 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7633 base.head) {
7634 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7635 }
7636
7637 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7638 if (!connector->encoder || !connector->encoder->crtc)
7639 continue;
7640
7641 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7642
7643 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007644 struct drm_property *dpms_property =
7645 dev->mode_config.dpms_property;
7646
Daniel Vetterea9d7582012-07-10 10:42:52 +02007647 connector->dpms = DRM_MODE_DPMS_ON;
Daniel Vetter68d34722012-09-06 22:08:35 +02007648 drm_connector_property_set_value(connector,
7649 dpms_property,
7650 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007651
7652 intel_encoder = to_intel_encoder(connector->encoder);
7653 intel_encoder->connectors_active = true;
7654 }
7655 }
7656
7657}
7658
Daniel Vetter25c5b262012-07-08 22:08:04 +02007659#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7660 list_for_each_entry((intel_crtc), \
7661 &(dev)->mode_config.crtc_list, \
7662 base.head) \
7663 if (mask & (1 <<(intel_crtc)->pipe)) \
7664
Daniel Vetterb9805142012-08-31 17:37:33 +02007665void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007666intel_modeset_check_state(struct drm_device *dev)
7667{
7668 struct intel_crtc *crtc;
7669 struct intel_encoder *encoder;
7670 struct intel_connector *connector;
7671
7672 list_for_each_entry(connector, &dev->mode_config.connector_list,
7673 base.head) {
7674 /* This also checks the encoder/connector hw state with the
7675 * ->get_hw_state callbacks. */
7676 intel_connector_check_state(connector);
7677
7678 WARN(&connector->new_encoder->base != connector->base.encoder,
7679 "connector's staged encoder doesn't match current encoder\n");
7680 }
7681
7682 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7683 base.head) {
7684 bool enabled = false;
7685 bool active = false;
7686 enum pipe pipe, tracked_pipe;
7687
7688 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7689 encoder->base.base.id,
7690 drm_get_encoder_name(&encoder->base));
7691
7692 WARN(&encoder->new_crtc->base != encoder->base.crtc,
7693 "encoder's stage crtc doesn't match current crtc\n");
7694 WARN(encoder->connectors_active && !encoder->base.crtc,
7695 "encoder's active_connectors set, but no crtc\n");
7696
7697 list_for_each_entry(connector, &dev->mode_config.connector_list,
7698 base.head) {
7699 if (connector->base.encoder != &encoder->base)
7700 continue;
7701 enabled = true;
7702 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
7703 active = true;
7704 }
7705 WARN(!!encoder->base.crtc != enabled,
7706 "encoder's enabled state mismatch "
7707 "(expected %i, found %i)\n",
7708 !!encoder->base.crtc, enabled);
7709 WARN(active && !encoder->base.crtc,
7710 "active encoder with no crtc\n");
7711
7712 WARN(encoder->connectors_active != active,
7713 "encoder's computed active state doesn't match tracked active state "
7714 "(expected %i, found %i)\n", active, encoder->connectors_active);
7715
7716 active = encoder->get_hw_state(encoder, &pipe);
7717 WARN(active != encoder->connectors_active,
7718 "encoder's hw state doesn't match sw tracking "
7719 "(expected %i, found %i)\n",
7720 encoder->connectors_active, active);
7721
7722 if (!encoder->base.crtc)
7723 continue;
7724
7725 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7726 WARN(active && pipe != tracked_pipe,
7727 "active encoder's pipe doesn't match"
7728 "(expected %i, found %i)\n",
7729 tracked_pipe, pipe);
7730
7731 }
7732
7733 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7734 base.head) {
7735 bool enabled = false;
7736 bool active = false;
7737
7738 DRM_DEBUG_KMS("[CRTC:%d]\n",
7739 crtc->base.base.id);
7740
7741 WARN(crtc->active && !crtc->base.enabled,
7742 "active crtc, but not enabled in sw tracking\n");
7743
7744 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7745 base.head) {
7746 if (encoder->base.crtc != &crtc->base)
7747 continue;
7748 enabled = true;
7749 if (encoder->connectors_active)
7750 active = true;
7751 }
7752 WARN(active != crtc->active,
7753 "crtc's computed active state doesn't match tracked active state "
7754 "(expected %i, found %i)\n", active, crtc->active);
7755 WARN(enabled != crtc->base.enabled,
7756 "crtc's computed enabled state doesn't match tracked enabled state "
7757 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7758
7759 assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
7760 }
7761}
7762
Daniel Vettera6778b32012-07-02 09:56:42 +02007763bool intel_set_mode(struct drm_crtc *crtc,
7764 struct drm_display_mode *mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007765 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02007766{
7767 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007768 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettera6778b32012-07-02 09:56:42 +02007769 struct drm_display_mode *adjusted_mode, saved_mode, saved_hwmode;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007770 struct intel_crtc *intel_crtc;
7771 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Daniel Vettera6778b32012-07-02 09:56:42 +02007772 bool ret = true;
7773
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007774 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007775 &prepare_pipes, &disable_pipes);
7776
7777 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7778 modeset_pipes, prepare_pipes, disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007779
Daniel Vetter976f8a22012-07-08 22:34:21 +02007780 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7781 intel_crtc_disable(&intel_crtc->base);
7782
Daniel Vettera6778b32012-07-02 09:56:42 +02007783 saved_hwmode = crtc->hwmode;
7784 saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007785
Daniel Vetter25c5b262012-07-08 22:08:04 +02007786 /* Hack: Because we don't (yet) support global modeset on multiple
7787 * crtcs, we don't keep track of the new mode for more than one crtc.
7788 * Hence simply check whether any bit is set in modeset_pipes in all the
7789 * pieces of code that are not yet converted to deal with mutliple crtcs
7790 * changing their mode at the same time. */
7791 adjusted_mode = NULL;
7792 if (modeset_pipes) {
7793 adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
7794 if (IS_ERR(adjusted_mode)) {
7795 return false;
7796 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007797 }
7798
Daniel Vetterea9d7582012-07-10 10:42:52 +02007799 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7800 if (intel_crtc->base.enabled)
7801 dev_priv->display.crtc_disable(&intel_crtc->base);
7802 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007803
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02007804 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7805 * to set it here already despite that we pass it down the callchain.
7806 */
7807 if (modeset_pipes)
Daniel Vetter25c5b262012-07-08 22:08:04 +02007808 crtc->mode = *mode;
Daniel Vetter7758a112012-07-08 19:40:39 +02007809
Daniel Vetterea9d7582012-07-10 10:42:52 +02007810 /* Only after disabling all output pipelines that will be changed can we
7811 * update the the output configuration. */
7812 intel_modeset_update_state(dev, prepare_pipes);
7813
Daniel Vetter47fab732012-10-26 10:58:18 +02007814 if (dev_priv->display.modeset_global_resources)
7815 dev_priv->display.modeset_global_resources(dev);
7816
Daniel Vettera6778b32012-07-02 09:56:42 +02007817 /* Set up the DPLL and any encoders state that needs to adjust or depend
7818 * on the DPLL.
7819 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007820 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
7821 ret = !intel_crtc_mode_set(&intel_crtc->base,
7822 mode, adjusted_mode,
7823 x, y, fb);
7824 if (!ret)
7825 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02007826 }
7827
7828 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007829 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
7830 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02007831
Daniel Vetter25c5b262012-07-08 22:08:04 +02007832 if (modeset_pipes) {
7833 /* Store real post-adjustment hardware mode. */
7834 crtc->hwmode = *adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007835
Daniel Vetter25c5b262012-07-08 22:08:04 +02007836 /* Calculate and store various constants which
7837 * are later needed by vblank and swap-completion
7838 * timestamping. They are derived from true hwmode.
7839 */
7840 drm_calc_timestamping_constants(crtc);
7841 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007842
7843 /* FIXME: add subpixel order */
7844done:
7845 drm_mode_destroy(dev, adjusted_mode);
Daniel Vetter25c5b262012-07-08 22:08:04 +02007846 if (!ret && crtc->enabled) {
Daniel Vettera6778b32012-07-02 09:56:42 +02007847 crtc->hwmode = saved_hwmode;
7848 crtc->mode = saved_mode;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007849 } else {
7850 intel_modeset_check_state(dev);
Daniel Vettera6778b32012-07-02 09:56:42 +02007851 }
7852
7853 return ret;
7854}
7855
Daniel Vetter25c5b262012-07-08 22:08:04 +02007856#undef for_each_intel_crtc_masked
7857
Daniel Vetterd9e55602012-07-04 22:16:09 +02007858static void intel_set_config_free(struct intel_set_config *config)
7859{
7860 if (!config)
7861 return;
7862
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007863 kfree(config->save_connector_encoders);
7864 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02007865 kfree(config);
7866}
7867
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007868static int intel_set_config_save_state(struct drm_device *dev,
7869 struct intel_set_config *config)
7870{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007871 struct drm_encoder *encoder;
7872 struct drm_connector *connector;
7873 int count;
7874
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007875 config->save_encoder_crtcs =
7876 kcalloc(dev->mode_config.num_encoder,
7877 sizeof(struct drm_crtc *), GFP_KERNEL);
7878 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007879 return -ENOMEM;
7880
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007881 config->save_connector_encoders =
7882 kcalloc(dev->mode_config.num_connector,
7883 sizeof(struct drm_encoder *), GFP_KERNEL);
7884 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007885 return -ENOMEM;
7886
7887 /* Copy data. Note that driver private data is not affected.
7888 * Should anything bad happen only the expected state is
7889 * restored, not the drivers personal bookkeeping.
7890 */
7891 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007892 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007893 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007894 }
7895
7896 count = 0;
7897 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007898 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007899 }
7900
7901 return 0;
7902}
7903
7904static void intel_set_config_restore_state(struct drm_device *dev,
7905 struct intel_set_config *config)
7906{
Daniel Vetter9a935852012-07-05 22:34:27 +02007907 struct intel_encoder *encoder;
7908 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007909 int count;
7910
7911 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007912 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7913 encoder->new_crtc =
7914 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007915 }
7916
7917 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007918 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
7919 connector->new_encoder =
7920 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007921 }
7922}
7923
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007924static void
7925intel_set_config_compute_mode_changes(struct drm_mode_set *set,
7926 struct intel_set_config *config)
7927{
7928
7929 /* We should be able to check here if the fb has the same properties
7930 * and then just flip_or_move it */
7931 if (set->crtc->fb != set->fb) {
7932 /* If we have no fb then treat it as a full mode set */
7933 if (set->crtc->fb == NULL) {
7934 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
7935 config->mode_changed = true;
7936 } else if (set->fb == NULL) {
7937 config->mode_changed = true;
7938 } else if (set->fb->depth != set->crtc->fb->depth) {
7939 config->mode_changed = true;
7940 } else if (set->fb->bits_per_pixel !=
7941 set->crtc->fb->bits_per_pixel) {
7942 config->mode_changed = true;
7943 } else
7944 config->fb_changed = true;
7945 }
7946
Daniel Vetter835c5872012-07-10 18:11:08 +02007947 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007948 config->fb_changed = true;
7949
7950 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
7951 DRM_DEBUG_KMS("modes are different, full mode set\n");
7952 drm_mode_debug_printmodeline(&set->crtc->mode);
7953 drm_mode_debug_printmodeline(set->mode);
7954 config->mode_changed = true;
7955 }
7956}
7957
Daniel Vetter2e431052012-07-04 22:42:15 +02007958static int
Daniel Vetter9a935852012-07-05 22:34:27 +02007959intel_modeset_stage_output_state(struct drm_device *dev,
7960 struct drm_mode_set *set,
7961 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02007962{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007963 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02007964 struct intel_connector *connector;
7965 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02007966 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02007967
Daniel Vetter9a935852012-07-05 22:34:27 +02007968 /* The upper layers ensure that we either disabl a crtc or have a list
7969 * of connectors. For paranoia, double-check this. */
7970 WARN_ON(!set->fb && (set->num_connectors != 0));
7971 WARN_ON(set->fb && (set->num_connectors == 0));
7972
Daniel Vetter50f56112012-07-02 09:35:43 +02007973 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007974 list_for_each_entry(connector, &dev->mode_config.connector_list,
7975 base.head) {
7976 /* Otherwise traverse passed in connector list and get encoders
7977 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007978 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007979 if (set->connectors[ro] == &connector->base) {
7980 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02007981 break;
7982 }
7983 }
7984
Daniel Vetter9a935852012-07-05 22:34:27 +02007985 /* If we disable the crtc, disable all its connectors. Also, if
7986 * the connector is on the changing crtc but not on the new
7987 * connector list, disable it. */
7988 if ((!set->fb || ro == set->num_connectors) &&
7989 connector->base.encoder &&
7990 connector->base.encoder->crtc == set->crtc) {
7991 connector->new_encoder = NULL;
7992
7993 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
7994 connector->base.base.id,
7995 drm_get_connector_name(&connector->base));
7996 }
7997
7998
7999 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008000 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008001 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008002 }
Daniel Vetter50f56112012-07-02 09:35:43 +02008003
Daniel Vetter9a935852012-07-05 22:34:27 +02008004 /* Disable all disconnected encoders. */
8005 if (connector->base.status == connector_status_disconnected)
8006 connector->new_encoder = NULL;
8007 }
8008 /* connector->new_encoder is now updated for all connectors. */
8009
8010 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008011 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008012 list_for_each_entry(connector, &dev->mode_config.connector_list,
8013 base.head) {
8014 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008015 continue;
8016
Daniel Vetter9a935852012-07-05 22:34:27 +02008017 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008018
8019 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008020 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008021 new_crtc = set->crtc;
8022 }
8023
8024 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008025 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8026 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008027 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008028 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008029 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8030
8031 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8032 connector->base.base.id,
8033 drm_get_connector_name(&connector->base),
8034 new_crtc->base.id);
8035 }
8036
8037 /* Check for any encoders that needs to be disabled. */
8038 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8039 base.head) {
8040 list_for_each_entry(connector,
8041 &dev->mode_config.connector_list,
8042 base.head) {
8043 if (connector->new_encoder == encoder) {
8044 WARN_ON(!connector->new_encoder->new_crtc);
8045
8046 goto next_encoder;
8047 }
8048 }
8049 encoder->new_crtc = NULL;
8050next_encoder:
8051 /* Only now check for crtc changes so we don't miss encoders
8052 * that will be disabled. */
8053 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008054 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008055 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008056 }
8057 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008058 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008059
Daniel Vetter2e431052012-07-04 22:42:15 +02008060 return 0;
8061}
8062
8063static int intel_crtc_set_config(struct drm_mode_set *set)
8064{
8065 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008066 struct drm_mode_set save_set;
8067 struct intel_set_config *config;
8068 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008069
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008070 BUG_ON(!set);
8071 BUG_ON(!set->crtc);
8072 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008073
8074 if (!set->mode)
8075 set->fb = NULL;
8076
Daniel Vetter431e50f2012-07-10 17:53:42 +02008077 /* The fb helper likes to play gross jokes with ->mode_set_config.
8078 * Unfortunately the crtc helper doesn't do much at all for this case,
8079 * so we have to cope with this madness until the fb helper is fixed up. */
8080 if (set->fb && set->num_connectors == 0)
8081 return 0;
8082
Daniel Vetter2e431052012-07-04 22:42:15 +02008083 if (set->fb) {
8084 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8085 set->crtc->base.id, set->fb->base.id,
8086 (int)set->num_connectors, set->x, set->y);
8087 } else {
8088 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008089 }
8090
8091 dev = set->crtc->dev;
8092
8093 ret = -ENOMEM;
8094 config = kzalloc(sizeof(*config), GFP_KERNEL);
8095 if (!config)
8096 goto out_config;
8097
8098 ret = intel_set_config_save_state(dev, config);
8099 if (ret)
8100 goto out_config;
8101
8102 save_set.crtc = set->crtc;
8103 save_set.mode = &set->crtc->mode;
8104 save_set.x = set->crtc->x;
8105 save_set.y = set->crtc->y;
8106 save_set.fb = set->crtc->fb;
8107
8108 /* Compute whether we need a full modeset, only an fb base update or no
8109 * change at all. In the future we might also check whether only the
8110 * mode changed, e.g. for LVDS where we only change the panel fitter in
8111 * such cases. */
8112 intel_set_config_compute_mode_changes(set, config);
8113
Daniel Vetter9a935852012-07-05 22:34:27 +02008114 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008115 if (ret)
8116 goto fail;
8117
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008118 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008119 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008120 DRM_DEBUG_KMS("attempting to set mode from"
8121 " userspace\n");
8122 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008123 }
8124
8125 if (!intel_set_mode(set->crtc, set->mode,
8126 set->x, set->y, set->fb)) {
8127 DRM_ERROR("failed to set mode on [CRTC:%d]\n",
8128 set->crtc->base.id);
8129 ret = -EINVAL;
8130 goto fail;
8131 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008132 } else if (config->fb_changed) {
Daniel Vetter4f660f42012-07-02 09:47:37 +02008133 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008134 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008135 }
8136
Daniel Vetterd9e55602012-07-04 22:16:09 +02008137 intel_set_config_free(config);
8138
Daniel Vetter50f56112012-07-02 09:35:43 +02008139 return 0;
8140
8141fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008142 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008143
8144 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008145 if (config->mode_changed &&
Daniel Vettera6778b32012-07-02 09:56:42 +02008146 !intel_set_mode(save_set.crtc, save_set.mode,
8147 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008148 DRM_ERROR("failed to restore config after modeset failure\n");
8149
Daniel Vetterd9e55602012-07-04 22:16:09 +02008150out_config:
8151 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008152 return ret;
8153}
8154
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008155static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008156 .cursor_set = intel_crtc_cursor_set,
8157 .cursor_move = intel_crtc_cursor_move,
8158 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008159 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008160 .destroy = intel_crtc_destroy,
8161 .page_flip = intel_crtc_page_flip,
8162};
8163
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008164static void intel_cpu_pll_init(struct drm_device *dev)
8165{
8166 if (IS_HASWELL(dev))
8167 intel_ddi_pll_init(dev);
8168}
8169
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008170static void intel_pch_pll_init(struct drm_device *dev)
8171{
8172 drm_i915_private_t *dev_priv = dev->dev_private;
8173 int i;
8174
8175 if (dev_priv->num_pch_pll == 0) {
8176 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8177 return;
8178 }
8179
8180 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8181 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8182 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8183 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8184 }
8185}
8186
Hannes Ederb358d0a2008-12-18 21:18:47 +01008187static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008188{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008189 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008190 struct intel_crtc *intel_crtc;
8191 int i;
8192
8193 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8194 if (intel_crtc == NULL)
8195 return;
8196
8197 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8198
8199 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008200 for (i = 0; i < 256; i++) {
8201 intel_crtc->lut_r[i] = i;
8202 intel_crtc->lut_g[i] = i;
8203 intel_crtc->lut_b[i] = i;
8204 }
8205
Jesse Barnes80824002009-09-10 15:28:06 -07008206 /* Swap pipes & planes for FBC on pre-965 */
8207 intel_crtc->pipe = pipe;
8208 intel_crtc->plane = pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02008209 intel_crtc->cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008210 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008211 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008212 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008213 }
8214
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008215 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8216 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8217 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8218 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8219
Jesse Barnes5a354202011-06-24 12:19:22 -07008220 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07008221
Jesse Barnes79e53942008-11-07 14:24:08 -08008222 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008223}
8224
Carl Worth08d7b3d2009-04-29 14:43:54 -07008225int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008226 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008227{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008228 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008229 struct drm_mode_object *drmmode_obj;
8230 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008231
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008232 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8233 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008234
Daniel Vetterc05422d2009-08-11 16:05:30 +02008235 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8236 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008237
Daniel Vetterc05422d2009-08-11 16:05:30 +02008238 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008239 DRM_ERROR("no such CRTC id\n");
8240 return -EINVAL;
8241 }
8242
Daniel Vetterc05422d2009-08-11 16:05:30 +02008243 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8244 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008245
Daniel Vetterc05422d2009-08-11 16:05:30 +02008246 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008247}
8248
Daniel Vetter66a92782012-07-12 20:08:18 +02008249static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008250{
Daniel Vetter66a92782012-07-12 20:08:18 +02008251 struct drm_device *dev = encoder->base.dev;
8252 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008253 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008254 int entry = 0;
8255
Daniel Vetter66a92782012-07-12 20:08:18 +02008256 list_for_each_entry(source_encoder,
8257 &dev->mode_config.encoder_list, base.head) {
8258
8259 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008260 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008261
8262 /* Intel hw has only one MUX where enocoders could be cloned. */
8263 if (encoder->cloneable && source_encoder->cloneable)
8264 index_mask |= (1 << entry);
8265
Jesse Barnes79e53942008-11-07 14:24:08 -08008266 entry++;
8267 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008268
Jesse Barnes79e53942008-11-07 14:24:08 -08008269 return index_mask;
8270}
8271
Chris Wilson4d302442010-12-14 19:21:29 +00008272static bool has_edp_a(struct drm_device *dev)
8273{
8274 struct drm_i915_private *dev_priv = dev->dev_private;
8275
8276 if (!IS_MOBILE(dev))
8277 return false;
8278
8279 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8280 return false;
8281
8282 if (IS_GEN5(dev) &&
8283 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8284 return false;
8285
8286 return true;
8287}
8288
Jesse Barnes79e53942008-11-07 14:24:08 -08008289static void intel_setup_outputs(struct drm_device *dev)
8290{
Eric Anholt725e30a2009-01-22 13:01:02 -08008291 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008292 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008293 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008294 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008295
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008296 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008297 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8298 /* disable the panel fitter on everything but LVDS */
8299 I915_WRITE(PFIT_CONTROL, 0);
8300 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008301
Eric Anholtbad720f2009-10-22 16:11:14 -07008302 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008303 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008304
Chris Wilson4d302442010-12-14 19:21:29 +00008305 if (has_edp_a(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008306 intel_dp_init(dev, DP_A, PORT_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08008307
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008308 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008309 intel_dp_init(dev, PCH_DP_D, PORT_D);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008310 }
8311
8312 intel_crt_init(dev);
8313
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008314 if (IS_HASWELL(dev)) {
8315 int found;
8316
8317 /* Haswell uses DDI functions to detect digital outputs */
8318 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8319 /* DDI A only supports eDP */
8320 if (found)
8321 intel_ddi_init(dev, PORT_A);
8322
8323 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8324 * register */
8325 found = I915_READ(SFUSE_STRAP);
8326
8327 if (found & SFUSE_STRAP_DDIB_DETECTED)
8328 intel_ddi_init(dev, PORT_B);
8329 if (found & SFUSE_STRAP_DDIC_DETECTED)
8330 intel_ddi_init(dev, PORT_C);
8331 if (found & SFUSE_STRAP_DDID_DETECTED)
8332 intel_ddi_init(dev, PORT_D);
8333 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008334 int found;
8335
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008336 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008337 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008338 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008339 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008340 intel_hdmi_init(dev, HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008341 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008342 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008343 }
8344
8345 if (I915_READ(HDMIC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008346 intel_hdmi_init(dev, HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008347
Jesse Barnesb708a1d2012-06-11 14:39:56 -04008348 if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008349 intel_hdmi_init(dev, HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008350
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008351 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008352 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008353
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008354 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008355 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008356 } else if (IS_VALLEYVIEW(dev)) {
8357 int found;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008358
Gajanan Bhat19c03922012-09-27 19:13:07 +05308359 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
8360 if (I915_READ(DP_C) & DP_DETECTED)
8361 intel_dp_init(dev, DP_C, PORT_C);
8362
Jesse Barnes4a87d652012-06-15 11:55:16 -07008363 if (I915_READ(SDVOB) & PORT_DETECTED) {
8364 /* SDVOB multiplex with HDMIB */
8365 found = intel_sdvo_init(dev, SDVOB, true);
8366 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008367 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008368 if (!found && (I915_READ(DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008369 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008370 }
8371
8372 if (I915_READ(SDVOC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008373 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008374
Zhenyu Wang103a1962009-11-27 11:44:36 +08008375 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008376 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008377
Eric Anholt725e30a2009-01-22 13:01:02 -08008378 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008379 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008380 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008381 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8382 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008383 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008384 }
Ma Ling27185ae2009-08-24 13:50:23 +08008385
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008386 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8387 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008388 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008389 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008390 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008391
8392 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008393
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008394 if (I915_READ(SDVOB) & SDVO_DETECTED) {
8395 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008396 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008397 }
Ma Ling27185ae2009-08-24 13:50:23 +08008398
8399 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
8400
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008401 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8402 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008403 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008404 }
8405 if (SUPPORTS_INTEGRATED_DP(dev)) {
8406 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008407 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008408 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008409 }
Ma Ling27185ae2009-08-24 13:50:23 +08008410
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008411 if (SUPPORTS_INTEGRATED_DP(dev) &&
8412 (I915_READ(DP_D) & DP_DETECTED)) {
8413 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008414 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008415 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008416 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008417 intel_dvo_init(dev);
8418
Zhenyu Wang103a1962009-11-27 11:44:36 +08008419 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008420 intel_tv_init(dev);
8421
Chris Wilson4ef69c72010-09-09 15:14:28 +01008422 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8423 encoder->base.possible_crtcs = encoder->crtc_mask;
8424 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008425 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008426 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008427
Paulo Zanoni40579ab2012-07-03 15:57:33 -03008428 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Keith Packard9fb526d2011-09-26 22:24:57 -07008429 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008430}
8431
8432static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8433{
8434 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008435
8436 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008437 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008438
8439 kfree(intel_fb);
8440}
8441
8442static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008443 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008444 unsigned int *handle)
8445{
8446 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008447 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008448
Chris Wilson05394f32010-11-08 19:18:58 +00008449 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008450}
8451
8452static const struct drm_framebuffer_funcs intel_fb_funcs = {
8453 .destroy = intel_user_framebuffer_destroy,
8454 .create_handle = intel_user_framebuffer_create_handle,
8455};
8456
Dave Airlie38651672010-03-30 05:34:13 +00008457int intel_framebuffer_init(struct drm_device *dev,
8458 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008459 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008460 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008461{
Jesse Barnes79e53942008-11-07 14:24:08 -08008462 int ret;
8463
Chris Wilson05394f32010-11-08 19:18:58 +00008464 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01008465 return -EINVAL;
8466
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008467 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01008468 return -EINVAL;
8469
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008470 /* FIXME <= Gen4 stride limits are bit unclear */
8471 if (mode_cmd->pitches[0] > 32768)
8472 return -EINVAL;
8473
8474 if (obj->tiling_mode != I915_TILING_NONE &&
8475 mode_cmd->pitches[0] != obj->stride)
8476 return -EINVAL;
8477
Ville Syrjälä57779d02012-10-31 17:50:14 +02008478 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008479 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008480 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008481 case DRM_FORMAT_RGB565:
8482 case DRM_FORMAT_XRGB8888:
8483 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008484 break;
8485 case DRM_FORMAT_XRGB1555:
8486 case DRM_FORMAT_ARGB1555:
8487 if (INTEL_INFO(dev)->gen > 3)
8488 return -EINVAL;
8489 break;
8490 case DRM_FORMAT_XBGR8888:
8491 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008492 case DRM_FORMAT_XRGB2101010:
8493 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008494 case DRM_FORMAT_XBGR2101010:
8495 case DRM_FORMAT_ABGR2101010:
8496 if (INTEL_INFO(dev)->gen < 4)
8497 return -EINVAL;
Jesse Barnesb5626742011-06-24 12:19:27 -07008498 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008499 case DRM_FORMAT_YUYV:
8500 case DRM_FORMAT_UYVY:
8501 case DRM_FORMAT_YVYU:
8502 case DRM_FORMAT_VYUY:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008503 if (INTEL_INFO(dev)->gen < 6)
8504 return -EINVAL;
Chris Wilson57cd6502010-08-08 12:34:44 +01008505 break;
8506 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008507 DRM_DEBUG_KMS("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008508 return -EINVAL;
8509 }
8510
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008511 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8512 if (mode_cmd->offsets[0] != 0)
8513 return -EINVAL;
8514
Jesse Barnes79e53942008-11-07 14:24:08 -08008515 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8516 if (ret) {
8517 DRM_ERROR("framebuffer init failed %d\n", ret);
8518 return ret;
8519 }
8520
8521 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08008522 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008523 return 0;
8524}
8525
Jesse Barnes79e53942008-11-07 14:24:08 -08008526static struct drm_framebuffer *
8527intel_user_framebuffer_create(struct drm_device *dev,
8528 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008529 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008530{
Chris Wilson05394f32010-11-08 19:18:58 +00008531 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008532
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008533 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8534 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008535 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008536 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008537
Chris Wilsond2dff872011-04-19 08:36:26 +01008538 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008539}
8540
Jesse Barnes79e53942008-11-07 14:24:08 -08008541static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008542 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008543 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008544};
8545
Jesse Barnese70236a2009-09-21 10:42:27 -07008546/* Set up chip specific display functions */
8547static void intel_init_display(struct drm_device *dev)
8548{
8549 struct drm_i915_private *dev_priv = dev->dev_private;
8550
8551 /* We always want a DPMS function */
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008552 if (IS_HASWELL(dev)) {
8553 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008554 dev_priv->display.crtc_enable = haswell_crtc_enable;
8555 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008556 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008557 dev_priv->display.update_plane = ironlake_update_plane;
8558 } else if (HAS_PCH_SPLIT(dev)) {
Eric Anholtf564048e2011-03-30 13:01:02 -07008559 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008560 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8561 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008562 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008563 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008564 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07008565 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008566 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8567 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008568 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008569 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008570 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008571
Jesse Barnese70236a2009-09-21 10:42:27 -07008572 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008573 if (IS_VALLEYVIEW(dev))
8574 dev_priv->display.get_display_clock_speed =
8575 valleyview_get_display_clock_speed;
8576 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008577 dev_priv->display.get_display_clock_speed =
8578 i945_get_display_clock_speed;
8579 else if (IS_I915G(dev))
8580 dev_priv->display.get_display_clock_speed =
8581 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008582 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008583 dev_priv->display.get_display_clock_speed =
8584 i9xx_misc_get_display_clock_speed;
8585 else if (IS_I915GM(dev))
8586 dev_priv->display.get_display_clock_speed =
8587 i915gm_get_display_clock_speed;
8588 else if (IS_I865G(dev))
8589 dev_priv->display.get_display_clock_speed =
8590 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008591 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008592 dev_priv->display.get_display_clock_speed =
8593 i855_get_display_clock_speed;
8594 else /* 852, 830 */
8595 dev_priv->display.get_display_clock_speed =
8596 i830_get_display_clock_speed;
8597
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008598 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008599 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008600 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008601 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008602 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008603 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008604 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008605 } else if (IS_IVYBRIDGE(dev)) {
8606 /* FIXME: detect B0+ stepping and use auto training */
8607 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008608 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02008609 dev_priv->display.modeset_global_resources =
8610 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008611 } else if (IS_HASWELL(dev)) {
8612 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008613 dev_priv->display.write_eld = haswell_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008614 } else
8615 dev_priv->display.update_wm = NULL;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008616 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008617 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008618 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008619
8620 /* Default just returns -ENODEV to indicate unsupported */
8621 dev_priv->display.queue_flip = intel_default_queue_flip;
8622
8623 switch (INTEL_INFO(dev)->gen) {
8624 case 2:
8625 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8626 break;
8627
8628 case 3:
8629 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8630 break;
8631
8632 case 4:
8633 case 5:
8634 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8635 break;
8636
8637 case 6:
8638 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8639 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008640 case 7:
8641 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8642 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008643 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008644}
8645
Jesse Barnesb690e962010-07-19 13:53:12 -07008646/*
8647 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8648 * resume, or other times. This quirk makes sure that's the case for
8649 * affected systems.
8650 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008651static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008652{
8653 struct drm_i915_private *dev_priv = dev->dev_private;
8654
8655 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008656 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008657}
8658
Keith Packard435793d2011-07-12 14:56:22 -07008659/*
8660 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8661 */
8662static void quirk_ssc_force_disable(struct drm_device *dev)
8663{
8664 struct drm_i915_private *dev_priv = dev->dev_private;
8665 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008666 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07008667}
8668
Carsten Emde4dca20e2012-03-15 15:56:26 +01008669/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01008670 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
8671 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01008672 */
8673static void quirk_invert_brightness(struct drm_device *dev)
8674{
8675 struct drm_i915_private *dev_priv = dev->dev_private;
8676 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008677 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008678}
8679
8680struct intel_quirk {
8681 int device;
8682 int subsystem_vendor;
8683 int subsystem_device;
8684 void (*hook)(struct drm_device *dev);
8685};
8686
Ben Widawskyc43b5632012-04-16 14:07:40 -07008687static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07008688 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008689 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008690
Jesse Barnesb690e962010-07-19 13:53:12 -07008691 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8692 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8693
Jesse Barnesb690e962010-07-19 13:53:12 -07008694 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8695 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8696
Daniel Vetterccd0d362012-10-10 23:13:59 +02008697 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07008698 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02008699 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008700
8701 /* Lenovo U160 cannot use SSC on LVDS */
8702 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008703
8704 /* Sony Vaio Y cannot use SSC on LVDS */
8705 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01008706
8707 /* Acer Aspire 5734Z must invert backlight brightness */
8708 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07008709};
8710
8711static void intel_init_quirks(struct drm_device *dev)
8712{
8713 struct pci_dev *d = dev->pdev;
8714 int i;
8715
8716 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8717 struct intel_quirk *q = &intel_quirks[i];
8718
8719 if (d->device == q->device &&
8720 (d->subsystem_vendor == q->subsystem_vendor ||
8721 q->subsystem_vendor == PCI_ANY_ID) &&
8722 (d->subsystem_device == q->subsystem_device ||
8723 q->subsystem_device == PCI_ANY_ID))
8724 q->hook(dev);
8725 }
8726}
8727
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008728/* Disable the VGA plane that we never use */
8729static void i915_disable_vga(struct drm_device *dev)
8730{
8731 struct drm_i915_private *dev_priv = dev->dev_private;
8732 u8 sr1;
8733 u32 vga_reg;
8734
8735 if (HAS_PCH_SPLIT(dev))
8736 vga_reg = CPU_VGACNTRL;
8737 else
8738 vga_reg = VGACNTRL;
8739
8740 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07008741 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008742 sr1 = inb(VGA_SR_DATA);
8743 outb(sr1 | 1<<5, VGA_SR_DATA);
8744 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8745 udelay(300);
8746
8747 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8748 POSTING_READ(vga_reg);
8749}
8750
Daniel Vetterf8175862012-04-10 15:50:11 +02008751void intel_modeset_init_hw(struct drm_device *dev)
8752{
Eugeni Dodonov0232e922012-07-06 15:42:36 -03008753 /* We attempt to init the necessary power wells early in the initialization
8754 * time, so the subsystems that expect power to be enabled can work.
8755 */
8756 intel_init_power_wells(dev);
8757
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03008758 intel_prepare_ddi(dev);
8759
Daniel Vetterf8175862012-04-10 15:50:11 +02008760 intel_init_clock_gating(dev);
8761
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008762 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008763 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008764 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02008765}
8766
Jesse Barnes79e53942008-11-07 14:24:08 -08008767void intel_modeset_init(struct drm_device *dev)
8768{
Jesse Barnes652c3932009-08-17 13:31:43 -07008769 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008770 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008771
8772 drm_mode_config_init(dev);
8773
8774 dev->mode_config.min_width = 0;
8775 dev->mode_config.min_height = 0;
8776
Dave Airlie019d96c2011-09-29 16:20:42 +01008777 dev->mode_config.preferred_depth = 24;
8778 dev->mode_config.prefer_shadow = 1;
8779
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02008780 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08008781
Jesse Barnesb690e962010-07-19 13:53:12 -07008782 intel_init_quirks(dev);
8783
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008784 intel_init_pm(dev);
8785
Jesse Barnese70236a2009-09-21 10:42:27 -07008786 intel_init_display(dev);
8787
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008788 if (IS_GEN2(dev)) {
8789 dev->mode_config.max_width = 2048;
8790 dev->mode_config.max_height = 2048;
8791 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008792 dev->mode_config.max_width = 4096;
8793 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008794 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008795 dev->mode_config.max_width = 8192;
8796 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008797 }
Daniel Vetterdd2757f2012-06-07 15:55:57 +02008798 dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08008799
Zhao Yakui28c97732009-10-09 11:39:41 +08008800 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008801 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008802
Dave Airliea3524f12010-06-06 18:59:41 +10008803 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008804 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08008805 ret = intel_plane_init(dev, i);
8806 if (ret)
8807 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08008808 }
8809
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008810 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008811 intel_pch_pll_init(dev);
8812
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008813 /* Just disable it once at startup */
8814 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008815 intel_setup_outputs(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008816}
8817
Daniel Vetter24929352012-07-02 20:28:59 +02008818static void
8819intel_connector_break_all_links(struct intel_connector *connector)
8820{
8821 connector->base.dpms = DRM_MODE_DPMS_OFF;
8822 connector->base.encoder = NULL;
8823 connector->encoder->connectors_active = false;
8824 connector->encoder->base.crtc = NULL;
8825}
8826
Daniel Vetter7fad7982012-07-04 17:51:47 +02008827static void intel_enable_pipe_a(struct drm_device *dev)
8828{
8829 struct intel_connector *connector;
8830 struct drm_connector *crt = NULL;
8831 struct intel_load_detect_pipe load_detect_temp;
8832
8833 /* We can't just switch on the pipe A, we need to set things up with a
8834 * proper mode and output configuration. As a gross hack, enable pipe A
8835 * by enabling the load detect pipe once. */
8836 list_for_each_entry(connector,
8837 &dev->mode_config.connector_list,
8838 base.head) {
8839 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
8840 crt = &connector->base;
8841 break;
8842 }
8843 }
8844
8845 if (!crt)
8846 return;
8847
8848 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
8849 intel_release_load_detect_pipe(crt, &load_detect_temp);
8850
8851
8852}
8853
Daniel Vetterfa555832012-10-10 23:14:00 +02008854static bool
8855intel_check_plane_mapping(struct intel_crtc *crtc)
8856{
8857 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8858 u32 reg, val;
8859
8860 if (dev_priv->num_pipe == 1)
8861 return true;
8862
8863 reg = DSPCNTR(!crtc->plane);
8864 val = I915_READ(reg);
8865
8866 if ((val & DISPLAY_PLANE_ENABLE) &&
8867 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
8868 return false;
8869
8870 return true;
8871}
8872
Daniel Vetter24929352012-07-02 20:28:59 +02008873static void intel_sanitize_crtc(struct intel_crtc *crtc)
8874{
8875 struct drm_device *dev = crtc->base.dev;
8876 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02008877 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02008878
Daniel Vetter24929352012-07-02 20:28:59 +02008879 /* Clear any frame start delays used for debugging left by the BIOS */
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008880 reg = PIPECONF(crtc->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02008881 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
8882
8883 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02008884 * disable the crtc (and hence change the state) if it is wrong. Note
8885 * that gen4+ has a fixed plane -> pipe mapping. */
8886 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02008887 struct intel_connector *connector;
8888 bool plane;
8889
Daniel Vetter24929352012-07-02 20:28:59 +02008890 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
8891 crtc->base.base.id);
8892
8893 /* Pipe has the wrong plane attached and the plane is active.
8894 * Temporarily change the plane mapping and disable everything
8895 * ... */
8896 plane = crtc->plane;
8897 crtc->plane = !plane;
8898 dev_priv->display.crtc_disable(&crtc->base);
8899 crtc->plane = plane;
8900
8901 /* ... and break all links. */
8902 list_for_each_entry(connector, &dev->mode_config.connector_list,
8903 base.head) {
8904 if (connector->encoder->base.crtc != &crtc->base)
8905 continue;
8906
8907 intel_connector_break_all_links(connector);
8908 }
8909
8910 WARN_ON(crtc->active);
8911 crtc->base.enabled = false;
8912 }
Daniel Vetter24929352012-07-02 20:28:59 +02008913
Daniel Vetter7fad7982012-07-04 17:51:47 +02008914 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
8915 crtc->pipe == PIPE_A && !crtc->active) {
8916 /* BIOS forgot to enable pipe A, this mostly happens after
8917 * resume. Force-enable the pipe to fix this, the update_dpms
8918 * call below we restore the pipe to the right state, but leave
8919 * the required bits on. */
8920 intel_enable_pipe_a(dev);
8921 }
8922
Daniel Vetter24929352012-07-02 20:28:59 +02008923 /* Adjust the state of the output pipe according to whether we
8924 * have active connectors/encoders. */
8925 intel_crtc_update_dpms(&crtc->base);
8926
8927 if (crtc->active != crtc->base.enabled) {
8928 struct intel_encoder *encoder;
8929
8930 /* This can happen either due to bugs in the get_hw_state
8931 * functions or because the pipe is force-enabled due to the
8932 * pipe A quirk. */
8933 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
8934 crtc->base.base.id,
8935 crtc->base.enabled ? "enabled" : "disabled",
8936 crtc->active ? "enabled" : "disabled");
8937
8938 crtc->base.enabled = crtc->active;
8939
8940 /* Because we only establish the connector -> encoder ->
8941 * crtc links if something is active, this means the
8942 * crtc is now deactivated. Break the links. connector
8943 * -> encoder links are only establish when things are
8944 * actually up, hence no need to break them. */
8945 WARN_ON(crtc->active);
8946
8947 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
8948 WARN_ON(encoder->connectors_active);
8949 encoder->base.crtc = NULL;
8950 }
8951 }
8952}
8953
8954static void intel_sanitize_encoder(struct intel_encoder *encoder)
8955{
8956 struct intel_connector *connector;
8957 struct drm_device *dev = encoder->base.dev;
8958
8959 /* We need to check both for a crtc link (meaning that the
8960 * encoder is active and trying to read from a pipe) and the
8961 * pipe itself being active. */
8962 bool has_active_crtc = encoder->base.crtc &&
8963 to_intel_crtc(encoder->base.crtc)->active;
8964
8965 if (encoder->connectors_active && !has_active_crtc) {
8966 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
8967 encoder->base.base.id,
8968 drm_get_encoder_name(&encoder->base));
8969
8970 /* Connector is active, but has no active pipe. This is
8971 * fallout from our resume register restoring. Disable
8972 * the encoder manually again. */
8973 if (encoder->base.crtc) {
8974 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
8975 encoder->base.base.id,
8976 drm_get_encoder_name(&encoder->base));
8977 encoder->disable(encoder);
8978 }
8979
8980 /* Inconsistent output/port/pipe state happens presumably due to
8981 * a bug in one of the get_hw_state functions. Or someplace else
8982 * in our code, like the register restore mess on resume. Clamp
8983 * things to off as a safer default. */
8984 list_for_each_entry(connector,
8985 &dev->mode_config.connector_list,
8986 base.head) {
8987 if (connector->encoder != encoder)
8988 continue;
8989
8990 intel_connector_break_all_links(connector);
8991 }
8992 }
8993 /* Enabled encoders without active connectors will be fixed in
8994 * the crtc fixup. */
8995}
8996
8997/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
8998 * and i915 state tracking structures. */
8999void intel_modeset_setup_hw_state(struct drm_device *dev)
9000{
9001 struct drm_i915_private *dev_priv = dev->dev_private;
9002 enum pipe pipe;
9003 u32 tmp;
9004 struct intel_crtc *crtc;
9005 struct intel_encoder *encoder;
9006 struct intel_connector *connector;
9007
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009008 if (IS_HASWELL(dev)) {
9009 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9010
9011 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9012 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9013 case TRANS_DDI_EDP_INPUT_A_ON:
9014 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9015 pipe = PIPE_A;
9016 break;
9017 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9018 pipe = PIPE_B;
9019 break;
9020 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9021 pipe = PIPE_C;
9022 break;
9023 }
9024
9025 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9026 crtc->cpu_transcoder = TRANSCODER_EDP;
9027
9028 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
9029 pipe_name(pipe));
9030 }
9031 }
9032
Daniel Vetter24929352012-07-02 20:28:59 +02009033 for_each_pipe(pipe) {
9034 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9035
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009036 tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
Daniel Vetter24929352012-07-02 20:28:59 +02009037 if (tmp & PIPECONF_ENABLE)
9038 crtc->active = true;
9039 else
9040 crtc->active = false;
9041
9042 crtc->base.enabled = crtc->active;
9043
9044 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9045 crtc->base.base.id,
9046 crtc->active ? "enabled" : "disabled");
9047 }
9048
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009049 if (IS_HASWELL(dev))
9050 intel_ddi_setup_hw_pll_state(dev);
9051
Daniel Vetter24929352012-07-02 20:28:59 +02009052 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9053 base.head) {
9054 pipe = 0;
9055
9056 if (encoder->get_hw_state(encoder, &pipe)) {
9057 encoder->base.crtc =
9058 dev_priv->pipe_to_crtc_mapping[pipe];
9059 } else {
9060 encoder->base.crtc = NULL;
9061 }
9062
9063 encoder->connectors_active = false;
9064 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9065 encoder->base.base.id,
9066 drm_get_encoder_name(&encoder->base),
9067 encoder->base.crtc ? "enabled" : "disabled",
9068 pipe);
9069 }
9070
9071 list_for_each_entry(connector, &dev->mode_config.connector_list,
9072 base.head) {
9073 if (connector->get_hw_state(connector)) {
9074 connector->base.dpms = DRM_MODE_DPMS_ON;
9075 connector->encoder->connectors_active = true;
9076 connector->base.encoder = &connector->encoder->base;
9077 } else {
9078 connector->base.dpms = DRM_MODE_DPMS_OFF;
9079 connector->base.encoder = NULL;
9080 }
9081 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9082 connector->base.base.id,
9083 drm_get_connector_name(&connector->base),
9084 connector->base.encoder ? "enabled" : "disabled");
9085 }
9086
9087 /* HW state is read out, now we need to sanitize this mess. */
9088 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9089 base.head) {
9090 intel_sanitize_encoder(encoder);
9091 }
9092
9093 for_each_pipe(pipe) {
9094 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9095 intel_sanitize_crtc(crtc);
9096 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009097
9098 intel_modeset_update_staged_output_state(dev);
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009099
9100 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009101
9102 drm_mode_config_reset(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009103}
9104
Chris Wilson2c7111d2011-03-29 10:40:27 +01009105void intel_modeset_gem_init(struct drm_device *dev)
9106{
Chris Wilson1833b132012-05-09 11:56:28 +01009107 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009108
9109 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009110
9111 intel_modeset_setup_hw_state(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009112}
9113
9114void intel_modeset_cleanup(struct drm_device *dev)
9115{
Jesse Barnes652c3932009-08-17 13:31:43 -07009116 struct drm_i915_private *dev_priv = dev->dev_private;
9117 struct drm_crtc *crtc;
9118 struct intel_crtc *intel_crtc;
9119
Keith Packardf87ea762010-10-03 19:36:26 -07009120 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009121 mutex_lock(&dev->struct_mutex);
9122
Jesse Barnes723bfd72010-10-07 16:01:13 -07009123 intel_unregister_dsm_handler();
9124
9125
Jesse Barnes652c3932009-08-17 13:31:43 -07009126 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9127 /* Skip inactive CRTCs */
9128 if (!crtc->fb)
9129 continue;
9130
9131 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009132 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009133 }
9134
Chris Wilson973d04f2011-07-08 12:22:37 +01009135 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009136
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009137 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009138
Daniel Vetter930ebb42012-06-29 23:32:16 +02009139 ironlake_teardown_rc6(dev);
9140
Jesse Barnes57f350b2012-03-28 13:39:25 -07009141 if (IS_VALLEYVIEW(dev))
9142 vlv_init_dpio(dev);
9143
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009144 mutex_unlock(&dev->struct_mutex);
9145
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009146 /* Disable the irq before mode object teardown, for the irq might
9147 * enqueue unpin/hotplug work. */
9148 drm_irq_uninstall(dev);
9149 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02009150 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009151
Chris Wilson1630fe72011-07-08 12:22:42 +01009152 /* flush any delayed tasks or pending work */
9153 flush_scheduled_work();
9154
Jesse Barnes79e53942008-11-07 14:24:08 -08009155 drm_mode_config_cleanup(dev);
9156}
9157
Dave Airlie28d52042009-09-21 14:33:58 +10009158/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009159 * Return which encoder is currently attached for connector.
9160 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009161struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009162{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009163 return &intel_attached_encoder(connector)->base;
9164}
Jesse Barnes79e53942008-11-07 14:24:08 -08009165
Chris Wilsondf0e9242010-09-09 16:20:55 +01009166void intel_connector_attach_encoder(struct intel_connector *connector,
9167 struct intel_encoder *encoder)
9168{
9169 connector->encoder = encoder;
9170 drm_mode_connector_attach_encoder(&connector->base,
9171 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009172}
Dave Airlie28d52042009-09-21 14:33:58 +10009173
9174/*
9175 * set vga decode state - true == enable VGA decode
9176 */
9177int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9178{
9179 struct drm_i915_private *dev_priv = dev->dev_private;
9180 u16 gmch_ctrl;
9181
9182 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9183 if (state)
9184 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9185 else
9186 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9187 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9188 return 0;
9189}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009190
9191#ifdef CONFIG_DEBUG_FS
9192#include <linux/seq_file.h>
9193
9194struct intel_display_error_state {
9195 struct intel_cursor_error_state {
9196 u32 control;
9197 u32 position;
9198 u32 base;
9199 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009200 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009201
9202 struct intel_pipe_error_state {
9203 u32 conf;
9204 u32 source;
9205
9206 u32 htotal;
9207 u32 hblank;
9208 u32 hsync;
9209 u32 vtotal;
9210 u32 vblank;
9211 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009212 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009213
9214 struct intel_plane_error_state {
9215 u32 control;
9216 u32 stride;
9217 u32 size;
9218 u32 pos;
9219 u32 addr;
9220 u32 surface;
9221 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009222 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009223};
9224
9225struct intel_display_error_state *
9226intel_display_capture_error_state(struct drm_device *dev)
9227{
Akshay Joshi0206e352011-08-16 15:34:10 -04009228 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009229 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009230 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009231 int i;
9232
9233 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9234 if (error == NULL)
9235 return NULL;
9236
Damien Lespiau52331302012-08-15 19:23:25 +01009237 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009238 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9239
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009240 error->cursor[i].control = I915_READ(CURCNTR(i));
9241 error->cursor[i].position = I915_READ(CURPOS(i));
9242 error->cursor[i].base = I915_READ(CURBASE(i));
9243
9244 error->plane[i].control = I915_READ(DSPCNTR(i));
9245 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9246 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04009247 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009248 error->plane[i].addr = I915_READ(DSPADDR(i));
9249 if (INTEL_INFO(dev)->gen >= 4) {
9250 error->plane[i].surface = I915_READ(DSPSURF(i));
9251 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9252 }
9253
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009254 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009255 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009256 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9257 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9258 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9259 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9260 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9261 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009262 }
9263
9264 return error;
9265}
9266
9267void
9268intel_display_print_error_state(struct seq_file *m,
9269 struct drm_device *dev,
9270 struct intel_display_error_state *error)
9271{
Damien Lespiau52331302012-08-15 19:23:25 +01009272 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009273 int i;
9274
Damien Lespiau52331302012-08-15 19:23:25 +01009275 seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
9276 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009277 seq_printf(m, "Pipe [%d]:\n", i);
9278 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9279 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9280 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9281 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9282 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9283 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9284 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9285 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9286
9287 seq_printf(m, "Plane [%d]:\n", i);
9288 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9289 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9290 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9291 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9292 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9293 if (INTEL_INFO(dev)->gen >= 4) {
9294 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9295 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9296 }
9297
9298 seq_printf(m, "Cursor [%d]:\n", i);
9299 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9300 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9301 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9302 }
9303}
9304#endif