blob: 885d293b61da1379fc550f855a64bba61236d074 [file] [log] [blame]
Jayachandran C5c64250672011-05-07 01:36:40 +05301/*
2 * Copyright 2003-2011 NetLogic Microsystems, Inc. (NetLogic). All rights
3 * reserved.
4 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the NetLogic
9 * license below:
10 *
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
13 * are met:
14 *
15 * 1. Redistributions of source code must retain the above copyright
16 * notice, this list of conditions and the following disclaimer.
17 * 2. Redistributions in binary form must reproduce the above copyright
18 * notice, this list of conditions and the following disclaimer in
19 * the documentation and/or other materials provided with the
20 * distribution.
21 *
22 * THIS SOFTWARE IS PROVIDED BY NETLOGIC ``AS IS'' AND ANY EXPRESS OR
23 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
24 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 * ARE DISCLAIMED. IN NO EVENT SHALL NETLOGIC OR CONTRIBUTORS BE LIABLE
26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
29 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
30 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
31 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
32 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 */
34
35#include <linux/kernel.h>
36#include <linux/delay.h>
37#include <linux/init.h>
38#include <linux/smp.h>
39#include <linux/irq.h>
40
41#include <asm/mmu_context.h>
42
43#include <asm/netlogic/interrupt.h>
44#include <asm/netlogic/mips-extns.h>
Jayachandran C0c965402011-11-11 17:08:29 +053045#include <asm/netlogic/haldefs.h>
46#include <asm/netlogic/common.h>
Jayachandran C5c64250672011-05-07 01:36:40 +053047
Jayachandran C65040e22011-11-16 00:21:28 +000048#if defined(CONFIG_CPU_XLP)
49#include <asm/netlogic/xlp-hal/iomap.h>
Jayachandran C66d29982011-11-16 00:21:29 +000050#include <asm/netlogic/xlp-hal/xlp.h>
Jayachandran C65040e22011-11-16 00:21:28 +000051#include <asm/netlogic/xlp-hal/pic.h>
52#elif defined(CONFIG_CPU_XLR)
Jayachandran C5c64250672011-05-07 01:36:40 +053053#include <asm/netlogic/xlr/iomap.h>
54#include <asm/netlogic/xlr/pic.h>
Jayachandran C66d29982011-11-16 00:21:29 +000055#include <asm/netlogic/xlr/xlr.h>
Jayachandran C65040e22011-11-16 00:21:28 +000056#else
57#error "Unknown CPU"
58#endif
Jayachandran C5c64250672011-05-07 01:36:40 +053059
Jayachandran C0c965402011-11-11 17:08:29 +053060void nlm_send_ipi_single(int logical_cpu, unsigned int action)
Jayachandran C5c64250672011-05-07 01:36:40 +053061{
Jayachandran C77ae7982012-10-31 12:01:39 +000062 int cpu, node;
63 uint64_t picbase;
64
65 cpu = cpu_logical_map(logical_cpu);
66 node = cpu / NLM_CPUS_PER_NODE;
67 picbase = nlm_get_node(node)->picbase;
Jayachandran C5c64250672011-05-07 01:36:40 +053068
69 if (action & SMP_CALL_FUNCTION)
Jayachandran C77ae7982012-10-31 12:01:39 +000070 nlm_pic_send_ipi(picbase, cpu, IRQ_IPI_SMP_FUNCTION, 0);
Jayachandran C0c965402011-11-11 17:08:29 +053071 if (action & SMP_RESCHEDULE_YOURSELF)
Jayachandran C77ae7982012-10-31 12:01:39 +000072 nlm_pic_send_ipi(picbase, cpu, IRQ_IPI_SMP_RESCHEDULE, 0);
Jayachandran C5c64250672011-05-07 01:36:40 +053073}
74
75void nlm_send_ipi_mask(const struct cpumask *mask, unsigned int action)
76{
77 int cpu;
78
79 for_each_cpu(cpu, mask) {
Jayachandran C0c965402011-11-11 17:08:29 +053080 nlm_send_ipi_single(cpu, action);
Jayachandran C5c64250672011-05-07 01:36:40 +053081 }
82}
83
84/* IRQ_IPI_SMP_FUNCTION Handler */
85void nlm_smp_function_ipi_handler(unsigned int irq, struct irq_desc *desc)
86{
Jayachandran C220d9122013-01-14 15:11:54 +000087 clear_c0_eimr(irq);
88 ack_c0_eirr(irq);
Jayachandran C65040e22011-11-16 00:21:28 +000089 smp_call_function_interrupt();
Jayachandran C220d9122013-01-14 15:11:54 +000090 set_c0_eimr(irq);
Jayachandran C5c64250672011-05-07 01:36:40 +053091}
92
93/* IRQ_IPI_SMP_RESCHEDULE handler */
94void nlm_smp_resched_ipi_handler(unsigned int irq, struct irq_desc *desc)
95{
Jayachandran C220d9122013-01-14 15:11:54 +000096 clear_c0_eimr(irq);
97 ack_c0_eirr(irq);
Jayachandran C65040e22011-11-16 00:21:28 +000098 scheduler_ipi();
Jayachandran C220d9122013-01-14 15:11:54 +000099 set_c0_eimr(irq);
Jayachandran C5c64250672011-05-07 01:36:40 +0530100}
101
102/*
103 * Called before going into mips code, early cpu init
104 */
Jayachandran C0c965402011-11-11 17:08:29 +0530105void nlm_early_init_secondary(int cpu)
Jayachandran C5c64250672011-05-07 01:36:40 +0530106{
Jayachandran C65040e22011-11-16 00:21:28 +0000107 change_c0_config(CONF_CM_CMASK, 0x3);
Jayachandran C65040e22011-11-16 00:21:28 +0000108#ifdef CONFIG_CPU_XLP
Jayachandran C77ae7982012-10-31 12:01:39 +0000109 /* mmu init, once per core */
110 if (cpu % NLM_THREADS_PER_CORE == 0)
Jayachandran C0c965402011-11-11 17:08:29 +0530111 xlp_mmu_init();
112#endif
Jayachandran C77ae7982012-10-31 12:01:39 +0000113 write_c0_ebase(nlm_current_node()->ebase);
Jayachandran C5c64250672011-05-07 01:36:40 +0530114}
115
116/*
117 * Code to run on secondary just after probing the CPU
118 */
119static void __cpuinit nlm_init_secondary(void)
120{
Jayachandran C38541742012-10-31 12:01:41 +0000121 int hwtid;
122
123 hwtid = hard_smp_processor_id();
124 current_cpu_data.core = hwtid / NLM_THREADS_PER_CORE;
Ganesan Ramalingamed21cfe2012-10-31 12:01:42 +0000125 nlm_percpu_init(hwtid);
Jayachandran C38541742012-10-31 12:01:41 +0000126 nlm_smp_irq_init(hwtid);
Jayachandran C5c64250672011-05-07 01:36:40 +0530127}
128
Hillf Dantonb3ea5812011-11-16 00:21:29 +0000129void nlm_prepare_cpus(unsigned int max_cpus)
130{
131 /* declare we are SMT capable */
132 smp_num_siblings = nlm_threads_per_core;
133}
134
Jayachandran C5c64250672011-05-07 01:36:40 +0530135void nlm_smp_finish(void)
136{
Jayachandran C39263ee2011-06-07 03:14:12 +0530137 local_irq_enable();
Jayachandran C5c64250672011-05-07 01:36:40 +0530138}
139
140void nlm_cpus_done(void)
141{
142}
143
144/*
145 * Boot all other cpus in the system, initialize them, and bring them into
146 * the boot function
147 */
Jayachandran C5c64250672011-05-07 01:36:40 +0530148unsigned long nlm_next_gp;
149unsigned long nlm_next_sp;
Jayachandran C62b734d2013-03-23 17:27:55 +0000150static cpumask_t phys_cpu_present_mask;
Jayachandran C5c64250672011-05-07 01:36:40 +0530151
152void nlm_boot_secondary(int logical_cpu, struct task_struct *idle)
153{
Jayachandran C77ae7982012-10-31 12:01:39 +0000154 int cpu, node;
Jayachandran C5c64250672011-05-07 01:36:40 +0530155
Jayachandran C77ae7982012-10-31 12:01:39 +0000156 cpu = cpu_logical_map(logical_cpu);
157 node = cpu / NLM_CPUS_PER_NODE;
158 nlm_next_sp = (unsigned long)__KSTK_TOS(idle);
159 nlm_next_gp = (unsigned long)task_thread_info(idle);
Jayachandran C5c64250672011-05-07 01:36:40 +0530160
Jayachandran C77ae7982012-10-31 12:01:39 +0000161 /* barrier for sp/gp store above */
Jayachandran C5c64250672011-05-07 01:36:40 +0530162 __sync();
Jayachandran C77ae7982012-10-31 12:01:39 +0000163 nlm_pic_send_ipi(nlm_get_node(node)->picbase, cpu, 1, 1); /* NMI */
Jayachandran C5c64250672011-05-07 01:36:40 +0530164}
165
166void __init nlm_smp_setup(void)
167{
168 unsigned int boot_cpu;
Jayachandran C77ae7982012-10-31 12:01:39 +0000169 int num_cpus, i, ncore;
Jayachandran C919f9ab2013-06-10 06:41:04 +0000170 volatile u32 *cpu_ready = nlm_get_boot_data(BOOT_CPU_READY);
Jayachandran C62b734d2013-03-23 17:27:55 +0000171 char buf[64];
Jayachandran C5c64250672011-05-07 01:36:40 +0530172
173 boot_cpu = hard_smp_processor_id();
Jayachandran C62b734d2013-03-23 17:27:55 +0000174 cpumask_clear(&phys_cpu_present_mask);
Jayachandran C5c64250672011-05-07 01:36:40 +0530175
Jayachandran C62b734d2013-03-23 17:27:55 +0000176 cpumask_set_cpu(boot_cpu, &phys_cpu_present_mask);
Jayachandran C5c64250672011-05-07 01:36:40 +0530177 __cpu_number_map[boot_cpu] = 0;
178 __cpu_logical_map[0] = boot_cpu;
Rusty Russell0b5f9c02012-03-29 15:38:30 +1030179 set_cpu_possible(0, true);
Jayachandran C5c64250672011-05-07 01:36:40 +0530180
181 num_cpus = 1;
182 for (i = 0; i < NR_CPUS; i++) {
Hillf Dantonb2788962011-09-24 02:29:54 +0200183 /*
Jayachandran C919f9ab2013-06-10 06:41:04 +0000184 * cpu_ready array is not set for the boot_cpu,
Jayachandran C0c965402011-11-11 17:08:29 +0530185 * it is only set for ASPs (see smpboot.S)
Hillf Dantonb2788962011-09-24 02:29:54 +0200186 */
Jayachandran C919f9ab2013-06-10 06:41:04 +0000187 if (cpu_ready[i]) {
Jayachandran C62b734d2013-03-23 17:27:55 +0000188 cpumask_set_cpu(i, &phys_cpu_present_mask);
Jayachandran C5c64250672011-05-07 01:36:40 +0530189 __cpu_number_map[i] = num_cpus;
190 __cpu_logical_map[num_cpus] = i;
Rusty Russell0b5f9c02012-03-29 15:38:30 +1030191 set_cpu_possible(num_cpus, true);
Jayachandran C5c64250672011-05-07 01:36:40 +0530192 ++num_cpus;
193 }
194 }
195
Jayachandran C62b734d2013-03-23 17:27:55 +0000196 cpumask_scnprintf(buf, ARRAY_SIZE(buf), &phys_cpu_present_mask);
197 pr_info("Physical CPU mask: %s\n", buf);
198 cpumask_scnprintf(buf, ARRAY_SIZE(buf), cpu_possible_mask);
199 pr_info("Possible CPU mask: %s\n", buf);
200
Jayachandran C77ae7982012-10-31 12:01:39 +0000201 /* check with the cores we have worken up */
202 for (ncore = 0, i = 0; i < NLM_NR_NODES; i++)
203 ncore += hweight32(nlm_get_node(i)->coremask);
204
Jayachandran C77ae7982012-10-31 12:01:39 +0000205 pr_info("Detected (%dc%dt) %d Slave CPU(s)\n", ncore,
206 nlm_threads_per_core, num_cpus);
Jayachandran C62b734d2013-03-23 17:27:55 +0000207
208 /* switch NMI handler to boot CPUs */
Jayachandran C66d29982011-11-16 00:21:29 +0000209 nlm_set_nmi_handler(nlm_boot_secondary_cpus);
Jayachandran C5c64250672011-05-07 01:36:40 +0530210}
211
Jayachandran C2a37b1a2012-10-31 12:01:37 +0000212static int nlm_parse_cpumask(cpumask_t *wakeup_mask)
Jayachandran C66d29982011-11-16 00:21:29 +0000213{
214 uint32_t core0_thr_mask, core_thr_mask;
Jayachandran C2a37b1a2012-10-31 12:01:37 +0000215 int threadmode, i, j;
Jayachandran C66d29982011-11-16 00:21:29 +0000216
Jayachandran C2a37b1a2012-10-31 12:01:37 +0000217 core0_thr_mask = 0;
Jayachandran C77ae7982012-10-31 12:01:39 +0000218 for (i = 0; i < NLM_THREADS_PER_CORE; i++)
Jayachandran C2a37b1a2012-10-31 12:01:37 +0000219 if (cpumask_test_cpu(i, wakeup_mask))
220 core0_thr_mask |= (1 << i);
Jayachandran C66d29982011-11-16 00:21:29 +0000221 switch (core0_thr_mask) {
222 case 1:
223 nlm_threads_per_core = 1;
224 threadmode = 0;
225 break;
226 case 3:
227 nlm_threads_per_core = 2;
228 threadmode = 2;
229 break;
230 case 0xf:
231 nlm_threads_per_core = 4;
232 threadmode = 3;
233 break;
234 default:
235 goto unsupp;
236 }
237
238 /* Verify other cores CPU masks */
Jayachandran C77ae7982012-10-31 12:01:39 +0000239 for (i = 0; i < NR_CPUS; i += NLM_THREADS_PER_CORE) {
Jayachandran C2a37b1a2012-10-31 12:01:37 +0000240 core_thr_mask = 0;
Jayachandran C77ae7982012-10-31 12:01:39 +0000241 for (j = 0; j < NLM_THREADS_PER_CORE; j++)
Jayachandran C2a37b1a2012-10-31 12:01:37 +0000242 if (cpumask_test_cpu(i + j, wakeup_mask))
243 core_thr_mask |= (1 << j);
244 if (core_thr_mask != 0 && core_thr_mask != core0_thr_mask)
Jayachandran C66d29982011-11-16 00:21:29 +0000245 goto unsupp;
Jayachandran C66d29982011-11-16 00:21:29 +0000246 }
247 return threadmode;
248
249unsupp:
Jayachandran C2a37b1a2012-10-31 12:01:37 +0000250 panic("Unsupported CPU mask %lx\n",
251 (unsigned long)cpumask_bits(wakeup_mask)[0]);
Jayachandran C66d29982011-11-16 00:21:29 +0000252 return 0;
253}
254
Jayachandran C2a37b1a2012-10-31 12:01:37 +0000255int __cpuinit nlm_wakeup_secondary_cpus(void)
Jayachandran C66d29982011-11-16 00:21:29 +0000256{
Jayachandran C53c83212013-06-10 06:41:03 +0000257 u32 *reset_data;
Jayachandran C66d29982011-11-16 00:21:29 +0000258 int threadmode;
259
Jayachandran C66d29982011-11-16 00:21:29 +0000260 /* verify the mask and setup core config variables */
Jayachandran C2a37b1a2012-10-31 12:01:37 +0000261 threadmode = nlm_parse_cpumask(&nlm_cpumask);
Jayachandran C66d29982011-11-16 00:21:29 +0000262
263 /* Setup CPU init parameters */
Jayachandran C53c83212013-06-10 06:41:03 +0000264 reset_data = nlm_get_boot_data(BOOT_THREAD_MODE);
265 *reset_data = threadmode;
Jayachandran C66d29982011-11-16 00:21:29 +0000266
267#ifdef CONFIG_CPU_XLP
268 xlp_wakeup_secondary_cpus();
269#else
270 xlr_wakeup_secondary_cpus();
271#endif
272 return 0;
273}
274
Jayachandran C5c64250672011-05-07 01:36:40 +0530275struct plat_smp_ops nlm_smp_ops = {
276 .send_ipi_single = nlm_send_ipi_single,
277 .send_ipi_mask = nlm_send_ipi_mask,
278 .init_secondary = nlm_init_secondary,
279 .smp_finish = nlm_smp_finish,
280 .cpus_done = nlm_cpus_done,
281 .boot_secondary = nlm_boot_secondary,
282 .smp_setup = nlm_smp_setup,
283 .prepare_cpus = nlm_prepare_cpus,
284};