blob: 5dc6bfc91f4b363ee668ae837c66b91554b4bd44 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
177
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300178 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300179 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200180 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300181
182 if (req->request.status == -EINPROGRESS)
183 req->request.status = status;
184
Felipe Balbi5af6f562016-12-20 14:14:40 +0200185 if (dwc->ep0_bounced && dep->number <= 1)
Pratyush Anand0416e492012-08-10 13:42:16 +0530186 dwc->ep0_bounced = false;
Felipe Balbi5af6f562016-12-20 14:14:40 +0200187
188 usb_gadget_unmap_request(&dwc->gadget, &req->request,
189 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300190
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500191 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300192
193 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200194 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300195 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300196
197 if (dep->number > 1)
198 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300199}
200
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500201int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300202{
203 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300204 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300205 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300206 u32 reg;
207
208 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
209 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
210
211 do {
212 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
213 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300214 status = DWC3_DGCMD_STATUS(reg);
215 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300216 ret = -EINVAL;
217 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300218 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300219 } while (timeout--);
220
221 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300222 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300223 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300224 }
225
Felipe Balbi71f7e702016-05-23 14:16:19 +0300226 trace_dwc3_gadget_generic_cmd(cmd, param, status);
227
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300228 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300229}
230
Felipe Balbic36d8e92016-04-04 12:46:33 +0300231static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
232
Felipe Balbi2cd47182016-04-12 16:42:43 +0300233int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
234 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300235{
Felipe Balbi2cd47182016-04-12 16:42:43 +0300236 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200237 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300238 u32 reg;
239
Felipe Balbi0933df12016-05-23 14:02:33 +0300240 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300241 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300242 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300243
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300244 /*
245 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
246 * we're issuing an endpoint command, we must check if
247 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
248 *
249 * We will also set SUSPHY bit to what it was before returning as stated
250 * by the same section on Synopsys databook.
251 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300252 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
253 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
254 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
255 susphy = true;
256 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
257 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
258 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300259 }
260
Felipe Balbic36d8e92016-04-04 12:46:33 +0300261 if (cmd == DWC3_DEPCMD_STARTTRANSFER) {
262 int needs_wakeup;
263
264 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
265 dwc->link_state == DWC3_LINK_STATE_U2 ||
266 dwc->link_state == DWC3_LINK_STATE_U3);
267
268 if (unlikely(needs_wakeup)) {
269 ret = __dwc3_gadget_wakeup(dwc);
270 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
271 ret);
272 }
273 }
274
Felipe Balbi2eb88012016-04-12 16:53:39 +0300275 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
276 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
277 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300278
Felipe Balbi2eb88012016-04-12 16:53:39 +0300279 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd | DWC3_DEPCMD_CMDACT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300280 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300281 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300282 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300283 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000284
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000285 switch (cmd_status) {
286 case 0:
287 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300288 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000289 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000290 ret = -EINVAL;
291 break;
292 case DEPEVT_TRANSFER_BUS_EXPIRY:
293 /*
294 * SW issues START TRANSFER command to
295 * isochronous ep with future frame interval. If
296 * future interval time has already passed when
297 * core receives the command, it will respond
298 * with an error status of 'Bus Expiry'.
299 *
300 * Instead of always returning -EINVAL, let's
301 * give a hint to the gadget driver that this is
302 * the case by returning -EAGAIN.
303 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000304 ret = -EAGAIN;
305 break;
306 default:
307 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
308 }
309
Felipe Balbic0ca3242016-04-04 09:11:51 +0300310 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300311 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300312 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300313
Felipe Balbif6bb2252016-05-23 13:53:34 +0300314 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300315 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300316 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300317 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300318
Felipe Balbi0933df12016-05-23 14:02:33 +0300319 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
320
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300321 if (unlikely(susphy)) {
322 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
323 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
324 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
325 }
326
Felipe Balbic0ca3242016-04-04 09:11:51 +0300327 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300328}
329
John Youn50c763f2016-05-31 17:49:56 -0700330static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
331{
332 struct dwc3 *dwc = dep->dwc;
333 struct dwc3_gadget_ep_cmd_params params;
334 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
335
336 /*
337 * As of core revision 2.60a the recommended programming model
338 * is to set the ClearPendIN bit when issuing a Clear Stall EP
339 * command for IN endpoints. This is to prevent an issue where
340 * some (non-compliant) hosts may not send ACK TPs for pending
341 * IN transfers due to a mishandled error condition. Synopsys
342 * STAR 9000614252.
343 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800344 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
345 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700346 cmd |= DWC3_DEPCMD_CLEARPENDIN;
347
348 memset(&params, 0, sizeof(params));
349
Felipe Balbi2cd47182016-04-12 16:42:43 +0300350 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700351}
352
Felipe Balbi72246da2011-08-19 18:10:58 +0300353static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200354 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300355{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300356 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300357
358 return dep->trb_pool_dma + offset;
359}
360
361static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
362{
363 struct dwc3 *dwc = dep->dwc;
364
365 if (dep->trb_pool)
366 return 0;
367
Felipe Balbi72246da2011-08-19 18:10:58 +0300368 dep->trb_pool = dma_alloc_coherent(dwc->dev,
369 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
370 &dep->trb_pool_dma, GFP_KERNEL);
371 if (!dep->trb_pool) {
372 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
373 dep->name);
374 return -ENOMEM;
375 }
376
377 return 0;
378}
379
380static void dwc3_free_trb_pool(struct dwc3_ep *dep)
381{
382 struct dwc3 *dwc = dep->dwc;
383
384 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
385 dep->trb_pool, dep->trb_pool_dma);
386
387 dep->trb_pool = NULL;
388 dep->trb_pool_dma = 0;
389}
390
John Younc4509602016-02-16 20:10:53 -0800391static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
392
393/**
394 * dwc3_gadget_start_config - Configure EP resources
395 * @dwc: pointer to our controller context structure
396 * @dep: endpoint that is being enabled
397 *
398 * The assignment of transfer resources cannot perfectly follow the
399 * data book due to the fact that the controller driver does not have
400 * all knowledge of the configuration in advance. It is given this
401 * information piecemeal by the composite gadget framework after every
402 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
403 * programming model in this scenario can cause errors. For two
404 * reasons:
405 *
406 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
407 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
408 * multiple interfaces.
409 *
410 * 2) The databook does not mention doing more DEPXFERCFG for new
411 * endpoint on alt setting (8.1.6).
412 *
413 * The following simplified method is used instead:
414 *
415 * All hardware endpoints can be assigned a transfer resource and this
416 * setting will stay persistent until either a core reset or
417 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
418 * do DEPXFERCFG for every hardware endpoint as well. We are
419 * guaranteed that there are as many transfer resources as endpoints.
420 *
421 * This function is called for each endpoint when it is being enabled
422 * but is triggered only when called for EP0-out, which always happens
423 * first, and which should only happen in one of the above conditions.
424 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300425static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
426{
427 struct dwc3_gadget_ep_cmd_params params;
428 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800429 int i;
430 int ret;
431
432 if (dep->number)
433 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300434
435 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800436 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300437
Felipe Balbi2cd47182016-04-12 16:42:43 +0300438 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800439 if (ret)
440 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300441
John Younc4509602016-02-16 20:10:53 -0800442 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
443 struct dwc3_ep *dep = dwc->eps[i];
444
445 if (!dep)
446 continue;
447
448 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
449 if (ret)
450 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300451 }
452
453 return 0;
454}
455
456static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200457 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300458 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300459 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300460{
461 struct dwc3_gadget_ep_cmd_params params;
462
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300463 if (dev_WARN_ONCE(dwc->dev, modify && restore,
464 "Can't modify and restore\n"))
465 return -EINVAL;
466
Felipe Balbi72246da2011-08-19 18:10:58 +0300467 memset(&params, 0x00, sizeof(params));
468
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300469 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900470 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
471
472 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800473 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300474 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300475 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900476 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300477
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300478 if (modify) {
479 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
480 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600481 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
482 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300483 } else {
484 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600485 }
486
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300487 if (usb_endpoint_xfer_control(desc))
488 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300489
490 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
491 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300492
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200493 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300494 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
495 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300496 dep->stream_capable = true;
497 }
498
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500499 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300500 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300501
502 /*
503 * We are doing 1:1 mapping for endpoints, meaning
504 * Physical Endpoints 2 maps to Logical Endpoint 2 and
505 * so on. We consider the direction bit as part of the physical
506 * endpoint number. So USB endpoint 0x81 is 0x03.
507 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300508 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300509
510 /*
511 * We must use the lower 16 TX FIFOs even though
512 * HW might have more
513 */
514 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300515 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300516
517 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300518 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300519 dep->interval = 1 << (desc->bInterval - 1);
520 }
521
Felipe Balbi2cd47182016-04-12 16:42:43 +0300522 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300523}
524
525static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
526{
527 struct dwc3_gadget_ep_cmd_params params;
528
529 memset(&params, 0x00, sizeof(params));
530
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300531 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300532
Felipe Balbi2cd47182016-04-12 16:42:43 +0300533 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
534 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300535}
536
537/**
538 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
539 * @dep: endpoint to be initialized
540 * @desc: USB Endpoint Descriptor
541 *
542 * Caller should take care of locking
543 */
544static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200545 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300546 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300547 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300548{
549 struct dwc3 *dwc = dep->dwc;
550 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300551 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300552
Felipe Balbi73815282015-01-27 13:48:14 -0600553 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300554
Felipe Balbi72246da2011-08-19 18:10:58 +0300555 if (!(dep->flags & DWC3_EP_ENABLED)) {
556 ret = dwc3_gadget_start_config(dwc, dep);
557 if (ret)
558 return ret;
559 }
560
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300561 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600562 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300563 if (ret)
564 return ret;
565
566 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200567 struct dwc3_trb *trb_st_hw;
568 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300569
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200570 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200571 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300572 dep->type = usb_endpoint_type(desc);
573 dep->flags |= DWC3_EP_ENABLED;
574
575 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
576 reg |= DWC3_DALEPENA_EP(dep->number);
577 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
578
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300579 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300580 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300581
John Youn0d257442016-05-19 17:26:08 -0700582 /* Initialize the TRB ring */
583 dep->trb_dequeue = 0;
584 dep->trb_enqueue = 0;
585 memset(dep->trb_pool, 0,
586 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
587
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300588 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300589 trb_st_hw = &dep->trb_pool[0];
590
Felipe Balbif6bafc62012-02-06 11:04:53 +0200591 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200592 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
593 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
594 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
595 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300596 }
597
598 return 0;
599}
600
Paul Zimmermanb992e682012-04-27 14:17:35 +0300601static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200602static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300603{
604 struct dwc3_request *req;
605
Felipe Balbi0e146022016-06-21 10:32:02 +0300606 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300607
Felipe Balbi0e146022016-06-21 10:32:02 +0300608 /* - giveback all requests to gadget driver */
609 while (!list_empty(&dep->started_list)) {
610 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200611
Felipe Balbi0e146022016-06-21 10:32:02 +0300612 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200613 }
614
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200615 while (!list_empty(&dep->pending_list)) {
616 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300617
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200618 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300619 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300620}
621
622/**
623 * __dwc3_gadget_ep_disable - Disables a HW endpoint
624 * @dep: the endpoint to disable
625 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200626 * This function also removes requests which are currently processed ny the
627 * hardware and those which are not yet scheduled.
628 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300629 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300630static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
631{
632 struct dwc3 *dwc = dep->dwc;
633 u32 reg;
634
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500635 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
636
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200637 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300638
Felipe Balbi687ef982014-04-16 10:30:33 -0500639 /* make sure HW endpoint isn't stalled */
640 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500641 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500642
Felipe Balbi72246da2011-08-19 18:10:58 +0300643 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
644 reg &= ~DWC3_DALEPENA_EP(dep->number);
645 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
646
Felipe Balbi879631a2011-09-30 10:58:47 +0300647 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200648 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200649 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300650 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300651 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300652
653 return 0;
654}
655
656/* -------------------------------------------------------------------------- */
657
658static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
659 const struct usb_endpoint_descriptor *desc)
660{
661 return -EINVAL;
662}
663
664static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
665{
666 return -EINVAL;
667}
668
669/* -------------------------------------------------------------------------- */
670
671static int dwc3_gadget_ep_enable(struct usb_ep *ep,
672 const struct usb_endpoint_descriptor *desc)
673{
674 struct dwc3_ep *dep;
675 struct dwc3 *dwc;
676 unsigned long flags;
677 int ret;
678
679 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
680 pr_debug("dwc3: invalid parameters\n");
681 return -EINVAL;
682 }
683
684 if (!desc->wMaxPacketSize) {
685 pr_debug("dwc3: missing wMaxPacketSize\n");
686 return -EINVAL;
687 }
688
689 dep = to_dwc3_ep(ep);
690 dwc = dep->dwc;
691
Felipe Balbi95ca9612015-12-10 13:08:20 -0600692 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
693 "%s is already enabled\n",
694 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300695 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300696
Felipe Balbi72246da2011-08-19 18:10:58 +0300697 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600698 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300699 spin_unlock_irqrestore(&dwc->lock, flags);
700
701 return ret;
702}
703
704static int dwc3_gadget_ep_disable(struct usb_ep *ep)
705{
706 struct dwc3_ep *dep;
707 struct dwc3 *dwc;
708 unsigned long flags;
709 int ret;
710
711 if (!ep) {
712 pr_debug("dwc3: invalid parameters\n");
713 return -EINVAL;
714 }
715
716 dep = to_dwc3_ep(ep);
717 dwc = dep->dwc;
718
Felipe Balbi95ca9612015-12-10 13:08:20 -0600719 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
720 "%s is already disabled\n",
721 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300722 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300723
Felipe Balbi72246da2011-08-19 18:10:58 +0300724 spin_lock_irqsave(&dwc->lock, flags);
725 ret = __dwc3_gadget_ep_disable(dep);
726 spin_unlock_irqrestore(&dwc->lock, flags);
727
728 return ret;
729}
730
731static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
732 gfp_t gfp_flags)
733{
734 struct dwc3_request *req;
735 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300736
737 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900738 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300739 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300740
741 req->epnum = dep->number;
742 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300743
Felipe Balbi68d34c82016-05-30 13:34:58 +0300744 dep->allocated_requests++;
745
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500746 trace_dwc3_alloc_request(req);
747
Felipe Balbi72246da2011-08-19 18:10:58 +0300748 return &req->request;
749}
750
751static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
752 struct usb_request *request)
753{
754 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300755 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300756
Felipe Balbi68d34c82016-05-30 13:34:58 +0300757 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500758 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300759 kfree(req);
760}
761
Felipe Balbi2c78c022016-08-12 13:13:10 +0300762static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
763
Felipe Balbic71fc372011-11-22 11:37:34 +0200764/**
765 * dwc3_prepare_one_trb - setup one TRB from one request
766 * @dep: endpoint for which this request is prepared
767 * @req: dwc3_request pointer
768 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200769static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200770 struct dwc3_request *req, dma_addr_t dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300771 unsigned length, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200772{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200773 struct dwc3_trb *trb;
Felipe Balbi3666b622016-09-22 11:01:01 +0300774 struct dwc3 *dwc = dep->dwc;
775 struct usb_gadget *gadget = &dwc->gadget;
776 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200777
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300778 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s",
Felipe Balbieeb720f2011-11-28 12:46:59 +0200779 dep->name, req, (unsigned long long) dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300780 length, chain ? " chain" : "");
Pratyush Anand915e2022013-01-14 15:59:35 +0530781
Felipe Balbi4faf7552016-04-05 13:14:31 +0300782 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200783
Felipe Balbieeb720f2011-11-28 12:46:59 +0200784 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200785 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200786 req->trb = trb;
787 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbi4faf7552016-04-05 13:14:31 +0300788 req->first_trb_index = dep->trb_enqueue;
Felipe Balbia9c3ca52016-10-05 14:24:37 +0300789 dep->queued_requests++;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200790 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200791
Felipe Balbief966b92016-04-05 13:09:51 +0300792 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530793
Felipe Balbif6bafc62012-02-06 11:04:53 +0200794 trb->size = DWC3_TRB_SIZE_LENGTH(length);
795 trb->bpl = lower_32_bits(dma);
796 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200797
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200798 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200799 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200800 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200801 break;
802
803 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi3666b622016-09-22 11:01:01 +0300804 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530805 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi3666b622016-09-22 11:01:01 +0300806
807 if (speed == USB_SPEED_HIGH) {
808 struct usb_ep *ep = &dep->endpoint;
809 trb->size |= DWC3_TRB_SIZE_PCM1(ep->mult - 1);
810 }
811 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530812 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi3666b622016-09-22 11:01:01 +0300813 }
Felipe Balbica4d44e2016-03-10 13:53:27 +0200814
815 /* always enable Interrupt on Missed ISOC */
816 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200817 break;
818
819 case USB_ENDPOINT_XFER_BULK:
820 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200821 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200822 break;
823 default:
824 /*
825 * This is only possible with faulty memory because we
826 * checked it already :)
827 */
828 BUG();
829 }
830
Felipe Balbica4d44e2016-03-10 13:53:27 +0200831 /* always enable Continue on Short Packet */
832 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600833
Felipe Balbi2c78c022016-08-12 13:13:10 +0300834 if ((!req->request.no_interrupt && !chain) ||
835 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbica4d44e2016-03-10 13:53:27 +0200836 trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;
837
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530838 if (chain)
839 trb->ctrl |= DWC3_TRB_CTRL_CHN;
840
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200841 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200842 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
843
844 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500845
846 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200847}
848
John Youn361572b2016-05-19 17:26:17 -0700849/**
850 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
851 * @dep: The endpoint with the TRB ring
852 * @index: The index of the current TRB in the ring
853 *
854 * Returns the TRB prior to the one pointed to by the index. If the
855 * index is 0, we will wrap backwards, skip the link TRB, and return
856 * the one just before that.
857 */
858static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
859{
Felipe Balbi45438a02016-08-11 12:26:59 +0300860 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -0700861
Felipe Balbi45438a02016-08-11 12:26:59 +0300862 if (!tmp)
863 tmp = DWC3_TRB_NUM - 1;
864
865 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -0700866}
867
Felipe Balbic4233572016-05-12 14:08:34 +0300868static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
869{
870 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700871 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300872
873 /*
874 * If enqueue & dequeue are equal than it is either full or empty.
875 *
876 * One way to know for sure is if the TRB right before us has HWO bit
877 * set or not. If it has, then we're definitely full and can't fit any
878 * more transfers in our ring.
879 */
880 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700881 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
882 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
883 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300884
885 return DWC3_TRB_NUM - 1;
886 }
887
John Youn9d7aba72016-08-26 18:43:01 -0700888 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700889 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700890
John Youn9d7aba72016-08-26 18:43:01 -0700891 if (dep->trb_dequeue < dep->trb_enqueue)
892 trbs_left--;
893
John Youn32db3d92016-05-19 17:26:12 -0700894 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300895}
896
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300897static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300898 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300899{
Felipe Balbi1f512112016-08-12 13:17:27 +0300900 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300901 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300902 unsigned int length;
903 dma_addr_t dma;
904 int i;
905
Felipe Balbi1f512112016-08-12 13:17:27 +0300906 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300907 unsigned chain = true;
908
909 length = sg_dma_len(s);
910 dma = sg_dma_address(s);
911
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300912 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300913 chain = false;
914
915 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300916 chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300917
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300918 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300919 break;
920 }
921}
922
923static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300924 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300925{
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300926 unsigned int length;
927 dma_addr_t dma;
928
929 dma = req->request.dma;
930 length = req->request.length;
931
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300932 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300933 false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300934}
935
Felipe Balbi72246da2011-08-19 18:10:58 +0300936/*
937 * dwc3_prepare_trbs - setup TRBs from requests
938 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +0300939 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800940 * The function goes through the requests list and sets up TRBs for the
941 * transfers. The function returns once there are no more TRBs available or
942 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300943 */
Felipe Balbic4233572016-05-12 14:08:34 +0300944static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300945{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200946 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +0300947
948 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
949
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300950 if (!dwc3_calc_trbs_left(dep))
John Youn89bc8562016-05-19 17:26:10 -0700951 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300952
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200953 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +0300954 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300955 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300956 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300957 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300958
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300959 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300960 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300961 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300962}
963
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300964static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +0300965{
966 struct dwc3_gadget_ep_cmd_params params;
967 struct dwc3_request *req;
968 struct dwc3 *dwc = dep->dwc;
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300969 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +0300970 int ret;
971 u32 cmd;
972
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300973 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +0300974
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300975 dwc3_prepare_trbs(dep);
976 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300977 if (!req) {
978 dep->flags |= DWC3_EP_PENDING_REQUEST;
979 return 0;
980 }
981
982 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +0300983
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300984 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530985 params.param0 = upper_32_bits(req->trb_dma);
986 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +0300987 cmd = DWC3_DEPCMD_STARTTRANSFER |
988 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530989 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +0300990 cmd = DWC3_DEPCMD_UPDATETRANSFER |
991 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530992 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300993
Felipe Balbi2cd47182016-04-12 16:42:43 +0300994 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300995 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300996 /*
997 * FIXME we need to iterate over the list of requests
998 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -0800999 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001000 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001001 usb_gadget_unmap_request(&dwc->gadget, &req->request,
1002 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +03001003 list_del(&req->list);
1004 return ret;
1005 }
1006
1007 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001008
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001009 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001010 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001011 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001012 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001013
Felipe Balbi72246da2011-08-19 18:10:58 +03001014 return 0;
1015}
1016
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301017static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1018 struct dwc3_ep *dep, u32 cur_uf)
1019{
1020 u32 uf;
1021
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001022 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001023 dwc3_trace(trace_dwc3_gadget,
1024 "ISOC ep %s run out for requests",
1025 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301026 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301027 return;
1028 }
1029
1030 /* 4 micro frames in the future */
1031 uf = cur_uf + dep->interval * 4;
1032
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001033 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301034}
1035
1036static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1037 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1038{
1039 u32 cur_uf, mask;
1040
1041 mask = ~(dep->interval - 1);
1042 cur_uf = event->parameters & mask;
1043
1044 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1045}
1046
Felipe Balbi72246da2011-08-19 18:10:58 +03001047static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1048{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001049 struct dwc3 *dwc = dep->dwc;
1050 int ret;
1051
Felipe Balbibb423982015-11-16 15:31:21 -06001052 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001053 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001054 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001055 &req->request, dep->endpoint.name);
1056 return -ESHUTDOWN;
1057 }
1058
1059 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1060 &req->request, req->dep->name)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001061 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001062 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001063 return -EINVAL;
1064 }
1065
Felipe Balbifc8bb912016-05-16 13:14:48 +03001066 pm_runtime_get(dwc->dev);
1067
Felipe Balbi72246da2011-08-19 18:10:58 +03001068 req->request.actual = 0;
1069 req->request.status = -EINPROGRESS;
1070 req->direction = dep->direction;
1071 req->epnum = dep->number;
1072
Felipe Balbife84f522015-09-01 09:01:38 -05001073 trace_dwc3_ep_queue(req);
1074
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001075 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1076 dep->direction);
1077 if (ret)
1078 return ret;
1079
Felipe Balbi1f512112016-08-12 13:17:27 +03001080 req->sg = req->request.sg;
1081 req->num_pending_sgs = req->request.num_mapped_sgs;
1082
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001083 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001084
Felipe Balbid889c232016-09-29 15:44:29 +03001085 /*
1086 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1087 * wait for a XferNotReady event so we will know what's the current
1088 * (micro-)frame number.
1089 *
1090 * Without this trick, we are very, very likely gonna get Bus Expiry
1091 * errors which will force us issue EndTransfer command.
1092 */
1093 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1094 if ((dep->flags & DWC3_EP_PENDING_REQUEST) &&
1095 list_empty(&dep->started_list)) {
Felipe Balbi08a36b52016-08-11 14:27:52 +03001096 dwc3_stop_active_transfer(dwc, dep->number, true);
1097 dep->flags = DWC3_EP_ENABLED;
1098 }
1099 return 0;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001100 }
1101
Felipe Balbi594e1212016-08-24 14:38:10 +03001102 if (!dwc3_calc_trbs_left(dep))
1103 return 0;
Felipe Balbib997ada2012-07-26 13:26:50 +03001104
Felipe Balbi08a36b52016-08-11 14:27:52 +03001105 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001106 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001107 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001108 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001109 dep->name);
1110 if (ret == -EBUSY)
1111 ret = 0;
1112
1113 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001114}
1115
Felipe Balbi04c03d12015-12-02 10:06:45 -06001116static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1117 struct usb_request *request)
1118{
1119 dwc3_gadget_ep_free_request(ep, request);
1120}
1121
1122static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1123{
1124 struct dwc3_request *req;
1125 struct usb_request *request;
1126 struct usb_ep *ep = &dep->endpoint;
1127
Felipe Balbi60cfb372016-05-24 13:45:17 +03001128 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001129 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1130 if (!request)
1131 return -ENOMEM;
1132
1133 request->length = 0;
1134 request->buf = dwc->zlp_buf;
1135 request->complete = __dwc3_gadget_ep_zlp_complete;
1136
1137 req = to_dwc3_request(request);
1138
1139 return __dwc3_gadget_ep_queue(dep, req);
1140}
1141
Felipe Balbi72246da2011-08-19 18:10:58 +03001142static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1143 gfp_t gfp_flags)
1144{
1145 struct dwc3_request *req = to_dwc3_request(request);
1146 struct dwc3_ep *dep = to_dwc3_ep(ep);
1147 struct dwc3 *dwc = dep->dwc;
1148
1149 unsigned long flags;
1150
1151 int ret;
1152
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001153 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001154 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001155
1156 /*
1157 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1158 * setting request->zero, instead of doing magic, we will just queue an
1159 * extra usb_request ourselves so that it gets handled the same way as
1160 * any other request.
1161 */
John Yound92618982015-12-22 12:23:20 -08001162 if (ret == 0 && request->zero && request->length &&
1163 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001164 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1165
Felipe Balbi72246da2011-08-19 18:10:58 +03001166 spin_unlock_irqrestore(&dwc->lock, flags);
1167
1168 return ret;
1169}
1170
1171static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1172 struct usb_request *request)
1173{
1174 struct dwc3_request *req = to_dwc3_request(request);
1175 struct dwc3_request *r = NULL;
1176
1177 struct dwc3_ep *dep = to_dwc3_ep(ep);
1178 struct dwc3 *dwc = dep->dwc;
1179
1180 unsigned long flags;
1181 int ret = 0;
1182
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001183 trace_dwc3_ep_dequeue(req);
1184
Felipe Balbi72246da2011-08-19 18:10:58 +03001185 spin_lock_irqsave(&dwc->lock, flags);
1186
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001187 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001188 if (r == req)
1189 break;
1190 }
1191
1192 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001193 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001194 if (r == req)
1195 break;
1196 }
1197 if (r == req) {
1198 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001199 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301200 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001201 }
1202 dev_err(dwc->dev, "request %p was not queued to %s\n",
1203 request, ep->name);
1204 ret = -EINVAL;
1205 goto out0;
1206 }
1207
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301208out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001209 /* giveback the request */
1210 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1211
1212out0:
1213 spin_unlock_irqrestore(&dwc->lock, flags);
1214
1215 return ret;
1216}
1217
Felipe Balbi7a608552014-09-24 14:19:52 -05001218int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001219{
1220 struct dwc3_gadget_ep_cmd_params params;
1221 struct dwc3 *dwc = dep->dwc;
1222 int ret;
1223
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001224 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1225 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1226 return -EINVAL;
1227 }
1228
Felipe Balbi72246da2011-08-19 18:10:58 +03001229 memset(&params, 0x00, sizeof(params));
1230
1231 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001232 struct dwc3_trb *trb;
1233
1234 unsigned transfer_in_flight;
1235 unsigned started;
1236
Felipe Balbi3ccf60e2017-01-19 13:38:42 +02001237 if (dep->flags & DWC3_EP_STALL)
1238 return 0;
1239
Felipe Balbi69450c42016-05-30 13:37:02 +03001240 if (dep->number > 1)
1241 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1242 else
1243 trb = &dwc->ep0_trb[dep->trb_enqueue];
1244
1245 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1246 started = !list_empty(&dep->started_list);
1247
1248 if (!protocol && ((dep->direction && transfer_in_flight) ||
1249 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001250 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001251 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001252 dep->name);
1253 return -EAGAIN;
1254 }
1255
Felipe Balbi2cd47182016-04-12 16:42:43 +03001256 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1257 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001258 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001259 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001260 dep->name);
1261 else
1262 dep->flags |= DWC3_EP_STALL;
1263 } else {
Felipe Balbi3ccf60e2017-01-19 13:38:42 +02001264 if (!(dep->flags & DWC3_EP_STALL))
1265 return 0;
Felipe Balbi2cd47182016-04-12 16:42:43 +03001266
John Youn50c763f2016-05-31 17:49:56 -07001267 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001268 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001269 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001270 dep->name);
1271 else
Alan Sterna535d812013-11-01 12:05:12 -04001272 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001273 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001274
Felipe Balbi72246da2011-08-19 18:10:58 +03001275 return ret;
1276}
1277
1278static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1279{
1280 struct dwc3_ep *dep = to_dwc3_ep(ep);
1281 struct dwc3 *dwc = dep->dwc;
1282
1283 unsigned long flags;
1284
1285 int ret;
1286
1287 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001288 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001289 spin_unlock_irqrestore(&dwc->lock, flags);
1290
1291 return ret;
1292}
1293
1294static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1295{
1296 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001297 struct dwc3 *dwc = dep->dwc;
1298 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001299 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001300
Paul Zimmerman249a4562012-02-24 17:32:16 -08001301 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001302 dep->flags |= DWC3_EP_WEDGE;
1303
Pratyush Anand08f0d962012-06-25 22:40:43 +05301304 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001305 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301306 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001307 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001308 spin_unlock_irqrestore(&dwc->lock, flags);
1309
1310 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001311}
1312
1313/* -------------------------------------------------------------------------- */
1314
1315static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1316 .bLength = USB_DT_ENDPOINT_SIZE,
1317 .bDescriptorType = USB_DT_ENDPOINT,
1318 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1319};
1320
1321static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1322 .enable = dwc3_gadget_ep0_enable,
1323 .disable = dwc3_gadget_ep0_disable,
1324 .alloc_request = dwc3_gadget_ep_alloc_request,
1325 .free_request = dwc3_gadget_ep_free_request,
1326 .queue = dwc3_gadget_ep0_queue,
1327 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301328 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001329 .set_wedge = dwc3_gadget_ep_set_wedge,
1330};
1331
1332static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1333 .enable = dwc3_gadget_ep_enable,
1334 .disable = dwc3_gadget_ep_disable,
1335 .alloc_request = dwc3_gadget_ep_alloc_request,
1336 .free_request = dwc3_gadget_ep_free_request,
1337 .queue = dwc3_gadget_ep_queue,
1338 .dequeue = dwc3_gadget_ep_dequeue,
1339 .set_halt = dwc3_gadget_ep_set_halt,
1340 .set_wedge = dwc3_gadget_ep_set_wedge,
1341};
1342
1343/* -------------------------------------------------------------------------- */
1344
1345static int dwc3_gadget_get_frame(struct usb_gadget *g)
1346{
1347 struct dwc3 *dwc = gadget_to_dwc(g);
1348 u32 reg;
1349
1350 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1351 return DWC3_DSTS_SOFFN(reg);
1352}
1353
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001354static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001355{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001356 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001357
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001358 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001359 u32 reg;
1360
Felipe Balbi72246da2011-08-19 18:10:58 +03001361 u8 link_state;
1362 u8 speed;
1363
Felipe Balbi72246da2011-08-19 18:10:58 +03001364 /*
1365 * According to the Databook Remote wakeup request should
1366 * be issued only when the device is in early suspend state.
1367 *
1368 * We can check that via USB Link State bits in DSTS register.
1369 */
1370 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1371
1372 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001373 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1374 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001375 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001376 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001377 }
1378
1379 link_state = DWC3_DSTS_USBLNKST(reg);
1380
1381 switch (link_state) {
1382 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1383 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1384 break;
1385 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001386 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001387 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001388 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001389 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001390 }
1391
Felipe Balbi8598bde2012-01-02 18:55:57 +02001392 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1393 if (ret < 0) {
1394 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001395 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001396 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001397
Paul Zimmerman802fde92012-04-27 13:10:52 +03001398 /* Recent versions do this automatically */
1399 if (dwc->revision < DWC3_REVISION_194A) {
1400 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001401 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001402 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1403 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1404 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001405
Paul Zimmerman1d046792012-02-15 18:56:56 -08001406 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001407 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001408
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001409 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001410 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1411
1412 /* in HS, means ON */
1413 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1414 break;
1415 }
1416
1417 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1418 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001419 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001420 }
1421
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001422 return 0;
1423}
1424
1425static int dwc3_gadget_wakeup(struct usb_gadget *g)
1426{
1427 struct dwc3 *dwc = gadget_to_dwc(g);
1428 unsigned long flags;
1429 int ret;
1430
1431 spin_lock_irqsave(&dwc->lock, flags);
1432 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001433 spin_unlock_irqrestore(&dwc->lock, flags);
1434
1435 return ret;
1436}
1437
1438static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1439 int is_selfpowered)
1440{
1441 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001442 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001443
Paul Zimmerman249a4562012-02-24 17:32:16 -08001444 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001445 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001446 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001447
1448 return 0;
1449}
1450
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001451static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001452{
1453 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001454 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001455
Felipe Balbifc8bb912016-05-16 13:14:48 +03001456 if (pm_runtime_suspended(dwc->dev))
1457 return 0;
1458
Felipe Balbi72246da2011-08-19 18:10:58 +03001459 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001460 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001461 if (dwc->revision <= DWC3_REVISION_187A) {
1462 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1463 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1464 }
1465
1466 if (dwc->revision >= DWC3_REVISION_194A)
1467 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1468 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001469
1470 if (dwc->has_hibernation)
1471 reg |= DWC3_DCTL_KEEP_CONNECT;
1472
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001473 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001474 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001475 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001476
1477 if (dwc->has_hibernation && !suspend)
1478 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1479
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001480 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001481 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001482
1483 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1484
1485 do {
1486 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001487 reg &= DWC3_DSTS_DEVCTRLHLT;
1488 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001489
1490 if (!timeout)
1491 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001492
Felipe Balbi73815282015-01-27 13:48:14 -06001493 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001494 dwc->gadget_driver
1495 ? dwc->gadget_driver->function : "no-function",
1496 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301497
1498 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001499}
1500
1501static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1502{
1503 struct dwc3 *dwc = gadget_to_dwc(g);
1504 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301505 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001506
1507 is_on = !!is_on;
1508
1509 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001510 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001511 spin_unlock_irqrestore(&dwc->lock, flags);
1512
Pratyush Anand6f17f742012-07-02 10:21:55 +05301513 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001514}
1515
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001516static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1517{
1518 u32 reg;
1519
1520 /* Enable all but Start and End of Frame IRQs */
1521 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1522 DWC3_DEVTEN_EVNTOVERFLOWEN |
1523 DWC3_DEVTEN_CMDCMPLTEN |
1524 DWC3_DEVTEN_ERRTICERREN |
1525 DWC3_DEVTEN_WKUPEVTEN |
1526 DWC3_DEVTEN_ULSTCNGEN |
1527 DWC3_DEVTEN_CONNECTDONEEN |
1528 DWC3_DEVTEN_USBRSTEN |
1529 DWC3_DEVTEN_DISCONNEVTEN);
1530
1531 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1532}
1533
1534static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1535{
1536 /* mask all interrupts */
1537 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1538}
1539
1540static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001541static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001542
Felipe Balbi4e994722016-05-13 14:09:59 +03001543/**
1544 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1545 * dwc: pointer to our context structure
1546 *
1547 * The following looks like complex but it's actually very simple. In order to
1548 * calculate the number of packets we can burst at once on OUT transfers, we're
1549 * gonna use RxFIFO size.
1550 *
1551 * To calculate RxFIFO size we need two numbers:
1552 * MDWIDTH = size, in bits, of the internal memory bus
1553 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1554 *
1555 * Given these two numbers, the formula is simple:
1556 *
1557 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1558 *
1559 * 24 bytes is for 3x SETUP packets
1560 * 16 bytes is a clock domain crossing tolerance
1561 *
1562 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1563 */
1564static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1565{
1566 u32 ram2_depth;
1567 u32 mdwidth;
1568 u32 nump;
1569 u32 reg;
1570
1571 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1572 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1573
1574 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1575 nump = min_t(u32, nump, 16);
1576
1577 /* update NumP */
1578 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1579 reg &= ~DWC3_DCFG_NUMP_MASK;
1580 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1581 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1582}
1583
Felipe Balbid7be2952016-05-04 15:49:37 +03001584static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001585{
Felipe Balbi72246da2011-08-19 18:10:58 +03001586 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001587 int ret = 0;
1588 u32 reg;
1589
Felipe Balbi72246da2011-08-19 18:10:58 +03001590 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1591 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001592
1593 /**
1594 * WORKAROUND: DWC3 revision < 2.20a have an issue
1595 * which would cause metastability state on Run/Stop
1596 * bit if we try to force the IP to USB2-only mode.
1597 *
1598 * Because of that, we cannot configure the IP to any
1599 * speed other than the SuperSpeed
1600 *
1601 * Refers to:
1602 *
1603 * STAR#9000525659: Clock Domain Crossing on DCTL in
1604 * USB 2.0 Mode
1605 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001606 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001607 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001608 } else {
1609 switch (dwc->maximum_speed) {
1610 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001611 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001612 break;
1613 case USB_SPEED_FULL:
Roger Quadros5e3c2922017-01-03 14:32:09 +02001614 reg |= DWC3_DCFG_FULLSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001615 break;
1616 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001617 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001618 break;
John Youn75808622016-02-05 17:09:13 -08001619 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001620 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001621 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001622 default:
John Youn77966eb2016-02-19 17:31:01 -08001623 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1624 dwc->maximum_speed);
1625 /* fall through */
1626 case USB_SPEED_SUPER:
1627 reg |= DWC3_DCFG_SUPERSPEED;
1628 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001629 }
1630 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001631 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1632
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001633 /*
1634 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1635 * field instead of letting dwc3 itself calculate that automatically.
1636 *
1637 * This way, we maximize the chances that we'll be able to get several
1638 * bursts of data without going through any sort of endpoint throttling.
1639 */
1640 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1641 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1642 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1643
Felipe Balbi4e994722016-05-13 14:09:59 +03001644 dwc3_gadget_setup_nump(dwc);
1645
Felipe Balbi72246da2011-08-19 18:10:58 +03001646 /* Start with SuperSpeed Default */
1647 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1648
1649 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001650 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1651 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001652 if (ret) {
1653 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001654 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001655 }
1656
1657 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001658 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1659 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001660 if (ret) {
1661 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001662 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001663 }
1664
1665 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001666 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001667 dwc3_ep0_out_start(dwc);
1668
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001669 dwc3_gadget_enable_irq(dwc);
1670
Felipe Balbid7be2952016-05-04 15:49:37 +03001671 return 0;
1672
1673err1:
1674 __dwc3_gadget_ep_disable(dwc->eps[0]);
1675
1676err0:
1677 return ret;
1678}
1679
1680static int dwc3_gadget_start(struct usb_gadget *g,
1681 struct usb_gadget_driver *driver)
1682{
1683 struct dwc3 *dwc = gadget_to_dwc(g);
1684 unsigned long flags;
1685 int ret = 0;
1686 int irq;
1687
Roger Quadros9522def2016-06-10 14:48:38 +03001688 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001689 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1690 IRQF_SHARED, "dwc3", dwc->ev_buf);
1691 if (ret) {
1692 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1693 irq, ret);
1694 goto err0;
1695 }
1696
1697 spin_lock_irqsave(&dwc->lock, flags);
1698 if (dwc->gadget_driver) {
1699 dev_err(dwc->dev, "%s is already bound to %s\n",
1700 dwc->gadget.name,
1701 dwc->gadget_driver->driver.name);
1702 ret = -EBUSY;
1703 goto err1;
1704 }
1705
1706 dwc->gadget_driver = driver;
1707
Felipe Balbifc8bb912016-05-16 13:14:48 +03001708 if (pm_runtime_active(dwc->dev))
1709 __dwc3_gadget_start(dwc);
1710
Felipe Balbi72246da2011-08-19 18:10:58 +03001711 spin_unlock_irqrestore(&dwc->lock, flags);
1712
1713 return 0;
1714
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001715err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001716 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001717 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001718
1719err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001720 return ret;
1721}
1722
Felipe Balbid7be2952016-05-04 15:49:37 +03001723static void __dwc3_gadget_stop(struct dwc3 *dwc)
1724{
Baolin Wangda1410b2016-06-20 16:19:48 +08001725 if (pm_runtime_suspended(dwc->dev))
1726 return;
1727
Felipe Balbid7be2952016-05-04 15:49:37 +03001728 dwc3_gadget_disable_irq(dwc);
1729 __dwc3_gadget_ep_disable(dwc->eps[0]);
1730 __dwc3_gadget_ep_disable(dwc->eps[1]);
1731}
1732
Felipe Balbi22835b82014-10-17 12:05:12 -05001733static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001734{
1735 struct dwc3 *dwc = gadget_to_dwc(g);
1736 unsigned long flags;
1737
1738 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001739 __dwc3_gadget_stop(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001740 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001741 spin_unlock_irqrestore(&dwc->lock, flags);
1742
Felipe Balbi3f308d12016-05-16 14:17:06 +03001743 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001744
Felipe Balbi72246da2011-08-19 18:10:58 +03001745 return 0;
1746}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001747
Felipe Balbi72246da2011-08-19 18:10:58 +03001748static const struct usb_gadget_ops dwc3_gadget_ops = {
1749 .get_frame = dwc3_gadget_get_frame,
1750 .wakeup = dwc3_gadget_wakeup,
1751 .set_selfpowered = dwc3_gadget_set_selfpowered,
1752 .pullup = dwc3_gadget_pullup,
1753 .udc_start = dwc3_gadget_start,
1754 .udc_stop = dwc3_gadget_stop,
1755};
1756
1757/* -------------------------------------------------------------------------- */
1758
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001759static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1760 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001761{
1762 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001763 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001764
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001765 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001766 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001767
Felipe Balbi72246da2011-08-19 18:10:58 +03001768 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001769 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001770 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001771
1772 dep->dwc = dwc;
1773 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001774 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001775 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001776 dwc->eps[epnum] = dep;
1777
1778 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1779 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001780
Felipe Balbi72246da2011-08-19 18:10:58 +03001781 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001782 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001783
Felipe Balbi73815282015-01-27 13:48:14 -06001784 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001785
Felipe Balbi72246da2011-08-19 18:10:58 +03001786 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001787 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301788 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001789 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1790 if (!epnum)
1791 dwc->gadget.ep0 = &dep->endpoint;
1792 } else {
1793 int ret;
1794
Robert Baldygae117e742013-12-13 12:23:38 +01001795 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001796 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001797 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1798 list_add_tail(&dep->endpoint.ep_list,
1799 &dwc->gadget.ep_list);
1800
1801 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001802 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001803 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001804 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001805
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001806 if (epnum == 0 || epnum == 1) {
1807 dep->endpoint.caps.type_control = true;
1808 } else {
1809 dep->endpoint.caps.type_iso = true;
1810 dep->endpoint.caps.type_bulk = true;
1811 dep->endpoint.caps.type_int = true;
1812 }
1813
1814 dep->endpoint.caps.dir_in = !!direction;
1815 dep->endpoint.caps.dir_out = !direction;
1816
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001817 INIT_LIST_HEAD(&dep->pending_list);
1818 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001819 }
1820
1821 return 0;
1822}
1823
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001824static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1825{
1826 int ret;
1827
1828 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1829
1830 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1831 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001832 dwc3_trace(trace_dwc3_gadget,
1833 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001834 return ret;
1835 }
1836
1837 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1838 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001839 dwc3_trace(trace_dwc3_gadget,
1840 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001841 return ret;
1842 }
1843
1844 return 0;
1845}
1846
Felipe Balbi72246da2011-08-19 18:10:58 +03001847static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1848{
1849 struct dwc3_ep *dep;
1850 u8 epnum;
1851
1852 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1853 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001854 if (!dep)
1855 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301856 /*
1857 * Physical endpoints 0 and 1 are special; they form the
1858 * bi-directional USB endpoint 0.
1859 *
1860 * For those two physical endpoints, we don't allocate a TRB
1861 * pool nor do we add them the endpoints list. Due to that, we
1862 * shouldn't do these two operations otherwise we would end up
1863 * with all sorts of bugs when removing dwc3.ko.
1864 */
1865 if (epnum != 0 && epnum != 1) {
1866 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001867 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301868 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001869
1870 kfree(dep);
1871 }
1872}
1873
Felipe Balbi72246da2011-08-19 18:10:58 +03001874/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001875
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301876static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1877 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001878 const struct dwc3_event_depevt *event, int status,
1879 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301880{
1881 unsigned int count;
1882 unsigned int s_pkt = 0;
1883 unsigned int trb_status;
1884
Felipe Balbidc55c672016-08-12 13:20:32 +03001885 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03001886
1887 if (req->trb == trb)
1888 dep->queued_requests--;
1889
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001890 trace_dwc3_complete_trb(dep, trb);
1891
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001892 /*
1893 * If we're in the middle of series of chained TRBs and we
1894 * receive a short transfer along the way, DWC3 will skip
1895 * through all TRBs including the last TRB in the chain (the
1896 * where CHN bit is zero. DWC3 will also avoid clearing HWO
1897 * bit and SW has to do it manually.
1898 *
1899 * We're going to do that here to avoid problems of HW trying
1900 * to use bogus TRBs for transfers.
1901 */
1902 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
1903 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1904
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301905 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03001906 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001907
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301908 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbidc55c672016-08-12 13:20:32 +03001909 req->request.actual += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301910
1911 if (dep->direction) {
1912 if (count) {
1913 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1914 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001915 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001916 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301917 dep->name);
1918 /*
1919 * If missed isoc occurred and there is
1920 * no request queued then issue END
1921 * TRANSFER, so that core generates
1922 * next xfernotready and we will issue
1923 * a fresh START TRANSFER.
1924 * If there are still queued request
1925 * then wait, do not issue either END
1926 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001927 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301928 * giveback.If any future queued request
1929 * is successfully transferred then we
1930 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001931 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301932 */
1933 dep->flags |= DWC3_EP_MISSED_ISOC;
1934 } else {
1935 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1936 dep->name);
1937 status = -ECONNRESET;
1938 }
1939 } else {
1940 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1941 }
1942 } else {
1943 if (count && (event->status & DEPEVT_STATUS_SHORT))
1944 s_pkt = 1;
1945 }
1946
Felipe Balbi7c705df2016-08-10 12:35:30 +03001947 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301948 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001949
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301950 if ((event->status & DEPEVT_STATUS_IOC) &&
1951 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1952 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001953
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301954 return 0;
1955}
1956
Felipe Balbi72246da2011-08-19 18:10:58 +03001957static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1958 const struct dwc3_event_depevt *event, int status)
1959{
Felipe Balbi31162af2016-08-11 14:38:37 +03001960 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02001961 struct dwc3_trb *trb;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02001962 bool ioc = false;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301963 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001964
Felipe Balbi31162af2016-08-11 14:38:37 +03001965 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001966 unsigned length;
1967 unsigned actual;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001968 int chain;
1969
Felipe Balbi1f512112016-08-12 13:17:27 +03001970 length = req->request.length;
1971 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03001972 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001973 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03001974 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03001975 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03001976 unsigned int i;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06001977
Felipe Balbi1f512112016-08-12 13:17:27 +03001978 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03001979 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbic7de5732016-07-29 03:17:58 +03001980
Felipe Balbi1f512112016-08-12 13:17:27 +03001981 req->sg = sg_next(s);
1982 req->num_pending_sgs--;
1983
Felipe Balbi31162af2016-08-11 14:38:37 +03001984 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
1985 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03001986 if (ret)
1987 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03001988 }
1989 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03001990 trb = &dep->trb_pool[dep->trb_dequeue];
Ville Syrjäläd115d702015-08-31 19:48:28 +03001991 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001992 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03001993 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03001994
Felipe Balbic7de5732016-07-29 03:17:58 +03001995 /*
1996 * We assume here we will always receive the entire data block
1997 * which we should receive. Meaning, if we program RX to
1998 * receive 4K but we receive only 2K, we assume that's all we
1999 * should receive and we simply bounce the request back to the
2000 * gadget driver for further processing.
2001 */
Felipe Balbi1f512112016-08-12 13:17:27 +03002002 actual = length - req->request.actual;
2003 req->request.actual = actual;
2004
2005 if (ret && chain && (actual < length) && req->num_pending_sgs)
2006 return __dwc3_gadget_kick_transfer(dep, 0);
2007
Ville Syrjäläd115d702015-08-31 19:48:28 +03002008 dwc3_gadget_giveback(dep, req, status);
2009
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002010 if (ret) {
2011 if ((event->status & DEPEVT_STATUS_IOC) &&
2012 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2013 ioc = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002014 break;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002015 }
Felipe Balbi31162af2016-08-11 14:38:37 +03002016 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002017
Felipe Balbi4cb42212016-05-18 12:37:21 +03002018 /*
2019 * Our endpoint might get disabled by another thread during
2020 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2021 * early on so DWC3_EP_BUSY flag gets cleared
2022 */
2023 if (!dep->endpoint.desc)
2024 return 1;
2025
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302026 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002027 list_empty(&dep->started_list)) {
2028 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302029 /*
2030 * If there is no entry in request list then do
2031 * not issue END TRANSFER now. Just set PENDING
2032 * flag, so that END TRANSFER is issued when an
2033 * entry is added into request list.
2034 */
2035 dep->flags = DWC3_EP_PENDING_REQUEST;
2036 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002037 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302038 dep->flags = DWC3_EP_ENABLED;
2039 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302040 return 1;
2041 }
2042
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002043 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2044 return 0;
2045
Felipe Balbi72246da2011-08-19 18:10:58 +03002046 return 1;
2047}
2048
2049static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002050 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002051{
2052 unsigned status = 0;
2053 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002054 u32 is_xfer_complete;
2055
2056 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002057
2058 if (event->status & DEPEVT_STATUS_BUSERR)
2059 status = -ECONNRESET;
2060
Paul Zimmerman1d046792012-02-15 18:56:56 -08002061 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002062 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002063 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002064 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002065
2066 /*
2067 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2068 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2069 */
2070 if (dwc->revision < DWC3_REVISION_183A) {
2071 u32 reg;
2072 int i;
2073
2074 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002075 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002076
2077 if (!(dep->flags & DWC3_EP_ENABLED))
2078 continue;
2079
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002080 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002081 return;
2082 }
2083
2084 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2085 reg |= dwc->u1u2;
2086 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2087
2088 dwc->u1u2 = 0;
2089 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002090
Felipe Balbi4cb42212016-05-18 12:37:21 +03002091 /*
2092 * Our endpoint might get disabled by another thread during
2093 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2094 * early on so DWC3_EP_BUSY flag gets cleared
2095 */
2096 if (!dep->endpoint.desc)
2097 return;
2098
Felipe Balbie6e709b2015-09-28 15:16:56 -05002099 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002100 int ret;
2101
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002102 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002103 if (!ret || ret == -EBUSY)
2104 return;
2105 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002106}
2107
Felipe Balbi72246da2011-08-19 18:10:58 +03002108static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2109 const struct dwc3_event_depevt *event)
2110{
2111 struct dwc3_ep *dep;
2112 u8 epnum = event->endpoint_number;
2113
2114 dep = dwc->eps[epnum];
2115
Felipe Balbi3336abb2012-06-06 09:19:35 +03002116 if (!(dep->flags & DWC3_EP_ENABLED))
2117 return;
2118
Felipe Balbi72246da2011-08-19 18:10:58 +03002119 if (epnum == 0 || epnum == 1) {
2120 dwc3_ep0_interrupt(dwc, event);
2121 return;
2122 }
2123
2124 switch (event->endpoint_event) {
2125 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002126 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002127
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002128 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002129 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002130 "%s is an Isochronous endpoint",
Felipe Balbi72246da2011-08-19 18:10:58 +03002131 dep->name);
2132 return;
2133 }
2134
Jingoo Han029d97f2014-07-04 15:00:51 +09002135 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002136 break;
2137 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002138 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002139 break;
2140 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002141 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002142 dwc3_gadget_start_isoc(dwc, dep, event);
2143 } else {
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002144 int active;
Felipe Balbi72246da2011-08-19 18:10:58 +03002145 int ret;
2146
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002147 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2148
Felipe Balbi73815282015-01-27 13:48:14 -06002149 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002150 dep->name, active ? "Transfer Active"
Felipe Balbi72246da2011-08-19 18:10:58 +03002151 : "Transfer Not Active");
2152
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002153 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002154 if (!ret || ret == -EBUSY)
2155 return;
2156
Felipe Balbiec5e7952015-11-16 16:04:13 -06002157 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002158 "%s: failed to kick transfers",
Felipe Balbi72246da2011-08-19 18:10:58 +03002159 dep->name);
2160 }
2161
2162 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002163 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002164 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002165 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2166 dep->name);
2167 return;
2168 }
2169
2170 switch (event->status) {
2171 case DEPEVT_STREAMEVT_FOUND:
Felipe Balbi73815282015-01-27 13:48:14 -06002172 dwc3_trace(trace_dwc3_gadget,
2173 "Stream %d found and started",
Felipe Balbi879631a2011-09-30 10:58:47 +03002174 event->parameters);
2175
2176 break;
2177 case DEPEVT_STREAMEVT_NOTFOUND:
2178 /* FALLTHROUGH */
2179 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06002180 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002181 "unable to find suitable stream");
Felipe Balbi879631a2011-09-30 10:58:47 +03002182 }
2183 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002184 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi60cfb372016-05-24 13:45:17 +03002185 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun", dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +03002186 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002187 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbi73815282015-01-27 13:48:14 -06002188 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002189 break;
2190 }
2191}
2192
2193static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2194{
2195 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2196 spin_unlock(&dwc->lock);
2197 dwc->gadget_driver->disconnect(&dwc->gadget);
2198 spin_lock(&dwc->lock);
2199 }
2200}
2201
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002202static void dwc3_suspend_gadget(struct dwc3 *dwc)
2203{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002204 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002205 spin_unlock(&dwc->lock);
2206 dwc->gadget_driver->suspend(&dwc->gadget);
2207 spin_lock(&dwc->lock);
2208 }
2209}
2210
2211static void dwc3_resume_gadget(struct dwc3 *dwc)
2212{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002213 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002214 spin_unlock(&dwc->lock);
2215 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002216 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002217 }
2218}
2219
2220static void dwc3_reset_gadget(struct dwc3 *dwc)
2221{
2222 if (!dwc->gadget_driver)
2223 return;
2224
2225 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2226 spin_unlock(&dwc->lock);
2227 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002228 spin_lock(&dwc->lock);
2229 }
2230}
2231
Paul Zimmermanb992e682012-04-27 14:17:35 +03002232static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002233{
2234 struct dwc3_ep *dep;
2235 struct dwc3_gadget_ep_cmd_params params;
2236 u32 cmd;
2237 int ret;
2238
2239 dep = dwc->eps[epnum];
2240
Felipe Balbib4996a82012-06-06 12:04:13 +03002241 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302242 return;
2243
Pratyush Anand57911502012-07-06 15:19:10 +05302244 /*
2245 * NOTICE: We are violating what the Databook says about the
2246 * EndTransfer command. Ideally we would _always_ wait for the
2247 * EndTransfer Command Completion IRQ, but that's causing too
2248 * much trouble synchronizing between us and gadget driver.
2249 *
2250 * We have discussed this with the IP Provider and it was
2251 * suggested to giveback all requests here, but give HW some
2252 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002253 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302254 *
2255 * Note also that a similar handling was tested by Synopsys
2256 * (thanks a lot Paul) and nothing bad has come out of it.
2257 * In short, what we're doing is:
2258 *
2259 * - Issue EndTransfer WITH CMDIOC bit set
2260 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002261 *
2262 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2263 * supports a mode to work around the above limitation. The
2264 * software can poll the CMDACT bit in the DEPCMD register
2265 * after issuing a EndTransfer command. This mode is enabled
2266 * by writing GUCTL2[14]. This polling is already done in the
2267 * dwc3_send_gadget_ep_cmd() function so if the mode is
2268 * enabled, the EndTransfer command will have completed upon
2269 * returning from this function and we don't need to delay for
2270 * 100us.
2271 *
2272 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302273 */
2274
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302275 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002276 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2277 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002278 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302279 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002280 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302281 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002282 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002283 dep->flags &= ~DWC3_EP_BUSY;
John Youn06281d42016-08-22 15:39:13 -07002284
2285 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A)
2286 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002287}
2288
2289static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2290{
2291 u32 epnum;
2292
2293 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2294 struct dwc3_ep *dep;
2295
2296 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002297 if (!dep)
2298 continue;
2299
Felipe Balbi72246da2011-08-19 18:10:58 +03002300 if (!(dep->flags & DWC3_EP_ENABLED))
2301 continue;
2302
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002303 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002304 }
2305}
2306
2307static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2308{
2309 u32 epnum;
2310
2311 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2312 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002313 int ret;
2314
2315 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002316 if (!dep)
2317 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002318
2319 if (!(dep->flags & DWC3_EP_STALL))
2320 continue;
2321
2322 dep->flags &= ~DWC3_EP_STALL;
2323
John Youn50c763f2016-05-31 17:49:56 -07002324 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002325 WARN_ON_ONCE(ret);
2326 }
2327}
2328
2329static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2330{
Felipe Balbic4430a22012-05-24 10:30:01 +03002331 int reg;
2332
Felipe Balbi72246da2011-08-19 18:10:58 +03002333 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2334 reg &= ~DWC3_DCTL_INITU1ENA;
2335 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2336
2337 reg &= ~DWC3_DCTL_INITU2ENA;
2338 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002339
Felipe Balbi72246da2011-08-19 18:10:58 +03002340 dwc3_disconnect_gadget(dwc);
2341
2342 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002343 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002344 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002345
2346 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002347}
2348
Felipe Balbi72246da2011-08-19 18:10:58 +03002349static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2350{
2351 u32 reg;
2352
Felipe Balbifc8bb912016-05-16 13:14:48 +03002353 dwc->connected = true;
2354
Felipe Balbidf62df52011-10-14 15:11:49 +03002355 /*
2356 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2357 * would cause a missing Disconnect Event if there's a
2358 * pending Setup Packet in the FIFO.
2359 *
2360 * There's no suggested workaround on the official Bug
2361 * report, which states that "unless the driver/application
2362 * is doing any special handling of a disconnect event,
2363 * there is no functional issue".
2364 *
2365 * Unfortunately, it turns out that we _do_ some special
2366 * handling of a disconnect event, namely complete all
2367 * pending transfers, notify gadget driver of the
2368 * disconnection, and so on.
2369 *
2370 * Our suggested workaround is to follow the Disconnect
2371 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002372 * flag. Such flag gets set whenever we have a SETUP_PENDING
2373 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002374 * same endpoint.
2375 *
2376 * Refers to:
2377 *
2378 * STAR#9000466709: RTL: Device : Disconnect event not
2379 * generated if setup packet pending in FIFO
2380 */
2381 if (dwc->revision < DWC3_REVISION_188A) {
2382 if (dwc->setup_packet_pending)
2383 dwc3_gadget_disconnect_interrupt(dwc);
2384 }
2385
Felipe Balbi8e744752014-11-06 14:27:53 +08002386 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002387
2388 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2389 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2390 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002391 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002392
2393 dwc3_stop_active_transfers(dwc);
2394 dwc3_clear_stall_all_ep(dwc);
2395
2396 /* Reset device address to zero */
2397 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2398 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2399 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002400}
2401
2402static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2403{
2404 u32 reg;
2405 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2406
2407 /*
2408 * We change the clock only at SS but I dunno why I would want to do
2409 * this. Maybe it becomes part of the power saving plan.
2410 */
2411
John Younee5cd412016-02-05 17:08:45 -08002412 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2413 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002414 return;
2415
2416 /*
2417 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2418 * each time on Connect Done.
2419 */
2420 if (!usb30_clock)
2421 return;
2422
2423 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2424 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2425 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2426}
2427
Felipe Balbi72246da2011-08-19 18:10:58 +03002428static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2429{
Felipe Balbi72246da2011-08-19 18:10:58 +03002430 struct dwc3_ep *dep;
2431 int ret;
2432 u32 reg;
2433 u8 speed;
2434
Felipe Balbi72246da2011-08-19 18:10:58 +03002435 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2436 speed = reg & DWC3_DSTS_CONNECTSPD;
2437 dwc->speed = speed;
2438
2439 dwc3_update_ram_clk_sel(dwc, speed);
2440
2441 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002442 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002443 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2444 dwc->gadget.ep0->maxpacket = 512;
2445 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2446 break;
John Youn2da9ad72016-05-20 16:34:26 -07002447 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002448 /*
2449 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2450 * would cause a missing USB3 Reset event.
2451 *
2452 * In such situations, we should force a USB3 Reset
2453 * event by calling our dwc3_gadget_reset_interrupt()
2454 * routine.
2455 *
2456 * Refers to:
2457 *
2458 * STAR#9000483510: RTL: SS : USB3 reset event may
2459 * not be generated always when the link enters poll
2460 */
2461 if (dwc->revision < DWC3_REVISION_190A)
2462 dwc3_gadget_reset_interrupt(dwc);
2463
Felipe Balbi72246da2011-08-19 18:10:58 +03002464 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2465 dwc->gadget.ep0->maxpacket = 512;
2466 dwc->gadget.speed = USB_SPEED_SUPER;
2467 break;
John Youn2da9ad72016-05-20 16:34:26 -07002468 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002469 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2470 dwc->gadget.ep0->maxpacket = 64;
2471 dwc->gadget.speed = USB_SPEED_HIGH;
2472 break;
Roger Quadros5e3c2922017-01-03 14:32:09 +02002473 case DWC3_DSTS_FULLSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002474 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2475 dwc->gadget.ep0->maxpacket = 64;
2476 dwc->gadget.speed = USB_SPEED_FULL;
2477 break;
John Youn2da9ad72016-05-20 16:34:26 -07002478 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002479 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2480 dwc->gadget.ep0->maxpacket = 8;
2481 dwc->gadget.speed = USB_SPEED_LOW;
2482 break;
2483 }
2484
Pratyush Anand2b758352013-01-14 15:59:31 +05302485 /* Enable USB2 LPM Capability */
2486
John Younee5cd412016-02-05 17:08:45 -08002487 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002488 (speed != DWC3_DSTS_SUPERSPEED) &&
2489 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302490 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2491 reg |= DWC3_DCFG_LPM_CAP;
2492 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2493
2494 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2495 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2496
Huang Rui460d0982014-10-31 11:11:18 +08002497 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302498
Huang Rui80caf7d2014-10-28 19:54:26 +08002499 /*
2500 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2501 * DCFG.LPMCap is set, core responses with an ACK and the
2502 * BESL value in the LPM token is less than or equal to LPM
2503 * NYET threshold.
2504 */
2505 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2506 && dwc->has_lpm_erratum,
2507 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2508
2509 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2510 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2511
Pratyush Anand2b758352013-01-14 15:59:31 +05302512 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002513 } else {
2514 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2515 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2516 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302517 }
2518
Felipe Balbi72246da2011-08-19 18:10:58 +03002519 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002520 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2521 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002522 if (ret) {
2523 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2524 return;
2525 }
2526
2527 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002528 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2529 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002530 if (ret) {
2531 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2532 return;
2533 }
2534
2535 /*
2536 * Configure PHY via GUSB3PIPECTLn if required.
2537 *
2538 * Update GTXFIFOSIZn
2539 *
2540 * In both cases reset values should be sufficient.
2541 */
2542}
2543
2544static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2545{
Felipe Balbi72246da2011-08-19 18:10:58 +03002546 /*
2547 * TODO take core out of low power mode when that's
2548 * implemented.
2549 */
2550
Jiebing Liad14d4e2014-12-11 13:26:29 +08002551 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2552 spin_unlock(&dwc->lock);
2553 dwc->gadget_driver->resume(&dwc->gadget);
2554 spin_lock(&dwc->lock);
2555 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002556}
2557
2558static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2559 unsigned int evtinfo)
2560{
Felipe Balbifae2b902011-10-14 13:00:30 +03002561 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002562 unsigned int pwropt;
2563
2564 /*
2565 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2566 * Hibernation mode enabled which would show up when device detects
2567 * host-initiated U3 exit.
2568 *
2569 * In that case, device will generate a Link State Change Interrupt
2570 * from U3 to RESUME which is only necessary if Hibernation is
2571 * configured in.
2572 *
2573 * There are no functional changes due to such spurious event and we
2574 * just need to ignore it.
2575 *
2576 * Refers to:
2577 *
2578 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2579 * operational mode
2580 */
2581 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2582 if ((dwc->revision < DWC3_REVISION_250A) &&
2583 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2584 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2585 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002586 dwc3_trace(trace_dwc3_gadget,
2587 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002588 return;
2589 }
2590 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002591
2592 /*
2593 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2594 * on the link partner, the USB session might do multiple entry/exit
2595 * of low power states before a transfer takes place.
2596 *
2597 * Due to this problem, we might experience lower throughput. The
2598 * suggested workaround is to disable DCTL[12:9] bits if we're
2599 * transitioning from U1/U2 to U0 and enable those bits again
2600 * after a transfer completes and there are no pending transfers
2601 * on any of the enabled endpoints.
2602 *
2603 * This is the first half of that workaround.
2604 *
2605 * Refers to:
2606 *
2607 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2608 * core send LGO_Ux entering U0
2609 */
2610 if (dwc->revision < DWC3_REVISION_183A) {
2611 if (next == DWC3_LINK_STATE_U0) {
2612 u32 u1u2;
2613 u32 reg;
2614
2615 switch (dwc->link_state) {
2616 case DWC3_LINK_STATE_U1:
2617 case DWC3_LINK_STATE_U2:
2618 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2619 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2620 | DWC3_DCTL_ACCEPTU2ENA
2621 | DWC3_DCTL_INITU1ENA
2622 | DWC3_DCTL_ACCEPTU1ENA);
2623
2624 if (!dwc->u1u2)
2625 dwc->u1u2 = reg & u1u2;
2626
2627 reg &= ~u1u2;
2628
2629 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2630 break;
2631 default:
2632 /* do nothing */
2633 break;
2634 }
2635 }
2636 }
2637
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002638 switch (next) {
2639 case DWC3_LINK_STATE_U1:
2640 if (dwc->speed == USB_SPEED_SUPER)
2641 dwc3_suspend_gadget(dwc);
2642 break;
2643 case DWC3_LINK_STATE_U2:
2644 case DWC3_LINK_STATE_U3:
2645 dwc3_suspend_gadget(dwc);
2646 break;
2647 case DWC3_LINK_STATE_RESUME:
2648 dwc3_resume_gadget(dwc);
2649 break;
2650 default:
2651 /* do nothing */
2652 break;
2653 }
2654
Felipe Balbie57ebc12014-04-22 13:20:12 -05002655 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002656}
2657
Baolin Wang72704f82016-05-16 16:43:53 +08002658static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2659 unsigned int evtinfo)
2660{
2661 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2662
2663 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2664 dwc3_suspend_gadget(dwc);
2665
2666 dwc->link_state = next;
2667}
2668
Felipe Balbie1dadd32014-02-25 14:47:54 -06002669static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2670 unsigned int evtinfo)
2671{
2672 unsigned int is_ss = evtinfo & BIT(4);
2673
2674 /**
2675 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2676 * have a known issue which can cause USB CV TD.9.23 to fail
2677 * randomly.
2678 *
2679 * Because of this issue, core could generate bogus hibernation
2680 * events which SW needs to ignore.
2681 *
2682 * Refers to:
2683 *
2684 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2685 * Device Fallback from SuperSpeed
2686 */
2687 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2688 return;
2689
2690 /* enter hibernation here */
2691}
2692
Felipe Balbi72246da2011-08-19 18:10:58 +03002693static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2694 const struct dwc3_event_devt *event)
2695{
2696 switch (event->type) {
2697 case DWC3_DEVICE_EVENT_DISCONNECT:
2698 dwc3_gadget_disconnect_interrupt(dwc);
2699 break;
2700 case DWC3_DEVICE_EVENT_RESET:
2701 dwc3_gadget_reset_interrupt(dwc);
2702 break;
2703 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2704 dwc3_gadget_conndone_interrupt(dwc);
2705 break;
2706 case DWC3_DEVICE_EVENT_WAKEUP:
2707 dwc3_gadget_wakeup_interrupt(dwc);
2708 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002709 case DWC3_DEVICE_EVENT_HIBER_REQ:
2710 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2711 "unexpected hibernation event\n"))
2712 break;
2713
2714 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2715 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002716 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2717 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2718 break;
2719 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002720 /* It changed to be suspend event for version 2.30a and above */
2721 if (dwc->revision < DWC3_REVISION_230A) {
2722 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2723 } else {
2724 dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event");
2725
2726 /*
2727 * Ignore suspend event until the gadget enters into
2728 * USB_STATE_CONFIGURED state.
2729 */
2730 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2731 dwc3_gadget_suspend_interrupt(dwc,
2732 event->event_info);
2733 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002734 break;
2735 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi73815282015-01-27 13:48:14 -06002736 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002737 break;
2738 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi73815282015-01-27 13:48:14 -06002739 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
Felipe Balbi72246da2011-08-19 18:10:58 +03002740 break;
2741 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi73815282015-01-27 13:48:14 -06002742 dwc3_trace(trace_dwc3_gadget, "Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002743 break;
2744 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi73815282015-01-27 13:48:14 -06002745 dwc3_trace(trace_dwc3_gadget, "Overflow");
Felipe Balbi72246da2011-08-19 18:10:58 +03002746 break;
2747 default:
Felipe Balbie9f2aa872015-01-27 13:49:28 -06002748 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002749 }
2750}
2751
2752static void dwc3_process_event_entry(struct dwc3 *dwc,
2753 const union dwc3_event *event)
2754{
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002755 trace_dwc3_event(event->raw);
2756
Felipe Balbi72246da2011-08-19 18:10:58 +03002757 /* Endpoint IRQ, handle it and return early */
2758 if (event->type.is_devspec == 0) {
2759 /* depevt */
2760 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2761 }
2762
2763 switch (event->type.type) {
2764 case DWC3_EVENT_TYPE_DEV:
2765 dwc3_gadget_interrupt(dwc, &event->devt);
2766 break;
2767 /* REVISIT what to do with Carkit and I2C events ? */
2768 default:
2769 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2770 }
2771}
2772
Felipe Balbidea520a2016-03-30 09:39:34 +03002773static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002774{
Felipe Balbidea520a2016-03-30 09:39:34 +03002775 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002776 irqreturn_t ret = IRQ_NONE;
2777 int left;
2778 u32 reg;
2779
Felipe Balbif42f2442013-06-12 21:25:08 +03002780 left = evt->count;
2781
2782 if (!(evt->flags & DWC3_EVENT_PENDING))
2783 return IRQ_NONE;
2784
2785 while (left > 0) {
2786 union dwc3_event event;
2787
2788 event.raw = *(u32 *) (evt->buf + evt->lpos);
2789
2790 dwc3_process_event_entry(dwc, &event);
2791
2792 /*
2793 * FIXME we wrap around correctly to the next entry as
2794 * almost all entries are 4 bytes in size. There is one
2795 * entry which has 12 bytes which is a regular entry
2796 * followed by 8 bytes data. ATM I don't know how
2797 * things are organized if we get next to the a
2798 * boundary so I worry about that once we try to handle
2799 * that.
2800 */
2801 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2802 left -= 4;
2803
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002804 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002805 }
2806
2807 evt->count = 0;
2808 evt->flags &= ~DWC3_EVENT_PENDING;
2809 ret = IRQ_HANDLED;
2810
2811 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002812 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002813 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002814 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002815
2816 return ret;
2817}
2818
Felipe Balbidea520a2016-03-30 09:39:34 +03002819static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002820{
Felipe Balbidea520a2016-03-30 09:39:34 +03002821 struct dwc3_event_buffer *evt = _evt;
2822 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b42015-10-12 13:25:44 -05002823 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002824 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002825
Felipe Balbie5f68b42015-10-12 13:25:44 -05002826 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002827 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b42015-10-12 13:25:44 -05002828 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002829
2830 return ret;
2831}
2832
Felipe Balbidea520a2016-03-30 09:39:34 +03002833static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002834{
Felipe Balbidea520a2016-03-30 09:39:34 +03002835 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002836 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002837 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002838
Felipe Balbifc8bb912016-05-16 13:14:48 +03002839 if (pm_runtime_suspended(dwc->dev)) {
2840 pm_runtime_get(dwc->dev);
2841 disable_irq_nosync(dwc->irq_gadget);
2842 dwc->pending_events = true;
2843 return IRQ_HANDLED;
2844 }
2845
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002846 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002847 count &= DWC3_GEVNTCOUNT_MASK;
2848 if (!count)
2849 return IRQ_NONE;
2850
Felipe Balbib15a7622011-06-30 16:57:15 +03002851 evt->count = count;
2852 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002853
Felipe Balbie8adfc32013-06-12 21:11:14 +03002854 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002855 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002856 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002857 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002858
Felipe Balbib15a7622011-06-30 16:57:15 +03002859 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002860}
2861
Felipe Balbidea520a2016-03-30 09:39:34 +03002862static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002863{
Felipe Balbidea520a2016-03-30 09:39:34 +03002864 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002865
Felipe Balbidea520a2016-03-30 09:39:34 +03002866 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002867}
2868
2869/**
2870 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002871 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002872 *
2873 * Returns 0 on success otherwise negative errno.
2874 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002875int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002876{
Roger Quadros9522def2016-06-10 14:48:38 +03002877 int ret, irq;
2878 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2879
2880 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2881 if (irq == -EPROBE_DEFER)
2882 return irq;
2883
2884 if (irq <= 0) {
2885 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2886 if (irq == -EPROBE_DEFER)
2887 return irq;
2888
2889 if (irq <= 0) {
2890 irq = platform_get_irq(dwc3_pdev, 0);
2891 if (irq <= 0) {
2892 if (irq != -EPROBE_DEFER) {
2893 dev_err(dwc->dev,
2894 "missing peripheral IRQ\n");
2895 }
2896 if (!irq)
2897 irq = -EINVAL;
2898 return irq;
2899 }
2900 }
2901 }
2902
2903 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002904
2905 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2906 &dwc->ctrl_req_addr, GFP_KERNEL);
2907 if (!dwc->ctrl_req) {
2908 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2909 ret = -ENOMEM;
2910 goto err0;
2911 }
2912
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302913 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002914 &dwc->ep0_trb_addr, GFP_KERNEL);
2915 if (!dwc->ep0_trb) {
2916 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2917 ret = -ENOMEM;
2918 goto err1;
2919 }
2920
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002921 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002922 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002923 ret = -ENOMEM;
2924 goto err2;
2925 }
2926
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002927 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002928 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2929 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002930 if (!dwc->ep0_bounce) {
2931 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2932 ret = -ENOMEM;
2933 goto err3;
2934 }
2935
Felipe Balbi04c03d12015-12-02 10:06:45 -06002936 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2937 if (!dwc->zlp_buf) {
2938 ret = -ENOMEM;
2939 goto err4;
2940 }
2941
Felipe Balbi72246da2011-08-19 18:10:58 +03002942 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03002943 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002944 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002945 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08002946 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03002947
2948 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002949 * FIXME We might be setting max_speed to <SUPER, however versions
2950 * <2.20a of dwc3 have an issue with metastability (documented
2951 * elsewhere in this driver) which tells us we can't set max speed to
2952 * anything lower than SUPER.
2953 *
2954 * Because gadget.max_speed is only used by composite.c and function
2955 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2956 * to happen so we avoid sending SuperSpeed Capability descriptor
2957 * together with our BOS descriptor as that could confuse host into
2958 * thinking we can handle super speed.
2959 *
2960 * Note that, in fact, we won't even support GetBOS requests when speed
2961 * is less than super speed because we don't have means, yet, to tell
2962 * composite.c that we are USB 2.0 + LPM ECN.
2963 */
2964 if (dwc->revision < DWC3_REVISION_220A)
2965 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002966 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002967 dwc->revision);
2968
2969 dwc->gadget.max_speed = dwc->maximum_speed;
2970
2971 /*
David Cohena4b9d942013-12-09 15:55:38 -08002972 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2973 * on ep out.
2974 */
2975 dwc->gadget.quirk_ep_out_aligned_size = true;
2976
2977 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03002978 * REVISIT: Here we should clear all pending IRQs to be
2979 * sure we're starting from a well known location.
2980 */
2981
2982 ret = dwc3_gadget_init_endpoints(dwc);
2983 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06002984 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002985
Felipe Balbi72246da2011-08-19 18:10:58 +03002986 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2987 if (ret) {
2988 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06002989 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002990 }
2991
2992 return 0;
2993
Felipe Balbi04c03d12015-12-02 10:06:45 -06002994err5:
2995 kfree(dwc->zlp_buf);
2996
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002997err4:
David Cohene1f80462013-09-11 17:42:47 -07002998 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002999 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3000 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003001
Felipe Balbi72246da2011-08-19 18:10:58 +03003002err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003003 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003004
3005err2:
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003006 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003007 dwc->ep0_trb, dwc->ep0_trb_addr);
3008
3009err1:
3010 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3011 dwc->ctrl_req, dwc->ctrl_req_addr);
3012
3013err0:
3014 return ret;
3015}
3016
Felipe Balbi7415f172012-04-30 14:56:33 +03003017/* -------------------------------------------------------------------------- */
3018
Felipe Balbi72246da2011-08-19 18:10:58 +03003019void dwc3_gadget_exit(struct dwc3 *dwc)
3020{
Felipe Balbi72246da2011-08-19 18:10:58 +03003021 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003022
Felipe Balbi72246da2011-08-19 18:10:58 +03003023 dwc3_gadget_free_endpoints(dwc);
3024
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003025 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3026 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003027
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003028 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003029 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003030
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003031 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003032 dwc->ep0_trb, dwc->ep0_trb_addr);
3033
3034 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3035 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003036}
Felipe Balbi7415f172012-04-30 14:56:33 +03003037
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003038int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003039{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003040 int ret;
3041
Roger Quadros9772b472016-04-12 11:33:29 +03003042 if (!dwc->gadget_driver)
3043 return 0;
3044
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003045 ret = dwc3_gadget_run_stop(dwc, false, false);
3046 if (ret < 0)
3047 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003048
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003049 dwc3_disconnect_gadget(dwc);
3050 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003051
3052 return 0;
3053}
3054
3055int dwc3_gadget_resume(struct dwc3 *dwc)
3056{
Felipe Balbi7415f172012-04-30 14:56:33 +03003057 int ret;
3058
Roger Quadros9772b472016-04-12 11:33:29 +03003059 if (!dwc->gadget_driver)
3060 return 0;
3061
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003062 ret = __dwc3_gadget_start(dwc);
3063 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003064 goto err0;
3065
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003066 ret = dwc3_gadget_run_stop(dwc, true, false);
3067 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003068 goto err1;
3069
Felipe Balbi7415f172012-04-30 14:56:33 +03003070 return 0;
3071
3072err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003073 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003074
3075err0:
3076 return ret;
3077}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003078
3079void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3080{
3081 if (dwc->pending_events) {
3082 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3083 dwc->pending_events = false;
3084 enable_irq(dwc->irq_gadget);
3085 }
3086}