blob: 44060fb020a8832a6b1da4a69248b9b605fb05e0 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chris Wilson6b383a72010-09-13 13:54:26 +010076static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnesf1f644d2013-06-27 00:39:25 +030078static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
79 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030080static void ironlake_pch_clock_get(struct intel_crtc *crtc,
81 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030082
Damien Lespiaue7457a92013-08-08 22:28:59 +010083static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080085static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020089static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020091static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070092 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020094static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020095static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020097static void vlv_prepare_pll(struct intel_crtc *crtc,
98 const struct intel_crtc_config *pipe_config);
99static void chv_prepare_pll(struct intel_crtc *crtc,
100 const struct intel_crtc_config *pipe_config);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100101
Dave Airlie0e32b392014-05-02 14:02:48 +1000102static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
103{
104 if (!connector->mst_port)
105 return connector->encoder;
106 else
107 return &connector->mst_port->mst_encoders[pipe]->base;
108}
109
Jesse Barnes79e53942008-11-07 14:24:08 -0800110typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400111 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800112} intel_range_t;
113
114typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 int dot_limit;
116 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800117} intel_p2_t;
118
Ma Lingd4906092009-03-18 20:13:27 +0800119typedef struct intel_limit intel_limit_t;
120struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 intel_range_t dot, vco, n, m, m1, m2, p, p1;
122 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800123};
Jesse Barnes79e53942008-11-07 14:24:08 -0800124
Daniel Vetterd2acd212012-10-20 20:57:43 +0200125int
126intel_pch_rawclk(struct drm_device *dev)
127{
128 struct drm_i915_private *dev_priv = dev->dev_private;
129
130 WARN_ON(!HAS_PCH_SPLIT(dev));
131
132 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
133}
134
Chris Wilson021357a2010-09-07 20:54:59 +0100135static inline u32 /* units of 100MHz */
136intel_fdi_link_freq(struct drm_device *dev)
137{
Chris Wilson8b99e682010-10-13 09:59:17 +0100138 if (IS_GEN5(dev)) {
139 struct drm_i915_private *dev_priv = dev->dev_private;
140 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
141 } else
142 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100143}
144
Daniel Vetter5d536e22013-07-06 12:52:06 +0200145static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400146 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200147 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200148 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .m = { .min = 96, .max = 140 },
150 .m1 = { .min = 18, .max = 26 },
151 .m2 = { .min = 6, .max = 16 },
152 .p = { .min = 4, .max = 128 },
153 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700154 .p2 = { .dot_limit = 165000,
155 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700156};
157
Daniel Vetter5d536e22013-07-06 12:52:06 +0200158static const intel_limit_t intel_limits_i8xx_dvo = {
159 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200160 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200161 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200162 .m = { .min = 96, .max = 140 },
163 .m1 = { .min = 18, .max = 26 },
164 .m2 = { .min = 6, .max = 16 },
165 .p = { .min = 4, .max = 128 },
166 .p1 = { .min = 2, .max = 33 },
167 .p2 = { .dot_limit = 165000,
168 .p2_slow = 4, .p2_fast = 4 },
169};
170
Keith Packarde4b36692009-06-05 19:22:17 -0700171static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400172 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200173 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200174 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .m = { .min = 96, .max = 140 },
176 .m1 = { .min = 18, .max = 26 },
177 .m2 = { .min = 6, .max = 16 },
178 .p = { .min = 4, .max = 128 },
179 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700180 .p2 = { .dot_limit = 165000,
181 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700182};
Eric Anholt273e27c2011-03-30 13:01:10 -0700183
Keith Packarde4b36692009-06-05 19:22:17 -0700184static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .dot = { .min = 20000, .max = 400000 },
186 .vco = { .min = 1400000, .max = 2800000 },
187 .n = { .min = 1, .max = 6 },
188 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100189 .m1 = { .min = 8, .max = 18 },
190 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400191 .p = { .min = 5, .max = 80 },
192 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .p2 = { .dot_limit = 200000,
194 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700195};
196
197static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .dot = { .min = 20000, .max = 400000 },
199 .vco = { .min = 1400000, .max = 2800000 },
200 .n = { .min = 1, .max = 6 },
201 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100202 .m1 = { .min = 8, .max = 18 },
203 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .p = { .min = 7, .max = 98 },
205 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .p2 = { .dot_limit = 112000,
207 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700208};
209
Eric Anholt273e27c2011-03-30 13:01:10 -0700210
Keith Packarde4b36692009-06-05 19:22:17 -0700211static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .dot = { .min = 25000, .max = 270000 },
213 .vco = { .min = 1750000, .max = 3500000},
214 .n = { .min = 1, .max = 4 },
215 .m = { .min = 104, .max = 138 },
216 .m1 = { .min = 17, .max = 23 },
217 .m2 = { .min = 5, .max = 11 },
218 .p = { .min = 10, .max = 30 },
219 .p1 = { .min = 1, .max = 3},
220 .p2 = { .dot_limit = 270000,
221 .p2_slow = 10,
222 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800223 },
Keith Packarde4b36692009-06-05 19:22:17 -0700224};
225
226static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .dot = { .min = 22000, .max = 400000 },
228 .vco = { .min = 1750000, .max = 3500000},
229 .n = { .min = 1, .max = 4 },
230 .m = { .min = 104, .max = 138 },
231 .m1 = { .min = 16, .max = 23 },
232 .m2 = { .min = 5, .max = 11 },
233 .p = { .min = 5, .max = 80 },
234 .p1 = { .min = 1, .max = 8},
235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
239static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .dot = { .min = 20000, .max = 115000 },
241 .vco = { .min = 1750000, .max = 3500000 },
242 .n = { .min = 1, .max = 3 },
243 .m = { .min = 104, .max = 138 },
244 .m1 = { .min = 17, .max = 23 },
245 .m2 = { .min = 5, .max = 11 },
246 .p = { .min = 28, .max = 112 },
247 .p1 = { .min = 2, .max = 8 },
248 .p2 = { .dot_limit = 0,
249 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800250 },
Keith Packarde4b36692009-06-05 19:22:17 -0700251};
252
253static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .dot = { .min = 80000, .max = 224000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 14, .max = 42 },
261 .p1 = { .min = 2, .max = 6 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800264 },
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
266
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500267static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .dot = { .min = 20000, .max = 400000},
269 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .n = { .min = 3, .max = 6 },
272 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .m1 = { .min = 0, .max = 0 },
275 .m2 = { .min = 0, .max = 254 },
276 .p = { .min = 5, .max = 80 },
277 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 200000,
279 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700280};
281
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500282static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400283 .dot = { .min = 20000, .max = 400000 },
284 .vco = { .min = 1700000, .max = 3500000 },
285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
287 .m1 = { .min = 0, .max = 0 },
288 .m2 = { .min = 0, .max = 254 },
289 .p = { .min = 7, .max = 112 },
290 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 112000,
292 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700293};
294
Eric Anholt273e27c2011-03-30 13:01:10 -0700295/* Ironlake / Sandybridge
296 *
297 * We calculate clock using (register_value + 2) for N/M1/M2, so here
298 * the range value for them is (actual_value - 2).
299 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 5 },
304 .m = { .min = 79, .max = 127 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 5, .max = 80 },
308 .p1 = { .min = 1, .max = 8 },
309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700311};
312
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800313static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700314 .dot = { .min = 25000, .max = 350000 },
315 .vco = { .min = 1760000, .max = 3510000 },
316 .n = { .min = 1, .max = 3 },
317 .m = { .min = 79, .max = 118 },
318 .m1 = { .min = 12, .max = 22 },
319 .m2 = { .min = 5, .max = 9 },
320 .p = { .min = 28, .max = 112 },
321 .p1 = { .min = 2, .max = 8 },
322 .p2 = { .dot_limit = 225000,
323 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800324};
325
326static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700327 .dot = { .min = 25000, .max = 350000 },
328 .vco = { .min = 1760000, .max = 3510000 },
329 .n = { .min = 1, .max = 3 },
330 .m = { .min = 79, .max = 127 },
331 .m1 = { .min = 12, .max = 22 },
332 .m2 = { .min = 5, .max = 9 },
333 .p = { .min = 14, .max = 56 },
334 .p1 = { .min = 2, .max = 8 },
335 .p2 = { .dot_limit = 225000,
336 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337};
338
Eric Anholt273e27c2011-03-30 13:01:10 -0700339/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 2 },
344 .m = { .min = 79, .max = 126 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400348 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351};
352
353static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000 },
356 .n = { .min = 1, .max = 3 },
357 .m = { .min = 79, .max = 126 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700362 .p2 = { .dot_limit = 225000,
363 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800364};
365
Ville Syrjälädc730512013-09-24 21:26:30 +0300366static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300367 /*
368 * These are the data rate limits (measured in fast clocks)
369 * since those are the strictest limits we have. The fast
370 * clock and actual rate limits are more relaxed, so checking
371 * them would make no difference.
372 */
373 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200374 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700375 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700376 .m1 = { .min = 2, .max = 3 },
377 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300378 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300379 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700380};
381
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300382static const intel_limit_t intel_limits_chv = {
383 /*
384 * These are the data rate limits (measured in fast clocks)
385 * since those are the strictest limits we have. The fast
386 * clock and actual rate limits are more relaxed, so checking
387 * them would make no difference.
388 */
389 .dot = { .min = 25000 * 5, .max = 540000 * 5},
390 .vco = { .min = 4860000, .max = 6700000 },
391 .n = { .min = 1, .max = 1 },
392 .m1 = { .min = 2, .max = 2 },
393 .m2 = { .min = 24 << 22, .max = 175 << 22 },
394 .p1 = { .min = 2, .max = 4 },
395 .p2 = { .p2_slow = 1, .p2_fast = 14 },
396};
397
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300398static void vlv_clock(int refclk, intel_clock_t *clock)
399{
400 clock->m = clock->m1 * clock->m2;
401 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200402 if (WARN_ON(clock->n == 0 || clock->p == 0))
403 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300404 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
405 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300406}
407
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300408/**
409 * Returns whether any output on the specified pipe is of the specified type
410 */
Damien Lespiau40935612014-10-29 11:16:59 +0000411bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300412{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300413 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300414 struct intel_encoder *encoder;
415
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300416 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300417 if (encoder->type == type)
418 return true;
419
420 return false;
421}
422
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200423/**
424 * Returns whether any output on the specified pipe will have the specified
425 * type after a staged modeset is complete, i.e., the same as
426 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
427 * encoder->crtc.
428 */
429static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
430{
431 struct drm_device *dev = crtc->base.dev;
432 struct intel_encoder *encoder;
433
434 for_each_intel_encoder(dev, encoder)
435 if (encoder->new_crtc == crtc && encoder->type == type)
436 return true;
437
438 return false;
439}
440
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300441static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000442 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800443{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300444 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800445 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800446
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200447 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100448 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000449 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800450 limit = &intel_limits_ironlake_dual_lvds_100m;
451 else
452 limit = &intel_limits_ironlake_dual_lvds;
453 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000454 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455 limit = &intel_limits_ironlake_single_lvds_100m;
456 else
457 limit = &intel_limits_ironlake_single_lvds;
458 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200459 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800460 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800461
462 return limit;
463}
464
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300465static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800466{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300467 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800468 const intel_limit_t *limit;
469
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200470 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100471 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700472 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800473 else
Keith Packarde4b36692009-06-05 19:22:17 -0700474 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200475 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
476 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700477 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700479 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800480 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700481 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800482
483 return limit;
484}
485
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300486static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800487{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300488 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 const intel_limit_t *limit;
490
Eric Anholtbad720f2009-10-22 16:11:14 -0700491 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000492 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800493 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800494 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500495 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200496 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500497 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800498 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300500 } else if (IS_CHERRYVIEW(dev)) {
501 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700502 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300503 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100504 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200505 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100506 limit = &intel_limits_i9xx_lvds;
507 else
508 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800509 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200510 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700511 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200512 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700513 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200514 else
515 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 }
517 return limit;
518}
519
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500520/* m1 is reserved as 0 in Pineview, n is a ring counter */
521static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800522{
Shaohua Li21778322009-02-23 15:19:16 +0800523 clock->m = clock->m2 + 2;
524 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200525 if (WARN_ON(clock->n == 0 || clock->p == 0))
526 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300527 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
528 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800529}
530
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200531static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
532{
533 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
534}
535
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200536static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800537{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200538 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800539 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200540 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
541 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300542 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
543 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800544}
545
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300546static void chv_clock(int refclk, intel_clock_t *clock)
547{
548 clock->m = clock->m1 * clock->m2;
549 clock->p = clock->p1 * clock->p2;
550 if (WARN_ON(clock->n == 0 || clock->p == 0))
551 return;
552 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
553 clock->n << 22);
554 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
555}
556
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800557#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800558/**
559 * Returns whether the given set of divisors are valid for a given refclk with
560 * the given connectors.
561 */
562
Chris Wilson1b894b52010-12-14 20:04:54 +0000563static bool intel_PLL_is_valid(struct drm_device *dev,
564 const intel_limit_t *limit,
565 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800566{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300567 if (clock->n < limit->n.min || limit->n.max < clock->n)
568 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300575
576 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
577 if (clock->m1 <= clock->m2)
578 INTELPllInvalid("m1 <= m2\n");
579
580 if (!IS_VALLEYVIEW(dev)) {
581 if (clock->p < limit->p.min || limit->p.max < clock->p)
582 INTELPllInvalid("p out of range\n");
583 if (clock->m < limit->m.min || limit->m.max < clock->m)
584 INTELPllInvalid("m out of range\n");
585 }
586
Jesse Barnes79e53942008-11-07 14:24:08 -0800587 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400588 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
590 * connector, etc., rather than just a single range.
591 */
592 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400593 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800594
595 return true;
596}
597
Ma Lingd4906092009-03-18 20:13:27 +0800598static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300599i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800600 int target, int refclk, intel_clock_t *match_clock,
601 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800602{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300603 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800605 int err = target;
606
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200607 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100609 * For LVDS just rely on its current settings for dual-channel.
610 * We haven't figured out how to reliably set up different
611 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100613 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 clock.p2 = limit->p2.p2_fast;
615 else
616 clock.p2 = limit->p2.p2_slow;
617 } else {
618 if (target < limit->p2.dot_limit)
619 clock.p2 = limit->p2.p2_slow;
620 else
621 clock.p2 = limit->p2.p2_fast;
622 }
623
Akshay Joshi0206e352011-08-16 15:34:10 -0400624 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800625
Zhao Yakui42158662009-11-20 11:24:18 +0800626 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
627 clock.m1++) {
628 for (clock.m2 = limit->m2.min;
629 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200630 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800631 break;
632 for (clock.n = limit->n.min;
633 clock.n <= limit->n.max; clock.n++) {
634 for (clock.p1 = limit->p1.min;
635 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800636 int this_err;
637
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200638 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000639 if (!intel_PLL_is_valid(dev, limit,
640 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800641 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800642 if (match_clock &&
643 clock.p != match_clock->p)
644 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645
646 this_err = abs(clock.dot - target);
647 if (this_err < err) {
648 *best_clock = clock;
649 err = this_err;
650 }
651 }
652 }
653 }
654 }
655
656 return (err != target);
657}
658
Ma Lingd4906092009-03-18 20:13:27 +0800659static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300660pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200661 int target, int refclk, intel_clock_t *match_clock,
662 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200663{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300664 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200665 intel_clock_t clock;
666 int err = target;
667
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200668 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200669 /*
670 * For LVDS just rely on its current settings for dual-channel.
671 * We haven't figured out how to reliably set up different
672 * single/dual channel state, if we even can.
673 */
674 if (intel_is_dual_link_lvds(dev))
675 clock.p2 = limit->p2.p2_fast;
676 else
677 clock.p2 = limit->p2.p2_slow;
678 } else {
679 if (target < limit->p2.dot_limit)
680 clock.p2 = limit->p2.p2_slow;
681 else
682 clock.p2 = limit->p2.p2_fast;
683 }
684
685 memset(best_clock, 0, sizeof(*best_clock));
686
687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
695 int this_err;
696
697 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800698 if (!intel_PLL_is_valid(dev, limit,
699 &clock))
700 continue;
701 if (match_clock &&
702 clock.p != match_clock->p)
703 continue;
704
705 this_err = abs(clock.dot - target);
706 if (this_err < err) {
707 *best_clock = clock;
708 err = this_err;
709 }
710 }
711 }
712 }
713 }
714
715 return (err != target);
716}
717
Ma Lingd4906092009-03-18 20:13:27 +0800718static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300719g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800722{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300723 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800724 intel_clock_t clock;
725 int max_n;
726 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400727 /* approximately equals target * 0.00585 */
728 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800729 found = false;
730
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200731 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100732 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800733 clock.p2 = limit->p2.p2_fast;
734 else
735 clock.p2 = limit->p2.p2_slow;
736 } else {
737 if (target < limit->p2.dot_limit)
738 clock.p2 = limit->p2.p2_slow;
739 else
740 clock.p2 = limit->p2.p2_fast;
741 }
742
743 memset(best_clock, 0, sizeof(*best_clock));
744 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200745 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800746 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.m1 = limit->m1.max;
749 clock.m1 >= limit->m1.min; clock.m1--) {
750 for (clock.m2 = limit->m2.max;
751 clock.m2 >= limit->m2.min; clock.m2--) {
752 for (clock.p1 = limit->p1.max;
753 clock.p1 >= limit->p1.min; clock.p1--) {
754 int this_err;
755
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200756 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000757 if (!intel_PLL_is_valid(dev, limit,
758 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800759 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000760
761 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800762 if (this_err < err_most) {
763 *best_clock = clock;
764 err_most = this_err;
765 max_n = clock.n;
766 found = true;
767 }
768 }
769 }
770 }
771 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800772 return found;
773}
Ma Lingd4906092009-03-18 20:13:27 +0800774
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300776vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200777 int target, int refclk, intel_clock_t *match_clock,
778 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700779{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300780 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300781 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300782 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300783 /* min update 19.2 MHz */
784 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300785 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700786
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300787 target *= 5; /* fast clock */
788
789 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700790
791 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300792 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300793 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300794 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300795 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300796 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700797 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300798 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300799 unsigned int ppm, diff;
800
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
802 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300803
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300804 vlv_clock(refclk, &clock);
805
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300806 if (!intel_PLL_is_valid(dev, limit,
807 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300808 continue;
809
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300810 diff = abs(clock.dot - target);
811 ppm = div_u64(1000000ULL * diff, target);
812
813 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300814 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300815 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300816 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300817 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300818
Ville Syrjäläc6861222013-09-24 21:26:21 +0300819 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300820 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300821 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300822 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700823 }
824 }
825 }
826 }
827 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700828
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300829 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700830}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300832static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300833chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300834 int target, int refclk, intel_clock_t *match_clock,
835 intel_clock_t *best_clock)
836{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300837 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300838 intel_clock_t clock;
839 uint64_t m2;
840 int found = false;
841
842 memset(best_clock, 0, sizeof(*best_clock));
843
844 /*
845 * Based on hardware doc, the n always set to 1, and m1 always
846 * set to 2. If requires to support 200Mhz refclk, we need to
847 * revisit this because n may not 1 anymore.
848 */
849 clock.n = 1, clock.m1 = 2;
850 target *= 5; /* fast clock */
851
852 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
853 for (clock.p2 = limit->p2.p2_fast;
854 clock.p2 >= limit->p2.p2_slow;
855 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
856
857 clock.p = clock.p1 * clock.p2;
858
859 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
860 clock.n) << 22, refclk * clock.m1);
861
862 if (m2 > INT_MAX/clock.m1)
863 continue;
864
865 clock.m2 = m2;
866
867 chv_clock(refclk, &clock);
868
869 if (!intel_PLL_is_valid(dev, limit, &clock))
870 continue;
871
872 /* based on hardware requirement, prefer bigger p
873 */
874 if (clock.p > best_clock->p) {
875 *best_clock = clock;
876 found = true;
877 }
878 }
879 }
880
881 return found;
882}
883
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300884bool intel_crtc_active(struct drm_crtc *crtc)
885{
886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
887
888 /* Be paranoid as we can arrive here with only partial
889 * state retrieved from the hardware during setup.
890 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100891 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300892 * as Haswell has gained clock readout/fastboot support.
893 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000894 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300895 * properly reconstruct framebuffers.
896 */
Matt Roperf4510a22014-04-01 15:22:40 -0700897 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100898 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300899}
900
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200901enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
902 enum pipe pipe)
903{
904 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
906
Daniel Vetter3b117c82013-04-17 20:15:07 +0200907 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200908}
909
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300910static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
911{
912 struct drm_i915_private *dev_priv = dev->dev_private;
913 u32 reg = PIPEDSL(pipe);
914 u32 line1, line2;
915 u32 line_mask;
916
917 if (IS_GEN2(dev))
918 line_mask = DSL_LINEMASK_GEN2;
919 else
920 line_mask = DSL_LINEMASK_GEN3;
921
922 line1 = I915_READ(reg) & line_mask;
923 mdelay(5);
924 line2 = I915_READ(reg) & line_mask;
925
926 return line1 == line2;
927}
928
Keith Packardab7ad7f2010-10-03 00:33:06 -0700929/*
930 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300931 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700932 *
933 * After disabling a pipe, we can't wait for vblank in the usual way,
934 * spinning on the vblank interrupt status bit, since we won't actually
935 * see an interrupt when the pipe is disabled.
936 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700937 * On Gen4 and above:
938 * wait for the pipe register state bit to turn off
939 *
940 * Otherwise:
941 * wait for the display line value to settle (it usually
942 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100943 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700944 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300945static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700946{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300947 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700948 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300949 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
950 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951
Keith Packardab7ad7f2010-10-03 00:33:06 -0700952 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200953 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700954
Keith Packardab7ad7f2010-10-03 00:33:06 -0700955 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100956 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
957 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200958 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700959 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700960 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300961 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200962 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700963 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800964}
965
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000966/*
967 * ibx_digital_port_connected - is the specified port connected?
968 * @dev_priv: i915 private structure
969 * @port: the port to test
970 *
971 * Returns true if @port is connected, false otherwise.
972 */
973bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
974 struct intel_digital_port *port)
975{
976 u32 bit;
977
Damien Lespiauc36346e2012-12-13 16:09:03 +0000978 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200979 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG;
988 break;
989 default:
990 return true;
991 }
992 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200993 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000994 case PORT_B:
995 bit = SDE_PORTB_HOTPLUG_CPT;
996 break;
997 case PORT_C:
998 bit = SDE_PORTC_HOTPLUG_CPT;
999 break;
1000 case PORT_D:
1001 bit = SDE_PORTD_HOTPLUG_CPT;
1002 break;
1003 default:
1004 return true;
1005 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001006 }
1007
1008 return I915_READ(SDEISR) & bit;
1009}
1010
Jesse Barnesb24e7172011-01-04 15:09:30 -08001011static const char *state_string(bool enabled)
1012{
1013 return enabled ? "on" : "off";
1014}
1015
1016/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001017void assert_pll(struct drm_i915_private *dev_priv,
1018 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001019{
1020 int reg;
1021 u32 val;
1022 bool cur_state;
1023
1024 reg = DPLL(pipe);
1025 val = I915_READ(reg);
1026 cur_state = !!(val & DPLL_VCO_ENABLE);
1027 WARN(cur_state != state,
1028 "PLL state assertion failure (expected %s, current %s)\n",
1029 state_string(state), state_string(cur_state));
1030}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031
Jani Nikula23538ef2013-08-27 15:12:22 +03001032/* XXX: the dsi pll is shared between MIPI DSI ports */
1033static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1034{
1035 u32 val;
1036 bool cur_state;
1037
1038 mutex_lock(&dev_priv->dpio_lock);
1039 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1040 mutex_unlock(&dev_priv->dpio_lock);
1041
1042 cur_state = val & DSI_PLL_VCO_EN;
1043 WARN(cur_state != state,
1044 "DSI PLL state assertion failure (expected %s, current %s)\n",
1045 state_string(state), state_string(cur_state));
1046}
1047#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1048#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1049
Daniel Vetter55607e82013-06-16 21:42:39 +02001050struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001051intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001052{
Daniel Vettere2b78262013-06-07 23:10:03 +02001053 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1054
Daniel Vettera43f6e02013-06-07 23:10:32 +02001055 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001056 return NULL;
1057
Daniel Vettera43f6e02013-06-07 23:10:32 +02001058 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001059}
1060
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001062void assert_shared_dpll(struct drm_i915_private *dev_priv,
1063 struct intel_shared_dpll *pll,
1064 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001065{
Jesse Barnes040484a2011-01-03 12:14:26 -08001066 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001067 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001068
Chris Wilson92b27b02012-05-20 18:10:50 +01001069 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001070 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001071 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001072
Daniel Vetter53589012013-06-05 13:34:16 +02001073 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001074 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001075 "%s assertion failure (expected %s, current %s)\n",
1076 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001077}
Jesse Barnes040484a2011-01-03 12:14:26 -08001078
1079static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1080 enum pipe pipe, bool state)
1081{
1082 int reg;
1083 u32 val;
1084 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001085 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1086 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001087
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001088 if (HAS_DDI(dev_priv->dev)) {
1089 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001090 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001091 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001092 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001093 } else {
1094 reg = FDI_TX_CTL(pipe);
1095 val = I915_READ(reg);
1096 cur_state = !!(val & FDI_TX_ENABLE);
1097 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001098 WARN(cur_state != state,
1099 "FDI TX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1103#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1104
1105static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
1107{
1108 int reg;
1109 u32 val;
1110 bool cur_state;
1111
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001112 reg = FDI_RX_CTL(pipe);
1113 val = I915_READ(reg);
1114 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001115 WARN(cur_state != state,
1116 "FDI RX state assertion failure (expected %s, current %s)\n",
1117 state_string(state), state_string(cur_state));
1118}
1119#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1120#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1121
1122static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1123 enum pipe pipe)
1124{
1125 int reg;
1126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001129 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001130 return;
1131
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001133 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 return;
1135
Jesse Barnes040484a2011-01-03 12:14:26 -08001136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1139}
1140
Daniel Vetter55607e82013-06-16 21:42:39 +02001141void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001143{
1144 int reg;
1145 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001146 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001147
1148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001150 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1151 WARN(cur_state != state,
1152 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001154}
1155
Daniel Vetterb680c372014-09-19 18:27:27 +02001156void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1157 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001159 struct drm_device *dev = dev_priv->dev;
1160 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161 u32 val;
1162 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001163 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164
Jani Nikulabedd4db2014-08-22 15:04:13 +03001165 if (WARN_ON(HAS_DDI(dev)))
1166 return;
1167
1168 if (HAS_PCH_SPLIT(dev)) {
1169 u32 port_sel;
1170
Jesse Barnesea0760c2011-01-04 15:09:32 -08001171 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001172 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1173
1174 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1175 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1176 panel_pipe = PIPE_B;
1177 /* XXX: else fix for eDP */
1178 } else if (IS_VALLEYVIEW(dev)) {
1179 /* presumably write lock depends on pipe, not port select */
1180 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1181 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001182 } else {
1183 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001184 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1185 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001186 }
1187
1188 val = I915_READ(pp_reg);
1189 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001190 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191 locked = false;
1192
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193 WARN(panel_pipe == pipe && locked,
1194 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001195 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196}
1197
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001198static void assert_cursor(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
1200{
1201 struct drm_device *dev = dev_priv->dev;
1202 bool cur_state;
1203
Paulo Zanonid9d82082014-02-27 16:30:56 -03001204 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001205 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001206 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001207 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001208
1209 WARN(cur_state != state,
1210 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1211 pipe_name(pipe), state_string(state), state_string(cur_state));
1212}
1213#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1214#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1215
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001216void assert_pipe(struct drm_i915_private *dev_priv,
1217 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218{
1219 int reg;
1220 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001221 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001222 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1223 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001224
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001225 /* if we need the pipe quirk it must be always on */
1226 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1227 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001228 state = true;
1229
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001230 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001231 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001232 cur_state = false;
1233 } else {
1234 reg = PIPECONF(cpu_transcoder);
1235 val = I915_READ(reg);
1236 cur_state = !!(val & PIPECONF_ENABLE);
1237 }
1238
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001239 WARN(cur_state != state,
1240 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001241 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001242}
1243
Chris Wilson931872f2012-01-16 23:01:13 +00001244static void assert_plane(struct drm_i915_private *dev_priv,
1245 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246{
1247 int reg;
1248 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001249 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001250
1251 reg = DSPCNTR(plane);
1252 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001253 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1254 WARN(cur_state != state,
1255 "plane %c assertion failure (expected %s, current %s)\n",
1256 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001257}
1258
Chris Wilson931872f2012-01-16 23:01:13 +00001259#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1260#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1261
Jesse Barnesb24e7172011-01-04 15:09:30 -08001262static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
1264{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001265 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001266 int reg, i;
1267 u32 val;
1268 int cur_pipe;
1269
Ville Syrjälä653e1022013-06-04 13:49:05 +03001270 /* Primary planes are fixed to pipes on gen4+ */
1271 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001272 reg = DSPCNTR(pipe);
1273 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001274 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001275 "plane %c assertion failure, should be disabled but not\n",
1276 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001277 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001278 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001279
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001281 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001282 reg = DSPCNTR(i);
1283 val = I915_READ(reg);
1284 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1285 DISPPLANE_SEL_PIPE_SHIFT;
1286 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001287 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1288 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289 }
1290}
1291
Jesse Barnes19332d72013-03-28 09:55:38 -07001292static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe)
1294{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001295 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001296 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001297 u32 val;
1298
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001299 if (INTEL_INFO(dev)->gen >= 9) {
1300 for_each_sprite(pipe, sprite) {
1301 val = I915_READ(PLANE_CTL(pipe, sprite));
1302 WARN(val & PLANE_CTL_ENABLE,
1303 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1304 sprite, pipe_name(pipe));
1305 }
1306 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001307 for_each_sprite(pipe, sprite) {
1308 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001309 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001310 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001311 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001312 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001313 }
1314 } else if (INTEL_INFO(dev)->gen >= 7) {
1315 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001316 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001317 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001318 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001319 plane_name(pipe), pipe_name(pipe));
1320 } else if (INTEL_INFO(dev)->gen >= 5) {
1321 reg = DVSCNTR(pipe);
1322 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001323 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001324 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1325 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001326 }
1327}
1328
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001329static void assert_vblank_disabled(struct drm_crtc *crtc)
1330{
1331 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1332 drm_crtc_vblank_put(crtc);
1333}
1334
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001335static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001336{
1337 u32 val;
1338 bool enabled;
1339
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001340 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001341
Jesse Barnes92f25842011-01-04 15:09:34 -08001342 val = I915_READ(PCH_DREF_CONTROL);
1343 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1344 DREF_SUPERSPREAD_SOURCE_MASK));
1345 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1346}
1347
Daniel Vetterab9412b2013-05-03 11:49:46 +02001348static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1349 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001350{
1351 int reg;
1352 u32 val;
1353 bool enabled;
1354
Daniel Vetterab9412b2013-05-03 11:49:46 +02001355 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001356 val = I915_READ(reg);
1357 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001358 WARN(enabled,
1359 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1360 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001361}
1362
Keith Packard4e634382011-08-06 10:39:45 -07001363static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001365{
1366 if ((val & DP_PORT_EN) == 0)
1367 return false;
1368
1369 if (HAS_PCH_CPT(dev_priv->dev)) {
1370 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1371 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1372 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1373 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001374 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1375 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1376 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001377 } else {
1378 if ((val & DP_PIPE_MASK) != (pipe << 30))
1379 return false;
1380 }
1381 return true;
1382}
1383
Keith Packard1519b992011-08-06 10:35:34 -07001384static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe, u32 val)
1386{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001387 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001388 return false;
1389
1390 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001391 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001392 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001393 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1394 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1395 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001396 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001397 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001398 return false;
1399 }
1400 return true;
1401}
1402
1403static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1404 enum pipe pipe, u32 val)
1405{
1406 if ((val & LVDS_PORT_EN) == 0)
1407 return false;
1408
1409 if (HAS_PCH_CPT(dev_priv->dev)) {
1410 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1411 return false;
1412 } else {
1413 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1414 return false;
1415 }
1416 return true;
1417}
1418
1419static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1420 enum pipe pipe, u32 val)
1421{
1422 if ((val & ADPA_DAC_ENABLE) == 0)
1423 return false;
1424 if (HAS_PCH_CPT(dev_priv->dev)) {
1425 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1426 return false;
1427 } else {
1428 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1429 return false;
1430 }
1431 return true;
1432}
1433
Jesse Barnes291906f2011-02-02 12:28:03 -08001434static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001435 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001436{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001437 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001438 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001439 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001440 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001441
Daniel Vetter75c5da22012-09-10 21:58:29 +02001442 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1443 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001444 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001445}
1446
1447static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1448 enum pipe pipe, int reg)
1449{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001450 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001451 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001452 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001453 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001454
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001455 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001456 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001457 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001458}
1459
1460static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1461 enum pipe pipe)
1462{
1463 int reg;
1464 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001465
Keith Packardf0575e92011-07-25 22:12:43 -07001466 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1467 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001469
1470 reg = PCH_ADPA;
1471 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001472 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001473 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001474 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001475
1476 reg = PCH_LVDS;
1477 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001478 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001479 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001480 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001481
Paulo Zanonie2debe92013-02-18 19:00:27 -03001482 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001485}
1486
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001487static void intel_init_dpio(struct drm_device *dev)
1488{
1489 struct drm_i915_private *dev_priv = dev->dev_private;
1490
1491 if (!IS_VALLEYVIEW(dev))
1492 return;
1493
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001494 /*
1495 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1496 * CHV x1 PHY (DP/HDMI D)
1497 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1498 */
1499 if (IS_CHERRYVIEW(dev)) {
1500 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1501 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1502 } else {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1504 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001505}
1506
Ville Syrjäläd288f652014-10-28 13:20:22 +02001507static void vlv_enable_pll(struct intel_crtc *crtc,
1508 const struct intel_crtc_config *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001509{
Daniel Vetter426115c2013-07-11 22:13:42 +02001510 struct drm_device *dev = crtc->base.dev;
1511 struct drm_i915_private *dev_priv = dev->dev_private;
1512 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001513 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001514
Daniel Vetter426115c2013-07-11 22:13:42 +02001515 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001516
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001518 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1519
1520 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001521 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001522 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001523
Daniel Vetter426115c2013-07-11 22:13:42 +02001524 I915_WRITE(reg, dpll);
1525 POSTING_READ(reg);
1526 udelay(150);
1527
1528 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1529 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1530
Ville Syrjäläd288f652014-10-28 13:20:22 +02001531 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001532 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001533
1534 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001535 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001536 POSTING_READ(reg);
1537 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001538 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001541 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
1544}
1545
Ville Syrjäläd288f652014-10-28 13:20:22 +02001546static void chv_enable_pll(struct intel_crtc *crtc,
1547 const struct intel_crtc_config *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001548{
1549 struct drm_device *dev = crtc->base.dev;
1550 struct drm_i915_private *dev_priv = dev->dev_private;
1551 int pipe = crtc->pipe;
1552 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001553 u32 tmp;
1554
1555 assert_pipe_disabled(dev_priv, crtc->pipe);
1556
1557 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1558
1559 mutex_lock(&dev_priv->dpio_lock);
1560
1561 /* Enable back the 10bit clock to display controller */
1562 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1563 tmp |= DPIO_DCLKP_EN;
1564 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1565
1566 /*
1567 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1568 */
1569 udelay(1);
1570
1571 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001572 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001573
1574 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001575 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001576 DRM_ERROR("PLL %d failed to lock\n", pipe);
1577
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001578 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001579 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001580 POSTING_READ(DPLL_MD(pipe));
1581
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001582 mutex_unlock(&dev_priv->dpio_lock);
1583}
1584
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001585static int intel_num_dvo_pipes(struct drm_device *dev)
1586{
1587 struct intel_crtc *crtc;
1588 int count = 0;
1589
1590 for_each_intel_crtc(dev, crtc)
1591 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001592 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001593
1594 return count;
1595}
1596
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001597static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001598{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001599 struct drm_device *dev = crtc->base.dev;
1600 struct drm_i915_private *dev_priv = dev->dev_private;
1601 int reg = DPLL(crtc->pipe);
1602 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001603
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001604 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001605
1606 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001607 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001608
1609 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001610 if (IS_MOBILE(dev) && !IS_I830(dev))
1611 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001612
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001613 /* Enable DVO 2x clock on both PLLs if necessary */
1614 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1615 /*
1616 * It appears to be important that we don't enable this
1617 * for the current pipe before otherwise configuring the
1618 * PLL. No idea how this should be handled if multiple
1619 * DVO outputs are enabled simultaneosly.
1620 */
1621 dpll |= DPLL_DVO_2X_MODE;
1622 I915_WRITE(DPLL(!crtc->pipe),
1623 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1624 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001625
1626 /* Wait for the clocks to stabilize. */
1627 POSTING_READ(reg);
1628 udelay(150);
1629
1630 if (INTEL_INFO(dev)->gen >= 4) {
1631 I915_WRITE(DPLL_MD(crtc->pipe),
1632 crtc->config.dpll_hw_state.dpll_md);
1633 } else {
1634 /* The pixel multiplier can only be updated once the
1635 * DPLL is enabled and the clocks are stable.
1636 *
1637 * So write it again.
1638 */
1639 I915_WRITE(reg, dpll);
1640 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001641
1642 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001643 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
1652}
1653
1654/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001655 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656 * @dev_priv: i915 private structure
1657 * @pipe: pipe PLL to disable
1658 *
1659 * Disable the PLL for @pipe, making sure the pipe is off first.
1660 *
1661 * Note! This is for pre-ILK only.
1662 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001663static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001664{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001665 struct drm_device *dev = crtc->base.dev;
1666 struct drm_i915_private *dev_priv = dev->dev_private;
1667 enum pipe pipe = crtc->pipe;
1668
1669 /* Disable DVO 2x clock on both PLLs if necessary */
1670 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001671 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001672 intel_num_dvo_pipes(dev) == 1) {
1673 I915_WRITE(DPLL(PIPE_B),
1674 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1675 I915_WRITE(DPLL(PIPE_A),
1676 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1677 }
1678
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001679 /* Don't disable pipe or pipe PLLs if needed */
1680 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1681 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001682 return;
1683
1684 /* Make sure the pipe isn't still relying on us */
1685 assert_pipe_disabled(dev_priv, pipe);
1686
Daniel Vetter50b44a42013-06-05 13:34:33 +02001687 I915_WRITE(DPLL(pipe), 0);
1688 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001689}
1690
Jesse Barnesf6071162013-10-01 10:41:38 -07001691static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1692{
1693 u32 val = 0;
1694
1695 /* Make sure the pipe isn't still relying on us */
1696 assert_pipe_disabled(dev_priv, pipe);
1697
Imre Deake5cbfbf2014-01-09 17:08:16 +02001698 /*
1699 * Leave integrated clock source and reference clock enabled for pipe B.
1700 * The latter is needed for VGA hotplug / manual detection.
1701 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001702 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001703 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001704 I915_WRITE(DPLL(pipe), val);
1705 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001706
1707}
1708
1709static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1710{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001711 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001712 u32 val;
1713
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001714 /* Make sure the pipe isn't still relying on us */
1715 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001716
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001717 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001718 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001719 if (pipe != PIPE_A)
1720 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1721 I915_WRITE(DPLL(pipe), val);
1722 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001723
1724 mutex_lock(&dev_priv->dpio_lock);
1725
1726 /* Disable 10bit clock to display controller */
1727 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1728 val &= ~DPIO_DCLKP_EN;
1729 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1730
Ville Syrjälä61407f62014-05-27 16:32:55 +03001731 /* disable left/right clock distribution */
1732 if (pipe != PIPE_B) {
1733 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1734 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1735 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1736 } else {
1737 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1738 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1739 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1740 }
1741
Ville Syrjäläd7520482014-04-09 13:28:59 +03001742 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001743}
1744
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001745void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1746 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001747{
1748 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001749 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001751 switch (dport->port) {
1752 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001753 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001754 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001755 break;
1756 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001757 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001758 dpll_reg = DPLL(0);
1759 break;
1760 case PORT_D:
1761 port_mask = DPLL_PORTD_READY_MASK;
1762 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001763 break;
1764 default:
1765 BUG();
1766 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001767
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001768 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001769 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001770 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001771}
1772
Daniel Vetterb14b1052014-04-24 23:55:13 +02001773static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1774{
1775 struct drm_device *dev = crtc->base.dev;
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1778
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001779 if (WARN_ON(pll == NULL))
1780 return;
1781
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001782 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001783 if (pll->active == 0) {
1784 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1785 WARN_ON(pll->on);
1786 assert_shared_dpll_disabled(dev_priv, pll);
1787
1788 pll->mode_set(dev_priv, pll);
1789 }
1790}
1791
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001792/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001793 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001794 * @dev_priv: i915 private structure
1795 * @pipe: pipe PLL to enable
1796 *
1797 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1798 * drives the transcoder clock.
1799 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001800static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001801{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001802 struct drm_device *dev = crtc->base.dev;
1803 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001804 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001805
Daniel Vetter87a875b2013-06-05 13:34:19 +02001806 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001807 return;
1808
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001809 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001810 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001811
Damien Lespiau74dd6922014-07-29 18:06:17 +01001812 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001813 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001814 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001815
Daniel Vettercdbd2312013-06-05 13:34:03 +02001816 if (pll->active++) {
1817 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001818 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001819 return;
1820 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001821 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001822
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001823 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1824
Daniel Vetter46edb022013-06-05 13:34:12 +02001825 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001826 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001827 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001828}
1829
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001830static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001831{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001832 struct drm_device *dev = crtc->base.dev;
1833 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001834 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001835
Jesse Barnes92f25842011-01-04 15:09:34 -08001836 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001837 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001838 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001839 return;
1840
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001841 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001842 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001843
Daniel Vetter46edb022013-06-05 13:34:12 +02001844 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1845 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001846 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001847
Chris Wilson48da64a2012-05-13 20:16:12 +01001848 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001849 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001850 return;
1851 }
1852
Daniel Vettere9d69442013-06-05 13:34:15 +02001853 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001854 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001855 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001856 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001857
Daniel Vetter46edb022013-06-05 13:34:12 +02001858 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001859 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001860 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001861
1862 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001863}
1864
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001865static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1866 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001867{
Daniel Vetter23670b322012-11-01 09:15:30 +01001868 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001869 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001871 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001872
1873 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001874 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001875
1876 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001877 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001878 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001879
1880 /* FDI must be feeding us bits for PCH ports */
1881 assert_fdi_tx_enabled(dev_priv, pipe);
1882 assert_fdi_rx_enabled(dev_priv, pipe);
1883
Daniel Vetter23670b322012-11-01 09:15:30 +01001884 if (HAS_PCH_CPT(dev)) {
1885 /* Workaround: Set the timing override bit before enabling the
1886 * pch transcoder. */
1887 reg = TRANS_CHICKEN2(pipe);
1888 val = I915_READ(reg);
1889 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1890 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001891 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001892
Daniel Vetterab9412b2013-05-03 11:49:46 +02001893 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001894 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001895 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001896
1897 if (HAS_PCH_IBX(dev_priv->dev)) {
1898 /*
1899 * make the BPC in transcoder be consistent with
1900 * that in pipeconf reg.
1901 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001902 val &= ~PIPECONF_BPC_MASK;
1903 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001904 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001905
1906 val &= ~TRANS_INTERLACE_MASK;
1907 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001908 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001909 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001910 val |= TRANS_LEGACY_INTERLACED_ILK;
1911 else
1912 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001913 else
1914 val |= TRANS_PROGRESSIVE;
1915
Jesse Barnes040484a2011-01-03 12:14:26 -08001916 I915_WRITE(reg, val | TRANS_ENABLE);
1917 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001918 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001919}
1920
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001921static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001922 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001923{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001924 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001925
1926 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001927 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001929 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001930 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001931 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001932
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001933 /* Workaround: set timing override bit. */
1934 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001935 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001936 I915_WRITE(_TRANSA_CHICKEN2, val);
1937
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001938 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001939 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001940
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001941 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1942 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001943 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001944 else
1945 val |= TRANS_PROGRESSIVE;
1946
Daniel Vetterab9412b2013-05-03 11:49:46 +02001947 I915_WRITE(LPT_TRANSCONF, val);
1948 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001949 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001950}
1951
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001952static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1953 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001954{
Daniel Vetter23670b322012-11-01 09:15:30 +01001955 struct drm_device *dev = dev_priv->dev;
1956 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001957
1958 /* FDI relies on the transcoder */
1959 assert_fdi_tx_disabled(dev_priv, pipe);
1960 assert_fdi_rx_disabled(dev_priv, pipe);
1961
Jesse Barnes291906f2011-02-02 12:28:03 -08001962 /* Ports must be off as well */
1963 assert_pch_ports_disabled(dev_priv, pipe);
1964
Daniel Vetterab9412b2013-05-03 11:49:46 +02001965 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001966 val = I915_READ(reg);
1967 val &= ~TRANS_ENABLE;
1968 I915_WRITE(reg, val);
1969 /* wait for PCH transcoder off, transcoder state */
1970 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001971 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001972
1973 if (!HAS_PCH_IBX(dev)) {
1974 /* Workaround: Clear the timing override chicken bit again. */
1975 reg = TRANS_CHICKEN2(pipe);
1976 val = I915_READ(reg);
1977 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1978 I915_WRITE(reg, val);
1979 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001980}
1981
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001982static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001983{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001984 u32 val;
1985
Daniel Vetterab9412b2013-05-03 11:49:46 +02001986 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001987 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001988 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001989 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001990 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001991 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001992
1993 /* Workaround: clear timing override bit. */
1994 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001995 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001996 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001997}
1998
1999/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002000 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002001 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002002 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002003 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002006static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007{
Paulo Zanoni03722642014-01-17 13:51:09 -02002008 struct drm_device *dev = crtc->base.dev;
2009 struct drm_i915_private *dev_priv = dev->dev_private;
2010 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002011 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2012 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002013 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014 int reg;
2015 u32 val;
2016
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002017 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002018 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002019 assert_sprites_disabled(dev_priv, pipe);
2020
Paulo Zanoni681e5812012-12-06 11:12:38 -02002021 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002022 pch_transcoder = TRANSCODER_A;
2023 else
2024 pch_transcoder = pipe;
2025
Jesse Barnesb24e7172011-01-04 15:09:30 -08002026 /*
2027 * A pipe without a PLL won't actually be able to drive bits from
2028 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2029 * need the check.
2030 */
2031 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002032 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002033 assert_dsi_pll_enabled(dev_priv);
2034 else
2035 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002036 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002037 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002038 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002039 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002040 assert_fdi_tx_pll_enabled(dev_priv,
2041 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002042 }
2043 /* FIXME: assert CPU port conditions for SNB+ */
2044 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002045
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002046 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002048 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002049 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2050 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002051 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002052 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002053
2054 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002055 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002056}
2057
2058/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002059 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002060 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002061 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002062 * Disable the pipe of @crtc, making sure that various hardware
2063 * specific requirements are met, if applicable, e.g. plane
2064 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002065 *
2066 * Will wait until the pipe has shut down before returning.
2067 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002068static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002069{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002070 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2071 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2072 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002073 int reg;
2074 u32 val;
2075
2076 /*
2077 * Make sure planes won't keep trying to pump pixels to us,
2078 * or we might hang the display.
2079 */
2080 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002081 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002082 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002083
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002084 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002086 if ((val & PIPECONF_ENABLE) == 0)
2087 return;
2088
Ville Syrjälä67adc642014-08-15 01:21:57 +03002089 /*
2090 * Double wide has implications for planes
2091 * so best keep it disabled when not needed.
2092 */
2093 if (crtc->config.double_wide)
2094 val &= ~PIPECONF_DOUBLE_WIDE;
2095
2096 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002097 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2098 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002099 val &= ~PIPECONF_ENABLE;
2100
2101 I915_WRITE(reg, val);
2102 if ((val & PIPECONF_ENABLE) == 0)
2103 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104}
2105
Keith Packardd74362c2011-07-28 14:47:14 -07002106/*
2107 * Plane regs are double buffered, going from enabled->disabled needs a
2108 * trigger in order to latch. The display address reg provides this.
2109 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002110void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2111 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002112{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002113 struct drm_device *dev = dev_priv->dev;
2114 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002115
2116 I915_WRITE(reg, I915_READ(reg));
2117 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002118}
2119
Jesse Barnesb24e7172011-01-04 15:09:30 -08002120/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002121 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002122 * @plane: plane to be enabled
2123 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002124 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002125 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002127static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2128 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002130 struct drm_device *dev = plane->dev;
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002133
2134 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002135 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002137 if (intel_crtc->primary_enabled)
2138 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002139
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002140 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002141
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002142 dev_priv->display.update_primary_plane(crtc, plane->fb,
2143 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002144
2145 /*
2146 * BDW signals flip done immediately if the plane
2147 * is disabled, even if the plane enable is already
2148 * armed to occur at the next vblank :(
2149 */
2150 if (IS_BROADWELL(dev))
2151 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152}
2153
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002155 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002156 * @plane: plane to be disabled
2157 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002158 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002159 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002161static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2162 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002164 struct drm_device *dev = plane->dev;
2165 struct drm_i915_private *dev_priv = dev->dev_private;
2166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2167
2168 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002169
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002170 if (!intel_crtc->primary_enabled)
2171 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002172
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002173 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002174
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002175 dev_priv->display.update_primary_plane(crtc, plane->fb,
2176 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177}
2178
Chris Wilson693db182013-03-05 14:52:39 +00002179static bool need_vtd_wa(struct drm_device *dev)
2180{
2181#ifdef CONFIG_INTEL_IOMMU
2182 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2183 return true;
2184#endif
2185 return false;
2186}
2187
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002188static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2189{
2190 int tile_height;
2191
2192 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2193 return ALIGN(height, tile_height);
2194}
2195
Chris Wilson127bd2a2010-07-23 23:32:05 +01002196int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002197intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2198 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002199 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002200{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002201 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002202 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002203 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002204 u32 alignment;
2205 int ret;
2206
Matt Roperebcdd392014-07-09 16:22:11 -07002207 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2208
Chris Wilson05394f32010-11-08 19:18:58 +00002209 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002210 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002211 if (INTEL_INFO(dev)->gen >= 9)
2212 alignment = 256 * 1024;
2213 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002214 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002215 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002216 alignment = 4 * 1024;
2217 else
2218 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002219 break;
2220 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002221 if (INTEL_INFO(dev)->gen >= 9)
2222 alignment = 256 * 1024;
2223 else {
2224 /* pin() will align the object as required by fence */
2225 alignment = 0;
2226 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002227 break;
2228 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002229 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002230 return -EINVAL;
2231 default:
2232 BUG();
2233 }
2234
Chris Wilson693db182013-03-05 14:52:39 +00002235 /* Note that the w/a also requires 64 PTE of padding following the
2236 * bo. We currently fill all unused PTE with the shadow page and so
2237 * we should always have valid PTE following the scanout preventing
2238 * the VT-d warning.
2239 */
2240 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2241 alignment = 256 * 1024;
2242
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002243 /*
2244 * Global gtt pte registers are special registers which actually forward
2245 * writes to a chunk of system memory. Which means that there is no risk
2246 * that the register values disappear as soon as we call
2247 * intel_runtime_pm_put(), so it is correct to wrap only the
2248 * pin/unpin/fence and not more.
2249 */
2250 intel_runtime_pm_get(dev_priv);
2251
Chris Wilsonce453d82011-02-21 14:43:56 +00002252 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002253 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002254 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002255 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002256
2257 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2258 * fence, whereas 965+ only requires a fence if using
2259 * framebuffer compression. For simplicity, we always install
2260 * a fence as the cost is not that onerous.
2261 */
Chris Wilson06d98132012-04-17 15:31:24 +01002262 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002263 if (ret)
2264 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002265
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002266 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002267
Chris Wilsonce453d82011-02-21 14:43:56 +00002268 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002269 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002270 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002271
2272err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002273 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002274err_interruptible:
2275 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002276 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002277 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002278}
2279
Chris Wilson1690e1e2011-12-14 13:57:08 +01002280void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2281{
Matt Roperebcdd392014-07-09 16:22:11 -07002282 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2283
Chris Wilson1690e1e2011-12-14 13:57:08 +01002284 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002285 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002286}
2287
Daniel Vetterc2c75132012-07-05 12:17:30 +02002288/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2289 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002290unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2291 unsigned int tiling_mode,
2292 unsigned int cpp,
2293 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002294{
Chris Wilsonbc752862013-02-21 20:04:31 +00002295 if (tiling_mode != I915_TILING_NONE) {
2296 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002297
Chris Wilsonbc752862013-02-21 20:04:31 +00002298 tile_rows = *y / 8;
2299 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002300
Chris Wilsonbc752862013-02-21 20:04:31 +00002301 tiles = *x / (512/cpp);
2302 *x %= 512/cpp;
2303
2304 return tile_rows * pitch * 8 + tiles * 4096;
2305 } else {
2306 unsigned int offset;
2307
2308 offset = *y * pitch + *x * cpp;
2309 *y = 0;
2310 *x = (offset & 4095) / cpp;
2311 return offset & -4096;
2312 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002313}
2314
Jesse Barnes46f297f2014-03-07 08:57:48 -08002315int intel_format_to_fourcc(int format)
2316{
2317 switch (format) {
2318 case DISPPLANE_8BPP:
2319 return DRM_FORMAT_C8;
2320 case DISPPLANE_BGRX555:
2321 return DRM_FORMAT_XRGB1555;
2322 case DISPPLANE_BGRX565:
2323 return DRM_FORMAT_RGB565;
2324 default:
2325 case DISPPLANE_BGRX888:
2326 return DRM_FORMAT_XRGB8888;
2327 case DISPPLANE_RGBX888:
2328 return DRM_FORMAT_XBGR8888;
2329 case DISPPLANE_BGRX101010:
2330 return DRM_FORMAT_XRGB2101010;
2331 case DISPPLANE_RGBX101010:
2332 return DRM_FORMAT_XBGR2101010;
2333 }
2334}
2335
Jesse Barnes484b41d2014-03-07 08:57:55 -08002336static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002337 struct intel_plane_config *plane_config)
2338{
2339 struct drm_device *dev = crtc->base.dev;
2340 struct drm_i915_gem_object *obj = NULL;
2341 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2342 u32 base = plane_config->base;
2343
Chris Wilsonff2652e2014-03-10 08:07:02 +00002344 if (plane_config->size == 0)
2345 return false;
2346
Jesse Barnes46f297f2014-03-07 08:57:48 -08002347 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2348 plane_config->size);
2349 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002350 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002351
2352 if (plane_config->tiled) {
2353 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002354 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002355 }
2356
Dave Airlie66e514c2014-04-03 07:51:54 +10002357 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2358 mode_cmd.width = crtc->base.primary->fb->width;
2359 mode_cmd.height = crtc->base.primary->fb->height;
2360 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002361
2362 mutex_lock(&dev->struct_mutex);
2363
Dave Airlie66e514c2014-04-03 07:51:54 +10002364 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002365 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002366 DRM_DEBUG_KMS("intel fb init failed\n");
2367 goto out_unref_obj;
2368 }
2369
Daniel Vettera071fa02014-06-18 23:28:09 +02002370 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002371 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002372
2373 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2374 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002375
2376out_unref_obj:
2377 drm_gem_object_unreference(&obj->base);
2378 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002379 return false;
2380}
2381
2382static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2383 struct intel_plane_config *plane_config)
2384{
2385 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002386 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002387 struct drm_crtc *c;
2388 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002389 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002390
Dave Airlie66e514c2014-04-03 07:51:54 +10002391 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002392 return;
2393
2394 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2395 return;
2396
Dave Airlie66e514c2014-04-03 07:51:54 +10002397 kfree(intel_crtc->base.primary->fb);
2398 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002399
2400 /*
2401 * Failed to alloc the obj, check to see if we should share
2402 * an fb with another CRTC instead
2403 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002404 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002405 i = to_intel_crtc(c);
2406
2407 if (c == &intel_crtc->base)
2408 continue;
2409
Matt Roper2ff8fde2014-07-08 07:50:07 -07002410 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002411 continue;
2412
Matt Roper2ff8fde2014-07-08 07:50:07 -07002413 obj = intel_fb_obj(c->primary->fb);
2414 if (obj == NULL)
2415 continue;
2416
2417 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002418 if (obj->tiling_mode != I915_TILING_NONE)
2419 dev_priv->preserve_bios_swizzle = true;
2420
Dave Airlie66e514c2014-04-03 07:51:54 +10002421 drm_framebuffer_reference(c->primary->fb);
2422 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002423 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002424 break;
2425 }
2426 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002427}
2428
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002429static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2430 struct drm_framebuffer *fb,
2431 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002432{
2433 struct drm_device *dev = crtc->dev;
2434 struct drm_i915_private *dev_priv = dev->dev_private;
2435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002436 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002437 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002438 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002439 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002440 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302441 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002442
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002443 if (!intel_crtc->primary_enabled) {
2444 I915_WRITE(reg, 0);
2445 if (INTEL_INFO(dev)->gen >= 4)
2446 I915_WRITE(DSPSURF(plane), 0);
2447 else
2448 I915_WRITE(DSPADDR(plane), 0);
2449 POSTING_READ(reg);
2450 return;
2451 }
2452
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002453 obj = intel_fb_obj(fb);
2454 if (WARN_ON(obj == NULL))
2455 return;
2456
2457 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2458
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002459 dspcntr = DISPPLANE_GAMMA_ENABLE;
2460
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002461 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002462
2463 if (INTEL_INFO(dev)->gen < 4) {
2464 if (intel_crtc->pipe == PIPE_B)
2465 dspcntr |= DISPPLANE_SEL_PIPE_B;
2466
2467 /* pipesrc and dspsize control the size that is scaled from,
2468 * which should always be the user's requested size.
2469 */
2470 I915_WRITE(DSPSIZE(plane),
2471 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2472 (intel_crtc->config.pipe_src_w - 1));
2473 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002474 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2475 I915_WRITE(PRIMSIZE(plane),
2476 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2477 (intel_crtc->config.pipe_src_w - 1));
2478 I915_WRITE(PRIMPOS(plane), 0);
2479 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002480 }
2481
Ville Syrjälä57779d02012-10-31 17:50:14 +02002482 switch (fb->pixel_format) {
2483 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002484 dspcntr |= DISPPLANE_8BPP;
2485 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002486 case DRM_FORMAT_XRGB1555:
2487 case DRM_FORMAT_ARGB1555:
2488 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002489 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002490 case DRM_FORMAT_RGB565:
2491 dspcntr |= DISPPLANE_BGRX565;
2492 break;
2493 case DRM_FORMAT_XRGB8888:
2494 case DRM_FORMAT_ARGB8888:
2495 dspcntr |= DISPPLANE_BGRX888;
2496 break;
2497 case DRM_FORMAT_XBGR8888:
2498 case DRM_FORMAT_ABGR8888:
2499 dspcntr |= DISPPLANE_RGBX888;
2500 break;
2501 case DRM_FORMAT_XRGB2101010:
2502 case DRM_FORMAT_ARGB2101010:
2503 dspcntr |= DISPPLANE_BGRX101010;
2504 break;
2505 case DRM_FORMAT_XBGR2101010:
2506 case DRM_FORMAT_ABGR2101010:
2507 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002508 break;
2509 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002510 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002511 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002512
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002513 if (INTEL_INFO(dev)->gen >= 4 &&
2514 obj->tiling_mode != I915_TILING_NONE)
2515 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002516
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002517 if (IS_G4X(dev))
2518 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2519
Ville Syrjäläb98971272014-08-27 16:51:22 +03002520 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002521
Daniel Vetterc2c75132012-07-05 12:17:30 +02002522 if (INTEL_INFO(dev)->gen >= 4) {
2523 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002524 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002525 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002526 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002527 linear_offset -= intel_crtc->dspaddr_offset;
2528 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002529 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002530 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002531
Sonika Jindal48404c12014-08-22 14:06:04 +05302532 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2533 dspcntr |= DISPPLANE_ROTATE_180;
2534
2535 x += (intel_crtc->config.pipe_src_w - 1);
2536 y += (intel_crtc->config.pipe_src_h - 1);
2537
2538 /* Finding the last pixel of the last line of the display
2539 data and adding to linear_offset*/
2540 linear_offset +=
2541 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2542 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2543 }
2544
2545 I915_WRITE(reg, dspcntr);
2546
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002547 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2548 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2549 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002550 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002551 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002552 I915_WRITE(DSPSURF(plane),
2553 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002554 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002555 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002556 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002557 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002558 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002559}
2560
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002561static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2562 struct drm_framebuffer *fb,
2563 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002564{
2565 struct drm_device *dev = crtc->dev;
2566 struct drm_i915_private *dev_priv = dev->dev_private;
2567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002568 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002569 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002570 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002571 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002572 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302573 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002574
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002575 if (!intel_crtc->primary_enabled) {
2576 I915_WRITE(reg, 0);
2577 I915_WRITE(DSPSURF(plane), 0);
2578 POSTING_READ(reg);
2579 return;
2580 }
2581
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002582 obj = intel_fb_obj(fb);
2583 if (WARN_ON(obj == NULL))
2584 return;
2585
2586 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2587
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002588 dspcntr = DISPPLANE_GAMMA_ENABLE;
2589
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002590 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002591
2592 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2593 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2594
Ville Syrjälä57779d02012-10-31 17:50:14 +02002595 switch (fb->pixel_format) {
2596 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002597 dspcntr |= DISPPLANE_8BPP;
2598 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002599 case DRM_FORMAT_RGB565:
2600 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002601 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002602 case DRM_FORMAT_XRGB8888:
2603 case DRM_FORMAT_ARGB8888:
2604 dspcntr |= DISPPLANE_BGRX888;
2605 break;
2606 case DRM_FORMAT_XBGR8888:
2607 case DRM_FORMAT_ABGR8888:
2608 dspcntr |= DISPPLANE_RGBX888;
2609 break;
2610 case DRM_FORMAT_XRGB2101010:
2611 case DRM_FORMAT_ARGB2101010:
2612 dspcntr |= DISPPLANE_BGRX101010;
2613 break;
2614 case DRM_FORMAT_XBGR2101010:
2615 case DRM_FORMAT_ABGR2101010:
2616 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002617 break;
2618 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002619 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002620 }
2621
2622 if (obj->tiling_mode != I915_TILING_NONE)
2623 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002624
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002625 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002626 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002627
Ville Syrjäläb98971272014-08-27 16:51:22 +03002628 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002629 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002630 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002631 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002632 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002633 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302634 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2635 dspcntr |= DISPPLANE_ROTATE_180;
2636
2637 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2638 x += (intel_crtc->config.pipe_src_w - 1);
2639 y += (intel_crtc->config.pipe_src_h - 1);
2640
2641 /* Finding the last pixel of the last line of the display
2642 data and adding to linear_offset*/
2643 linear_offset +=
2644 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2645 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2646 }
2647 }
2648
2649 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002650
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002651 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2652 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2653 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002654 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002655 I915_WRITE(DSPSURF(plane),
2656 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002657 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002658 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2659 } else {
2660 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2661 I915_WRITE(DSPLINOFF(plane), linear_offset);
2662 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002663 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002664}
2665
Damien Lespiau70d21f02013-07-03 21:06:04 +01002666static void skylake_update_primary_plane(struct drm_crtc *crtc,
2667 struct drm_framebuffer *fb,
2668 int x, int y)
2669{
2670 struct drm_device *dev = crtc->dev;
2671 struct drm_i915_private *dev_priv = dev->dev_private;
2672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2673 struct intel_framebuffer *intel_fb;
2674 struct drm_i915_gem_object *obj;
2675 int pipe = intel_crtc->pipe;
2676 u32 plane_ctl, stride;
2677
2678 if (!intel_crtc->primary_enabled) {
2679 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2680 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2681 POSTING_READ(PLANE_CTL(pipe, 0));
2682 return;
2683 }
2684
2685 plane_ctl = PLANE_CTL_ENABLE |
2686 PLANE_CTL_PIPE_GAMMA_ENABLE |
2687 PLANE_CTL_PIPE_CSC_ENABLE;
2688
2689 switch (fb->pixel_format) {
2690 case DRM_FORMAT_RGB565:
2691 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2692 break;
2693 case DRM_FORMAT_XRGB8888:
2694 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2695 break;
2696 case DRM_FORMAT_XBGR8888:
2697 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2698 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2699 break;
2700 case DRM_FORMAT_XRGB2101010:
2701 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2702 break;
2703 case DRM_FORMAT_XBGR2101010:
2704 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2705 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2706 break;
2707 default:
2708 BUG();
2709 }
2710
2711 intel_fb = to_intel_framebuffer(fb);
2712 obj = intel_fb->obj;
2713
2714 /*
2715 * The stride is either expressed as a multiple of 64 bytes chunks for
2716 * linear buffers or in number of tiles for tiled buffers.
2717 */
2718 switch (obj->tiling_mode) {
2719 case I915_TILING_NONE:
2720 stride = fb->pitches[0] >> 6;
2721 break;
2722 case I915_TILING_X:
2723 plane_ctl |= PLANE_CTL_TILED_X;
2724 stride = fb->pitches[0] >> 9;
2725 break;
2726 default:
2727 BUG();
2728 }
2729
2730 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal1447dde2014-10-04 10:53:31 +01002731 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180))
2732 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002733
2734 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2735
2736 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2737 i915_gem_obj_ggtt_offset(obj),
2738 x, y, fb->width, fb->height,
2739 fb->pitches[0]);
2740
2741 I915_WRITE(PLANE_POS(pipe, 0), 0);
2742 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2743 I915_WRITE(PLANE_SIZE(pipe, 0),
2744 (intel_crtc->config.pipe_src_h - 1) << 16 |
2745 (intel_crtc->config.pipe_src_w - 1));
2746 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2747 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2748
2749 POSTING_READ(PLANE_SURF(pipe, 0));
2750}
2751
Jesse Barnes17638cd2011-06-24 12:19:23 -07002752/* Assume fb object is pinned & idle & fenced and just update base pointers */
2753static int
2754intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2755 int x, int y, enum mode_set_atomic state)
2756{
2757 struct drm_device *dev = crtc->dev;
2758 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002759
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002760 if (dev_priv->display.disable_fbc)
2761 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002762
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002763 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2764
2765 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002766}
2767
Ville Syrjälä96a02912013-02-18 19:08:49 +02002768void intel_display_handle_reset(struct drm_device *dev)
2769{
2770 struct drm_i915_private *dev_priv = dev->dev_private;
2771 struct drm_crtc *crtc;
2772
2773 /*
2774 * Flips in the rings have been nuked by the reset,
2775 * so complete all pending flips so that user space
2776 * will get its events and not get stuck.
2777 *
2778 * Also update the base address of all primary
2779 * planes to the the last fb to make sure we're
2780 * showing the correct fb after a reset.
2781 *
2782 * Need to make two loops over the crtcs so that we
2783 * don't try to grab a crtc mutex before the
2784 * pending_flip_queue really got woken up.
2785 */
2786
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002787 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2789 enum plane plane = intel_crtc->plane;
2790
2791 intel_prepare_page_flip(dev, plane);
2792 intel_finish_page_flip_plane(dev, plane);
2793 }
2794
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002795 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2797
Rob Clark51fd3712013-11-19 12:10:12 -05002798 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002799 /*
2800 * FIXME: Once we have proper support for primary planes (and
2801 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002802 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002803 */
Matt Roperf4510a22014-04-01 15:22:40 -07002804 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002805 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002806 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002807 crtc->x,
2808 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002809 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002810 }
2811}
2812
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002813static int
Chris Wilson14667a42012-04-03 17:58:35 +01002814intel_finish_fb(struct drm_framebuffer *old_fb)
2815{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002816 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002817 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2818 bool was_interruptible = dev_priv->mm.interruptible;
2819 int ret;
2820
Chris Wilson14667a42012-04-03 17:58:35 +01002821 /* Big Hammer, we also need to ensure that any pending
2822 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2823 * current scanout is retired before unpinning the old
2824 * framebuffer.
2825 *
2826 * This should only fail upon a hung GPU, in which case we
2827 * can safely continue.
2828 */
2829 dev_priv->mm.interruptible = false;
2830 ret = i915_gem_object_finish_gpu(obj);
2831 dev_priv->mm.interruptible = was_interruptible;
2832
2833 return ret;
2834}
2835
Chris Wilson7d5e3792014-03-04 13:15:08 +00002836static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2837{
2838 struct drm_device *dev = crtc->dev;
2839 struct drm_i915_private *dev_priv = dev->dev_private;
2840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002841 bool pending;
2842
2843 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2844 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2845 return false;
2846
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002847 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002848 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002849 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002850
2851 return pending;
2852}
2853
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002854static void intel_update_pipe_size(struct intel_crtc *crtc)
2855{
2856 struct drm_device *dev = crtc->base.dev;
2857 struct drm_i915_private *dev_priv = dev->dev_private;
2858 const struct drm_display_mode *adjusted_mode;
2859
2860 if (!i915.fastboot)
2861 return;
2862
2863 /*
2864 * Update pipe size and adjust fitter if needed: the reason for this is
2865 * that in compute_mode_changes we check the native mode (not the pfit
2866 * mode) to see if we can flip rather than do a full mode set. In the
2867 * fastboot case, we'll flip, but if we don't update the pipesrc and
2868 * pfit state, we'll end up with a big fb scanned out into the wrong
2869 * sized surface.
2870 *
2871 * To fix this properly, we need to hoist the checks up into
2872 * compute_mode_changes (or above), check the actual pfit state and
2873 * whether the platform allows pfit disable with pipe active, and only
2874 * then update the pipesrc and pfit state, even on the flip path.
2875 */
2876
2877 adjusted_mode = &crtc->config.adjusted_mode;
2878
2879 I915_WRITE(PIPESRC(crtc->pipe),
2880 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2881 (adjusted_mode->crtc_vdisplay - 1));
2882 if (!crtc->config.pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002883 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2884 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002885 I915_WRITE(PF_CTL(crtc->pipe), 0);
2886 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2887 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2888 }
2889 crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2890 crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2891}
2892
Chris Wilson14667a42012-04-03 17:58:35 +01002893static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002894intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002895 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002896{
2897 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002898 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002900 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002901 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002902 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002903 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002904
Chris Wilson7d5e3792014-03-04 13:15:08 +00002905 if (intel_crtc_has_pending_flip(crtc)) {
2906 DRM_ERROR("pipe is still busy with an old pageflip\n");
2907 return -EBUSY;
2908 }
2909
Jesse Barnes79e53942008-11-07 14:24:08 -08002910 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002911 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002912 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002913 return 0;
2914 }
2915
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002916 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002917 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2918 plane_name(intel_crtc->plane),
2919 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002920 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002921 }
2922
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002923 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002924 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, NULL);
Daniel Vettera071fa02014-06-18 23:28:09 +02002925 if (ret == 0)
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002926 i915_gem_track_fb(old_obj, intel_fb_obj(fb),
Daniel Vettera071fa02014-06-18 23:28:09 +02002927 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002928 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002929 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002930 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002931 return ret;
2932 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002933
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002934 intel_update_pipe_size(intel_crtc);
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002935
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002936 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002937
Daniel Vetterf99d7062014-06-19 16:01:59 +02002938 if (intel_crtc->active)
2939 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2940
Matt Roperf4510a22014-04-01 15:22:40 -07002941 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002942 crtc->x = x;
2943 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002944
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002945 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002946 if (intel_crtc->active && old_fb != fb)
2947 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002948 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002949 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002950 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002951 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002952
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002953 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002954 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002955 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002956
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002957 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002958}
2959
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002960static void intel_fdi_normal_train(struct drm_crtc *crtc)
2961{
2962 struct drm_device *dev = crtc->dev;
2963 struct drm_i915_private *dev_priv = dev->dev_private;
2964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2965 int pipe = intel_crtc->pipe;
2966 u32 reg, temp;
2967
2968 /* enable normal train */
2969 reg = FDI_TX_CTL(pipe);
2970 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002971 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002972 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2973 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002974 } else {
2975 temp &= ~FDI_LINK_TRAIN_NONE;
2976 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002977 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002978 I915_WRITE(reg, temp);
2979
2980 reg = FDI_RX_CTL(pipe);
2981 temp = I915_READ(reg);
2982 if (HAS_PCH_CPT(dev)) {
2983 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2984 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2985 } else {
2986 temp &= ~FDI_LINK_TRAIN_NONE;
2987 temp |= FDI_LINK_TRAIN_NONE;
2988 }
2989 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2990
2991 /* wait one idle pattern time */
2992 POSTING_READ(reg);
2993 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002994
2995 /* IVB wants error correction enabled */
2996 if (IS_IVYBRIDGE(dev))
2997 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2998 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002999}
3000
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003001static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003002{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003003 return crtc->base.enabled && crtc->active &&
3004 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003005}
3006
Daniel Vetter01a415f2012-10-27 15:58:40 +02003007static void ivb_modeset_global_resources(struct drm_device *dev)
3008{
3009 struct drm_i915_private *dev_priv = dev->dev_private;
3010 struct intel_crtc *pipe_B_crtc =
3011 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3012 struct intel_crtc *pipe_C_crtc =
3013 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3014 uint32_t temp;
3015
Daniel Vetter1e833f42013-02-19 22:31:57 +01003016 /*
3017 * When everything is off disable fdi C so that we could enable fdi B
3018 * with all lanes. Note that we don't care about enabled pipes without
3019 * an enabled pch encoder.
3020 */
3021 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3022 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003023 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3024 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3025
3026 temp = I915_READ(SOUTH_CHICKEN1);
3027 temp &= ~FDI_BC_BIFURCATION_SELECT;
3028 DRM_DEBUG_KMS("disabling fdi C rx\n");
3029 I915_WRITE(SOUTH_CHICKEN1, temp);
3030 }
3031}
3032
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003033/* The FDI link training functions for ILK/Ibexpeak. */
3034static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3035{
3036 struct drm_device *dev = crtc->dev;
3037 struct drm_i915_private *dev_priv = dev->dev_private;
3038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3039 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003040 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003041
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003042 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003043 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003044
Adam Jacksone1a44742010-06-25 15:32:14 -04003045 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3046 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003047 reg = FDI_RX_IMR(pipe);
3048 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003049 temp &= ~FDI_RX_SYMBOL_LOCK;
3050 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003051 I915_WRITE(reg, temp);
3052 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003053 udelay(150);
3054
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003055 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003056 reg = FDI_TX_CTL(pipe);
3057 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003058 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3059 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003060 temp &= ~FDI_LINK_TRAIN_NONE;
3061 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003062 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003063
Chris Wilson5eddb702010-09-11 13:48:45 +01003064 reg = FDI_RX_CTL(pipe);
3065 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003066 temp &= ~FDI_LINK_TRAIN_NONE;
3067 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003068 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3069
3070 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003071 udelay(150);
3072
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003073 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003074 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3075 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3076 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003077
Chris Wilson5eddb702010-09-11 13:48:45 +01003078 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003079 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003080 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003081 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3082
3083 if ((temp & FDI_RX_BIT_LOCK)) {
3084 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003085 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003086 break;
3087 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003088 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003089 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003090 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003091
3092 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003093 reg = FDI_TX_CTL(pipe);
3094 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003095 temp &= ~FDI_LINK_TRAIN_NONE;
3096 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003097 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003098
Chris Wilson5eddb702010-09-11 13:48:45 +01003099 reg = FDI_RX_CTL(pipe);
3100 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003101 temp &= ~FDI_LINK_TRAIN_NONE;
3102 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003103 I915_WRITE(reg, temp);
3104
3105 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003106 udelay(150);
3107
Chris Wilson5eddb702010-09-11 13:48:45 +01003108 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003109 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003110 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003111 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3112
3113 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003114 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003115 DRM_DEBUG_KMS("FDI train 2 done.\n");
3116 break;
3117 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003118 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003119 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003120 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003121
3122 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003123
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003124}
3125
Akshay Joshi0206e352011-08-16 15:34:10 -04003126static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003127 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3128 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3129 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3130 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3131};
3132
3133/* The FDI link training functions for SNB/Cougarpoint. */
3134static void gen6_fdi_link_train(struct drm_crtc *crtc)
3135{
3136 struct drm_device *dev = crtc->dev;
3137 struct drm_i915_private *dev_priv = dev->dev_private;
3138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3139 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003140 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003141
Adam Jacksone1a44742010-06-25 15:32:14 -04003142 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3143 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003144 reg = FDI_RX_IMR(pipe);
3145 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003146 temp &= ~FDI_RX_SYMBOL_LOCK;
3147 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003148 I915_WRITE(reg, temp);
3149
3150 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003151 udelay(150);
3152
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003153 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003154 reg = FDI_TX_CTL(pipe);
3155 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003156 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3157 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003158 temp &= ~FDI_LINK_TRAIN_NONE;
3159 temp |= FDI_LINK_TRAIN_PATTERN_1;
3160 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3161 /* SNB-B */
3162 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003163 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003164
Daniel Vetterd74cf322012-10-26 10:58:13 +02003165 I915_WRITE(FDI_RX_MISC(pipe),
3166 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3167
Chris Wilson5eddb702010-09-11 13:48:45 +01003168 reg = FDI_RX_CTL(pipe);
3169 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003170 if (HAS_PCH_CPT(dev)) {
3171 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3172 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3173 } else {
3174 temp &= ~FDI_LINK_TRAIN_NONE;
3175 temp |= FDI_LINK_TRAIN_PATTERN_1;
3176 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003177 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3178
3179 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003180 udelay(150);
3181
Akshay Joshi0206e352011-08-16 15:34:10 -04003182 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003183 reg = FDI_TX_CTL(pipe);
3184 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003185 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3186 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003187 I915_WRITE(reg, temp);
3188
3189 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003190 udelay(500);
3191
Sean Paulfa37d392012-03-02 12:53:39 -05003192 for (retry = 0; retry < 5; retry++) {
3193 reg = FDI_RX_IIR(pipe);
3194 temp = I915_READ(reg);
3195 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3196 if (temp & FDI_RX_BIT_LOCK) {
3197 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3198 DRM_DEBUG_KMS("FDI train 1 done.\n");
3199 break;
3200 }
3201 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003202 }
Sean Paulfa37d392012-03-02 12:53:39 -05003203 if (retry < 5)
3204 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003205 }
3206 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003207 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003208
3209 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003210 reg = FDI_TX_CTL(pipe);
3211 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003212 temp &= ~FDI_LINK_TRAIN_NONE;
3213 temp |= FDI_LINK_TRAIN_PATTERN_2;
3214 if (IS_GEN6(dev)) {
3215 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3216 /* SNB-B */
3217 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3218 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003219 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003220
Chris Wilson5eddb702010-09-11 13:48:45 +01003221 reg = FDI_RX_CTL(pipe);
3222 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003223 if (HAS_PCH_CPT(dev)) {
3224 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3225 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3226 } else {
3227 temp &= ~FDI_LINK_TRAIN_NONE;
3228 temp |= FDI_LINK_TRAIN_PATTERN_2;
3229 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003230 I915_WRITE(reg, temp);
3231
3232 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003233 udelay(150);
3234
Akshay Joshi0206e352011-08-16 15:34:10 -04003235 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003236 reg = FDI_TX_CTL(pipe);
3237 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003238 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3239 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003240 I915_WRITE(reg, temp);
3241
3242 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003243 udelay(500);
3244
Sean Paulfa37d392012-03-02 12:53:39 -05003245 for (retry = 0; retry < 5; retry++) {
3246 reg = FDI_RX_IIR(pipe);
3247 temp = I915_READ(reg);
3248 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3249 if (temp & FDI_RX_SYMBOL_LOCK) {
3250 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3251 DRM_DEBUG_KMS("FDI train 2 done.\n");
3252 break;
3253 }
3254 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003255 }
Sean Paulfa37d392012-03-02 12:53:39 -05003256 if (retry < 5)
3257 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003258 }
3259 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003260 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003261
3262 DRM_DEBUG_KMS("FDI train done.\n");
3263}
3264
Jesse Barnes357555c2011-04-28 15:09:55 -07003265/* Manual link training for Ivy Bridge A0 parts */
3266static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3267{
3268 struct drm_device *dev = crtc->dev;
3269 struct drm_i915_private *dev_priv = dev->dev_private;
3270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3271 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003272 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003273
3274 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3275 for train result */
3276 reg = FDI_RX_IMR(pipe);
3277 temp = I915_READ(reg);
3278 temp &= ~FDI_RX_SYMBOL_LOCK;
3279 temp &= ~FDI_RX_BIT_LOCK;
3280 I915_WRITE(reg, temp);
3281
3282 POSTING_READ(reg);
3283 udelay(150);
3284
Daniel Vetter01a415f2012-10-27 15:58:40 +02003285 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3286 I915_READ(FDI_RX_IIR(pipe)));
3287
Jesse Barnes139ccd32013-08-19 11:04:55 -07003288 /* Try each vswing and preemphasis setting twice before moving on */
3289 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3290 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003291 reg = FDI_TX_CTL(pipe);
3292 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003293 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3294 temp &= ~FDI_TX_ENABLE;
3295 I915_WRITE(reg, temp);
3296
3297 reg = FDI_RX_CTL(pipe);
3298 temp = I915_READ(reg);
3299 temp &= ~FDI_LINK_TRAIN_AUTO;
3300 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3301 temp &= ~FDI_RX_ENABLE;
3302 I915_WRITE(reg, temp);
3303
3304 /* enable CPU FDI TX and PCH FDI RX */
3305 reg = FDI_TX_CTL(pipe);
3306 temp = I915_READ(reg);
3307 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3308 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3309 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003310 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003311 temp |= snb_b_fdi_train_param[j/2];
3312 temp |= FDI_COMPOSITE_SYNC;
3313 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3314
3315 I915_WRITE(FDI_RX_MISC(pipe),
3316 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3317
3318 reg = FDI_RX_CTL(pipe);
3319 temp = I915_READ(reg);
3320 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3321 temp |= FDI_COMPOSITE_SYNC;
3322 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3323
3324 POSTING_READ(reg);
3325 udelay(1); /* should be 0.5us */
3326
3327 for (i = 0; i < 4; i++) {
3328 reg = FDI_RX_IIR(pipe);
3329 temp = I915_READ(reg);
3330 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3331
3332 if (temp & FDI_RX_BIT_LOCK ||
3333 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3334 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3335 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3336 i);
3337 break;
3338 }
3339 udelay(1); /* should be 0.5us */
3340 }
3341 if (i == 4) {
3342 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3343 continue;
3344 }
3345
3346 /* Train 2 */
3347 reg = FDI_TX_CTL(pipe);
3348 temp = I915_READ(reg);
3349 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3350 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3351 I915_WRITE(reg, temp);
3352
3353 reg = FDI_RX_CTL(pipe);
3354 temp = I915_READ(reg);
3355 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3356 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003357 I915_WRITE(reg, temp);
3358
3359 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003360 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003361
Jesse Barnes139ccd32013-08-19 11:04:55 -07003362 for (i = 0; i < 4; i++) {
3363 reg = FDI_RX_IIR(pipe);
3364 temp = I915_READ(reg);
3365 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003366
Jesse Barnes139ccd32013-08-19 11:04:55 -07003367 if (temp & FDI_RX_SYMBOL_LOCK ||
3368 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3369 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3370 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3371 i);
3372 goto train_done;
3373 }
3374 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003375 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003376 if (i == 4)
3377 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003378 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003379
Jesse Barnes139ccd32013-08-19 11:04:55 -07003380train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003381 DRM_DEBUG_KMS("FDI train done.\n");
3382}
3383
Daniel Vetter88cefb62012-08-12 19:27:14 +02003384static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003385{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003386 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003387 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003388 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003389 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003390
Jesse Barnesc64e3112010-09-10 11:27:03 -07003391
Jesse Barnes0e23b992010-09-10 11:10:00 -07003392 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003393 reg = FDI_RX_CTL(pipe);
3394 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003395 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3396 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003397 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003398 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3399
3400 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003401 udelay(200);
3402
3403 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 temp = I915_READ(reg);
3405 I915_WRITE(reg, temp | FDI_PCDCLK);
3406
3407 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003408 udelay(200);
3409
Paulo Zanoni20749732012-11-23 15:30:38 -02003410 /* Enable CPU FDI TX PLL, always on for Ironlake */
3411 reg = FDI_TX_CTL(pipe);
3412 temp = I915_READ(reg);
3413 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3414 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003415
Paulo Zanoni20749732012-11-23 15:30:38 -02003416 POSTING_READ(reg);
3417 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003418 }
3419}
3420
Daniel Vetter88cefb62012-08-12 19:27:14 +02003421static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3422{
3423 struct drm_device *dev = intel_crtc->base.dev;
3424 struct drm_i915_private *dev_priv = dev->dev_private;
3425 int pipe = intel_crtc->pipe;
3426 u32 reg, temp;
3427
3428 /* Switch from PCDclk to Rawclk */
3429 reg = FDI_RX_CTL(pipe);
3430 temp = I915_READ(reg);
3431 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3432
3433 /* Disable CPU FDI TX PLL */
3434 reg = FDI_TX_CTL(pipe);
3435 temp = I915_READ(reg);
3436 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3437
3438 POSTING_READ(reg);
3439 udelay(100);
3440
3441 reg = FDI_RX_CTL(pipe);
3442 temp = I915_READ(reg);
3443 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3444
3445 /* Wait for the clocks to turn off. */
3446 POSTING_READ(reg);
3447 udelay(100);
3448}
3449
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003450static void ironlake_fdi_disable(struct drm_crtc *crtc)
3451{
3452 struct drm_device *dev = crtc->dev;
3453 struct drm_i915_private *dev_priv = dev->dev_private;
3454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3455 int pipe = intel_crtc->pipe;
3456 u32 reg, temp;
3457
3458 /* disable CPU FDI tx and PCH FDI rx */
3459 reg = FDI_TX_CTL(pipe);
3460 temp = I915_READ(reg);
3461 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3462 POSTING_READ(reg);
3463
3464 reg = FDI_RX_CTL(pipe);
3465 temp = I915_READ(reg);
3466 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003467 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003468 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3469
3470 POSTING_READ(reg);
3471 udelay(100);
3472
3473 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003474 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003475 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003476
3477 /* still set train pattern 1 */
3478 reg = FDI_TX_CTL(pipe);
3479 temp = I915_READ(reg);
3480 temp &= ~FDI_LINK_TRAIN_NONE;
3481 temp |= FDI_LINK_TRAIN_PATTERN_1;
3482 I915_WRITE(reg, temp);
3483
3484 reg = FDI_RX_CTL(pipe);
3485 temp = I915_READ(reg);
3486 if (HAS_PCH_CPT(dev)) {
3487 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3488 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3489 } else {
3490 temp &= ~FDI_LINK_TRAIN_NONE;
3491 temp |= FDI_LINK_TRAIN_PATTERN_1;
3492 }
3493 /* BPC in FDI rx is consistent with that in PIPECONF */
3494 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003495 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003496 I915_WRITE(reg, temp);
3497
3498 POSTING_READ(reg);
3499 udelay(100);
3500}
3501
Chris Wilson5dce5b932014-01-20 10:17:36 +00003502bool intel_has_pending_fb_unpin(struct drm_device *dev)
3503{
3504 struct intel_crtc *crtc;
3505
3506 /* Note that we don't need to be called with mode_config.lock here
3507 * as our list of CRTC objects is static for the lifetime of the
3508 * device and so cannot disappear as we iterate. Similarly, we can
3509 * happily treat the predicates as racy, atomic checks as userspace
3510 * cannot claim and pin a new fb without at least acquring the
3511 * struct_mutex and so serialising with us.
3512 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003513 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003514 if (atomic_read(&crtc->unpin_work_count) == 0)
3515 continue;
3516
3517 if (crtc->unpin_work)
3518 intel_wait_for_vblank(dev, crtc->pipe);
3519
3520 return true;
3521 }
3522
3523 return false;
3524}
3525
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003526static void page_flip_completed(struct intel_crtc *intel_crtc)
3527{
3528 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3529 struct intel_unpin_work *work = intel_crtc->unpin_work;
3530
3531 /* ensure that the unpin work is consistent wrt ->pending. */
3532 smp_rmb();
3533 intel_crtc->unpin_work = NULL;
3534
3535 if (work->event)
3536 drm_send_vblank_event(intel_crtc->base.dev,
3537 intel_crtc->pipe,
3538 work->event);
3539
3540 drm_crtc_vblank_put(&intel_crtc->base);
3541
3542 wake_up_all(&dev_priv->pending_flip_queue);
3543 queue_work(dev_priv->wq, &work->work);
3544
3545 trace_i915_flip_complete(intel_crtc->plane,
3546 work->pending_flip_obj);
3547}
3548
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003549void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003550{
Chris Wilson0f911282012-04-17 10:05:38 +01003551 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003552 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003553
Daniel Vetter2c10d572012-12-20 21:24:07 +01003554 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003555 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3556 !intel_crtc_has_pending_flip(crtc),
3557 60*HZ) == 0)) {
3558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003559
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003560 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003561 if (intel_crtc->unpin_work) {
3562 WARN_ONCE(1, "Removing stuck page flip\n");
3563 page_flip_completed(intel_crtc);
3564 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003565 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003566 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003567
Chris Wilson975d5682014-08-20 13:13:34 +01003568 if (crtc->primary->fb) {
3569 mutex_lock(&dev->struct_mutex);
3570 intel_finish_fb(crtc->primary->fb);
3571 mutex_unlock(&dev->struct_mutex);
3572 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003573}
3574
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003575/* Program iCLKIP clock to the desired frequency */
3576static void lpt_program_iclkip(struct drm_crtc *crtc)
3577{
3578 struct drm_device *dev = crtc->dev;
3579 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003580 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003581 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3582 u32 temp;
3583
Daniel Vetter09153002012-12-12 14:06:44 +01003584 mutex_lock(&dev_priv->dpio_lock);
3585
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003586 /* It is necessary to ungate the pixclk gate prior to programming
3587 * the divisors, and gate it back when it is done.
3588 */
3589 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3590
3591 /* Disable SSCCTL */
3592 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003593 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3594 SBI_SSCCTL_DISABLE,
3595 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003596
3597 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003598 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003599 auxdiv = 1;
3600 divsel = 0x41;
3601 phaseinc = 0x20;
3602 } else {
3603 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003604 * but the adjusted_mode->crtc_clock in in KHz. To get the
3605 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003606 * convert the virtual clock precision to KHz here for higher
3607 * precision.
3608 */
3609 u32 iclk_virtual_root_freq = 172800 * 1000;
3610 u32 iclk_pi_range = 64;
3611 u32 desired_divisor, msb_divisor_value, pi_value;
3612
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003613 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003614 msb_divisor_value = desired_divisor / iclk_pi_range;
3615 pi_value = desired_divisor % iclk_pi_range;
3616
3617 auxdiv = 0;
3618 divsel = msb_divisor_value - 2;
3619 phaseinc = pi_value;
3620 }
3621
3622 /* This should not happen with any sane values */
3623 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3624 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3625 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3626 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3627
3628 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003629 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003630 auxdiv,
3631 divsel,
3632 phasedir,
3633 phaseinc);
3634
3635 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003636 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003637 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3638 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3639 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3640 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3641 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3642 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003643 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003644
3645 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003646 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003647 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3648 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003649 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003650
3651 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003652 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003653 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003654 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003655
3656 /* Wait for initialization time */
3657 udelay(24);
3658
3659 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003660
3661 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003662}
3663
Daniel Vetter275f01b22013-05-03 11:49:47 +02003664static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3665 enum pipe pch_transcoder)
3666{
3667 struct drm_device *dev = crtc->base.dev;
3668 struct drm_i915_private *dev_priv = dev->dev_private;
3669 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3670
3671 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3672 I915_READ(HTOTAL(cpu_transcoder)));
3673 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3674 I915_READ(HBLANK(cpu_transcoder)));
3675 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3676 I915_READ(HSYNC(cpu_transcoder)));
3677
3678 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3679 I915_READ(VTOTAL(cpu_transcoder)));
3680 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3681 I915_READ(VBLANK(cpu_transcoder)));
3682 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3683 I915_READ(VSYNC(cpu_transcoder)));
3684 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3685 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3686}
3687
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003688static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3689{
3690 struct drm_i915_private *dev_priv = dev->dev_private;
3691 uint32_t temp;
3692
3693 temp = I915_READ(SOUTH_CHICKEN1);
3694 if (temp & FDI_BC_BIFURCATION_SELECT)
3695 return;
3696
3697 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3698 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3699
3700 temp |= FDI_BC_BIFURCATION_SELECT;
3701 DRM_DEBUG_KMS("enabling fdi C rx\n");
3702 I915_WRITE(SOUTH_CHICKEN1, temp);
3703 POSTING_READ(SOUTH_CHICKEN1);
3704}
3705
3706static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3707{
3708 struct drm_device *dev = intel_crtc->base.dev;
3709 struct drm_i915_private *dev_priv = dev->dev_private;
3710
3711 switch (intel_crtc->pipe) {
3712 case PIPE_A:
3713 break;
3714 case PIPE_B:
3715 if (intel_crtc->config.fdi_lanes > 2)
3716 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3717 else
3718 cpt_enable_fdi_bc_bifurcation(dev);
3719
3720 break;
3721 case PIPE_C:
3722 cpt_enable_fdi_bc_bifurcation(dev);
3723
3724 break;
3725 default:
3726 BUG();
3727 }
3728}
3729
Jesse Barnesf67a5592011-01-05 10:31:48 -08003730/*
3731 * Enable PCH resources required for PCH ports:
3732 * - PCH PLLs
3733 * - FDI training & RX/TX
3734 * - update transcoder timings
3735 * - DP transcoding bits
3736 * - transcoder
3737 */
3738static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003739{
3740 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003741 struct drm_i915_private *dev_priv = dev->dev_private;
3742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3743 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003744 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003745
Daniel Vetterab9412b2013-05-03 11:49:46 +02003746 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003747
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003748 if (IS_IVYBRIDGE(dev))
3749 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3750
Daniel Vettercd986ab2012-10-26 10:58:12 +02003751 /* Write the TU size bits before fdi link training, so that error
3752 * detection works. */
3753 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3754 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3755
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003756 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003757 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003758
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003759 /* We need to program the right clock selection before writing the pixel
3760 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003761 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003762 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003763
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003764 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003765 temp |= TRANS_DPLL_ENABLE(pipe);
3766 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003767 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003768 temp |= sel;
3769 else
3770 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003771 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003772 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003773
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003774 /* XXX: pch pll's can be enabled any time before we enable the PCH
3775 * transcoder, and we actually should do this to not upset any PCH
3776 * transcoder that already use the clock when we share it.
3777 *
3778 * Note that enable_shared_dpll tries to do the right thing, but
3779 * get_shared_dpll unconditionally resets the pll - we need that to have
3780 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003781 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003782
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003783 /* set transcoder timing, panel must allow it */
3784 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003785 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003786
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003787 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003788
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003789 /* For PCH DP, enable TRANS_DP_CTL */
Daniel Vetter0a888182014-11-03 14:37:38 +01003790 if (HAS_PCH_CPT(dev) && intel_crtc->config.has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003791 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003792 reg = TRANS_DP_CTL(pipe);
3793 temp = I915_READ(reg);
3794 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003795 TRANS_DP_SYNC_MASK |
3796 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003797 temp |= (TRANS_DP_OUTPUT_ENABLE |
3798 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003799 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003800
3801 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003802 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003803 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003804 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003805
3806 switch (intel_trans_dp_port_sel(crtc)) {
3807 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003808 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003809 break;
3810 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003811 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003812 break;
3813 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003814 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003815 break;
3816 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003817 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003818 }
3819
Chris Wilson5eddb702010-09-11 13:48:45 +01003820 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003821 }
3822
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003823 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003824}
3825
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003826static void lpt_pch_enable(struct drm_crtc *crtc)
3827{
3828 struct drm_device *dev = crtc->dev;
3829 struct drm_i915_private *dev_priv = dev->dev_private;
3830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003831 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003832
Daniel Vetterab9412b2013-05-03 11:49:46 +02003833 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003834
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003835 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003836
Paulo Zanoni0540e482012-10-31 18:12:40 -02003837 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003838 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003839
Paulo Zanoni937bb612012-10-31 18:12:47 -02003840 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003841}
3842
Daniel Vetter716c2e52014-06-25 22:02:02 +03003843void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003844{
Daniel Vettere2b78262013-06-07 23:10:03 +02003845 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003846
3847 if (pll == NULL)
3848 return;
3849
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003850 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003851 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003852 return;
3853 }
3854
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003855 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3856 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003857 WARN_ON(pll->on);
3858 WARN_ON(pll->active);
3859 }
3860
Daniel Vettera43f6e02013-06-07 23:10:32 +02003861 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003862}
3863
Daniel Vetter716c2e52014-06-25 22:02:02 +03003864struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003865{
Daniel Vettere2b78262013-06-07 23:10:03 +02003866 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003867 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02003868 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003869
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003870 if (HAS_PCH_IBX(dev_priv->dev)) {
3871 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003872 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003873 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003874
Daniel Vetter46edb022013-06-05 13:34:12 +02003875 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3876 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003877
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003878 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003879
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003880 goto found;
3881 }
3882
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003883 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3884 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003885
3886 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003887 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003888 continue;
3889
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003890 if (memcmp(&crtc->new_config->dpll_hw_state,
3891 &pll->new_config->hw_state,
3892 sizeof(pll->new_config->hw_state)) == 0) {
3893 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003894 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003895 pll->new_config->crtc_mask,
3896 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003897 goto found;
3898 }
3899 }
3900
3901 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003902 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3903 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003904 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003905 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3906 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003907 goto found;
3908 }
3909 }
3910
3911 return NULL;
3912
3913found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003914 if (pll->new_config->crtc_mask == 0)
3915 pll->new_config->hw_state = crtc->new_config->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003916
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003917 crtc->new_config->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003918 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3919 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003920
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003921 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003922
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003923 return pll;
3924}
3925
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003926/**
3927 * intel_shared_dpll_start_config - start a new PLL staged config
3928 * @dev_priv: DRM device
3929 * @clear_pipes: mask of pipes that will have their PLLs freed
3930 *
3931 * Starts a new PLL staged config, copying the current config but
3932 * releasing the references of pipes specified in clear_pipes.
3933 */
3934static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3935 unsigned clear_pipes)
3936{
3937 struct intel_shared_dpll *pll;
3938 enum intel_dpll_id i;
3939
3940 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3941 pll = &dev_priv->shared_dplls[i];
3942
3943 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
3944 GFP_KERNEL);
3945 if (!pll->new_config)
3946 goto cleanup;
3947
3948 pll->new_config->crtc_mask &= ~clear_pipes;
3949 }
3950
3951 return 0;
3952
3953cleanup:
3954 while (--i >= 0) {
3955 pll = &dev_priv->shared_dplls[i];
3956 pll->new_config = NULL;
3957 }
3958
3959 return -ENOMEM;
3960}
3961
3962static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
3963{
3964 struct intel_shared_dpll *pll;
3965 enum intel_dpll_id i;
3966
3967 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3968 pll = &dev_priv->shared_dplls[i];
3969
3970 WARN_ON(pll->new_config == &pll->config);
3971
3972 pll->config = *pll->new_config;
3973 kfree(pll->new_config);
3974 pll->new_config = NULL;
3975 }
3976}
3977
3978static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
3979{
3980 struct intel_shared_dpll *pll;
3981 enum intel_dpll_id i;
3982
3983 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3984 pll = &dev_priv->shared_dplls[i];
3985
3986 WARN_ON(pll->new_config == &pll->config);
3987
3988 kfree(pll->new_config);
3989 pll->new_config = NULL;
3990 }
3991}
3992
Daniel Vettera1520312013-05-03 11:49:50 +02003993static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003994{
3995 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003996 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003997 u32 temp;
3998
3999 temp = I915_READ(dslreg);
4000 udelay(500);
4001 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004002 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004003 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004004 }
4005}
4006
Jesse Barnesb074cec2013-04-25 12:55:02 -07004007static void ironlake_pfit_enable(struct intel_crtc *crtc)
4008{
4009 struct drm_device *dev = crtc->base.dev;
4010 struct drm_i915_private *dev_priv = dev->dev_private;
4011 int pipe = crtc->pipe;
4012
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004013 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004014 /* Force use of hard-coded filter coefficients
4015 * as some pre-programmed values are broken,
4016 * e.g. x201.
4017 */
4018 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4019 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4020 PF_PIPE_SEL_IVB(pipe));
4021 else
4022 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
4023 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
4024 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004025 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004026}
4027
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004028static void intel_enable_planes(struct drm_crtc *crtc)
4029{
4030 struct drm_device *dev = crtc->dev;
4031 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004032 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004033 struct intel_plane *intel_plane;
4034
Matt Roperaf2b6532014-04-01 15:22:32 -07004035 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4036 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004037 if (intel_plane->pipe == pipe)
4038 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004039 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004040}
4041
4042static void intel_disable_planes(struct drm_crtc *crtc)
4043{
4044 struct drm_device *dev = crtc->dev;
4045 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004046 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004047 struct intel_plane *intel_plane;
4048
Matt Roperaf2b6532014-04-01 15:22:32 -07004049 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4050 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004051 if (intel_plane->pipe == pipe)
4052 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004053 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004054}
4055
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004056void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004057{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004058 struct drm_device *dev = crtc->base.dev;
4059 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004060
4061 if (!crtc->config.ips_enabled)
4062 return;
4063
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004064 /* We can only enable IPS after we enable a plane and wait for a vblank */
4065 intel_wait_for_vblank(dev, crtc->pipe);
4066
Paulo Zanonid77e4532013-09-24 13:52:55 -03004067 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004068 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004069 mutex_lock(&dev_priv->rps.hw_lock);
4070 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4071 mutex_unlock(&dev_priv->rps.hw_lock);
4072 /* Quoting Art Runyan: "its not safe to expect any particular
4073 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004074 * mailbox." Moreover, the mailbox may return a bogus state,
4075 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004076 */
4077 } else {
4078 I915_WRITE(IPS_CTL, IPS_ENABLE);
4079 /* The bit only becomes 1 in the next vblank, so this wait here
4080 * is essentially intel_wait_for_vblank. If we don't have this
4081 * and don't wait for vblanks until the end of crtc_enable, then
4082 * the HW state readout code will complain that the expected
4083 * IPS_CTL value is not the one we read. */
4084 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4085 DRM_ERROR("Timed out waiting for IPS enable\n");
4086 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004087}
4088
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004089void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004090{
4091 struct drm_device *dev = crtc->base.dev;
4092 struct drm_i915_private *dev_priv = dev->dev_private;
4093
4094 if (!crtc->config.ips_enabled)
4095 return;
4096
4097 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004098 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004099 mutex_lock(&dev_priv->rps.hw_lock);
4100 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4101 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004102 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4103 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4104 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004105 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004106 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004107 POSTING_READ(IPS_CTL);
4108 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004109
4110 /* We need to wait for a vblank before we can disable the plane. */
4111 intel_wait_for_vblank(dev, crtc->pipe);
4112}
4113
4114/** Loads the palette/gamma unit for the CRTC with the prepared values */
4115static void intel_crtc_load_lut(struct drm_crtc *crtc)
4116{
4117 struct drm_device *dev = crtc->dev;
4118 struct drm_i915_private *dev_priv = dev->dev_private;
4119 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4120 enum pipe pipe = intel_crtc->pipe;
4121 int palreg = PALETTE(pipe);
4122 int i;
4123 bool reenable_ips = false;
4124
4125 /* The clocks have to be on to load the palette. */
4126 if (!crtc->enabled || !intel_crtc->active)
4127 return;
4128
4129 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004130 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004131 assert_dsi_pll_enabled(dev_priv);
4132 else
4133 assert_pll_enabled(dev_priv, pipe);
4134 }
4135
4136 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304137 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004138 palreg = LGC_PALETTE(pipe);
4139
4140 /* Workaround : Do not read or write the pipe palette/gamma data while
4141 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4142 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02004143 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004144 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4145 GAMMA_MODE_MODE_SPLIT)) {
4146 hsw_disable_ips(intel_crtc);
4147 reenable_ips = true;
4148 }
4149
4150 for (i = 0; i < 256; i++) {
4151 I915_WRITE(palreg + 4 * i,
4152 (intel_crtc->lut_r[i] << 16) |
4153 (intel_crtc->lut_g[i] << 8) |
4154 intel_crtc->lut_b[i]);
4155 }
4156
4157 if (reenable_ips)
4158 hsw_enable_ips(intel_crtc);
4159}
4160
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004161static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4162{
4163 if (!enable && intel_crtc->overlay) {
4164 struct drm_device *dev = intel_crtc->base.dev;
4165 struct drm_i915_private *dev_priv = dev->dev_private;
4166
4167 mutex_lock(&dev->struct_mutex);
4168 dev_priv->mm.interruptible = false;
4169 (void) intel_overlay_switch_off(intel_crtc->overlay);
4170 dev_priv->mm.interruptible = true;
4171 mutex_unlock(&dev->struct_mutex);
4172 }
4173
4174 /* Let userspace switch the overlay on again. In most cases userspace
4175 * has to recompute where to put it anyway.
4176 */
4177}
4178
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004179static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004180{
4181 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4183 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004184
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004185 intel_enable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004186 intel_enable_planes(crtc);
4187 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004188 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004189
4190 hsw_enable_ips(intel_crtc);
4191
4192 mutex_lock(&dev->struct_mutex);
4193 intel_update_fbc(dev);
4194 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004195
4196 /*
4197 * FIXME: Once we grow proper nuclear flip support out of this we need
4198 * to compute the mask of flip planes precisely. For the time being
4199 * consider this a flip from a NULL plane.
4200 */
4201 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004202}
4203
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004204static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004205{
4206 struct drm_device *dev = crtc->dev;
4207 struct drm_i915_private *dev_priv = dev->dev_private;
4208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4209 int pipe = intel_crtc->pipe;
4210 int plane = intel_crtc->plane;
4211
4212 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004213
4214 if (dev_priv->fbc.plane == plane)
4215 intel_disable_fbc(dev);
4216
4217 hsw_disable_ips(intel_crtc);
4218
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004219 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004220 intel_crtc_update_cursor(crtc, false);
4221 intel_disable_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004222 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004223
Daniel Vetterf99d7062014-06-19 16:01:59 +02004224 /*
4225 * FIXME: Once we grow proper nuclear flip support out of this we need
4226 * to compute the mask of flip planes precisely. For the time being
4227 * consider this a flip to a NULL plane.
4228 */
4229 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004230}
4231
Jesse Barnesf67a5592011-01-05 10:31:48 -08004232static void ironlake_crtc_enable(struct drm_crtc *crtc)
4233{
4234 struct drm_device *dev = crtc->dev;
4235 struct drm_i915_private *dev_priv = dev->dev_private;
4236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004237 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004238 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004239
Daniel Vetter08a48462012-07-02 11:43:47 +02004240 WARN_ON(!crtc->enabled);
4241
Jesse Barnesf67a5592011-01-05 10:31:48 -08004242 if (intel_crtc->active)
4243 return;
4244
Daniel Vetterb14b1052014-04-24 23:55:13 +02004245 if (intel_crtc->config.has_pch_encoder)
4246 intel_prepare_shared_dpll(intel_crtc);
4247
Daniel Vetter29407aa2014-04-24 23:55:08 +02004248 if (intel_crtc->config.has_dp_encoder)
4249 intel_dp_set_m_n(intel_crtc);
4250
4251 intel_set_pipe_timings(intel_crtc);
4252
4253 if (intel_crtc->config.has_pch_encoder) {
4254 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004255 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004256 }
4257
4258 ironlake_set_pipeconf(crtc);
4259
Jesse Barnesf67a5592011-01-05 10:31:48 -08004260 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004261
Daniel Vettera72e4c92014-09-30 10:56:47 +02004262 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4263 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004264
Daniel Vetterf6736a12013-06-05 13:34:30 +02004265 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004266 if (encoder->pre_enable)
4267 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004268
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004269 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004270 /* Note: FDI PLL enabling _must_ be done before we enable the
4271 * cpu pipes, hence this is separate from all the other fdi/pch
4272 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004273 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004274 } else {
4275 assert_fdi_tx_disabled(dev_priv, pipe);
4276 assert_fdi_rx_disabled(dev_priv, pipe);
4277 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004278
Jesse Barnesb074cec2013-04-25 12:55:02 -07004279 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004280
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004281 /*
4282 * On ILK+ LUT must be loaded before the pipe is running but with
4283 * clocks enabled
4284 */
4285 intel_crtc_load_lut(crtc);
4286
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004287 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004288 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004289
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004290 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004291 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004292
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004293 for_each_encoder_on_crtc(dev, crtc, encoder)
4294 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004295
4296 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004297 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004298
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004299 assert_vblank_disabled(crtc);
4300 drm_crtc_vblank_on(crtc);
4301
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004302 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004303}
4304
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004305/* IPS only exists on ULT machines and is tied to pipe A. */
4306static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4307{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004308 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004309}
4310
Paulo Zanonie4916942013-09-20 16:21:19 -03004311/*
4312 * This implements the workaround described in the "notes" section of the mode
4313 * set sequence documentation. When going from no pipes or single pipe to
4314 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4315 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4316 */
4317static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4318{
4319 struct drm_device *dev = crtc->base.dev;
4320 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4321
4322 /* We want to get the other_active_crtc only if there's only 1 other
4323 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004324 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004325 if (!crtc_it->active || crtc_it == crtc)
4326 continue;
4327
4328 if (other_active_crtc)
4329 return;
4330
4331 other_active_crtc = crtc_it;
4332 }
4333 if (!other_active_crtc)
4334 return;
4335
4336 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4337 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4338}
4339
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004340static void haswell_crtc_enable(struct drm_crtc *crtc)
4341{
4342 struct drm_device *dev = crtc->dev;
4343 struct drm_i915_private *dev_priv = dev->dev_private;
4344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4345 struct intel_encoder *encoder;
4346 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004347
4348 WARN_ON(!crtc->enabled);
4349
4350 if (intel_crtc->active)
4351 return;
4352
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004353 if (intel_crtc_to_shared_dpll(intel_crtc))
4354 intel_enable_shared_dpll(intel_crtc);
4355
Daniel Vetter229fca92014-04-24 23:55:09 +02004356 if (intel_crtc->config.has_dp_encoder)
4357 intel_dp_set_m_n(intel_crtc);
4358
4359 intel_set_pipe_timings(intel_crtc);
4360
Clint Taylorebb69c92014-09-30 10:30:22 -07004361 if (intel_crtc->config.cpu_transcoder != TRANSCODER_EDP) {
4362 I915_WRITE(PIPE_MULT(intel_crtc->config.cpu_transcoder),
4363 intel_crtc->config.pixel_multiplier - 1);
4364 }
4365
Daniel Vetter229fca92014-04-24 23:55:09 +02004366 if (intel_crtc->config.has_pch_encoder) {
4367 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004368 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004369 }
4370
4371 haswell_set_pipeconf(crtc);
4372
4373 intel_set_pipe_csc(crtc);
4374
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004375 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004376
Daniel Vettera72e4c92014-09-30 10:56:47 +02004377 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004378 for_each_encoder_on_crtc(dev, crtc, encoder)
4379 if (encoder->pre_enable)
4380 encoder->pre_enable(encoder);
4381
Imre Deak4fe94672014-06-25 22:01:49 +03004382 if (intel_crtc->config.has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004383 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4384 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004385 dev_priv->display.fdi_link_train(crtc);
4386 }
4387
Paulo Zanoni1f544382012-10-24 11:32:00 -02004388 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004389
Jesse Barnesb074cec2013-04-25 12:55:02 -07004390 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004391
4392 /*
4393 * On ILK+ LUT must be loaded before the pipe is running but with
4394 * clocks enabled
4395 */
4396 intel_crtc_load_lut(crtc);
4397
Paulo Zanoni1f544382012-10-24 11:32:00 -02004398 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004399 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004400
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004401 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004402 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004403
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004404 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004405 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004406
Dave Airlie0e32b392014-05-02 14:02:48 +10004407 if (intel_crtc->config.dp_encoder_is_mst)
4408 intel_ddi_set_vc_payload_alloc(crtc, true);
4409
Jani Nikula8807e552013-08-30 19:40:32 +03004410 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004411 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004412 intel_opregion_notify_encoder(encoder, true);
4413 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004414
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004415 assert_vblank_disabled(crtc);
4416 drm_crtc_vblank_on(crtc);
4417
Paulo Zanonie4916942013-09-20 16:21:19 -03004418 /* If we change the relative order between pipe/planes enabling, we need
4419 * to change the workaround. */
4420 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004421 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004422}
4423
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004424static void ironlake_pfit_disable(struct intel_crtc *crtc)
4425{
4426 struct drm_device *dev = crtc->base.dev;
4427 struct drm_i915_private *dev_priv = dev->dev_private;
4428 int pipe = crtc->pipe;
4429
4430 /* To avoid upsetting the power well on haswell only disable the pfit if
4431 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004432 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004433 I915_WRITE(PF_CTL(pipe), 0);
4434 I915_WRITE(PF_WIN_POS(pipe), 0);
4435 I915_WRITE(PF_WIN_SZ(pipe), 0);
4436 }
4437}
4438
Jesse Barnes6be4a602010-09-10 10:26:01 -07004439static void ironlake_crtc_disable(struct drm_crtc *crtc)
4440{
4441 struct drm_device *dev = crtc->dev;
4442 struct drm_i915_private *dev_priv = dev->dev_private;
4443 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004444 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004445 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004446 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004447
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004448 if (!intel_crtc->active)
4449 return;
4450
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004451 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004452
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004453 drm_crtc_vblank_off(crtc);
4454 assert_vblank_disabled(crtc);
4455
Daniel Vetterea9d7582012-07-10 10:42:52 +02004456 for_each_encoder_on_crtc(dev, crtc, encoder)
4457 encoder->disable(encoder);
4458
Daniel Vetterd925c592013-06-05 13:34:04 +02004459 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004460 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004461
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004462 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004463
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004464 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004465
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004466 for_each_encoder_on_crtc(dev, crtc, encoder)
4467 if (encoder->post_disable)
4468 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004469
Daniel Vetterd925c592013-06-05 13:34:04 +02004470 if (intel_crtc->config.has_pch_encoder) {
4471 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004472
Daniel Vetterd925c592013-06-05 13:34:04 +02004473 ironlake_disable_pch_transcoder(dev_priv, pipe);
Daniel Vettera72e4c92014-09-30 10:56:47 +02004474 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004475
Daniel Vetterd925c592013-06-05 13:34:04 +02004476 if (HAS_PCH_CPT(dev)) {
4477 /* disable TRANS_DP_CTL */
4478 reg = TRANS_DP_CTL(pipe);
4479 temp = I915_READ(reg);
4480 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4481 TRANS_DP_PORT_SEL_MASK);
4482 temp |= TRANS_DP_PORT_SEL_NONE;
4483 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004484
Daniel Vetterd925c592013-06-05 13:34:04 +02004485 /* disable DPLL_SEL */
4486 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004487 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004488 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004489 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004490
4491 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004492 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004493
4494 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004495 }
4496
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004497 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004498 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004499
4500 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004501 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004502 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004503}
4504
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004505static void haswell_crtc_disable(struct drm_crtc *crtc)
4506{
4507 struct drm_device *dev = crtc->dev;
4508 struct drm_i915_private *dev_priv = dev->dev_private;
4509 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4510 struct intel_encoder *encoder;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004511 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004512
4513 if (!intel_crtc->active)
4514 return;
4515
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004516 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004517
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004518 drm_crtc_vblank_off(crtc);
4519 assert_vblank_disabled(crtc);
4520
Jani Nikula8807e552013-08-30 19:40:32 +03004521 for_each_encoder_on_crtc(dev, crtc, encoder) {
4522 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004523 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004524 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004525
Paulo Zanoni86642812013-04-12 17:57:57 -03004526 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004527 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4528 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004529 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004530
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004531 if (intel_crtc->config.dp_encoder_is_mst)
4532 intel_ddi_set_vc_payload_alloc(crtc, false);
4533
Paulo Zanoniad80a812012-10-24 16:06:19 -02004534 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004535
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004536 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004537
Paulo Zanoni1f544382012-10-24 11:32:00 -02004538 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004539
Daniel Vetter88adfff2013-03-28 10:42:01 +01004540 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004541 lpt_disable_pch_transcoder(dev_priv);
Daniel Vettera72e4c92014-09-30 10:56:47 +02004542 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4543 true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004544 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004545 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004546
Imre Deak97b040a2014-06-25 22:01:50 +03004547 for_each_encoder_on_crtc(dev, crtc, encoder)
4548 if (encoder->post_disable)
4549 encoder->post_disable(encoder);
4550
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004551 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004552 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004553
4554 mutex_lock(&dev->struct_mutex);
4555 intel_update_fbc(dev);
4556 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004557
4558 if (intel_crtc_to_shared_dpll(intel_crtc))
4559 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004560}
4561
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004562static void ironlake_crtc_off(struct drm_crtc *crtc)
4563{
4564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004565 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004566}
4567
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004568
Jesse Barnes2dd24552013-04-25 12:55:01 -07004569static void i9xx_pfit_enable(struct intel_crtc *crtc)
4570{
4571 struct drm_device *dev = crtc->base.dev;
4572 struct drm_i915_private *dev_priv = dev->dev_private;
4573 struct intel_crtc_config *pipe_config = &crtc->config;
4574
Daniel Vetter328d8e82013-05-08 10:36:31 +02004575 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004576 return;
4577
Daniel Vetterc0b03412013-05-28 12:05:54 +02004578 /*
4579 * The panel fitter should only be adjusted whilst the pipe is disabled,
4580 * according to register description and PRM.
4581 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004582 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4583 assert_pipe_disabled(dev_priv, crtc->pipe);
4584
Jesse Barnesb074cec2013-04-25 12:55:02 -07004585 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4586 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004587
4588 /* Border color in case we don't scale up to the full screen. Black by
4589 * default, change to something else for debugging. */
4590 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004591}
4592
Dave Airlied05410f2014-06-05 13:22:59 +10004593static enum intel_display_power_domain port_to_power_domain(enum port port)
4594{
4595 switch (port) {
4596 case PORT_A:
4597 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4598 case PORT_B:
4599 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4600 case PORT_C:
4601 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4602 case PORT_D:
4603 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4604 default:
4605 WARN_ON_ONCE(1);
4606 return POWER_DOMAIN_PORT_OTHER;
4607 }
4608}
4609
Imre Deak77d22dc2014-03-05 16:20:52 +02004610#define for_each_power_domain(domain, mask) \
4611 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4612 if ((1 << (domain)) & (mask))
4613
Imre Deak319be8a2014-03-04 19:22:57 +02004614enum intel_display_power_domain
4615intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004616{
Imre Deak319be8a2014-03-04 19:22:57 +02004617 struct drm_device *dev = intel_encoder->base.dev;
4618 struct intel_digital_port *intel_dig_port;
4619
4620 switch (intel_encoder->type) {
4621 case INTEL_OUTPUT_UNKNOWN:
4622 /* Only DDI platforms should ever use this output type */
4623 WARN_ON_ONCE(!HAS_DDI(dev));
4624 case INTEL_OUTPUT_DISPLAYPORT:
4625 case INTEL_OUTPUT_HDMI:
4626 case INTEL_OUTPUT_EDP:
4627 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004628 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004629 case INTEL_OUTPUT_DP_MST:
4630 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4631 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004632 case INTEL_OUTPUT_ANALOG:
4633 return POWER_DOMAIN_PORT_CRT;
4634 case INTEL_OUTPUT_DSI:
4635 return POWER_DOMAIN_PORT_DSI;
4636 default:
4637 return POWER_DOMAIN_PORT_OTHER;
4638 }
4639}
4640
4641static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4642{
4643 struct drm_device *dev = crtc->dev;
4644 struct intel_encoder *intel_encoder;
4645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4646 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004647 unsigned long mask;
4648 enum transcoder transcoder;
4649
4650 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4651
4652 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4653 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004654 if (intel_crtc->config.pch_pfit.enabled ||
4655 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004656 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4657
Imre Deak319be8a2014-03-04 19:22:57 +02004658 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4659 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4660
Imre Deak77d22dc2014-03-05 16:20:52 +02004661 return mask;
4662}
4663
Imre Deak77d22dc2014-03-05 16:20:52 +02004664static void modeset_update_crtc_power_domains(struct drm_device *dev)
4665{
4666 struct drm_i915_private *dev_priv = dev->dev_private;
4667 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4668 struct intel_crtc *crtc;
4669
4670 /*
4671 * First get all needed power domains, then put all unneeded, to avoid
4672 * any unnecessary toggling of the power wells.
4673 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004674 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004675 enum intel_display_power_domain domain;
4676
4677 if (!crtc->base.enabled)
4678 continue;
4679
Imre Deak319be8a2014-03-04 19:22:57 +02004680 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004681
4682 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4683 intel_display_power_get(dev_priv, domain);
4684 }
4685
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004686 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004687 enum intel_display_power_domain domain;
4688
4689 for_each_power_domain(domain, crtc->enabled_power_domains)
4690 intel_display_power_put(dev_priv, domain);
4691
4692 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4693 }
4694
4695 intel_display_set_init_power(dev_priv, false);
4696}
4697
Ville Syrjälädfcab172014-06-13 13:37:47 +03004698/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004699static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004700{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004701 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004702
Jesse Barnes586f49d2013-11-04 16:06:59 -08004703 /* Obtain SKU information */
4704 mutex_lock(&dev_priv->dpio_lock);
4705 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4706 CCK_FUSE_HPLL_FREQ_MASK;
4707 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004708
Ville Syrjälädfcab172014-06-13 13:37:47 +03004709 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004710}
4711
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004712static void vlv_update_cdclk(struct drm_device *dev)
4713{
4714 struct drm_i915_private *dev_priv = dev->dev_private;
4715
4716 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004717 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004718 dev_priv->vlv_cdclk_freq);
4719
4720 /*
4721 * Program the gmbus_freq based on the cdclk frequency.
4722 * BSpec erroneously claims we should aim for 4MHz, but
4723 * in fact 1MHz is the correct frequency.
4724 */
4725 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4726}
4727
Jesse Barnes30a970c2013-11-04 13:48:12 -08004728/* Adjust CDclk dividers to allow high res or save power if possible */
4729static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4730{
4731 struct drm_i915_private *dev_priv = dev->dev_private;
4732 u32 val, cmd;
4733
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004734 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004735
Ville Syrjälädfcab172014-06-13 13:37:47 +03004736 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004737 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004738 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004739 cmd = 1;
4740 else
4741 cmd = 0;
4742
4743 mutex_lock(&dev_priv->rps.hw_lock);
4744 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4745 val &= ~DSPFREQGUAR_MASK;
4746 val |= (cmd << DSPFREQGUAR_SHIFT);
4747 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4748 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4749 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4750 50)) {
4751 DRM_ERROR("timed out waiting for CDclk change\n");
4752 }
4753 mutex_unlock(&dev_priv->rps.hw_lock);
4754
Ville Syrjälädfcab172014-06-13 13:37:47 +03004755 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004756 u32 divider, vco;
4757
4758 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004759 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004760
4761 mutex_lock(&dev_priv->dpio_lock);
4762 /* adjust cdclk divider */
4763 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004764 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004765 val |= divider;
4766 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004767
4768 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4769 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4770 50))
4771 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004772 mutex_unlock(&dev_priv->dpio_lock);
4773 }
4774
4775 mutex_lock(&dev_priv->dpio_lock);
4776 /* adjust self-refresh exit latency value */
4777 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4778 val &= ~0x7f;
4779
4780 /*
4781 * For high bandwidth configs, we set a higher latency in the bunit
4782 * so that the core display fetch happens in time to avoid underruns.
4783 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004784 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004785 val |= 4500 / 250; /* 4.5 usec */
4786 else
4787 val |= 3000 / 250; /* 3.0 usec */
4788 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4789 mutex_unlock(&dev_priv->dpio_lock);
4790
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004791 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004792}
4793
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004794static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4795{
4796 struct drm_i915_private *dev_priv = dev->dev_private;
4797 u32 val, cmd;
4798
4799 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4800
4801 switch (cdclk) {
4802 case 400000:
4803 cmd = 3;
4804 break;
4805 case 333333:
4806 case 320000:
4807 cmd = 2;
4808 break;
4809 case 266667:
4810 cmd = 1;
4811 break;
4812 case 200000:
4813 cmd = 0;
4814 break;
4815 default:
4816 WARN_ON(1);
4817 return;
4818 }
4819
4820 mutex_lock(&dev_priv->rps.hw_lock);
4821 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4822 val &= ~DSPFREQGUAR_MASK_CHV;
4823 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4824 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4825 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4826 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4827 50)) {
4828 DRM_ERROR("timed out waiting for CDclk change\n");
4829 }
4830 mutex_unlock(&dev_priv->rps.hw_lock);
4831
4832 vlv_update_cdclk(dev);
4833}
4834
Jesse Barnes30a970c2013-11-04 13:48:12 -08004835static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4836 int max_pixclk)
4837{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004838 int vco = valleyview_get_vco(dev_priv);
4839 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4840
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004841 /* FIXME: Punit isn't quite ready yet */
4842 if (IS_CHERRYVIEW(dev_priv->dev))
4843 return 400000;
4844
Jesse Barnes30a970c2013-11-04 13:48:12 -08004845 /*
4846 * Really only a few cases to deal with, as only 4 CDclks are supported:
4847 * 200MHz
4848 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004849 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004850 * 400MHz
4851 * So we check to see whether we're above 90% of the lower bin and
4852 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004853 *
4854 * We seem to get an unstable or solid color picture at 200MHz.
4855 * Not sure what's wrong. For now use 200MHz only when all pipes
4856 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004857 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004858 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004859 return 400000;
4860 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004861 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004862 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004863 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004864 else
4865 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004866}
4867
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004868/* compute the max pixel clock for new configuration */
4869static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004870{
4871 struct drm_device *dev = dev_priv->dev;
4872 struct intel_crtc *intel_crtc;
4873 int max_pixclk = 0;
4874
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004875 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004876 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004877 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004878 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004879 }
4880
4881 return max_pixclk;
4882}
4883
4884static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004885 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004886{
4887 struct drm_i915_private *dev_priv = dev->dev_private;
4888 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004889 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004890
Imre Deakd60c4472014-03-27 17:45:10 +02004891 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4892 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004893 return;
4894
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004895 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004896 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004897 if (intel_crtc->base.enabled)
4898 *prepare_pipes |= (1 << intel_crtc->pipe);
4899}
4900
4901static void valleyview_modeset_global_resources(struct drm_device *dev)
4902{
4903 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004904 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004905 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4906
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004907 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4908 if (IS_CHERRYVIEW(dev))
4909 cherryview_set_cdclk(dev, req_cdclk);
4910 else
4911 valleyview_set_cdclk(dev, req_cdclk);
4912 }
4913
Imre Deak77961eb2014-03-05 16:20:56 +02004914 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004915}
4916
Jesse Barnes89b667f2013-04-18 14:51:36 -07004917static void valleyview_crtc_enable(struct drm_crtc *crtc)
4918{
4919 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02004920 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4922 struct intel_encoder *encoder;
4923 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004924 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004925
4926 WARN_ON(!crtc->enabled);
4927
4928 if (intel_crtc->active)
4929 return;
4930
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004931 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05304932
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004933 if (!is_dsi) {
4934 if (IS_CHERRYVIEW(dev))
Ville Syrjäläd288f652014-10-28 13:20:22 +02004935 chv_prepare_pll(intel_crtc, &intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004936 else
Ville Syrjäläd288f652014-10-28 13:20:22 +02004937 vlv_prepare_pll(intel_crtc, &intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004938 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02004939
4940 if (intel_crtc->config.has_dp_encoder)
4941 intel_dp_set_m_n(intel_crtc);
4942
4943 intel_set_pipe_timings(intel_crtc);
4944
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004945 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
4946 struct drm_i915_private *dev_priv = dev->dev_private;
4947
4948 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
4949 I915_WRITE(CHV_CANVAS(pipe), 0);
4950 }
4951
Daniel Vetter5b18e572014-04-24 23:55:06 +02004952 i9xx_set_pipeconf(intel_crtc);
4953
Jesse Barnes89b667f2013-04-18 14:51:36 -07004954 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004955
Daniel Vettera72e4c92014-09-30 10:56:47 +02004956 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004957
Jesse Barnes89b667f2013-04-18 14:51:36 -07004958 for_each_encoder_on_crtc(dev, crtc, encoder)
4959 if (encoder->pre_pll_enable)
4960 encoder->pre_pll_enable(encoder);
4961
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004962 if (!is_dsi) {
4963 if (IS_CHERRYVIEW(dev))
Ville Syrjäläd288f652014-10-28 13:20:22 +02004964 chv_enable_pll(intel_crtc, &intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004965 else
Ville Syrjäläd288f652014-10-28 13:20:22 +02004966 vlv_enable_pll(intel_crtc, &intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004967 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004968
4969 for_each_encoder_on_crtc(dev, crtc, encoder)
4970 if (encoder->pre_enable)
4971 encoder->pre_enable(encoder);
4972
Jesse Barnes2dd24552013-04-25 12:55:01 -07004973 i9xx_pfit_enable(intel_crtc);
4974
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004975 intel_crtc_load_lut(crtc);
4976
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004977 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004978 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004979
Jani Nikula50049452013-07-30 12:20:32 +03004980 for_each_encoder_on_crtc(dev, crtc, encoder)
4981 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004982
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004983 assert_vblank_disabled(crtc);
4984 drm_crtc_vblank_on(crtc);
4985
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004986 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004987
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004988 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02004989 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004990}
4991
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004992static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4993{
4994 struct drm_device *dev = crtc->base.dev;
4995 struct drm_i915_private *dev_priv = dev->dev_private;
4996
4997 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4998 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4999}
5000
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005001static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005002{
5003 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005004 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005006 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005007 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005008
Daniel Vetter08a48462012-07-02 11:43:47 +02005009 WARN_ON(!crtc->enabled);
5010
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005011 if (intel_crtc->active)
5012 return;
5013
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005014 i9xx_set_pll_dividers(intel_crtc);
5015
Daniel Vetter5b18e572014-04-24 23:55:06 +02005016 if (intel_crtc->config.has_dp_encoder)
5017 intel_dp_set_m_n(intel_crtc);
5018
5019 intel_set_pipe_timings(intel_crtc);
5020
Daniel Vetter5b18e572014-04-24 23:55:06 +02005021 i9xx_set_pipeconf(intel_crtc);
5022
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005023 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005024
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005025 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005026 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005027
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005028 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005029 if (encoder->pre_enable)
5030 encoder->pre_enable(encoder);
5031
Daniel Vetterf6736a12013-06-05 13:34:30 +02005032 i9xx_enable_pll(intel_crtc);
5033
Jesse Barnes2dd24552013-04-25 12:55:01 -07005034 i9xx_pfit_enable(intel_crtc);
5035
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005036 intel_crtc_load_lut(crtc);
5037
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005038 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005039 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005040
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02005041 for_each_encoder_on_crtc(dev, crtc, encoder)
5042 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005043
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005044 assert_vblank_disabled(crtc);
5045 drm_crtc_vblank_on(crtc);
5046
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005047 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005048
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005049 /*
5050 * Gen2 reports pipe underruns whenever all planes are disabled.
5051 * So don't enable underrun reporting before at least some planes
5052 * are enabled.
5053 * FIXME: Need to fix the logic to work when we turn off all planes
5054 * but leave the pipe running.
5055 */
5056 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005057 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005058
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005059 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005060 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005061}
5062
Daniel Vetter87476d62013-04-11 16:29:06 +02005063static void i9xx_pfit_disable(struct intel_crtc *crtc)
5064{
5065 struct drm_device *dev = crtc->base.dev;
5066 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005067
5068 if (!crtc->config.gmch_pfit.control)
5069 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005070
5071 assert_pipe_disabled(dev_priv, crtc->pipe);
5072
Daniel Vetter328d8e82013-05-08 10:36:31 +02005073 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5074 I915_READ(PFIT_CONTROL));
5075 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005076}
5077
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005078static void i9xx_crtc_disable(struct drm_crtc *crtc)
5079{
5080 struct drm_device *dev = crtc->dev;
5081 struct drm_i915_private *dev_priv = dev->dev_private;
5082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005083 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005084 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005085
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005086 if (!intel_crtc->active)
5087 return;
5088
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005089 /*
5090 * Gen2 reports pipe underruns whenever all planes are disabled.
5091 * So diasble underrun reporting before all the planes get disabled.
5092 * FIXME: Need to fix the logic to work when we turn off all planes
5093 * but leave the pipe running.
5094 */
5095 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005096 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005097
Imre Deak564ed192014-06-13 14:54:21 +03005098 /*
5099 * Vblank time updates from the shadow to live plane control register
5100 * are blocked if the memory self-refresh mode is active at that
5101 * moment. So to make sure the plane gets truly disabled, disable
5102 * first the self-refresh mode. The self-refresh enable bit in turn
5103 * will be checked/applied by the HW only at the next frame start
5104 * event which is after the vblank start event, so we need to have a
5105 * wait-for-vblank between disabling the plane and the pipe.
5106 */
5107 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005108 intel_crtc_disable_planes(crtc);
5109
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005110 /*
5111 * On gen2 planes are double buffered but the pipe isn't, so we must
5112 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005113 * We also need to wait on all gmch platforms because of the
5114 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005115 */
Imre Deak564ed192014-06-13 14:54:21 +03005116 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005117
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005118 drm_crtc_vblank_off(crtc);
5119 assert_vblank_disabled(crtc);
5120
5121 for_each_encoder_on_crtc(dev, crtc, encoder)
5122 encoder->disable(encoder);
5123
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005124 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005125
Daniel Vetter87476d62013-04-11 16:29:06 +02005126 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005127
Jesse Barnes89b667f2013-04-18 14:51:36 -07005128 for_each_encoder_on_crtc(dev, crtc, encoder)
5129 if (encoder->post_disable)
5130 encoder->post_disable(encoder);
5131
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005132 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005133 if (IS_CHERRYVIEW(dev))
5134 chv_disable_pll(dev_priv, pipe);
5135 else if (IS_VALLEYVIEW(dev))
5136 vlv_disable_pll(dev_priv, pipe);
5137 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005138 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005139 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005140
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005141 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005142 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005143
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005144 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005145 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005146
Daniel Vetterefa96242014-04-24 23:55:02 +02005147 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01005148 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005149 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005150}
5151
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005152static void i9xx_crtc_off(struct drm_crtc *crtc)
5153{
5154}
5155
Daniel Vetter976f8a22012-07-08 22:34:21 +02005156static void intel_crtc_update_sarea(struct drm_crtc *crtc,
5157 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005158{
5159 struct drm_device *dev = crtc->dev;
5160 struct drm_i915_master_private *master_priv;
5161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5162 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005163
5164 if (!dev->primary->master)
5165 return;
5166
5167 master_priv = dev->primary->master->driver_priv;
5168 if (!master_priv->sarea_priv)
5169 return;
5170
Jesse Barnes79e53942008-11-07 14:24:08 -08005171 switch (pipe) {
5172 case 0:
5173 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
5174 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
5175 break;
5176 case 1:
5177 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
5178 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
5179 break;
5180 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005181 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005182 break;
5183 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005184}
5185
Borun Fub04c5bd2014-07-12 10:02:27 +05305186/* Master function to enable/disable CRTC and corresponding power wells */
5187void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005188{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005189 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005190 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005191 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005192 enum intel_display_power_domain domain;
5193 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005194
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005195 if (enable) {
5196 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005197 domains = get_crtc_power_domains(crtc);
5198 for_each_power_domain(domain, domains)
5199 intel_display_power_get(dev_priv, domain);
5200 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005201
5202 dev_priv->display.crtc_enable(crtc);
5203 }
5204 } else {
5205 if (intel_crtc->active) {
5206 dev_priv->display.crtc_disable(crtc);
5207
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005208 domains = intel_crtc->enabled_power_domains;
5209 for_each_power_domain(domain, domains)
5210 intel_display_power_put(dev_priv, domain);
5211 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005212 }
5213 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305214}
5215
5216/**
5217 * Sets the power management mode of the pipe and plane.
5218 */
5219void intel_crtc_update_dpms(struct drm_crtc *crtc)
5220{
5221 struct drm_device *dev = crtc->dev;
5222 struct intel_encoder *intel_encoder;
5223 bool enable = false;
5224
5225 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5226 enable |= intel_encoder->connectors_active;
5227
5228 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005229
5230 intel_crtc_update_sarea(crtc, enable);
5231}
5232
Daniel Vetter976f8a22012-07-08 22:34:21 +02005233static void intel_crtc_disable(struct drm_crtc *crtc)
5234{
5235 struct drm_device *dev = crtc->dev;
5236 struct drm_connector *connector;
5237 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07005238 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02005239 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005240
5241 /* crtc should still be enabled when we disable it. */
5242 WARN_ON(!crtc->enabled);
5243
5244 dev_priv->display.crtc_disable(crtc);
5245 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005246 dev_priv->display.off(crtc);
5247
Matt Roperf4510a22014-04-01 15:22:40 -07005248 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01005249 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02005250 intel_unpin_fb_obj(old_obj);
5251 i915_gem_track_fb(old_obj, NULL,
5252 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01005253 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07005254 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005255 }
5256
5257 /* Update computed state. */
5258 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5259 if (!connector->encoder || !connector->encoder->crtc)
5260 continue;
5261
5262 if (connector->encoder->crtc != crtc)
5263 continue;
5264
5265 connector->dpms = DRM_MODE_DPMS_OFF;
5266 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005267 }
5268}
5269
Chris Wilsonea5b2132010-08-04 13:50:23 +01005270void intel_encoder_destroy(struct drm_encoder *encoder)
5271{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005272 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005273
Chris Wilsonea5b2132010-08-04 13:50:23 +01005274 drm_encoder_cleanup(encoder);
5275 kfree(intel_encoder);
5276}
5277
Damien Lespiau92373292013-08-08 22:28:57 +01005278/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005279 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5280 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005281static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005282{
5283 if (mode == DRM_MODE_DPMS_ON) {
5284 encoder->connectors_active = true;
5285
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005286 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005287 } else {
5288 encoder->connectors_active = false;
5289
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005290 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005291 }
5292}
5293
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005294/* Cross check the actual hw state with our own modeset state tracking (and it's
5295 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005296static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005297{
5298 if (connector->get_hw_state(connector)) {
5299 struct intel_encoder *encoder = connector->encoder;
5300 struct drm_crtc *crtc;
5301 bool encoder_enabled;
5302 enum pipe pipe;
5303
5304 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5305 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005306 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005307
Dave Airlie0e32b392014-05-02 14:02:48 +10005308 /* there is no real hw state for MST connectors */
5309 if (connector->mst_port)
5310 return;
5311
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005312 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5313 "wrong connector dpms state\n");
5314 WARN(connector->base.encoder != &encoder->base,
5315 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005316
Dave Airlie36cd7442014-05-02 13:44:18 +10005317 if (encoder) {
5318 WARN(!encoder->connectors_active,
5319 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005320
Dave Airlie36cd7442014-05-02 13:44:18 +10005321 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5322 WARN(!encoder_enabled, "encoder not enabled\n");
5323 if (WARN_ON(!encoder->base.crtc))
5324 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005325
Dave Airlie36cd7442014-05-02 13:44:18 +10005326 crtc = encoder->base.crtc;
5327
5328 WARN(!crtc->enabled, "crtc not enabled\n");
5329 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5330 WARN(pipe != to_intel_crtc(crtc)->pipe,
5331 "encoder active on the wrong pipe\n");
5332 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005333 }
5334}
5335
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005336/* Even simpler default implementation, if there's really no special case to
5337 * consider. */
5338void intel_connector_dpms(struct drm_connector *connector, int mode)
5339{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005340 /* All the simple cases only support two dpms states. */
5341 if (mode != DRM_MODE_DPMS_ON)
5342 mode = DRM_MODE_DPMS_OFF;
5343
5344 if (mode == connector->dpms)
5345 return;
5346
5347 connector->dpms = mode;
5348
5349 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005350 if (connector->encoder)
5351 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005352
Daniel Vetterb9805142012-08-31 17:37:33 +02005353 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005354}
5355
Daniel Vetterf0947c32012-07-02 13:10:34 +02005356/* Simple connector->get_hw_state implementation for encoders that support only
5357 * one connector and no cloning and hence the encoder state determines the state
5358 * of the connector. */
5359bool intel_connector_get_hw_state(struct intel_connector *connector)
5360{
Daniel Vetter24929352012-07-02 20:28:59 +02005361 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005362 struct intel_encoder *encoder = connector->encoder;
5363
5364 return encoder->get_hw_state(encoder, &pipe);
5365}
5366
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005367static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5368 struct intel_crtc_config *pipe_config)
5369{
5370 struct drm_i915_private *dev_priv = dev->dev_private;
5371 struct intel_crtc *pipe_B_crtc =
5372 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5373
5374 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5375 pipe_name(pipe), pipe_config->fdi_lanes);
5376 if (pipe_config->fdi_lanes > 4) {
5377 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5378 pipe_name(pipe), pipe_config->fdi_lanes);
5379 return false;
5380 }
5381
Paulo Zanonibafb6552013-11-02 21:07:44 -07005382 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005383 if (pipe_config->fdi_lanes > 2) {
5384 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5385 pipe_config->fdi_lanes);
5386 return false;
5387 } else {
5388 return true;
5389 }
5390 }
5391
5392 if (INTEL_INFO(dev)->num_pipes == 2)
5393 return true;
5394
5395 /* Ivybridge 3 pipe is really complicated */
5396 switch (pipe) {
5397 case PIPE_A:
5398 return true;
5399 case PIPE_B:
5400 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5401 pipe_config->fdi_lanes > 2) {
5402 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5403 pipe_name(pipe), pipe_config->fdi_lanes);
5404 return false;
5405 }
5406 return true;
5407 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005408 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005409 pipe_B_crtc->config.fdi_lanes <= 2) {
5410 if (pipe_config->fdi_lanes > 2) {
5411 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5412 pipe_name(pipe), pipe_config->fdi_lanes);
5413 return false;
5414 }
5415 } else {
5416 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5417 return false;
5418 }
5419 return true;
5420 default:
5421 BUG();
5422 }
5423}
5424
Daniel Vettere29c22c2013-02-21 00:00:16 +01005425#define RETRY 1
5426static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5427 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005428{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005429 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005430 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005431 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005432 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005433
Daniel Vettere29c22c2013-02-21 00:00:16 +01005434retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005435 /* FDI is a binary signal running at ~2.7GHz, encoding
5436 * each output octet as 10 bits. The actual frequency
5437 * is stored as a divider into a 100MHz clock, and the
5438 * mode pixel clock is stored in units of 1KHz.
5439 * Hence the bw of each lane in terms of the mode signal
5440 * is:
5441 */
5442 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5443
Damien Lespiau241bfc32013-09-25 16:45:37 +01005444 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005445
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005446 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005447 pipe_config->pipe_bpp);
5448
5449 pipe_config->fdi_lanes = lane;
5450
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005451 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005452 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005453
Daniel Vettere29c22c2013-02-21 00:00:16 +01005454 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5455 intel_crtc->pipe, pipe_config);
5456 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5457 pipe_config->pipe_bpp -= 2*3;
5458 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5459 pipe_config->pipe_bpp);
5460 needs_recompute = true;
5461 pipe_config->bw_constrained = true;
5462
5463 goto retry;
5464 }
5465
5466 if (needs_recompute)
5467 return RETRY;
5468
5469 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005470}
5471
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005472static void hsw_compute_ips_config(struct intel_crtc *crtc,
5473 struct intel_crtc_config *pipe_config)
5474{
Jani Nikulad330a952014-01-21 11:24:25 +02005475 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005476 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005477 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005478}
5479
Daniel Vettera43f6e02013-06-07 23:10:32 +02005480static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005481 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005482{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005483 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005484 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005485 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005486
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005487 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005488 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005489 int clock_limit =
5490 dev_priv->display.get_display_clock_speed(dev);
5491
5492 /*
5493 * Enable pixel doubling when the dot clock
5494 * is > 90% of the (display) core speed.
5495 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005496 * GDG double wide on either pipe,
5497 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005498 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005499 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005500 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005501 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005502 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005503 }
5504
Damien Lespiau241bfc32013-09-25 16:45:37 +01005505 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005506 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005507 }
Chris Wilson89749352010-09-12 18:25:19 +01005508
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005509 /*
5510 * Pipe horizontal size must be even in:
5511 * - DVO ganged mode
5512 * - LVDS dual channel mode
5513 * - Double wide pipe
5514 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005515 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005516 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5517 pipe_config->pipe_src_w &= ~1;
5518
Damien Lespiau8693a822013-05-03 18:48:11 +01005519 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5520 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005521 */
5522 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5523 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005524 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005525
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005526 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005527 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005528 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005529 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5530 * for lvds. */
5531 pipe_config->pipe_bpp = 8*3;
5532 }
5533
Damien Lespiauf5adf942013-06-24 18:29:34 +01005534 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005535 hsw_compute_ips_config(crtc, pipe_config);
5536
Daniel Vetter877d48d2013-04-19 11:24:43 +02005537 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005538 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005539
Daniel Vettere29c22c2013-02-21 00:00:16 +01005540 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005541}
5542
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005543static int valleyview_get_display_clock_speed(struct drm_device *dev)
5544{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005545 struct drm_i915_private *dev_priv = dev->dev_private;
5546 int vco = valleyview_get_vco(dev_priv);
5547 u32 val;
5548 int divider;
5549
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005550 /* FIXME: Punit isn't quite ready yet */
5551 if (IS_CHERRYVIEW(dev))
5552 return 400000;
5553
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005554 mutex_lock(&dev_priv->dpio_lock);
5555 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5556 mutex_unlock(&dev_priv->dpio_lock);
5557
5558 divider = val & DISPLAY_FREQUENCY_VALUES;
5559
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005560 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5561 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5562 "cdclk change in progress\n");
5563
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005564 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005565}
5566
Jesse Barnese70236a2009-09-21 10:42:27 -07005567static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005568{
Jesse Barnese70236a2009-09-21 10:42:27 -07005569 return 400000;
5570}
Jesse Barnes79e53942008-11-07 14:24:08 -08005571
Jesse Barnese70236a2009-09-21 10:42:27 -07005572static int i915_get_display_clock_speed(struct drm_device *dev)
5573{
5574 return 333000;
5575}
Jesse Barnes79e53942008-11-07 14:24:08 -08005576
Jesse Barnese70236a2009-09-21 10:42:27 -07005577static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5578{
5579 return 200000;
5580}
Jesse Barnes79e53942008-11-07 14:24:08 -08005581
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005582static int pnv_get_display_clock_speed(struct drm_device *dev)
5583{
5584 u16 gcfgc = 0;
5585
5586 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5587
5588 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5589 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5590 return 267000;
5591 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5592 return 333000;
5593 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5594 return 444000;
5595 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5596 return 200000;
5597 default:
5598 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5599 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5600 return 133000;
5601 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5602 return 167000;
5603 }
5604}
5605
Jesse Barnese70236a2009-09-21 10:42:27 -07005606static int i915gm_get_display_clock_speed(struct drm_device *dev)
5607{
5608 u16 gcfgc = 0;
5609
5610 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5611
5612 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005613 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005614 else {
5615 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5616 case GC_DISPLAY_CLOCK_333_MHZ:
5617 return 333000;
5618 default:
5619 case GC_DISPLAY_CLOCK_190_200_MHZ:
5620 return 190000;
5621 }
5622 }
5623}
Jesse Barnes79e53942008-11-07 14:24:08 -08005624
Jesse Barnese70236a2009-09-21 10:42:27 -07005625static int i865_get_display_clock_speed(struct drm_device *dev)
5626{
5627 return 266000;
5628}
5629
5630static int i855_get_display_clock_speed(struct drm_device *dev)
5631{
5632 u16 hpllcc = 0;
5633 /* Assume that the hardware is in the high speed state. This
5634 * should be the default.
5635 */
5636 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5637 case GC_CLOCK_133_200:
5638 case GC_CLOCK_100_200:
5639 return 200000;
5640 case GC_CLOCK_166_250:
5641 return 250000;
5642 case GC_CLOCK_100_133:
5643 return 133000;
5644 }
5645
5646 /* Shouldn't happen */
5647 return 0;
5648}
5649
5650static int i830_get_display_clock_speed(struct drm_device *dev)
5651{
5652 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005653}
5654
Zhenyu Wang2c072452009-06-05 15:38:42 +08005655static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005656intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005657{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005658 while (*num > DATA_LINK_M_N_MASK ||
5659 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005660 *num >>= 1;
5661 *den >>= 1;
5662 }
5663}
5664
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005665static void compute_m_n(unsigned int m, unsigned int n,
5666 uint32_t *ret_m, uint32_t *ret_n)
5667{
5668 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5669 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5670 intel_reduce_m_n_ratio(ret_m, ret_n);
5671}
5672
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005673void
5674intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5675 int pixel_clock, int link_clock,
5676 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005677{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005678 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005679
5680 compute_m_n(bits_per_pixel * pixel_clock,
5681 link_clock * nlanes * 8,
5682 &m_n->gmch_m, &m_n->gmch_n);
5683
5684 compute_m_n(pixel_clock, link_clock,
5685 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005686}
5687
Chris Wilsona7615032011-01-12 17:04:08 +00005688static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5689{
Jani Nikulad330a952014-01-21 11:24:25 +02005690 if (i915.panel_use_ssc >= 0)
5691 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005692 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005693 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005694}
5695
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005696static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005697{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005698 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005699 struct drm_i915_private *dev_priv = dev->dev_private;
5700 int refclk;
5701
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005702 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005703 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005704 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005705 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005706 refclk = dev_priv->vbt.lvds_ssc_freq;
5707 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005708 } else if (!IS_GEN2(dev)) {
5709 refclk = 96000;
5710 } else {
5711 refclk = 48000;
5712 }
5713
5714 return refclk;
5715}
5716
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005717static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005718{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005719 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005720}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005721
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005722static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5723{
5724 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005725}
5726
Daniel Vetterf47709a2013-03-28 10:42:02 +01005727static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005728 intel_clock_t *reduced_clock)
5729{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005730 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005731 u32 fp, fp2 = 0;
5732
5733 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005734 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005735 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005736 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005737 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005738 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005739 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005740 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005741 }
5742
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005743 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005744
Daniel Vetterf47709a2013-03-28 10:42:02 +01005745 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005746 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005747 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005748 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005749 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005750 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005751 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005752 }
5753}
5754
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005755static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5756 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005757{
5758 u32 reg_val;
5759
5760 /*
5761 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5762 * and set it to a reasonable value instead.
5763 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005764 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005765 reg_val &= 0xffffff00;
5766 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005767 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005768
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005769 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005770 reg_val &= 0x8cffffff;
5771 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005772 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005773
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005774 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005775 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005776 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005777
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005778 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005779 reg_val &= 0x00ffffff;
5780 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005781 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005782}
5783
Daniel Vetterb5518422013-05-03 11:49:48 +02005784static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5785 struct intel_link_m_n *m_n)
5786{
5787 struct drm_device *dev = crtc->base.dev;
5788 struct drm_i915_private *dev_priv = dev->dev_private;
5789 int pipe = crtc->pipe;
5790
Daniel Vettere3b95f12013-05-03 11:49:49 +02005791 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5792 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5793 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5794 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005795}
5796
5797static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005798 struct intel_link_m_n *m_n,
5799 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005800{
5801 struct drm_device *dev = crtc->base.dev;
5802 struct drm_i915_private *dev_priv = dev->dev_private;
5803 int pipe = crtc->pipe;
5804 enum transcoder transcoder = crtc->config.cpu_transcoder;
5805
5806 if (INTEL_INFO(dev)->gen >= 5) {
5807 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5808 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5809 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5810 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005811 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5812 * for gen < 8) and if DRRS is supported (to make sure the
5813 * registers are not unnecessarily accessed).
5814 */
5815 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5816 crtc->config.has_drrs) {
5817 I915_WRITE(PIPE_DATA_M2(transcoder),
5818 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5819 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5820 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5821 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5822 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005823 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005824 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5825 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5826 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5827 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005828 }
5829}
5830
Vandana Kannanf769cd22014-08-05 07:51:22 -07005831void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005832{
5833 if (crtc->config.has_pch_encoder)
5834 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5835 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005836 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5837 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005838}
5839
Ville Syrjäläd288f652014-10-28 13:20:22 +02005840static void vlv_update_pll(struct intel_crtc *crtc,
5841 struct intel_crtc_config *pipe_config)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005842{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005843 u32 dpll, dpll_md;
5844
5845 /*
5846 * Enable DPIO clock input. We should never disable the reference
5847 * clock for pipe B, since VGA hotplug / manual detection depends
5848 * on it.
5849 */
5850 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5851 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5852 /* We should never disable this, set it here for state tracking */
5853 if (crtc->pipe == PIPE_B)
5854 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5855 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005856 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005857
Ville Syrjäläd288f652014-10-28 13:20:22 +02005858 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005859 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005860 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005861}
5862
Ville Syrjäläd288f652014-10-28 13:20:22 +02005863static void vlv_prepare_pll(struct intel_crtc *crtc,
5864 const struct intel_crtc_config *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005865{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005866 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005867 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005868 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005869 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005870 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005871 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005872
Daniel Vetter09153002012-12-12 14:06:44 +01005873 mutex_lock(&dev_priv->dpio_lock);
5874
Ville Syrjäläd288f652014-10-28 13:20:22 +02005875 bestn = pipe_config->dpll.n;
5876 bestm1 = pipe_config->dpll.m1;
5877 bestm2 = pipe_config->dpll.m2;
5878 bestp1 = pipe_config->dpll.p1;
5879 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005880
Jesse Barnes89b667f2013-04-18 14:51:36 -07005881 /* See eDP HDMI DPIO driver vbios notes doc */
5882
5883 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005884 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005885 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005886
5887 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005888 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005889
5890 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005891 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005892 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005893 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005894
5895 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005896 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005897
5898 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005899 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5900 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5901 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005902 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005903
5904 /*
5905 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5906 * but we don't support that).
5907 * Note: don't use the DAC post divider as it seems unstable.
5908 */
5909 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005910 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005911
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005912 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005913 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005914
Jesse Barnes89b667f2013-04-18 14:51:36 -07005915 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02005916 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005917 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5918 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005919 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005920 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005921 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005922 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005923 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005924
Daniel Vetter0a888182014-11-03 14:37:38 +01005925 if (crtc->config.has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07005926 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005927 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005928 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005929 0x0df40000);
5930 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005931 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005932 0x0df70000);
5933 } else { /* HDMI or VGA */
5934 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005935 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005936 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005937 0x0df70000);
5938 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005939 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005940 0x0df40000);
5941 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005942
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005943 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005944 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005945 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
5946 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005947 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005948 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005949
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005950 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005951 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005952}
5953
Ville Syrjäläd288f652014-10-28 13:20:22 +02005954static void chv_update_pll(struct intel_crtc *crtc,
5955 struct intel_crtc_config *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005956{
Ville Syrjäläd288f652014-10-28 13:20:22 +02005957 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005958 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5959 DPLL_VCO_ENABLE;
5960 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02005961 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005962
Ville Syrjäläd288f652014-10-28 13:20:22 +02005963 pipe_config->dpll_hw_state.dpll_md =
5964 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005965}
5966
Ville Syrjäläd288f652014-10-28 13:20:22 +02005967static void chv_prepare_pll(struct intel_crtc *crtc,
5968 const struct intel_crtc_config *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005969{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005970 struct drm_device *dev = crtc->base.dev;
5971 struct drm_i915_private *dev_priv = dev->dev_private;
5972 int pipe = crtc->pipe;
5973 int dpll_reg = DPLL(crtc->pipe);
5974 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005975 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005976 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5977 int refclk;
5978
Ville Syrjäläd288f652014-10-28 13:20:22 +02005979 bestn = pipe_config->dpll.n;
5980 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
5981 bestm1 = pipe_config->dpll.m1;
5982 bestm2 = pipe_config->dpll.m2 >> 22;
5983 bestp1 = pipe_config->dpll.p1;
5984 bestp2 = pipe_config->dpll.p2;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005985
5986 /*
5987 * Enable Refclk and SSC
5988 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005989 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02005990 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005991
5992 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005993
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005994 /* p1 and p2 divider */
5995 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5996 5 << DPIO_CHV_S1_DIV_SHIFT |
5997 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5998 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5999 1 << DPIO_CHV_K_DIV_SHIFT);
6000
6001 /* Feedback post-divider - m2 */
6002 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6003
6004 /* Feedback refclk divider - n and m1 */
6005 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6006 DPIO_CHV_M1_DIV_BY_2 |
6007 1 << DPIO_CHV_N_DIV_SHIFT);
6008
6009 /* M2 fraction division */
6010 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6011
6012 /* M2 fraction division enable */
6013 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6014 DPIO_CHV_FRAC_DIV_EN |
6015 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6016
6017 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006018 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006019 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6020 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6021 if (refclk == 100000)
6022 intcoeff = 11;
6023 else if (refclk == 38400)
6024 intcoeff = 10;
6025 else
6026 intcoeff = 9;
6027 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6028 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6029
6030 /* AFC Recal */
6031 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6032 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6033 DPIO_AFC_RECAL);
6034
6035 mutex_unlock(&dev_priv->dpio_lock);
6036}
6037
Ville Syrjäläd288f652014-10-28 13:20:22 +02006038/**
6039 * vlv_force_pll_on - forcibly enable just the PLL
6040 * @dev_priv: i915 private structure
6041 * @pipe: pipe PLL to enable
6042 * @dpll: PLL configuration
6043 *
6044 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6045 * in cases where we need the PLL enabled even when @pipe is not going to
6046 * be enabled.
6047 */
6048void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6049 const struct dpll *dpll)
6050{
6051 struct intel_crtc *crtc =
6052 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
6053 struct intel_crtc_config pipe_config = {
6054 .pixel_multiplier = 1,
6055 .dpll = *dpll,
6056 };
6057
6058 if (IS_CHERRYVIEW(dev)) {
6059 chv_update_pll(crtc, &pipe_config);
6060 chv_prepare_pll(crtc, &pipe_config);
6061 chv_enable_pll(crtc, &pipe_config);
6062 } else {
6063 vlv_update_pll(crtc, &pipe_config);
6064 vlv_prepare_pll(crtc, &pipe_config);
6065 vlv_enable_pll(crtc, &pipe_config);
6066 }
6067}
6068
6069/**
6070 * vlv_force_pll_off - forcibly disable just the PLL
6071 * @dev_priv: i915 private structure
6072 * @pipe: pipe PLL to disable
6073 *
6074 * Disable the PLL for @pipe. To be used in cases where we need
6075 * the PLL enabled even when @pipe is not going to be enabled.
6076 */
6077void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6078{
6079 if (IS_CHERRYVIEW(dev))
6080 chv_disable_pll(to_i915(dev), pipe);
6081 else
6082 vlv_disable_pll(to_i915(dev), pipe);
6083}
6084
Daniel Vetterf47709a2013-03-28 10:42:02 +01006085static void i9xx_update_pll(struct intel_crtc *crtc,
6086 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006087 int num_connectors)
6088{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006089 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006090 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006091 u32 dpll;
6092 bool is_sdvo;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006093 struct dpll *clock = &crtc->new_config->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006094
Daniel Vetterf47709a2013-03-28 10:42:02 +01006095 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306096
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006097 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6098 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006099
6100 dpll = DPLL_VGA_MODE_DIS;
6101
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006102 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006103 dpll |= DPLLB_MODE_LVDS;
6104 else
6105 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006106
Daniel Vetteref1b4602013-06-01 17:17:04 +02006107 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006108 dpll |= (crtc->new_config->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006109 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006110 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006111
6112 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006113 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006114
Daniel Vetter0a888182014-11-03 14:37:38 +01006115 if (crtc->new_config->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006116 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006117
6118 /* compute bitmask from p1 value */
6119 if (IS_PINEVIEW(dev))
6120 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6121 else {
6122 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6123 if (IS_G4X(dev) && reduced_clock)
6124 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6125 }
6126 switch (clock->p2) {
6127 case 5:
6128 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6129 break;
6130 case 7:
6131 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6132 break;
6133 case 10:
6134 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6135 break;
6136 case 14:
6137 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6138 break;
6139 }
6140 if (INTEL_INFO(dev)->gen >= 4)
6141 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6142
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006143 if (crtc->new_config->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006144 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006145 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006146 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6147 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6148 else
6149 dpll |= PLL_REF_INPUT_DREFCLK;
6150
6151 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006152 crtc->new_config->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006153
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006154 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006155 u32 dpll_md = (crtc->new_config->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006156 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006157 crtc->new_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006158 }
6159}
6160
Daniel Vetterf47709a2013-03-28 10:42:02 +01006161static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006162 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006163 int num_connectors)
6164{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006165 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006166 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006167 u32 dpll;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006168 struct dpll *clock = &crtc->new_config->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006169
Daniel Vetterf47709a2013-03-28 10:42:02 +01006170 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306171
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006172 dpll = DPLL_VGA_MODE_DIS;
6173
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006174 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006175 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6176 } else {
6177 if (clock->p1 == 2)
6178 dpll |= PLL_P1_DIVIDE_BY_TWO;
6179 else
6180 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6181 if (clock->p2 == 4)
6182 dpll |= PLL_P2_DIVIDE_BY_4;
6183 }
6184
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006185 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006186 dpll |= DPLL_DVO_2X_MODE;
6187
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006188 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006189 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6190 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6191 else
6192 dpll |= PLL_REF_INPUT_DREFCLK;
6193
6194 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006195 crtc->new_config->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006196}
6197
Daniel Vetter8a654f32013-06-01 17:16:22 +02006198static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006199{
6200 struct drm_device *dev = intel_crtc->base.dev;
6201 struct drm_i915_private *dev_priv = dev->dev_private;
6202 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006203 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006204 struct drm_display_mode *adjusted_mode =
6205 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006206 uint32_t crtc_vtotal, crtc_vblank_end;
6207 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006208
6209 /* We need to be careful not to changed the adjusted mode, for otherwise
6210 * the hw state checker will get angry at the mismatch. */
6211 crtc_vtotal = adjusted_mode->crtc_vtotal;
6212 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006213
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006214 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006215 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006216 crtc_vtotal -= 1;
6217 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006218
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006219 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006220 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6221 else
6222 vsyncshift = adjusted_mode->crtc_hsync_start -
6223 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006224 if (vsyncshift < 0)
6225 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006226 }
6227
6228 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006229 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006230
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006231 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006232 (adjusted_mode->crtc_hdisplay - 1) |
6233 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006234 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006235 (adjusted_mode->crtc_hblank_start - 1) |
6236 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006237 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006238 (adjusted_mode->crtc_hsync_start - 1) |
6239 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6240
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006241 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006242 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006243 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006244 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006245 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006246 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006247 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006248 (adjusted_mode->crtc_vsync_start - 1) |
6249 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6250
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006251 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6252 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6253 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6254 * bits. */
6255 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6256 (pipe == PIPE_B || pipe == PIPE_C))
6257 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6258
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006259 /* pipesrc controls the size that is scaled from, which should
6260 * always be the user's requested size.
6261 */
6262 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006263 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6264 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006265}
6266
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006267static void intel_get_pipe_timings(struct intel_crtc *crtc,
6268 struct intel_crtc_config *pipe_config)
6269{
6270 struct drm_device *dev = crtc->base.dev;
6271 struct drm_i915_private *dev_priv = dev->dev_private;
6272 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6273 uint32_t tmp;
6274
6275 tmp = I915_READ(HTOTAL(cpu_transcoder));
6276 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6277 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6278 tmp = I915_READ(HBLANK(cpu_transcoder));
6279 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6280 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6281 tmp = I915_READ(HSYNC(cpu_transcoder));
6282 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6283 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6284
6285 tmp = I915_READ(VTOTAL(cpu_transcoder));
6286 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6287 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6288 tmp = I915_READ(VBLANK(cpu_transcoder));
6289 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6290 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6291 tmp = I915_READ(VSYNC(cpu_transcoder));
6292 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6293 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6294
6295 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6296 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6297 pipe_config->adjusted_mode.crtc_vtotal += 1;
6298 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6299 }
6300
6301 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006302 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6303 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6304
6305 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6306 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006307}
6308
Daniel Vetterf6a83282014-02-11 15:28:57 -08006309void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6310 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006311{
Daniel Vetterf6a83282014-02-11 15:28:57 -08006312 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6313 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6314 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6315 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006316
Daniel Vetterf6a83282014-02-11 15:28:57 -08006317 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6318 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6319 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6320 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006321
Daniel Vetterf6a83282014-02-11 15:28:57 -08006322 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006323
Daniel Vetterf6a83282014-02-11 15:28:57 -08006324 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6325 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006326}
6327
Daniel Vetter84b046f2013-02-19 18:48:54 +01006328static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6329{
6330 struct drm_device *dev = intel_crtc->base.dev;
6331 struct drm_i915_private *dev_priv = dev->dev_private;
6332 uint32_t pipeconf;
6333
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006334 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006335
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006336 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6337 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6338 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006339
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006340 if (intel_crtc->config.double_wide)
6341 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006342
Daniel Vetterff9ce462013-04-24 14:57:17 +02006343 /* only g4x and later have fancy bpc/dither controls */
6344 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006345 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6346 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6347 pipeconf |= PIPECONF_DITHER_EN |
6348 PIPECONF_DITHER_TYPE_SP;
6349
6350 switch (intel_crtc->config.pipe_bpp) {
6351 case 18:
6352 pipeconf |= PIPECONF_6BPC;
6353 break;
6354 case 24:
6355 pipeconf |= PIPECONF_8BPC;
6356 break;
6357 case 30:
6358 pipeconf |= PIPECONF_10BPC;
6359 break;
6360 default:
6361 /* Case prevented by intel_choose_pipe_bpp_dither. */
6362 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006363 }
6364 }
6365
6366 if (HAS_PIPE_CXSR(dev)) {
6367 if (intel_crtc->lowfreq_avail) {
6368 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6369 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6370 } else {
6371 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006372 }
6373 }
6374
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006375 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6376 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006377 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006378 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6379 else
6380 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6381 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006382 pipeconf |= PIPECONF_PROGRESSIVE;
6383
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006384 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6385 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006386
Daniel Vetter84b046f2013-02-19 18:48:54 +01006387 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6388 POSTING_READ(PIPECONF(intel_crtc->pipe));
6389}
6390
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +02006391static int i9xx_crtc_compute_clock(struct intel_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08006392{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006393 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006394 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006395 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006396 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02006397 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006398 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006399 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006400 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006401
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006402 for_each_intel_encoder(dev, encoder) {
6403 if (encoder->new_crtc != crtc)
6404 continue;
6405
Chris Wilson5eddb702010-09-11 13:48:45 +01006406 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006407 case INTEL_OUTPUT_LVDS:
6408 is_lvds = true;
6409 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006410 case INTEL_OUTPUT_DSI:
6411 is_dsi = true;
6412 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02006413 default:
6414 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006415 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006416
Eric Anholtc751ce42010-03-25 11:48:48 -07006417 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006418 }
6419
Jani Nikulaf2335332013-09-13 11:03:09 +03006420 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006421 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006422
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006423 if (!crtc->new_config->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006424 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006425
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006426 /*
6427 * Returns a set of divisors for the desired target clock with
6428 * the given refclk, or FALSE. The returned values represent
6429 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6430 * 2) / p1 / p2.
6431 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006432 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006433 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006434 crtc->new_config->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006435 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006436 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006437 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6438 return -EINVAL;
6439 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006440
Jani Nikulaf2335332013-09-13 11:03:09 +03006441 if (is_lvds && dev_priv->lvds_downclock_avail) {
6442 /*
6443 * Ensure we match the reduced clock's P to the target
6444 * clock. If the clocks don't match, we can't switch
6445 * the display clock by using the FP0/FP1. In such case
6446 * we will disable the LVDS downclock feature.
6447 */
6448 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006449 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006450 dev_priv->lvds_downclock,
6451 refclk, &clock,
6452 &reduced_clock);
6453 }
6454 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006455 crtc->new_config->dpll.n = clock.n;
6456 crtc->new_config->dpll.m1 = clock.m1;
6457 crtc->new_config->dpll.m2 = clock.m2;
6458 crtc->new_config->dpll.p1 = clock.p1;
6459 crtc->new_config->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006460 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006461
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006462 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006463 i8xx_update_pll(crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306464 has_reduced_clock ? &reduced_clock : NULL,
6465 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006466 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006467 chv_update_pll(crtc, crtc->new_config);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006468 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006469 vlv_update_pll(crtc, crtc->new_config);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006470 } else {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006471 i9xx_update_pll(crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006472 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006473 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006474 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006475
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006476 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006477}
6478
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006479static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6480 struct intel_crtc_config *pipe_config)
6481{
6482 struct drm_device *dev = crtc->base.dev;
6483 struct drm_i915_private *dev_priv = dev->dev_private;
6484 uint32_t tmp;
6485
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006486 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6487 return;
6488
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006489 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006490 if (!(tmp & PFIT_ENABLE))
6491 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006492
Daniel Vetter06922822013-07-11 13:35:40 +02006493 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006494 if (INTEL_INFO(dev)->gen < 4) {
6495 if (crtc->pipe != PIPE_B)
6496 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006497 } else {
6498 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6499 return;
6500 }
6501
Daniel Vetter06922822013-07-11 13:35:40 +02006502 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006503 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6504 if (INTEL_INFO(dev)->gen < 5)
6505 pipe_config->gmch_pfit.lvds_border_bits =
6506 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6507}
6508
Jesse Barnesacbec812013-09-20 11:29:32 -07006509static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6510 struct intel_crtc_config *pipe_config)
6511{
6512 struct drm_device *dev = crtc->base.dev;
6513 struct drm_i915_private *dev_priv = dev->dev_private;
6514 int pipe = pipe_config->cpu_transcoder;
6515 intel_clock_t clock;
6516 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006517 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006518
Shobhit Kumarf573de52014-07-30 20:32:37 +05306519 /* In case of MIPI DPLL will not even be used */
6520 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6521 return;
6522
Jesse Barnesacbec812013-09-20 11:29:32 -07006523 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006524 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006525 mutex_unlock(&dev_priv->dpio_lock);
6526
6527 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6528 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6529 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6530 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6531 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6532
Ville Syrjäläf6466282013-10-14 14:50:31 +03006533 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006534
Ville Syrjäläf6466282013-10-14 14:50:31 +03006535 /* clock.dot is the fast clock */
6536 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006537}
6538
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006539static void i9xx_get_plane_config(struct intel_crtc *crtc,
6540 struct intel_plane_config *plane_config)
6541{
6542 struct drm_device *dev = crtc->base.dev;
6543 struct drm_i915_private *dev_priv = dev->dev_private;
6544 u32 val, base, offset;
6545 int pipe = crtc->pipe, plane = crtc->plane;
6546 int fourcc, pixel_format;
6547 int aligned_height;
6548
Dave Airlie66e514c2014-04-03 07:51:54 +10006549 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6550 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006551 DRM_DEBUG_KMS("failed to alloc fb\n");
6552 return;
6553 }
6554
6555 val = I915_READ(DSPCNTR(plane));
6556
6557 if (INTEL_INFO(dev)->gen >= 4)
6558 if (val & DISPPLANE_TILED)
6559 plane_config->tiled = true;
6560
6561 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6562 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006563 crtc->base.primary->fb->pixel_format = fourcc;
6564 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006565 drm_format_plane_cpp(fourcc, 0) * 8;
6566
6567 if (INTEL_INFO(dev)->gen >= 4) {
6568 if (plane_config->tiled)
6569 offset = I915_READ(DSPTILEOFF(plane));
6570 else
6571 offset = I915_READ(DSPLINOFF(plane));
6572 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6573 } else {
6574 base = I915_READ(DSPADDR(plane));
6575 }
6576 plane_config->base = base;
6577
6578 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006579 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6580 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006581
6582 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006583 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006584
Dave Airlie66e514c2014-04-03 07:51:54 +10006585 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006586 plane_config->tiled);
6587
Fabian Frederick1267a262014-07-01 20:39:41 +02006588 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6589 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006590
6591 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006592 pipe, plane, crtc->base.primary->fb->width,
6593 crtc->base.primary->fb->height,
6594 crtc->base.primary->fb->bits_per_pixel, base,
6595 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006596 plane_config->size);
6597
6598}
6599
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006600static void chv_crtc_clock_get(struct intel_crtc *crtc,
6601 struct intel_crtc_config *pipe_config)
6602{
6603 struct drm_device *dev = crtc->base.dev;
6604 struct drm_i915_private *dev_priv = dev->dev_private;
6605 int pipe = pipe_config->cpu_transcoder;
6606 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6607 intel_clock_t clock;
6608 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6609 int refclk = 100000;
6610
6611 mutex_lock(&dev_priv->dpio_lock);
6612 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6613 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6614 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6615 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6616 mutex_unlock(&dev_priv->dpio_lock);
6617
6618 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6619 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6620 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6621 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6622 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6623
6624 chv_clock(refclk, &clock);
6625
6626 /* clock.dot is the fast clock */
6627 pipe_config->port_clock = clock.dot / 5;
6628}
6629
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006630static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6631 struct intel_crtc_config *pipe_config)
6632{
6633 struct drm_device *dev = crtc->base.dev;
6634 struct drm_i915_private *dev_priv = dev->dev_private;
6635 uint32_t tmp;
6636
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006637 if (!intel_display_power_is_enabled(dev_priv,
6638 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006639 return false;
6640
Daniel Vettere143a212013-07-04 12:01:15 +02006641 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006642 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006643
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006644 tmp = I915_READ(PIPECONF(crtc->pipe));
6645 if (!(tmp & PIPECONF_ENABLE))
6646 return false;
6647
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006648 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6649 switch (tmp & PIPECONF_BPC_MASK) {
6650 case PIPECONF_6BPC:
6651 pipe_config->pipe_bpp = 18;
6652 break;
6653 case PIPECONF_8BPC:
6654 pipe_config->pipe_bpp = 24;
6655 break;
6656 case PIPECONF_10BPC:
6657 pipe_config->pipe_bpp = 30;
6658 break;
6659 default:
6660 break;
6661 }
6662 }
6663
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006664 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6665 pipe_config->limited_color_range = true;
6666
Ville Syrjälä282740f2013-09-04 18:30:03 +03006667 if (INTEL_INFO(dev)->gen < 4)
6668 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6669
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006670 intel_get_pipe_timings(crtc, pipe_config);
6671
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006672 i9xx_get_pfit_config(crtc, pipe_config);
6673
Daniel Vetter6c49f242013-06-06 12:45:25 +02006674 if (INTEL_INFO(dev)->gen >= 4) {
6675 tmp = I915_READ(DPLL_MD(crtc->pipe));
6676 pipe_config->pixel_multiplier =
6677 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6678 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006679 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006680 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6681 tmp = I915_READ(DPLL(crtc->pipe));
6682 pipe_config->pixel_multiplier =
6683 ((tmp & SDVO_MULTIPLIER_MASK)
6684 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6685 } else {
6686 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6687 * port and will be fixed up in the encoder->get_config
6688 * function. */
6689 pipe_config->pixel_multiplier = 1;
6690 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006691 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6692 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006693 /*
6694 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6695 * on 830. Filter it out here so that we don't
6696 * report errors due to that.
6697 */
6698 if (IS_I830(dev))
6699 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6700
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006701 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6702 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006703 } else {
6704 /* Mask out read-only status bits. */
6705 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6706 DPLL_PORTC_READY_MASK |
6707 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006708 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006709
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006710 if (IS_CHERRYVIEW(dev))
6711 chv_crtc_clock_get(crtc, pipe_config);
6712 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006713 vlv_crtc_clock_get(crtc, pipe_config);
6714 else
6715 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006716
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006717 return true;
6718}
6719
Paulo Zanonidde86e22012-12-01 12:04:25 -02006720static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006721{
6722 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006723 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006724 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006725 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006726 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006727 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006728 bool has_ck505 = false;
6729 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006730
6731 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006732 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006733 switch (encoder->type) {
6734 case INTEL_OUTPUT_LVDS:
6735 has_panel = true;
6736 has_lvds = true;
6737 break;
6738 case INTEL_OUTPUT_EDP:
6739 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006740 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006741 has_cpu_edp = true;
6742 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02006743 default:
6744 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006745 }
6746 }
6747
Keith Packard99eb6a02011-09-26 14:29:12 -07006748 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006749 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006750 can_ssc = has_ck505;
6751 } else {
6752 has_ck505 = false;
6753 can_ssc = true;
6754 }
6755
Imre Deak2de69052013-05-08 13:14:04 +03006756 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6757 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006758
6759 /* Ironlake: try to setup display ref clock before DPLL
6760 * enabling. This is only under driver's control after
6761 * PCH B stepping, previous chipset stepping should be
6762 * ignoring this setting.
6763 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006764 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006765
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006766 /* As we must carefully and slowly disable/enable each source in turn,
6767 * compute the final state we want first and check if we need to
6768 * make any changes at all.
6769 */
6770 final = val;
6771 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006772 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006773 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006774 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006775 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6776
6777 final &= ~DREF_SSC_SOURCE_MASK;
6778 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6779 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006780
Keith Packard199e5d72011-09-22 12:01:57 -07006781 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006782 final |= DREF_SSC_SOURCE_ENABLE;
6783
6784 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6785 final |= DREF_SSC1_ENABLE;
6786
6787 if (has_cpu_edp) {
6788 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6789 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6790 else
6791 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6792 } else
6793 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6794 } else {
6795 final |= DREF_SSC_SOURCE_DISABLE;
6796 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6797 }
6798
6799 if (final == val)
6800 return;
6801
6802 /* Always enable nonspread source */
6803 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6804
6805 if (has_ck505)
6806 val |= DREF_NONSPREAD_CK505_ENABLE;
6807 else
6808 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6809
6810 if (has_panel) {
6811 val &= ~DREF_SSC_SOURCE_MASK;
6812 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006813
Keith Packard199e5d72011-09-22 12:01:57 -07006814 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006815 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006816 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006817 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006818 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006819 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006820
6821 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006822 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006823 POSTING_READ(PCH_DREF_CONTROL);
6824 udelay(200);
6825
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006826 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006827
6828 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006829 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006830 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006831 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006832 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006833 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006834 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006835 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006836 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006837
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006838 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006839 POSTING_READ(PCH_DREF_CONTROL);
6840 udelay(200);
6841 } else {
6842 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6843
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006844 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006845
6846 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006847 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006848
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006849 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006850 POSTING_READ(PCH_DREF_CONTROL);
6851 udelay(200);
6852
6853 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006854 val &= ~DREF_SSC_SOURCE_MASK;
6855 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006856
6857 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006858 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006859
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006860 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006861 POSTING_READ(PCH_DREF_CONTROL);
6862 udelay(200);
6863 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006864
6865 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006866}
6867
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006868static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006869{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006870 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006871
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006872 tmp = I915_READ(SOUTH_CHICKEN2);
6873 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6874 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006875
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006876 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6877 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6878 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006879
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006880 tmp = I915_READ(SOUTH_CHICKEN2);
6881 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6882 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006883
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006884 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6885 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6886 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006887}
6888
6889/* WaMPhyProgramming:hsw */
6890static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6891{
6892 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006893
6894 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6895 tmp &= ~(0xFF << 24);
6896 tmp |= (0x12 << 24);
6897 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6898
Paulo Zanonidde86e22012-12-01 12:04:25 -02006899 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6900 tmp |= (1 << 11);
6901 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6902
6903 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6904 tmp |= (1 << 11);
6905 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6906
Paulo Zanonidde86e22012-12-01 12:04:25 -02006907 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6908 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6909 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6910
6911 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6912 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6913 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6914
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006915 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6916 tmp &= ~(7 << 13);
6917 tmp |= (5 << 13);
6918 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006919
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006920 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6921 tmp &= ~(7 << 13);
6922 tmp |= (5 << 13);
6923 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006924
6925 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6926 tmp &= ~0xFF;
6927 tmp |= 0x1C;
6928 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6929
6930 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6931 tmp &= ~0xFF;
6932 tmp |= 0x1C;
6933 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6934
6935 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6936 tmp &= ~(0xFF << 16);
6937 tmp |= (0x1C << 16);
6938 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6939
6940 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6941 tmp &= ~(0xFF << 16);
6942 tmp |= (0x1C << 16);
6943 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6944
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006945 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6946 tmp |= (1 << 27);
6947 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006948
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006949 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6950 tmp |= (1 << 27);
6951 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006952
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006953 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6954 tmp &= ~(0xF << 28);
6955 tmp |= (4 << 28);
6956 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006957
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006958 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6959 tmp &= ~(0xF << 28);
6960 tmp |= (4 << 28);
6961 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006962}
6963
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006964/* Implements 3 different sequences from BSpec chapter "Display iCLK
6965 * Programming" based on the parameters passed:
6966 * - Sequence to enable CLKOUT_DP
6967 * - Sequence to enable CLKOUT_DP without spread
6968 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6969 */
6970static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6971 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006972{
6973 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006974 uint32_t reg, tmp;
6975
6976 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6977 with_spread = true;
6978 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6979 with_fdi, "LP PCH doesn't have FDI\n"))
6980 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006981
6982 mutex_lock(&dev_priv->dpio_lock);
6983
6984 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6985 tmp &= ~SBI_SSCCTL_DISABLE;
6986 tmp |= SBI_SSCCTL_PATHALT;
6987 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6988
6989 udelay(24);
6990
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006991 if (with_spread) {
6992 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6993 tmp &= ~SBI_SSCCTL_PATHALT;
6994 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006995
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006996 if (with_fdi) {
6997 lpt_reset_fdi_mphy(dev_priv);
6998 lpt_program_fdi_mphy(dev_priv);
6999 }
7000 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007001
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007002 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7003 SBI_GEN0 : SBI_DBUFF0;
7004 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7005 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7006 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007007
7008 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007009}
7010
Paulo Zanoni47701c32013-07-23 11:19:25 -03007011/* Sequence to disable CLKOUT_DP */
7012static void lpt_disable_clkout_dp(struct drm_device *dev)
7013{
7014 struct drm_i915_private *dev_priv = dev->dev_private;
7015 uint32_t reg, tmp;
7016
7017 mutex_lock(&dev_priv->dpio_lock);
7018
7019 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7020 SBI_GEN0 : SBI_DBUFF0;
7021 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7022 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7023 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7024
7025 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7026 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7027 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7028 tmp |= SBI_SSCCTL_PATHALT;
7029 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7030 udelay(32);
7031 }
7032 tmp |= SBI_SSCCTL_DISABLE;
7033 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7034 }
7035
7036 mutex_unlock(&dev_priv->dpio_lock);
7037}
7038
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007039static void lpt_init_pch_refclk(struct drm_device *dev)
7040{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007041 struct intel_encoder *encoder;
7042 bool has_vga = false;
7043
Damien Lespiaub2784e12014-08-05 11:29:37 +01007044 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007045 switch (encoder->type) {
7046 case INTEL_OUTPUT_ANALOG:
7047 has_vga = true;
7048 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007049 default:
7050 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007051 }
7052 }
7053
Paulo Zanoni47701c32013-07-23 11:19:25 -03007054 if (has_vga)
7055 lpt_enable_clkout_dp(dev, true, true);
7056 else
7057 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007058}
7059
Paulo Zanonidde86e22012-12-01 12:04:25 -02007060/*
7061 * Initialize reference clocks when the driver loads
7062 */
7063void intel_init_pch_refclk(struct drm_device *dev)
7064{
7065 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7066 ironlake_init_pch_refclk(dev);
7067 else if (HAS_PCH_LPT(dev))
7068 lpt_init_pch_refclk(dev);
7069}
7070
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007071static int ironlake_get_refclk(struct drm_crtc *crtc)
7072{
7073 struct drm_device *dev = crtc->dev;
7074 struct drm_i915_private *dev_priv = dev->dev_private;
7075 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007076 int num_connectors = 0;
7077 bool is_lvds = false;
7078
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007079 for_each_intel_encoder(dev, encoder) {
7080 if (encoder->new_crtc != to_intel_crtc(crtc))
7081 continue;
7082
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007083 switch (encoder->type) {
7084 case INTEL_OUTPUT_LVDS:
7085 is_lvds = true;
7086 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007087 default:
7088 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007089 }
7090 num_connectors++;
7091 }
7092
7093 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007094 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007095 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007096 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007097 }
7098
7099 return 120000;
7100}
7101
Daniel Vetter6ff93602013-04-19 11:24:36 +02007102static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007103{
7104 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7106 int pipe = intel_crtc->pipe;
7107 uint32_t val;
7108
Daniel Vetter78114072013-06-13 00:54:57 +02007109 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007110
Daniel Vetter965e0c42013-03-27 00:44:57 +01007111 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007112 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007113 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007114 break;
7115 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007116 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007117 break;
7118 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007119 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007120 break;
7121 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007122 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007123 break;
7124 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007125 /* Case prevented by intel_choose_pipe_bpp_dither. */
7126 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007127 }
7128
Daniel Vetterd8b32242013-04-25 17:54:44 +02007129 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007130 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7131
Daniel Vetter6ff93602013-04-19 11:24:36 +02007132 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007133 val |= PIPECONF_INTERLACED_ILK;
7134 else
7135 val |= PIPECONF_PROGRESSIVE;
7136
Daniel Vetter50f3b012013-03-27 00:44:56 +01007137 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007138 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007139
Paulo Zanonic8203562012-09-12 10:06:29 -03007140 I915_WRITE(PIPECONF(pipe), val);
7141 POSTING_READ(PIPECONF(pipe));
7142}
7143
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007144/*
7145 * Set up the pipe CSC unit.
7146 *
7147 * Currently only full range RGB to limited range RGB conversion
7148 * is supported, but eventually this should handle various
7149 * RGB<->YCbCr scenarios as well.
7150 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007151static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007152{
7153 struct drm_device *dev = crtc->dev;
7154 struct drm_i915_private *dev_priv = dev->dev_private;
7155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7156 int pipe = intel_crtc->pipe;
7157 uint16_t coeff = 0x7800; /* 1.0 */
7158
7159 /*
7160 * TODO: Check what kind of values actually come out of the pipe
7161 * with these coeff/postoff values and adjust to get the best
7162 * accuracy. Perhaps we even need to take the bpc value into
7163 * consideration.
7164 */
7165
Daniel Vetter50f3b012013-03-27 00:44:56 +01007166 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007167 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7168
7169 /*
7170 * GY/GU and RY/RU should be the other way around according
7171 * to BSpec, but reality doesn't agree. Just set them up in
7172 * a way that results in the correct picture.
7173 */
7174 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7175 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7176
7177 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7178 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7179
7180 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7181 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7182
7183 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7184 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7185 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7186
7187 if (INTEL_INFO(dev)->gen > 6) {
7188 uint16_t postoff = 0;
7189
Daniel Vetter50f3b012013-03-27 00:44:56 +01007190 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007191 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007192
7193 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7194 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7195 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7196
7197 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7198 } else {
7199 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7200
Daniel Vetter50f3b012013-03-27 00:44:56 +01007201 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007202 mode |= CSC_BLACK_SCREEN_OFFSET;
7203
7204 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7205 }
7206}
7207
Daniel Vetter6ff93602013-04-19 11:24:36 +02007208static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007209{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007210 struct drm_device *dev = crtc->dev;
7211 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007213 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02007214 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007215 uint32_t val;
7216
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007217 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007218
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007219 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007220 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7221
Daniel Vetter6ff93602013-04-19 11:24:36 +02007222 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007223 val |= PIPECONF_INTERLACED_ILK;
7224 else
7225 val |= PIPECONF_PROGRESSIVE;
7226
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007227 I915_WRITE(PIPECONF(cpu_transcoder), val);
7228 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007229
7230 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7231 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007232
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307233 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007234 val = 0;
7235
7236 switch (intel_crtc->config.pipe_bpp) {
7237 case 18:
7238 val |= PIPEMISC_DITHER_6_BPC;
7239 break;
7240 case 24:
7241 val |= PIPEMISC_DITHER_8_BPC;
7242 break;
7243 case 30:
7244 val |= PIPEMISC_DITHER_10_BPC;
7245 break;
7246 case 36:
7247 val |= PIPEMISC_DITHER_12_BPC;
7248 break;
7249 default:
7250 /* Case prevented by pipe_config_set_bpp. */
7251 BUG();
7252 }
7253
7254 if (intel_crtc->config.dither)
7255 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7256
7257 I915_WRITE(PIPEMISC(pipe), val);
7258 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007259}
7260
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007261static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007262 intel_clock_t *clock,
7263 bool *has_reduced_clock,
7264 intel_clock_t *reduced_clock)
7265{
7266 struct drm_device *dev = crtc->dev;
7267 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007269 int refclk;
7270 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02007271 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007272
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007273 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007274
7275 refclk = ironlake_get_refclk(crtc);
7276
7277 /*
7278 * Returns a set of divisors for the desired target clock with the given
7279 * refclk, or FALSE. The returned values represent the clock equation:
7280 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7281 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007282 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007283 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007284 intel_crtc->new_config->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007285 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007286 if (!ret)
7287 return false;
7288
7289 if (is_lvds && dev_priv->lvds_downclock_avail) {
7290 /*
7291 * Ensure we match the reduced clock's P to the target clock.
7292 * If the clocks don't match, we can't switch the display clock
7293 * by using the FP0/FP1. In such case we will disable the LVDS
7294 * downclock feature.
7295 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007296 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007297 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007298 dev_priv->lvds_downclock,
7299 refclk, clock,
7300 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007301 }
7302
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007303 return true;
7304}
7305
Paulo Zanonid4b19312012-11-29 11:29:32 -02007306int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7307{
7308 /*
7309 * Account for spread spectrum to avoid
7310 * oversubscribing the link. Max center spread
7311 * is 2.5%; use 5% for safety's sake.
7312 */
7313 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007314 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007315}
7316
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007317static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007318{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007319 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007320}
7321
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007322static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007323 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007324 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007325{
7326 struct drm_crtc *crtc = &intel_crtc->base;
7327 struct drm_device *dev = crtc->dev;
7328 struct drm_i915_private *dev_priv = dev->dev_private;
7329 struct intel_encoder *intel_encoder;
7330 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007331 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007332 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007333
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007334 for_each_intel_encoder(dev, intel_encoder) {
7335 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7336 continue;
7337
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007338 switch (intel_encoder->type) {
7339 case INTEL_OUTPUT_LVDS:
7340 is_lvds = true;
7341 break;
7342 case INTEL_OUTPUT_SDVO:
7343 case INTEL_OUTPUT_HDMI:
7344 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007345 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007346 default:
7347 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007348 }
7349
7350 num_connectors++;
7351 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007352
Chris Wilsonc1858122010-12-03 21:35:48 +00007353 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007354 factor = 21;
7355 if (is_lvds) {
7356 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007357 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007358 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007359 factor = 25;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007360 } else if (intel_crtc->new_config->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007361 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007362
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007363 if (ironlake_needs_fb_cb_tune(&intel_crtc->new_config->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007364 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007365
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007366 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7367 *fp2 |= FP_CB_TUNE;
7368
Chris Wilson5eddb702010-09-11 13:48:45 +01007369 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007370
Eric Anholta07d6782011-03-30 13:01:08 -07007371 if (is_lvds)
7372 dpll |= DPLLB_MODE_LVDS;
7373 else
7374 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007375
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007376 dpll |= (intel_crtc->new_config->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007377 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007378
7379 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007380 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007381 if (intel_crtc->new_config->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007382 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007383
Eric Anholta07d6782011-03-30 13:01:08 -07007384 /* compute bitmask from p1 value */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007385 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007386 /* also FPA1 */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007387 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007388
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007389 switch (intel_crtc->new_config->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007390 case 5:
7391 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7392 break;
7393 case 7:
7394 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7395 break;
7396 case 10:
7397 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7398 break;
7399 case 14:
7400 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7401 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007402 }
7403
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007404 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007405 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007406 else
7407 dpll |= PLL_REF_INPUT_DREFCLK;
7408
Daniel Vetter959e16d2013-06-05 13:34:21 +02007409 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007410}
7411
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007412static int ironlake_crtc_compute_clock(struct intel_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08007413{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007414 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007415 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007416 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007417 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007418 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007419 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007420
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007421 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007422
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007423 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7424 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7425
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007426 ok = ironlake_compute_clocks(&crtc->base, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007427 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007428 if (!ok && !crtc->new_config->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007429 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7430 return -EINVAL;
7431 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007432 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007433 if (!crtc->new_config->clock_set) {
7434 crtc->new_config->dpll.n = clock.n;
7435 crtc->new_config->dpll.m1 = clock.m1;
7436 crtc->new_config->dpll.m2 = clock.m2;
7437 crtc->new_config->dpll.p1 = clock.p1;
7438 crtc->new_config->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007439 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007440
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007441 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007442 if (crtc->new_config->has_pch_encoder) {
7443 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007444 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007445 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007446
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007447 dpll = ironlake_compute_dpll(crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007448 &fp, &reduced_clock,
7449 has_reduced_clock ? &fp2 : NULL);
7450
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007451 crtc->new_config->dpll_hw_state.dpll = dpll;
7452 crtc->new_config->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007453 if (has_reduced_clock)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007454 crtc->new_config->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007455 else
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007456 crtc->new_config->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007457
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007458 pll = intel_get_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007459 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007460 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007461 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007462 return -EINVAL;
7463 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007464 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007465
Jani Nikulad330a952014-01-21 11:24:25 +02007466 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007467 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007468 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007469 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007470
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007471 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007472}
7473
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007474static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7475 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007476{
7477 struct drm_device *dev = crtc->base.dev;
7478 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007479 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007480
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007481 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7482 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7483 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7484 & ~TU_SIZE_MASK;
7485 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7486 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7487 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7488}
7489
7490static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7491 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007492 struct intel_link_m_n *m_n,
7493 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007494{
7495 struct drm_device *dev = crtc->base.dev;
7496 struct drm_i915_private *dev_priv = dev->dev_private;
7497 enum pipe pipe = crtc->pipe;
7498
7499 if (INTEL_INFO(dev)->gen >= 5) {
7500 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7501 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7502 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7503 & ~TU_SIZE_MASK;
7504 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7505 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7506 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007507 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7508 * gen < 8) and if DRRS is supported (to make sure the
7509 * registers are not unnecessarily read).
7510 */
7511 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7512 crtc->config.has_drrs) {
7513 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7514 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7515 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7516 & ~TU_SIZE_MASK;
7517 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7518 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7519 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7520 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007521 } else {
7522 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7523 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7524 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7525 & ~TU_SIZE_MASK;
7526 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7527 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7528 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7529 }
7530}
7531
7532void intel_dp_get_m_n(struct intel_crtc *crtc,
7533 struct intel_crtc_config *pipe_config)
7534{
7535 if (crtc->config.has_pch_encoder)
7536 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7537 else
7538 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007539 &pipe_config->dp_m_n,
7540 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007541}
7542
Daniel Vetter72419202013-04-04 13:28:53 +02007543static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7544 struct intel_crtc_config *pipe_config)
7545{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007546 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007547 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007548}
7549
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007550static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7551 struct intel_crtc_config *pipe_config)
7552{
7553 struct drm_device *dev = crtc->base.dev;
7554 struct drm_i915_private *dev_priv = dev->dev_private;
7555 uint32_t tmp;
7556
7557 tmp = I915_READ(PF_CTL(crtc->pipe));
7558
7559 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007560 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007561 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7562 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007563
7564 /* We currently do not free assignements of panel fitters on
7565 * ivb/hsw (since we don't use the higher upscaling modes which
7566 * differentiates them) so just WARN about this case for now. */
7567 if (IS_GEN7(dev)) {
7568 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7569 PF_PIPE_SEL_IVB(crtc->pipe));
7570 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007571 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007572}
7573
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007574static void ironlake_get_plane_config(struct intel_crtc *crtc,
7575 struct intel_plane_config *plane_config)
7576{
7577 struct drm_device *dev = crtc->base.dev;
7578 struct drm_i915_private *dev_priv = dev->dev_private;
7579 u32 val, base, offset;
7580 int pipe = crtc->pipe, plane = crtc->plane;
7581 int fourcc, pixel_format;
7582 int aligned_height;
7583
Dave Airlie66e514c2014-04-03 07:51:54 +10007584 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7585 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007586 DRM_DEBUG_KMS("failed to alloc fb\n");
7587 return;
7588 }
7589
7590 val = I915_READ(DSPCNTR(plane));
7591
7592 if (INTEL_INFO(dev)->gen >= 4)
7593 if (val & DISPPLANE_TILED)
7594 plane_config->tiled = true;
7595
7596 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7597 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007598 crtc->base.primary->fb->pixel_format = fourcc;
7599 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007600 drm_format_plane_cpp(fourcc, 0) * 8;
7601
7602 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7603 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7604 offset = I915_READ(DSPOFFSET(plane));
7605 } else {
7606 if (plane_config->tiled)
7607 offset = I915_READ(DSPTILEOFF(plane));
7608 else
7609 offset = I915_READ(DSPLINOFF(plane));
7610 }
7611 plane_config->base = base;
7612
7613 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007614 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7615 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007616
7617 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007618 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007619
Dave Airlie66e514c2014-04-03 07:51:54 +10007620 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007621 plane_config->tiled);
7622
Fabian Frederick1267a262014-07-01 20:39:41 +02007623 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7624 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007625
7626 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007627 pipe, plane, crtc->base.primary->fb->width,
7628 crtc->base.primary->fb->height,
7629 crtc->base.primary->fb->bits_per_pixel, base,
7630 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007631 plane_config->size);
7632}
7633
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007634static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7635 struct intel_crtc_config *pipe_config)
7636{
7637 struct drm_device *dev = crtc->base.dev;
7638 struct drm_i915_private *dev_priv = dev->dev_private;
7639 uint32_t tmp;
7640
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007641 if (!intel_display_power_is_enabled(dev_priv,
7642 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007643 return false;
7644
Daniel Vettere143a212013-07-04 12:01:15 +02007645 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007646 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007647
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007648 tmp = I915_READ(PIPECONF(crtc->pipe));
7649 if (!(tmp & PIPECONF_ENABLE))
7650 return false;
7651
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007652 switch (tmp & PIPECONF_BPC_MASK) {
7653 case PIPECONF_6BPC:
7654 pipe_config->pipe_bpp = 18;
7655 break;
7656 case PIPECONF_8BPC:
7657 pipe_config->pipe_bpp = 24;
7658 break;
7659 case PIPECONF_10BPC:
7660 pipe_config->pipe_bpp = 30;
7661 break;
7662 case PIPECONF_12BPC:
7663 pipe_config->pipe_bpp = 36;
7664 break;
7665 default:
7666 break;
7667 }
7668
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007669 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7670 pipe_config->limited_color_range = true;
7671
Daniel Vetterab9412b2013-05-03 11:49:46 +02007672 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007673 struct intel_shared_dpll *pll;
7674
Daniel Vetter88adfff2013-03-28 10:42:01 +01007675 pipe_config->has_pch_encoder = true;
7676
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007677 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7678 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7679 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007680
7681 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007682
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007683 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007684 pipe_config->shared_dpll =
7685 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007686 } else {
7687 tmp = I915_READ(PCH_DPLL_SEL);
7688 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7689 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7690 else
7691 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7692 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007693
7694 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7695
7696 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7697 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007698
7699 tmp = pipe_config->dpll_hw_state.dpll;
7700 pipe_config->pixel_multiplier =
7701 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7702 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007703
7704 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007705 } else {
7706 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007707 }
7708
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007709 intel_get_pipe_timings(crtc, pipe_config);
7710
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007711 ironlake_get_pfit_config(crtc, pipe_config);
7712
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007713 return true;
7714}
7715
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007716static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7717{
7718 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007719 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007720
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007721 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007722 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007723 pipe_name(crtc->pipe));
7724
7725 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007726 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7727 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7728 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007729 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7730 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7731 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007732 if (IS_HASWELL(dev))
7733 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7734 "CPU PWM2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007735 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7736 "PCH PWM1 enabled\n");
7737 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7738 "Utility pin enabled\n");
7739 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7740
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007741 /*
7742 * In theory we can still leave IRQs enabled, as long as only the HPD
7743 * interrupts remain enabled. We used to check for that, but since it's
7744 * gen-specific and since we only disable LCPLL after we fully disable
7745 * the interrupts, the check below should be enough.
7746 */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007747 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007748}
7749
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007750static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7751{
7752 struct drm_device *dev = dev_priv->dev;
7753
7754 if (IS_HASWELL(dev))
7755 return I915_READ(D_COMP_HSW);
7756 else
7757 return I915_READ(D_COMP_BDW);
7758}
7759
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007760static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7761{
7762 struct drm_device *dev = dev_priv->dev;
7763
7764 if (IS_HASWELL(dev)) {
7765 mutex_lock(&dev_priv->rps.hw_lock);
7766 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7767 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007768 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007769 mutex_unlock(&dev_priv->rps.hw_lock);
7770 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007771 I915_WRITE(D_COMP_BDW, val);
7772 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007773 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007774}
7775
7776/*
7777 * This function implements pieces of two sequences from BSpec:
7778 * - Sequence for display software to disable LCPLL
7779 * - Sequence for display software to allow package C8+
7780 * The steps implemented here are just the steps that actually touch the LCPLL
7781 * register. Callers should take care of disabling all the display engine
7782 * functions, doing the mode unset, fixing interrupts, etc.
7783 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007784static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7785 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007786{
7787 uint32_t val;
7788
7789 assert_can_disable_lcpll(dev_priv);
7790
7791 val = I915_READ(LCPLL_CTL);
7792
7793 if (switch_to_fclk) {
7794 val |= LCPLL_CD_SOURCE_FCLK;
7795 I915_WRITE(LCPLL_CTL, val);
7796
7797 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7798 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7799 DRM_ERROR("Switching to FCLK failed\n");
7800
7801 val = I915_READ(LCPLL_CTL);
7802 }
7803
7804 val |= LCPLL_PLL_DISABLE;
7805 I915_WRITE(LCPLL_CTL, val);
7806 POSTING_READ(LCPLL_CTL);
7807
7808 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7809 DRM_ERROR("LCPLL still locked\n");
7810
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007811 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007812 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007813 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007814 ndelay(100);
7815
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007816 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7817 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007818 DRM_ERROR("D_COMP RCOMP still in progress\n");
7819
7820 if (allow_power_down) {
7821 val = I915_READ(LCPLL_CTL);
7822 val |= LCPLL_POWER_DOWN_ALLOW;
7823 I915_WRITE(LCPLL_CTL, val);
7824 POSTING_READ(LCPLL_CTL);
7825 }
7826}
7827
7828/*
7829 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7830 * source.
7831 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007832static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007833{
7834 uint32_t val;
7835
7836 val = I915_READ(LCPLL_CTL);
7837
7838 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7839 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7840 return;
7841
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007842 /*
7843 * Make sure we're not on PC8 state before disabling PC8, otherwise
7844 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7845 *
7846 * The other problem is that hsw_restore_lcpll() is called as part of
7847 * the runtime PM resume sequence, so we can't just call
7848 * gen6_gt_force_wake_get() because that function calls
7849 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7850 * while we are on the resume sequence. So to solve this problem we have
7851 * to call special forcewake code that doesn't touch runtime PM and
7852 * doesn't enable the forcewake delayed work.
7853 */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007854 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007855 if (dev_priv->uncore.forcewake_count++ == 0)
7856 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007857 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007858
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007859 if (val & LCPLL_POWER_DOWN_ALLOW) {
7860 val &= ~LCPLL_POWER_DOWN_ALLOW;
7861 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007862 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007863 }
7864
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007865 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007866 val |= D_COMP_COMP_FORCE;
7867 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007868 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007869
7870 val = I915_READ(LCPLL_CTL);
7871 val &= ~LCPLL_PLL_DISABLE;
7872 I915_WRITE(LCPLL_CTL, val);
7873
7874 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7875 DRM_ERROR("LCPLL not locked yet\n");
7876
7877 if (val & LCPLL_CD_SOURCE_FCLK) {
7878 val = I915_READ(LCPLL_CTL);
7879 val &= ~LCPLL_CD_SOURCE_FCLK;
7880 I915_WRITE(LCPLL_CTL, val);
7881
7882 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7883 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7884 DRM_ERROR("Switching back to LCPLL failed\n");
7885 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007886
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007887 /* See the big comment above. */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007888 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007889 if (--dev_priv->uncore.forcewake_count == 0)
7890 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007891 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007892}
7893
Paulo Zanoni765dab62014-03-07 20:08:18 -03007894/*
7895 * Package states C8 and deeper are really deep PC states that can only be
7896 * reached when all the devices on the system allow it, so even if the graphics
7897 * device allows PC8+, it doesn't mean the system will actually get to these
7898 * states. Our driver only allows PC8+ when going into runtime PM.
7899 *
7900 * The requirements for PC8+ are that all the outputs are disabled, the power
7901 * well is disabled and most interrupts are disabled, and these are also
7902 * requirements for runtime PM. When these conditions are met, we manually do
7903 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7904 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7905 * hang the machine.
7906 *
7907 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7908 * the state of some registers, so when we come back from PC8+ we need to
7909 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7910 * need to take care of the registers kept by RC6. Notice that this happens even
7911 * if we don't put the device in PCI D3 state (which is what currently happens
7912 * because of the runtime PM support).
7913 *
7914 * For more, read "Display Sequences for Package C8" on the hardware
7915 * documentation.
7916 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007917void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007918{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007919 struct drm_device *dev = dev_priv->dev;
7920 uint32_t val;
7921
Paulo Zanonic67a4702013-08-19 13:18:09 -03007922 DRM_DEBUG_KMS("Enabling package C8+\n");
7923
Paulo Zanonic67a4702013-08-19 13:18:09 -03007924 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7925 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7926 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7927 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7928 }
7929
7930 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007931 hsw_disable_lcpll(dev_priv, true, true);
7932}
7933
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007934void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007935{
7936 struct drm_device *dev = dev_priv->dev;
7937 uint32_t val;
7938
Paulo Zanonic67a4702013-08-19 13:18:09 -03007939 DRM_DEBUG_KMS("Disabling package C8+\n");
7940
7941 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007942 lpt_init_pch_refclk(dev);
7943
7944 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7945 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7946 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7947 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7948 }
7949
7950 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007951}
7952
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007953static void snb_modeset_global_resources(struct drm_device *dev)
7954{
7955 modeset_update_crtc_power_domains(dev);
7956}
7957
Imre Deak4f074122013-10-16 17:25:51 +03007958static void haswell_modeset_global_resources(struct drm_device *dev)
7959{
Paulo Zanonida723562013-12-19 11:54:51 -02007960 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007961}
7962
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +02007963static int haswell_crtc_compute_clock(struct intel_crtc *crtc)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007964{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007965 if (!intel_ddi_pll_select(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007966 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007967
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007968 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02007969
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007970 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007971}
7972
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007973static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7974 enum port port,
7975 struct intel_crtc_config *pipe_config)
7976{
7977 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7978
7979 switch (pipe_config->ddi_pll_sel) {
7980 case PORT_CLK_SEL_WRPLL1:
7981 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7982 break;
7983 case PORT_CLK_SEL_WRPLL2:
7984 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7985 break;
7986 }
7987}
7988
Daniel Vetter26804af2014-06-25 22:01:55 +03007989static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7990 struct intel_crtc_config *pipe_config)
7991{
7992 struct drm_device *dev = crtc->base.dev;
7993 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007994 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007995 enum port port;
7996 uint32_t tmp;
7997
7998 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7999
8000 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8001
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008002 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008003
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008004 if (pipe_config->shared_dpll >= 0) {
8005 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8006
8007 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8008 &pipe_config->dpll_hw_state));
8009 }
8010
Daniel Vetter26804af2014-06-25 22:01:55 +03008011 /*
8012 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8013 * DDI E. So just check whether this pipe is wired to DDI E and whether
8014 * the PCH transcoder is on.
8015 */
Damien Lespiauca370452013-12-03 13:56:24 +00008016 if (INTEL_INFO(dev)->gen < 9 &&
8017 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008018 pipe_config->has_pch_encoder = true;
8019
8020 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8021 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8022 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8023
8024 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8025 }
8026}
8027
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008028static bool haswell_get_pipe_config(struct intel_crtc *crtc,
8029 struct intel_crtc_config *pipe_config)
8030{
8031 struct drm_device *dev = crtc->base.dev;
8032 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008033 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008034 uint32_t tmp;
8035
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008036 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008037 POWER_DOMAIN_PIPE(crtc->pipe)))
8038 return false;
8039
Daniel Vettere143a212013-07-04 12:01:15 +02008040 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008041 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8042
Daniel Vettereccb1402013-05-22 00:50:22 +02008043 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8044 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8045 enum pipe trans_edp_pipe;
8046 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8047 default:
8048 WARN(1, "unknown pipe linked to edp transcoder\n");
8049 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8050 case TRANS_DDI_EDP_INPUT_A_ON:
8051 trans_edp_pipe = PIPE_A;
8052 break;
8053 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8054 trans_edp_pipe = PIPE_B;
8055 break;
8056 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8057 trans_edp_pipe = PIPE_C;
8058 break;
8059 }
8060
8061 if (trans_edp_pipe == crtc->pipe)
8062 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8063 }
8064
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008065 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008066 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008067 return false;
8068
Daniel Vettereccb1402013-05-22 00:50:22 +02008069 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008070 if (!(tmp & PIPECONF_ENABLE))
8071 return false;
8072
Daniel Vetter26804af2014-06-25 22:01:55 +03008073 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008074
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008075 intel_get_pipe_timings(crtc, pipe_config);
8076
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008077 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008078 if (intel_display_power_is_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008079 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01008080
Jesse Barnese59150d2014-01-07 13:30:45 -08008081 if (IS_HASWELL(dev))
8082 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8083 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008084
Clint Taylorebb69c92014-09-30 10:30:22 -07008085 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8086 pipe_config->pixel_multiplier =
8087 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8088 } else {
8089 pipe_config->pixel_multiplier = 1;
8090 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008091
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008092 return true;
8093}
8094
Chris Wilson560b85b2010-08-07 11:01:38 +01008095static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8096{
8097 struct drm_device *dev = crtc->dev;
8098 struct drm_i915_private *dev_priv = dev->dev_private;
8099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008100 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008101
Ville Syrjälädc41c152014-08-13 11:57:05 +03008102 if (base) {
8103 unsigned int width = intel_crtc->cursor_width;
8104 unsigned int height = intel_crtc->cursor_height;
8105 unsigned int stride = roundup_pow_of_two(width) * 4;
8106
8107 switch (stride) {
8108 default:
8109 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8110 width, stride);
8111 stride = 256;
8112 /* fallthrough */
8113 case 256:
8114 case 512:
8115 case 1024:
8116 case 2048:
8117 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008118 }
8119
Ville Syrjälädc41c152014-08-13 11:57:05 +03008120 cntl |= CURSOR_ENABLE |
8121 CURSOR_GAMMA_ENABLE |
8122 CURSOR_FORMAT_ARGB |
8123 CURSOR_STRIDE(stride);
8124
8125 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008126 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008127
Ville Syrjälädc41c152014-08-13 11:57:05 +03008128 if (intel_crtc->cursor_cntl != 0 &&
8129 (intel_crtc->cursor_base != base ||
8130 intel_crtc->cursor_size != size ||
8131 intel_crtc->cursor_cntl != cntl)) {
8132 /* On these chipsets we can only modify the base/size/stride
8133 * whilst the cursor is disabled.
8134 */
8135 I915_WRITE(_CURACNTR, 0);
8136 POSTING_READ(_CURACNTR);
8137 intel_crtc->cursor_cntl = 0;
8138 }
8139
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008140 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008141 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008142 intel_crtc->cursor_base = base;
8143 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008144
8145 if (intel_crtc->cursor_size != size) {
8146 I915_WRITE(CURSIZE, size);
8147 intel_crtc->cursor_size = size;
8148 }
8149
Chris Wilson4b0e3332014-05-30 16:35:26 +03008150 if (intel_crtc->cursor_cntl != cntl) {
8151 I915_WRITE(_CURACNTR, cntl);
8152 POSTING_READ(_CURACNTR);
8153 intel_crtc->cursor_cntl = cntl;
8154 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008155}
8156
8157static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8158{
8159 struct drm_device *dev = crtc->dev;
8160 struct drm_i915_private *dev_priv = dev->dev_private;
8161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8162 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008163 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008164
Chris Wilson4b0e3332014-05-30 16:35:26 +03008165 cntl = 0;
8166 if (base) {
8167 cntl = MCURSOR_GAMMA_ENABLE;
8168 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308169 case 64:
8170 cntl |= CURSOR_MODE_64_ARGB_AX;
8171 break;
8172 case 128:
8173 cntl |= CURSOR_MODE_128_ARGB_AX;
8174 break;
8175 case 256:
8176 cntl |= CURSOR_MODE_256_ARGB_AX;
8177 break;
8178 default:
8179 WARN_ON(1);
8180 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008181 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008182 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008183
8184 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8185 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008186 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008187
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008188 if (to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180))
8189 cntl |= CURSOR_ROTATE_180;
8190
Chris Wilson4b0e3332014-05-30 16:35:26 +03008191 if (intel_crtc->cursor_cntl != cntl) {
8192 I915_WRITE(CURCNTR(pipe), cntl);
8193 POSTING_READ(CURCNTR(pipe));
8194 intel_crtc->cursor_cntl = cntl;
8195 }
8196
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008197 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008198 I915_WRITE(CURBASE(pipe), base);
8199 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008200
8201 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008202}
8203
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008204/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008205static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8206 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008207{
8208 struct drm_device *dev = crtc->dev;
8209 struct drm_i915_private *dev_priv = dev->dev_private;
8210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8211 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008212 int x = crtc->cursor_x;
8213 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008214 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008215
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008216 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008217 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008218
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008219 if (x >= intel_crtc->config.pipe_src_w)
8220 base = 0;
8221
8222 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008223 base = 0;
8224
8225 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008226 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008227 base = 0;
8228
8229 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8230 x = -x;
8231 }
8232 pos |= x << CURSOR_X_SHIFT;
8233
8234 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008235 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008236 base = 0;
8237
8238 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8239 y = -y;
8240 }
8241 pos |= y << CURSOR_Y_SHIFT;
8242
Chris Wilson4b0e3332014-05-30 16:35:26 +03008243 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008244 return;
8245
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008246 I915_WRITE(CURPOS(pipe), pos);
8247
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008248 /* ILK+ do this automagically */
8249 if (HAS_GMCH_DISPLAY(dev) &&
8250 to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180)) {
8251 base += (intel_crtc->cursor_height *
8252 intel_crtc->cursor_width - 1) * 4;
8253 }
8254
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008255 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008256 i845_update_cursor(crtc, base);
8257 else
8258 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008259}
8260
Ville Syrjälädc41c152014-08-13 11:57:05 +03008261static bool cursor_size_ok(struct drm_device *dev,
8262 uint32_t width, uint32_t height)
8263{
8264 if (width == 0 || height == 0)
8265 return false;
8266
8267 /*
8268 * 845g/865g are special in that they are only limited by
8269 * the width of their cursors, the height is arbitrary up to
8270 * the precision of the register. Everything else requires
8271 * square cursors, limited to a few power-of-two sizes.
8272 */
8273 if (IS_845G(dev) || IS_I865G(dev)) {
8274 if ((width & 63) != 0)
8275 return false;
8276
8277 if (width > (IS_845G(dev) ? 64 : 512))
8278 return false;
8279
8280 if (height > 1023)
8281 return false;
8282 } else {
8283 switch (width | height) {
8284 case 256:
8285 case 128:
8286 if (IS_GEN2(dev))
8287 return false;
8288 case 64:
8289 break;
8290 default:
8291 return false;
8292 }
8293 }
8294
8295 return true;
8296}
8297
Matt Ropere3287952014-06-10 08:28:12 -07008298static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8299 struct drm_i915_gem_object *obj,
8300 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008301{
8302 struct drm_device *dev = crtc->dev;
8303 struct drm_i915_private *dev_priv = dev->dev_private;
8304 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008305 enum pipe pipe = intel_crtc->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -03008306 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008307 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008308 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008309
Jesse Barnes79e53942008-11-07 14:24:08 -08008310 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008311 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008312 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008313 addr = 0;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008314 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008315 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008316 }
8317
Dave Airlie71acb5e2008-12-30 20:31:46 +10008318 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008319 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008320 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008321 unsigned alignment;
8322
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008323 /*
8324 * Global gtt pte registers are special registers which actually
8325 * forward writes to a chunk of system memory. Which means that
8326 * there is no risk that the register values disappear as soon
8327 * as we call intel_runtime_pm_put(), so it is correct to wrap
8328 * only the pin/unpin/fence and not more.
8329 */
8330 intel_runtime_pm_get(dev_priv);
8331
Chris Wilson693db182013-03-05 14:52:39 +00008332 /* Note that the w/a also requires 2 PTE of padding following
8333 * the bo. We currently fill all unused PTE with the shadow
8334 * page and so we should always have valid PTE following the
8335 * cursor preventing the VT-d warning.
8336 */
8337 alignment = 0;
8338 if (need_vtd_wa(dev))
8339 alignment = 64*1024;
8340
8341 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008342 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008343 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008344 intel_runtime_pm_put(dev_priv);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008345 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008346 }
8347
Chris Wilsond9e86c02010-11-10 16:40:20 +00008348 ret = i915_gem_object_put_fence(obj);
8349 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008350 DRM_DEBUG_KMS("failed to release fence for cursor");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008351 intel_runtime_pm_put(dev_priv);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008352 goto fail_unpin;
8353 }
8354
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008355 addr = i915_gem_obj_ggtt_offset(obj);
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008356
8357 intel_runtime_pm_put(dev_priv);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008358 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008359 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008360 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008361 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008362 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008363 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008364 }
Chris Wilson00731152014-05-21 12:42:56 +01008365 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008366 }
8367
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008368 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008369 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008370 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008371 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008372 }
Jesse Barnes80824002009-09-10 15:28:06 -07008373
Daniel Vettera071fa02014-06-18 23:28:09 +02008374 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8375 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008376 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008377
Chris Wilson64f962e2014-03-26 12:38:15 +00008378 old_width = intel_crtc->cursor_width;
8379
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008380 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008381 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008382 intel_crtc->cursor_width = width;
8383 intel_crtc->cursor_height = height;
8384
Chris Wilson64f962e2014-03-26 12:38:15 +00008385 if (intel_crtc->active) {
8386 if (old_width != width)
8387 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008388 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008389
Gustavo Padovan3f20df92014-10-24 14:51:34 +01008390 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8391 }
Daniel Vetterf99d7062014-06-19 16:01:59 +02008392
Jesse Barnes79e53942008-11-07 14:24:08 -08008393 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008394fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008395 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008396fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008397 mutex_unlock(&dev->struct_mutex);
8398 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008399}
8400
Jesse Barnes79e53942008-11-07 14:24:08 -08008401static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008402 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008403{
James Simmons72034252010-08-03 01:33:19 +01008404 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008405 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008406
James Simmons72034252010-08-03 01:33:19 +01008407 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008408 intel_crtc->lut_r[i] = red[i] >> 8;
8409 intel_crtc->lut_g[i] = green[i] >> 8;
8410 intel_crtc->lut_b[i] = blue[i] >> 8;
8411 }
8412
8413 intel_crtc_load_lut(crtc);
8414}
8415
Jesse Barnes79e53942008-11-07 14:24:08 -08008416/* VESA 640x480x72Hz mode to set on the pipe */
8417static struct drm_display_mode load_detect_mode = {
8418 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8419 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8420};
8421
Daniel Vettera8bb6812014-02-10 18:00:39 +01008422struct drm_framebuffer *
8423__intel_framebuffer_create(struct drm_device *dev,
8424 struct drm_mode_fb_cmd2 *mode_cmd,
8425 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008426{
8427 struct intel_framebuffer *intel_fb;
8428 int ret;
8429
8430 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8431 if (!intel_fb) {
8432 drm_gem_object_unreference_unlocked(&obj->base);
8433 return ERR_PTR(-ENOMEM);
8434 }
8435
8436 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008437 if (ret)
8438 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008439
8440 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008441err:
8442 drm_gem_object_unreference_unlocked(&obj->base);
8443 kfree(intel_fb);
8444
8445 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008446}
8447
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008448static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008449intel_framebuffer_create(struct drm_device *dev,
8450 struct drm_mode_fb_cmd2 *mode_cmd,
8451 struct drm_i915_gem_object *obj)
8452{
8453 struct drm_framebuffer *fb;
8454 int ret;
8455
8456 ret = i915_mutex_lock_interruptible(dev);
8457 if (ret)
8458 return ERR_PTR(ret);
8459 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8460 mutex_unlock(&dev->struct_mutex);
8461
8462 return fb;
8463}
8464
Chris Wilsond2dff872011-04-19 08:36:26 +01008465static u32
8466intel_framebuffer_pitch_for_width(int width, int bpp)
8467{
8468 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8469 return ALIGN(pitch, 64);
8470}
8471
8472static u32
8473intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8474{
8475 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008476 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008477}
8478
8479static struct drm_framebuffer *
8480intel_framebuffer_create_for_mode(struct drm_device *dev,
8481 struct drm_display_mode *mode,
8482 int depth, int bpp)
8483{
8484 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008485 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008486
8487 obj = i915_gem_alloc_object(dev,
8488 intel_framebuffer_size_for_mode(mode, bpp));
8489 if (obj == NULL)
8490 return ERR_PTR(-ENOMEM);
8491
8492 mode_cmd.width = mode->hdisplay;
8493 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008494 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8495 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008496 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008497
8498 return intel_framebuffer_create(dev, &mode_cmd, obj);
8499}
8500
8501static struct drm_framebuffer *
8502mode_fits_in_fbdev(struct drm_device *dev,
8503 struct drm_display_mode *mode)
8504{
Daniel Vetter4520f532013-10-09 09:18:51 +02008505#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008506 struct drm_i915_private *dev_priv = dev->dev_private;
8507 struct drm_i915_gem_object *obj;
8508 struct drm_framebuffer *fb;
8509
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008510 if (!dev_priv->fbdev)
8511 return NULL;
8512
8513 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008514 return NULL;
8515
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008516 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008517 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008518
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008519 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008520 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8521 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008522 return NULL;
8523
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008524 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008525 return NULL;
8526
8527 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008528#else
8529 return NULL;
8530#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008531}
8532
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008533bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008534 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008535 struct intel_load_detect_pipe *old,
8536 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008537{
8538 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008539 struct intel_encoder *intel_encoder =
8540 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008541 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008542 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008543 struct drm_crtc *crtc = NULL;
8544 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008545 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008546 struct drm_mode_config *config = &dev->mode_config;
8547 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008548
Chris Wilsond2dff872011-04-19 08:36:26 +01008549 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008550 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008551 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008552
Rob Clark51fd3712013-11-19 12:10:12 -05008553retry:
8554 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8555 if (ret)
8556 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008557
Jesse Barnes79e53942008-11-07 14:24:08 -08008558 /*
8559 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008560 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008561 * - if the connector already has an assigned crtc, use it (but make
8562 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008563 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008564 * - try to find the first unused crtc that can drive this connector,
8565 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008566 */
8567
8568 /* See if we already have a CRTC for this connector */
8569 if (encoder->crtc) {
8570 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008571
Rob Clark51fd3712013-11-19 12:10:12 -05008572 ret = drm_modeset_lock(&crtc->mutex, ctx);
8573 if (ret)
8574 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008575
Daniel Vetter24218aa2012-08-12 19:27:11 +02008576 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008577 old->load_detect_temp = false;
8578
8579 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008580 if (connector->dpms != DRM_MODE_DPMS_ON)
8581 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008582
Chris Wilson71731882011-04-19 23:10:58 +01008583 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008584 }
8585
8586 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008587 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008588 i++;
8589 if (!(encoder->possible_crtcs & (1 << i)))
8590 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008591 if (possible_crtc->enabled)
8592 continue;
8593 /* This can occur when applying the pipe A quirk on resume. */
8594 if (to_intel_crtc(possible_crtc)->new_enabled)
8595 continue;
8596
8597 crtc = possible_crtc;
8598 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008599 }
8600
8601 /*
8602 * If we didn't find an unused CRTC, don't use any.
8603 */
8604 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008605 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008606 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008607 }
8608
Rob Clark51fd3712013-11-19 12:10:12 -05008609 ret = drm_modeset_lock(&crtc->mutex, ctx);
8610 if (ret)
8611 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008612 intel_encoder->new_crtc = to_intel_crtc(crtc);
8613 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008614
8615 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008616 intel_crtc->new_enabled = true;
8617 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008618 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008619 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008620 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008621
Chris Wilson64927112011-04-20 07:25:26 +01008622 if (!mode)
8623 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008624
Chris Wilsond2dff872011-04-19 08:36:26 +01008625 /* We need a framebuffer large enough to accommodate all accesses
8626 * that the plane may generate whilst we perform load detection.
8627 * We can not rely on the fbcon either being present (we get called
8628 * during its initialisation to detect all boot displays, or it may
8629 * not even exist) or that it is large enough to satisfy the
8630 * requested mode.
8631 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008632 fb = mode_fits_in_fbdev(dev, mode);
8633 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008634 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008635 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8636 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008637 } else
8638 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008639 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008640 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008641 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008642 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008643
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008644 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008645 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008646 if (old->release_fb)
8647 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008648 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008649 }
Chris Wilson71731882011-04-19 23:10:58 +01008650
Jesse Barnes79e53942008-11-07 14:24:08 -08008651 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008652 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008653 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008654
8655 fail:
8656 intel_crtc->new_enabled = crtc->enabled;
8657 if (intel_crtc->new_enabled)
8658 intel_crtc->new_config = &intel_crtc->config;
8659 else
8660 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008661fail_unlock:
8662 if (ret == -EDEADLK) {
8663 drm_modeset_backoff(ctx);
8664 goto retry;
8665 }
8666
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008667 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008668}
8669
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008670void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008671 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008672{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008673 struct intel_encoder *intel_encoder =
8674 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008675 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008676 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008678
Chris Wilsond2dff872011-04-19 08:36:26 +01008679 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008680 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008681 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008682
Chris Wilson8261b192011-04-19 23:18:09 +01008683 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008684 to_intel_connector(connector)->new_encoder = NULL;
8685 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008686 intel_crtc->new_enabled = false;
8687 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008688 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008689
Daniel Vetter36206362012-12-10 20:42:17 +01008690 if (old->release_fb) {
8691 drm_framebuffer_unregister_private(old->release_fb);
8692 drm_framebuffer_unreference(old->release_fb);
8693 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008694
Chris Wilson0622a532011-04-21 09:32:11 +01008695 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008696 }
8697
Eric Anholtc751ce42010-03-25 11:48:48 -07008698 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008699 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8700 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008701}
8702
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008703static int i9xx_pll_refclk(struct drm_device *dev,
8704 const struct intel_crtc_config *pipe_config)
8705{
8706 struct drm_i915_private *dev_priv = dev->dev_private;
8707 u32 dpll = pipe_config->dpll_hw_state.dpll;
8708
8709 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008710 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008711 else if (HAS_PCH_SPLIT(dev))
8712 return 120000;
8713 else if (!IS_GEN2(dev))
8714 return 96000;
8715 else
8716 return 48000;
8717}
8718
Jesse Barnes79e53942008-11-07 14:24:08 -08008719/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008720static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8721 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008722{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008723 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008724 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008725 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008726 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008727 u32 fp;
8728 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008729 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008730
8731 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008732 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008733 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008734 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008735
8736 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008737 if (IS_PINEVIEW(dev)) {
8738 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8739 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008740 } else {
8741 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8742 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8743 }
8744
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008745 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008746 if (IS_PINEVIEW(dev))
8747 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8748 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008749 else
8750 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008751 DPLL_FPA01_P1_POST_DIV_SHIFT);
8752
8753 switch (dpll & DPLL_MODE_MASK) {
8754 case DPLLB_MODE_DAC_SERIAL:
8755 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8756 5 : 10;
8757 break;
8758 case DPLLB_MODE_LVDS:
8759 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8760 7 : 14;
8761 break;
8762 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008763 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008764 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008765 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008766 }
8767
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008768 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008769 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008770 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008771 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008772 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008773 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008774 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008775
8776 if (is_lvds) {
8777 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8778 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008779
8780 if (lvds & LVDS_CLKB_POWER_UP)
8781 clock.p2 = 7;
8782 else
8783 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008784 } else {
8785 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8786 clock.p1 = 2;
8787 else {
8788 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8789 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8790 }
8791 if (dpll & PLL_P2_DIVIDE_BY_4)
8792 clock.p2 = 4;
8793 else
8794 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008795 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008796
8797 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008798 }
8799
Ville Syrjälä18442d02013-09-13 16:00:08 +03008800 /*
8801 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008802 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008803 * encoder's get_config() function.
8804 */
8805 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008806}
8807
Ville Syrjälä6878da02013-09-13 15:59:11 +03008808int intel_dotclock_calculate(int link_freq,
8809 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008810{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008811 /*
8812 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008813 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008814 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008815 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008816 *
8817 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008818 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008819 */
8820
Ville Syrjälä6878da02013-09-13 15:59:11 +03008821 if (!m_n->link_n)
8822 return 0;
8823
8824 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8825}
8826
Ville Syrjälä18442d02013-09-13 16:00:08 +03008827static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8828 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008829{
8830 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008831
8832 /* read out port_clock from the DPLL */
8833 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008834
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008835 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008836 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008837 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008838 * agree once we know their relationship in the encoder's
8839 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008840 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008841 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008842 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8843 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008844}
8845
8846/** Returns the currently programmed mode of the given pipe. */
8847struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8848 struct drm_crtc *crtc)
8849{
Jesse Barnes548f2452011-02-17 10:40:53 -08008850 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008852 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008853 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008854 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008855 int htot = I915_READ(HTOTAL(cpu_transcoder));
8856 int hsync = I915_READ(HSYNC(cpu_transcoder));
8857 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8858 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008859 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008860
8861 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8862 if (!mode)
8863 return NULL;
8864
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008865 /*
8866 * Construct a pipe_config sufficient for getting the clock info
8867 * back out of crtc_clock_get.
8868 *
8869 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8870 * to use a real value here instead.
8871 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008872 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008873 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008874 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8875 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8876 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008877 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8878
Ville Syrjälä773ae032013-09-23 17:48:20 +03008879 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008880 mode->hdisplay = (htot & 0xffff) + 1;
8881 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8882 mode->hsync_start = (hsync & 0xffff) + 1;
8883 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8884 mode->vdisplay = (vtot & 0xffff) + 1;
8885 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8886 mode->vsync_start = (vsync & 0xffff) + 1;
8887 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8888
8889 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008890
8891 return mode;
8892}
8893
Jesse Barnes652c3932009-08-17 13:31:43 -07008894static void intel_decrease_pllclock(struct drm_crtc *crtc)
8895{
8896 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008897 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008899
Sonika Jindalbaff2962014-07-22 11:16:35 +05308900 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008901 return;
8902
8903 if (!dev_priv->lvds_downclock_avail)
8904 return;
8905
8906 /*
8907 * Since this is called by a timer, we should never get here in
8908 * the manual case.
8909 */
8910 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008911 int pipe = intel_crtc->pipe;
8912 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008913 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008914
Zhao Yakui44d98a62009-10-09 11:39:40 +08008915 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008916
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008917 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008918
Chris Wilson074b5e12012-05-02 12:07:06 +01008919 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008920 dpll |= DISPLAY_RATE_SELECT_FPA1;
8921 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008922 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008923 dpll = I915_READ(dpll_reg);
8924 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008925 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008926 }
8927
8928}
8929
Chris Wilsonf047e392012-07-21 12:31:41 +01008930void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008931{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008932 struct drm_i915_private *dev_priv = dev->dev_private;
8933
Chris Wilsonf62a0072014-02-21 17:55:39 +00008934 if (dev_priv->mm.busy)
8935 return;
8936
Paulo Zanoni43694d62014-03-07 20:08:08 -03008937 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008938 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008939 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008940}
8941
8942void intel_mark_idle(struct drm_device *dev)
8943{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008944 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008945 struct drm_crtc *crtc;
8946
Chris Wilsonf62a0072014-02-21 17:55:39 +00008947 if (!dev_priv->mm.busy)
8948 return;
8949
8950 dev_priv->mm.busy = false;
8951
Jani Nikulad330a952014-01-21 11:24:25 +02008952 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008953 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008954
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008955 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008956 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008957 continue;
8958
8959 intel_decrease_pllclock(crtc);
8960 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008961
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008962 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008963 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008964
8965out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008966 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008967}
8968
Jesse Barnes79e53942008-11-07 14:24:08 -08008969static void intel_crtc_destroy(struct drm_crtc *crtc)
8970{
8971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008972 struct drm_device *dev = crtc->dev;
8973 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02008974
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02008975 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008976 work = intel_crtc->unpin_work;
8977 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02008978 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008979
8980 if (work) {
8981 cancel_work_sync(&work->work);
8982 kfree(work);
8983 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008984
8985 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008986
Jesse Barnes79e53942008-11-07 14:24:08 -08008987 kfree(intel_crtc);
8988}
8989
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008990static void intel_unpin_work_fn(struct work_struct *__work)
8991{
8992 struct intel_unpin_work *work =
8993 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008994 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02008995 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008996
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008997 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008998 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008999 drm_gem_object_unreference(&work->pending_flip_obj->base);
9000 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009001
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009002 intel_update_fbc(dev);
9003 mutex_unlock(&dev->struct_mutex);
9004
Daniel Vetterf99d7062014-06-19 16:01:59 +02009005 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9006
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009007 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9008 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9009
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009010 kfree(work);
9011}
9012
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009013static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009014 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009015{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9017 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009018 unsigned long flags;
9019
9020 /* Ignore early vblank irqs */
9021 if (intel_crtc == NULL)
9022 return;
9023
Daniel Vetterf3260382014-09-15 14:55:23 +02009024 /*
9025 * This is called both by irq handlers and the reset code (to complete
9026 * lost pageflips) so needs the full irqsave spinlocks.
9027 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009028 spin_lock_irqsave(&dev->event_lock, flags);
9029 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009030
9031 /* Ensure we don't miss a work->pending update ... */
9032 smp_rmb();
9033
9034 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009035 spin_unlock_irqrestore(&dev->event_lock, flags);
9036 return;
9037 }
9038
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009039 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009040
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009041 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009042}
9043
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009044void intel_finish_page_flip(struct drm_device *dev, int pipe)
9045{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009046 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009047 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9048
Mario Kleiner49b14a52010-12-09 07:00:07 +01009049 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009050}
9051
9052void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9053{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009054 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009055 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9056
Mario Kleiner49b14a52010-12-09 07:00:07 +01009057 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009058}
9059
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009060/* Is 'a' after or equal to 'b'? */
9061static bool g4x_flip_count_after_eq(u32 a, u32 b)
9062{
9063 return !((a - b) & 0x80000000);
9064}
9065
9066static bool page_flip_finished(struct intel_crtc *crtc)
9067{
9068 struct drm_device *dev = crtc->base.dev;
9069 struct drm_i915_private *dev_priv = dev->dev_private;
9070
9071 /*
9072 * The relevant registers doen't exist on pre-ctg.
9073 * As the flip done interrupt doesn't trigger for mmio
9074 * flips on gmch platforms, a flip count check isn't
9075 * really needed there. But since ctg has the registers,
9076 * include it in the check anyway.
9077 */
9078 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9079 return true;
9080
9081 /*
9082 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9083 * used the same base address. In that case the mmio flip might
9084 * have completed, but the CS hasn't even executed the flip yet.
9085 *
9086 * A flip count check isn't enough as the CS might have updated
9087 * the base address just after start of vblank, but before we
9088 * managed to process the interrupt. This means we'd complete the
9089 * CS flip too soon.
9090 *
9091 * Combining both checks should get us a good enough result. It may
9092 * still happen that the CS flip has been executed, but has not
9093 * yet actually completed. But in case the base address is the same
9094 * anyway, we don't really care.
9095 */
9096 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9097 crtc->unpin_work->gtt_offset &&
9098 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9099 crtc->unpin_work->flip_count);
9100}
9101
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009102void intel_prepare_page_flip(struct drm_device *dev, int plane)
9103{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009104 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009105 struct intel_crtc *intel_crtc =
9106 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9107 unsigned long flags;
9108
Daniel Vetterf3260382014-09-15 14:55:23 +02009109
9110 /*
9111 * This is called both by irq handlers and the reset code (to complete
9112 * lost pageflips) so needs the full irqsave spinlocks.
9113 *
9114 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009115 * generate a page-flip completion irq, i.e. every modeset
9116 * is also accompanied by a spurious intel_prepare_page_flip().
9117 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009118 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009119 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009120 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009121 spin_unlock_irqrestore(&dev->event_lock, flags);
9122}
9123
Robin Schroereba905b2014-05-18 02:24:50 +02009124static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009125{
9126 /* Ensure that the work item is consistent when activating it ... */
9127 smp_wmb();
9128 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9129 /* and that it is marked active as soon as the irq could fire. */
9130 smp_wmb();
9131}
9132
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009133static int intel_gen2_queue_flip(struct drm_device *dev,
9134 struct drm_crtc *crtc,
9135 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009136 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009137 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009138 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009139{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009141 u32 flip_mask;
9142 int ret;
9143
Daniel Vetter6d90c952012-04-26 23:28:05 +02009144 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009145 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009146 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009147
9148 /* Can't queue multiple flips, so wait for the previous
9149 * one to finish before executing the next.
9150 */
9151 if (intel_crtc->plane)
9152 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9153 else
9154 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009155 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9156 intel_ring_emit(ring, MI_NOOP);
9157 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9158 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9159 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009160 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009161 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009162
9163 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009164 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009165 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009166}
9167
9168static int intel_gen3_queue_flip(struct drm_device *dev,
9169 struct drm_crtc *crtc,
9170 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009171 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009172 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009173 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009174{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009176 u32 flip_mask;
9177 int ret;
9178
Daniel Vetter6d90c952012-04-26 23:28:05 +02009179 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009180 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009181 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009182
9183 if (intel_crtc->plane)
9184 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9185 else
9186 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009187 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9188 intel_ring_emit(ring, MI_NOOP);
9189 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9190 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9191 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009192 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009193 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009194
Chris Wilsone7d841c2012-12-03 11:36:30 +00009195 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009196 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009197 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009198}
9199
9200static int intel_gen4_queue_flip(struct drm_device *dev,
9201 struct drm_crtc *crtc,
9202 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009203 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009204 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009205 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009206{
9207 struct drm_i915_private *dev_priv = dev->dev_private;
9208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9209 uint32_t pf, pipesrc;
9210 int ret;
9211
Daniel Vetter6d90c952012-04-26 23:28:05 +02009212 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009213 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009214 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009215
9216 /* i965+ uses the linear or tiled offsets from the
9217 * Display Registers (which do not change across a page-flip)
9218 * so we need only reprogram the base address.
9219 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009220 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9221 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9222 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009223 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009224 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009225
9226 /* XXX Enabling the panel-fitter across page-flip is so far
9227 * untested on non-native modes, so ignore it for now.
9228 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9229 */
9230 pf = 0;
9231 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009232 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009233
9234 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009235 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009236 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009237}
9238
9239static int intel_gen6_queue_flip(struct drm_device *dev,
9240 struct drm_crtc *crtc,
9241 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009242 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009243 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009244 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009245{
9246 struct drm_i915_private *dev_priv = dev->dev_private;
9247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9248 uint32_t pf, pipesrc;
9249 int ret;
9250
Daniel Vetter6d90c952012-04-26 23:28:05 +02009251 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009252 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009253 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009254
Daniel Vetter6d90c952012-04-26 23:28:05 +02009255 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9256 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9257 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009258 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009259
Chris Wilson99d9acd2012-04-17 20:37:00 +01009260 /* Contrary to the suggestions in the documentation,
9261 * "Enable Panel Fitter" does not seem to be required when page
9262 * flipping with a non-native mode, and worse causes a normal
9263 * modeset to fail.
9264 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9265 */
9266 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009267 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009268 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009269
9270 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009271 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009272 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009273}
9274
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009275static int intel_gen7_queue_flip(struct drm_device *dev,
9276 struct drm_crtc *crtc,
9277 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009278 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009279 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009280 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009281{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009283 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009284 int len, ret;
9285
Robin Schroereba905b2014-05-18 02:24:50 +02009286 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009287 case PLANE_A:
9288 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9289 break;
9290 case PLANE_B:
9291 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9292 break;
9293 case PLANE_C:
9294 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9295 break;
9296 default:
9297 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009298 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009299 }
9300
Chris Wilsonffe74d72013-08-26 20:58:12 +01009301 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009302 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009303 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009304 /*
9305 * On Gen 8, SRM is now taking an extra dword to accommodate
9306 * 48bits addresses, and we need a NOOP for the batch size to
9307 * stay even.
9308 */
9309 if (IS_GEN8(dev))
9310 len += 2;
9311 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009312
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009313 /*
9314 * BSpec MI_DISPLAY_FLIP for IVB:
9315 * "The full packet must be contained within the same cache line."
9316 *
9317 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9318 * cacheline, if we ever start emitting more commands before
9319 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9320 * then do the cacheline alignment, and finally emit the
9321 * MI_DISPLAY_FLIP.
9322 */
9323 ret = intel_ring_cacheline_align(ring);
9324 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009325 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009326
Chris Wilsonffe74d72013-08-26 20:58:12 +01009327 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009328 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009329 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009330
Chris Wilsonffe74d72013-08-26 20:58:12 +01009331 /* Unmask the flip-done completion message. Note that the bspec says that
9332 * we should do this for both the BCS and RCS, and that we must not unmask
9333 * more than one flip event at any time (or ensure that one flip message
9334 * can be sent by waiting for flip-done prior to queueing new flips).
9335 * Experimentation says that BCS works despite DERRMR masking all
9336 * flip-done completion events and that unmasking all planes at once
9337 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9338 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9339 */
9340 if (ring->id == RCS) {
9341 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9342 intel_ring_emit(ring, DERRMR);
9343 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9344 DERRMR_PIPEB_PRI_FLIP_DONE |
9345 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009346 if (IS_GEN8(dev))
9347 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9348 MI_SRM_LRM_GLOBAL_GTT);
9349 else
9350 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9351 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009352 intel_ring_emit(ring, DERRMR);
9353 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009354 if (IS_GEN8(dev)) {
9355 intel_ring_emit(ring, 0);
9356 intel_ring_emit(ring, MI_NOOP);
9357 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009358 }
9359
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009360 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009361 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009362 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009363 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009364
9365 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009366 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009367 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009368}
9369
Sourab Gupta84c33a62014-06-02 16:47:17 +05309370static bool use_mmio_flip(struct intel_engine_cs *ring,
9371 struct drm_i915_gem_object *obj)
9372{
9373 /*
9374 * This is not being used for older platforms, because
9375 * non-availability of flip done interrupt forces us to use
9376 * CS flips. Older platforms derive flip done using some clever
9377 * tricks involving the flip_pending status bits and vblank irqs.
9378 * So using MMIO flips there would disrupt this mechanism.
9379 */
9380
Chris Wilson8e09bf82014-07-08 10:40:30 +01009381 if (ring == NULL)
9382 return true;
9383
Sourab Gupta84c33a62014-06-02 16:47:17 +05309384 if (INTEL_INFO(ring->dev)->gen < 5)
9385 return false;
9386
9387 if (i915.use_mmio_flip < 0)
9388 return false;
9389 else if (i915.use_mmio_flip > 0)
9390 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009391 else if (i915.enable_execlists)
9392 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309393 else
9394 return ring != obj->ring;
9395}
9396
9397static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9398{
9399 struct drm_device *dev = intel_crtc->base.dev;
9400 struct drm_i915_private *dev_priv = dev->dev_private;
9401 struct intel_framebuffer *intel_fb =
9402 to_intel_framebuffer(intel_crtc->base.primary->fb);
9403 struct drm_i915_gem_object *obj = intel_fb->obj;
9404 u32 dspcntr;
9405 u32 reg;
9406
9407 intel_mark_page_flip_active(intel_crtc);
9408
9409 reg = DSPCNTR(intel_crtc->plane);
9410 dspcntr = I915_READ(reg);
9411
Damien Lespiauc5d97472014-10-25 00:11:11 +01009412 if (obj->tiling_mode != I915_TILING_NONE)
9413 dspcntr |= DISPPLANE_TILED;
9414 else
9415 dspcntr &= ~DISPPLANE_TILED;
9416
Sourab Gupta84c33a62014-06-02 16:47:17 +05309417 I915_WRITE(reg, dspcntr);
9418
9419 I915_WRITE(DSPSURF(intel_crtc->plane),
9420 intel_crtc->unpin_work->gtt_offset);
9421 POSTING_READ(DSPSURF(intel_crtc->plane));
9422}
9423
9424static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9425{
9426 struct intel_engine_cs *ring;
9427 int ret;
9428
9429 lockdep_assert_held(&obj->base.dev->struct_mutex);
9430
9431 if (!obj->last_write_seqno)
9432 return 0;
9433
9434 ring = obj->ring;
9435
9436 if (i915_seqno_passed(ring->get_seqno(ring, true),
9437 obj->last_write_seqno))
9438 return 0;
9439
9440 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9441 if (ret)
9442 return ret;
9443
9444 if (WARN_ON(!ring->irq_get(ring)))
9445 return 0;
9446
9447 return 1;
9448}
9449
9450void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9451{
9452 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9453 struct intel_crtc *intel_crtc;
9454 unsigned long irq_flags;
9455 u32 seqno;
9456
9457 seqno = ring->get_seqno(ring, false);
9458
9459 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9460 for_each_intel_crtc(ring->dev, intel_crtc) {
9461 struct intel_mmio_flip *mmio_flip;
9462
9463 mmio_flip = &intel_crtc->mmio_flip;
9464 if (mmio_flip->seqno == 0)
9465 continue;
9466
9467 if (ring->id != mmio_flip->ring_id)
9468 continue;
9469
9470 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9471 intel_do_mmio_flip(intel_crtc);
9472 mmio_flip->seqno = 0;
9473 ring->irq_put(ring);
9474 }
9475 }
9476 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9477}
9478
9479static int intel_queue_mmio_flip(struct drm_device *dev,
9480 struct drm_crtc *crtc,
9481 struct drm_framebuffer *fb,
9482 struct drm_i915_gem_object *obj,
9483 struct intel_engine_cs *ring,
9484 uint32_t flags)
9485{
9486 struct drm_i915_private *dev_priv = dev->dev_private;
9487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309488 int ret;
9489
9490 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9491 return -EBUSY;
9492
9493 ret = intel_postpone_flip(obj);
9494 if (ret < 0)
9495 return ret;
9496 if (ret == 0) {
9497 intel_do_mmio_flip(intel_crtc);
9498 return 0;
9499 }
9500
Daniel Vetter24955f22014-09-15 14:55:32 +02009501 spin_lock_irq(&dev_priv->mmio_flip_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309502 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9503 intel_crtc->mmio_flip.ring_id = obj->ring->id;
Daniel Vetter24955f22014-09-15 14:55:32 +02009504 spin_unlock_irq(&dev_priv->mmio_flip_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309505
9506 /*
9507 * Double check to catch cases where irq fired before
9508 * mmio flip data was ready
9509 */
9510 intel_notify_mmio_flip(obj->ring);
9511 return 0;
9512}
9513
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009514static int intel_default_queue_flip(struct drm_device *dev,
9515 struct drm_crtc *crtc,
9516 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009517 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009518 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009519 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009520{
9521 return -ENODEV;
9522}
9523
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009524static bool __intel_pageflip_stall_check(struct drm_device *dev,
9525 struct drm_crtc *crtc)
9526{
9527 struct drm_i915_private *dev_priv = dev->dev_private;
9528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9529 struct intel_unpin_work *work = intel_crtc->unpin_work;
9530 u32 addr;
9531
9532 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9533 return true;
9534
9535 if (!work->enable_stall_check)
9536 return false;
9537
9538 if (work->flip_ready_vblank == 0) {
9539 if (work->flip_queued_ring &&
9540 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9541 work->flip_queued_seqno))
9542 return false;
9543
9544 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9545 }
9546
9547 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9548 return false;
9549
9550 /* Potential stall - if we see that the flip has happened,
9551 * assume a missed interrupt. */
9552 if (INTEL_INFO(dev)->gen >= 4)
9553 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9554 else
9555 addr = I915_READ(DSPADDR(intel_crtc->plane));
9556
9557 /* There is a potential issue here with a false positive after a flip
9558 * to the same address. We could address this by checking for a
9559 * non-incrementing frame counter.
9560 */
9561 return addr == work->gtt_offset;
9562}
9563
9564void intel_check_page_flip(struct drm_device *dev, int pipe)
9565{
9566 struct drm_i915_private *dev_priv = dev->dev_private;
9567 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009569
9570 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009571
9572 if (crtc == NULL)
9573 return;
9574
Daniel Vetterf3260382014-09-15 14:55:23 +02009575 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009576 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9577 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9578 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9579 page_flip_completed(intel_crtc);
9580 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009581 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009582}
9583
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009584static int intel_crtc_page_flip(struct drm_crtc *crtc,
9585 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009586 struct drm_pending_vblank_event *event,
9587 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009588{
9589 struct drm_device *dev = crtc->dev;
9590 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009591 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009592 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009593 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009594 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009595 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009596 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009597 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009598
Matt Roper2ff8fde2014-07-08 07:50:07 -07009599 /*
9600 * drm_mode_page_flip_ioctl() should already catch this, but double
9601 * check to be safe. In the future we may enable pageflipping from
9602 * a disabled primary plane.
9603 */
9604 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9605 return -EBUSY;
9606
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009607 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009608 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009609 return -EINVAL;
9610
9611 /*
9612 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9613 * Note that pitch changes could also affect these register.
9614 */
9615 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009616 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9617 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009618 return -EINVAL;
9619
Chris Wilsonf900db42014-02-20 09:26:13 +00009620 if (i915_terminally_wedged(&dev_priv->gpu_error))
9621 goto out_hang;
9622
Daniel Vetterb14c5672013-09-19 12:18:32 +02009623 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009624 if (work == NULL)
9625 return -ENOMEM;
9626
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009627 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009628 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009629 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009630 INIT_WORK(&work->work, intel_unpin_work_fn);
9631
Daniel Vetter87b6b102014-05-15 15:33:46 +02009632 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009633 if (ret)
9634 goto free_work;
9635
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009636 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009637 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009638 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009639 /* Before declaring the flip queue wedged, check if
9640 * the hardware completed the operation behind our backs.
9641 */
9642 if (__intel_pageflip_stall_check(dev, crtc)) {
9643 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9644 page_flip_completed(intel_crtc);
9645 } else {
9646 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009647 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009648
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009649 drm_crtc_vblank_put(crtc);
9650 kfree(work);
9651 return -EBUSY;
9652 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009653 }
9654 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009655 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009656
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009657 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9658 flush_workqueue(dev_priv->wq);
9659
Chris Wilson79158102012-05-23 11:13:58 +01009660 ret = i915_mutex_lock_interruptible(dev);
9661 if (ret)
9662 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009663
Jesse Barnes75dfca82010-02-10 15:09:44 -08009664 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009665 drm_gem_object_reference(&work->old_fb_obj->base);
9666 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009667
Matt Roperf4510a22014-04-01 15:22:40 -07009668 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009669
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009670 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009671
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009672 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009673 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009674
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009675 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009676 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009677
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009678 if (IS_VALLEYVIEW(dev)) {
9679 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009680 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9681 /* vlv: DISPLAY_FLIP fails to change tiling */
9682 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009683 } else if (IS_IVYBRIDGE(dev)) {
9684 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009685 } else if (INTEL_INFO(dev)->gen >= 7) {
9686 ring = obj->ring;
9687 if (ring == NULL || ring->id != RCS)
9688 ring = &dev_priv->ring[BCS];
9689 } else {
9690 ring = &dev_priv->ring[RCS];
9691 }
9692
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00009693 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009694 if (ret)
9695 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009696
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009697 work->gtt_offset =
9698 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9699
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009700 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309701 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9702 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009703 if (ret)
9704 goto cleanup_unpin;
9705
9706 work->flip_queued_seqno = obj->last_write_seqno;
9707 work->flip_queued_ring = obj->ring;
9708 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309709 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009710 page_flip_flags);
9711 if (ret)
9712 goto cleanup_unpin;
9713
9714 work->flip_queued_seqno = intel_ring_get_seqno(ring);
9715 work->flip_queued_ring = ring;
9716 }
9717
9718 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9719 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009720
Daniel Vettera071fa02014-06-18 23:28:09 +02009721 i915_gem_track_fb(work->old_fb_obj, obj,
9722 INTEL_FRONTBUFFER_PRIMARY(pipe));
9723
Chris Wilson7782de32011-07-08 12:22:41 +01009724 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009725 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009726 mutex_unlock(&dev->struct_mutex);
9727
Jesse Barnese5510fa2010-07-01 16:48:37 -07009728 trace_i915_flip_request(intel_crtc->plane, obj);
9729
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009730 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009731
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009732cleanup_unpin:
9733 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009734cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009735 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009736 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009737 drm_gem_object_unreference(&work->old_fb_obj->base);
9738 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009739 mutex_unlock(&dev->struct_mutex);
9740
Chris Wilson79158102012-05-23 11:13:58 +01009741cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009742 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009743 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009744 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009745
Daniel Vetter87b6b102014-05-15 15:33:46 +02009746 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009747free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009748 kfree(work);
9749
Chris Wilsonf900db42014-02-20 09:26:13 +00009750 if (ret == -EIO) {
9751out_hang:
9752 intel_crtc_wait_for_pending_flips(crtc);
9753 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009754 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009755 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009756 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009757 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009758 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009759 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009760 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009761}
9762
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009763static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009764 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9765 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009766};
9767
Daniel Vetter9a935852012-07-05 22:34:27 +02009768/**
9769 * intel_modeset_update_staged_output_state
9770 *
9771 * Updates the staged output configuration state, e.g. after we've read out the
9772 * current hw state.
9773 */
9774static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9775{
Ville Syrjälä76688512014-01-10 11:28:06 +02009776 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009777 struct intel_encoder *encoder;
9778 struct intel_connector *connector;
9779
9780 list_for_each_entry(connector, &dev->mode_config.connector_list,
9781 base.head) {
9782 connector->new_encoder =
9783 to_intel_encoder(connector->base.encoder);
9784 }
9785
Damien Lespiaub2784e12014-08-05 11:29:37 +01009786 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009787 encoder->new_crtc =
9788 to_intel_crtc(encoder->base.crtc);
9789 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009790
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009791 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009792 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009793
9794 if (crtc->new_enabled)
9795 crtc->new_config = &crtc->config;
9796 else
9797 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009798 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009799}
9800
9801/**
9802 * intel_modeset_commit_output_state
9803 *
9804 * This function copies the stage display pipe configuration to the real one.
9805 */
9806static void intel_modeset_commit_output_state(struct drm_device *dev)
9807{
Ville Syrjälä76688512014-01-10 11:28:06 +02009808 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009809 struct intel_encoder *encoder;
9810 struct intel_connector *connector;
9811
9812 list_for_each_entry(connector, &dev->mode_config.connector_list,
9813 base.head) {
9814 connector->base.encoder = &connector->new_encoder->base;
9815 }
9816
Damien Lespiaub2784e12014-08-05 11:29:37 +01009817 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009818 encoder->base.crtc = &encoder->new_crtc->base;
9819 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009820
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009821 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009822 crtc->base.enabled = crtc->new_enabled;
9823 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009824}
9825
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009826static void
Robin Schroereba905b2014-05-18 02:24:50 +02009827connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009828 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009829{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009830 int bpp = pipe_config->pipe_bpp;
9831
9832 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9833 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009834 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009835
9836 /* Don't use an invalid EDID bpc value */
9837 if (connector->base.display_info.bpc &&
9838 connector->base.display_info.bpc * 3 < bpp) {
9839 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9840 bpp, connector->base.display_info.bpc*3);
9841 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9842 }
9843
9844 /* Clamp bpp to 8 on screens without EDID 1.4 */
9845 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9846 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9847 bpp);
9848 pipe_config->pipe_bpp = 24;
9849 }
9850}
9851
9852static int
9853compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9854 struct drm_framebuffer *fb,
9855 struct intel_crtc_config *pipe_config)
9856{
9857 struct drm_device *dev = crtc->base.dev;
9858 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009859 int bpp;
9860
Daniel Vetterd42264b2013-03-28 16:38:08 +01009861 switch (fb->pixel_format) {
9862 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009863 bpp = 8*3; /* since we go through a colormap */
9864 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009865 case DRM_FORMAT_XRGB1555:
9866 case DRM_FORMAT_ARGB1555:
9867 /* checked in intel_framebuffer_init already */
9868 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9869 return -EINVAL;
9870 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009871 bpp = 6*3; /* min is 18bpp */
9872 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009873 case DRM_FORMAT_XBGR8888:
9874 case DRM_FORMAT_ABGR8888:
9875 /* checked in intel_framebuffer_init already */
9876 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9877 return -EINVAL;
9878 case DRM_FORMAT_XRGB8888:
9879 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009880 bpp = 8*3;
9881 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009882 case DRM_FORMAT_XRGB2101010:
9883 case DRM_FORMAT_ARGB2101010:
9884 case DRM_FORMAT_XBGR2101010:
9885 case DRM_FORMAT_ABGR2101010:
9886 /* checked in intel_framebuffer_init already */
9887 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009888 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009889 bpp = 10*3;
9890 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009891 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009892 default:
9893 DRM_DEBUG_KMS("unsupported depth\n");
9894 return -EINVAL;
9895 }
9896
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009897 pipe_config->pipe_bpp = bpp;
9898
9899 /* Clamp display bpp to EDID value */
9900 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009901 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009902 if (!connector->new_encoder ||
9903 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009904 continue;
9905
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009906 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009907 }
9908
9909 return bpp;
9910}
9911
Daniel Vetter644db712013-09-19 14:53:58 +02009912static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9913{
9914 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9915 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009916 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009917 mode->crtc_hdisplay, mode->crtc_hsync_start,
9918 mode->crtc_hsync_end, mode->crtc_htotal,
9919 mode->crtc_vdisplay, mode->crtc_vsync_start,
9920 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9921}
9922
Daniel Vetterc0b03412013-05-28 12:05:54 +02009923static void intel_dump_pipe_config(struct intel_crtc *crtc,
9924 struct intel_crtc_config *pipe_config,
9925 const char *context)
9926{
9927 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9928 context, pipe_name(crtc->pipe));
9929
9930 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9931 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9932 pipe_config->pipe_bpp, pipe_config->dither);
9933 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9934 pipe_config->has_pch_encoder,
9935 pipe_config->fdi_lanes,
9936 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9937 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9938 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009939 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9940 pipe_config->has_dp_encoder,
9941 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9942 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9943 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009944
9945 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
9946 pipe_config->has_dp_encoder,
9947 pipe_config->dp_m2_n2.gmch_m,
9948 pipe_config->dp_m2_n2.gmch_n,
9949 pipe_config->dp_m2_n2.link_m,
9950 pipe_config->dp_m2_n2.link_n,
9951 pipe_config->dp_m2_n2.tu);
9952
Daniel Vetterc0b03412013-05-28 12:05:54 +02009953 DRM_DEBUG_KMS("requested mode:\n");
9954 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9955 DRM_DEBUG_KMS("adjusted mode:\n");
9956 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009957 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009958 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009959 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9960 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009961 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9962 pipe_config->gmch_pfit.control,
9963 pipe_config->gmch_pfit.pgm_ratios,
9964 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009965 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009966 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009967 pipe_config->pch_pfit.size,
9968 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009969 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009970 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009971}
9972
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009973static bool encoders_cloneable(const struct intel_encoder *a,
9974 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009975{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009976 /* masks could be asymmetric, so check both ways */
9977 return a == b || (a->cloneable & (1 << b->type) &&
9978 b->cloneable & (1 << a->type));
9979}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009980
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009981static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9982 struct intel_encoder *encoder)
9983{
9984 struct drm_device *dev = crtc->base.dev;
9985 struct intel_encoder *source_encoder;
9986
Damien Lespiaub2784e12014-08-05 11:29:37 +01009987 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009988 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009989 continue;
9990
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009991 if (!encoders_cloneable(encoder, source_encoder))
9992 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009993 }
9994
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009995 return true;
9996}
9997
9998static bool check_encoder_cloning(struct intel_crtc *crtc)
9999{
10000 struct drm_device *dev = crtc->base.dev;
10001 struct intel_encoder *encoder;
10002
Damien Lespiaub2784e12014-08-05 11:29:37 +010010003 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010004 if (encoder->new_crtc != crtc)
10005 continue;
10006
10007 if (!check_single_encoder_cloning(crtc, encoder))
10008 return false;
10009 }
10010
10011 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010012}
10013
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010014static struct intel_crtc_config *
10015intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010016 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010017 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010018{
10019 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010020 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010021 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010022 int plane_bpp, ret = -EINVAL;
10023 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010024
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010025 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010026 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10027 return ERR_PTR(-EINVAL);
10028 }
10029
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010030 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10031 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010032 return ERR_PTR(-ENOMEM);
10033
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010034 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10035 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010036
Daniel Vettere143a212013-07-04 12:01:15 +020010037 pipe_config->cpu_transcoder =
10038 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010039 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010040
Imre Deak2960bc92013-07-30 13:36:32 +030010041 /*
10042 * Sanitize sync polarity flags based on requested ones. If neither
10043 * positive or negative polarity is requested, treat this as meaning
10044 * negative polarity.
10045 */
10046 if (!(pipe_config->adjusted_mode.flags &
10047 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10048 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10049
10050 if (!(pipe_config->adjusted_mode.flags &
10051 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10052 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10053
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010054 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10055 * plane pixel format and any sink constraints into account. Returns the
10056 * source plane bpp so that dithering can be selected on mismatches
10057 * after encoders and crtc also have had their say. */
10058 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10059 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010060 if (plane_bpp < 0)
10061 goto fail;
10062
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010063 /*
10064 * Determine the real pipe dimensions. Note that stereo modes can
10065 * increase the actual pipe size due to the frame doubling and
10066 * insertion of additional space for blanks between the frame. This
10067 * is stored in the crtc timings. We use the requested mode to do this
10068 * computation to clearly distinguish it from the adjusted mode, which
10069 * can be changed by the connectors in the below retry loop.
10070 */
10071 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10072 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10073 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10074
Daniel Vettere29c22c2013-02-21 00:00:16 +010010075encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010076 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010077 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010078 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010079
Daniel Vetter135c81b2013-07-21 21:37:09 +020010080 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010081 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010082
Daniel Vetter7758a112012-07-08 19:40:39 +020010083 /* Pass our mode to the connectors and the CRTC to give them a chance to
10084 * adjust it according to limitations or connector properties, and also
10085 * a chance to reject the mode entirely.
10086 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010087 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010088
10089 if (&encoder->new_crtc->base != crtc)
10090 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010091
Daniel Vetterefea6e82013-07-21 21:36:59 +020010092 if (!(encoder->compute_config(encoder, pipe_config))) {
10093 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010094 goto fail;
10095 }
10096 }
10097
Daniel Vetterff9a6752013-06-01 17:16:21 +020010098 /* Set default port clock if not overwritten by the encoder. Needs to be
10099 * done afterwards in case the encoder adjusts the mode. */
10100 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010101 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10102 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010103
Daniel Vettera43f6e02013-06-07 23:10:32 +020010104 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010105 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010106 DRM_DEBUG_KMS("CRTC fixup failed\n");
10107 goto fail;
10108 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010109
10110 if (ret == RETRY) {
10111 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10112 ret = -EINVAL;
10113 goto fail;
10114 }
10115
10116 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10117 retry = false;
10118 goto encoder_retry;
10119 }
10120
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010121 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10122 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10123 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10124
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010125 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010126fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010127 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010128 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010129}
10130
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010131/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10132 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10133static void
10134intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10135 unsigned *prepare_pipes, unsigned *disable_pipes)
10136{
10137 struct intel_crtc *intel_crtc;
10138 struct drm_device *dev = crtc->dev;
10139 struct intel_encoder *encoder;
10140 struct intel_connector *connector;
10141 struct drm_crtc *tmp_crtc;
10142
10143 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10144
10145 /* Check which crtcs have changed outputs connected to them, these need
10146 * to be part of the prepare_pipes mask. We don't (yet) support global
10147 * modeset across multiple crtcs, so modeset_pipes will only have one
10148 * bit set at most. */
10149 list_for_each_entry(connector, &dev->mode_config.connector_list,
10150 base.head) {
10151 if (connector->base.encoder == &connector->new_encoder->base)
10152 continue;
10153
10154 if (connector->base.encoder) {
10155 tmp_crtc = connector->base.encoder->crtc;
10156
10157 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10158 }
10159
10160 if (connector->new_encoder)
10161 *prepare_pipes |=
10162 1 << connector->new_encoder->new_crtc->pipe;
10163 }
10164
Damien Lespiaub2784e12014-08-05 11:29:37 +010010165 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010166 if (encoder->base.crtc == &encoder->new_crtc->base)
10167 continue;
10168
10169 if (encoder->base.crtc) {
10170 tmp_crtc = encoder->base.crtc;
10171
10172 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10173 }
10174
10175 if (encoder->new_crtc)
10176 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10177 }
10178
Ville Syrjälä76688512014-01-10 11:28:06 +020010179 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010180 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010181 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010182 continue;
10183
Ville Syrjälä76688512014-01-10 11:28:06 +020010184 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010185 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010186 else
10187 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010188 }
10189
10190
10191 /* set_mode is also used to update properties on life display pipes. */
10192 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010193 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010194 *prepare_pipes |= 1 << intel_crtc->pipe;
10195
Daniel Vetterb6c51642013-04-12 18:48:43 +020010196 /*
10197 * For simplicity do a full modeset on any pipe where the output routing
10198 * changed. We could be more clever, but that would require us to be
10199 * more careful with calling the relevant encoder->mode_set functions.
10200 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010201 if (*prepare_pipes)
10202 *modeset_pipes = *prepare_pipes;
10203
10204 /* ... and mask these out. */
10205 *modeset_pipes &= ~(*disable_pipes);
10206 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010207
10208 /*
10209 * HACK: We don't (yet) fully support global modesets. intel_set_config
10210 * obies this rule, but the modeset restore mode of
10211 * intel_modeset_setup_hw_state does not.
10212 */
10213 *modeset_pipes &= 1 << intel_crtc->pipe;
10214 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010215
10216 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10217 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010218}
10219
Daniel Vetterea9d7582012-07-10 10:42:52 +020010220static bool intel_crtc_in_use(struct drm_crtc *crtc)
10221{
10222 struct drm_encoder *encoder;
10223 struct drm_device *dev = crtc->dev;
10224
10225 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10226 if (encoder->crtc == crtc)
10227 return true;
10228
10229 return false;
10230}
10231
10232static void
10233intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10234{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010235 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010236 struct intel_encoder *intel_encoder;
10237 struct intel_crtc *intel_crtc;
10238 struct drm_connector *connector;
10239
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010240 intel_shared_dpll_commit(dev_priv);
10241
Damien Lespiaub2784e12014-08-05 11:29:37 +010010242 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010243 if (!intel_encoder->base.crtc)
10244 continue;
10245
10246 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10247
10248 if (prepare_pipes & (1 << intel_crtc->pipe))
10249 intel_encoder->connectors_active = false;
10250 }
10251
10252 intel_modeset_commit_output_state(dev);
10253
Ville Syrjälä76688512014-01-10 11:28:06 +020010254 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010255 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010256 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010257 WARN_ON(intel_crtc->new_config &&
10258 intel_crtc->new_config != &intel_crtc->config);
10259 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010260 }
10261
10262 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10263 if (!connector->encoder || !connector->encoder->crtc)
10264 continue;
10265
10266 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10267
10268 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010269 struct drm_property *dpms_property =
10270 dev->mode_config.dpms_property;
10271
Daniel Vetterea9d7582012-07-10 10:42:52 +020010272 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010273 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010274 dpms_property,
10275 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010276
10277 intel_encoder = to_intel_encoder(connector->encoder);
10278 intel_encoder->connectors_active = true;
10279 }
10280 }
10281
10282}
10283
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010284static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010285{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010286 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010287
10288 if (clock1 == clock2)
10289 return true;
10290
10291 if (!clock1 || !clock2)
10292 return false;
10293
10294 diff = abs(clock1 - clock2);
10295
10296 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10297 return true;
10298
10299 return false;
10300}
10301
Daniel Vetter25c5b262012-07-08 22:08:04 +020010302#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10303 list_for_each_entry((intel_crtc), \
10304 &(dev)->mode_config.crtc_list, \
10305 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010306 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010307
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010308static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010309intel_pipe_config_compare(struct drm_device *dev,
10310 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010311 struct intel_crtc_config *pipe_config)
10312{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010313#define PIPE_CONF_CHECK_X(name) \
10314 if (current_config->name != pipe_config->name) { \
10315 DRM_ERROR("mismatch in " #name " " \
10316 "(expected 0x%08x, found 0x%08x)\n", \
10317 current_config->name, \
10318 pipe_config->name); \
10319 return false; \
10320 }
10321
Daniel Vetter08a24032013-04-19 11:25:34 +020010322#define PIPE_CONF_CHECK_I(name) \
10323 if (current_config->name != pipe_config->name) { \
10324 DRM_ERROR("mismatch in " #name " " \
10325 "(expected %i, found %i)\n", \
10326 current_config->name, \
10327 pipe_config->name); \
10328 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010329 }
10330
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010331/* This is required for BDW+ where there is only one set of registers for
10332 * switching between high and low RR.
10333 * This macro can be used whenever a comparison has to be made between one
10334 * hw state and multiple sw state variables.
10335 */
10336#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10337 if ((current_config->name != pipe_config->name) && \
10338 (current_config->alt_name != pipe_config->name)) { \
10339 DRM_ERROR("mismatch in " #name " " \
10340 "(expected %i or %i, found %i)\n", \
10341 current_config->name, \
10342 current_config->alt_name, \
10343 pipe_config->name); \
10344 return false; \
10345 }
10346
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010347#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10348 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010349 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010350 "(expected %i, found %i)\n", \
10351 current_config->name & (mask), \
10352 pipe_config->name & (mask)); \
10353 return false; \
10354 }
10355
Ville Syrjälä5e550652013-09-06 23:29:07 +030010356#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10357 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10358 DRM_ERROR("mismatch in " #name " " \
10359 "(expected %i, found %i)\n", \
10360 current_config->name, \
10361 pipe_config->name); \
10362 return false; \
10363 }
10364
Daniel Vetterbb760062013-06-06 14:55:52 +020010365#define PIPE_CONF_QUIRK(quirk) \
10366 ((current_config->quirks | pipe_config->quirks) & (quirk))
10367
Daniel Vettereccb1402013-05-22 00:50:22 +020010368 PIPE_CONF_CHECK_I(cpu_transcoder);
10369
Daniel Vetter08a24032013-04-19 11:25:34 +020010370 PIPE_CONF_CHECK_I(has_pch_encoder);
10371 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010372 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10373 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10374 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10375 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10376 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010377
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010378 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010379
10380 if (INTEL_INFO(dev)->gen < 8) {
10381 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10382 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10383 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10384 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10385 PIPE_CONF_CHECK_I(dp_m_n.tu);
10386
10387 if (current_config->has_drrs) {
10388 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10389 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10390 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10391 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10392 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10393 }
10394 } else {
10395 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10396 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10397 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10398 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10399 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10400 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010401
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010402 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10403 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10404 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10405 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10406 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10407 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10408
10409 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10410 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10411 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10412 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10413 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10414 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10415
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010416 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010417 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010418 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10419 IS_VALLEYVIEW(dev))
10420 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010421
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010422 PIPE_CONF_CHECK_I(has_audio);
10423
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010424 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10425 DRM_MODE_FLAG_INTERLACE);
10426
Daniel Vetterbb760062013-06-06 14:55:52 +020010427 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10428 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10429 DRM_MODE_FLAG_PHSYNC);
10430 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10431 DRM_MODE_FLAG_NHSYNC);
10432 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10433 DRM_MODE_FLAG_PVSYNC);
10434 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10435 DRM_MODE_FLAG_NVSYNC);
10436 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010437
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010438 PIPE_CONF_CHECK_I(pipe_src_w);
10439 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010440
Daniel Vetter99535992014-04-13 12:00:33 +020010441 /*
10442 * FIXME: BIOS likes to set up a cloned config with lvds+external
10443 * screen. Since we don't yet re-compute the pipe config when moving
10444 * just the lvds port away to another pipe the sw tracking won't match.
10445 *
10446 * Proper atomic modesets with recomputed global state will fix this.
10447 * Until then just don't check gmch state for inherited modes.
10448 */
10449 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10450 PIPE_CONF_CHECK_I(gmch_pfit.control);
10451 /* pfit ratios are autocomputed by the hw on gen4+ */
10452 if (INTEL_INFO(dev)->gen < 4)
10453 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10454 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10455 }
10456
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010457 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10458 if (current_config->pch_pfit.enabled) {
10459 PIPE_CONF_CHECK_I(pch_pfit.pos);
10460 PIPE_CONF_CHECK_I(pch_pfit.size);
10461 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010462
Jesse Barnese59150d2014-01-07 13:30:45 -080010463 /* BDW+ don't expose a synchronous way to read the state */
10464 if (IS_HASWELL(dev))
10465 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010466
Ville Syrjälä282740f2013-09-04 18:30:03 +030010467 PIPE_CONF_CHECK_I(double_wide);
10468
Daniel Vetter26804af2014-06-25 22:01:55 +030010469 PIPE_CONF_CHECK_X(ddi_pll_sel);
10470
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010471 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010472 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010473 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010474 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10475 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010476 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010477
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010478 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10479 PIPE_CONF_CHECK_I(pipe_bpp);
10480
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010481 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10482 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010483
Daniel Vetter66e985c2013-06-05 13:34:20 +020010484#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010485#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010486#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010487#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010488#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010489#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010490
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010491 return true;
10492}
10493
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010494static void
10495check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010496{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010497 struct intel_connector *connector;
10498
10499 list_for_each_entry(connector, &dev->mode_config.connector_list,
10500 base.head) {
10501 /* This also checks the encoder/connector hw state with the
10502 * ->get_hw_state callbacks. */
10503 intel_connector_check_state(connector);
10504
10505 WARN(&connector->new_encoder->base != connector->base.encoder,
10506 "connector's staged encoder doesn't match current encoder\n");
10507 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010508}
10509
10510static void
10511check_encoder_state(struct drm_device *dev)
10512{
10513 struct intel_encoder *encoder;
10514 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010515
Damien Lespiaub2784e12014-08-05 11:29:37 +010010516 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010517 bool enabled = false;
10518 bool active = false;
10519 enum pipe pipe, tracked_pipe;
10520
10521 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10522 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030010523 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010524
10525 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10526 "encoder's stage crtc doesn't match current crtc\n");
10527 WARN(encoder->connectors_active && !encoder->base.crtc,
10528 "encoder's active_connectors set, but no crtc\n");
10529
10530 list_for_each_entry(connector, &dev->mode_config.connector_list,
10531 base.head) {
10532 if (connector->base.encoder != &encoder->base)
10533 continue;
10534 enabled = true;
10535 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10536 active = true;
10537 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010538 /*
10539 * for MST connectors if we unplug the connector is gone
10540 * away but the encoder is still connected to a crtc
10541 * until a modeset happens in response to the hotplug.
10542 */
10543 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10544 continue;
10545
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010546 WARN(!!encoder->base.crtc != enabled,
10547 "encoder's enabled state mismatch "
10548 "(expected %i, found %i)\n",
10549 !!encoder->base.crtc, enabled);
10550 WARN(active && !encoder->base.crtc,
10551 "active encoder with no crtc\n");
10552
10553 WARN(encoder->connectors_active != active,
10554 "encoder's computed active state doesn't match tracked active state "
10555 "(expected %i, found %i)\n", active, encoder->connectors_active);
10556
10557 active = encoder->get_hw_state(encoder, &pipe);
10558 WARN(active != encoder->connectors_active,
10559 "encoder's hw state doesn't match sw tracking "
10560 "(expected %i, found %i)\n",
10561 encoder->connectors_active, active);
10562
10563 if (!encoder->base.crtc)
10564 continue;
10565
10566 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10567 WARN(active && pipe != tracked_pipe,
10568 "active encoder's pipe doesn't match"
10569 "(expected %i, found %i)\n",
10570 tracked_pipe, pipe);
10571
10572 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010573}
10574
10575static void
10576check_crtc_state(struct drm_device *dev)
10577{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010578 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010579 struct intel_crtc *crtc;
10580 struct intel_encoder *encoder;
10581 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010582
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010583 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010584 bool enabled = false;
10585 bool active = false;
10586
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010587 memset(&pipe_config, 0, sizeof(pipe_config));
10588
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010589 DRM_DEBUG_KMS("[CRTC:%d]\n",
10590 crtc->base.base.id);
10591
10592 WARN(crtc->active && !crtc->base.enabled,
10593 "active crtc, but not enabled in sw tracking\n");
10594
Damien Lespiaub2784e12014-08-05 11:29:37 +010010595 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010596 if (encoder->base.crtc != &crtc->base)
10597 continue;
10598 enabled = true;
10599 if (encoder->connectors_active)
10600 active = true;
10601 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010602
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010603 WARN(active != crtc->active,
10604 "crtc's computed active state doesn't match tracked active state "
10605 "(expected %i, found %i)\n", active, crtc->active);
10606 WARN(enabled != crtc->base.enabled,
10607 "crtc's computed enabled state doesn't match tracked enabled state "
10608 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10609
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010610 active = dev_priv->display.get_pipe_config(crtc,
10611 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010612
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010613 /* hw state is inconsistent with the pipe quirk */
10614 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10615 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010616 active = crtc->active;
10617
Damien Lespiaub2784e12014-08-05 11:29:37 +010010618 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010619 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010620 if (encoder->base.crtc != &crtc->base)
10621 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010622 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010623 encoder->get_config(encoder, &pipe_config);
10624 }
10625
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010626 WARN(crtc->active != active,
10627 "crtc active state doesn't match with hw state "
10628 "(expected %i, found %i)\n", crtc->active, active);
10629
Daniel Vetterc0b03412013-05-28 12:05:54 +020010630 if (active &&
10631 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10632 WARN(1, "pipe state doesn't match!\n");
10633 intel_dump_pipe_config(crtc, &pipe_config,
10634 "[hw state]");
10635 intel_dump_pipe_config(crtc, &crtc->config,
10636 "[sw state]");
10637 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010638 }
10639}
10640
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010641static void
10642check_shared_dpll_state(struct drm_device *dev)
10643{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010644 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010645 struct intel_crtc *crtc;
10646 struct intel_dpll_hw_state dpll_hw_state;
10647 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010648
10649 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10650 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10651 int enabled_crtcs = 0, active_crtcs = 0;
10652 bool active;
10653
10654 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10655
10656 DRM_DEBUG_KMS("%s\n", pll->name);
10657
10658 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10659
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010660 WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020010661 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010662 pll->active, hweight32(pll->config.crtc_mask));
Daniel Vetter53589012013-06-05 13:34:16 +020010663 WARN(pll->active && !pll->on,
10664 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010665 WARN(pll->on && !pll->active,
10666 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010667 WARN(pll->on != active,
10668 "pll on state mismatch (expected %i, found %i)\n",
10669 pll->on, active);
10670
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010671 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010672 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10673 enabled_crtcs++;
10674 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10675 active_crtcs++;
10676 }
10677 WARN(pll->active != active_crtcs,
10678 "pll active crtcs mismatch (expected %i, found %i)\n",
10679 pll->active, active_crtcs);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010680 WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010681 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010682 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010683
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010684 WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020010685 sizeof(dpll_hw_state)),
10686 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010687 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010688}
10689
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010690void
10691intel_modeset_check_state(struct drm_device *dev)
10692{
10693 check_connector_state(dev);
10694 check_encoder_state(dev);
10695 check_crtc_state(dev);
10696 check_shared_dpll_state(dev);
10697}
10698
Ville Syrjälä18442d02013-09-13 16:00:08 +030010699void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10700 int dotclock)
10701{
10702 /*
10703 * FDI already provided one idea for the dotclock.
10704 * Yell if the encoder disagrees.
10705 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010706 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010707 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010708 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010709}
10710
Ville Syrjälä80715b22014-05-15 20:23:23 +030010711static void update_scanline_offset(struct intel_crtc *crtc)
10712{
10713 struct drm_device *dev = crtc->base.dev;
10714
10715 /*
10716 * The scanline counter increments at the leading edge of hsync.
10717 *
10718 * On most platforms it starts counting from vtotal-1 on the
10719 * first active line. That means the scanline counter value is
10720 * always one less than what we would expect. Ie. just after
10721 * start of vblank, which also occurs at start of hsync (on the
10722 * last active line), the scanline counter will read vblank_start-1.
10723 *
10724 * On gen2 the scanline counter starts counting from 1 instead
10725 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10726 * to keep the value positive), instead of adding one.
10727 *
10728 * On HSW+ the behaviour of the scanline counter depends on the output
10729 * type. For DP ports it behaves like most other platforms, but on HDMI
10730 * there's an extra 1 line difference. So we need to add two instead of
10731 * one to the value.
10732 */
10733 if (IS_GEN2(dev)) {
10734 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10735 int vtotal;
10736
10737 vtotal = mode->crtc_vtotal;
10738 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10739 vtotal /= 2;
10740
10741 crtc->scanline_offset = vtotal - 1;
10742 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030010743 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030010744 crtc->scanline_offset = 2;
10745 } else
10746 crtc->scanline_offset = 1;
10747}
10748
Daniel Vetterf30da182013-04-11 20:22:50 +020010749static int __intel_set_mode(struct drm_crtc *crtc,
10750 struct drm_display_mode *mode,
10751 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010752{
10753 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010754 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010755 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010756 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010757 struct intel_crtc *intel_crtc;
10758 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010759 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010760
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010761 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010762 if (!saved_mode)
10763 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010764
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010765 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010766 &prepare_pipes, &disable_pipes);
10767
Tim Gardner3ac18232012-12-07 07:54:26 -070010768 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010769
Daniel Vetter25c5b262012-07-08 22:08:04 +020010770 /* Hack: Because we don't (yet) support global modeset on multiple
10771 * crtcs, we don't keep track of the new mode for more than one crtc.
10772 * Hence simply check whether any bit is set in modeset_pipes in all the
10773 * pieces of code that are not yet converted to deal with mutliple crtcs
10774 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010775 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010776 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010777 if (IS_ERR(pipe_config)) {
10778 ret = PTR_ERR(pipe_config);
10779 pipe_config = NULL;
10780
Tim Gardner3ac18232012-12-07 07:54:26 -070010781 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010782 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010783 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10784 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010785 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010786 }
10787
Jesse Barnes30a970c2013-11-04 13:48:12 -080010788 /*
10789 * See if the config requires any additional preparation, e.g.
10790 * to adjust global state with pipes off. We need to do this
10791 * here so we can get the modeset_pipe updated config for the new
10792 * mode set on this crtc. For other crtcs we need to use the
10793 * adjusted_mode bits in the crtc directly.
10794 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010795 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010796 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010797
Ville Syrjäläc164f832013-11-05 22:34:12 +020010798 /* may have added more to prepare_pipes than we should */
10799 prepare_pipes &= ~disable_pipes;
10800 }
10801
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020010802 if (dev_priv->display.crtc_compute_clock) {
10803 unsigned clear_pipes = modeset_pipes | disable_pipes;
10804
10805 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
10806 if (ret)
10807 goto done;
10808
10809 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
10810 ret = dev_priv->display.crtc_compute_clock(intel_crtc);
10811 if (ret) {
10812 intel_shared_dpll_abort_config(dev_priv);
10813 goto done;
10814 }
10815 }
10816 }
10817
Daniel Vetter460da9162013-03-27 00:44:51 +010010818 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10819 intel_crtc_disable(&intel_crtc->base);
10820
Daniel Vetterea9d7582012-07-10 10:42:52 +020010821 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10822 if (intel_crtc->base.enabled)
10823 dev_priv->display.crtc_disable(&intel_crtc->base);
10824 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010825
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010826 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10827 * to set it here already despite that we pass it down the callchain.
10828 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010829 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010830 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010831 /* mode_set/enable/disable functions rely on a correct pipe
10832 * config. */
10833 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010834 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010835
10836 /*
10837 * Calculate and store various constants which
10838 * are later needed by vblank and swap-completion
10839 * timestamping. They are derived from true hwmode.
10840 */
10841 drm_calc_timestamping_constants(crtc,
10842 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010843 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010844
Daniel Vetterea9d7582012-07-10 10:42:52 +020010845 /* Only after disabling all output pipelines that will be changed can we
10846 * update the the output configuration. */
10847 intel_modeset_update_state(dev, prepare_pipes);
10848
Daniel Vetter47fab732012-10-26 10:58:18 +020010849 if (dev_priv->display.modeset_global_resources)
10850 dev_priv->display.modeset_global_resources(dev);
10851
Daniel Vettera6778b32012-07-02 09:56:42 +020010852 /* Set up the DPLL and any encoders state that needs to adjust or depend
10853 * on the DPLL.
10854 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010855 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070010856 struct drm_framebuffer *old_fb = crtc->primary->fb;
10857 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10858 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020010859
10860 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000010861 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, NULL);
Daniel Vetter4c107942014-04-24 23:55:05 +020010862 if (ret != 0) {
10863 DRM_ERROR("pin & fence failed\n");
10864 mutex_unlock(&dev->struct_mutex);
10865 goto done;
10866 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070010867 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020010868 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020010869 i915_gem_track_fb(old_obj, obj,
10870 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020010871 mutex_unlock(&dev->struct_mutex);
10872
10873 crtc->primary->fb = fb;
10874 crtc->x = x;
10875 crtc->y = y;
Daniel Vettera6778b32012-07-02 09:56:42 +020010876 }
10877
10878 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030010879 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10880 update_scanline_offset(intel_crtc);
10881
Daniel Vetter25c5b262012-07-08 22:08:04 +020010882 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030010883 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010884
Daniel Vettera6778b32012-07-02 09:56:42 +020010885 /* FIXME: add subpixel order */
10886done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010887 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010888 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010889
Tim Gardner3ac18232012-12-07 07:54:26 -070010890out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010891 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010892 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010893 return ret;
10894}
10895
Damien Lespiaue7457a92013-08-08 22:28:59 +010010896static int intel_set_mode(struct drm_crtc *crtc,
10897 struct drm_display_mode *mode,
10898 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010899{
10900 int ret;
10901
10902 ret = __intel_set_mode(crtc, mode, x, y, fb);
10903
10904 if (ret == 0)
10905 intel_modeset_check_state(crtc->dev);
10906
10907 return ret;
10908}
10909
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010910void intel_crtc_restore_mode(struct drm_crtc *crtc)
10911{
Matt Roperf4510a22014-04-01 15:22:40 -070010912 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010913}
10914
Daniel Vetter25c5b262012-07-08 22:08:04 +020010915#undef for_each_intel_crtc_masked
10916
Daniel Vetterd9e55602012-07-04 22:16:09 +020010917static void intel_set_config_free(struct intel_set_config *config)
10918{
10919 if (!config)
10920 return;
10921
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010922 kfree(config->save_connector_encoders);
10923 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010924 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010925 kfree(config);
10926}
10927
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010928static int intel_set_config_save_state(struct drm_device *dev,
10929 struct intel_set_config *config)
10930{
Ville Syrjälä76688512014-01-10 11:28:06 +020010931 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010932 struct drm_encoder *encoder;
10933 struct drm_connector *connector;
10934 int count;
10935
Ville Syrjälä76688512014-01-10 11:28:06 +020010936 config->save_crtc_enabled =
10937 kcalloc(dev->mode_config.num_crtc,
10938 sizeof(bool), GFP_KERNEL);
10939 if (!config->save_crtc_enabled)
10940 return -ENOMEM;
10941
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010942 config->save_encoder_crtcs =
10943 kcalloc(dev->mode_config.num_encoder,
10944 sizeof(struct drm_crtc *), GFP_KERNEL);
10945 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010946 return -ENOMEM;
10947
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010948 config->save_connector_encoders =
10949 kcalloc(dev->mode_config.num_connector,
10950 sizeof(struct drm_encoder *), GFP_KERNEL);
10951 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010952 return -ENOMEM;
10953
10954 /* Copy data. Note that driver private data is not affected.
10955 * Should anything bad happen only the expected state is
10956 * restored, not the drivers personal bookkeeping.
10957 */
10958 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010959 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010960 config->save_crtc_enabled[count++] = crtc->enabled;
10961 }
10962
10963 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010964 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010965 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010966 }
10967
10968 count = 0;
10969 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010970 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010971 }
10972
10973 return 0;
10974}
10975
10976static void intel_set_config_restore_state(struct drm_device *dev,
10977 struct intel_set_config *config)
10978{
Ville Syrjälä76688512014-01-10 11:28:06 +020010979 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010980 struct intel_encoder *encoder;
10981 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010982 int count;
10983
10984 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010985 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010986 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010987
10988 if (crtc->new_enabled)
10989 crtc->new_config = &crtc->config;
10990 else
10991 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010992 }
10993
10994 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010010995 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010996 encoder->new_crtc =
10997 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010998 }
10999
11000 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011001 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11002 connector->new_encoder =
11003 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011004 }
11005}
11006
Imre Deake3de42b2013-05-03 19:44:07 +020011007static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011008is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011009{
11010 int i;
11011
Chris Wilson2e57f472013-07-17 12:14:40 +010011012 if (set->num_connectors == 0)
11013 return false;
11014
11015 if (WARN_ON(set->connectors == NULL))
11016 return false;
11017
11018 for (i = 0; i < set->num_connectors; i++)
11019 if (set->connectors[i]->encoder &&
11020 set->connectors[i]->encoder->crtc == set->crtc &&
11021 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011022 return true;
11023
11024 return false;
11025}
11026
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011027static void
11028intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11029 struct intel_set_config *config)
11030{
11031
11032 /* We should be able to check here if the fb has the same properties
11033 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011034 if (is_crtc_connector_off(set)) {
11035 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011036 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011037 /*
11038 * If we have no fb, we can only flip as long as the crtc is
11039 * active, otherwise we need a full mode set. The crtc may
11040 * be active if we've only disabled the primary plane, or
11041 * in fastboot situations.
11042 */
Matt Roperf4510a22014-04-01 15:22:40 -070011043 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011044 struct intel_crtc *intel_crtc =
11045 to_intel_crtc(set->crtc);
11046
Matt Roper3b150f02014-05-29 08:06:53 -070011047 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011048 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11049 config->fb_changed = true;
11050 } else {
11051 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11052 config->mode_changed = true;
11053 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011054 } else if (set->fb == NULL) {
11055 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011056 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011057 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011058 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011059 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011060 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011061 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011062 }
11063
Daniel Vetter835c5872012-07-10 18:11:08 +020011064 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011065 config->fb_changed = true;
11066
11067 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11068 DRM_DEBUG_KMS("modes are different, full mode set\n");
11069 drm_mode_debug_printmodeline(&set->crtc->mode);
11070 drm_mode_debug_printmodeline(set->mode);
11071 config->mode_changed = true;
11072 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011073
11074 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11075 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011076}
11077
Daniel Vetter2e431052012-07-04 22:42:15 +020011078static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011079intel_modeset_stage_output_state(struct drm_device *dev,
11080 struct drm_mode_set *set,
11081 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011082{
Daniel Vetter9a935852012-07-05 22:34:27 +020011083 struct intel_connector *connector;
11084 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011085 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011086 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011087
Damien Lespiau9abdda72013-02-13 13:29:23 +000011088 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011089 * of connectors. For paranoia, double-check this. */
11090 WARN_ON(!set->fb && (set->num_connectors != 0));
11091 WARN_ON(set->fb && (set->num_connectors == 0));
11092
Daniel Vetter9a935852012-07-05 22:34:27 +020011093 list_for_each_entry(connector, &dev->mode_config.connector_list,
11094 base.head) {
11095 /* Otherwise traverse passed in connector list and get encoders
11096 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011097 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011098 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011099 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011100 break;
11101 }
11102 }
11103
Daniel Vetter9a935852012-07-05 22:34:27 +020011104 /* If we disable the crtc, disable all its connectors. Also, if
11105 * the connector is on the changing crtc but not on the new
11106 * connector list, disable it. */
11107 if ((!set->fb || ro == set->num_connectors) &&
11108 connector->base.encoder &&
11109 connector->base.encoder->crtc == set->crtc) {
11110 connector->new_encoder = NULL;
11111
11112 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11113 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011114 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011115 }
11116
11117
11118 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011119 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011120 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011121 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011122 }
11123 /* connector->new_encoder is now updated for all connectors. */
11124
11125 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011126 list_for_each_entry(connector, &dev->mode_config.connector_list,
11127 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011128 struct drm_crtc *new_crtc;
11129
Daniel Vetter9a935852012-07-05 22:34:27 +020011130 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011131 continue;
11132
Daniel Vetter9a935852012-07-05 22:34:27 +020011133 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011134
11135 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011136 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011137 new_crtc = set->crtc;
11138 }
11139
11140 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011141 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11142 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011143 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011144 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011145 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011146
11147 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11148 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011149 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011150 new_crtc->base.id);
11151 }
11152
11153 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011154 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011155 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011156 list_for_each_entry(connector,
11157 &dev->mode_config.connector_list,
11158 base.head) {
11159 if (connector->new_encoder == encoder) {
11160 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011161 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011162 }
11163 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011164
11165 if (num_connectors == 0)
11166 encoder->new_crtc = NULL;
11167 else if (num_connectors > 1)
11168 return -EINVAL;
11169
Daniel Vetter9a935852012-07-05 22:34:27 +020011170 /* Only now check for crtc changes so we don't miss encoders
11171 * that will be disabled. */
11172 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011173 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011174 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011175 }
11176 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011177 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011178 list_for_each_entry(connector, &dev->mode_config.connector_list,
11179 base.head) {
11180 if (connector->new_encoder)
11181 if (connector->new_encoder != connector->encoder)
11182 connector->encoder = connector->new_encoder;
11183 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011184 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011185 crtc->new_enabled = false;
11186
Damien Lespiaub2784e12014-08-05 11:29:37 +010011187 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011188 if (encoder->new_crtc == crtc) {
11189 crtc->new_enabled = true;
11190 break;
11191 }
11192 }
11193
11194 if (crtc->new_enabled != crtc->base.enabled) {
11195 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11196 crtc->new_enabled ? "en" : "dis");
11197 config->mode_changed = true;
11198 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011199
11200 if (crtc->new_enabled)
11201 crtc->new_config = &crtc->config;
11202 else
11203 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011204 }
11205
Daniel Vetter2e431052012-07-04 22:42:15 +020011206 return 0;
11207}
11208
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011209static void disable_crtc_nofb(struct intel_crtc *crtc)
11210{
11211 struct drm_device *dev = crtc->base.dev;
11212 struct intel_encoder *encoder;
11213 struct intel_connector *connector;
11214
11215 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11216 pipe_name(crtc->pipe));
11217
11218 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11219 if (connector->new_encoder &&
11220 connector->new_encoder->new_crtc == crtc)
11221 connector->new_encoder = NULL;
11222 }
11223
Damien Lespiaub2784e12014-08-05 11:29:37 +010011224 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011225 if (encoder->new_crtc == crtc)
11226 encoder->new_crtc = NULL;
11227 }
11228
11229 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011230 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011231}
11232
Daniel Vetter2e431052012-07-04 22:42:15 +020011233static int intel_crtc_set_config(struct drm_mode_set *set)
11234{
11235 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011236 struct drm_mode_set save_set;
11237 struct intel_set_config *config;
11238 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011239
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011240 BUG_ON(!set);
11241 BUG_ON(!set->crtc);
11242 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011243
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011244 /* Enforce sane interface api - has been abused by the fb helper. */
11245 BUG_ON(!set->mode && set->fb);
11246 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011247
Daniel Vetter2e431052012-07-04 22:42:15 +020011248 if (set->fb) {
11249 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11250 set->crtc->base.id, set->fb->base.id,
11251 (int)set->num_connectors, set->x, set->y);
11252 } else {
11253 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011254 }
11255
11256 dev = set->crtc->dev;
11257
11258 ret = -ENOMEM;
11259 config = kzalloc(sizeof(*config), GFP_KERNEL);
11260 if (!config)
11261 goto out_config;
11262
11263 ret = intel_set_config_save_state(dev, config);
11264 if (ret)
11265 goto out_config;
11266
11267 save_set.crtc = set->crtc;
11268 save_set.mode = &set->crtc->mode;
11269 save_set.x = set->crtc->x;
11270 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011271 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011272
11273 /* Compute whether we need a full modeset, only an fb base update or no
11274 * change at all. In the future we might also check whether only the
11275 * mode changed, e.g. for LVDS where we only change the panel fitter in
11276 * such cases. */
11277 intel_set_config_compute_mode_changes(set, config);
11278
Daniel Vetter9a935852012-07-05 22:34:27 +020011279 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011280 if (ret)
11281 goto fail;
11282
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011283 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011284 ret = intel_set_mode(set->crtc, set->mode,
11285 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011286 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011287 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11288
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011289 intel_crtc_wait_for_pending_flips(set->crtc);
11290
Daniel Vetter4f660f42012-07-02 09:47:37 +020011291 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011292 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011293
11294 /*
11295 * We need to make sure the primary plane is re-enabled if it
11296 * has previously been turned off.
11297 */
11298 if (!intel_crtc->primary_enabled && ret == 0) {
11299 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011300 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011301 }
11302
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011303 /*
11304 * In the fastboot case this may be our only check of the
11305 * state after boot. It would be better to only do it on
11306 * the first update, but we don't have a nice way of doing that
11307 * (and really, set_config isn't used much for high freq page
11308 * flipping, so increasing its cost here shouldn't be a big
11309 * deal).
11310 */
Jani Nikulad330a952014-01-21 11:24:25 +020011311 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011312 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011313 }
11314
Chris Wilson2d05eae2013-05-03 17:36:25 +010011315 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011316 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11317 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011318fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011319 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011320
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011321 /*
11322 * HACK: if the pipe was on, but we didn't have a framebuffer,
11323 * force the pipe off to avoid oopsing in the modeset code
11324 * due to fb==NULL. This should only happen during boot since
11325 * we don't yet reconstruct the FB from the hardware state.
11326 */
11327 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11328 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11329
Chris Wilson2d05eae2013-05-03 17:36:25 +010011330 /* Try to restore the config */
11331 if (config->mode_changed &&
11332 intel_set_mode(save_set.crtc, save_set.mode,
11333 save_set.x, save_set.y, save_set.fb))
11334 DRM_ERROR("failed to restore config after modeset failure\n");
11335 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011336
Daniel Vetterd9e55602012-07-04 22:16:09 +020011337out_config:
11338 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011339 return ret;
11340}
11341
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011342static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011343 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011344 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011345 .destroy = intel_crtc_destroy,
11346 .page_flip = intel_crtc_page_flip,
11347};
11348
Daniel Vetter53589012013-06-05 13:34:16 +020011349static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11350 struct intel_shared_dpll *pll,
11351 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011352{
Daniel Vetter53589012013-06-05 13:34:16 +020011353 uint32_t val;
11354
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011355 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011356 return false;
11357
Daniel Vetter53589012013-06-05 13:34:16 +020011358 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011359 hw_state->dpll = val;
11360 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11361 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011362
11363 return val & DPLL_VCO_ENABLE;
11364}
11365
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011366static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11367 struct intel_shared_dpll *pll)
11368{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011369 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11370 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011371}
11372
Daniel Vettere7b903d2013-06-05 13:34:14 +020011373static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11374 struct intel_shared_dpll *pll)
11375{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011376 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011377 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011378
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011379 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011380
11381 /* Wait for the clocks to stabilize. */
11382 POSTING_READ(PCH_DPLL(pll->id));
11383 udelay(150);
11384
11385 /* The pixel multiplier can only be updated once the
11386 * DPLL is enabled and the clocks are stable.
11387 *
11388 * So write it again.
11389 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011390 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011391 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011392 udelay(200);
11393}
11394
11395static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11396 struct intel_shared_dpll *pll)
11397{
11398 struct drm_device *dev = dev_priv->dev;
11399 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011400
11401 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011402 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011403 if (intel_crtc_to_shared_dpll(crtc) == pll)
11404 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11405 }
11406
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011407 I915_WRITE(PCH_DPLL(pll->id), 0);
11408 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011409 udelay(200);
11410}
11411
Daniel Vetter46edb022013-06-05 13:34:12 +020011412static char *ibx_pch_dpll_names[] = {
11413 "PCH DPLL A",
11414 "PCH DPLL B",
11415};
11416
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011417static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011418{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011419 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011420 int i;
11421
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011422 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011423
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011424 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011425 dev_priv->shared_dplls[i].id = i;
11426 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011427 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011428 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11429 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011430 dev_priv->shared_dplls[i].get_hw_state =
11431 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011432 }
11433}
11434
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011435static void intel_shared_dpll_init(struct drm_device *dev)
11436{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011437 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011438
Daniel Vetter9cd86932014-06-25 22:01:57 +030011439 if (HAS_DDI(dev))
11440 intel_ddi_pll_init(dev);
11441 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011442 ibx_pch_dpll_init(dev);
11443 else
11444 dev_priv->num_shared_dpll = 0;
11445
11446 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011447}
11448
Matt Roper465c1202014-05-29 08:06:54 -070011449static int
11450intel_primary_plane_disable(struct drm_plane *plane)
11451{
11452 struct drm_device *dev = plane->dev;
Matt Roper465c1202014-05-29 08:06:54 -070011453 struct intel_crtc *intel_crtc;
11454
11455 if (!plane->fb)
11456 return 0;
11457
11458 BUG_ON(!plane->crtc);
11459
11460 intel_crtc = to_intel_crtc(plane->crtc);
11461
11462 /*
11463 * Even though we checked plane->fb above, it's still possible that
11464 * the primary plane has been implicitly disabled because the crtc
11465 * coordinates given weren't visible, or because we detected
11466 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11467 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11468 * In either case, we need to unpin the FB and let the fb pointer get
11469 * updated, but otherwise we don't need to touch the hardware.
11470 */
11471 if (!intel_crtc->primary_enabled)
11472 goto disable_unpin;
11473
11474 intel_crtc_wait_for_pending_flips(plane->crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011475 intel_disable_primary_hw_plane(plane, plane->crtc);
11476
Matt Roper465c1202014-05-29 08:06:54 -070011477disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011478 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011479 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011480 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011481 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011482 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011483 plane->fb = NULL;
11484
11485 return 0;
11486}
11487
11488static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011489intel_check_primary_plane(struct drm_plane *plane,
11490 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011491{
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011492 struct drm_crtc *crtc = state->crtc;
11493 struct drm_framebuffer *fb = state->fb;
11494 struct drm_rect *dest = &state->dst;
11495 struct drm_rect *src = &state->src;
11496 const struct drm_rect *clip = &state->clip;
11497
Gustavo Padovan3ead8bb2014-10-24 19:00:18 +010011498 return drm_plane_helper_check_update(plane, crtc, fb,
11499 src, dest, clip,
11500 DRM_PLANE_HELPER_NO_SCALING,
11501 DRM_PLANE_HELPER_NO_SCALING,
11502 false, true, &state->visible);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011503}
11504
11505static int
Gustavo Padovan14af2932014-10-24 14:51:31 +010011506intel_prepare_primary_plane(struct drm_plane *plane,
11507 struct intel_plane_state *state)
11508{
11509 struct drm_crtc *crtc = state->crtc;
11510 struct drm_framebuffer *fb = state->fb;
11511 struct drm_device *dev = crtc->dev;
11512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11513 enum pipe pipe = intel_crtc->pipe;
11514 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11515 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11516 int ret;
11517
11518 intel_crtc_wait_for_pending_flips(crtc);
11519
11520 if (intel_crtc_has_pending_flip(crtc)) {
11521 DRM_ERROR("pipe is still busy with an old pageflip\n");
11522 return -EBUSY;
11523 }
11524
11525 if (old_obj != obj) {
11526 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000011527 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
Gustavo Padovan14af2932014-10-24 14:51:31 +010011528 if (ret == 0)
11529 i915_gem_track_fb(old_obj, obj,
11530 INTEL_FRONTBUFFER_PRIMARY(pipe));
11531 mutex_unlock(&dev->struct_mutex);
11532 if (ret != 0) {
11533 DRM_DEBUG_KMS("pin & fence failed\n");
11534 return ret;
11535 }
11536 }
11537
11538 return 0;
11539}
11540
11541static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011542intel_commit_primary_plane(struct drm_plane *plane,
11543 struct intel_plane_state *state)
11544{
11545 struct drm_crtc *crtc = state->crtc;
11546 struct drm_framebuffer *fb = state->fb;
Matt Roper465c1202014-05-29 08:06:54 -070011547 struct drm_device *dev = crtc->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011548 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper465c1202014-05-29 08:06:54 -070011549 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011550 enum pipe pipe = intel_crtc->pipe;
11551 struct drm_framebuffer *old_fb = plane->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011552 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11553 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011554 struct intel_plane *intel_plane = to_intel_plane(plane);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011555 struct drm_rect *src = &state->src;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011556
11557 crtc->primary->fb = fb;
11558 crtc->x = src->x1;
11559 crtc->y = src->y1;
11560
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011561 intel_plane->crtc_x = state->orig_dst.x1;
11562 intel_plane->crtc_y = state->orig_dst.y1;
11563 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11564 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11565 intel_plane->src_x = state->orig_src.x1;
11566 intel_plane->src_y = state->orig_src.y1;
11567 intel_plane->src_w = drm_rect_width(&state->orig_src);
11568 intel_plane->src_h = drm_rect_height(&state->orig_src);
Sonika Jindalce54d852014-08-21 11:44:39 +053011569 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011570
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011571 if (intel_crtc->active) {
11572 /*
11573 * FBC does not work on some platforms for rotated
11574 * planes, so disable it when rotation is not 0 and
11575 * update it when rotation is set back to 0.
11576 *
11577 * FIXME: This is redundant with the fbc update done in
11578 * the primary plane enable function except that that
11579 * one is done too late. We eventually need to unify
11580 * this.
11581 */
11582 if (intel_crtc->primary_enabled &&
11583 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11584 dev_priv->fbc.plane == intel_crtc->plane &&
11585 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11586 intel_disable_fbc(dev);
11587 }
11588
11589 if (state->visible) {
11590 bool was_enabled = intel_crtc->primary_enabled;
11591
11592 /* FIXME: kill this fastboot hack */
11593 intel_update_pipe_size(intel_crtc);
11594
11595 intel_crtc->primary_enabled = true;
11596
11597 dev_priv->display.update_primary_plane(crtc, plane->fb,
11598 crtc->x, crtc->y);
11599
11600 /*
11601 * BDW signals flip done immediately if the plane
11602 * is disabled, even if the plane enable is already
11603 * armed to occur at the next vblank :(
11604 */
11605 if (IS_BROADWELL(dev) && !was_enabled)
11606 intel_wait_for_vblank(dev, intel_crtc->pipe);
11607 } else {
11608 /*
11609 * If clipping results in a non-visible primary plane,
11610 * we'll disable the primary plane. Note that this is
11611 * a bit different than what happens if userspace
11612 * explicitly disables the plane by passing fb=0
11613 * because plane->fb still gets set and pinned.
11614 */
11615 intel_disable_primary_hw_plane(plane, crtc);
11616 }
11617
11618 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
11619
11620 mutex_lock(&dev->struct_mutex);
11621 intel_update_fbc(dev);
11622 mutex_unlock(&dev->struct_mutex);
11623 }
11624
11625 if (old_fb && old_fb != fb) {
11626 if (intel_crtc->active)
11627 intel_wait_for_vblank(dev, intel_crtc->pipe);
11628
11629 mutex_lock(&dev->struct_mutex);
11630 intel_unpin_fb_obj(old_obj);
11631 mutex_unlock(&dev->struct_mutex);
11632 }
Matt Roper465c1202014-05-29 08:06:54 -070011633}
11634
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011635static int
11636intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11637 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11638 unsigned int crtc_w, unsigned int crtc_h,
11639 uint32_t src_x, uint32_t src_y,
11640 uint32_t src_w, uint32_t src_h)
11641{
11642 struct intel_plane_state state;
11643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11644 int ret;
11645
11646 state.crtc = crtc;
11647 state.fb = fb;
11648
11649 /* sample coordinates in 16.16 fixed point */
11650 state.src.x1 = src_x;
11651 state.src.x2 = src_x + src_w;
11652 state.src.y1 = src_y;
11653 state.src.y2 = src_y + src_h;
11654
11655 /* integer pixels */
11656 state.dst.x1 = crtc_x;
11657 state.dst.x2 = crtc_x + crtc_w;
11658 state.dst.y1 = crtc_y;
11659 state.dst.y2 = crtc_y + crtc_h;
11660
11661 state.clip.x1 = 0;
11662 state.clip.y1 = 0;
11663 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11664 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11665
11666 state.orig_src = state.src;
11667 state.orig_dst = state.dst;
11668
11669 ret = intel_check_primary_plane(plane, &state);
11670 if (ret)
11671 return ret;
11672
Gustavo Padovan14af2932014-10-24 14:51:31 +010011673 ret = intel_prepare_primary_plane(plane, &state);
11674 if (ret)
11675 return ret;
11676
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011677 intel_commit_primary_plane(plane, &state);
11678
11679 return 0;
11680}
11681
Matt Roper3d7d6512014-06-10 08:28:13 -070011682/* Common destruction function for both primary and cursor planes */
11683static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011684{
11685 struct intel_plane *intel_plane = to_intel_plane(plane);
11686 drm_plane_cleanup(plane);
11687 kfree(intel_plane);
11688}
11689
11690static const struct drm_plane_funcs intel_primary_plane_funcs = {
11691 .update_plane = intel_primary_plane_setplane,
11692 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011693 .destroy = intel_plane_destroy,
Sonika Jindal48404c12014-08-22 14:06:04 +053011694 .set_property = intel_plane_set_property
Matt Roper465c1202014-05-29 08:06:54 -070011695};
11696
11697static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11698 int pipe)
11699{
11700 struct intel_plane *primary;
11701 const uint32_t *intel_primary_formats;
11702 int num_formats;
11703
11704 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11705 if (primary == NULL)
11706 return NULL;
11707
11708 primary->can_scale = false;
11709 primary->max_downscale = 1;
11710 primary->pipe = pipe;
11711 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053011712 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roper465c1202014-05-29 08:06:54 -070011713 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11714 primary->plane = !pipe;
11715
11716 if (INTEL_INFO(dev)->gen <= 3) {
11717 intel_primary_formats = intel_primary_formats_gen2;
11718 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11719 } else {
11720 intel_primary_formats = intel_primary_formats_gen4;
11721 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11722 }
11723
11724 drm_universal_plane_init(dev, &primary->base, 0,
11725 &intel_primary_plane_funcs,
11726 intel_primary_formats, num_formats,
11727 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053011728
11729 if (INTEL_INFO(dev)->gen >= 4) {
11730 if (!dev->mode_config.rotation_property)
11731 dev->mode_config.rotation_property =
11732 drm_mode_create_rotation_property(dev,
11733 BIT(DRM_ROTATE_0) |
11734 BIT(DRM_ROTATE_180));
11735 if (dev->mode_config.rotation_property)
11736 drm_object_attach_property(&primary->base.base,
11737 dev->mode_config.rotation_property,
11738 primary->rotation);
11739 }
11740
Matt Roper465c1202014-05-29 08:06:54 -070011741 return &primary->base;
11742}
11743
Matt Roper3d7d6512014-06-10 08:28:13 -070011744static int
11745intel_cursor_plane_disable(struct drm_plane *plane)
11746{
11747 if (!plane->fb)
11748 return 0;
11749
11750 BUG_ON(!plane->crtc);
11751
11752 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11753}
11754
11755static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030011756intel_check_cursor_plane(struct drm_plane *plane,
11757 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070011758{
Gustavo Padovan852e7872014-09-05 17:22:31 -030011759 struct drm_crtc *crtc = state->crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011760 struct drm_device *dev = crtc->dev;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011761 struct drm_framebuffer *fb = state->fb;
11762 struct drm_rect *dest = &state->dst;
11763 struct drm_rect *src = &state->src;
11764 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011765 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11766 int crtc_w, crtc_h;
11767 unsigned stride;
11768 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011769
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011770 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030011771 src, dest, clip,
11772 DRM_PLANE_HELPER_NO_SCALING,
11773 DRM_PLANE_HELPER_NO_SCALING,
11774 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011775 if (ret)
11776 return ret;
11777
11778
11779 /* if we want to turn off the cursor ignore width and height */
11780 if (!obj)
11781 return 0;
11782
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011783 /* Check for which cursor types we support */
11784 crtc_w = drm_rect_width(&state->orig_dst);
11785 crtc_h = drm_rect_height(&state->orig_dst);
11786 if (!cursor_size_ok(dev, crtc_w, crtc_h)) {
11787 DRM_DEBUG("Cursor dimension not supported\n");
11788 return -EINVAL;
11789 }
11790
11791 stride = roundup_pow_of_two(crtc_w) * 4;
11792 if (obj->base.size < stride * crtc_h) {
11793 DRM_DEBUG_KMS("buffer is too small\n");
11794 return -ENOMEM;
11795 }
11796
Gustavo Padovane391ea82014-09-24 14:20:25 -030011797 if (fb == crtc->cursor->fb)
11798 return 0;
11799
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011800 /* we only need to pin inside GTT if cursor is non-phy */
11801 mutex_lock(&dev->struct_mutex);
11802 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
11803 DRM_DEBUG_KMS("cursor cannot be tiled\n");
11804 ret = -EINVAL;
11805 }
11806 mutex_unlock(&dev->struct_mutex);
11807
11808 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011809}
11810
11811static int
11812intel_commit_cursor_plane(struct drm_plane *plane,
11813 struct intel_plane_state *state)
11814{
11815 struct drm_crtc *crtc = state->crtc;
11816 struct drm_framebuffer *fb = state->fb;
Matt Roper3d7d6512014-06-10 08:28:13 -070011817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070011818 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper3d7d6512014-06-10 08:28:13 -070011819 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11820 struct drm_i915_gem_object *obj = intel_fb->obj;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011821 int crtc_w, crtc_h;
Matt Roper3d7d6512014-06-10 08:28:13 -070011822
Gustavo Padovan852e7872014-09-05 17:22:31 -030011823 crtc->cursor_x = state->orig_dst.x1;
11824 crtc->cursor_y = state->orig_dst.y1;
Sonika Jindala919db92014-10-23 07:41:33 -070011825
11826 intel_plane->crtc_x = state->orig_dst.x1;
11827 intel_plane->crtc_y = state->orig_dst.y1;
11828 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11829 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11830 intel_plane->src_x = state->orig_src.x1;
11831 intel_plane->src_y = state->orig_src.y1;
11832 intel_plane->src_w = drm_rect_width(&state->orig_src);
11833 intel_plane->src_h = drm_rect_height(&state->orig_src);
11834 intel_plane->obj = obj;
11835
Matt Roper3d7d6512014-06-10 08:28:13 -070011836 if (fb != crtc->cursor->fb) {
Gustavo Padovan852e7872014-09-05 17:22:31 -030011837 crtc_w = drm_rect_width(&state->orig_dst);
11838 crtc_h = drm_rect_height(&state->orig_dst);
Matt Roper3d7d6512014-06-10 08:28:13 -070011839 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11840 } else {
Gustavo Padovan852e7872014-09-05 17:22:31 -030011841 intel_crtc_update_cursor(crtc, state->visible);
Daniel Vetter4ed91092014-08-08 20:27:01 +020011842
11843 intel_frontbuffer_flip(crtc->dev,
11844 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
11845
Matt Roper3d7d6512014-06-10 08:28:13 -070011846 return 0;
11847 }
11848}
Gustavo Padovan852e7872014-09-05 17:22:31 -030011849
11850static int
11851intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11852 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11853 unsigned int crtc_w, unsigned int crtc_h,
11854 uint32_t src_x, uint32_t src_y,
11855 uint32_t src_w, uint32_t src_h)
11856{
11857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11858 struct intel_plane_state state;
11859 int ret;
11860
11861 state.crtc = crtc;
11862 state.fb = fb;
11863
11864 /* sample coordinates in 16.16 fixed point */
11865 state.src.x1 = src_x;
11866 state.src.x2 = src_x + src_w;
11867 state.src.y1 = src_y;
11868 state.src.y2 = src_y + src_h;
11869
11870 /* integer pixels */
11871 state.dst.x1 = crtc_x;
11872 state.dst.x2 = crtc_x + crtc_w;
11873 state.dst.y1 = crtc_y;
11874 state.dst.y2 = crtc_y + crtc_h;
11875
11876 state.clip.x1 = 0;
11877 state.clip.y1 = 0;
11878 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11879 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11880
11881 state.orig_src = state.src;
11882 state.orig_dst = state.dst;
11883
11884 ret = intel_check_cursor_plane(plane, &state);
11885 if (ret)
11886 return ret;
11887
11888 return intel_commit_cursor_plane(plane, &state);
11889}
11890
Matt Roper3d7d6512014-06-10 08:28:13 -070011891static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11892 .update_plane = intel_cursor_plane_update,
11893 .disable_plane = intel_cursor_plane_disable,
11894 .destroy = intel_plane_destroy,
Ville Syrjälä4398ad42014-10-23 07:41:34 -070011895 .set_property = intel_plane_set_property,
Matt Roper3d7d6512014-06-10 08:28:13 -070011896};
11897
11898static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11899 int pipe)
11900{
11901 struct intel_plane *cursor;
11902
11903 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11904 if (cursor == NULL)
11905 return NULL;
11906
11907 cursor->can_scale = false;
11908 cursor->max_downscale = 1;
11909 cursor->pipe = pipe;
11910 cursor->plane = pipe;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070011911 cursor->rotation = BIT(DRM_ROTATE_0);
Matt Roper3d7d6512014-06-10 08:28:13 -070011912
11913 drm_universal_plane_init(dev, &cursor->base, 0,
11914 &intel_cursor_plane_funcs,
11915 intel_cursor_formats,
11916 ARRAY_SIZE(intel_cursor_formats),
11917 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070011918
11919 if (INTEL_INFO(dev)->gen >= 4) {
11920 if (!dev->mode_config.rotation_property)
11921 dev->mode_config.rotation_property =
11922 drm_mode_create_rotation_property(dev,
11923 BIT(DRM_ROTATE_0) |
11924 BIT(DRM_ROTATE_180));
11925 if (dev->mode_config.rotation_property)
11926 drm_object_attach_property(&cursor->base.base,
11927 dev->mode_config.rotation_property,
11928 cursor->rotation);
11929 }
11930
Matt Roper3d7d6512014-06-10 08:28:13 -070011931 return &cursor->base;
11932}
11933
Hannes Ederb358d0a2008-12-18 21:18:47 +010011934static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080011935{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011936 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080011937 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070011938 struct drm_plane *primary = NULL;
11939 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011940 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011941
Daniel Vetter955382f2013-09-19 14:05:45 +020011942 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080011943 if (intel_crtc == NULL)
11944 return;
11945
Matt Roper465c1202014-05-29 08:06:54 -070011946 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011947 if (!primary)
11948 goto fail;
11949
11950 cursor = intel_cursor_plane_create(dev, pipe);
11951 if (!cursor)
11952 goto fail;
11953
Matt Roper465c1202014-05-29 08:06:54 -070011954 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070011955 cursor, &intel_crtc_funcs);
11956 if (ret)
11957 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011958
11959 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080011960 for (i = 0; i < 256; i++) {
11961 intel_crtc->lut_r[i] = i;
11962 intel_crtc->lut_g[i] = i;
11963 intel_crtc->lut_b[i] = i;
11964 }
11965
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011966 /*
11967 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020011968 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011969 */
Jesse Barnes80824002009-09-10 15:28:06 -070011970 intel_crtc->pipe = pipe;
11971 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010011972 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080011973 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010011974 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070011975 }
11976
Chris Wilson4b0e3332014-05-30 16:35:26 +030011977 intel_crtc->cursor_base = ~0;
11978 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030011979 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030011980
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080011981 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11982 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11983 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11984 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11985
Jesse Barnes79e53942008-11-07 14:24:08 -080011986 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020011987
11988 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011989 return;
11990
11991fail:
11992 if (primary)
11993 drm_plane_cleanup(primary);
11994 if (cursor)
11995 drm_plane_cleanup(cursor);
11996 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080011997}
11998
Jesse Barnes752aa882013-10-31 18:55:49 +020011999enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12000{
12001 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012002 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012003
Rob Clark51fd3712013-11-19 12:10:12 -050012004 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012005
12006 if (!encoder)
12007 return INVALID_PIPE;
12008
12009 return to_intel_crtc(encoder->crtc)->pipe;
12010}
12011
Carl Worth08d7b3d2009-04-29 14:43:54 -070012012int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012013 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012014{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012015 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012016 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012017 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012018
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012019 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12020 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012021
Rob Clark7707e652014-07-17 23:30:04 -040012022 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012023
Rob Clark7707e652014-07-17 23:30:04 -040012024 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012025 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012026 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012027 }
12028
Rob Clark7707e652014-07-17 23:30:04 -040012029 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012030 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012031
Daniel Vetterc05422d2009-08-11 16:05:30 +020012032 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012033}
12034
Daniel Vetter66a92782012-07-12 20:08:18 +020012035static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012036{
Daniel Vetter66a92782012-07-12 20:08:18 +020012037 struct drm_device *dev = encoder->base.dev;
12038 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012039 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012040 int entry = 0;
12041
Damien Lespiaub2784e12014-08-05 11:29:37 +010012042 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012043 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012044 index_mask |= (1 << entry);
12045
Jesse Barnes79e53942008-11-07 14:24:08 -080012046 entry++;
12047 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012048
Jesse Barnes79e53942008-11-07 14:24:08 -080012049 return index_mask;
12050}
12051
Chris Wilson4d302442010-12-14 19:21:29 +000012052static bool has_edp_a(struct drm_device *dev)
12053{
12054 struct drm_i915_private *dev_priv = dev->dev_private;
12055
12056 if (!IS_MOBILE(dev))
12057 return false;
12058
12059 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12060 return false;
12061
Damien Lespiaue3589902014-02-07 19:12:50 +000012062 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012063 return false;
12064
12065 return true;
12066}
12067
Damien Lespiauba0fbca2014-01-08 14:18:23 +000012068const char *intel_output_name(int output)
12069{
12070 static const char *names[] = {
12071 [INTEL_OUTPUT_UNUSED] = "Unused",
12072 [INTEL_OUTPUT_ANALOG] = "Analog",
12073 [INTEL_OUTPUT_DVO] = "DVO",
12074 [INTEL_OUTPUT_SDVO] = "SDVO",
12075 [INTEL_OUTPUT_LVDS] = "LVDS",
12076 [INTEL_OUTPUT_TVOUT] = "TV",
12077 [INTEL_OUTPUT_HDMI] = "HDMI",
12078 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12079 [INTEL_OUTPUT_EDP] = "eDP",
12080 [INTEL_OUTPUT_DSI] = "DSI",
12081 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12082 };
12083
12084 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12085 return "Invalid";
12086
12087 return names[output];
12088}
12089
Jesse Barnes84b4e042014-06-25 08:24:29 -070012090static bool intel_crt_present(struct drm_device *dev)
12091{
12092 struct drm_i915_private *dev_priv = dev->dev_private;
12093
Damien Lespiau884497e2013-12-03 13:56:23 +000012094 if (INTEL_INFO(dev)->gen >= 9)
12095 return false;
12096
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012097 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012098 return false;
12099
12100 if (IS_CHERRYVIEW(dev))
12101 return false;
12102
12103 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12104 return false;
12105
12106 return true;
12107}
12108
Jesse Barnes79e53942008-11-07 14:24:08 -080012109static void intel_setup_outputs(struct drm_device *dev)
12110{
Eric Anholt725e30a2009-01-22 13:01:02 -080012111 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012112 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012113 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012114
Daniel Vetterc9093352013-06-06 22:22:47 +020012115 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012116
Jesse Barnes84b4e042014-06-25 08:24:29 -070012117 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012118 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012119
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012120 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012121 int found;
12122
12123 /* Haswell uses DDI functions to detect digital outputs */
12124 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12125 /* DDI A only supports eDP */
12126 if (found)
12127 intel_ddi_init(dev, PORT_A);
12128
12129 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12130 * register */
12131 found = I915_READ(SFUSE_STRAP);
12132
12133 if (found & SFUSE_STRAP_DDIB_DETECTED)
12134 intel_ddi_init(dev, PORT_B);
12135 if (found & SFUSE_STRAP_DDIC_DETECTED)
12136 intel_ddi_init(dev, PORT_C);
12137 if (found & SFUSE_STRAP_DDID_DETECTED)
12138 intel_ddi_init(dev, PORT_D);
12139 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012140 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012141 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012142
12143 if (has_edp_a(dev))
12144 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012145
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012146 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012147 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012148 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012149 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012150 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012151 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012152 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012153 }
12154
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012155 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012156 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012157
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012158 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012159 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012160
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012161 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012162 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012163
Daniel Vetter270b3042012-10-27 15:52:05 +020012164 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012165 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012166 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012167 /*
12168 * The DP_DETECTED bit is the latched state of the DDC
12169 * SDA pin at boot. However since eDP doesn't require DDC
12170 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12171 * eDP ports may have been muxed to an alternate function.
12172 * Thus we can't rely on the DP_DETECTED bit alone to detect
12173 * eDP ports. Consult the VBT as well as DP_DETECTED to
12174 * detect eDP ports.
12175 */
12176 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED)
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012177 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12178 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012179 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12180 intel_dp_is_edp(dev, PORT_B))
12181 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012182
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012183 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED)
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012184 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12185 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012186 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12187 intel_dp_is_edp(dev, PORT_C))
12188 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012189
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012190 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012191 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012192 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12193 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012194 /* eDP not supported on port D, so don't check VBT */
12195 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12196 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012197 }
12198
Jani Nikula3cfca972013-08-27 15:12:26 +030012199 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012200 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012201 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012202
Paulo Zanonie2debe92013-02-18 19:00:27 -030012203 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012204 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012205 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012206 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12207 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012208 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012209 }
Ma Ling27185ae2009-08-24 13:50:23 +080012210
Imre Deake7281ea2013-05-08 13:14:08 +030012211 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012212 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012213 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012214
12215 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012216
Paulo Zanonie2debe92013-02-18 19:00:27 -030012217 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012218 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012219 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012220 }
Ma Ling27185ae2009-08-24 13:50:23 +080012221
Paulo Zanonie2debe92013-02-18 19:00:27 -030012222 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012223
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012224 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12225 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012226 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012227 }
Imre Deake7281ea2013-05-08 13:14:08 +030012228 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012229 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012230 }
Ma Ling27185ae2009-08-24 13:50:23 +080012231
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012232 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012233 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012234 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012235 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012236 intel_dvo_init(dev);
12237
Zhenyu Wang103a1962009-11-27 11:44:36 +080012238 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012239 intel_tv_init(dev);
12240
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012241 intel_edp_psr_init(dev);
12242
Damien Lespiaub2784e12014-08-05 11:29:37 +010012243 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012244 encoder->base.possible_crtcs = encoder->crtc_mask;
12245 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012246 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012247 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012248
Paulo Zanonidde86e22012-12-01 12:04:25 -020012249 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012250
12251 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012252}
12253
12254static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12255{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012256 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012257 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012258
Daniel Vetteref2d6332014-02-10 18:00:38 +010012259 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012260 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012261 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012262 drm_gem_object_unreference(&intel_fb->obj->base);
12263 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012264 kfree(intel_fb);
12265}
12266
12267static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012268 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012269 unsigned int *handle)
12270{
12271 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012272 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012273
Chris Wilson05394f32010-11-08 19:18:58 +000012274 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012275}
12276
12277static const struct drm_framebuffer_funcs intel_fb_funcs = {
12278 .destroy = intel_user_framebuffer_destroy,
12279 .create_handle = intel_user_framebuffer_create_handle,
12280};
12281
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012282static int intel_framebuffer_init(struct drm_device *dev,
12283 struct intel_framebuffer *intel_fb,
12284 struct drm_mode_fb_cmd2 *mode_cmd,
12285 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012286{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012287 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012288 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012289 int ret;
12290
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012291 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12292
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012293 if (obj->tiling_mode == I915_TILING_Y) {
12294 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012295 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012296 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012297
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012298 if (mode_cmd->pitches[0] & 63) {
12299 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12300 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012301 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012302 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012303
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012304 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12305 pitch_limit = 32*1024;
12306 } else if (INTEL_INFO(dev)->gen >= 4) {
12307 if (obj->tiling_mode)
12308 pitch_limit = 16*1024;
12309 else
12310 pitch_limit = 32*1024;
12311 } else if (INTEL_INFO(dev)->gen >= 3) {
12312 if (obj->tiling_mode)
12313 pitch_limit = 8*1024;
12314 else
12315 pitch_limit = 16*1024;
12316 } else
12317 /* XXX DSPC is limited to 4k tiled */
12318 pitch_limit = 8*1024;
12319
12320 if (mode_cmd->pitches[0] > pitch_limit) {
12321 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12322 obj->tiling_mode ? "tiled" : "linear",
12323 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012324 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012325 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012326
12327 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012328 mode_cmd->pitches[0] != obj->stride) {
12329 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12330 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012331 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012332 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012333
Ville Syrjälä57779d02012-10-31 17:50:14 +020012334 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012335 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012336 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012337 case DRM_FORMAT_RGB565:
12338 case DRM_FORMAT_XRGB8888:
12339 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012340 break;
12341 case DRM_FORMAT_XRGB1555:
12342 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012343 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012344 DRM_DEBUG("unsupported pixel format: %s\n",
12345 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012346 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012347 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012348 break;
12349 case DRM_FORMAT_XBGR8888:
12350 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012351 case DRM_FORMAT_XRGB2101010:
12352 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012353 case DRM_FORMAT_XBGR2101010:
12354 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012355 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012356 DRM_DEBUG("unsupported pixel format: %s\n",
12357 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012358 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012359 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012360 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012361 case DRM_FORMAT_YUYV:
12362 case DRM_FORMAT_UYVY:
12363 case DRM_FORMAT_YVYU:
12364 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012365 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012366 DRM_DEBUG("unsupported pixel format: %s\n",
12367 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012368 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012369 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012370 break;
12371 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012372 DRM_DEBUG("unsupported pixel format: %s\n",
12373 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012374 return -EINVAL;
12375 }
12376
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012377 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12378 if (mode_cmd->offsets[0] != 0)
12379 return -EINVAL;
12380
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012381 aligned_height = intel_align_height(dev, mode_cmd->height,
12382 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012383 /* FIXME drm helper for size checks (especially planar formats)? */
12384 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12385 return -EINVAL;
12386
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012387 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12388 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012389 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012390
Jesse Barnes79e53942008-11-07 14:24:08 -080012391 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12392 if (ret) {
12393 DRM_ERROR("framebuffer init failed %d\n", ret);
12394 return ret;
12395 }
12396
Jesse Barnes79e53942008-11-07 14:24:08 -080012397 return 0;
12398}
12399
Jesse Barnes79e53942008-11-07 14:24:08 -080012400static struct drm_framebuffer *
12401intel_user_framebuffer_create(struct drm_device *dev,
12402 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012403 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012404{
Chris Wilson05394f32010-11-08 19:18:58 +000012405 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012406
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012407 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12408 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012409 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012410 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012411
Chris Wilsond2dff872011-04-19 08:36:26 +010012412 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012413}
12414
Daniel Vetter4520f532013-10-09 09:18:51 +020012415#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012416static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012417{
12418}
12419#endif
12420
Jesse Barnes79e53942008-11-07 14:24:08 -080012421static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012422 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012423 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012424};
12425
Jesse Barnese70236a2009-09-21 10:42:27 -070012426/* Set up chip specific display functions */
12427static void intel_init_display(struct drm_device *dev)
12428{
12429 struct drm_i915_private *dev_priv = dev->dev_private;
12430
Daniel Vetteree9300b2013-06-03 22:40:22 +020012431 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12432 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012433 else if (IS_CHERRYVIEW(dev))
12434 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012435 else if (IS_VALLEYVIEW(dev))
12436 dev_priv->display.find_dpll = vlv_find_best_dpll;
12437 else if (IS_PINEVIEW(dev))
12438 dev_priv->display.find_dpll = pnv_find_best_dpll;
12439 else
12440 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12441
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012442 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012443 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012444 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020012445 dev_priv->display.crtc_compute_clock =
12446 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012447 dev_priv->display.crtc_enable = haswell_crtc_enable;
12448 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012449 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiau70d21f02013-07-03 21:06:04 +010012450 if (INTEL_INFO(dev)->gen >= 9)
12451 dev_priv->display.update_primary_plane =
12452 skylake_update_primary_plane;
12453 else
12454 dev_priv->display.update_primary_plane =
12455 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012456 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012457 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012458 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020012459 dev_priv->display.crtc_compute_clock =
12460 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012461 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12462 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012463 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012464 dev_priv->display.update_primary_plane =
12465 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012466 } else if (IS_VALLEYVIEW(dev)) {
12467 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012468 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012469 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012470 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12471 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12472 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012473 dev_priv->display.update_primary_plane =
12474 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012475 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012476 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012477 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012478 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012479 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12480 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012481 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012482 dev_priv->display.update_primary_plane =
12483 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012484 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012485
Jesse Barnese70236a2009-09-21 10:42:27 -070012486 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012487 if (IS_VALLEYVIEW(dev))
12488 dev_priv->display.get_display_clock_speed =
12489 valleyview_get_display_clock_speed;
12490 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012491 dev_priv->display.get_display_clock_speed =
12492 i945_get_display_clock_speed;
12493 else if (IS_I915G(dev))
12494 dev_priv->display.get_display_clock_speed =
12495 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012496 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012497 dev_priv->display.get_display_clock_speed =
12498 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012499 else if (IS_PINEVIEW(dev))
12500 dev_priv->display.get_display_clock_speed =
12501 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012502 else if (IS_I915GM(dev))
12503 dev_priv->display.get_display_clock_speed =
12504 i915gm_get_display_clock_speed;
12505 else if (IS_I865G(dev))
12506 dev_priv->display.get_display_clock_speed =
12507 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012508 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012509 dev_priv->display.get_display_clock_speed =
12510 i855_get_display_clock_speed;
12511 else /* 852, 830 */
12512 dev_priv->display.get_display_clock_speed =
12513 i830_get_display_clock_speed;
12514
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012515 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012516 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012517 } else if (IS_GEN6(dev)) {
12518 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012519 dev_priv->display.modeset_global_resources =
12520 snb_modeset_global_resources;
12521 } else if (IS_IVYBRIDGE(dev)) {
12522 /* FIXME: detect B0+ stepping and use auto training */
12523 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012524 dev_priv->display.modeset_global_resources =
12525 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012526 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012527 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012528 dev_priv->display.modeset_global_resources =
12529 haswell_modeset_global_resources;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012530 } else if (IS_VALLEYVIEW(dev)) {
12531 dev_priv->display.modeset_global_resources =
12532 valleyview_modeset_global_resources;
Satheeshakrishna M02c29252014-04-08 15:46:54 +053012533 } else if (INTEL_INFO(dev)->gen >= 9) {
Satheeshakrishna M02c29252014-04-08 15:46:54 +053012534 dev_priv->display.modeset_global_resources =
12535 haswell_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012536 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012537
12538 /* Default just returns -ENODEV to indicate unsupported */
12539 dev_priv->display.queue_flip = intel_default_queue_flip;
12540
12541 switch (INTEL_INFO(dev)->gen) {
12542 case 2:
12543 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12544 break;
12545
12546 case 3:
12547 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12548 break;
12549
12550 case 4:
12551 case 5:
12552 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12553 break;
12554
12555 case 6:
12556 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12557 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012558 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012559 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012560 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12561 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012562 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012563
12564 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012565
12566 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012567}
12568
Jesse Barnesb690e962010-07-19 13:53:12 -070012569/*
12570 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12571 * resume, or other times. This quirk makes sure that's the case for
12572 * affected systems.
12573 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012574static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012575{
12576 struct drm_i915_private *dev_priv = dev->dev_private;
12577
12578 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012579 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012580}
12581
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012582static void quirk_pipeb_force(struct drm_device *dev)
12583{
12584 struct drm_i915_private *dev_priv = dev->dev_private;
12585
12586 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12587 DRM_INFO("applying pipe b force quirk\n");
12588}
12589
Keith Packard435793d2011-07-12 14:56:22 -070012590/*
12591 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12592 */
12593static void quirk_ssc_force_disable(struct drm_device *dev)
12594{
12595 struct drm_i915_private *dev_priv = dev->dev_private;
12596 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012597 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012598}
12599
Carsten Emde4dca20e2012-03-15 15:56:26 +010012600/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012601 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12602 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012603 */
12604static void quirk_invert_brightness(struct drm_device *dev)
12605{
12606 struct drm_i915_private *dev_priv = dev->dev_private;
12607 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012608 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012609}
12610
Scot Doyle9c72cc62014-07-03 23:27:50 +000012611/* Some VBT's incorrectly indicate no backlight is present */
12612static void quirk_backlight_present(struct drm_device *dev)
12613{
12614 struct drm_i915_private *dev_priv = dev->dev_private;
12615 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12616 DRM_INFO("applying backlight present quirk\n");
12617}
12618
Jesse Barnesb690e962010-07-19 13:53:12 -070012619struct intel_quirk {
12620 int device;
12621 int subsystem_vendor;
12622 int subsystem_device;
12623 void (*hook)(struct drm_device *dev);
12624};
12625
Egbert Eich5f85f1762012-10-14 15:46:38 +020012626/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12627struct intel_dmi_quirk {
12628 void (*hook)(struct drm_device *dev);
12629 const struct dmi_system_id (*dmi_id_list)[];
12630};
12631
12632static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12633{
12634 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12635 return 1;
12636}
12637
12638static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12639 {
12640 .dmi_id_list = &(const struct dmi_system_id[]) {
12641 {
12642 .callback = intel_dmi_reverse_brightness,
12643 .ident = "NCR Corporation",
12644 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12645 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12646 },
12647 },
12648 { } /* terminating entry */
12649 },
12650 .hook = quirk_invert_brightness,
12651 },
12652};
12653
Ben Widawskyc43b5632012-04-16 14:07:40 -070012654static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012655 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012656 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012657
Jesse Barnesb690e962010-07-19 13:53:12 -070012658 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12659 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12660
Jesse Barnesb690e962010-07-19 13:53:12 -070012661 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12662 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12663
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012664 /* 830 needs to leave pipe A & dpll A up */
12665 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12666
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012667 /* 830 needs to leave pipe B & dpll B up */
12668 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12669
Keith Packard435793d2011-07-12 14:56:22 -070012670 /* Lenovo U160 cannot use SSC on LVDS */
12671 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012672
12673 /* Sony Vaio Y cannot use SSC on LVDS */
12674 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012675
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012676 /* Acer Aspire 5734Z must invert backlight brightness */
12677 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12678
12679 /* Acer/eMachines G725 */
12680 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12681
12682 /* Acer/eMachines e725 */
12683 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12684
12685 /* Acer/Packard Bell NCL20 */
12686 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12687
12688 /* Acer Aspire 4736Z */
12689 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012690
12691 /* Acer Aspire 5336 */
12692 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012693
12694 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12695 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012696
Scot Doyledfb3d47b2014-08-21 16:08:02 +000012697 /* Acer C720 Chromebook (Core i3 4005U) */
12698 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12699
Scot Doyled4967d82014-07-03 23:27:52 +000012700 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12701 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012702
12703 /* HP Chromebook 14 (Celeron 2955U) */
12704 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012705};
12706
12707static void intel_init_quirks(struct drm_device *dev)
12708{
12709 struct pci_dev *d = dev->pdev;
12710 int i;
12711
12712 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12713 struct intel_quirk *q = &intel_quirks[i];
12714
12715 if (d->device == q->device &&
12716 (d->subsystem_vendor == q->subsystem_vendor ||
12717 q->subsystem_vendor == PCI_ANY_ID) &&
12718 (d->subsystem_device == q->subsystem_device ||
12719 q->subsystem_device == PCI_ANY_ID))
12720 q->hook(dev);
12721 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020012722 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12723 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12724 intel_dmi_quirks[i].hook(dev);
12725 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012726}
12727
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012728/* Disable the VGA plane that we never use */
12729static void i915_disable_vga(struct drm_device *dev)
12730{
12731 struct drm_i915_private *dev_priv = dev->dev_private;
12732 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012733 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012734
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012735 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012736 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012737 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012738 sr1 = inb(VGA_SR_DATA);
12739 outb(sr1 | 1<<5, VGA_SR_DATA);
12740 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12741 udelay(300);
12742
Ville Syrjälä69769f92014-08-15 01:22:08 +030012743 /*
12744 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
12745 * from S3 without preserving (some of?) the other bits.
12746 */
12747 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012748 POSTING_READ(vga_reg);
12749}
12750
Daniel Vetterf8175862012-04-10 15:50:11 +020012751void intel_modeset_init_hw(struct drm_device *dev)
12752{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012753 intel_prepare_ddi(dev);
12754
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012755 if (IS_VALLEYVIEW(dev))
12756 vlv_update_cdclk(dev);
12757
Daniel Vetterf8175862012-04-10 15:50:11 +020012758 intel_init_clock_gating(dev);
12759
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012760 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012761}
12762
Jesse Barnes79e53942008-11-07 14:24:08 -080012763void intel_modeset_init(struct drm_device *dev)
12764{
Jesse Barnes652c3932009-08-17 13:31:43 -070012765 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012766 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012767 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012768 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012769
12770 drm_mode_config_init(dev);
12771
12772 dev->mode_config.min_width = 0;
12773 dev->mode_config.min_height = 0;
12774
Dave Airlie019d96c2011-09-29 16:20:42 +010012775 dev->mode_config.preferred_depth = 24;
12776 dev->mode_config.prefer_shadow = 1;
12777
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012778 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012779
Jesse Barnesb690e962010-07-19 13:53:12 -070012780 intel_init_quirks(dev);
12781
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012782 intel_init_pm(dev);
12783
Ben Widawskye3c74752013-04-05 13:12:39 -070012784 if (INTEL_INFO(dev)->num_pipes == 0)
12785 return;
12786
Jesse Barnese70236a2009-09-21 10:42:27 -070012787 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012788 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012789
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012790 if (IS_GEN2(dev)) {
12791 dev->mode_config.max_width = 2048;
12792 dev->mode_config.max_height = 2048;
12793 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012794 dev->mode_config.max_width = 4096;
12795 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012796 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012797 dev->mode_config.max_width = 8192;
12798 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012799 }
Damien Lespiau068be562014-03-28 14:17:49 +000012800
Ville Syrjälädc41c152014-08-13 11:57:05 +030012801 if (IS_845G(dev) || IS_I865G(dev)) {
12802 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
12803 dev->mode_config.cursor_height = 1023;
12804 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000012805 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12806 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12807 } else {
12808 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12809 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12810 }
12811
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012812 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012813
Zhao Yakui28c97732009-10-09 11:39:41 +080012814 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012815 INTEL_INFO(dev)->num_pipes,
12816 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012817
Damien Lespiau055e3932014-08-18 13:49:10 +010012818 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012819 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012820 for_each_sprite(pipe, sprite) {
12821 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012822 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012823 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012824 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012825 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012826 }
12827
Jesse Barnesf42bb702013-12-16 16:34:23 -080012828 intel_init_dpio(dev);
12829
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012830 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012831
Ville Syrjälä69769f92014-08-15 01:22:08 +030012832 /* save the BIOS value before clobbering it */
12833 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012834 /* Just disable it once at startup */
12835 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012836 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012837
12838 /* Just in case the BIOS is doing something questionable. */
12839 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012840
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012841 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012842 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012843 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012844
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012845 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012846 if (!crtc->active)
12847 continue;
12848
Jesse Barnes46f297f2014-03-07 08:57:48 -080012849 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012850 * Note that reserving the BIOS fb up front prevents us
12851 * from stuffing other stolen allocations like the ring
12852 * on top. This prevents some ugliness at boot time, and
12853 * can even allow for smooth boot transitions if the BIOS
12854 * fb is large enough for the active pipe configuration.
12855 */
12856 if (dev_priv->display.get_plane_config) {
12857 dev_priv->display.get_plane_config(crtc,
12858 &crtc->plane_config);
12859 /*
12860 * If the fb is shared between multiple heads, we'll
12861 * just get the first one.
12862 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012863 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012864 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012865 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012866}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012867
Daniel Vetter7fad7982012-07-04 17:51:47 +020012868static void intel_enable_pipe_a(struct drm_device *dev)
12869{
12870 struct intel_connector *connector;
12871 struct drm_connector *crt = NULL;
12872 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012873 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012874
12875 /* We can't just switch on the pipe A, we need to set things up with a
12876 * proper mode and output configuration. As a gross hack, enable pipe A
12877 * by enabling the load detect pipe once. */
12878 list_for_each_entry(connector,
12879 &dev->mode_config.connector_list,
12880 base.head) {
12881 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12882 crt = &connector->base;
12883 break;
12884 }
12885 }
12886
12887 if (!crt)
12888 return;
12889
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012890 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
12891 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012892}
12893
Daniel Vetterfa555832012-10-10 23:14:00 +020012894static bool
12895intel_check_plane_mapping(struct intel_crtc *crtc)
12896{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012897 struct drm_device *dev = crtc->base.dev;
12898 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012899 u32 reg, val;
12900
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012901 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012902 return true;
12903
12904 reg = DSPCNTR(!crtc->plane);
12905 val = I915_READ(reg);
12906
12907 if ((val & DISPLAY_PLANE_ENABLE) &&
12908 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12909 return false;
12910
12911 return true;
12912}
12913
Daniel Vetter24929352012-07-02 20:28:59 +020012914static void intel_sanitize_crtc(struct intel_crtc *crtc)
12915{
12916 struct drm_device *dev = crtc->base.dev;
12917 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012918 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012919
Daniel Vetter24929352012-07-02 20:28:59 +020012920 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012921 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012922 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12923
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012924 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030012925 if (crtc->active) {
12926 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012927 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030012928 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012929 drm_vblank_off(dev, crtc->pipe);
12930
Daniel Vetter24929352012-07-02 20:28:59 +020012931 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020012932 * disable the crtc (and hence change the state) if it is wrong. Note
12933 * that gen4+ has a fixed plane -> pipe mapping. */
12934 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020012935 struct intel_connector *connector;
12936 bool plane;
12937
Daniel Vetter24929352012-07-02 20:28:59 +020012938 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12939 crtc->base.base.id);
12940
12941 /* Pipe has the wrong plane attached and the plane is active.
12942 * Temporarily change the plane mapping and disable everything
12943 * ... */
12944 plane = crtc->plane;
12945 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020012946 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020012947 dev_priv->display.crtc_disable(&crtc->base);
12948 crtc->plane = plane;
12949
12950 /* ... and break all links. */
12951 list_for_each_entry(connector, &dev->mode_config.connector_list,
12952 base.head) {
12953 if (connector->encoder->base.crtc != &crtc->base)
12954 continue;
12955
Egbert Eich7f1950f2014-04-25 10:56:22 +020012956 connector->base.dpms = DRM_MODE_DPMS_OFF;
12957 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012958 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012959 /* multiple connectors may have the same encoder:
12960 * handle them and break crtc link separately */
12961 list_for_each_entry(connector, &dev->mode_config.connector_list,
12962 base.head)
12963 if (connector->encoder->base.crtc == &crtc->base) {
12964 connector->encoder->base.crtc = NULL;
12965 connector->encoder->connectors_active = false;
12966 }
Daniel Vetter24929352012-07-02 20:28:59 +020012967
12968 WARN_ON(crtc->active);
12969 crtc->base.enabled = false;
12970 }
Daniel Vetter24929352012-07-02 20:28:59 +020012971
Daniel Vetter7fad7982012-07-04 17:51:47 +020012972 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12973 crtc->pipe == PIPE_A && !crtc->active) {
12974 /* BIOS forgot to enable pipe A, this mostly happens after
12975 * resume. Force-enable the pipe to fix this, the update_dpms
12976 * call below we restore the pipe to the right state, but leave
12977 * the required bits on. */
12978 intel_enable_pipe_a(dev);
12979 }
12980
Daniel Vetter24929352012-07-02 20:28:59 +020012981 /* Adjust the state of the output pipe according to whether we
12982 * have active connectors/encoders. */
12983 intel_crtc_update_dpms(&crtc->base);
12984
12985 if (crtc->active != crtc->base.enabled) {
12986 struct intel_encoder *encoder;
12987
12988 /* This can happen either due to bugs in the get_hw_state
12989 * functions or because the pipe is force-enabled due to the
12990 * pipe A quirk. */
12991 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12992 crtc->base.base.id,
12993 crtc->base.enabled ? "enabled" : "disabled",
12994 crtc->active ? "enabled" : "disabled");
12995
12996 crtc->base.enabled = crtc->active;
12997
12998 /* Because we only establish the connector -> encoder ->
12999 * crtc links if something is active, this means the
13000 * crtc is now deactivated. Break the links. connector
13001 * -> encoder links are only establish when things are
13002 * actually up, hence no need to break them. */
13003 WARN_ON(crtc->active);
13004
13005 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13006 WARN_ON(encoder->connectors_active);
13007 encoder->base.crtc = NULL;
13008 }
13009 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013010
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013011 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013012 /*
13013 * We start out with underrun reporting disabled to avoid races.
13014 * For correct bookkeeping mark this on active crtcs.
13015 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013016 * Also on gmch platforms we dont have any hardware bits to
13017 * disable the underrun reporting. Which means we need to start
13018 * out with underrun reporting disabled also on inactive pipes,
13019 * since otherwise we'll complain about the garbage we read when
13020 * e.g. coming up after runtime pm.
13021 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013022 * No protection against concurrent access is required - at
13023 * worst a fifo underrun happens which also sets this to false.
13024 */
13025 crtc->cpu_fifo_underrun_disabled = true;
13026 crtc->pch_fifo_underrun_disabled = true;
13027 }
Daniel Vetter24929352012-07-02 20:28:59 +020013028}
13029
13030static void intel_sanitize_encoder(struct intel_encoder *encoder)
13031{
13032 struct intel_connector *connector;
13033 struct drm_device *dev = encoder->base.dev;
13034
13035 /* We need to check both for a crtc link (meaning that the
13036 * encoder is active and trying to read from a pipe) and the
13037 * pipe itself being active. */
13038 bool has_active_crtc = encoder->base.crtc &&
13039 to_intel_crtc(encoder->base.crtc)->active;
13040
13041 if (encoder->connectors_active && !has_active_crtc) {
13042 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13043 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013044 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013045
13046 /* Connector is active, but has no active pipe. This is
13047 * fallout from our resume register restoring. Disable
13048 * the encoder manually again. */
13049 if (encoder->base.crtc) {
13050 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13051 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013052 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013053 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013054 if (encoder->post_disable)
13055 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013056 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013057 encoder->base.crtc = NULL;
13058 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013059
13060 /* Inconsistent output/port/pipe state happens presumably due to
13061 * a bug in one of the get_hw_state functions. Or someplace else
13062 * in our code, like the register restore mess on resume. Clamp
13063 * things to off as a safer default. */
13064 list_for_each_entry(connector,
13065 &dev->mode_config.connector_list,
13066 base.head) {
13067 if (connector->encoder != encoder)
13068 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013069 connector->base.dpms = DRM_MODE_DPMS_OFF;
13070 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013071 }
13072 }
13073 /* Enabled encoders without active connectors will be fixed in
13074 * the crtc fixup. */
13075}
13076
Imre Deak04098752014-02-18 00:02:16 +020013077void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013078{
13079 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013080 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013081
Imre Deak04098752014-02-18 00:02:16 +020013082 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13083 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13084 i915_disable_vga(dev);
13085 }
13086}
13087
13088void i915_redisable_vga(struct drm_device *dev)
13089{
13090 struct drm_i915_private *dev_priv = dev->dev_private;
13091
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013092 /* This function can be called both from intel_modeset_setup_hw_state or
13093 * at a very early point in our resume sequence, where the power well
13094 * structures are not yet restored. Since this function is at a very
13095 * paranoid "someone might have enabled VGA while we were not looking"
13096 * level, just check if the power well is enabled instead of trying to
13097 * follow the "don't touch the power well if we don't need it" policy
13098 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013099 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013100 return;
13101
Imre Deak04098752014-02-18 00:02:16 +020013102 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013103}
13104
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013105static bool primary_get_hw_state(struct intel_crtc *crtc)
13106{
13107 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13108
13109 if (!crtc->active)
13110 return false;
13111
13112 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13113}
13114
Daniel Vetter30e984d2013-06-05 13:34:17 +020013115static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013116{
13117 struct drm_i915_private *dev_priv = dev->dev_private;
13118 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013119 struct intel_crtc *crtc;
13120 struct intel_encoder *encoder;
13121 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013122 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013123
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013124 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010013125 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013126
Daniel Vetter99535992014-04-13 12:00:33 +020013127 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13128
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013129 crtc->active = dev_priv->display.get_pipe_config(crtc,
13130 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013131
13132 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013133 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013134
13135 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13136 crtc->base.base.id,
13137 crtc->active ? "enabled" : "disabled");
13138 }
13139
Daniel Vetter53589012013-06-05 13:34:16 +020013140 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13141 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13142
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013143 pll->on = pll->get_hw_state(dev_priv, pll,
13144 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013145 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013146 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013147 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013148 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013149 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013150 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013151 }
Daniel Vetter53589012013-06-05 13:34:16 +020013152 }
Daniel Vetter53589012013-06-05 13:34:16 +020013153
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013154 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013155 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013156
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013157 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013158 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013159 }
13160
Damien Lespiaub2784e12014-08-05 11:29:37 +010013161 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013162 pipe = 0;
13163
13164 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013165 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13166 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010013167 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013168 } else {
13169 encoder->base.crtc = NULL;
13170 }
13171
13172 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013173 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013174 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013175 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013176 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013177 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013178 }
13179
13180 list_for_each_entry(connector, &dev->mode_config.connector_list,
13181 base.head) {
13182 if (connector->get_hw_state(connector)) {
13183 connector->base.dpms = DRM_MODE_DPMS_ON;
13184 connector->encoder->connectors_active = true;
13185 connector->base.encoder = &connector->encoder->base;
13186 } else {
13187 connector->base.dpms = DRM_MODE_DPMS_OFF;
13188 connector->base.encoder = NULL;
13189 }
13190 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13191 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013192 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013193 connector->base.encoder ? "enabled" : "disabled");
13194 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013195}
13196
13197/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13198 * and i915 state tracking structures. */
13199void intel_modeset_setup_hw_state(struct drm_device *dev,
13200 bool force_restore)
13201{
13202 struct drm_i915_private *dev_priv = dev->dev_private;
13203 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013204 struct intel_crtc *crtc;
13205 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013206 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013207
13208 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013209
Jesse Barnesbabea612013-06-26 18:57:38 +030013210 /*
13211 * Now that we have the config, copy it to each CRTC struct
13212 * Note that this could go away if we move to using crtc_config
13213 * checking everywhere.
13214 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013215 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013216 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013217 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013218 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13219 crtc->base.base.id);
13220 drm_mode_debug_printmodeline(&crtc->base.mode);
13221 }
13222 }
13223
Daniel Vetter24929352012-07-02 20:28:59 +020013224 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013225 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013226 intel_sanitize_encoder(encoder);
13227 }
13228
Damien Lespiau055e3932014-08-18 13:49:10 +010013229 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013230 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13231 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013232 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013233 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013234
Daniel Vetter35c95372013-07-17 06:55:04 +020013235 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13236 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13237
13238 if (!pll->on || pll->active)
13239 continue;
13240
13241 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13242
13243 pll->disable(dev_priv, pll);
13244 pll->on = false;
13245 }
13246
Ville Syrjälä96f90c52013-12-05 15:51:38 +020013247 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013248 ilk_wm_get_hw_state(dev);
13249
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013250 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013251 i915_redisable_vga(dev);
13252
Daniel Vetterf30da182013-04-11 20:22:50 +020013253 /*
13254 * We need to use raw interfaces for restoring state to avoid
13255 * checking (bogus) intermediate states.
13256 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013257 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013258 struct drm_crtc *crtc =
13259 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013260
13261 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070013262 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013263 }
13264 } else {
13265 intel_modeset_update_staged_output_state(dev);
13266 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013267
13268 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013269}
13270
13271void intel_modeset_gem_init(struct drm_device *dev)
13272{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013273 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013274 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013275
Imre Deakae484342014-03-31 15:10:44 +030013276 mutex_lock(&dev->struct_mutex);
13277 intel_init_gt_powersave(dev);
13278 mutex_unlock(&dev->struct_mutex);
13279
Chris Wilson1833b132012-05-09 11:56:28 +010013280 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013281
13282 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013283
13284 /*
13285 * Make sure any fbs we allocated at startup are properly
13286 * pinned & fenced. When we do the allocation it's too early
13287 * for this.
13288 */
13289 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013290 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013291 obj = intel_fb_obj(c->primary->fb);
13292 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013293 continue;
13294
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013295 if (intel_pin_and_fence_fb_obj(c->primary,
13296 c->primary->fb,
13297 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013298 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13299 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013300 drm_framebuffer_unreference(c->primary->fb);
13301 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013302 }
13303 }
13304 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013305}
13306
Imre Deak4932e2c2014-02-11 17:12:48 +020013307void intel_connector_unregister(struct intel_connector *intel_connector)
13308{
13309 struct drm_connector *connector = &intel_connector->base;
13310
13311 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013312 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013313}
13314
Jesse Barnes79e53942008-11-07 14:24:08 -080013315void intel_modeset_cleanup(struct drm_device *dev)
13316{
Jesse Barnes652c3932009-08-17 13:31:43 -070013317 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013318 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013319
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013320 /*
13321 * Interrupts and polling as the first thing to avoid creating havoc.
13322 * Too much stuff here (turning of rps, connectors, ...) would
13323 * experience fancy races otherwise.
13324 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013325 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013326
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013327 /*
13328 * Due to the hpd irq storm handling the hotplug work can re-arm the
13329 * poll handlers. Hence disable polling after hpd handling is shut down.
13330 */
Keith Packardf87ea762010-10-03 19:36:26 -070013331 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013332
Jesse Barnes652c3932009-08-17 13:31:43 -070013333 mutex_lock(&dev->struct_mutex);
13334
Jesse Barnes723bfd72010-10-07 16:01:13 -070013335 intel_unregister_dsm_handler();
13336
Chris Wilson973d04f2011-07-08 12:22:37 +010013337 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013338
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013339 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013340
Daniel Vetter930ebb42012-06-29 23:32:16 +020013341 ironlake_teardown_rc6(dev);
13342
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013343 mutex_unlock(&dev->struct_mutex);
13344
Chris Wilson1630fe72011-07-08 12:22:42 +010013345 /* flush any delayed tasks or pending work */
13346 flush_scheduled_work();
13347
Jani Nikuladb31af12013-11-08 16:48:53 +020013348 /* destroy the backlight and sysfs files before encoders/connectors */
13349 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013350 struct intel_connector *intel_connector;
13351
13352 intel_connector = to_intel_connector(connector);
13353 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020013354 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013355
Jesse Barnes79e53942008-11-07 14:24:08 -080013356 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013357
13358 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013359
13360 mutex_lock(&dev->struct_mutex);
13361 intel_cleanup_gt_powersave(dev);
13362 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013363}
13364
Dave Airlie28d52042009-09-21 14:33:58 +100013365/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013366 * Return which encoder is currently attached for connector.
13367 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013368struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013369{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013370 return &intel_attached_encoder(connector)->base;
13371}
Jesse Barnes79e53942008-11-07 14:24:08 -080013372
Chris Wilsondf0e9242010-09-09 16:20:55 +010013373void intel_connector_attach_encoder(struct intel_connector *connector,
13374 struct intel_encoder *encoder)
13375{
13376 connector->encoder = encoder;
13377 drm_mode_connector_attach_encoder(&connector->base,
13378 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013379}
Dave Airlie28d52042009-09-21 14:33:58 +100013380
13381/*
13382 * set vga decode state - true == enable VGA decode
13383 */
13384int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13385{
13386 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013387 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013388 u16 gmch_ctrl;
13389
Chris Wilson75fa0412014-02-07 18:37:02 -020013390 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13391 DRM_ERROR("failed to read control word\n");
13392 return -EIO;
13393 }
13394
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013395 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13396 return 0;
13397
Dave Airlie28d52042009-09-21 14:33:58 +100013398 if (state)
13399 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13400 else
13401 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013402
13403 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13404 DRM_ERROR("failed to write control word\n");
13405 return -EIO;
13406 }
13407
Dave Airlie28d52042009-09-21 14:33:58 +100013408 return 0;
13409}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013410
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013411struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013412
13413 u32 power_well_driver;
13414
Chris Wilson63b66e52013-08-08 15:12:06 +020013415 int num_transcoders;
13416
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013417 struct intel_cursor_error_state {
13418 u32 control;
13419 u32 position;
13420 u32 base;
13421 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013422 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013423
13424 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013425 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013426 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013427 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013428 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013429
13430 struct intel_plane_error_state {
13431 u32 control;
13432 u32 stride;
13433 u32 size;
13434 u32 pos;
13435 u32 addr;
13436 u32 surface;
13437 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013438 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013439
13440 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013441 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013442 enum transcoder cpu_transcoder;
13443
13444 u32 conf;
13445
13446 u32 htotal;
13447 u32 hblank;
13448 u32 hsync;
13449 u32 vtotal;
13450 u32 vblank;
13451 u32 vsync;
13452 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013453};
13454
13455struct intel_display_error_state *
13456intel_display_capture_error_state(struct drm_device *dev)
13457{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013458 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013459 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013460 int transcoders[] = {
13461 TRANSCODER_A,
13462 TRANSCODER_B,
13463 TRANSCODER_C,
13464 TRANSCODER_EDP,
13465 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013466 int i;
13467
Chris Wilson63b66e52013-08-08 15:12:06 +020013468 if (INTEL_INFO(dev)->num_pipes == 0)
13469 return NULL;
13470
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013471 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013472 if (error == NULL)
13473 return NULL;
13474
Imre Deak190be112013-11-25 17:15:31 +020013475 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013476 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13477
Damien Lespiau055e3932014-08-18 13:49:10 +010013478 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013479 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013480 __intel_display_power_is_enabled(dev_priv,
13481 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013482 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013483 continue;
13484
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013485 error->cursor[i].control = I915_READ(CURCNTR(i));
13486 error->cursor[i].position = I915_READ(CURPOS(i));
13487 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013488
13489 error->plane[i].control = I915_READ(DSPCNTR(i));
13490 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013491 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013492 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013493 error->plane[i].pos = I915_READ(DSPPOS(i));
13494 }
Paulo Zanonica291362013-03-06 20:03:14 -030013495 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13496 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013497 if (INTEL_INFO(dev)->gen >= 4) {
13498 error->plane[i].surface = I915_READ(DSPSURF(i));
13499 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13500 }
13501
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013502 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013503
Sonika Jindal3abfce72014-07-21 15:23:43 +053013504 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013505 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013506 }
13507
13508 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13509 if (HAS_DDI(dev_priv->dev))
13510 error->num_transcoders++; /* Account for eDP. */
13511
13512 for (i = 0; i < error->num_transcoders; i++) {
13513 enum transcoder cpu_transcoder = transcoders[i];
13514
Imre Deakddf9c532013-11-27 22:02:02 +020013515 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013516 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013517 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013518 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013519 continue;
13520
Chris Wilson63b66e52013-08-08 15:12:06 +020013521 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13522
13523 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13524 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13525 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13526 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13527 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13528 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13529 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013530 }
13531
13532 return error;
13533}
13534
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013535#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13536
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013537void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013538intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013539 struct drm_device *dev,
13540 struct intel_display_error_state *error)
13541{
Damien Lespiau055e3932014-08-18 13:49:10 +010013542 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013543 int i;
13544
Chris Wilson63b66e52013-08-08 15:12:06 +020013545 if (!error)
13546 return;
13547
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013548 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013549 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013550 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013551 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013552 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013553 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013554 err_printf(m, " Power: %s\n",
13555 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013556 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013557 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013558
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013559 err_printf(m, "Plane [%d]:\n", i);
13560 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13561 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013562 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013563 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13564 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013565 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013566 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013567 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013568 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013569 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13570 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013571 }
13572
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013573 err_printf(m, "Cursor [%d]:\n", i);
13574 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13575 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13576 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013577 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013578
13579 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013580 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013581 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013582 err_printf(m, " Power: %s\n",
13583 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013584 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13585 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13586 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13587 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13588 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13589 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13590 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13591 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013592}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013593
13594void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13595{
13596 struct intel_crtc *crtc;
13597
13598 for_each_intel_crtc(dev, crtc) {
13599 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013600
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013601 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013602
13603 work = crtc->unpin_work;
13604
13605 if (work && work->event &&
13606 work->event->base.file_priv == file) {
13607 kfree(work->event);
13608 work->event = NULL;
13609 }
13610
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013611 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013612 }
13613}