blob: 0d551576eb5784c65b202dbe1150846e89ca33f3 [file] [log] [blame]
Will Deacon71586272013-11-05 18:10:47 +00001/*
2 * Copyright (C) 2013 ARM Ltd.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
15 */
16#ifndef __ASM_PERCPU_H
17#define __ASM_PERCPU_H
18
James Morseeea59022018-07-20 10:56:16 +010019#include <asm/alternative.h>
20
Will Deacon71586272013-11-05 18:10:47 +000021static inline void set_my_cpu_offset(unsigned long off)
22{
James Morseeea59022018-07-20 10:56:16 +010023 asm volatile(ALTERNATIVE("msr tpidr_el1, %0",
24 "msr tpidr_el2, %0",
25 ARM64_HAS_VIRT_HOST_EXTN)
26 :: "r" (off) : "memory");
Will Deacon71586272013-11-05 18:10:47 +000027}
28
29static inline unsigned long __my_cpu_offset(void)
30{
31 unsigned long off;
Will Deacon71586272013-11-05 18:10:47 +000032
33 /*
34 * We want to allow caching the value, so avoid using volatile and
35 * instead use a fake stack read to hazard against barrier().
36 */
James Morseeea59022018-07-20 10:56:16 +010037 asm(ALTERNATIVE("mrs %0, tpidr_el1",
38 "mrs %0, tpidr_el2",
39 ARM64_HAS_VIRT_HOST_EXTN)
40 : "=r" (off) :
Mark Charlebois34ccf8f2014-08-27 05:29:33 +010041 "Q" (*(const unsigned long *)current_stack_pointer));
Will Deacon71586272013-11-05 18:10:47 +000042
43 return off;
44}
45#define __my_cpu_offset __my_cpu_offset()
46
Steve Capperf97fc812014-11-19 16:53:43 +000047#define PERCPU_OP(op, asm_op) \
48static inline unsigned long __percpu_##op(void *ptr, \
49 unsigned long val, int size) \
50{ \
51 unsigned long loop, ret; \
52 \
53 switch (size) { \
54 case 1: \
Will Deacon1e6e57d2016-07-04 17:44:48 +010055 asm ("//__per_cpu_" #op "_1\n" \
56 "1: ldxrb %w[ret], %[ptr]\n" \
Steve Capperf97fc812014-11-19 16:53:43 +000057 #asm_op " %w[ret], %w[ret], %w[val]\n" \
Will Deacon1e6e57d2016-07-04 17:44:48 +010058 " stxrb %w[loop], %w[ret], %[ptr]\n" \
59 " cbnz %w[loop], 1b" \
60 : [loop] "=&r" (loop), [ret] "=&r" (ret), \
61 [ptr] "+Q"(*(u8 *)ptr) \
62 : [val] "Ir" (val)); \
Steve Capperf97fc812014-11-19 16:53:43 +000063 break; \
64 case 2: \
Will Deacon1e6e57d2016-07-04 17:44:48 +010065 asm ("//__per_cpu_" #op "_2\n" \
66 "1: ldxrh %w[ret], %[ptr]\n" \
Steve Capperf97fc812014-11-19 16:53:43 +000067 #asm_op " %w[ret], %w[ret], %w[val]\n" \
Will Deacon1e6e57d2016-07-04 17:44:48 +010068 " stxrh %w[loop], %w[ret], %[ptr]\n" \
69 " cbnz %w[loop], 1b" \
70 : [loop] "=&r" (loop), [ret] "=&r" (ret), \
71 [ptr] "+Q"(*(u16 *)ptr) \
72 : [val] "Ir" (val)); \
Steve Capperf97fc812014-11-19 16:53:43 +000073 break; \
74 case 4: \
Will Deacon1e6e57d2016-07-04 17:44:48 +010075 asm ("//__per_cpu_" #op "_4\n" \
76 "1: ldxr %w[ret], %[ptr]\n" \
Steve Capperf97fc812014-11-19 16:53:43 +000077 #asm_op " %w[ret], %w[ret], %w[val]\n" \
Will Deacon1e6e57d2016-07-04 17:44:48 +010078 " stxr %w[loop], %w[ret], %[ptr]\n" \
79 " cbnz %w[loop], 1b" \
80 : [loop] "=&r" (loop), [ret] "=&r" (ret), \
81 [ptr] "+Q"(*(u32 *)ptr) \
82 : [val] "Ir" (val)); \
Steve Capperf97fc812014-11-19 16:53:43 +000083 break; \
84 case 8: \
Will Deacon1e6e57d2016-07-04 17:44:48 +010085 asm ("//__per_cpu_" #op "_8\n" \
86 "1: ldxr %[ret], %[ptr]\n" \
Steve Capperf97fc812014-11-19 16:53:43 +000087 #asm_op " %[ret], %[ret], %[val]\n" \
Will Deacon1e6e57d2016-07-04 17:44:48 +010088 " stxr %w[loop], %[ret], %[ptr]\n" \
89 " cbnz %w[loop], 1b" \
90 : [loop] "=&r" (loop), [ret] "=&r" (ret), \
91 [ptr] "+Q"(*(u64 *)ptr) \
92 : [val] "Ir" (val)); \
Steve Capperf97fc812014-11-19 16:53:43 +000093 break; \
94 default: \
95 BUILD_BUG(); \
96 } \
97 \
98 return ret; \
99}
100
101PERCPU_OP(add, add)
102PERCPU_OP(and, and)
103PERCPU_OP(or, orr)
104#undef PERCPU_OP
105
106static inline unsigned long __percpu_read(void *ptr, int size)
107{
108 unsigned long ret;
109
110 switch (size) {
111 case 1:
112 ret = ACCESS_ONCE(*(u8 *)ptr);
113 break;
114 case 2:
115 ret = ACCESS_ONCE(*(u16 *)ptr);
116 break;
117 case 4:
118 ret = ACCESS_ONCE(*(u32 *)ptr);
119 break;
120 case 8:
121 ret = ACCESS_ONCE(*(u64 *)ptr);
122 break;
123 default:
124 BUILD_BUG();
125 }
126
127 return ret;
128}
129
130static inline void __percpu_write(void *ptr, unsigned long val, int size)
131{
132 switch (size) {
133 case 1:
134 ACCESS_ONCE(*(u8 *)ptr) = (u8)val;
135 break;
136 case 2:
137 ACCESS_ONCE(*(u16 *)ptr) = (u16)val;
138 break;
139 case 4:
140 ACCESS_ONCE(*(u32 *)ptr) = (u32)val;
141 break;
142 case 8:
143 ACCESS_ONCE(*(u64 *)ptr) = (u64)val;
144 break;
145 default:
146 BUILD_BUG();
147 }
148}
149
150static inline unsigned long __percpu_xchg(void *ptr, unsigned long val,
151 int size)
152{
153 unsigned long ret, loop;
154
155 switch (size) {
156 case 1:
Will Deacon1e6e57d2016-07-04 17:44:48 +0100157 asm ("//__percpu_xchg_1\n"
158 "1: ldxrb %w[ret], %[ptr]\n"
159 " stxrb %w[loop], %w[val], %[ptr]\n"
160 " cbnz %w[loop], 1b"
161 : [loop] "=&r"(loop), [ret] "=&r"(ret),
162 [ptr] "+Q"(*(u8 *)ptr)
163 : [val] "r" (val));
Steve Capperf97fc812014-11-19 16:53:43 +0000164 break;
165 case 2:
Will Deacon1e6e57d2016-07-04 17:44:48 +0100166 asm ("//__percpu_xchg_2\n"
167 "1: ldxrh %w[ret], %[ptr]\n"
168 " stxrh %w[loop], %w[val], %[ptr]\n"
169 " cbnz %w[loop], 1b"
170 : [loop] "=&r"(loop), [ret] "=&r"(ret),
171 [ptr] "+Q"(*(u16 *)ptr)
172 : [val] "r" (val));
Steve Capperf97fc812014-11-19 16:53:43 +0000173 break;
174 case 4:
Will Deacon1e6e57d2016-07-04 17:44:48 +0100175 asm ("//__percpu_xchg_4\n"
176 "1: ldxr %w[ret], %[ptr]\n"
177 " stxr %w[loop], %w[val], %[ptr]\n"
178 " cbnz %w[loop], 1b"
179 : [loop] "=&r"(loop), [ret] "=&r"(ret),
180 [ptr] "+Q"(*(u32 *)ptr)
181 : [val] "r" (val));
Steve Capperf97fc812014-11-19 16:53:43 +0000182 break;
183 case 8:
Will Deacon1e6e57d2016-07-04 17:44:48 +0100184 asm ("//__percpu_xchg_8\n"
185 "1: ldxr %[ret], %[ptr]\n"
186 " stxr %w[loop], %[val], %[ptr]\n"
187 " cbnz %w[loop], 1b"
188 : [loop] "=&r"(loop), [ret] "=&r"(ret),
189 [ptr] "+Q"(*(u64 *)ptr)
190 : [val] "r" (val));
Steve Capperf97fc812014-11-19 16:53:43 +0000191 break;
192 default:
193 BUILD_BUG();
194 }
195
196 return ret;
197}
198
Steve Capperf3eab712015-03-22 14:51:51 +0000199#define _percpu_read(pcp) \
200({ \
201 typeof(pcp) __retval; \
Chunyan Zhang2b974342016-09-08 20:46:42 +0800202 preempt_disable_notrace(); \
Steve Capperf3eab712015-03-22 14:51:51 +0000203 __retval = (typeof(pcp))__percpu_read(raw_cpu_ptr(&(pcp)), \
204 sizeof(pcp)); \
Chunyan Zhang2b974342016-09-08 20:46:42 +0800205 preempt_enable_notrace(); \
Steve Capperf3eab712015-03-22 14:51:51 +0000206 __retval; \
207})
Steve Capperf97fc812014-11-19 16:53:43 +0000208
Steve Capperf3eab712015-03-22 14:51:51 +0000209#define _percpu_write(pcp, val) \
210do { \
Chunyan Zhang2b974342016-09-08 20:46:42 +0800211 preempt_disable_notrace(); \
Steve Capperf3eab712015-03-22 14:51:51 +0000212 __percpu_write(raw_cpu_ptr(&(pcp)), (unsigned long)(val), \
213 sizeof(pcp)); \
Chunyan Zhang2b974342016-09-08 20:46:42 +0800214 preempt_enable_notrace(); \
Steve Capperf3eab712015-03-22 14:51:51 +0000215} while(0) \
216
217#define _pcp_protect(operation, pcp, val) \
218({ \
219 typeof(pcp) __retval; \
220 preempt_disable(); \
221 __retval = (typeof(pcp))operation(raw_cpu_ptr(&(pcp)), \
222 (val), sizeof(pcp)); \
223 preempt_enable(); \
224 __retval; \
225})
226
227#define _percpu_add(pcp, val) \
228 _pcp_protect(__percpu_add, pcp, val)
229
230#define _percpu_add_return(pcp, val) _percpu_add(pcp, val)
Steve Capperf97fc812014-11-19 16:53:43 +0000231
232#define _percpu_and(pcp, val) \
Steve Capperf3eab712015-03-22 14:51:51 +0000233 _pcp_protect(__percpu_and, pcp, val)
Steve Capperf97fc812014-11-19 16:53:43 +0000234
235#define _percpu_or(pcp, val) \
Steve Capperf3eab712015-03-22 14:51:51 +0000236 _pcp_protect(__percpu_or, pcp, val)
Steve Capperf97fc812014-11-19 16:53:43 +0000237
238#define _percpu_xchg(pcp, val) (typeof(pcp)) \
Steve Capperf3eab712015-03-22 14:51:51 +0000239 _pcp_protect(__percpu_xchg, pcp, (unsigned long)(val))
Steve Capperf97fc812014-11-19 16:53:43 +0000240
241#define this_cpu_add_1(pcp, val) _percpu_add(pcp, val)
242#define this_cpu_add_2(pcp, val) _percpu_add(pcp, val)
243#define this_cpu_add_4(pcp, val) _percpu_add(pcp, val)
244#define this_cpu_add_8(pcp, val) _percpu_add(pcp, val)
245
246#define this_cpu_add_return_1(pcp, val) _percpu_add_return(pcp, val)
247#define this_cpu_add_return_2(pcp, val) _percpu_add_return(pcp, val)
248#define this_cpu_add_return_4(pcp, val) _percpu_add_return(pcp, val)
249#define this_cpu_add_return_8(pcp, val) _percpu_add_return(pcp, val)
250
251#define this_cpu_and_1(pcp, val) _percpu_and(pcp, val)
252#define this_cpu_and_2(pcp, val) _percpu_and(pcp, val)
253#define this_cpu_and_4(pcp, val) _percpu_and(pcp, val)
254#define this_cpu_and_8(pcp, val) _percpu_and(pcp, val)
255
256#define this_cpu_or_1(pcp, val) _percpu_or(pcp, val)
257#define this_cpu_or_2(pcp, val) _percpu_or(pcp, val)
258#define this_cpu_or_4(pcp, val) _percpu_or(pcp, val)
259#define this_cpu_or_8(pcp, val) _percpu_or(pcp, val)
260
261#define this_cpu_read_1(pcp) _percpu_read(pcp)
262#define this_cpu_read_2(pcp) _percpu_read(pcp)
263#define this_cpu_read_4(pcp) _percpu_read(pcp)
264#define this_cpu_read_8(pcp) _percpu_read(pcp)
265
266#define this_cpu_write_1(pcp, val) _percpu_write(pcp, val)
267#define this_cpu_write_2(pcp, val) _percpu_write(pcp, val)
268#define this_cpu_write_4(pcp, val) _percpu_write(pcp, val)
269#define this_cpu_write_8(pcp, val) _percpu_write(pcp, val)
270
271#define this_cpu_xchg_1(pcp, val) _percpu_xchg(pcp, val)
272#define this_cpu_xchg_2(pcp, val) _percpu_xchg(pcp, val)
273#define this_cpu_xchg_4(pcp, val) _percpu_xchg(pcp, val)
274#define this_cpu_xchg_8(pcp, val) _percpu_xchg(pcp, val)
275
Will Deacon71586272013-11-05 18:10:47 +0000276#include <asm-generic/percpu.h>
277
278#endif /* __ASM_PERCPU_H */