blob: 384a96db794a07c288be5d62fd0ac3517f1a9aa8 [file] [log] [blame]
Kumar Gala16c57b32009-02-10 20:10:44 +00001/*
2 * Copyright 2009 Freescale Semicondutor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 *
9 * provides masks and opcode images for use by code generation, emulation
10 * and for instructions that older assemblers might not know about
11 */
12#ifndef _ASM_POWERPC_PPC_OPCODE_H
13#define _ASM_POWERPC_PPC_OPCODE_H
14
15#include <linux/stringify.h>
16#include <asm/asm-compat.h>
17
18/* sorted alphabetically */
19#define PPC_INST_DCBA 0x7c0005ec
20#define PPC_INST_DCBA_MASK 0xfc0007fe
21#define PPC_INST_DCBAL 0x7c2005ec
22#define PPC_INST_DCBZL 0x7c2007ec
23#define PPC_INST_ISEL 0x7c00001e
24#define PPC_INST_ISEL_MASK 0xfc00003e
Anton Blanchard864b9e62010-02-10 01:02:36 +000025#define PPC_INST_LDARX 0x7c0000a8
Kumar Gala16c57b32009-02-10 20:10:44 +000026#define PPC_INST_LSWI 0x7c0004aa
27#define PPC_INST_LSWX 0x7c00042a
Kumar Galad6ccb1f2010-03-10 23:33:25 -060028#define PPC_INST_LWARX 0x7c000028
Kumar Gala16c57b32009-02-10 20:10:44 +000029#define PPC_INST_LWSYNC 0x7c2004ac
Michael Neulingdfb432c2009-04-29 20:58:01 +000030#define PPC_INST_LXVD2X 0x7c000698
Kumar Gala16c57b32009-02-10 20:10:44 +000031#define PPC_INST_MCRXR 0x7c000400
32#define PPC_INST_MCRXR_MASK 0xfc0007fe
33#define PPC_INST_MFSPR_PVR 0x7c1f42a6
34#define PPC_INST_MFSPR_PVR_MASK 0xfc1fffff
35#define PPC_INST_MSGSND 0x7c00019c
36#define PPC_INST_NOP 0x60000000
37#define PPC_INST_POPCNTB 0x7c0000f4
38#define PPC_INST_POPCNTB_MASK 0xfc0007fe
Anton Blanchardb5f9b662010-12-07 19:58:17 +000039#define PPC_INST_POPCNTD 0x7c0003f4
40#define PPC_INST_POPCNTW 0x7c0002f4
Kumar Gala16c57b32009-02-10 20:10:44 +000041#define PPC_INST_RFCI 0x4c000066
42#define PPC_INST_RFDI 0x4c00004e
43#define PPC_INST_RFMCI 0x4c00004c
44
45#define PPC_INST_STRING 0x7c00042a
46#define PPC_INST_STRING_MASK 0xfc0007fe
47#define PPC_INST_STRING_GEN_MASK 0xfc00067e
48
49#define PPC_INST_STSWI 0x7c0005aa
50#define PPC_INST_STSWX 0x7c00052a
Michael Neulingdfb432c2009-04-29 20:58:01 +000051#define PPC_INST_STXVD2X 0x7c000798
Milton Miller60dbf432009-04-29 20:58:01 +000052#define PPC_INST_TLBIE 0x7c000264
Kumar Gala7281f5d2009-04-06 15:25:52 -050053#define PPC_INST_TLBILX 0x7c000024
Kumar Gala16c57b32009-02-10 20:10:44 +000054#define PPC_INST_WAIT 0x7c00007c
Benjamin Herrenschmidt29c09e82009-07-23 23:15:11 +000055#define PPC_INST_TLBIVAX 0x7c000624
56#define PPC_INST_TLBSRX_DOT 0x7c0006a5
Paul Mackerras0016a4c2010-06-15 14:48:58 +100057#define PPC_INST_XXLOR 0xf0000510
Kumar Gala16c57b32009-02-10 20:10:44 +000058
Benjamin Herrenschmidt948cf672011-01-24 18:42:41 +110059#define PPC_INST_NAP 0x4c000364
60#define PPC_INST_SLEEP 0x4c0003a4
61
Kumar Gala16c57b32009-02-10 20:10:44 +000062/* macros to insert fields into opcodes */
Michael Neulingda6b43c2009-04-29 20:58:01 +000063#define __PPC_RA(a) (((a) & 0x1f) << 16)
64#define __PPC_RB(b) (((b) & 0x1f) << 11)
Milton Miller60dbf432009-04-29 20:58:01 +000065#define __PPC_RS(s) (((s) & 0x1f) << 21)
Anton Blanchard4e14a4d2010-02-10 00:57:28 +000066#define __PPC_RT(s) __PPC_RS(s)
Paul Mackerras0016a4c2010-06-15 14:48:58 +100067#define __PPC_XA(a) ((((a) & 0x1f) << 16) | (((a) & 0x20) >> 3))
68#define __PPC_XB(b) ((((b) & 0x1f) << 11) | (((b) & 0x20) >> 4))
Michael Neulingdfb432c2009-04-29 20:58:01 +000069#define __PPC_XS(s) ((((s) & 0x1f) << 21) | (((s) & 0x20) >> 5))
Paul Mackerras0016a4c2010-06-15 14:48:58 +100070#define __PPC_XT(s) __PPC_XS(s)
Michael Neulingda6b43c2009-04-29 20:58:01 +000071#define __PPC_T_TLB(t) (((t) & 0x3) << 21)
72#define __PPC_WC(w) (((w) & 0x3) << 21)
Anton Blanchard4e14a4d2010-02-10 00:57:28 +000073/*
Kumar Galad6ccb1f2010-03-10 23:33:25 -060074 * Only use the larx hint bit on 64bit CPUs. e500v1/v2 based CPUs will treat a
75 * larx with EH set as an illegal instruction.
Anton Blanchard4e14a4d2010-02-10 00:57:28 +000076 */
77#ifdef CONFIG_PPC64
78#define __PPC_EH(eh) (((eh) & 0x1) << 0)
79#else
80#define __PPC_EH(eh) 0
81#endif
Kumar Gala16c57b32009-02-10 20:10:44 +000082
83/* Deal with instructions that older assemblers aren't aware of */
84#define PPC_DCBAL(a, b) stringify_in_c(.long PPC_INST_DCBAL | \
85 __PPC_RA(a) | __PPC_RB(b))
86#define PPC_DCBZL(a, b) stringify_in_c(.long PPC_INST_DCBZL | \
87 __PPC_RA(a) | __PPC_RB(b))
Anton Blanchard864b9e62010-02-10 01:02:36 +000088#define PPC_LDARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LDARX | \
89 __PPC_RT(t) | __PPC_RA(a) | \
90 __PPC_RB(b) | __PPC_EH(eh))
Anton Blanchard4e14a4d2010-02-10 00:57:28 +000091#define PPC_LWARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LWARX | \
92 __PPC_RT(t) | __PPC_RA(a) | \
93 __PPC_RB(b) | __PPC_EH(eh))
Kumar Gala16c57b32009-02-10 20:10:44 +000094#define PPC_MSGSND(b) stringify_in_c(.long PPC_INST_MSGSND | \
95 __PPC_RB(b))
Anton Blanchardb5f9b662010-12-07 19:58:17 +000096#define PPC_POPCNTB(a, s) stringify_in_c(.long PPC_INST_POPCNTB | \
97 __PPC_RA(a) | __PPC_RS(s))
98#define PPC_POPCNTD(a, s) stringify_in_c(.long PPC_INST_POPCNTD | \
99 __PPC_RA(a) | __PPC_RS(s))
100#define PPC_POPCNTW(a, s) stringify_in_c(.long PPC_INST_POPCNTW | \
101 __PPC_RA(a) | __PPC_RS(s))
Kumar Gala16c57b32009-02-10 20:10:44 +0000102#define PPC_RFCI stringify_in_c(.long PPC_INST_RFCI)
103#define PPC_RFDI stringify_in_c(.long PPC_INST_RFDI)
104#define PPC_RFMCI stringify_in_c(.long PPC_INST_RFMCI)
105#define PPC_TLBILX(t, a, b) stringify_in_c(.long PPC_INST_TLBILX | \
Kumar Gala323d23a2009-04-23 08:51:22 -0500106 __PPC_T_TLB(t) | __PPC_RA(a) | __PPC_RB(b))
Kumar Gala16c57b32009-02-10 20:10:44 +0000107#define PPC_TLBILX_ALL(a, b) PPC_TLBILX(0, a, b)
108#define PPC_TLBILX_PID(a, b) PPC_TLBILX(1, a, b)
109#define PPC_TLBILX_VA(a, b) PPC_TLBILX(3, a, b)
Kumar Gala16c57b32009-02-10 20:10:44 +0000110#define PPC_WAIT(w) stringify_in_c(.long PPC_INST_WAIT | \
111 __PPC_WC(w))
Milton Miller60dbf432009-04-29 20:58:01 +0000112#define PPC_TLBIE(lp,a) stringify_in_c(.long PPC_INST_TLBIE | \
113 __PPC_RB(a) | __PPC_RS(lp))
Benjamin Herrenschmidt29c09e82009-07-23 23:15:11 +0000114#define PPC_TLBSRX_DOT(a,b) stringify_in_c(.long PPC_INST_TLBSRX_DOT | \
115 __PPC_RA(a) | __PPC_RB(b))
116#define PPC_TLBIVAX(a,b) stringify_in_c(.long PPC_INST_TLBIVAX | \
117 __PPC_RA(a) | __PPC_RB(b))
Kumar Gala16c57b32009-02-10 20:10:44 +0000118
Michael Neulingdfb432c2009-04-29 20:58:01 +0000119/*
120 * Define what the VSX XX1 form instructions will look like, then add
121 * the 128 bit load store instructions based on that.
122 */
123#define VSX_XX1(s, a, b) (__PPC_XS(s) | __PPC_RA(a) | __PPC_RB(b))
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000124#define VSX_XX3(t, a, b) (__PPC_XT(t) | __PPC_XA(a) | __PPC_XB(b))
Michael Neulingdfb432c2009-04-29 20:58:01 +0000125#define STXVD2X(s, a, b) stringify_in_c(.long PPC_INST_STXVD2X | \
126 VSX_XX1((s), (a), (b)))
127#define LXVD2X(s, a, b) stringify_in_c(.long PPC_INST_LXVD2X | \
128 VSX_XX1((s), (a), (b)))
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000129#define XXLOR(t, a, b) stringify_in_c(.long PPC_INST_XXLOR | \
130 VSX_XX3((t), (a), (b)))
Michael Neulingdfb432c2009-04-29 20:58:01 +0000131
Benjamin Herrenschmidt948cf672011-01-24 18:42:41 +1100132#define PPC_NAP stringify_in_c(.long PPC_INST_NAP)
133#define PPC_SLEEP stringify_in_c(.long PPC_INST_SLEEP)
134
Kumar Gala16c57b32009-02-10 20:10:44 +0000135#endif /* _ASM_POWERPC_PPC_OPCODE_H */