blob: 96e22ad349701472c49089513438b135f4945b40 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings906bb262009-11-29 15:16:19 +00004 * Copyright 2005-2009 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
Ben Hutchings62776d02010-06-23 11:30:07 +000016#if defined(EFX_ENABLE_DEBUG) && !defined(DEBUG)
17#define DEBUG
18#endif
19
Ben Hutchings8ceee662008-04-27 12:55:59 +010020#include <linux/version.h>
21#include <linux/netdevice.h>
22#include <linux/etherdevice.h>
23#include <linux/ethtool.h>
24#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000025#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000026#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010027#include <linux/list.h>
28#include <linux/pci.h>
29#include <linux/device.h>
30#include <linux/highmem.h>
31#include <linux/workqueue.h>
David S. Miller10ed61c2010-09-21 16:11:06 -070032#include <linux/vmalloc.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010033#include <linux/i2c.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010034
35#include "enum.h"
36#include "bitfield.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010037
Ben Hutchings8ceee662008-04-27 12:55:59 +010038/**************************************************************************
39 *
40 * Build definitions
41 *
42 **************************************************************************/
Ben Hutchingsc5d5f5f2010-06-23 11:30:26 +000043
Ben Hutchings906bb262009-11-29 15:16:19 +000044#define EFX_DRIVER_VERSION "3.0"
Ben Hutchings8ceee662008-04-27 12:55:59 +010045
46#ifdef EFX_ENABLE_DEBUG
47#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
48#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
49#else
50#define EFX_BUG_ON_PARANOID(x) do {} while (0)
51#define EFX_WARN_ON_PARANOID(x) do {} while (0)
52#endif
53
Ben Hutchings8ceee662008-04-27 12:55:59 +010054/**************************************************************************
55 *
56 * Efx data structures
57 *
58 **************************************************************************/
59
60#define EFX_MAX_CHANNELS 32
Ben Hutchings8ceee662008-04-27 12:55:59 +010061#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
62
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000063/* Checksum generation is a per-queue option in hardware, so each
64 * queue visible to the networking core is backed by two hardware TX
65 * queues. */
Ben Hutchings94b274b2011-01-10 21:18:20 +000066#define EFX_MAX_TX_TC 2
67#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
68#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
69#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
70#define EFX_TXQ_TYPES 4
71#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
Ben Hutchings60ac1062008-09-01 12:44:59 +010072
Ben Hutchings8ceee662008-04-27 12:55:59 +010073/**
74 * struct efx_special_buffer - An Efx special buffer
75 * @addr: CPU base address of the buffer
76 * @dma_addr: DMA base address of the buffer
77 * @len: Buffer length, in bytes
78 * @index: Buffer index within controller;s buffer table
79 * @entries: Number of buffer table entries
80 *
81 * Special buffers are used for the event queues and the TX and RX
82 * descriptor queues for each channel. They are *not* used for the
83 * actual transmit and receive buffers.
Ben Hutchings8ceee662008-04-27 12:55:59 +010084 */
85struct efx_special_buffer {
86 void *addr;
87 dma_addr_t dma_addr;
88 unsigned int len;
89 int index;
90 int entries;
91};
92
Ben Hutchings127e6e12009-11-25 16:09:55 +000093enum efx_flush_state {
94 FLUSH_NONE,
95 FLUSH_PENDING,
96 FLUSH_FAILED,
97 FLUSH_DONE,
98};
99
Ben Hutchings8ceee662008-04-27 12:55:59 +0100100/**
101 * struct efx_tx_buffer - An Efx TX buffer
102 * @skb: The associated socket buffer.
103 * Set only on the final fragment of a packet; %NULL for all other
104 * fragments. When this fragment completes, then we can free this
105 * skb.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100106 * @tsoh: The associated TSO header structure, or %NULL if this
107 * buffer is not a TSO header.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100108 * @dma_addr: DMA address of the fragment.
109 * @len: Length of this fragment.
110 * This field is zero when the queue slot is empty.
111 * @continuation: True if this fragment is not the end of a packet.
112 * @unmap_single: True if pci_unmap_single should be used.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100113 * @unmap_len: Length of this fragment to unmap
114 */
115struct efx_tx_buffer {
116 const struct sk_buff *skb;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100117 struct efx_tso_header *tsoh;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100118 dma_addr_t dma_addr;
119 unsigned short len;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100120 bool continuation;
121 bool unmap_single;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100122 unsigned short unmap_len;
123};
124
125/**
126 * struct efx_tx_queue - An Efx TX queue
127 *
128 * This is a ring buffer of TX fragments.
129 * Since the TX completion path always executes on the same
130 * CPU and the xmit path can operate on different CPUs,
131 * performance is increased by ensuring that the completion
132 * path and the xmit path operate on different cache lines.
133 * This is particularly important if the xmit path is always
134 * executing on one CPU which is different from the completion
135 * path. There is also a cache line for members which are
136 * read but not written on the fast path.
137 *
138 * @efx: The associated Efx NIC
139 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100140 * @channel: The associated channel
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000141 * @core_txq: The networking core TX queue structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100142 * @buffer: The software buffer ring
143 * @txd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000144 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings94b274b2011-01-10 21:18:20 +0000145 * @initialised: Has hardware queue been initialised?
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100146 * @flushed: Used when handling queue flushing
Ben Hutchings8ceee662008-04-27 12:55:59 +0100147 * @read_count: Current read pointer.
148 * This is the number of buffers that have been removed from both rings.
Ben Hutchingscd385572010-11-15 23:53:11 +0000149 * @old_write_count: The value of @write_count when last checked.
150 * This is here for performance reasons. The xmit path will
151 * only get the up-to-date value of @write_count if this
152 * variable indicates that the queue is empty. This is to
153 * avoid cache-line ping-pong between the xmit path and the
154 * completion path.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100155 * @insert_count: Current insert pointer
156 * This is the number of buffers that have been added to the
157 * software ring.
158 * @write_count: Current write pointer
159 * This is the number of buffers that have been added to the
160 * hardware ring.
161 * @old_read_count: The value of read_count when last checked.
162 * This is here for performance reasons. The xmit path will
163 * only get the up-to-date value of read_count if this
164 * variable indicates that the queue is full. This is to
165 * avoid cache-line ping-pong between the xmit path and the
166 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100167 * @tso_headers_free: A list of TSO headers allocated for this TX queue
168 * that are not in use, and so available for new TSO sends. The list
169 * is protected by the TX queue lock.
170 * @tso_bursts: Number of times TSO xmit invoked by kernel
171 * @tso_long_headers: Number of packets with headers too long for standard
172 * blocks
173 * @tso_packets: Number of packets via the TSO xmit path
Ben Hutchingscd385572010-11-15 23:53:11 +0000174 * @pushes: Number of times the TX push feature has been used
175 * @empty_read_count: If the completion path has seen the queue as empty
176 * and the transmission path has not yet checked this, the value of
177 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100178 */
179struct efx_tx_queue {
180 /* Members which don't change on the fast path */
181 struct efx_nic *efx ____cacheline_aligned_in_smp;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000182 unsigned queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100183 struct efx_channel *channel;
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000184 struct netdev_queue *core_txq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100185 struct efx_tx_buffer *buffer;
186 struct efx_special_buffer txd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000187 unsigned int ptr_mask;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000188 bool initialised;
Ben Hutchings127e6e12009-11-25 16:09:55 +0000189 enum efx_flush_state flushed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100190
191 /* Members used mainly on the completion path */
192 unsigned int read_count ____cacheline_aligned_in_smp;
Ben Hutchingscd385572010-11-15 23:53:11 +0000193 unsigned int old_write_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100194
195 /* Members used only on the xmit path */
196 unsigned int insert_count ____cacheline_aligned_in_smp;
197 unsigned int write_count;
198 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100199 struct efx_tso_header *tso_headers_free;
200 unsigned int tso_bursts;
201 unsigned int tso_long_headers;
202 unsigned int tso_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000203 unsigned int pushes;
204
205 /* Members shared between paths and sometimes updated */
206 unsigned int empty_read_count ____cacheline_aligned_in_smp;
207#define EFX_EMPTY_COUNT_VALID 0x80000000
Ben Hutchings8ceee662008-04-27 12:55:59 +0100208};
209
210/**
211 * struct efx_rx_buffer - An Efx RX data buffer
212 * @dma_addr: DMA base address of the buffer
213 * @skb: The associated socket buffer, if any.
214 * If both this and page are %NULL, the buffer slot is currently free.
215 * @page: The associated page buffer, if any.
216 * If both this and skb are %NULL, the buffer slot is currently free.
217 * @data: Pointer to ethernet header
218 * @len: Buffer length, in bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100219 */
220struct efx_rx_buffer {
221 dma_addr_t dma_addr;
222 struct sk_buff *skb;
223 struct page *page;
224 char *data;
225 unsigned int len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100226};
227
228/**
Steve Hodgson62b330b2010-06-01 11:20:53 +0000229 * struct efx_rx_page_state - Page-based rx buffer state
230 *
231 * Inserted at the start of every page allocated for receive buffers.
232 * Used to facilitate sharing dma mappings between recycled rx buffers
233 * and those passed up to the kernel.
234 *
235 * @refcnt: Number of struct efx_rx_buffer's referencing this page.
236 * When refcnt falls to zero, the page is unmapped for dma
237 * @dma_addr: The dma address of this page.
238 */
239struct efx_rx_page_state {
240 unsigned refcnt;
241 dma_addr_t dma_addr;
242
243 unsigned int __pad[0] ____cacheline_aligned;
244};
245
246/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100247 * struct efx_rx_queue - An Efx RX queue
248 * @efx: The associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100249 * @buffer: The software buffer ring
250 * @rxd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000251 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100252 * @added_count: Number of buffers added to the receive queue.
253 * @notified_count: Number of buffers given to NIC (<= @added_count).
254 * @removed_count: Number of buffers removed from the receive queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100255 * @max_fill: RX descriptor maximum fill level (<= ring size)
256 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
257 * (<= @max_fill)
258 * @fast_fill_limit: The level to which a fast fill will fill
259 * (@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
260 * @min_fill: RX descriptor minimum non-zero fill level.
261 * This records the minimum fill level observed when a ring
262 * refill was triggered.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100263 * @alloc_page_count: RX allocation strategy counter.
264 * @alloc_skb_count: RX allocation strategy counter.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000265 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100266 * @flushed: Use when handling queue flushing
Ben Hutchings8ceee662008-04-27 12:55:59 +0100267 */
268struct efx_rx_queue {
269 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100270 struct efx_rx_buffer *buffer;
271 struct efx_special_buffer rxd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000272 unsigned int ptr_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100273
274 int added_count;
275 int notified_count;
276 int removed_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100277 unsigned int max_fill;
278 unsigned int fast_fill_trigger;
279 unsigned int fast_fill_limit;
280 unsigned int min_fill;
281 unsigned int min_overfill;
282 unsigned int alloc_page_count;
283 unsigned int alloc_skb_count;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000284 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100285 unsigned int slow_fill_count;
286
Ben Hutchings127e6e12009-11-25 16:09:55 +0000287 enum efx_flush_state flushed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100288};
289
290/**
291 * struct efx_buffer - An Efx general-purpose buffer
292 * @addr: host base address of the buffer
293 * @dma_addr: DMA base address of the buffer
294 * @len: Buffer length, in bytes
295 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000296 * The NIC uses these buffers for its interrupt status registers and
Ben Hutchings8ceee662008-04-27 12:55:59 +0100297 * MAC stats dumps.
298 */
299struct efx_buffer {
300 void *addr;
301 dma_addr_t dma_addr;
302 unsigned int len;
303};
304
305
Ben Hutchings8ceee662008-04-27 12:55:59 +0100306enum efx_rx_alloc_method {
307 RX_ALLOC_METHOD_AUTO = 0,
308 RX_ALLOC_METHOD_SKB = 1,
309 RX_ALLOC_METHOD_PAGE = 2,
310};
311
312/**
313 * struct efx_channel - An Efx channel
314 *
315 * A channel comprises an event queue, at least one TX queue, at least
316 * one RX queue, and an associated tasklet for processing the event
317 * queue.
318 *
319 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100320 * @channel: Channel instance number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100321 * @enabled: Channel enabled indicator
322 * @irq: IRQ number (MSI and MSI-X only)
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000323 * @irq_moderation: IRQ moderation value (in hardware ticks)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100324 * @napi_dev: Net device used with NAPI
325 * @napi_str: NAPI control structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100326 * @work_pending: Is work pending via NAPI?
327 * @eventq: Event queue buffer
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000328 * @eventq_mask: Event queue pointer mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100329 * @eventq_read_ptr: Event queue read pointer
330 * @last_eventq_read_ptr: Last event queue read pointer value.
Steve Hodgsond730dc52010-06-01 11:19:09 +0000331 * @magic_count: Event queue test event count
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000332 * @irq_count: Number of IRQs since last adaptive moderation decision
333 * @irq_mod_score: IRQ moderation score
Ben Hutchings8ceee662008-04-27 12:55:59 +0100334 * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
335 * and diagnostic counters
336 * @rx_alloc_push_pages: RX allocation method currently in use for pushing
337 * descriptors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100338 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100339 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
340 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000341 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100342 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
343 * @n_rx_overlength: Count of RX_OVERLENGTH errors
344 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchings8313aca2010-09-10 06:41:57 +0000345 * @rx_queue: RX queue for this channel
Ben Hutchings8313aca2010-09-10 06:41:57 +0000346 * @tx_queue: TX queues for this channel
Ben Hutchings8ceee662008-04-27 12:55:59 +0100347 */
348struct efx_channel {
349 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100350 int channel;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100351 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100352 int irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100353 unsigned int irq_moderation;
354 struct net_device *napi_dev;
355 struct napi_struct napi_str;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100356 bool work_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100357 struct efx_special_buffer eventq;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000358 unsigned int eventq_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100359 unsigned int eventq_read_ptr;
360 unsigned int last_eventq_read_ptr;
Steve Hodgsond730dc52010-06-01 11:19:09 +0000361 unsigned int magic_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100362
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000363 unsigned int irq_count;
364 unsigned int irq_mod_score;
365
Ben Hutchings8ceee662008-04-27 12:55:59 +0100366 int rx_alloc_level;
367 int rx_alloc_push_pages;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100368
369 unsigned n_rx_tobe_disc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100370 unsigned n_rx_ip_hdr_chksum_err;
371 unsigned n_rx_tcp_udp_chksum_err;
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000372 unsigned n_rx_mcast_mismatch;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100373 unsigned n_rx_frm_trunc;
374 unsigned n_rx_overlength;
375 unsigned n_skbuff_leaks;
376
377 /* Used to pipeline received packets in order to optimise memory
378 * access with prefetches.
379 */
380 struct efx_rx_buffer *rx_pkt;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100381 bool rx_pkt_csummed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100382
Ben Hutchings8313aca2010-09-10 06:41:57 +0000383 struct efx_rx_queue rx_queue;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000384 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100385};
386
Ben Hutchings398468e2009-11-23 16:03:45 +0000387enum efx_led_mode {
388 EFX_LED_OFF = 0,
389 EFX_LED_ON = 1,
390 EFX_LED_DEFAULT = 2
391};
392
Ben Hutchingsc4593022009-11-23 16:08:17 +0000393#define STRING_TABLE_LOOKUP(val, member) \
394 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
395
396extern const char *efx_loopback_mode_names[];
397extern const unsigned int efx_loopback_mode_max;
398#define LOOPBACK_MODE(efx) \
399 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
400
Ben Hutchingsc4593022009-11-23 16:08:17 +0000401extern const char *efx_reset_type_names[];
402extern const unsigned int efx_reset_type_max;
403#define RESET_TYPE(type) \
404 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100405
Ben Hutchings8ceee662008-04-27 12:55:59 +0100406enum efx_int_mode {
407 /* Be careful if altering to correct macro below */
408 EFX_INT_MODE_MSIX = 0,
409 EFX_INT_MODE_MSI = 1,
410 EFX_INT_MODE_LEGACY = 2,
411 EFX_INT_MODE_MAX /* Insert any new items before this */
412};
413#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
414
Ben Hutchings8ceee662008-04-27 12:55:59 +0100415enum nic_state {
416 STATE_INIT = 0,
417 STATE_RUNNING = 1,
418 STATE_FINI = 2,
Ben Hutchings3c787082008-09-01 12:49:08 +0100419 STATE_DISABLED = 3,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100420 STATE_MAX,
421};
422
423/*
424 * Alignment of page-allocated RX buffers
425 *
426 * Controls the number of bytes inserted at the start of an RX buffer.
427 * This is the equivalent of NET_IP_ALIGN [which controls the alignment
428 * of the skb->head for hardware DMA].
429 */
Ben Hutchings13e9ab12008-09-01 12:50:28 +0100430#ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Ben Hutchings8ceee662008-04-27 12:55:59 +0100431#define EFX_PAGE_IP_ALIGN 0
432#else
433#define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
434#endif
435
436/*
437 * Alignment of the skb->head which wraps a page-allocated RX buffer
438 *
439 * The skb allocated to wrap an rx_buffer can have this alignment. Since
440 * the data is memcpy'd from the rx_buf, it does not need to be equal to
441 * EFX_PAGE_IP_ALIGN.
442 */
443#define EFX_PAGE_SKB_ALIGN 2
444
445/* Forward declaration */
446struct efx_nic;
447
448/* Pseudo bit-mask flow control field */
449enum efx_fc_type {
Ben Hutchings3f926da2009-04-29 08:20:37 +0000450 EFX_FC_RX = FLOW_CTRL_RX,
451 EFX_FC_TX = FLOW_CTRL_TX,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100452 EFX_FC_AUTO = 4,
453};
454
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800455/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000456 * struct efx_link_state - Current state of the link
457 * @up: Link is up
458 * @fd: Link is full-duplex
459 * @fc: Actual flow control flags
460 * @speed: Link speed (Mbps)
461 */
462struct efx_link_state {
463 bool up;
464 bool fd;
465 enum efx_fc_type fc;
466 unsigned int speed;
467};
468
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000469static inline bool efx_link_state_equal(const struct efx_link_state *left,
470 const struct efx_link_state *right)
471{
472 return left->up == right->up && left->fd == right->fd &&
473 left->fc == right->fc && left->speed == right->speed;
474}
475
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000476/**
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800477 * struct efx_mac_operations - Efx MAC operations table
478 * @reconfigure: Reconfigure MAC. Serialised by the mac_lock
479 * @update_stats: Update statistics
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000480 * @check_fault: Check fault state. True if fault present.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800481 */
482struct efx_mac_operations {
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000483 int (*reconfigure) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800484 void (*update_stats) (struct efx_nic *efx);
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000485 bool (*check_fault)(struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800486};
487
Ben Hutchings8ceee662008-04-27 12:55:59 +0100488/**
489 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000490 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
491 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100492 * @init: Initialise PHY
493 * @fini: Shut down PHY
494 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000495 * @poll: Update @link_state and report whether it changed.
496 * Serialised by the mac_lock.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800497 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
498 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000499 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800500 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000501 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000502 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000503 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800504 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100505 */
506struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000507 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100508 int (*init) (struct efx_nic *efx);
509 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000510 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000511 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000512 bool (*poll) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800513 void (*get_settings) (struct efx_nic *efx,
514 struct ethtool_cmd *ecmd);
515 int (*set_settings) (struct efx_nic *efx,
516 struct ethtool_cmd *ecmd);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000517 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000518 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000519 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800520 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100521};
522
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100523/**
524 * @enum efx_phy_mode - PHY operating mode flags
525 * @PHY_MODE_NORMAL: on and should pass traffic
526 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000527 * @PHY_MODE_LOW_POWER: set to low power through MDIO
528 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100529 * @PHY_MODE_SPECIAL: on but will not pass traffic
530 */
531enum efx_phy_mode {
532 PHY_MODE_NORMAL = 0,
533 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000534 PHY_MODE_LOW_POWER = 2,
535 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100536 PHY_MODE_SPECIAL = 8,
537};
538
539static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
540{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100541 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100542}
543
Ben Hutchings8ceee662008-04-27 12:55:59 +0100544/*
545 * Efx extended statistics
546 *
547 * Not all statistics are provided by all supported MACs. The purpose
548 * is this structure is to contain the raw statistics provided by each
549 * MAC.
550 */
551struct efx_mac_stats {
552 u64 tx_bytes;
553 u64 tx_good_bytes;
554 u64 tx_bad_bytes;
555 unsigned long tx_packets;
556 unsigned long tx_bad;
557 unsigned long tx_pause;
558 unsigned long tx_control;
559 unsigned long tx_unicast;
560 unsigned long tx_multicast;
561 unsigned long tx_broadcast;
562 unsigned long tx_lt64;
563 unsigned long tx_64;
564 unsigned long tx_65_to_127;
565 unsigned long tx_128_to_255;
566 unsigned long tx_256_to_511;
567 unsigned long tx_512_to_1023;
568 unsigned long tx_1024_to_15xx;
569 unsigned long tx_15xx_to_jumbo;
570 unsigned long tx_gtjumbo;
571 unsigned long tx_collision;
572 unsigned long tx_single_collision;
573 unsigned long tx_multiple_collision;
574 unsigned long tx_excessive_collision;
575 unsigned long tx_deferred;
576 unsigned long tx_late_collision;
577 unsigned long tx_excessive_deferred;
578 unsigned long tx_non_tcpudp;
579 unsigned long tx_mac_src_error;
580 unsigned long tx_ip_src_error;
581 u64 rx_bytes;
582 u64 rx_good_bytes;
583 u64 rx_bad_bytes;
584 unsigned long rx_packets;
585 unsigned long rx_good;
586 unsigned long rx_bad;
587 unsigned long rx_pause;
588 unsigned long rx_control;
589 unsigned long rx_unicast;
590 unsigned long rx_multicast;
591 unsigned long rx_broadcast;
592 unsigned long rx_lt64;
593 unsigned long rx_64;
594 unsigned long rx_65_to_127;
595 unsigned long rx_128_to_255;
596 unsigned long rx_256_to_511;
597 unsigned long rx_512_to_1023;
598 unsigned long rx_1024_to_15xx;
599 unsigned long rx_15xx_to_jumbo;
600 unsigned long rx_gtjumbo;
601 unsigned long rx_bad_lt64;
602 unsigned long rx_bad_64_to_15xx;
603 unsigned long rx_bad_15xx_to_jumbo;
604 unsigned long rx_bad_gtjumbo;
605 unsigned long rx_overflow;
606 unsigned long rx_missed;
607 unsigned long rx_false_carrier;
608 unsigned long rx_symbol_error;
609 unsigned long rx_align_error;
610 unsigned long rx_length_error;
611 unsigned long rx_internal_error;
612 unsigned long rx_good_lt64;
613};
614
615/* Number of bits used in a multicast filter hash address */
616#define EFX_MCAST_HASH_BITS 8
617
618/* Number of (single-bit) entries in a multicast filter hash */
619#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
620
621/* An Efx multicast filter hash */
622union efx_multicast_hash {
623 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
624 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
625};
626
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000627struct efx_filter_state;
628
Ben Hutchings8ceee662008-04-27 12:55:59 +0100629/**
630 * struct efx_nic - an Efx NIC
631 * @name: Device name (net device name or bus id before net device registered)
632 * @pci_dev: The PCI device
633 * @type: Controller type attributes
634 * @legacy_irq: IRQ number
Ben Hutchings94dec6a2010-12-07 19:24:45 +0000635 * @legacy_irq_enabled: Are IRQs enabled on NIC (INT_EN_KER register)?
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100636 * @workqueue: Workqueue for port reconfigures and the HW monitor.
637 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800638 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100639 * @reset_work: Scheduled reset workitem
Ben Hutchings8ceee662008-04-27 12:55:59 +0100640 * @membase_phys: Memory BAR value as physical address
641 * @membase: Memory BAR value
Ben Hutchings8ceee662008-04-27 12:55:59 +0100642 * @interrupt_mode: Interrupt mode
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000643 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
644 * @irq_rx_moderation: IRQ moderation time for RX event queues
Ben Hutchings62776d02010-06-23 11:30:07 +0000645 * @msg_enable: Log message enable flags
Ben Hutchings8ceee662008-04-27 12:55:59 +0100646 * @state: Device state flag. Serialised by the rtnl_lock.
647 * @reset_pending: Pending reset method (normally RESET_TYPE_NONE)
648 * @tx_queue: TX DMA queues
649 * @rx_queue: RX DMA queues
650 * @channel: Channels
Ben Hutchings46426102010-09-10 06:42:33 +0000651 * @channel_name: Names for channels and their IRQs
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000652 * @rxq_entries: Size of receive queues requested by user.
653 * @txq_entries: Size of transmit queues requested by user.
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000654 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800655 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000656 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
657 * @n_tx_channels: Number of channels used for TX
Ben Hutchings8ceee662008-04-27 12:55:59 +0100658 * @rx_buffer_len: RX buffer length
659 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings78d41892010-12-02 13:47:56 +0000660 * @rx_hash_key: Toeplitz hash key for RSS
Ben Hutchings765c9f42010-06-30 05:06:28 +0000661 * @rx_indir_table: Indirection table for RSS
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000662 * @int_error_count: Number of internal errors seen recently
663 * @int_error_expire: Time at which error count will be expired
Ben Hutchings8ceee662008-04-27 12:55:59 +0100664 * @irq_status: Interrupt status buffer
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000665 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Steve Hodgson63695452010-04-28 09:27:36 +0000666 * @fatal_irq_level: IRQ level (bit number) used for serious errors
Ben Hutchings76884832009-11-29 15:10:44 +0000667 * @mtd_list: List of MTDs attached to the NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100668 * @nic_data: Hardware dependant state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100669 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
670 * @port_inhibited, efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100671 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000672 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
673 * efx_mac_work() with kernel interfaces. Safe to read under any
674 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
675 * be held to modify it.
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100676 * @port_inhibited: If set, the netif_carrier is always off. Hold the mac_lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100677 * @port_initialized: Port initialized?
678 * @net_dev: Operating system network device. Consider holding the rtnl lock
679 * @rx_checksum_enabled: RX checksumming enabled
Ben Hutchings8ceee662008-04-27 12:55:59 +0100680 * @stats_buffer: DMA buffer for statistics
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800681 * @mac_op: MAC interface
Ben Hutchings8ceee662008-04-27 12:55:59 +0100682 * @phy_type: PHY type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100683 * @phy_op: PHY interface
684 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000685 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000686 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100687 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000688 * @link_advertising: Autonegotiation advertising flags
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000689 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100690 * @n_link_state_changes: Number of times the link has changed state
691 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
692 * @multicast_hash: Multicast hash table
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800693 * @wanted_fc: Wanted flow control flags
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000694 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100695 * @loopback_mode: Loopback status
696 * @loopback_modes: Supported loopback mode bitmask
697 * @loopback_selftest: Offline self-test private state
Ben Hutchingsab28c122010-12-06 22:53:15 +0000698 * @monitor_work: Hardware monitor workitem
699 * @biu_lock: BIU (bus interface unit) lock
700 * @last_irq_cpu: Last CPU to handle interrupt.
701 * This register is written with the SMP processor ID whenever an
702 * interrupt is handled. It is used by efx_nic_test_interrupt()
703 * to verify that an interrupt has occurred.
704 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
705 * @mac_stats: MAC statistics. These include all statistics the MACs
706 * can provide. Generic code converts these into a standard
707 * &struct net_device_stats.
708 * @stats_lock: Statistics update lock. Serialises statistics fetches
Ben Hutchings8ceee662008-04-27 12:55:59 +0100709 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000710 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100711 */
712struct efx_nic {
Ben Hutchingsab28c122010-12-06 22:53:15 +0000713 /* The following fields should be written very rarely */
714
Ben Hutchings8ceee662008-04-27 12:55:59 +0100715 char name[IFNAMSIZ];
716 struct pci_dev *pci_dev;
717 const struct efx_nic_type *type;
718 int legacy_irq;
Ben Hutchings94dec6a2010-12-07 19:24:45 +0000719 bool legacy_irq_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100720 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800721 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100722 struct work_struct reset_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100723 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100724 void __iomem *membase;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000725
Ben Hutchings8ceee662008-04-27 12:55:59 +0100726 enum efx_int_mode interrupt_mode;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000727 bool irq_rx_adaptive;
728 unsigned int irq_rx_moderation;
Ben Hutchings62776d02010-06-23 11:30:07 +0000729 u32 msg_enable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100730
Ben Hutchings8ceee662008-04-27 12:55:59 +0100731 enum nic_state state;
732 enum reset_type reset_pending;
733
Ben Hutchings8313aca2010-09-10 06:41:57 +0000734 struct efx_channel *channel[EFX_MAX_CHANNELS];
Ben Hutchingsefbc2d72010-09-13 04:14:49 +0000735 char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100736
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000737 unsigned rxq_entries;
738 unsigned txq_entries;
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000739 unsigned next_buffer_table;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000740 unsigned n_channels;
741 unsigned n_rx_channels;
Ben Hutchings97653432011-01-12 18:26:56 +0000742 unsigned tx_channel_offset;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000743 unsigned n_tx_channels;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100744 unsigned int rx_buffer_len;
745 unsigned int rx_buffer_order;
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000746 u8 rx_hash_key[40];
Ben Hutchings765c9f42010-06-30 05:06:28 +0000747 u32 rx_indir_table[128];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100748
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000749 unsigned int_error_count;
750 unsigned long int_error_expire;
751
Ben Hutchings8ceee662008-04-27 12:55:59 +0100752 struct efx_buffer irq_status;
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000753 unsigned irq_zero_count;
Steve Hodgson63695452010-04-28 09:27:36 +0000754 unsigned fatal_irq_level;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100755
Ben Hutchings76884832009-11-29 15:10:44 +0000756#ifdef CONFIG_SFC_MTD
757 struct list_head mtd_list;
758#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100759
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000760 void *nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100761
762 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800763 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100764 bool port_enabled;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100765 bool port_inhibited;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100766
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100767 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100768 struct net_device *net_dev;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100769 bool rx_checksum_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100770
Ben Hutchings8ceee662008-04-27 12:55:59 +0100771 struct efx_buffer stats_buffer;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100772
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800773 struct efx_mac_operations *mac_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100774
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000775 unsigned int phy_type;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100776 struct efx_phy_operations *phy_op;
777 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000778 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000779 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100780 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100781
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000782 u32 link_advertising;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000783 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100784 unsigned int n_link_state_changes;
785
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100786 bool promiscuous;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100787 union efx_multicast_hash multicast_hash;
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800788 enum efx_fc_type wanted_fc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100789
790 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100791 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +0000792 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100793
794 void *loopback_selftest;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000795
796 struct efx_filter_state *filter_state;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000797
798 /* The following fields may be written more often */
799
800 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
801 spinlock_t biu_lock;
802 volatile signed int last_irq_cpu;
803 unsigned n_rx_nodesc_drop_cnt;
804 struct efx_mac_stats mac_stats;
805 spinlock_t stats_lock;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100806};
807
Ben Hutchings55668612008-05-16 21:16:10 +0100808static inline int efx_dev_registered(struct efx_nic *efx)
809{
810 return efx->net_dev->reg_state == NETREG_REGISTERED;
811}
812
813/* Net device name, for inclusion in log messages if it has been registered.
814 * Use efx->name not efx->net_dev->name so that races with (un)registration
815 * are harmless.
816 */
817static inline const char *efx_dev_name(struct efx_nic *efx)
818{
819 return efx_dev_registered(efx) ? efx->name : "";
820}
821
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000822static inline unsigned int efx_port_num(struct efx_nic *efx)
823{
Ben Hutchings3df95ce2010-06-02 10:39:56 +0000824 return efx->net_dev->dev_id;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000825}
826
Ben Hutchings8ceee662008-04-27 12:55:59 +0100827/**
828 * struct efx_nic_type - Efx device type definition
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000829 * @probe: Probe the controller
830 * @remove: Free resources allocated by probe()
831 * @init: Initialise the controller
832 * @fini: Shut down the controller
833 * @monitor: Periodic function for polling link state and hardware monitor
834 * @reset: Reset the controller hardware and possibly the PHY. This will
835 * be called while the controller is uninitialised.
836 * @probe_port: Probe the MAC and PHY
837 * @remove_port: Free resources allocated by probe_port()
Ben Hutchings40641ed2010-12-02 13:47:45 +0000838 * @handle_global_event: Handle a "global" event (may be %NULL)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000839 * @prepare_flush: Prepare the hardware for flushing the DMA queues
840 * @update_stats: Update statistics not provided by event handling
841 * @start_stats: Start the regular fetching of statistics
842 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +0000843 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000844 * @push_irq_moderation: Apply interrupt moderation value
845 * @push_multicast_hash: Apply multicast hash table
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000846 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings89c758f2009-11-29 03:43:07 +0000847 * @get_wol: Get WoL configuration from driver state
848 * @set_wol: Push WoL configuration to the NIC
849 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchings9bfc4bb2009-11-29 03:43:23 +0000850 * @test_registers: Test read/write functionality of control registers
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000851 * @test_nvram: Test validity of NVRAM contents
Steve Hodgsonb895d732009-11-28 05:35:00 +0000852 * @default_mac_ops: efx_mac_operations to set at startup
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000853 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +0100854 * @mem_map_size: Memory BAR mapped size
855 * @txd_ptr_tbl_base: TX descriptor ring base address
856 * @rxd_ptr_tbl_base: RX descriptor ring base address
857 * @buf_tbl_base: Buffer table base address
858 * @evq_ptr_tbl_base: Event queue pointer table base address
859 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +0100860 * @max_dma_mask: Maximum possible DMA mask
Ben Hutchings39c9cf02010-06-23 11:31:28 +0000861 * @rx_buffer_hash_size: Size of hash at start of RX buffer
862 * @rx_buffer_padding: Size of padding at end of RX buffer
Ben Hutchings8ceee662008-04-27 12:55:59 +0100863 * @max_interrupt_mode: Highest capability interrupt mode supported
864 * from &enum efx_init_mode.
865 * @phys_addr_channels: Number of channels with physically addressed
866 * descriptors
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +0000867 * @tx_dc_base: Base address in SRAM of TX queue descriptor caches
868 * @rx_dc_base: Base address in SRAM of RX queue descriptor caches
Ben Hutchingsc383b532009-11-29 15:11:02 +0000869 * @offload_features: net_device feature flags for protocol offload
870 * features implemented in hardware
Ben Hutchingseb9f6742009-11-29 03:43:15 +0000871 * @reset_world_flags: Flags for additional components covered by
872 * reset method RESET_TYPE_WORLD
Ben Hutchings8ceee662008-04-27 12:55:59 +0100873 */
874struct efx_nic_type {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000875 int (*probe)(struct efx_nic *efx);
876 void (*remove)(struct efx_nic *efx);
877 int (*init)(struct efx_nic *efx);
878 void (*fini)(struct efx_nic *efx);
879 void (*monitor)(struct efx_nic *efx);
880 int (*reset)(struct efx_nic *efx, enum reset_type method);
881 int (*probe_port)(struct efx_nic *efx);
882 void (*remove_port)(struct efx_nic *efx);
Ben Hutchings40641ed2010-12-02 13:47:45 +0000883 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000884 void (*prepare_flush)(struct efx_nic *efx);
885 void (*update_stats)(struct efx_nic *efx);
886 void (*start_stats)(struct efx_nic *efx);
887 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +0000888 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000889 void (*push_irq_moderation)(struct efx_channel *channel);
890 void (*push_multicast_hash)(struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000891 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +0000892 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
893 int (*set_wol)(struct efx_nic *efx, u32 type);
894 void (*resume_wol)(struct efx_nic *efx);
Ben Hutchings9bfc4bb2009-11-29 03:43:23 +0000895 int (*test_registers)(struct efx_nic *efx);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000896 int (*test_nvram)(struct efx_nic *efx);
Steve Hodgsonb895d732009-11-28 05:35:00 +0000897 struct efx_mac_operations *default_mac_ops;
898
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000899 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100900 unsigned int mem_map_size;
901 unsigned int txd_ptr_tbl_base;
902 unsigned int rxd_ptr_tbl_base;
903 unsigned int buf_tbl_base;
904 unsigned int evq_ptr_tbl_base;
905 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +0100906 u64 max_dma_mask;
Ben Hutchings39c9cf02010-06-23 11:31:28 +0000907 unsigned int rx_buffer_hash_size;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100908 unsigned int rx_buffer_padding;
909 unsigned int max_interrupt_mode;
910 unsigned int phys_addr_channels;
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +0000911 unsigned int tx_dc_base;
912 unsigned int rx_dc_base;
Michał Mirosław04ed3e72011-01-24 15:32:47 -0800913 u32 offload_features;
Ben Hutchingseb9f6742009-11-29 03:43:15 +0000914 u32 reset_world_flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100915};
916
917/**************************************************************************
918 *
919 * Prototypes and inline functions
920 *
921 *************************************************************************/
922
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000923static inline struct efx_channel *
924efx_get_channel(struct efx_nic *efx, unsigned index)
925{
926 EFX_BUG_ON_PARANOID(index >= efx->n_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +0000927 return efx->channel[index];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000928}
929
Ben Hutchings8ceee662008-04-27 12:55:59 +0100930/* Iterate over all used channels */
931#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings8313aca2010-09-10 06:41:57 +0000932 for (_channel = (_efx)->channel[0]; \
933 _channel; \
934 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
935 (_efx)->channel[_channel->channel + 1] : NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100936
Ben Hutchings97653432011-01-12 18:26:56 +0000937static inline struct efx_tx_queue *
938efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
939{
940 EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
941 type >= EFX_TXQ_TYPES);
942 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
943}
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000944
Ben Hutchings525da902011-02-07 23:04:38 +0000945static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
946{
947 return channel->channel - channel->efx->tx_channel_offset <
948 channel->efx->n_tx_channels;
949}
950
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000951static inline struct efx_tx_queue *
952efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
953{
Ben Hutchings525da902011-02-07 23:04:38 +0000954 EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
955 type >= EFX_TXQ_TYPES);
956 return &channel->tx_queue[type];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000957}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100958
Ben Hutchings94b274b2011-01-10 21:18:20 +0000959static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
960{
961 return !(tx_queue->efx->net_dev->num_tc < 2 &&
962 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
963}
964
Ben Hutchings8ceee662008-04-27 12:55:59 +0100965/* Iterate over all TX queues belonging to a channel */
966#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +0000967 if (!efx_channel_has_tx_queues(_channel)) \
968 ; \
969 else \
970 for (_tx_queue = (_channel)->tx_queue; \
Ben Hutchings94b274b2011-01-10 21:18:20 +0000971 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
972 efx_tx_queue_used(_tx_queue); \
Ben Hutchings525da902011-02-07 23:04:38 +0000973 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100974
Ben Hutchings94b274b2011-01-10 21:18:20 +0000975/* Iterate over all possible TX queues belonging to a channel */
976#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
977 for (_tx_queue = (_channel)->tx_queue; \
978 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
979 _tx_queue++)
980
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000981static inline struct efx_rx_queue *
982efx_get_rx_queue(struct efx_nic *efx, unsigned index)
983{
984 EFX_BUG_ON_PARANOID(index >= efx->n_rx_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +0000985 return &efx->channel[index]->rx_queue;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000986}
987
Ben Hutchings525da902011-02-07 23:04:38 +0000988static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
989{
990 return channel->channel < channel->efx->n_rx_channels;
991}
992
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000993static inline struct efx_rx_queue *
994efx_channel_get_rx_queue(struct efx_channel *channel)
995{
Ben Hutchings525da902011-02-07 23:04:38 +0000996 EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
997 return &channel->rx_queue;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000998}
999
Ben Hutchings8ceee662008-04-27 12:55:59 +01001000/* Iterate over all RX queues belonging to a channel */
1001#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001002 if (!efx_channel_has_rx_queue(_channel)) \
1003 ; \
1004 else \
1005 for (_rx_queue = &(_channel)->rx_queue; \
1006 _rx_queue; \
1007 _rx_queue = NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001008
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001009static inline struct efx_channel *
1010efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1011{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001012 return container_of(rx_queue, struct efx_channel, rx_queue);
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001013}
1014
1015static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1016{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001017 return efx_rx_queue_channel(rx_queue)->channel;
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001018}
1019
Ben Hutchings8ceee662008-04-27 12:55:59 +01001020/* Returns a pointer to the specified receive buffer in the RX
1021 * descriptor queue.
1022 */
1023static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1024 unsigned int index)
1025{
Eric Dumazet807540b2010-09-23 05:40:09 +00001026 return &rx_queue->buffer[index];
Ben Hutchings8ceee662008-04-27 12:55:59 +01001027}
1028
1029/* Set bit in a little-endian bitfield */
Ben Hutchings18c2fc02008-09-01 12:43:39 +01001030static inline void set_bit_le(unsigned nr, unsigned char *addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001031{
1032 addr[nr / 8] |= (1 << (nr % 8));
1033}
1034
1035/* Clear bit in a little-endian bitfield */
Ben Hutchings18c2fc02008-09-01 12:43:39 +01001036static inline void clear_bit_le(unsigned nr, unsigned char *addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001037{
1038 addr[nr / 8] &= ~(1 << (nr % 8));
1039}
1040
1041
1042/**
1043 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1044 *
1045 * This calculates the maximum frame length that will be used for a
1046 * given MTU. The frame length will be equal to the MTU plus a
1047 * constant amount of header space and padding. This is the quantity
1048 * that the net driver will program into the MAC as the maximum frame
1049 * length.
1050 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001051 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +01001052 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +00001053 *
1054 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1055 * XGMII cycle). If the frame length reaches the maximum value in the
1056 * same cycle, the XMAC can miss the IPG altogether. We work around
1057 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001058 */
1059#define EFX_MAX_FRAME_LEN(mtu) \
Ben Hutchingscc117632009-08-26 08:17:59 +00001060 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001061
1062
1063#endif /* EFX_NET_DRIVER_H */