blob: b5e88e4a171ab3e5bb005125373bc82050ae10ba [file] [log] [blame]
Paul Mackerras047ea782005-11-19 20:17:32 +11001#ifndef _ASM_POWERPC_PCI_BRIDGE_H
2#define _ASM_POWERPC_PCI_BRIDGE_H
Arnd Bergmann88ced032005-12-16 22:43:46 +01003#ifdef __KERNEL__
Stephen Rothwell7cd1de62007-12-06 18:02:28 +11004/*
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
9 */
Kumar Gala5531e412007-06-27 00:16:25 -050010#include <linux/pci.h>
Kumar Galaa4c9e322007-06-27 13:09:43 -050011#include <linux/list.h>
12#include <linux/ioport.h>
13
Stephen Rothwell44ef3392007-12-10 14:33:21 +110014struct device_node;
15
Kumar Gala5531e412007-06-27 00:16:25 -050016/*
Daniel Axtense02def52015-03-31 16:00:42 +110017 * PCI controller operations
18 */
19struct pci_controller_ops {
Gavin Shan062b26b2016-05-03 15:41:20 +100020 void (*dma_dev_setup)(struct pci_dev *pdev);
Daniel Axtensb122c952015-03-31 16:00:43 +110021 void (*dma_bus_setup)(struct pci_bus *bus);
Daniel Axtensff9df8c2015-03-31 16:00:44 +110022
Gavin Shan062b26b2016-05-03 15:41:20 +100023 int (*probe_mode)(struct pci_bus *bus);
Daniel Axtensb31e79f2015-03-31 16:00:45 +110024
25 /* Called when pci_enable_device() is called. Returns true to
26 * allow assignment/enabling of the device. */
Gavin Shan062b26b2016-05-03 15:41:20 +100027 bool (*enable_device_hook)(struct pci_dev *pdev);
Daniel Axtens542070b2015-03-31 16:00:46 +110028
Gavin Shan062b26b2016-05-03 15:41:20 +100029 void (*disable_device)(struct pci_dev *pdev);
Michael Neulingabeeed62015-05-27 16:07:00 +100030
Gavin Shan062b26b2016-05-03 15:41:20 +100031 void (*release_device)(struct pci_dev *pdev);
Michael Neuling10e79632015-05-27 16:06:57 +100032
Daniel Axtens542070b2015-03-31 16:00:46 +110033 /* Called during PCI resource reassignment */
Gavin Shan062b26b2016-05-03 15:41:20 +100034 resource_size_t (*window_alignment)(struct pci_bus *bus,
35 unsigned long type);
Gavin Shanc5fcb292016-05-20 16:41:26 +100036 void (*setup_bridge)(struct pci_bus *bus,
37 unsigned long type);
Gavin Shan062b26b2016-05-03 15:41:20 +100038 void (*reset_secondary_bus)(struct pci_dev *pdev);
Daniel Axtense059b102015-04-14 14:27:54 +100039
40#ifdef CONFIG_PCI_MSI
Gavin Shan062b26b2016-05-03 15:41:20 +100041 int (*setup_msi_irqs)(struct pci_dev *pdev,
Daniel Axtense059b102015-04-14 14:27:54 +100042 int nvec, int type);
Gavin Shan062b26b2016-05-03 15:41:20 +100043 void (*teardown_msi_irqs)(struct pci_dev *pdev);
Daniel Axtense059b102015-04-14 14:27:54 +100044#endif
Daniel Axtens3405c252015-04-28 15:12:06 +100045
Gavin Shan062b26b2016-05-03 15:41:20 +100046 int (*dma_set_mask)(struct pci_dev *pdev, u64 dma_mask);
47 u64 (*dma_get_required_mask)(struct pci_dev *pdev);
Michael Neuling7a8e6bb2015-05-27 16:06:59 +100048
Gavin Shan062b26b2016-05-03 15:41:20 +100049 void (*shutdown)(struct pci_controller *hose);
Daniel Axtense02def52015-03-31 16:00:42 +110050};
51
52/*
Kumar Gala5531e412007-06-27 00:16:25 -050053 * Structure of a PCI controller (host bridge)
54 */
55struct pci_controller {
56 struct pci_bus *bus;
Kumar Galaa4c9e322007-06-27 13:09:43 -050057 char is_dynamic;
Stephen Rothwell72119912007-12-11 11:00:13 +110058#ifdef CONFIG_PPC64
59 int node;
60#endif
Stephen Rothwell44ef3392007-12-10 14:33:21 +110061 struct device_node *dn;
Kumar Galaa4c9e322007-06-27 13:09:43 -050062 struct list_head list_node;
Kumar Gala5531e412007-06-27 00:16:25 -050063 struct device *parent;
64
65 int first_busno;
66 int last_busno;
67 int self_busno;
Yinghai Lube8e60d2012-05-17 18:51:12 -070068 struct resource busn;
Kumar Gala5531e412007-06-27 00:16:25 -050069
70 void __iomem *io_base_virt;
Stephen Rothwell72119912007-12-11 11:00:13 +110071#ifdef CONFIG_PPC64
72 void *io_base_alloc;
73#endif
Kumar Gala5531e412007-06-27 00:16:25 -050074 resource_size_t io_base_phys;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +110075 resource_size_t pci_io_size;
Kumar Gala5531e412007-06-27 00:16:25 -050076
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +110077 /* Some machines have a special region to forward the ISA
78 * "memory" cycles such as VGA memory regions. Left to 0
79 * if unsupported
80 */
81 resource_size_t isa_mem_phys;
82 resource_size_t isa_mem_size;
83
Daniel Axtense02def52015-03-31 16:00:42 +110084 struct pci_controller_ops controller_ops;
Kumar Gala5531e412007-06-27 00:16:25 -050085 struct pci_ops *ops;
Stephen Rothwell70fbb932007-12-21 15:23:48 +110086 unsigned int __iomem *cfg_addr;
87 void __iomem *cfg_data;
Kumar Gala5531e412007-06-27 00:16:25 -050088
89 /*
90 * Used for variants of PCI indirect handling and possible quirks:
91 * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
92 * EXT_REG - provides access to PCI-e extended registers
Lucas De Marchi25985ed2011-03-30 22:57:33 -030093 * SURPRESS_PRIMARY_BUS - we suppress the setting of PCI_PRIMARY_BUS
Kumar Gala5531e412007-06-27 00:16:25 -050094 * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
95 * to determine which bus number to match on when generating type0
96 * config cycles
Kumar Gala62c66c82007-07-11 13:22:41 -050097 * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
98 * hanging if we don't have link and try to do config cycles to
99 * anything but the PHB. Only allow talking to the PHB if this is
100 * set.
Kumar Gala2e56ff22007-07-19 16:07:35 -0500101 * BIG_ENDIAN - cfg_addr is a big endian register
Josh Boyer5ce4b592008-06-17 19:01:38 -0400102 * BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on
103 * the PLB4. Effectively disable MRM commands by setting this.
Kumar Gala34642bb2013-03-13 14:07:15 -0500104 * FSL_CFG_REG_LINK - Freescale controller version in which the PCIe
105 * link status is in a RC PCIe cfg register (vs being a SoC register)
Kumar Gala5531e412007-06-27 00:16:25 -0500106 */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100107#define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
108#define PPC_INDIRECT_TYPE_EXT_REG 0x00000002
109#define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
110#define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
111#define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010
Josh Boyer5ce4b592008-06-17 19:01:38 -0400112#define PPC_INDIRECT_TYPE_BROKEN_MRM 0x00000020
Kumar Gala34642bb2013-03-13 14:07:15 -0500113#define PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK 0x00000040
Kumar Gala5531e412007-06-27 00:16:25 -0500114 u32 indirect_type;
Kumar Gala5531e412007-06-27 00:16:25 -0500115 /* Currently, we limit ourselves to 1 IO range and 3 mem
116 * ranges since the common pci_bus structure can't handle more
117 */
118 struct resource io_resource;
119 struct resource mem_resources[3];
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +1000120 resource_size_t mem_offset[3];
Kumar Gala5516b542007-06-27 01:17:57 -0500121 int global_number; /* PCI domain number */
Becky Bruce89d93342009-04-20 11:26:48 -0500122
123 resource_size_t dma_window_base_cur;
124 resource_size_t dma_window_size;
125
Stephen Rothwell72119912007-12-11 11:00:13 +1100126#ifdef CONFIG_PPC64
127 unsigned long buid;
Gavin Shancca87d32015-03-17 16:15:02 +1100128 struct pci_dn *pci_data;
Kumar Gala34642bb2013-03-13 14:07:15 -0500129#endif /* CONFIG_PPC64 */
Stephen Rothwell72119912007-12-11 11:00:13 +1100130
131 void *private_data;
Kumar Gala5531e412007-06-27 00:16:25 -0500132};
133
Kumar Gala5531e412007-06-27 00:16:25 -0500134/* These are used for config access before all the PCI probing
135 has been done. */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100136extern int early_read_config_byte(struct pci_controller *hose, int bus,
137 int dev_fn, int where, u8 *val);
138extern int early_read_config_word(struct pci_controller *hose, int bus,
139 int dev_fn, int where, u16 *val);
140extern int early_read_config_dword(struct pci_controller *hose, int bus,
141 int dev_fn, int where, u32 *val);
142extern int early_write_config_byte(struct pci_controller *hose, int bus,
143 int dev_fn, int where, u8 val);
144extern int early_write_config_word(struct pci_controller *hose, int bus,
145 int dev_fn, int where, u16 val);
146extern int early_write_config_dword(struct pci_controller *hose, int bus,
147 int dev_fn, int where, u32 val);
Kumar Gala5531e412007-06-27 00:16:25 -0500148
Kumar Gala38805e52007-07-10 23:37:45 -0500149extern int early_find_capability(struct pci_controller *hose, int bus,
150 int dev_fn, int cap);
151
Kumar Gala5531e412007-06-27 00:16:25 -0500152extern void setup_indirect_pci(struct pci_controller* hose,
Valentine Barshakd94bad82007-10-08 22:51:24 +1000153 resource_size_t cfg_addr,
154 resource_size_t cfg_data, u32 flags);
Kumar Gala89c2dd62009-08-25 16:20:45 +0000155
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +0200156extern int indirect_read_config(struct pci_bus *bus, unsigned int devfn,
157 int offset, int len, u32 *val);
158
Kim Phillips6d5f6a02015-01-22 19:05:06 -0600159extern int __indirect_read_config(struct pci_controller *hose,
160 unsigned char bus_number, unsigned int devfn,
161 int offset, int len, u32 *val);
162
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +0200163extern int indirect_write_config(struct pci_bus *bus, unsigned int devfn,
164 int offset, int len, u32 val);
165
Kumar Gala89c2dd62009-08-25 16:20:45 +0000166static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
167{
168 return bus->sysdata;
169}
170
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000171#ifndef CONFIG_PPC64
172
173extern int pci_device_from_OF_node(struct device_node *node,
174 u8 *bus, u8 *devfn);
175extern void pci_create_OF_bus_map(void);
176
Kumar Gala89c2dd62009-08-25 16:20:45 +0000177static inline int isa_vaddr_is_ioport(void __iomem *address)
178{
179 /* No specific ISA handling on ppc32 at this stage, it
180 * all goes through PCI
181 */
182 return 0;
183}
184
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100185#else /* CONFIG_PPC64 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186
187/*
Paul Mackerras16353172005-09-06 13:17:54 +1000188 * PCI stuff, for nodes representing PCI devices, pointed to
189 * by device_node->data.
190 */
Paul Mackerras16353172005-09-06 13:17:54 +1000191struct iommu_table;
192
193struct pci_dn {
Gavin Shancca87d32015-03-17 16:15:02 +1100194 int flags;
Gavin Shana8b2f822015-03-25 16:23:52 +0800195#define PCI_DN_FLAG_IOV_VF 0x01
Gavin Shancca87d32015-03-17 16:15:02 +1100196
Linas Vepstas7684b402005-11-03 18:55:19 -0600197 int busno; /* pci bus number */
Linas Vepstas7684b402005-11-03 18:55:19 -0600198 int devfn; /* pci device and function number */
Gavin Shanc035ff12015-03-17 16:15:04 +1100199 int vendor_id; /* Vendor ID */
200 int device_id; /* Device ID */
201 int class_code; /* Device class code */
Benjamin Herrenschmidtb5166cc2005-11-15 16:05:33 +1100202
Gavin Shancca87d32015-03-17 16:15:02 +1100203 struct pci_dn *parent;
Linas Vepstasc2e221e2007-05-23 04:18:04 +1000204 struct pci_controller *phb; /* for pci devices */
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +1000205 struct iommu_table_group *table_group; /* for phb's or bridges */
Linas Vepstasc2e221e2007-05-23 04:18:04 +1000206 struct device_node *node; /* back-pointer to the device_node */
207
208 int pci_ext_config_space; /* for pci devices */
209
Alistair Popple94973b22015-12-17 13:43:11 +1100210 struct pci_dev *pcidev; /* back-pointer to the pci device */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000211#ifdef CONFIG_EEH
Gavin Shan2a0352f2012-03-20 21:30:27 +0000212 struct eeh_dev *edev; /* eeh device */
Linas Vepstasc2e221e2007-05-23 04:18:04 +1000213#endif
Gavin Shan689ee8c2016-05-03 15:41:25 +1000214#define IODA_INVALID_PE 0xFFFFFFFF
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000215#ifdef CONFIG_PPC_POWERNV
Gavin Shan689ee8c2016-05-03 15:41:25 +1000216 unsigned int pe_number;
Wei Yang67086e32016-03-04 10:53:11 +1100217 int vf_index; /* VF index in the PF */
Wei Yang6e628c72015-03-25 16:23:55 +0800218#ifdef CONFIG_PCI_IOV
219 u16 vfs_expanded; /* number of VFs IOV BAR expanded */
Wei Yang781a8682015-03-25 16:23:57 +0800220 u16 num_vfs; /* number of VFs enabled*/
Gavin Shan689ee8c2016-05-03 15:41:25 +1000221 unsigned int *pe_num_map; /* PE# for the first VF PE or array */
Wei Yangee8222f2015-10-22 09:22:16 +0800222 bool m64_single_mode; /* Use M64 BAR in Single Mode */
Wei Yang781a8682015-03-25 16:23:57 +0800223#define IODA_INVALID_M64 (-1)
Wei Yangee8222f2015-10-22 09:22:16 +0800224 int (*m64_map)[PCI_SRIOV_NUM_BARS];
Wei Yang6e628c72015-03-25 16:23:55 +0800225#endif /* CONFIG_PCI_IOV */
Wei Yang0dc28302016-03-04 10:53:10 +1100226 int mps; /* Maximum Payload Size */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000227#endif
Gavin Shancca87d32015-03-17 16:15:02 +1100228 struct list_head child_list;
229 struct list_head list;
Paul Mackerras16353172005-09-06 13:17:54 +1000230};
231
232/* Get the pointer to a device_node's pci_dn */
233#define PCI_DN(dn) ((struct pci_dn *) (dn)->data)
234
Gavin Shancca87d32015-03-17 16:15:02 +1100235extern struct pci_dn *pci_get_pdn_by_devfn(struct pci_bus *bus,
236 int devfn);
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000237extern struct pci_dn *pci_get_pdn(struct pci_dev *pdev);
Gavin Shana8b2f822015-03-25 16:23:52 +0800238extern struct pci_dn *add_dev_pci_data(struct pci_dev *pdev);
239extern void remove_dev_pci_data(struct pci_dev *pdev);
Gavin Shand8f66f42016-05-03 15:41:40 +1000240extern struct pci_dn *pci_add_device_node_info(struct pci_controller *hose,
241 struct device_node *dn);
Gavin Shande5a28a2016-05-03 15:41:41 +1000242extern void pci_remove_device_node_info(struct device_node *dn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000244static inline int pci_device_from_OF_node(struct device_node *np,
245 u8 *bus, u8 *devfn)
246{
247 if (!PCI_DN(np))
248 return -ENODEV;
249 *bus = PCI_DN(np)->busno;
250 *devfn = PCI_DN(np)->devfn;
251 return 0;
252}
253
Gavin Shan2a0352f2012-03-20 21:30:27 +0000254#if defined(CONFIG_EEH)
Gavin Shane8e9b342015-03-17 16:15:05 +1100255static inline struct eeh_dev *pdn_to_eeh_dev(struct pci_dn *pdn)
256{
257 return pdn ? pdn->edev : NULL;
258}
Gavin Shanf8f7d632012-09-07 22:44:22 +0000259#else
Gavin Shane8e9b342015-03-17 16:15:05 +1100260#define pdn_to_eeh_dev(x) (NULL)
Gavin Shan2a0352f2012-03-20 21:30:27 +0000261#endif
262
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600263/** Find the bus corresponding to the indicated device node */
Gavin Shan3773dd22016-05-03 15:41:38 +1000264extern struct pci_bus *pci_find_bus_by_node(struct device_node *dn);
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600265
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600266/** Remove all of the PCI devices under this bus */
Gavin Shanbd251b82016-05-03 15:41:37 +1000267extern void pci_hp_remove_devices(struct pci_bus *bus);
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600268
269/** Discover new pci devices under this bus, and add them */
Gavin Shanbd251b82016-05-03 15:41:37 +1000270extern void pci_hp_add_devices(struct pci_bus *bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271
Benjamin Herrenschmidtb5166cc2005-11-15 16:05:33 +1100272
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000273extern void isa_bridge_find_early(struct pci_controller *hose);
274
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000275static inline int isa_vaddr_is_ioport(void __iomem *address)
276{
277 /* Check if address hits the reserved legacy IO range */
278 unsigned long ea = (unsigned long)address;
279 return ea >= ISA_IO_BASE && ea < ISA_IO_END;
280}
281
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000282extern int pcibios_unmap_io_space(struct pci_bus *bus);
283extern int pcibios_map_io_space(struct pci_bus *bus);
284
Anton Blanchard357518f2006-06-10 20:53:06 +1000285#ifdef CONFIG_NUMA
286#define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE))
287#else
288#define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1)
289#endif
290
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100291#endif /* CONFIG_PPC64 */
Kumar Gala5531e412007-06-27 00:16:25 -0500292
293/* Get the PCI host controller for an OF device */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100294extern struct pci_controller *pci_find_hose_for_OF_device(
295 struct device_node* node);
Kumar Gala5531e412007-06-27 00:16:25 -0500296
297/* Fill up host controller resources from the OF node */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100298extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
299 struct device_node *dev, int primary);
Kumar Gala5531e412007-06-27 00:16:25 -0500300
Benjamin Herrenschmidt5131d4d2007-11-16 18:42:18 +1100301/* Allocate & free a PCI host bridge structure */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100302extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
Benjamin Herrenschmidt5131d4d2007-11-16 18:42:18 +1100303extern void pcibios_free_controller(struct pci_controller *phb);
304
Kumar Gala5531e412007-06-27 00:16:25 -0500305#ifdef CONFIG_PCI
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000306extern int pcibios_vaddr_is_ioport(void __iomem *address);
Kumar Gala5531e412007-06-27 00:16:25 -0500307#else
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000308static inline int pcibios_vaddr_is_ioport(void __iomem *address)
309{
310 return 0;
311}
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100312#endif /* CONFIG_PCI */
Kumar Gala5531e412007-06-27 00:16:25 -0500313
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100314#endif /* __KERNEL__ */
315#endif /* _ASM_POWERPC_PCI_BRIDGE_H */