blob: e7cdc51fd806587a9ec1f8b4c8103bbffb5858d8 [file] [log] [blame]
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -06001/*
2 * omap-mcpdm.c -- OMAP ALSA SoC DAI driver using McPDM port
3 *
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +03004 * Copyright (C) 2009 - 2011 Texas Instruments
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -06005 *
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +03006 * Author: Misael Lopez Cruz <misael.lopez@ti.com>
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -06007 * Contact: Jorge Eduardo Candelaria <x0107209@ti.com>
8 * Margarita Olaya <magi.olaya@ti.com>
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +03009 * Peter Ujfalusi <peter.ujfalusi@ti.com>
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -060010 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * version 2 as published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
23 * 02110-1301 USA
24 *
25 */
26
27#include <linux/init.h>
28#include <linux/module.h>
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +030029#include <linux/platform_device.h>
30#include <linux/interrupt.h>
31#include <linux/err.h>
32#include <linux/io.h>
33#include <linux/irq.h>
Peter Ujfalusi65aca642016-05-18 16:46:36 +030034#include <linux/clk.h>
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +030035#include <linux/slab.h>
36#include <linux/pm_runtime.h>
Peter Ujfalusi7cb8a1b2011-11-15 11:32:14 +020037#include <linux/of_device.h>
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +030038
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -060039#include <sound/core.h>
40#include <sound/pcm.h>
41#include <sound/pcm_params.h>
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -060042#include <sound/soc.h>
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +020043#include <sound/dmaengine_pcm.h>
Jyri Sarha87c19362014-05-26 11:51:14 +030044#include <sound/omap-pcm.h>
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -060045
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +030046#include "omap-mcpdm.h"
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -060047
Peter Ujfalusi62376632013-03-20 10:47:12 +010048struct mcpdm_link_config {
49 u32 link_mask; /* channel mask for the direction */
50 u32 threshold; /* FIFO threshold */
51};
Tony Lindgrendbc04162012-08-31 10:59:07 -070052
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +030053struct omap_mcpdm {
54 struct device *dev;
55 unsigned long phys_base;
56 void __iomem *io_base;
57 int irq;
Peter Ujfalusi65aca642016-05-18 16:46:36 +030058 struct clk *pdmclk;
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -060059
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +030060 struct mutex mutex;
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -060061
Peter Ujfalusi62376632013-03-20 10:47:12 +010062 /* Playback/Capture configuration */
63 struct mcpdm_link_config config[2];
Peter Ujfalusi89b0d552011-09-26 16:05:58 +030064
65 /* McPDM dn offsets for rx1, and 2 channels */
66 u32 dn_rx_offset;
Peter Ujfalusi81054b22013-03-20 10:47:13 +010067
68 /* McPDM needs to be restarted due to runtime reconfiguration */
69 bool restart;
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +020070
Peter Ujfalusi4a5c8372016-05-18 16:46:35 +030071 /* pm state for suspend/resume handling */
72 int pm_active_count;
73
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +020074 struct snd_dmaengine_dai_dma_data dma_data[2];
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -060075};
76
77/*
78 * Stream DMA parameters
79 */
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -060080
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +030081static inline void omap_mcpdm_write(struct omap_mcpdm *mcpdm, u16 reg, u32 val)
82{
Victor Kamensky1b488a42013-11-16 02:01:19 +020083 writel_relaxed(val, mcpdm->io_base + reg);
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +030084}
85
86static inline int omap_mcpdm_read(struct omap_mcpdm *mcpdm, u16 reg)
87{
Victor Kamensky1b488a42013-11-16 02:01:19 +020088 return readl_relaxed(mcpdm->io_base + reg);
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +030089}
90
91#ifdef DEBUG
92static void omap_mcpdm_reg_dump(struct omap_mcpdm *mcpdm)
93{
94 dev_dbg(mcpdm->dev, "***********************\n");
95 dev_dbg(mcpdm->dev, "IRQSTATUS_RAW: 0x%04x\n",
96 omap_mcpdm_read(mcpdm, MCPDM_REG_IRQSTATUS_RAW));
97 dev_dbg(mcpdm->dev, "IRQSTATUS: 0x%04x\n",
98 omap_mcpdm_read(mcpdm, MCPDM_REG_IRQSTATUS));
99 dev_dbg(mcpdm->dev, "IRQENABLE_SET: 0x%04x\n",
100 omap_mcpdm_read(mcpdm, MCPDM_REG_IRQENABLE_SET));
101 dev_dbg(mcpdm->dev, "IRQENABLE_CLR: 0x%04x\n",
102 omap_mcpdm_read(mcpdm, MCPDM_REG_IRQENABLE_CLR));
103 dev_dbg(mcpdm->dev, "IRQWAKE_EN: 0x%04x\n",
104 omap_mcpdm_read(mcpdm, MCPDM_REG_IRQWAKE_EN));
105 dev_dbg(mcpdm->dev, "DMAENABLE_SET: 0x%04x\n",
106 omap_mcpdm_read(mcpdm, MCPDM_REG_DMAENABLE_SET));
107 dev_dbg(mcpdm->dev, "DMAENABLE_CLR: 0x%04x\n",
108 omap_mcpdm_read(mcpdm, MCPDM_REG_DMAENABLE_CLR));
109 dev_dbg(mcpdm->dev, "DMAWAKEEN: 0x%04x\n",
110 omap_mcpdm_read(mcpdm, MCPDM_REG_DMAWAKEEN));
111 dev_dbg(mcpdm->dev, "CTRL: 0x%04x\n",
112 omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL));
113 dev_dbg(mcpdm->dev, "DN_DATA: 0x%04x\n",
114 omap_mcpdm_read(mcpdm, MCPDM_REG_DN_DATA));
115 dev_dbg(mcpdm->dev, "UP_DATA: 0x%04x\n",
116 omap_mcpdm_read(mcpdm, MCPDM_REG_UP_DATA));
117 dev_dbg(mcpdm->dev, "FIFO_CTRL_DN: 0x%04x\n",
118 omap_mcpdm_read(mcpdm, MCPDM_REG_FIFO_CTRL_DN));
119 dev_dbg(mcpdm->dev, "FIFO_CTRL_UP: 0x%04x\n",
120 omap_mcpdm_read(mcpdm, MCPDM_REG_FIFO_CTRL_UP));
121 dev_dbg(mcpdm->dev, "***********************\n");
122}
123#else
124static void omap_mcpdm_reg_dump(struct omap_mcpdm *mcpdm) {}
125#endif
126
127/*
128 * Enables the transfer through the PDM interface to/from the Phoenix
129 * codec by enabling the corresponding UP or DN channels.
130 */
131static void omap_mcpdm_start(struct omap_mcpdm *mcpdm)
132{
133 u32 ctrl = omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL);
Peter Ujfalusi62376632013-03-20 10:47:12 +0100134 u32 link_mask = mcpdm->config[0].link_mask | mcpdm->config[1].link_mask;
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300135
136 ctrl |= (MCPDM_SW_DN_RST | MCPDM_SW_UP_RST);
137 omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
138
Peter Ujfalusi62376632013-03-20 10:47:12 +0100139 ctrl |= link_mask;
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300140 omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
141
142 ctrl &= ~(MCPDM_SW_DN_RST | MCPDM_SW_UP_RST);
143 omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
144}
145
146/*
147 * Disables the transfer through the PDM interface to/from the Phoenix
148 * codec by disabling the corresponding UP or DN channels.
149 */
150static void omap_mcpdm_stop(struct omap_mcpdm *mcpdm)
151{
152 u32 ctrl = omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL);
Peter Ujfalusi81054b22013-03-20 10:47:13 +0100153 u32 link_mask = MCPDM_PDM_DN_MASK | MCPDM_PDM_UP_MASK;
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300154
155 ctrl |= (MCPDM_SW_DN_RST | MCPDM_SW_UP_RST);
156 omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
157
Peter Ujfalusi62376632013-03-20 10:47:12 +0100158 ctrl &= ~(link_mask);
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300159 omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
160
161 ctrl &= ~(MCPDM_SW_DN_RST | MCPDM_SW_UP_RST);
162 omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
163
164}
165
166/*
167 * Is the physical McPDM interface active.
168 */
169static inline int omap_mcpdm_active(struct omap_mcpdm *mcpdm)
170{
171 return omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL) &
172 (MCPDM_PDM_DN_MASK | MCPDM_PDM_UP_MASK);
173}
174
175/*
176 * Configures McPDM uplink, and downlink for audio.
177 * This function should be called before omap_mcpdm_start.
178 */
179static void omap_mcpdm_open_streams(struct omap_mcpdm *mcpdm)
180{
Peter Ujfalusi0efecc02016-05-18 16:46:34 +0300181 u32 ctrl = omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL);
182
183 omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl | MCPDM_WD_EN);
184
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300185 omap_mcpdm_write(mcpdm, MCPDM_REG_IRQENABLE_SET,
186 MCPDM_DN_IRQ_EMPTY | MCPDM_DN_IRQ_FULL |
187 MCPDM_UP_IRQ_EMPTY | MCPDM_UP_IRQ_FULL);
188
Peter Ujfalusi89b0d552011-09-26 16:05:58 +0300189 /* Enable DN RX1/2 offset cancellation feature, if configured */
190 if (mcpdm->dn_rx_offset) {
191 u32 dn_offset = mcpdm->dn_rx_offset;
192
193 omap_mcpdm_write(mcpdm, MCPDM_REG_DN_OFFSET, dn_offset);
194 dn_offset |= (MCPDM_DN_OFST_RX1_EN | MCPDM_DN_OFST_RX2_EN);
195 omap_mcpdm_write(mcpdm, MCPDM_REG_DN_OFFSET, dn_offset);
196 }
197
Peter Ujfalusi62376632013-03-20 10:47:12 +0100198 omap_mcpdm_write(mcpdm, MCPDM_REG_FIFO_CTRL_DN,
199 mcpdm->config[SNDRV_PCM_STREAM_PLAYBACK].threshold);
200 omap_mcpdm_write(mcpdm, MCPDM_REG_FIFO_CTRL_UP,
201 mcpdm->config[SNDRV_PCM_STREAM_CAPTURE].threshold);
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300202
203 omap_mcpdm_write(mcpdm, MCPDM_REG_DMAENABLE_SET,
204 MCPDM_DMA_DN_ENABLE | MCPDM_DMA_UP_ENABLE);
205}
206
207/*
208 * Cleans McPDM uplink, and downlink configuration.
209 * This function should be called when the stream is closed.
210 */
211static void omap_mcpdm_close_streams(struct omap_mcpdm *mcpdm)
212{
213 /* Disable irq request generation for downlink */
214 omap_mcpdm_write(mcpdm, MCPDM_REG_IRQENABLE_CLR,
215 MCPDM_DN_IRQ_EMPTY | MCPDM_DN_IRQ_FULL);
216
217 /* Disable DMA request generation for downlink */
218 omap_mcpdm_write(mcpdm, MCPDM_REG_DMAENABLE_CLR, MCPDM_DMA_DN_ENABLE);
219
220 /* Disable irq request generation for uplink */
221 omap_mcpdm_write(mcpdm, MCPDM_REG_IRQENABLE_CLR,
222 MCPDM_UP_IRQ_EMPTY | MCPDM_UP_IRQ_FULL);
223
224 /* Disable DMA request generation for uplink */
225 omap_mcpdm_write(mcpdm, MCPDM_REG_DMAENABLE_CLR, MCPDM_DMA_UP_ENABLE);
Peter Ujfalusi89b0d552011-09-26 16:05:58 +0300226
227 /* Disable RX1/2 offset cancellation */
228 if (mcpdm->dn_rx_offset)
229 omap_mcpdm_write(mcpdm, MCPDM_REG_DN_OFFSET, 0);
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300230}
231
232static irqreturn_t omap_mcpdm_irq_handler(int irq, void *dev_id)
233{
234 struct omap_mcpdm *mcpdm = dev_id;
235 int irq_status;
236
237 irq_status = omap_mcpdm_read(mcpdm, MCPDM_REG_IRQSTATUS);
238
239 /* Acknowledge irq event */
240 omap_mcpdm_write(mcpdm, MCPDM_REG_IRQSTATUS, irq_status);
241
242 if (irq_status & MCPDM_DN_IRQ_FULL)
243 dev_dbg(mcpdm->dev, "DN (playback) FIFO Full\n");
244
245 if (irq_status & MCPDM_DN_IRQ_EMPTY)
246 dev_dbg(mcpdm->dev, "DN (playback) FIFO Empty\n");
247
248 if (irq_status & MCPDM_DN_IRQ)
249 dev_dbg(mcpdm->dev, "DN (playback) write request\n");
250
251 if (irq_status & MCPDM_UP_IRQ_FULL)
252 dev_dbg(mcpdm->dev, "UP (capture) FIFO Full\n");
253
254 if (irq_status & MCPDM_UP_IRQ_EMPTY)
255 dev_dbg(mcpdm->dev, "UP (capture) FIFO Empty\n");
256
257 if (irq_status & MCPDM_UP_IRQ)
258 dev_dbg(mcpdm->dev, "UP (capture) write request\n");
259
260 return IRQ_HANDLED;
261}
262
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600263static int omap_mcpdm_dai_startup(struct snd_pcm_substream *substream,
264 struct snd_soc_dai *dai)
265{
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300266 struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600267
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300268 mutex_lock(&mcpdm->mutex);
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600269
Peter Ujfalusi0efecc02016-05-18 16:46:34 +0300270 if (!dai->active)
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300271 omap_mcpdm_open_streams(mcpdm);
Peter Ujfalusi0efecc02016-05-18 16:46:34 +0300272
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300273 mutex_unlock(&mcpdm->mutex);
274
275 return 0;
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600276}
277
278static void omap_mcpdm_dai_shutdown(struct snd_pcm_substream *substream,
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600279 struct snd_soc_dai *dai)
280{
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300281 struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600282
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300283 mutex_lock(&mcpdm->mutex);
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600284
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300285 if (!dai->active) {
286 if (omap_mcpdm_active(mcpdm)) {
287 omap_mcpdm_stop(mcpdm);
288 omap_mcpdm_close_streams(mcpdm);
Peter Ujfalusi81054b22013-03-20 10:47:13 +0100289 mcpdm->config[0].link_mask = 0;
290 mcpdm->config[1].link_mask = 0;
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300291 }
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600292 }
293
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300294 mutex_unlock(&mcpdm->mutex);
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600295}
296
297static int omap_mcpdm_dai_hw_params(struct snd_pcm_substream *substream,
298 struct snd_pcm_hw_params *params,
299 struct snd_soc_dai *dai)
300{
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300301 struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600302 int stream = substream->stream;
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +0200303 struct snd_dmaengine_dai_dma_data *dma_data;
Peter Ujfalusi62376632013-03-20 10:47:12 +0100304 u32 threshold;
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300305 int channels;
306 int link_mask = 0;
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600307
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600308 channels = params_channels(params);
309 switch (channels) {
Peter Ujfalusi3b5b516f2011-09-23 09:49:43 +0300310 case 5:
311 if (stream == SNDRV_PCM_STREAM_CAPTURE)
312 /* up to 3 channels for capture */
313 return -EINVAL;
314 link_mask |= 1 << 4;
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600315 case 4:
316 if (stream == SNDRV_PCM_STREAM_CAPTURE)
Peter Ujfalusi3b5b516f2011-09-23 09:49:43 +0300317 /* up to 3 channels for capture */
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600318 return -EINVAL;
319 link_mask |= 1 << 3;
320 case 3:
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600321 link_mask |= 1 << 2;
322 case 2:
323 link_mask |= 1 << 1;
324 case 1:
325 link_mask |= 1 << 0;
326 break;
327 default:
328 /* unsupported number of channels */
329 return -EINVAL;
330 }
331
Peter Ujfalusibcd6da72012-09-14 15:05:57 +0300332 dma_data = snd_soc_dai_get_dma_data(dai, substream);
Peter Ujfalusib199adf2011-08-02 13:35:30 +0300333
Peter Ujfalusi62376632013-03-20 10:47:12 +0100334 threshold = mcpdm->config[stream].threshold;
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300335 /* Configure McPDM channels, and DMA packet size */
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600336 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi62376632013-03-20 10:47:12 +0100337 link_mask <<= 3;
Peter Ujfalusi81054b22013-03-20 10:47:13 +0100338
339 /* If capture is not running assume a stereo stream to come */
340 if (!mcpdm->config[!stream].link_mask)
341 mcpdm->config[!stream].link_mask = 0x3;
342
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +0200343 dma_data->maxburst =
Peter Ujfalusi62376632013-03-20 10:47:12 +0100344 (MCPDM_DN_THRES_MAX - threshold) * channels;
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600345 } else {
Peter Ujfalusi81054b22013-03-20 10:47:13 +0100346 /* If playback is not running assume a stereo stream to come */
347 if (!mcpdm->config[!stream].link_mask)
348 mcpdm->config[!stream].link_mask = (0x3 << 3);
349
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +0200350 dma_data->maxburst = threshold * channels;
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600351 }
352
Peter Ujfalusi81054b22013-03-20 10:47:13 +0100353 /* Check if we need to restart McPDM with this stream */
354 if (mcpdm->config[stream].link_mask &&
355 mcpdm->config[stream].link_mask != link_mask)
356 mcpdm->restart = true;
357
Peter Ujfalusi62376632013-03-20 10:47:12 +0100358 mcpdm->config[stream].link_mask = link_mask;
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600359
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300360 return 0;
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600361}
362
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300363static int omap_mcpdm_prepare(struct snd_pcm_substream *substream,
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600364 struct snd_soc_dai *dai)
365{
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300366 struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600367
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300368 if (!omap_mcpdm_active(mcpdm)) {
369 omap_mcpdm_start(mcpdm);
370 omap_mcpdm_reg_dump(mcpdm);
Peter Ujfalusi81054b22013-03-20 10:47:13 +0100371 } else if (mcpdm->restart) {
372 omap_mcpdm_stop(mcpdm);
373 omap_mcpdm_start(mcpdm);
374 mcpdm->restart = false;
375 omap_mcpdm_reg_dump(mcpdm);
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300376 }
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600377
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300378 return 0;
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600379}
380
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100381static const struct snd_soc_dai_ops omap_mcpdm_dai_ops = {
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600382 .startup = omap_mcpdm_dai_startup,
383 .shutdown = omap_mcpdm_dai_shutdown,
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600384 .hw_params = omap_mcpdm_dai_hw_params,
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300385 .prepare = omap_mcpdm_prepare,
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600386};
387
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300388static int omap_mcpdm_probe(struct snd_soc_dai *dai)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000389{
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300390 struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
391 int ret;
392
Peter Ujfalusi65aca642016-05-18 16:46:36 +0300393 clk_prepare_enable(mcpdm->pdmclk);
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300394 pm_runtime_enable(mcpdm->dev);
395
396 /* Disable lines while request is ongoing */
397 pm_runtime_get_sync(mcpdm->dev);
398 omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, 0x00);
399
Sebastien Guiriecddd17532013-02-13 08:21:54 +0100400 ret = devm_request_irq(mcpdm->dev, mcpdm->irq, omap_mcpdm_irq_handler,
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300401 0, "McPDM", (void *)mcpdm);
402
403 pm_runtime_put_sync(mcpdm->dev);
404
405 if (ret) {
406 dev_err(mcpdm->dev, "Request for IRQ failed\n");
407 pm_runtime_disable(mcpdm->dev);
408 }
409
410 /* Configure McPDM threshold values */
Peter Ujfalusi62376632013-03-20 10:47:12 +0100411 mcpdm->config[SNDRV_PCM_STREAM_PLAYBACK].threshold = 2;
412 mcpdm->config[SNDRV_PCM_STREAM_CAPTURE].threshold =
413 MCPDM_UP_THRES_MAX - 3;
Peter Ujfalusif6563b32014-04-16 15:46:13 +0300414
415 snd_soc_dai_init_dma_data(dai,
416 &mcpdm->dma_data[SNDRV_PCM_STREAM_PLAYBACK],
417 &mcpdm->dma_data[SNDRV_PCM_STREAM_CAPTURE]);
418
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300419 return ret;
420}
421
422static int omap_mcpdm_remove(struct snd_soc_dai *dai)
423{
424 struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
425
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300426 pm_runtime_disable(mcpdm->dev);
427
Peter Ujfalusi65aca642016-05-18 16:46:36 +0300428 clk_disable_unprepare(mcpdm->pdmclk);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000429 return 0;
430}
431
Peter Ujfalusi4a5c8372016-05-18 16:46:35 +0300432#ifdef CONFIG_PM_SLEEP
433static int omap_mcpdm_suspend(struct snd_soc_dai *dai)
434{
435 struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
436
437 if (dai->active) {
438 omap_mcpdm_stop(mcpdm);
439 omap_mcpdm_close_streams(mcpdm);
440 }
441
442 mcpdm->pm_active_count = 0;
443 while (pm_runtime_active(mcpdm->dev)) {
444 pm_runtime_put_sync(mcpdm->dev);
445 mcpdm->pm_active_count++;
446 }
447
Peter Ujfalusi65aca642016-05-18 16:46:36 +0300448 clk_disable_unprepare(mcpdm->pdmclk);
449
Peter Ujfalusi4a5c8372016-05-18 16:46:35 +0300450 return 0;
451}
452
453static int omap_mcpdm_resume(struct snd_soc_dai *dai)
454{
455 struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
456
Peter Ujfalusi65aca642016-05-18 16:46:36 +0300457 clk_prepare_enable(mcpdm->pdmclk);
458
Peter Ujfalusi4a5c8372016-05-18 16:46:35 +0300459 if (mcpdm->pm_active_count) {
460 while (mcpdm->pm_active_count--)
461 pm_runtime_get_sync(mcpdm->dev);
462
463 if (dai->active) {
464 omap_mcpdm_open_streams(mcpdm);
465 omap_mcpdm_start(mcpdm);
466 }
467 }
468
469
470 return 0;
471}
472#else
473#define omap_mcpdm_suspend NULL
474#define omap_mcpdm_resume NULL
475#endif
476
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300477#define OMAP_MCPDM_RATES (SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000)
478#define OMAP_MCPDM_FORMATS SNDRV_PCM_FMTBIT_S32_LE
479
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000480static struct snd_soc_dai_driver omap_mcpdm_dai = {
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300481 .probe = omap_mcpdm_probe,
482 .remove = omap_mcpdm_remove,
Peter Ujfalusi4a5c8372016-05-18 16:46:35 +0300483 .suspend = omap_mcpdm_suspend,
484 .resume = omap_mcpdm_resume,
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300485 .probe_order = SND_SOC_COMP_ORDER_LATE,
486 .remove_order = SND_SOC_COMP_ORDER_EARLY,
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600487 .playback = {
488 .channels_min = 1,
Peter Ujfalusi3b5b516f2011-09-23 09:49:43 +0300489 .channels_max = 5,
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600490 .rates = OMAP_MCPDM_RATES,
491 .formats = OMAP_MCPDM_FORMATS,
Peter Ujfalusib4badd42012-01-18 12:18:24 +0100492 .sig_bits = 24,
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600493 },
494 .capture = {
495 .channels_min = 1,
Peter Ujfalusi3b5b516f2011-09-23 09:49:43 +0300496 .channels_max = 3,
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600497 .rates = OMAP_MCPDM_RATES,
498 .formats = OMAP_MCPDM_FORMATS,
Peter Ujfalusib4badd42012-01-18 12:18:24 +0100499 .sig_bits = 24,
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600500 },
501 .ops = &omap_mcpdm_dai_ops,
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600502};
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000503
Kuninori Morimoto58709a32013-03-21 03:33:37 -0700504static const struct snd_soc_component_driver omap_mcpdm_component = {
505 .name = "omap-mcpdm",
506};
507
Peter Ujfalusi89b0d552011-09-26 16:05:58 +0300508void omap_mcpdm_configure_dn_offsets(struct snd_soc_pcm_runtime *rtd,
509 u8 rx1, u8 rx2)
510{
511 struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(rtd->cpu_dai);
512
513 mcpdm->dn_rx_offset = MCPDM_DNOFST_RX1(rx1) | MCPDM_DNOFST_RX2(rx2);
514}
515EXPORT_SYMBOL_GPL(omap_mcpdm_configure_dn_offsets);
516
Bill Pemberton7ff60002012-12-07 09:26:29 -0500517static int asoc_mcpdm_probe(struct platform_device *pdev)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000518{
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300519 struct omap_mcpdm *mcpdm;
520 struct resource *res;
Peter Ujfalusi335b0652014-04-16 15:46:14 +0300521 int ret;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000522
Peter Ujfalusid77ae332012-07-23 12:39:51 +0300523 mcpdm = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcpdm), GFP_KERNEL);
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300524 if (!mcpdm)
525 return -ENOMEM;
526
527 platform_set_drvdata(pdev, mcpdm);
528
529 mutex_init(&mcpdm->mutex);
530
Peter Ujfalusi5a40c572012-09-14 15:05:54 +0300531 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma");
532 if (res == NULL)
533 return -ENOMEM;
534
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +0200535 mcpdm->dma_data[0].addr = res->start + MCPDM_REG_DN_DATA;
536 mcpdm->dma_data[1].addr = res->start + MCPDM_REG_UP_DATA;
Peter Ujfalusi5a40c572012-09-14 15:05:54 +0300537
Peter Ujfalusia8035f02013-07-11 14:35:44 +0200538 mcpdm->dma_data[0].filter_data = "dn_link";
539 mcpdm->dma_data[1].filter_data = "up_link";
Peter Ujfalusi5a40c572012-09-14 15:05:54 +0300540
541 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Silviu-Mihai Popescu77c641d2013-03-11 17:58:57 +0200542 mcpdm->io_base = devm_ioremap_resource(&pdev->dev, res);
543 if (IS_ERR(mcpdm->io_base))
544 return PTR_ERR(mcpdm->io_base);
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300545
546 mcpdm->irq = platform_get_irq(pdev, 0);
Peter Ujfalusid77ae332012-07-23 12:39:51 +0300547 if (mcpdm->irq < 0)
548 return mcpdm->irq;
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300549
550 mcpdm->dev = &pdev->dev;
551
Peter Ujfalusi65aca642016-05-18 16:46:36 +0300552 mcpdm->pdmclk = devm_clk_get(&pdev->dev, "pdmclk");
553 if (IS_ERR(mcpdm->pdmclk)) {
554 if (PTR_ERR(mcpdm->pdmclk) == -EPROBE_DEFER)
555 return -EPROBE_DEFER;
556 dev_warn(&pdev->dev, "Error getting pdmclk (%ld)!\n",
557 PTR_ERR(mcpdm->pdmclk));
558 mcpdm->pdmclk = NULL;
559 }
560
Peter Ujfalusi335b0652014-04-16 15:46:14 +0300561 ret = devm_snd_soc_register_component(&pdev->dev,
Sachin Kamat6c3cc302013-09-17 10:28:02 +0530562 &omap_mcpdm_component,
563 &omap_mcpdm_dai, 1);
Peter Ujfalusi335b0652014-04-16 15:46:14 +0300564 if (ret)
565 return ret;
566
567 return omap_pcm_platform_register(&pdev->dev);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000568}
569
Peter Ujfalusi7cb8a1b2011-11-15 11:32:14 +0200570static const struct of_device_id omap_mcpdm_of_match[] = {
571 { .compatible = "ti,omap4-mcpdm", },
572 { }
573};
574MODULE_DEVICE_TABLE(of, omap_mcpdm_of_match);
575
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000576static struct platform_driver asoc_mcpdm_driver = {
577 .driver = {
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300578 .name = "omap-mcpdm",
Peter Ujfalusi7cb8a1b2011-11-15 11:32:14 +0200579 .of_match_table = omap_mcpdm_of_match,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000580 },
581
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300582 .probe = asoc_mcpdm_probe,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000583};
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600584
Axel Linbeda5bf52011-11-25 10:12:16 +0800585module_platform_driver(asoc_mcpdm_driver);
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600586
Peter Ujfalusid66a5472012-07-06 12:19:10 +0200587MODULE_ALIAS("platform:omap-mcpdm");
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300588MODULE_AUTHOR("Misael Lopez Cruz <misael.lopez@ti.com>");
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600589MODULE_DESCRIPTION("OMAP PDM SoC Interface");
590MODULE_LICENSE("GPL");