blob: 610c3307a02a240b1f63071a3fa188eb15589e85 [file] [log] [blame]
Chris Wilson54cf91d2010-11-25 18:00:26 +00001/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
David Howells760285e2012-10-02 18:01:07 +010029#include <drm/drmP.h>
30#include <drm/i915_drm.h>
Chris Wilson54cf91d2010-11-25 18:00:26 +000031#include "i915_drv.h"
32#include "i915_trace.h"
33#include "intel_drv.h"
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080034#include <linux/dma_remapping.h>
Chris Wilson54cf91d2010-11-25 18:00:26 +000035
Chris Wilsona415d352013-11-26 11:23:15 +000036#define __EXEC_OBJECT_HAS_PIN (1<<31)
37#define __EXEC_OBJECT_HAS_FENCE (1<<30)
Chris Wilsone6a84462014-08-11 12:00:12 +020038#define __EXEC_OBJECT_NEEDS_MAP (1<<29)
Chris Wilsond23db882014-05-23 08:48:08 +020039#define __EXEC_OBJECT_NEEDS_BIAS (1<<28)
40
41#define BATCH_OFFSET_BIAS (256*1024)
Chris Wilsona415d352013-11-26 11:23:15 +000042
Ben Widawsky27173f12013-08-14 11:38:36 +020043struct eb_vmas {
44 struct list_head vmas;
Chris Wilson67731b82010-12-08 10:38:14 +000045 int and;
Chris Wilsoneef90cc2013-01-08 10:53:17 +000046 union {
Ben Widawsky27173f12013-08-14 11:38:36 +020047 struct i915_vma *lut[0];
Chris Wilsoneef90cc2013-01-08 10:53:17 +000048 struct hlist_head buckets[0];
49 };
Chris Wilson67731b82010-12-08 10:38:14 +000050};
51
Ben Widawsky27173f12013-08-14 11:38:36 +020052static struct eb_vmas *
Ben Widawsky17601cbc2013-11-25 09:54:38 -080053eb_create(struct drm_i915_gem_execbuffer2 *args)
Chris Wilson67731b82010-12-08 10:38:14 +000054{
Ben Widawsky27173f12013-08-14 11:38:36 +020055 struct eb_vmas *eb = NULL;
Chris Wilson67731b82010-12-08 10:38:14 +000056
Chris Wilsoneef90cc2013-01-08 10:53:17 +000057 if (args->flags & I915_EXEC_HANDLE_LUT) {
Daniel Vetterb205ca52013-09-19 14:00:11 +020058 unsigned size = args->buffer_count;
Ben Widawsky27173f12013-08-14 11:38:36 +020059 size *= sizeof(struct i915_vma *);
60 size += sizeof(struct eb_vmas);
Chris Wilsoneef90cc2013-01-08 10:53:17 +000061 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
62 }
63
64 if (eb == NULL) {
Daniel Vetterb205ca52013-09-19 14:00:11 +020065 unsigned size = args->buffer_count;
66 unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
Lauri Kasanen27b7c632013-03-27 15:04:55 +020067 BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
Chris Wilsoneef90cc2013-01-08 10:53:17 +000068 while (count > 2*size)
69 count >>= 1;
70 eb = kzalloc(count*sizeof(struct hlist_head) +
Ben Widawsky27173f12013-08-14 11:38:36 +020071 sizeof(struct eb_vmas),
Chris Wilsoneef90cc2013-01-08 10:53:17 +000072 GFP_TEMPORARY);
73 if (eb == NULL)
74 return eb;
75
76 eb->and = count - 1;
77 } else
78 eb->and = -args->buffer_count;
79
Ben Widawsky27173f12013-08-14 11:38:36 +020080 INIT_LIST_HEAD(&eb->vmas);
Chris Wilson67731b82010-12-08 10:38:14 +000081 return eb;
82}
83
84static void
Ben Widawsky27173f12013-08-14 11:38:36 +020085eb_reset(struct eb_vmas *eb)
Chris Wilson67731b82010-12-08 10:38:14 +000086{
Chris Wilsoneef90cc2013-01-08 10:53:17 +000087 if (eb->and >= 0)
88 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
Chris Wilson67731b82010-12-08 10:38:14 +000089}
90
Chris Wilson3b96eff2013-01-08 10:53:14 +000091static int
Ben Widawsky27173f12013-08-14 11:38:36 +020092eb_lookup_vmas(struct eb_vmas *eb,
93 struct drm_i915_gem_exec_object2 *exec,
94 const struct drm_i915_gem_execbuffer2 *args,
95 struct i915_address_space *vm,
96 struct drm_file *file)
Chris Wilson3b96eff2013-01-08 10:53:14 +000097{
Ben Widawsky27173f12013-08-14 11:38:36 +020098 struct drm_i915_gem_object *obj;
99 struct list_head objects;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000100 int i, ret;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000101
Ben Widawsky27173f12013-08-14 11:38:36 +0200102 INIT_LIST_HEAD(&objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000103 spin_lock(&file->table_lock);
Ben Widawsky27173f12013-08-14 11:38:36 +0200104 /* Grab a reference to the object and release the lock so we can lookup
105 * or create the VMA without using GFP_ATOMIC */
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000106 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson3b96eff2013-01-08 10:53:14 +0000107 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
108 if (obj == NULL) {
109 spin_unlock(&file->table_lock);
110 DRM_DEBUG("Invalid object handle %d at index %d\n",
111 exec[i].handle, i);
Ben Widawsky27173f12013-08-14 11:38:36 +0200112 ret = -ENOENT;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000113 goto err;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000114 }
115
Ben Widawsky27173f12013-08-14 11:38:36 +0200116 if (!list_empty(&obj->obj_exec_link)) {
Chris Wilson3b96eff2013-01-08 10:53:14 +0000117 spin_unlock(&file->table_lock);
118 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
119 obj, exec[i].handle, i);
Ben Widawsky27173f12013-08-14 11:38:36 +0200120 ret = -EINVAL;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000121 goto err;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000122 }
123
124 drm_gem_object_reference(&obj->base);
Ben Widawsky27173f12013-08-14 11:38:36 +0200125 list_add_tail(&obj->obj_exec_link, &objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000126 }
127 spin_unlock(&file->table_lock);
128
Ben Widawsky27173f12013-08-14 11:38:36 +0200129 i = 0;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000130 while (!list_empty(&objects)) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200131 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -0800132
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000133 obj = list_first_entry(&objects,
134 struct drm_i915_gem_object,
135 obj_exec_link);
136
Daniel Vettere656a6c2013-08-14 14:14:04 +0200137 /*
138 * NOTE: We can leak any vmas created here when something fails
139 * later on. But that's no issue since vma_unbind can deal with
140 * vmas which are not actually bound. And since only
141 * lookup_or_create exists as an interface to get at the vma
142 * from the (obj, vm) we don't run the risk of creating
143 * duplicated vmas for the same vm.
144 */
Daniel Vetterda51a1e2014-08-11 12:08:58 +0200145 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Ben Widawsky27173f12013-08-14 11:38:36 +0200146 if (IS_ERR(vma)) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200147 DRM_DEBUG("Failed to lookup VMA\n");
148 ret = PTR_ERR(vma);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000149 goto err;
Ben Widawsky27173f12013-08-14 11:38:36 +0200150 }
151
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000152 /* Transfer ownership from the objects list to the vmas list. */
Ben Widawsky27173f12013-08-14 11:38:36 +0200153 list_add_tail(&vma->exec_list, &eb->vmas);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000154 list_del_init(&obj->obj_exec_link);
Ben Widawsky27173f12013-08-14 11:38:36 +0200155
156 vma->exec_entry = &exec[i];
157 if (eb->and < 0) {
158 eb->lut[i] = vma;
159 } else {
160 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
161 vma->exec_handle = handle;
162 hlist_add_head(&vma->exec_node,
163 &eb->buckets[handle & eb->and]);
164 }
165 ++i;
166 }
167
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000168 return 0;
Ben Widawsky27173f12013-08-14 11:38:36 +0200169
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000170
171err:
Ben Widawsky27173f12013-08-14 11:38:36 +0200172 while (!list_empty(&objects)) {
173 obj = list_first_entry(&objects,
174 struct drm_i915_gem_object,
175 obj_exec_link);
176 list_del_init(&obj->obj_exec_link);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000177 drm_gem_object_unreference(&obj->base);
Ben Widawsky27173f12013-08-14 11:38:36 +0200178 }
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000179 /*
180 * Objects already transfered to the vmas list will be unreferenced by
181 * eb_destroy.
182 */
183
Ben Widawsky27173f12013-08-14 11:38:36 +0200184 return ret;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000185}
186
Ben Widawsky27173f12013-08-14 11:38:36 +0200187static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
Chris Wilson67731b82010-12-08 10:38:14 +0000188{
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000189 if (eb->and < 0) {
190 if (handle >= -eb->and)
191 return NULL;
192 return eb->lut[handle];
193 } else {
194 struct hlist_head *head;
195 struct hlist_node *node;
Chris Wilson67731b82010-12-08 10:38:14 +0000196
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000197 head = &eb->buckets[handle & eb->and];
198 hlist_for_each(node, head) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200199 struct i915_vma *vma;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000200
Ben Widawsky27173f12013-08-14 11:38:36 +0200201 vma = hlist_entry(node, struct i915_vma, exec_node);
202 if (vma->exec_handle == handle)
203 return vma;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000204 }
205 return NULL;
Chris Wilson67731b82010-12-08 10:38:14 +0000206 }
Chris Wilson67731b82010-12-08 10:38:14 +0000207}
208
Chris Wilsona415d352013-11-26 11:23:15 +0000209static void
210i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
211{
212 struct drm_i915_gem_exec_object2 *entry;
213 struct drm_i915_gem_object *obj = vma->obj;
214
215 if (!drm_mm_node_allocated(&vma->node))
216 return;
217
218 entry = vma->exec_entry;
219
220 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
221 i915_gem_object_unpin_fence(obj);
222
223 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
Daniel Vetter3d7f0f92013-12-18 16:23:37 +0100224 vma->pin_count--;
Chris Wilsona415d352013-11-26 11:23:15 +0000225
Chris Wilsonde4e7832015-04-07 16:20:35 +0100226 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
Chris Wilsona415d352013-11-26 11:23:15 +0000227}
228
229static void eb_destroy(struct eb_vmas *eb)
230{
Ben Widawsky27173f12013-08-14 11:38:36 +0200231 while (!list_empty(&eb->vmas)) {
232 struct i915_vma *vma;
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000233
Ben Widawsky27173f12013-08-14 11:38:36 +0200234 vma = list_first_entry(&eb->vmas,
235 struct i915_vma,
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000236 exec_list);
Ben Widawsky27173f12013-08-14 11:38:36 +0200237 list_del_init(&vma->exec_list);
Chris Wilsona415d352013-11-26 11:23:15 +0000238 i915_gem_execbuffer_unreserve_vma(vma);
Ben Widawsky27173f12013-08-14 11:38:36 +0200239 drm_gem_object_unreference(&vma->obj->base);
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000240 }
Chris Wilson67731b82010-12-08 10:38:14 +0000241 kfree(eb);
242}
243
Chris Wilsondabdfe02012-03-26 10:10:27 +0200244static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
245{
Chris Wilson2cc86b82013-08-26 19:51:00 -0300246 return (HAS_LLC(obj->base.dev) ||
247 obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
Chris Wilsondabdfe02012-03-26 10:10:27 +0200248 obj->cache_level != I915_CACHE_NONE);
249}
250
Chris Wilson54cf91d2010-11-25 18:00:26 +0000251static int
Rafael Barbalho5032d872013-08-21 17:10:51 +0100252relocate_entry_cpu(struct drm_i915_gem_object *obj,
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700253 struct drm_i915_gem_relocation_entry *reloc,
254 uint64_t target_offset)
Rafael Barbalho5032d872013-08-21 17:10:51 +0100255{
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700256 struct drm_device *dev = obj->base.dev;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100257 uint32_t page_offset = offset_in_page(reloc->offset);
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700258 uint64_t delta = reloc->delta + target_offset;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100259 char *vaddr;
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800260 int ret;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100261
Chris Wilson2cc86b82013-08-26 19:51:00 -0300262 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Rafael Barbalho5032d872013-08-21 17:10:51 +0100263 if (ret)
264 return ret;
265
266 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
267 reloc->offset >> PAGE_SHIFT));
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700268 *(uint32_t *)(vaddr + page_offset) = lower_32_bits(delta);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700269
270 if (INTEL_INFO(dev)->gen >= 8) {
271 page_offset = offset_in_page(page_offset + sizeof(uint32_t));
272
273 if (page_offset == 0) {
274 kunmap_atomic(vaddr);
275 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
276 (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
277 }
278
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700279 *(uint32_t *)(vaddr + page_offset) = upper_32_bits(delta);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700280 }
281
Rafael Barbalho5032d872013-08-21 17:10:51 +0100282 kunmap_atomic(vaddr);
283
284 return 0;
285}
286
287static int
288relocate_entry_gtt(struct drm_i915_gem_object *obj,
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700289 struct drm_i915_gem_relocation_entry *reloc,
290 uint64_t target_offset)
Rafael Barbalho5032d872013-08-21 17:10:51 +0100291{
292 struct drm_device *dev = obj->base.dev;
293 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700294 uint64_t delta = reloc->delta + target_offset;
Chris Wilson906843c2014-08-10 06:29:11 +0100295 uint64_t offset;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100296 void __iomem *reloc_page;
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800297 int ret;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100298
299 ret = i915_gem_object_set_to_gtt_domain(obj, true);
300 if (ret)
301 return ret;
302
303 ret = i915_gem_object_put_fence(obj);
304 if (ret)
305 return ret;
306
307 /* Map the page containing the relocation we're going to perform. */
Chris Wilson906843c2014-08-10 06:29:11 +0100308 offset = i915_gem_obj_ggtt_offset(obj);
309 offset += reloc->offset;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100310 reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson906843c2014-08-10 06:29:11 +0100311 offset & PAGE_MASK);
312 iowrite32(lower_32_bits(delta), reloc_page + offset_in_page(offset));
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700313
314 if (INTEL_INFO(dev)->gen >= 8) {
Chris Wilson906843c2014-08-10 06:29:11 +0100315 offset += sizeof(uint32_t);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700316
Chris Wilson906843c2014-08-10 06:29:11 +0100317 if (offset_in_page(offset) == 0) {
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700318 io_mapping_unmap_atomic(reloc_page);
Chris Wilson906843c2014-08-10 06:29:11 +0100319 reloc_page =
320 io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
321 offset);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700322 }
323
Chris Wilson906843c2014-08-10 06:29:11 +0100324 iowrite32(upper_32_bits(delta),
325 reloc_page + offset_in_page(offset));
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700326 }
327
Rafael Barbalho5032d872013-08-21 17:10:51 +0100328 io_mapping_unmap_atomic(reloc_page);
329
330 return 0;
331}
332
Chris Wilsonedf44272015-01-14 11:20:56 +0000333static void
334clflush_write32(void *addr, uint32_t value)
335{
336 /* This is not a fast path, so KISS. */
337 drm_clflush_virt_range(addr, sizeof(uint32_t));
338 *(uint32_t *)addr = value;
339 drm_clflush_virt_range(addr, sizeof(uint32_t));
340}
341
342static int
343relocate_entry_clflush(struct drm_i915_gem_object *obj,
344 struct drm_i915_gem_relocation_entry *reloc,
345 uint64_t target_offset)
346{
347 struct drm_device *dev = obj->base.dev;
348 uint32_t page_offset = offset_in_page(reloc->offset);
349 uint64_t delta = (int)reloc->delta + target_offset;
350 char *vaddr;
351 int ret;
352
353 ret = i915_gem_object_set_to_gtt_domain(obj, true);
354 if (ret)
355 return ret;
356
357 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
358 reloc->offset >> PAGE_SHIFT));
359 clflush_write32(vaddr + page_offset, lower_32_bits(delta));
360
361 if (INTEL_INFO(dev)->gen >= 8) {
362 page_offset = offset_in_page(page_offset + sizeof(uint32_t));
363
364 if (page_offset == 0) {
365 kunmap_atomic(vaddr);
366 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
367 (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
368 }
369
370 clflush_write32(vaddr + page_offset, upper_32_bits(delta));
371 }
372
373 kunmap_atomic(vaddr);
374
375 return 0;
376}
377
Rafael Barbalho5032d872013-08-21 17:10:51 +0100378static int
Chris Wilson54cf91d2010-11-25 18:00:26 +0000379i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
Ben Widawsky27173f12013-08-14 11:38:36 +0200380 struct eb_vmas *eb,
Ben Widawsky3e7a0322013-12-06 14:10:57 -0800381 struct drm_i915_gem_relocation_entry *reloc)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000382{
383 struct drm_device *dev = obj->base.dev;
384 struct drm_gem_object *target_obj;
Daniel Vetter149c8402012-02-15 23:50:23 +0100385 struct drm_i915_gem_object *target_i915_obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200386 struct i915_vma *target_vma;
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700387 uint64_t target_offset;
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800388 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000389
Chris Wilson67731b82010-12-08 10:38:14 +0000390 /* we've already hold a reference to all valid objects */
Ben Widawsky27173f12013-08-14 11:38:36 +0200391 target_vma = eb_get_vma(eb, reloc->target_handle);
392 if (unlikely(target_vma == NULL))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000393 return -ENOENT;
Ben Widawsky27173f12013-08-14 11:38:36 +0200394 target_i915_obj = target_vma->obj;
395 target_obj = &target_vma->obj->base;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000396
Ben Widawsky5ce09722013-11-25 09:54:40 -0800397 target_offset = target_vma->node.start;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000398
Eric Anholte844b992012-07-31 15:35:01 -0700399 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
400 * pipe_control writes because the gpu doesn't properly redirect them
401 * through the ppgtt for non_secure batchbuffers. */
402 if (unlikely(IS_GEN6(dev) &&
Daniel Vetter08755462015-04-20 09:04:05 -0700403 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000404 ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
Daniel Vetter08755462015-04-20 09:04:05 -0700405 PIN_GLOBAL);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000406 if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
407 return ret;
408 }
Eric Anholte844b992012-07-31 15:35:01 -0700409
Chris Wilson54cf91d2010-11-25 18:00:26 +0000410 /* Validate that the target is in a valid r/w GPU domain */
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000411 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100412 DRM_DEBUG("reloc with multiple write domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000413 "obj %p target %d offset %d "
414 "read %08x write %08x",
415 obj, reloc->target_handle,
416 (int) reloc->offset,
417 reloc->read_domains,
418 reloc->write_domain);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800419 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000420 }
Daniel Vetter4ca4a252011-12-14 13:57:27 +0100421 if (unlikely((reloc->write_domain | reloc->read_domains)
422 & ~I915_GEM_GPU_DOMAINS)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100423 DRM_DEBUG("reloc with read/write non-GPU domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000424 "obj %p target %d offset %d "
425 "read %08x write %08x",
426 obj, reloc->target_handle,
427 (int) reloc->offset,
428 reloc->read_domains,
429 reloc->write_domain);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800430 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000431 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000432
433 target_obj->pending_read_domains |= reloc->read_domains;
434 target_obj->pending_write_domain |= reloc->write_domain;
435
436 /* If the relocation already has the right value in it, no
437 * more work needs to be done.
438 */
439 if (target_offset == reloc->presumed_offset)
Chris Wilson67731b82010-12-08 10:38:14 +0000440 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000441
442 /* Check that the relocation address is valid... */
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700443 if (unlikely(reloc->offset >
444 obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100445 DRM_DEBUG("Relocation beyond object bounds: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000446 "obj %p target %d offset %d size %d.\n",
447 obj, reloc->target_handle,
448 (int) reloc->offset,
449 (int) obj->base.size);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800450 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000451 }
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000452 if (unlikely(reloc->offset & 3)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100453 DRM_DEBUG("Relocation not 4-byte aligned: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000454 "obj %p target %d offset %d.\n",
455 obj, reloc->target_handle,
456 (int) reloc->offset);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800457 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000458 }
459
Chris Wilsondabdfe02012-03-26 10:10:27 +0200460 /* We can't wait for rendering with pagefaults disabled */
461 if (obj->active && in_atomic())
462 return -EFAULT;
463
Rafael Barbalho5032d872013-08-21 17:10:51 +0100464 if (use_cpu_reloc(obj))
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700465 ret = relocate_entry_cpu(obj, reloc, target_offset);
Chris Wilsonedf44272015-01-14 11:20:56 +0000466 else if (obj->map_and_fenceable)
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700467 ret = relocate_entry_gtt(obj, reloc, target_offset);
Chris Wilsonedf44272015-01-14 11:20:56 +0000468 else if (cpu_has_clflush)
469 ret = relocate_entry_clflush(obj, reloc, target_offset);
470 else {
471 WARN_ONCE(1, "Impossible case in relocation handling\n");
472 ret = -ENODEV;
473 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000474
Daniel Vetterd4d36012013-09-02 20:56:23 +0200475 if (ret)
476 return ret;
477
Chris Wilson54cf91d2010-11-25 18:00:26 +0000478 /* and update the user's relocation entry */
479 reloc->presumed_offset = target_offset;
480
Chris Wilson67731b82010-12-08 10:38:14 +0000481 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000482}
483
484static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200485i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
486 struct eb_vmas *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000487{
Chris Wilson1d83f442012-03-24 20:12:53 +0000488#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
489 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
Chris Wilson54cf91d2010-11-25 18:00:26 +0000490 struct drm_i915_gem_relocation_entry __user *user_relocs;
Ben Widawsky27173f12013-08-14 11:38:36 +0200491 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson1d83f442012-03-24 20:12:53 +0000492 int remain, ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000493
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200494 user_relocs = to_user_ptr(entry->relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000495
Chris Wilson1d83f442012-03-24 20:12:53 +0000496 remain = entry->relocation_count;
497 while (remain) {
498 struct drm_i915_gem_relocation_entry *r = stack_reloc;
499 int count = remain;
500 if (count > ARRAY_SIZE(stack_reloc))
501 count = ARRAY_SIZE(stack_reloc);
502 remain -= count;
503
504 if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000505 return -EFAULT;
506
Chris Wilson1d83f442012-03-24 20:12:53 +0000507 do {
508 u64 offset = r->presumed_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000509
Ben Widawsky3e7a0322013-12-06 14:10:57 -0800510 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r);
Chris Wilson1d83f442012-03-24 20:12:53 +0000511 if (ret)
512 return ret;
513
514 if (r->presumed_offset != offset &&
515 __copy_to_user_inatomic(&user_relocs->presumed_offset,
516 &r->presumed_offset,
517 sizeof(r->presumed_offset))) {
518 return -EFAULT;
519 }
520
521 user_relocs++;
522 r++;
523 } while (--count);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000524 }
525
526 return 0;
Chris Wilson1d83f442012-03-24 20:12:53 +0000527#undef N_RELOC
Chris Wilson54cf91d2010-11-25 18:00:26 +0000528}
529
530static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200531i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
532 struct eb_vmas *eb,
533 struct drm_i915_gem_relocation_entry *relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000534{
Ben Widawsky27173f12013-08-14 11:38:36 +0200535 const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000536 int i, ret;
537
538 for (i = 0; i < entry->relocation_count; i++) {
Ben Widawsky3e7a0322013-12-06 14:10:57 -0800539 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000540 if (ret)
541 return ret;
542 }
543
544 return 0;
545}
546
547static int
Ben Widawsky17601cbc2013-11-25 09:54:38 -0800548i915_gem_execbuffer_relocate(struct eb_vmas *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000549{
Ben Widawsky27173f12013-08-14 11:38:36 +0200550 struct i915_vma *vma;
Chris Wilsond4aeee72011-03-14 15:11:24 +0000551 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000552
Chris Wilsond4aeee72011-03-14 15:11:24 +0000553 /* This is the fast path and we cannot handle a pagefault whilst
554 * holding the struct mutex lest the user pass in the relocations
555 * contained within a mmaped bo. For in such a case we, the page
556 * fault handler would call i915_gem_fault() and we would try to
557 * acquire the struct mutex again. Obviously this is bad and so
558 * lockdep complains vehemently.
559 */
560 pagefault_disable();
Ben Widawsky27173f12013-08-14 11:38:36 +0200561 list_for_each_entry(vma, &eb->vmas, exec_list) {
562 ret = i915_gem_execbuffer_relocate_vma(vma, eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000563 if (ret)
Chris Wilsond4aeee72011-03-14 15:11:24 +0000564 break;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000565 }
Chris Wilsond4aeee72011-03-14 15:11:24 +0000566 pagefault_enable();
Chris Wilson54cf91d2010-11-25 18:00:26 +0000567
Chris Wilsond4aeee72011-03-14 15:11:24 +0000568 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000569}
570
Chris Wilsonedf44272015-01-14 11:20:56 +0000571static bool only_mappable_for_reloc(unsigned int flags)
572{
573 return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
574 __EXEC_OBJECT_NEEDS_MAP;
575}
576
Chris Wilson1690e1e2011-12-14 13:57:08 +0100577static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200578i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100579 struct intel_engine_cs *ring,
Ben Widawsky27173f12013-08-14 11:38:36 +0200580 bool *need_reloc)
Chris Wilson1690e1e2011-12-14 13:57:08 +0100581{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800582 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200583 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilsond23db882014-05-23 08:48:08 +0200584 uint64_t flags;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100585 int ret;
586
Daniel Vetter08755462015-04-20 09:04:05 -0700587 flags = PIN_USER;
Daniel Vetter0229da32015-04-14 19:01:54 +0200588 if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
589 flags |= PIN_GLOBAL;
590
Chris Wilsonedf44272015-01-14 11:20:56 +0000591 if (!drm_mm_node_allocated(&vma->node)) {
592 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
593 flags |= PIN_GLOBAL | PIN_MAPPABLE;
Chris Wilsonedf44272015-01-14 11:20:56 +0000594 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
595 flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
596 }
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100597
598 ret = i915_gem_object_pin(obj, vma->vm, entry->alignment, flags);
Chris Wilsonedf44272015-01-14 11:20:56 +0000599 if ((ret == -ENOSPC || ret == -E2BIG) &&
600 only_mappable_for_reloc(entry->flags))
601 ret = i915_gem_object_pin(obj, vma->vm,
602 entry->alignment,
Daniel Vetter0229da32015-04-14 19:01:54 +0200603 flags & ~PIN_MAPPABLE);
Chris Wilson1690e1e2011-12-14 13:57:08 +0100604 if (ret)
605 return ret;
606
Chris Wilson7788a762012-08-24 19:18:18 +0100607 entry->flags |= __EXEC_OBJECT_HAS_PIN;
608
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100609 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
610 ret = i915_gem_object_get_fence(obj);
611 if (ret)
612 return ret;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100613
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100614 if (i915_gem_object_pin_fence(obj))
615 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100616 }
617
Ben Widawsky27173f12013-08-14 11:38:36 +0200618 if (entry->offset != vma->node.start) {
619 entry->offset = vma->node.start;
Daniel Vettered5982e2013-01-17 22:23:36 +0100620 *need_reloc = true;
621 }
622
623 if (entry->flags & EXEC_OBJECT_WRITE) {
624 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
625 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
626 }
627
Chris Wilson1690e1e2011-12-14 13:57:08 +0100628 return 0;
Chris Wilson7788a762012-08-24 19:18:18 +0100629}
Chris Wilson1690e1e2011-12-14 13:57:08 +0100630
Chris Wilsond23db882014-05-23 08:48:08 +0200631static bool
Chris Wilsone6a84462014-08-11 12:00:12 +0200632need_reloc_mappable(struct i915_vma *vma)
633{
634 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
635
636 if (entry->relocation_count == 0)
637 return false;
638
639 if (!i915_is_ggtt(vma->vm))
640 return false;
641
642 /* See also use_cpu_reloc() */
643 if (HAS_LLC(vma->obj->base.dev))
644 return false;
645
646 if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
647 return false;
648
649 return true;
650}
651
652static bool
653eb_vma_misplaced(struct i915_vma *vma)
Chris Wilsond23db882014-05-23 08:48:08 +0200654{
655 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
656 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsond23db882014-05-23 08:48:08 +0200657
Chris Wilsone6a84462014-08-11 12:00:12 +0200658 WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
Chris Wilsond23db882014-05-23 08:48:08 +0200659 !i915_is_ggtt(vma->vm));
660
661 if (entry->alignment &&
662 vma->node.start & (entry->alignment - 1))
663 return true;
664
Chris Wilsond23db882014-05-23 08:48:08 +0200665 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
666 vma->node.start < BATCH_OFFSET_BIAS)
667 return true;
668
Chris Wilsonedf44272015-01-14 11:20:56 +0000669 /* avoid costly ping-pong once a batch bo ended up non-mappable */
670 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && !obj->map_and_fenceable)
671 return !only_mappable_for_reloc(entry->flags);
672
Chris Wilsond23db882014-05-23 08:48:08 +0200673 return false;
674}
675
Chris Wilson54cf91d2010-11-25 18:00:26 +0000676static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100677i915_gem_execbuffer_reserve(struct intel_engine_cs *ring,
Ben Widawsky27173f12013-08-14 11:38:36 +0200678 struct list_head *vmas,
David Weinehallb1b38272015-05-20 17:00:13 +0300679 struct intel_context *ctx,
Daniel Vettered5982e2013-01-17 22:23:36 +0100680 bool *need_relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000681{
Chris Wilson432e58e2010-11-25 19:32:06 +0000682 struct drm_i915_gem_object *obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200683 struct i915_vma *vma;
Ben Widawsky68c8c172013-09-11 14:57:50 -0700684 struct i915_address_space *vm;
Ben Widawsky27173f12013-08-14 11:38:36 +0200685 struct list_head ordered_vmas;
Chris Wilson7788a762012-08-24 19:18:18 +0100686 bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
687 int retry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000688
Chris Wilson227f7822014-05-15 10:41:42 +0100689 i915_gem_retire_requests_ring(ring);
690
Ben Widawsky68c8c172013-09-11 14:57:50 -0700691 vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;
692
Ben Widawsky27173f12013-08-14 11:38:36 +0200693 INIT_LIST_HEAD(&ordered_vmas);
694 while (!list_empty(vmas)) {
Chris Wilson6fe4f142011-01-10 17:35:37 +0000695 struct drm_i915_gem_exec_object2 *entry;
696 bool need_fence, need_mappable;
697
Ben Widawsky27173f12013-08-14 11:38:36 +0200698 vma = list_first_entry(vmas, struct i915_vma, exec_list);
699 obj = vma->obj;
700 entry = vma->exec_entry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000701
David Weinehallb1b38272015-05-20 17:00:13 +0300702 if (ctx->flags & CONTEXT_NO_ZEROMAP)
703 entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
704
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100705 if (!has_fenced_gpu_access)
706 entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000707 need_fence =
Chris Wilson6fe4f142011-01-10 17:35:37 +0000708 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
709 obj->tiling_mode != I915_TILING_NONE;
Ben Widawsky27173f12013-08-14 11:38:36 +0200710 need_mappable = need_fence || need_reloc_mappable(vma);
Chris Wilson6fe4f142011-01-10 17:35:37 +0000711
Chris Wilsone6a84462014-08-11 12:00:12 +0200712 if (need_mappable) {
713 entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
Ben Widawsky27173f12013-08-14 11:38:36 +0200714 list_move(&vma->exec_list, &ordered_vmas);
Chris Wilsone6a84462014-08-11 12:00:12 +0200715 } else
Ben Widawsky27173f12013-08-14 11:38:36 +0200716 list_move_tail(&vma->exec_list, &ordered_vmas);
Chris Wilson595dad72011-01-13 11:03:48 +0000717
Daniel Vettered5982e2013-01-17 22:23:36 +0100718 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
Chris Wilson595dad72011-01-13 11:03:48 +0000719 obj->base.pending_write_domain = 0;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000720 }
Ben Widawsky27173f12013-08-14 11:38:36 +0200721 list_splice(&ordered_vmas, vmas);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000722
723 /* Attempt to pin all of the buffers into the GTT.
724 * This is done in 3 phases:
725 *
726 * 1a. Unbind all objects that do not match the GTT constraints for
727 * the execbuffer (fenceable, mappable, alignment etc).
728 * 1b. Increment pin count for already bound objects.
729 * 2. Bind new objects.
730 * 3. Decrement pin count.
731 *
Chris Wilson7788a762012-08-24 19:18:18 +0100732 * This avoid unnecessary unbinding of later objects in order to make
Chris Wilson54cf91d2010-11-25 18:00:26 +0000733 * room for the earlier objects *unless* we need to defragment.
734 */
735 retry = 0;
736 do {
Chris Wilson7788a762012-08-24 19:18:18 +0100737 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000738
739 /* Unbind any ill-fitting objects or pin. */
Ben Widawsky27173f12013-08-14 11:38:36 +0200740 list_for_each_entry(vma, vmas, exec_list) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200741 if (!drm_mm_node_allocated(&vma->node))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000742 continue;
743
Chris Wilsone6a84462014-08-11 12:00:12 +0200744 if (eb_vma_misplaced(vma))
Ben Widawsky27173f12013-08-14 11:38:36 +0200745 ret = i915_vma_unbind(vma);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000746 else
Ben Widawsky27173f12013-08-14 11:38:36 +0200747 ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
Chris Wilson432e58e2010-11-25 19:32:06 +0000748 if (ret)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000749 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000750 }
751
752 /* Bind fresh objects */
Ben Widawsky27173f12013-08-14 11:38:36 +0200753 list_for_each_entry(vma, vmas, exec_list) {
754 if (drm_mm_node_allocated(&vma->node))
Chris Wilson1690e1e2011-12-14 13:57:08 +0100755 continue;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000756
Ben Widawsky27173f12013-08-14 11:38:36 +0200757 ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
Chris Wilson7788a762012-08-24 19:18:18 +0100758 if (ret)
759 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000760 }
761
Chris Wilsona415d352013-11-26 11:23:15 +0000762err:
Chris Wilson6c085a72012-08-20 11:40:46 +0200763 if (ret != -ENOSPC || retry++)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000764 return ret;
765
Chris Wilsona415d352013-11-26 11:23:15 +0000766 /* Decrement pin count for bound objects */
767 list_for_each_entry(vma, vmas, exec_list)
768 i915_gem_execbuffer_unreserve_vma(vma);
769
Ben Widawsky68c8c172013-09-11 14:57:50 -0700770 ret = i915_gem_evict_vm(vm, true);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000771 if (ret)
772 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000773 } while (1);
774}
775
776static int
777i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
Daniel Vettered5982e2013-01-17 22:23:36 +0100778 struct drm_i915_gem_execbuffer2 *args,
Chris Wilson54cf91d2010-11-25 18:00:26 +0000779 struct drm_file *file,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100780 struct intel_engine_cs *ring,
Ben Widawsky27173f12013-08-14 11:38:36 +0200781 struct eb_vmas *eb,
David Weinehallb1b38272015-05-20 17:00:13 +0300782 struct drm_i915_gem_exec_object2 *exec,
783 struct intel_context *ctx)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000784{
785 struct drm_i915_gem_relocation_entry *reloc;
Ben Widawsky27173f12013-08-14 11:38:36 +0200786 struct i915_address_space *vm;
787 struct i915_vma *vma;
Daniel Vettered5982e2013-01-17 22:23:36 +0100788 bool need_relocs;
Chris Wilsondd6864a2011-01-12 23:49:13 +0000789 int *reloc_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000790 int i, total, ret;
Daniel Vetterb205ca52013-09-19 14:00:11 +0200791 unsigned count = args->buffer_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000792
Ben Widawsky27173f12013-08-14 11:38:36 +0200793 vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;
794
Chris Wilson67731b82010-12-08 10:38:14 +0000795 /* We may process another execbuffer during the unlock... */
Ben Widawsky27173f12013-08-14 11:38:36 +0200796 while (!list_empty(&eb->vmas)) {
797 vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
798 list_del_init(&vma->exec_list);
Chris Wilsona415d352013-11-26 11:23:15 +0000799 i915_gem_execbuffer_unreserve_vma(vma);
Ben Widawsky27173f12013-08-14 11:38:36 +0200800 drm_gem_object_unreference(&vma->obj->base);
Chris Wilson67731b82010-12-08 10:38:14 +0000801 }
802
Chris Wilson54cf91d2010-11-25 18:00:26 +0000803 mutex_unlock(&dev->struct_mutex);
804
805 total = 0;
806 for (i = 0; i < count; i++)
Chris Wilson432e58e2010-11-25 19:32:06 +0000807 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000808
Chris Wilsondd6864a2011-01-12 23:49:13 +0000809 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
Chris Wilson54cf91d2010-11-25 18:00:26 +0000810 reloc = drm_malloc_ab(total, sizeof(*reloc));
Chris Wilsondd6864a2011-01-12 23:49:13 +0000811 if (reloc == NULL || reloc_offset == NULL) {
812 drm_free_large(reloc);
813 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000814 mutex_lock(&dev->struct_mutex);
815 return -ENOMEM;
816 }
817
818 total = 0;
819 for (i = 0; i < count; i++) {
820 struct drm_i915_gem_relocation_entry __user *user_relocs;
Chris Wilson262b6d32013-01-15 16:17:54 +0000821 u64 invalid_offset = (u64)-1;
822 int j;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000823
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200824 user_relocs = to_user_ptr(exec[i].relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000825
826 if (copy_from_user(reloc+total, user_relocs,
Chris Wilson432e58e2010-11-25 19:32:06 +0000827 exec[i].relocation_count * sizeof(*reloc))) {
Chris Wilson54cf91d2010-11-25 18:00:26 +0000828 ret = -EFAULT;
829 mutex_lock(&dev->struct_mutex);
830 goto err;
831 }
832
Chris Wilson262b6d32013-01-15 16:17:54 +0000833 /* As we do not update the known relocation offsets after
834 * relocating (due to the complexities in lock handling),
835 * we need to mark them as invalid now so that we force the
836 * relocation processing next time. Just in case the target
837 * object is evicted and then rebound into its old
838 * presumed_offset before the next execbuffer - if that
839 * happened we would make the mistake of assuming that the
840 * relocations were valid.
841 */
842 for (j = 0; j < exec[i].relocation_count; j++) {
Chris Wilson9aab8bf2014-05-23 10:45:52 +0100843 if (__copy_to_user(&user_relocs[j].presumed_offset,
844 &invalid_offset,
845 sizeof(invalid_offset))) {
Chris Wilson262b6d32013-01-15 16:17:54 +0000846 ret = -EFAULT;
847 mutex_lock(&dev->struct_mutex);
848 goto err;
849 }
850 }
851
Chris Wilsondd6864a2011-01-12 23:49:13 +0000852 reloc_offset[i] = total;
Chris Wilson432e58e2010-11-25 19:32:06 +0000853 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000854 }
855
856 ret = i915_mutex_lock_interruptible(dev);
857 if (ret) {
858 mutex_lock(&dev->struct_mutex);
859 goto err;
860 }
861
Chris Wilson67731b82010-12-08 10:38:14 +0000862 /* reacquire the objects */
Chris Wilson67731b82010-12-08 10:38:14 +0000863 eb_reset(eb);
Ben Widawsky27173f12013-08-14 11:38:36 +0200864 ret = eb_lookup_vmas(eb, exec, args, vm, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000865 if (ret)
866 goto err;
Chris Wilson67731b82010-12-08 10:38:14 +0000867
Daniel Vettered5982e2013-01-17 22:23:36 +0100868 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
David Weinehallb1b38272015-05-20 17:00:13 +0300869 ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, ctx, &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000870 if (ret)
871 goto err;
872
Ben Widawsky27173f12013-08-14 11:38:36 +0200873 list_for_each_entry(vma, &eb->vmas, exec_list) {
874 int offset = vma->exec_entry - exec;
875 ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
876 reloc + reloc_offset[offset]);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000877 if (ret)
878 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000879 }
880
881 /* Leave the user relocations as are, this is the painfully slow path,
882 * and we want to avoid the complication of dropping the lock whilst
883 * having buffers reserved in the aperture and so causing spurious
884 * ENOSPC for random operations.
885 */
886
887err:
888 drm_free_large(reloc);
Chris Wilsondd6864a2011-01-12 23:49:13 +0000889 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000890 return ret;
891}
892
Chris Wilson54cf91d2010-11-25 18:00:26 +0000893static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100894i915_gem_execbuffer_move_to_gpu(struct intel_engine_cs *ring,
Ben Widawsky27173f12013-08-14 11:38:36 +0200895 struct list_head *vmas)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000896{
Chris Wilson03ade512015-04-27 13:41:18 +0100897 const unsigned other_rings = ~intel_ring_flag(ring);
Ben Widawsky27173f12013-08-14 11:38:36 +0200898 struct i915_vma *vma;
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200899 uint32_t flush_domains = 0;
Chris Wilson000433b2013-08-08 14:41:09 +0100900 bool flush_chipset = false;
Chris Wilson432e58e2010-11-25 19:32:06 +0000901 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000902
Ben Widawsky27173f12013-08-14 11:38:36 +0200903 list_for_each_entry(vma, vmas, exec_list) {
904 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilson03ade512015-04-27 13:41:18 +0100905
906 if (obj->active & other_rings) {
907 ret = i915_gem_object_sync(obj, ring);
908 if (ret)
909 return ret;
910 }
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200911
912 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
Chris Wilson000433b2013-08-08 14:41:09 +0100913 flush_chipset |= i915_gem_clflush_object(obj, false);
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200914
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200915 flush_domains |= obj->base.write_domain;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000916 }
917
Chris Wilson000433b2013-08-08 14:41:09 +0100918 if (flush_chipset)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800919 i915_gem_chipset_flush(ring->dev);
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200920
921 if (flush_domains & I915_GEM_DOMAIN_GTT)
922 wmb();
923
Chris Wilson09cf7c92012-07-13 14:14:08 +0100924 /* Unconditionally invalidate gpu caches and ensure that we do flush
925 * any residual writes from the previous batch.
926 */
Chris Wilsona7b97612012-07-20 12:41:08 +0100927 return intel_ring_invalidate_all_caches(ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000928}
929
Chris Wilson432e58e2010-11-25 19:32:06 +0000930static bool
931i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000932{
Daniel Vettered5982e2013-01-17 22:23:36 +0100933 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
934 return false;
935
Chris Wilson432e58e2010-11-25 19:32:06 +0000936 return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000937}
938
939static int
Chris Wilsonad19f102014-08-10 06:29:08 +0100940validate_exec_list(struct drm_device *dev,
941 struct drm_i915_gem_exec_object2 *exec,
Chris Wilson54cf91d2010-11-25 18:00:26 +0000942 int count)
943{
Daniel Vetterb205ca52013-09-19 14:00:11 +0200944 unsigned relocs_total = 0;
945 unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
Chris Wilsonad19f102014-08-10 06:29:08 +0100946 unsigned invalid_flags;
947 int i;
948
949 invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
950 if (USES_FULL_PPGTT(dev))
951 invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000952
953 for (i = 0; i < count; i++) {
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200954 char __user *ptr = to_user_ptr(exec[i].relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000955 int length; /* limited by fault_in_pages_readable() */
956
Chris Wilsonad19f102014-08-10 06:29:08 +0100957 if (exec[i].flags & invalid_flags)
Daniel Vettered5982e2013-01-17 22:23:36 +0100958 return -EINVAL;
959
Chris Wilson55a97852015-06-19 13:59:46 +0100960 if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
961 return -EINVAL;
962
Kees Cook3118a4f2013-03-11 17:31:45 -0700963 /* First check for malicious input causing overflow in
964 * the worst case where we need to allocate the entire
965 * relocation tree as a single array.
966 */
967 if (exec[i].relocation_count > relocs_max - relocs_total)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000968 return -EINVAL;
Kees Cook3118a4f2013-03-11 17:31:45 -0700969 relocs_total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000970
971 length = exec[i].relocation_count *
972 sizeof(struct drm_i915_gem_relocation_entry);
Kees Cook30587532013-03-11 14:37:35 -0700973 /*
974 * We must check that the entire relocation array is safe
975 * to read, but since we may need to update the presumed
976 * offsets during execution, check for full write access.
977 */
Chris Wilson54cf91d2010-11-25 18:00:26 +0000978 if (!access_ok(VERIFY_WRITE, ptr, length))
979 return -EFAULT;
980
Jani Nikulad330a952014-01-21 11:24:25 +0200981 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +0800982 if (fault_in_multipages_readable(ptr, length))
983 return -EFAULT;
984 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000985 }
986
987 return 0;
988}
989
Oscar Mateo273497e2014-05-22 14:13:37 +0100990static struct intel_context *
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200991i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100992 struct intel_engine_cs *ring, const u32 ctx_id)
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200993{
Oscar Mateo273497e2014-05-22 14:13:37 +0100994 struct intel_context *ctx = NULL;
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200995 struct i915_ctx_hang_stats *hs;
996
Oscar Mateo821d66d2014-07-03 16:28:00 +0100997 if (ring->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE)
Daniel Vetter7c9c4b82013-12-18 16:37:49 +0100998 return ERR_PTR(-EINVAL);
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200999
Ben Widawsky41bde552013-12-06 14:11:21 -08001000 ctx = i915_gem_context_get(file->driver_priv, ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001001 if (IS_ERR(ctx))
Ben Widawsky41bde552013-12-06 14:11:21 -08001002 return ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001003
Ben Widawsky41bde552013-12-06 14:11:21 -08001004 hs = &ctx->hang_stats;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001005 if (hs->banned) {
1006 DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
Ben Widawsky41bde552013-12-06 14:11:21 -08001007 return ERR_PTR(-EIO);
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001008 }
1009
Oscar Mateoec3e9962014-07-24 17:04:18 +01001010 if (i915.enable_execlists && !ctx->engine[ring->id].state) {
1011 int ret = intel_lr_context_deferred_create(ctx, ring);
1012 if (ret) {
1013 DRM_DEBUG("Could not create LRC %u: %d\n", ctx_id, ret);
1014 return ERR_PTR(ret);
1015 }
1016 }
1017
Ben Widawsky41bde552013-12-06 14:11:21 -08001018 return ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001019}
1020
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01001021void
Ben Widawsky27173f12013-08-14 11:38:36 +02001022i915_gem_execbuffer_move_to_active(struct list_head *vmas,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001023 struct intel_engine_cs *ring)
Chris Wilson432e58e2010-11-25 19:32:06 +00001024{
John Harrison97b2a6a2014-11-24 18:49:26 +00001025 struct drm_i915_gem_request *req = intel_ring_get_request(ring);
Ben Widawsky27173f12013-08-14 11:38:36 +02001026 struct i915_vma *vma;
Chris Wilson432e58e2010-11-25 19:32:06 +00001027
Ben Widawsky27173f12013-08-14 11:38:36 +02001028 list_for_each_entry(vma, vmas, exec_list) {
Chris Wilson82b6b6d2014-08-09 17:37:24 +01001029 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Ben Widawsky27173f12013-08-14 11:38:36 +02001030 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilson69c2fc82012-07-20 12:41:03 +01001031 u32 old_read = obj->base.read_domains;
1032 u32 old_write = obj->base.write_domain;
Chris Wilsondb53a302011-02-03 11:57:46 +00001033
Chris Wilson432e58e2010-11-25 19:32:06 +00001034 obj->base.write_domain = obj->base.pending_write_domain;
Daniel Vettered5982e2013-01-17 22:23:36 +01001035 if (obj->base.write_domain == 0)
1036 obj->base.pending_read_domains |= obj->base.read_domains;
1037 obj->base.read_domains = obj->base.pending_read_domains;
Chris Wilson432e58e2010-11-25 19:32:06 +00001038
Ben Widawskye2d05a82013-09-24 09:57:58 -07001039 i915_vma_move_to_active(vma, ring);
Chris Wilson432e58e2010-11-25 19:32:06 +00001040 if (obj->base.write_domain) {
1041 obj->dirty = 1;
John Harrison97b2a6a2014-11-24 18:49:26 +00001042 i915_gem_request_assign(&obj->last_write_req, req);
Daniel Vetterf99d7062014-06-19 16:01:59 +02001043
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001044 intel_fb_obj_invalidate(obj, ORIGIN_CS);
Chris Wilsonc8725f32014-03-17 12:21:55 +00001045
1046 /* update for the implicit flush after a batch */
1047 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson432e58e2010-11-25 19:32:06 +00001048 }
Chris Wilson82b6b6d2014-08-09 17:37:24 +01001049 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
John Harrison97b2a6a2014-11-24 18:49:26 +00001050 i915_gem_request_assign(&obj->last_fenced_req, req);
Chris Wilson82b6b6d2014-08-09 17:37:24 +01001051 if (entry->flags & __EXEC_OBJECT_HAS_FENCE) {
1052 struct drm_i915_private *dev_priv = to_i915(ring->dev);
1053 list_move_tail(&dev_priv->fence_regs[obj->fence_reg].lru_list,
1054 &dev_priv->mm.fence_list);
1055 }
1056 }
Chris Wilson432e58e2010-11-25 19:32:06 +00001057
Chris Wilsondb53a302011-02-03 11:57:46 +00001058 trace_i915_gem_object_change_domain(obj, old_read, old_write);
Chris Wilson432e58e2010-11-25 19:32:06 +00001059 }
1060}
1061
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01001062void
John Harrisonadeca762015-05-29 17:43:28 +01001063i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001064{
Daniel Vettercc889e02012-06-13 20:45:19 +02001065 /* Unconditionally force add_request to emit a full flush. */
John Harrisonadeca762015-05-29 17:43:28 +01001066 params->ring->gpu_caches_dirty = true;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001067
Chris Wilson432e58e2010-11-25 19:32:06 +00001068 /* Add a breadcrumb for the completion of the batch buffer */
John Harrisonadeca762015-05-29 17:43:28 +01001069 __i915_add_request(params->ring, params->file, params->batch_obj);
Chris Wilson432e58e2010-11-25 19:32:06 +00001070}
Chris Wilson54cf91d2010-11-25 18:00:26 +00001071
1072static int
Eric Anholtae662d32012-01-03 09:23:29 -08001073i915_reset_gen7_sol_offsets(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001074 struct intel_engine_cs *ring)
Eric Anholtae662d32012-01-03 09:23:29 -08001075{
Jani Nikula50227e12014-03-31 14:27:21 +03001076 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtae662d32012-01-03 09:23:29 -08001077 int ret, i;
1078
Daniel Vetter9d662da2014-04-24 08:09:09 +02001079 if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS]) {
1080 DRM_DEBUG("sol reset is gen7/rcs only\n");
1081 return -EINVAL;
1082 }
Eric Anholtae662d32012-01-03 09:23:29 -08001083
1084 ret = intel_ring_begin(ring, 4 * 3);
1085 if (ret)
1086 return ret;
1087
1088 for (i = 0; i < 4; i++) {
1089 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1090 intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
1091 intel_ring_emit(ring, 0);
1092 }
1093
1094 intel_ring_advance(ring);
1095
1096 return 0;
1097}
1098
Chris Wilson5c6c6002014-09-06 10:28:27 +01001099static int
1100i915_emit_box(struct intel_engine_cs *ring,
1101 struct drm_clip_rect *box,
1102 int DR1, int DR4)
1103{
1104 int ret;
1105
1106 if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
1107 box->y2 <= 0 || box->x2 <= 0) {
1108 DRM_ERROR("Bad box %d,%d..%d,%d\n",
1109 box->x1, box->y1, box->x2, box->y2);
1110 return -EINVAL;
1111 }
1112
1113 if (INTEL_INFO(ring->dev)->gen >= 4) {
1114 ret = intel_ring_begin(ring, 4);
1115 if (ret)
1116 return ret;
1117
1118 intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO_I965);
1119 intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16);
1120 intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16);
1121 intel_ring_emit(ring, DR4);
1122 } else {
1123 ret = intel_ring_begin(ring, 6);
1124 if (ret)
1125 return ret;
1126
1127 intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO);
1128 intel_ring_emit(ring, DR1);
1129 intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16);
1130 intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16);
1131 intel_ring_emit(ring, DR4);
1132 intel_ring_emit(ring, 0);
1133 }
1134 intel_ring_advance(ring);
1135
1136 return 0;
1137}
1138
Brad Volkin71745372014-12-11 12:13:12 -08001139static struct drm_i915_gem_object*
1140i915_gem_execbuffer_parse(struct intel_engine_cs *ring,
1141 struct drm_i915_gem_exec_object2 *shadow_exec_entry,
1142 struct eb_vmas *eb,
1143 struct drm_i915_gem_object *batch_obj,
1144 u32 batch_start_offset,
1145 u32 batch_len,
Chris Wilson17cabf52015-01-14 11:20:57 +00001146 bool is_master)
Brad Volkin71745372014-12-11 12:13:12 -08001147{
Brad Volkin71745372014-12-11 12:13:12 -08001148 struct drm_i915_gem_object *shadow_batch_obj;
Chris Wilson17cabf52015-01-14 11:20:57 +00001149 struct i915_vma *vma;
Brad Volkin71745372014-12-11 12:13:12 -08001150 int ret;
1151
Chris Wilson06fbca72015-04-07 16:20:36 +01001152 shadow_batch_obj = i915_gem_batch_pool_get(&ring->batch_pool,
Chris Wilson17cabf52015-01-14 11:20:57 +00001153 PAGE_ALIGN(batch_len));
Brad Volkin71745372014-12-11 12:13:12 -08001154 if (IS_ERR(shadow_batch_obj))
1155 return shadow_batch_obj;
1156
1157 ret = i915_parse_cmds(ring,
1158 batch_obj,
1159 shadow_batch_obj,
1160 batch_start_offset,
1161 batch_len,
1162 is_master);
Chris Wilson17cabf52015-01-14 11:20:57 +00001163 if (ret)
1164 goto err;
Brad Volkin71745372014-12-11 12:13:12 -08001165
Chris Wilson17cabf52015-01-14 11:20:57 +00001166 ret = i915_gem_obj_ggtt_pin(shadow_batch_obj, 0, 0);
1167 if (ret)
1168 goto err;
Brad Volkin71745372014-12-11 12:13:12 -08001169
Chris Wilsonde4e7832015-04-07 16:20:35 +01001170 i915_gem_object_unpin_pages(shadow_batch_obj);
1171
Chris Wilson17cabf52015-01-14 11:20:57 +00001172 memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
Brad Volkin71745372014-12-11 12:13:12 -08001173
Chris Wilson17cabf52015-01-14 11:20:57 +00001174 vma = i915_gem_obj_to_ggtt(shadow_batch_obj);
1175 vma->exec_entry = shadow_exec_entry;
Chris Wilsonde4e7832015-04-07 16:20:35 +01001176 vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
Chris Wilson17cabf52015-01-14 11:20:57 +00001177 drm_gem_object_reference(&shadow_batch_obj->base);
1178 list_add_tail(&vma->exec_list, &eb->vmas);
Brad Volkin71745372014-12-11 12:13:12 -08001179
Chris Wilson17cabf52015-01-14 11:20:57 +00001180 shadow_batch_obj->base.pending_read_domains = I915_GEM_DOMAIN_COMMAND;
Brad Volkin71745372014-12-11 12:13:12 -08001181
Chris Wilson17cabf52015-01-14 11:20:57 +00001182 return shadow_batch_obj;
1183
1184err:
Chris Wilsonde4e7832015-04-07 16:20:35 +01001185 i915_gem_object_unpin_pages(shadow_batch_obj);
Chris Wilson17cabf52015-01-14 11:20:57 +00001186 if (ret == -EACCES) /* unhandled chained batch */
1187 return batch_obj;
1188 else
1189 return ERR_PTR(ret);
Brad Volkin71745372014-12-11 12:13:12 -08001190}
Chris Wilson5c6c6002014-09-06 10:28:27 +01001191
Oscar Mateoa83014d2014-07-24 17:04:21 +01001192int
John Harrison5f19e2b2015-05-29 17:43:27 +01001193i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
Oscar Mateoa83014d2014-07-24 17:04:21 +01001194 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01001195 struct list_head *vmas)
Oscar Mateo78382592014-07-03 16:28:05 +01001196{
1197 struct drm_clip_rect *cliprects = NULL;
John Harrison5f19e2b2015-05-29 17:43:27 +01001198 struct drm_device *dev = params->dev;
1199 struct intel_engine_cs *ring = params->ring;
Oscar Mateo78382592014-07-03 16:28:05 +01001200 struct drm_i915_private *dev_priv = dev->dev_private;
John Harrison5f19e2b2015-05-29 17:43:27 +01001201 u64 exec_start, exec_len;
Oscar Mateo78382592014-07-03 16:28:05 +01001202 int instp_mode;
1203 u32 instp_mask;
1204 int i, ret = 0;
1205
1206 if (args->num_cliprects != 0) {
1207 if (ring != &dev_priv->ring[RCS]) {
1208 DRM_DEBUG("clip rectangles are only valid with the render ring\n");
1209 return -EINVAL;
1210 }
1211
1212 if (INTEL_INFO(dev)->gen >= 5) {
1213 DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
1214 return -EINVAL;
1215 }
1216
1217 if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
1218 DRM_DEBUG("execbuf with %u cliprects\n",
1219 args->num_cliprects);
1220 return -EINVAL;
1221 }
1222
1223 cliprects = kcalloc(args->num_cliprects,
1224 sizeof(*cliprects),
1225 GFP_KERNEL);
1226 if (cliprects == NULL) {
1227 ret = -ENOMEM;
1228 goto error;
1229 }
1230
1231 if (copy_from_user(cliprects,
1232 to_user_ptr(args->cliprects_ptr),
1233 sizeof(*cliprects)*args->num_cliprects)) {
1234 ret = -EFAULT;
1235 goto error;
1236 }
1237 } else {
1238 if (args->DR4 == 0xffffffff) {
1239 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
1240 args->DR4 = 0;
1241 }
1242
1243 if (args->DR1 || args->DR4 || args->cliprects_ptr) {
1244 DRM_DEBUG("0 cliprects but dirt in cliprects fields\n");
1245 return -EINVAL;
1246 }
1247 }
1248
1249 ret = i915_gem_execbuffer_move_to_gpu(ring, vmas);
1250 if (ret)
1251 goto error;
1252
John Harrison5f19e2b2015-05-29 17:43:27 +01001253 ret = i915_switch_context(ring, params->ctx);
Oscar Mateo78382592014-07-03 16:28:05 +01001254 if (ret)
1255 goto error;
1256
John Harrison5f19e2b2015-05-29 17:43:27 +01001257 WARN(params->ctx->ppgtt && params->ctx->ppgtt->pd_dirty_rings & (1<<ring->id),
Daniel Vetter92588112015-04-14 17:35:19 +02001258 "%s didn't clear reload\n", ring->name);
Ben Widawsky563222a2015-03-19 12:53:28 +00001259
Oscar Mateo78382592014-07-03 16:28:05 +01001260 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
1261 instp_mask = I915_EXEC_CONSTANTS_MASK;
1262 switch (instp_mode) {
1263 case I915_EXEC_CONSTANTS_REL_GENERAL:
1264 case I915_EXEC_CONSTANTS_ABSOLUTE:
1265 case I915_EXEC_CONSTANTS_REL_SURFACE:
1266 if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
1267 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
1268 ret = -EINVAL;
1269 goto error;
1270 }
1271
1272 if (instp_mode != dev_priv->relative_constants_mode) {
1273 if (INTEL_INFO(dev)->gen < 4) {
1274 DRM_DEBUG("no rel constants on pre-gen4\n");
1275 ret = -EINVAL;
1276 goto error;
1277 }
1278
1279 if (INTEL_INFO(dev)->gen > 5 &&
1280 instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
1281 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
1282 ret = -EINVAL;
1283 goto error;
1284 }
1285
1286 /* The HW changed the meaning on this bit on gen6 */
1287 if (INTEL_INFO(dev)->gen >= 6)
1288 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
1289 }
1290 break;
1291 default:
1292 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
1293 ret = -EINVAL;
1294 goto error;
1295 }
1296
1297 if (ring == &dev_priv->ring[RCS] &&
1298 instp_mode != dev_priv->relative_constants_mode) {
1299 ret = intel_ring_begin(ring, 4);
1300 if (ret)
1301 goto error;
1302
1303 intel_ring_emit(ring, MI_NOOP);
1304 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1305 intel_ring_emit(ring, INSTPM);
1306 intel_ring_emit(ring, instp_mask << 16 | instp_mode);
1307 intel_ring_advance(ring);
1308
1309 dev_priv->relative_constants_mode = instp_mode;
1310 }
1311
1312 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
1313 ret = i915_reset_gen7_sol_offsets(dev, ring);
1314 if (ret)
1315 goto error;
1316 }
1317
John Harrison5f19e2b2015-05-29 17:43:27 +01001318 exec_len = args->batch_len;
1319 exec_start = params->batch_obj_vm_offset +
1320 params->args_batch_start_offset;
1321
Oscar Mateo78382592014-07-03 16:28:05 +01001322 if (cliprects) {
1323 for (i = 0; i < args->num_cliprects; i++) {
Chris Wilson5c6c6002014-09-06 10:28:27 +01001324 ret = i915_emit_box(ring, &cliprects[i],
Oscar Mateo78382592014-07-03 16:28:05 +01001325 args->DR1, args->DR4);
1326 if (ret)
1327 goto error;
1328
1329 ret = ring->dispatch_execbuffer(ring,
1330 exec_start, exec_len,
John Harrison5f19e2b2015-05-29 17:43:27 +01001331 params->dispatch_flags);
Oscar Mateo78382592014-07-03 16:28:05 +01001332 if (ret)
1333 goto error;
1334 }
1335 } else {
1336 ret = ring->dispatch_execbuffer(ring,
1337 exec_start, exec_len,
John Harrison5f19e2b2015-05-29 17:43:27 +01001338 params->dispatch_flags);
Oscar Mateo78382592014-07-03 16:28:05 +01001339 if (ret)
1340 return ret;
1341 }
1342
John Harrison95c24162015-05-29 17:43:31 +01001343 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
Oscar Mateo78382592014-07-03 16:28:05 +01001344
1345 i915_gem_execbuffer_move_to_active(vmas, ring);
John Harrisonadeca762015-05-29 17:43:28 +01001346 i915_gem_execbuffer_retire_commands(params);
Oscar Mateo78382592014-07-03 16:28:05 +01001347
1348error:
1349 kfree(cliprects);
1350 return ret;
1351}
1352
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001353/**
1354 * Find one BSD ring to dispatch the corresponding BSD command.
1355 * The Ring ID is returned.
1356 */
1357static int gen8_dispatch_bsd_ring(struct drm_device *dev,
1358 struct drm_file *file)
1359{
1360 struct drm_i915_private *dev_priv = dev->dev_private;
1361 struct drm_i915_file_private *file_priv = file->driver_priv;
1362
1363 /* Check whether the file_priv is using one ring */
1364 if (file_priv->bsd_ring)
1365 return file_priv->bsd_ring->id;
1366 else {
1367 /* If no, use the ping-pong mechanism to select one ring */
1368 int ring_id;
1369
1370 mutex_lock(&dev->struct_mutex);
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001371 if (dev_priv->mm.bsd_ring_dispatch_index == 0) {
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001372 ring_id = VCS;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001373 dev_priv->mm.bsd_ring_dispatch_index = 1;
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001374 } else {
1375 ring_id = VCS2;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001376 dev_priv->mm.bsd_ring_dispatch_index = 0;
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001377 }
1378 file_priv->bsd_ring = &dev_priv->ring[ring_id];
1379 mutex_unlock(&dev->struct_mutex);
1380 return ring_id;
1381 }
1382}
1383
Chris Wilsond23db882014-05-23 08:48:08 +02001384static struct drm_i915_gem_object *
1385eb_get_batch(struct eb_vmas *eb)
1386{
1387 struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);
1388
1389 /*
1390 * SNA is doing fancy tricks with compressing batch buffers, which leads
1391 * to negative relocation deltas. Usually that works out ok since the
1392 * relocate address is still positive, except when the batch is placed
1393 * very low in the GTT. Ensure this doesn't happen.
1394 *
1395 * Note that actual hangs have only been observed on gen7, but for
1396 * paranoia do it everywhere.
1397 */
1398 vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
1399
1400 return vma->obj;
1401}
1402
Eric Anholtae662d32012-01-03 09:23:29 -08001403static int
Chris Wilson54cf91d2010-11-25 18:00:26 +00001404i915_gem_do_execbuffer(struct drm_device *dev, void *data,
1405 struct drm_file *file,
1406 struct drm_i915_gem_execbuffer2 *args,
Ben Widawsky41bde552013-12-06 14:11:21 -08001407 struct drm_i915_gem_exec_object2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001408{
Jani Nikula50227e12014-03-31 14:27:21 +03001409 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky27173f12013-08-14 11:38:36 +02001410 struct eb_vmas *eb;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001411 struct drm_i915_gem_object *batch_obj;
Brad Volkin78a42372014-12-11 12:13:09 -08001412 struct drm_i915_gem_exec_object2 shadow_exec_entry;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001413 struct intel_engine_cs *ring;
Oscar Mateo273497e2014-05-22 14:13:37 +01001414 struct intel_context *ctx;
Ben Widawsky41bde552013-12-06 14:11:21 -08001415 struct i915_address_space *vm;
John Harrison5f19e2b2015-05-29 17:43:27 +01001416 struct i915_execbuffer_params params_master; /* XXX: will be removed later */
1417 struct i915_execbuffer_params *params = &params_master;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001418 const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
John Harrison8e004ef2015-02-13 11:48:10 +00001419 u32 dispatch_flags;
Oscar Mateo78382592014-07-03 16:28:05 +01001420 int ret;
Daniel Vettered5982e2013-01-17 22:23:36 +01001421 bool need_relocs;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001422
Daniel Vettered5982e2013-01-17 22:23:36 +01001423 if (!i915_gem_check_execbuffer(args))
Chris Wilson432e58e2010-11-25 19:32:06 +00001424 return -EINVAL;
Chris Wilson432e58e2010-11-25 19:32:06 +00001425
Chris Wilsonad19f102014-08-10 06:29:08 +01001426 ret = validate_exec_list(dev, exec, args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001427 if (ret)
1428 return ret;
1429
John Harrison8e004ef2015-02-13 11:48:10 +00001430 dispatch_flags = 0;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001431 if (args->flags & I915_EXEC_SECURE) {
1432 if (!file->is_master || !capable(CAP_SYS_ADMIN))
1433 return -EPERM;
1434
John Harrison8e004ef2015-02-13 11:48:10 +00001435 dispatch_flags |= I915_DISPATCH_SECURE;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001436 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001437 if (args->flags & I915_EXEC_IS_PINNED)
John Harrison8e004ef2015-02-13 11:48:10 +00001438 dispatch_flags |= I915_DISPATCH_PINNED;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001439
Zhao Yakuib1a93302014-04-17 10:37:36 +08001440 if ((args->flags & I915_EXEC_RING_MASK) > LAST_USER_RING) {
Daniel Vetterff240192012-01-31 21:08:14 +01001441 DRM_DEBUG("execbuf with unknown ring: %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001442 (int)(args->flags & I915_EXEC_RING_MASK));
1443 return -EINVAL;
1444 }
Ben Widawskyca01b122013-12-06 14:11:00 -08001445
Zhipeng Gong8d360df2015-01-13 08:48:24 +08001446 if (((args->flags & I915_EXEC_RING_MASK) != I915_EXEC_BSD) &&
1447 ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
1448 DRM_DEBUG("execbuf with non bsd ring but with invalid "
1449 "bsd dispatch flags: %d\n", (int)(args->flags));
1450 return -EINVAL;
1451 }
1452
Ben Widawskyca01b122013-12-06 14:11:00 -08001453 if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_DEFAULT)
1454 ring = &dev_priv->ring[RCS];
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001455 else if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_BSD) {
1456 if (HAS_BSD2(dev)) {
1457 int ring_id;
Zhipeng Gong8d360df2015-01-13 08:48:24 +08001458
1459 switch (args->flags & I915_EXEC_BSD_MASK) {
1460 case I915_EXEC_BSD_DEFAULT:
1461 ring_id = gen8_dispatch_bsd_ring(dev, file);
1462 ring = &dev_priv->ring[ring_id];
1463 break;
1464 case I915_EXEC_BSD_RING1:
1465 ring = &dev_priv->ring[VCS];
1466 break;
1467 case I915_EXEC_BSD_RING2:
1468 ring = &dev_priv->ring[VCS2];
1469 break;
1470 default:
1471 DRM_DEBUG("execbuf with unknown bsd ring: %d\n",
1472 (int)(args->flags & I915_EXEC_BSD_MASK));
1473 return -EINVAL;
1474 }
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001475 } else
1476 ring = &dev_priv->ring[VCS];
1477 } else
Ben Widawskyca01b122013-12-06 14:11:00 -08001478 ring = &dev_priv->ring[(args->flags & I915_EXEC_RING_MASK) - 1];
1479
Chris Wilsona15817c2012-05-11 14:29:31 +01001480 if (!intel_ring_initialized(ring)) {
1481 DRM_DEBUG("execbuf with invalid ring: %d\n",
1482 (int)(args->flags & I915_EXEC_RING_MASK));
1483 return -EINVAL;
1484 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001485
1486 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001487 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001488 return -EINVAL;
1489 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001490
Paulo Zanonif65c9162013-11-27 18:20:34 -02001491 intel_runtime_pm_get(dev_priv);
1492
Chris Wilson54cf91d2010-11-25 18:00:26 +00001493 ret = i915_mutex_lock_interruptible(dev);
1494 if (ret)
1495 goto pre_mutex_err;
1496
Daniel Vetter7c9c4b82013-12-18 16:37:49 +01001497 ctx = i915_gem_validate_context(dev, file, ring, ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001498 if (IS_ERR(ctx)) {
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001499 mutex_unlock(&dev->struct_mutex);
Ben Widawsky41bde552013-12-06 14:11:21 -08001500 ret = PTR_ERR(ctx);
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001501 goto pre_mutex_err;
Ben Widawsky935f38d2014-04-04 22:41:07 -07001502 }
Ben Widawsky41bde552013-12-06 14:11:21 -08001503
1504 i915_gem_context_reference(ctx);
1505
Daniel Vetterae6c4802014-08-06 15:04:53 +02001506 if (ctx->ppgtt)
1507 vm = &ctx->ppgtt->base;
1508 else
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001509 vm = &dev_priv->gtt.base;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001510
John Harrison5f19e2b2015-05-29 17:43:27 +01001511 memset(&params_master, 0x00, sizeof(params_master));
1512
Ben Widawsky17601cbc2013-11-25 09:54:38 -08001513 eb = eb_create(args);
Chris Wilson67731b82010-12-08 10:38:14 +00001514 if (eb == NULL) {
Ben Widawsky935f38d2014-04-04 22:41:07 -07001515 i915_gem_context_unreference(ctx);
Chris Wilson67731b82010-12-08 10:38:14 +00001516 mutex_unlock(&dev->struct_mutex);
1517 ret = -ENOMEM;
1518 goto pre_mutex_err;
1519 }
1520
Chris Wilson54cf91d2010-11-25 18:00:26 +00001521 /* Look up object handles */
Ben Widawsky27173f12013-08-14 11:38:36 +02001522 ret = eb_lookup_vmas(eb, exec, args, vm, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +00001523 if (ret)
1524 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001525
Chris Wilson6fe4f142011-01-10 17:35:37 +00001526 /* take note of the batch buffer before we might reorder the lists */
Chris Wilsond23db882014-05-23 08:48:08 +02001527 batch_obj = eb_get_batch(eb);
Chris Wilson6fe4f142011-01-10 17:35:37 +00001528
Chris Wilson54cf91d2010-11-25 18:00:26 +00001529 /* Move the objects en-masse into the GTT, evicting if necessary. */
Daniel Vettered5982e2013-01-17 22:23:36 +01001530 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
David Weinehallb1b38272015-05-20 17:00:13 +03001531 ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, ctx, &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001532 if (ret)
1533 goto err;
1534
1535 /* The objects are in their final locations, apply the relocations. */
Daniel Vettered5982e2013-01-17 22:23:36 +01001536 if (need_relocs)
Ben Widawsky17601cbc2013-11-25 09:54:38 -08001537 ret = i915_gem_execbuffer_relocate(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001538 if (ret) {
1539 if (ret == -EFAULT) {
Daniel Vettered5982e2013-01-17 22:23:36 +01001540 ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring,
David Weinehallb1b38272015-05-20 17:00:13 +03001541 eb, exec, ctx);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001542 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1543 }
1544 if (ret)
1545 goto err;
1546 }
1547
1548 /* Set the pending read domains for the batch buffer to COMMAND */
Chris Wilson54cf91d2010-11-25 18:00:26 +00001549 if (batch_obj->base.pending_write_domain) {
Daniel Vetterff240192012-01-31 21:08:14 +01001550 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
Chris Wilson54cf91d2010-11-25 18:00:26 +00001551 ret = -EINVAL;
1552 goto err;
1553 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001554
John Harrison5f19e2b2015-05-29 17:43:27 +01001555 params->args_batch_start_offset = args->batch_start_offset;
Chris Wilson743e78c2015-03-27 11:02:10 +00001556 if (i915_needs_cmd_parser(ring) && args->batch_len) {
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001557 struct drm_i915_gem_object *parsed_batch_obj;
1558
1559 parsed_batch_obj = i915_gem_execbuffer_parse(ring,
Brad Volkin71745372014-12-11 12:13:12 -08001560 &shadow_exec_entry,
1561 eb,
1562 batch_obj,
1563 args->batch_start_offset,
1564 args->batch_len,
Chris Wilson17cabf52015-01-14 11:20:57 +00001565 file->is_master);
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001566 if (IS_ERR(parsed_batch_obj)) {
1567 ret = PTR_ERR(parsed_batch_obj);
Brad Volkin78a42372014-12-11 12:13:09 -08001568 goto err;
1569 }
Chris Wilson17cabf52015-01-14 11:20:57 +00001570
1571 /*
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001572 * parsed_batch_obj == batch_obj means batch not fully parsed:
1573 * Accept, but don't promote to secure.
Chris Wilson17cabf52015-01-14 11:20:57 +00001574 */
Chris Wilson17cabf52015-01-14 11:20:57 +00001575
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001576 if (parsed_batch_obj != batch_obj) {
1577 /*
1578 * Batch parsed and accepted:
1579 *
1580 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
1581 * bit from MI_BATCH_BUFFER_START commands issued in
1582 * the dispatch_execbuffer implementations. We
1583 * specifically don't want that set on batches the
1584 * command parser has accepted.
1585 */
1586 dispatch_flags |= I915_DISPATCH_SECURE;
John Harrison5f19e2b2015-05-29 17:43:27 +01001587 params->args_batch_start_offset = 0;
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001588 batch_obj = parsed_batch_obj;
1589 }
Brad Volkin351e3db2014-02-18 10:15:46 -08001590 }
1591
Brad Volkin78a42372014-12-11 12:13:09 -08001592 batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
1593
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001594 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
1595 * batch" bit. Hence we need to pin secure batches into the global gtt.
Ben Widawsky28cf5412013-11-02 21:07:26 -07001596 * hsw should have this fixed, but bdw mucks it up again. */
John Harrison8e004ef2015-02-13 11:48:10 +00001597 if (dispatch_flags & I915_DISPATCH_SECURE) {
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001598 /*
1599 * So on first glance it looks freaky that we pin the batch here
1600 * outside of the reservation loop. But:
1601 * - The batch is already pinned into the relevant ppgtt, so we
1602 * already have the backing storage fully allocated.
1603 * - No other BO uses the global gtt (well contexts, but meh),
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01001604 * so we don't really have issues with multiple objects not
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001605 * fitting due to fragmentation.
1606 * So this is actually safe.
1607 */
1608 ret = i915_gem_obj_ggtt_pin(batch_obj, 0, 0);
1609 if (ret)
1610 goto err;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001611
John Harrison5f19e2b2015-05-29 17:43:27 +01001612 params->batch_obj_vm_offset = i915_gem_obj_ggtt_offset(batch_obj);
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001613 } else
John Harrison5f19e2b2015-05-29 17:43:27 +01001614 params->batch_obj_vm_offset = i915_gem_obj_offset(batch_obj, vm);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001615
John Harrison0c8dac82015-05-29 17:43:25 +01001616 /* Allocate a request for this batch buffer nice and early. */
John Harrison6a6ae792015-05-29 17:43:30 +01001617 ret = i915_gem_request_alloc(ring, ctx, &params->request);
John Harrison0c8dac82015-05-29 17:43:25 +01001618 if (ret)
1619 goto err_batch_unpin;
1620
John Harrison5f19e2b2015-05-29 17:43:27 +01001621 /*
1622 * Save assorted stuff away to pass through to *_submission().
1623 * NB: This data should be 'persistent' and not local as it will
1624 * kept around beyond the duration of the IOCTL once the GPU
1625 * scheduler arrives.
1626 */
1627 params->dev = dev;
1628 params->file = file;
1629 params->ring = ring;
1630 params->dispatch_flags = dispatch_flags;
1631 params->batch_obj = batch_obj;
1632 params->ctx = ctx;
1633
1634 ret = dev_priv->gt.execbuf_submit(params, args, &eb->vmas);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001635
John Harrison0c8dac82015-05-29 17:43:25 +01001636err_batch_unpin:
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001637 /*
1638 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
1639 * batch vma for correctness. For less ugly and less fragility this
1640 * needs to be adjusted to also track the ggtt batch vma properly as
1641 * active.
1642 */
John Harrison8e004ef2015-02-13 11:48:10 +00001643 if (dispatch_flags & I915_DISPATCH_SECURE)
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001644 i915_gem_object_ggtt_unpin(batch_obj);
John Harrison0c8dac82015-05-29 17:43:25 +01001645
Chris Wilson54cf91d2010-11-25 18:00:26 +00001646err:
Ben Widawsky41bde552013-12-06 14:11:21 -08001647 /* the request owns the ref now */
1648 i915_gem_context_unreference(ctx);
Chris Wilson67731b82010-12-08 10:38:14 +00001649 eb_destroy(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001650
John Harrison6a6ae792015-05-29 17:43:30 +01001651 /*
1652 * If the request was created but not successfully submitted then it
1653 * must be freed again. If it was submitted then it is being tracked
1654 * on the active request list and no clean up is required here.
1655 */
1656 if (ret && params->request) {
1657 i915_gem_request_cancel(params->request);
1658 ring->outstanding_lazy_request = NULL;
1659 }
1660
Chris Wilson54cf91d2010-11-25 18:00:26 +00001661 mutex_unlock(&dev->struct_mutex);
1662
1663pre_mutex_err:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001664 /* intel_gpu_busy should also get a ref, so it will free when the device
1665 * is really idle. */
1666 intel_runtime_pm_put(dev_priv);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001667 return ret;
1668}
1669
1670/*
1671 * Legacy execbuffer just creates an exec2 list from the original exec object
1672 * list array and passes it to the real function.
1673 */
1674int
1675i915_gem_execbuffer(struct drm_device *dev, void *data,
1676 struct drm_file *file)
1677{
1678 struct drm_i915_gem_execbuffer *args = data;
1679 struct drm_i915_gem_execbuffer2 exec2;
1680 struct drm_i915_gem_exec_object *exec_list = NULL;
1681 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1682 int ret, i;
1683
Chris Wilson54cf91d2010-11-25 18:00:26 +00001684 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001685 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001686 return -EINVAL;
1687 }
1688
1689 /* Copy in the exec list from userland */
1690 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1691 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1692 if (exec_list == NULL || exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001693 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001694 args->buffer_count);
1695 drm_free_large(exec_list);
1696 drm_free_large(exec2_list);
1697 return -ENOMEM;
1698 }
1699 ret = copy_from_user(exec_list,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001700 to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001701 sizeof(*exec_list) * args->buffer_count);
1702 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001703 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001704 args->buffer_count, ret);
1705 drm_free_large(exec_list);
1706 drm_free_large(exec2_list);
1707 return -EFAULT;
1708 }
1709
1710 for (i = 0; i < args->buffer_count; i++) {
1711 exec2_list[i].handle = exec_list[i].handle;
1712 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1713 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1714 exec2_list[i].alignment = exec_list[i].alignment;
1715 exec2_list[i].offset = exec_list[i].offset;
1716 if (INTEL_INFO(dev)->gen < 4)
1717 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1718 else
1719 exec2_list[i].flags = 0;
1720 }
1721
1722 exec2.buffers_ptr = args->buffers_ptr;
1723 exec2.buffer_count = args->buffer_count;
1724 exec2.batch_start_offset = args->batch_start_offset;
1725 exec2.batch_len = args->batch_len;
1726 exec2.DR1 = args->DR1;
1727 exec2.DR4 = args->DR4;
1728 exec2.num_cliprects = args->num_cliprects;
1729 exec2.cliprects_ptr = args->cliprects_ptr;
1730 exec2.flags = I915_EXEC_RENDER;
Ben Widawsky6e0a69d2012-06-04 14:42:55 -07001731 i915_execbuffer2_set_context_id(exec2, 0);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001732
Ben Widawsky41bde552013-12-06 14:11:21 -08001733 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001734 if (!ret) {
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001735 struct drm_i915_gem_exec_object __user *user_exec_list =
1736 to_user_ptr(args->buffers_ptr);
1737
Chris Wilson54cf91d2010-11-25 18:00:26 +00001738 /* Copy the new buffer offsets back to the user's exec list. */
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001739 for (i = 0; i < args->buffer_count; i++) {
1740 ret = __copy_to_user(&user_exec_list[i].offset,
1741 &exec2_list[i].offset,
1742 sizeof(user_exec_list[i].offset));
1743 if (ret) {
1744 ret = -EFAULT;
1745 DRM_DEBUG("failed to copy %d exec entries "
1746 "back to user (%d)\n",
1747 args->buffer_count, ret);
1748 break;
1749 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001750 }
1751 }
1752
1753 drm_free_large(exec_list);
1754 drm_free_large(exec2_list);
1755 return ret;
1756}
1757
1758int
1759i915_gem_execbuffer2(struct drm_device *dev, void *data,
1760 struct drm_file *file)
1761{
1762 struct drm_i915_gem_execbuffer2 *args = data;
1763 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1764 int ret;
1765
Xi Wanged8cd3b2012-04-23 04:06:41 -04001766 if (args->buffer_count < 1 ||
1767 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
Daniel Vetterff240192012-01-31 21:08:14 +01001768 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001769 return -EINVAL;
1770 }
1771
Daniel Vetter9cb34662014-04-24 08:09:11 +02001772 if (args->rsvd2 != 0) {
1773 DRM_DEBUG("dirty rvsd2 field\n");
1774 return -EINVAL;
1775 }
1776
Chris Wilson8408c282011-02-21 12:54:48 +00001777 exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
Chris Wilson419fa722013-01-08 10:53:13 +00001778 GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
Chris Wilson8408c282011-02-21 12:54:48 +00001779 if (exec2_list == NULL)
1780 exec2_list = drm_malloc_ab(sizeof(*exec2_list),
1781 args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001782 if (exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001783 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001784 args->buffer_count);
1785 return -ENOMEM;
1786 }
1787 ret = copy_from_user(exec2_list,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001788 to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001789 sizeof(*exec2_list) * args->buffer_count);
1790 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001791 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001792 args->buffer_count, ret);
1793 drm_free_large(exec2_list);
1794 return -EFAULT;
1795 }
1796
Ben Widawsky41bde552013-12-06 14:11:21 -08001797 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001798 if (!ret) {
1799 /* Copy the new buffer offsets back to the user's exec list. */
Ville Syrjäläd593d992014-06-13 16:42:51 +03001800 struct drm_i915_gem_exec_object2 __user *user_exec_list =
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001801 to_user_ptr(args->buffers_ptr);
1802 int i;
1803
1804 for (i = 0; i < args->buffer_count; i++) {
1805 ret = __copy_to_user(&user_exec_list[i].offset,
1806 &exec2_list[i].offset,
1807 sizeof(user_exec_list[i].offset));
1808 if (ret) {
1809 ret = -EFAULT;
1810 DRM_DEBUG("failed to copy %d exec entries "
1811 "back to user\n",
1812 args->buffer_count);
1813 break;
1814 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001815 }
1816 }
1817
1818 drm_free_large(exec2_list);
1819 return ret;
1820}