blob: 5f17ab8e76bacbc7e4521951c15a716a532afc45 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
8 * Copyright(c) 2007 - 2011 Intel Corporation. All rights reserved.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
33 * Copyright(c) 2005 - 2011 Intel Corporation. All rights reserved.
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070063#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070064#include <linux/debugfs.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070065#include <linux/bitops.h>
66#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070067
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030068#include "iwl-trans.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070069#include "iwl-trans-pcie-int.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070070#include "iwl-csr.h"
71#include "iwl-prph.h"
Emmanuel Grumbach48f20d32011-08-25 23:10:36 -070072#include "iwl-shared.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-eeprom.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070074#include "iwl-agn-hw.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030075
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070076static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030077{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070078 struct iwl_trans_pcie *trans_pcie =
79 IWL_TRANS_GET_PCIE_TRANS(trans);
80 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
81 struct device *dev = bus(trans)->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030082
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070083 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030084
85 spin_lock_init(&rxq->lock);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030086
87 if (WARN_ON(rxq->bd || rxq->rb_stts))
88 return -EINVAL;
89
90 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +030091 rxq->bd = dma_alloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
92 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030093 if (!rxq->bd)
94 goto err_bd;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +030095 memset(rxq->bd, 0, sizeof(__le32) * RX_QUEUE_SIZE);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030096
97 /*Allocate the driver's pointer to receive buffer status */
98 rxq->rb_stts = dma_alloc_coherent(dev, sizeof(*rxq->rb_stts),
99 &rxq->rb_stts_dma, GFP_KERNEL);
100 if (!rxq->rb_stts)
101 goto err_rb_stts;
102 memset(rxq->rb_stts, 0, sizeof(*rxq->rb_stts));
103
104 return 0;
105
106err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300107 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
108 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300109 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
110 rxq->bd = NULL;
111err_bd:
112 return -ENOMEM;
113}
114
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700115static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300116{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700117 struct iwl_trans_pcie *trans_pcie =
118 IWL_TRANS_GET_PCIE_TRANS(trans);
119 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300120 int i;
121
122 /* Fill the rx_used queue with _all_ of the Rx buffers */
123 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
124 /* In the reset function, these buffers may have been allocated
125 * to an SKB, so we need to unmap and free potential storage */
126 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700127 dma_unmap_page(bus(trans)->dev, rxq->pool[i].page_dma,
128 PAGE_SIZE << hw_params(trans).rx_page_order,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300129 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700130 __free_pages(rxq->pool[i].page,
131 hw_params(trans).rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300132 rxq->pool[i].page = NULL;
133 }
134 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
135 }
136}
137
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700138static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700139 struct iwl_rx_queue *rxq)
140{
141 u32 rb_size;
142 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
Johannes Bergc17d0682011-09-15 11:46:42 -0700143 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700144
145 if (iwlagn_mod_params.amsdu_size_8K)
146 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
147 else
148 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
149
150 /* Stop Rx DMA */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700151 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700152
153 /* Reset driver's Rx queue write index */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700154 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700155
156 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700157 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700158 (u32)(rxq->bd_dma >> 8));
159
160 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700161 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700162 rxq->rb_stts_dma >> 4);
163
164 /* Enable Rx DMA
165 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
166 * the credit mechanism in 5000 HW RX FIFO
167 * Direct rx interrupts to hosts
168 * Rx buffer size 4 or 8k
169 * RB timeout 0x10
170 * 256 RBDs
171 */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700172 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700173 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
174 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
175 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
176 FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
177 rb_size|
178 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
179 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
180
181 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700182 iwl_write8(bus(trans), CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700183}
184
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700185static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300186{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700187 struct iwl_trans_pcie *trans_pcie =
188 IWL_TRANS_GET_PCIE_TRANS(trans);
189 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
190
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300191 int i, err;
192 unsigned long flags;
193
194 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700195 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300196 if (err)
197 return err;
198 }
199
200 spin_lock_irqsave(&rxq->lock, flags);
201 INIT_LIST_HEAD(&rxq->rx_free);
202 INIT_LIST_HEAD(&rxq->rx_used);
203
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700204 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300205
206 for (i = 0; i < RX_QUEUE_SIZE; i++)
207 rxq->queue[i] = NULL;
208
209 /* Set us so that we have processed and used all buffers, but have
210 * not restocked the Rx queue with fresh buffers */
211 rxq->read = rxq->write = 0;
212 rxq->write_actual = 0;
213 rxq->free_count = 0;
214 spin_unlock_irqrestore(&rxq->lock, flags);
215
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700216 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700217
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700218 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700219
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700220 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700221 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700222 iwl_rx_queue_update_write_ptr(trans, rxq);
223 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700224
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300225 return 0;
226}
227
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700228static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300229{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700230 struct iwl_trans_pcie *trans_pcie =
231 IWL_TRANS_GET_PCIE_TRANS(trans);
232 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
233
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300234 unsigned long flags;
235
236 /*if rxq->bd is NULL, it means that nothing has been allocated,
237 * exit now */
238 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700239 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300240 return;
241 }
242
243 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700244 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300245 spin_unlock_irqrestore(&rxq->lock, flags);
246
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700247 dma_free_coherent(bus(trans)->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300248 rxq->bd, rxq->bd_dma);
249 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
250 rxq->bd = NULL;
251
252 if (rxq->rb_stts)
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700253 dma_free_coherent(bus(trans)->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300254 sizeof(struct iwl_rb_status),
255 rxq->rb_stts, rxq->rb_stts_dma);
256 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700257 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300258 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
259 rxq->rb_stts = NULL;
260}
261
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700262static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700263{
264
265 /* stop Rx DMA */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700266 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
267 return iwl_poll_direct_bit(bus(trans), FH_MEM_RSSR_RX_STATUS_REG,
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700268 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
269}
270
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700271static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700272 struct iwl_dma_ptr *ptr, size_t size)
273{
274 if (WARN_ON(ptr->addr))
275 return -EINVAL;
276
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700277 ptr->addr = dma_alloc_coherent(bus(trans)->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700278 &ptr->dma, GFP_KERNEL);
279 if (!ptr->addr)
280 return -ENOMEM;
281 ptr->size = size;
282 return 0;
283}
284
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700285static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700286 struct iwl_dma_ptr *ptr)
287{
288 if (unlikely(!ptr->addr))
289 return;
290
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700291 dma_free_coherent(bus(trans)->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700292 memset(ptr, 0, sizeof(*ptr));
293}
294
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700295static int iwl_trans_txq_alloc(struct iwl_trans *trans,
296 struct iwl_tx_queue *txq, int slots_num,
297 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700298{
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700299 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700300 int i;
301
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700302 if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700303 return -EINVAL;
304
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700305 txq->q.n_window = slots_num;
306
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700307 txq->meta = kcalloc(slots_num, sizeof(txq->meta[0]), GFP_KERNEL);
308 txq->cmd = kcalloc(slots_num, sizeof(txq->cmd[0]), GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700309
310 if (!txq->meta || !txq->cmd)
311 goto error;
312
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700313 if (txq_id == trans->shrd->cmd_queue)
314 for (i = 0; i < slots_num; i++) {
315 txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
316 GFP_KERNEL);
317 if (!txq->cmd[i])
318 goto error;
319 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700320
321 /* Alloc driver data array and TFD circular buffer */
322 /* Driver private data, only for Tx (not command) queues,
323 * not shared with device. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700324 if (txq_id != trans->shrd->cmd_queue) {
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700325 txq->skbs = kcalloc(TFD_QUEUE_SIZE_MAX, sizeof(txq->skbs[0]),
326 GFP_KERNEL);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700327 if (!txq->skbs) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700328 IWL_ERR(trans, "kmalloc for auxiliary BD "
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700329 "structures failed\n");
330 goto error;
331 }
332 } else {
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700333 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700334 }
335
336 /* Circular buffer of transmit frame descriptors (TFDs),
337 * shared with device */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700338 txq->tfds = dma_alloc_coherent(bus(trans)->dev, tfd_sz,
339 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700340 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700341 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700342 goto error;
343 }
344 txq->q.id = txq_id;
345
346 return 0;
347error:
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700348 kfree(txq->skbs);
349 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700350 /* since txq->cmd has been zeroed,
351 * all non allocated cmd[i] will be NULL */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700352 if (txq->cmd && txq_id == trans->shrd->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700353 for (i = 0; i < slots_num; i++)
354 kfree(txq->cmd[i]);
355 kfree(txq->meta);
356 kfree(txq->cmd);
357 txq->meta = NULL;
358 txq->cmd = NULL;
359
360 return -ENOMEM;
361
362}
363
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700364static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700365 int slots_num, u32 txq_id)
366{
367 int ret;
368
369 txq->need_update = 0;
370 memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);
371
372 /*
373 * For the default queues 0-3, set up the swq_id
374 * already -- all others need to get one later
375 * (if they need one at all).
376 */
377 if (txq_id < 4)
378 iwl_set_swq_id(txq, txq_id, txq_id);
379
380 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
381 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
382 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
383
384 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700385 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700386 txq_id);
387 if (ret)
388 return ret;
389
390 /*
391 * Tell nic where to find circular buffer of Tx Frame Descriptors for
392 * given Tx queue, and enable the DMA channel used for that queue.
393 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700394 iwl_write_direct32(bus(trans), FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700395 txq->q.dma_addr >> 8);
396
397 return 0;
398}
399
400/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700401 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
402 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700403static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700404{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700405 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
406 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700407 struct iwl_queue *q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700408 enum dma_data_direction dma_dir;
Emmanuel Grumbach984ecb92011-10-10 07:27:02 -0700409 unsigned long flags;
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700410 spinlock_t *lock;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700411
412 if (!q->n_bd)
413 return;
414
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700415 /* In the command queue, all the TBs are mapped as BIDI
416 * so unmap them as such.
417 */
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700418 if (txq_id == trans->shrd->cmd_queue) {
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700419 dma_dir = DMA_BIDIRECTIONAL;
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700420 lock = &trans->hcmd_lock;
421 } else {
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700422 dma_dir = DMA_TO_DEVICE;
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700423 lock = &trans->shrd->sta_lock;
424 }
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700425
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700426 spin_lock_irqsave(lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700427 while (q->write_ptr != q->read_ptr) {
428 /* The read_ptr needs to bound by q->n_window */
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700429 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
430 dma_dir);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700431 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
432 }
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700433 spin_unlock_irqrestore(lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700434}
435
436/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700437 * iwl_tx_queue_free - Deallocate DMA queue.
438 * @txq: Transmit queue to deallocate.
439 *
440 * Empty queue by removing and destroying all BD's.
441 * Free all buffers.
442 * 0-fill, but do not free "txq" descriptor structure.
443 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700444static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700445{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700446 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
447 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700448 struct device *dev = bus(trans)->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700449 int i;
450 if (WARN_ON(!txq))
451 return;
452
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700453 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700454
455 /* De-alloc array of command/tx buffers */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700456
457 if (txq_id == trans->shrd->cmd_queue)
458 for (i = 0; i < txq->q.n_window; i++)
459 kfree(txq->cmd[i]);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700460
461 /* De-alloc circular buffer of TFDs */
462 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700463 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700464 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
465 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
466 }
467
468 /* De-alloc array of per-TFD driver data */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700469 kfree(txq->skbs);
470 txq->skbs = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700471
472 /* deallocate arrays */
473 kfree(txq->cmd);
474 kfree(txq->meta);
475 txq->cmd = NULL;
476 txq->meta = NULL;
477
478 /* 0-fill queue descriptor structure */
479 memset(txq, 0, sizeof(*txq));
480}
481
482/**
483 * iwl_trans_tx_free - Free TXQ Context
484 *
485 * Destroy all TX DMA queues and structures
486 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700487static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700488{
489 int txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700490 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700491
492 /* Tx queues */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700493 if (trans_pcie->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700494 for (txq_id = 0;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700495 txq_id < hw_params(trans).max_txq_num; txq_id++)
496 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700497 }
498
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700499 kfree(trans_pcie->txq);
500 trans_pcie->txq = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700501
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700502 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700503
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700504 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700505}
506
507/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700508 * iwl_trans_tx_alloc - allocate TX context
509 * Allocate all Tx DMA structures and initialize them
510 *
511 * @param priv
512 * @return error code
513 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700514static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700515{
516 int ret;
517 int txq_id, slots_num;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700518 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700519
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700520 u16 scd_bc_tbls_size = hw_params(trans).max_txq_num *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700521 sizeof(struct iwlagn_scd_bc_tbl);
522
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700523 /*It is not allowed to alloc twice, so warn when this happens.
524 * We cannot rely on the previous allocation, so free and fail */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700525 if (WARN_ON(trans_pcie->txq)) {
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700526 ret = -EINVAL;
527 goto error;
528 }
529
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700530 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700531 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700532 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700533 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700534 goto error;
535 }
536
537 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700538 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700539 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700540 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700541 goto error;
542 }
543
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700544 trans_pcie->txq = kcalloc(hw_params(trans).max_txq_num,
545 sizeof(struct iwl_tx_queue), GFP_KERNEL);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700546 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700547 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700548 ret = ENOMEM;
549 goto error;
550 }
551
552 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700553 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
554 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700555 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700556 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
557 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700558 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700559 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700560 goto error;
561 }
562 }
563
564 return 0;
565
566error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700567 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700568
569 return ret;
570}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700571static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700572{
573 int ret;
574 int txq_id, slots_num;
575 unsigned long flags;
576 bool alloc = false;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700577 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700578
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700579 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700580 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700581 if (ret)
582 goto error;
583 alloc = true;
584 }
585
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700586 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700587
588 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700589 iwl_write_prph(bus(trans), SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700590
591 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700592 iwl_write_direct32(bus(trans), FH_KW_MEM_ADDR_REG,
593 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700594
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700595 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700596
597 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700598 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
599 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700600 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700601 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
602 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700603 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700604 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700605 goto error;
606 }
607 }
608
609 return 0;
610error:
611 /*Upon error, free only if we allocated something */
612 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700613 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700614 return ret;
615}
616
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700617static void iwl_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300618{
619/*
620 * (for documentation purposes)
621 * to set power to V_AUX, do:
622
623 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700624 iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300625 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
626 ~APMG_PS_CTRL_MSK_PWR_SRC);
627 */
628
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700629 iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300630 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
631 ~APMG_PS_CTRL_MSK_PWR_SRC);
632}
633
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700634static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300635{
636 unsigned long flags;
637
638 /* nic_init */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700639 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700640 iwl_apm_init(priv(trans));
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300641
642 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700643 iwl_write8(bus(trans), CSR_INT_COALESCING,
644 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300645
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700646 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300647
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700648 iwl_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300649
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -0700650 iwl_nic_config(priv(trans));
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300651
652 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700653 iwl_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300654
655 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700656 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300657 return -ENOMEM;
658
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700659 if (hw_params(trans).shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300660 /* enable shadow regs in HW */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700661 iwl_set_bit(bus(trans), CSR_MAC_SHADOW_REG_CTRL,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300662 0x800FFFFF);
663 }
664
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700665 set_bit(STATUS_INIT, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300666
667 return 0;
668}
669
670#define HW_READY_TIMEOUT (50)
671
672/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700673static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300674{
675 int ret;
676
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700677 iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300678 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
679
680 /* See if we got it */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700681 ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300682 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
683 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
684 HW_READY_TIMEOUT);
685
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700686 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300687 return ret;
688}
689
690/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700691static int iwl_trans_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300692{
693 int ret;
694
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700695 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300696
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700697 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300698 if (ret >= 0)
699 return 0;
700
701 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700702 iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300703 CSR_HW_IF_CONFIG_REG_PREPARE);
704
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700705 ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300706 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
707 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
708
709 if (ret < 0)
710 return ret;
711
712 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700713 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300714 if (ret >= 0)
715 return 0;
716 return ret;
717}
718
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700719#define IWL_AC_UNSET -1
720
721struct queue_to_fifo_ac {
722 s8 fifo, ac;
723};
724
725static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
726 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
727 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
728 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
729 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
730 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
731 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
732 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
733 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
734 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
735 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
736 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
737};
738
739static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
740 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
741 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
742 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
743 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
744 { IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
745 { IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
746 { IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
747 { IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
748 { IWL_TX_FIFO_BE_IPAN, 2, },
749 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
750 { IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
751};
752
753static const u8 iwlagn_bss_ac_to_fifo[] = {
754 IWL_TX_FIFO_VO,
755 IWL_TX_FIFO_VI,
756 IWL_TX_FIFO_BE,
757 IWL_TX_FIFO_BK,
758};
759static const u8 iwlagn_bss_ac_to_queue[] = {
760 0, 1, 2, 3,
761};
762static const u8 iwlagn_pan_ac_to_fifo[] = {
763 IWL_TX_FIFO_VO_IPAN,
764 IWL_TX_FIFO_VI_IPAN,
765 IWL_TX_FIFO_BE_IPAN,
766 IWL_TX_FIFO_BK_IPAN,
767};
768static const u8 iwlagn_pan_ac_to_queue[] = {
769 7, 6, 5, 4,
770};
771
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700772static int iwl_trans_pcie_start_device(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300773{
774 int ret;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700775 struct iwl_trans_pcie *trans_pcie =
776 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300777
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700778 trans->shrd->ucode_owner = IWL_OWNERSHIP_DRIVER;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700779 trans_pcie->ac_to_queue[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_queue;
780 trans_pcie->ac_to_queue[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_queue;
781
782 trans_pcie->ac_to_fifo[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_fifo;
783 trans_pcie->ac_to_fifo[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_fifo;
784
785 trans_pcie->mcast_queue[IWL_RXON_CTX_BSS] = 0;
786 trans_pcie->mcast_queue[IWL_RXON_CTX_PAN] = IWL_IPAN_MCAST_QUEUE;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300787
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700788 if ((hw_params(trans).sku & EEPROM_SKU_CAP_AMT_ENABLE) &&
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700789 iwl_trans_pcie_prepare_card_hw(trans)) {
790 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300791 return -EIO;
792 }
793
794 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700795 if (iwl_read32(bus(trans), CSR_GP_CNTRL) &
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300796 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700797 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300798 else
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700799 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300800
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700801 if (iwl_is_rfkill(trans->shrd)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700802 iwl_set_hw_rfkill_state(priv(trans), true);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700803 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300804 return -ERFKILL;
805 }
806
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700807 iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300808
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700809 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300810 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700811 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300812 return ret;
813 }
814
815 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700816 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
817 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300818 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
819
820 /* clear (again), then enable host interrupts */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700821 iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700822 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300823
824 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700825 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
826 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300827
828 return 0;
829}
830
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300831/*
832 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Emmanuel Grumbach10b15e62011-08-25 23:10:43 -0700833 * must be called under priv->shrd->lock and mac access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300834 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700835static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300836{
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700837 iwl_write_prph(bus(trans), SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300838}
839
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700840static void iwl_trans_pcie_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300841{
842 const struct queue_to_fifo_ac *queue_to_fifo;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700843 struct iwl_trans_pcie *trans_pcie =
844 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300845 u32 a;
846 unsigned long flags;
847 int i, chan;
848 u32 reg_val;
849
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700850 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300851
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700852 trans_pcie->scd_base_addr =
853 iwl_read_prph(bus(trans), SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700854 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300855 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700856 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300857 a += 4)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700858 iwl_write_targ_mem(bus(trans), a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300859 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700860 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300861 a += 4)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700862 iwl_write_targ_mem(bus(trans), a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700863 for (; a < trans_pcie->scd_base_addr +
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700864 SCD_TRANS_TBL_OFFSET_QUEUE(hw_params(trans).max_txq_num);
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700865 a += 4)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700866 iwl_write_targ_mem(bus(trans), a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300867
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700868 iwl_write_prph(bus(trans), SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700869 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300870
871 /* Enable DMA channel */
872 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700873 iwl_write_direct32(bus(trans), FH_TCSR_CHNL_TX_CONFIG_REG(chan),
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300874 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
875 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
876
877 /* Update FH chicken bits */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700878 reg_val = iwl_read_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG);
879 iwl_write_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300880 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
881
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700882 iwl_write_prph(bus(trans), SCD_QUEUECHAIN_SEL,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700883 SCD_QUEUECHAIN_SEL_ALL(trans));
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700884 iwl_write_prph(bus(trans), SCD_AGGR_SEL, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300885
886 /* initiate the queues */
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700887 for (i = 0; i < hw_params(trans).max_txq_num; i++) {
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700888 iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(i), 0);
889 iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR, 0 | (i << 8));
890 iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300891 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700892 iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300893 SCD_CONTEXT_QUEUE_OFFSET(i) +
894 sizeof(u32),
895 ((SCD_WIN_SIZE <<
896 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
897 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
898 ((SCD_FRAME_LIMIT <<
899 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
900 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
901 }
902
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700903 iwl_write_prph(bus(trans), SCD_INTERRUPT_MASK,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700904 IWL_MASK(0, hw_params(trans).max_txq_num));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300905
906 /* Activate all Tx DMA/FIFO channels */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700907 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300908
909 /* map queues to FIFOs */
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -0700910 if (trans->shrd->valid_contexts != BIT(IWL_RXON_CTX_BSS))
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300911 queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
912 else
913 queue_to_fifo = iwlagn_default_queue_to_tx_fifo;
914
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700915 iwl_trans_set_wr_ptrs(trans, trans->shrd->cmd_queue, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300916
917 /* make sure all queue are not stopped */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700918 memset(&trans_pcie->queue_stopped[0], 0,
919 sizeof(trans_pcie->queue_stopped));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300920 for (i = 0; i < 4; i++)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700921 atomic_set(&trans_pcie->queue_stop_count[i], 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300922
923 /* reset to 0 to enable all the queue first */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700924 trans_pcie->txq_ctx_active_msk = 0;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300925
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -0700926 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -0700927 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -0700928 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -0700929 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300930
Johannes Berg72c04ce2011-07-23 10:24:40 -0700931 for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300932 int fifo = queue_to_fifo[i].fifo;
933 int ac = queue_to_fifo[i].ac;
934
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700935 iwl_txq_ctx_activate(trans_pcie, i);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300936
937 if (fifo == IWL_TX_FIFO_UNUSED)
938 continue;
939
940 if (ac != IWL_AC_UNSET)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700941 iwl_set_swq_id(&trans_pcie->txq[i], ac, i);
942 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
943 fifo, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300944 }
945
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700946 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300947
948 /* Enable L1-Active */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700949 iwl_clear_bits_prph(bus(trans), APMG_PCIDEV_STT_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300950 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
951}
952
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700953/**
954 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
955 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700956static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700957{
958 int ch, txq_id;
959 unsigned long flags;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700960 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700961
962 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700963 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700964
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700965 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700966
967 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -0700968 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700969 iwl_write_direct32(bus(trans),
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700970 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700971 if (iwl_poll_direct_bit(bus(trans), FH_TSSR_TX_STATUS_REG,
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700972 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
973 1000))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700974 IWL_ERR(trans, "Failing on timeout while stopping"
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700975 " DMA channel %d [0x%08x]", ch,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700976 iwl_read_direct32(bus(trans),
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700977 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700978 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700979 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700980
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700981 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700982 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700983 return 0;
984 }
985
986 /* Unmap DMA from host system and free skb's */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700987 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
988 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700989
990 return 0;
991}
992
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800993static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700994{
995 unsigned long flags;
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800996 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700997
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800998 /* tell the device to stop sending interrupts */
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700999 spin_lock_irqsave(&trans->shrd->lock, flags);
1000 iwl_disable_interrupts(trans);
1001 spin_unlock_irqrestore(&trans->shrd->lock, flags);
1002
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001003 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001004 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001005
1006 /*
1007 * If a HW restart happens during firmware loading,
1008 * then the firmware loading might call this function
1009 * and later it might be called again due to the
1010 * restart. So don't process again if the device is
1011 * already dead.
1012 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001013 if (test_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status)) {
1014 iwl_trans_tx_stop(trans);
1015 iwl_trans_rx_stop(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001016
1017 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001018 iwl_write_prph(bus(trans), APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001019 APMG_CLK_VAL_DMA_CLK_RQT);
1020 udelay(5);
1021 }
1022
1023 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001024 iwl_clear_bit(bus(trans), CSR_GP_CNTRL,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001025 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001026
1027 /* Stop the device, and put it in low power state */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001028 iwl_apm_stop(priv(trans));
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001029
1030 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1031 * Clean again the interrupt here
1032 */
1033 spin_lock_irqsave(&trans->shrd->lock, flags);
1034 iwl_disable_interrupts(trans);
1035 spin_unlock_irqrestore(&trans->shrd->lock, flags);
1036
1037 /* wait to make sure we flush pending tasklet*/
1038 synchronize_irq(bus(trans)->irq);
1039 tasklet_kill(&trans_pcie->irq_tasklet);
1040
1041 /* stop and reset the on-board processor */
1042 iwl_write32(bus(trans), CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001043}
1044
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001045static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
Emmanuel Grumbach14991a92011-09-15 11:46:32 -07001046 struct iwl_device_cmd *dev_cmd, enum iwl_rxon_context_id ctx,
1047 u8 sta_id)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001048{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001049 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1050 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1051 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -07001052 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001053 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001054 struct iwl_tx_queue *txq;
1055 struct iwl_queue *q;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001056
1057 dma_addr_t phys_addr = 0;
1058 dma_addr_t txcmd_phys;
1059 dma_addr_t scratch_phys;
1060 u16 len, firstlen, secondlen;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001061 u16 seq_number = 0;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001062 u8 wait_write_ptr = 0;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001063 u8 txq_id;
1064 u8 tid = 0;
1065 bool is_agg = false;
1066 __le16 fc = hdr->frame_control;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001067 u8 hdr_len = ieee80211_hdrlen(fc);
1068
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001069 /*
1070 * Send this frame after DTIM -- there's a special queue
1071 * reserved for this for contexts that support AP mode.
1072 */
1073 if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
1074 txq_id = trans_pcie->mcast_queue[ctx];
1075
1076 /*
1077 * The microcode will clear the more data
1078 * bit in the last frame it transmits.
1079 */
1080 hdr->frame_control |=
1081 cpu_to_le16(IEEE80211_FCTL_MOREDATA);
1082 } else if (info->flags & IEEE80211_TX_CTL_TX_OFFCHAN)
1083 txq_id = IWL_AUX_QUEUE;
1084 else
1085 txq_id =
1086 trans_pcie->ac_to_queue[ctx][skb_get_queue_mapping(skb)];
1087
Johannes Berg164ae972011-10-10 07:26:53 -07001088 if (ieee80211_is_data_qos(fc) && !ieee80211_is_qos_nullfunc(fc)) {
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001089 u8 *qc = NULL;
1090 struct iwl_tid_data *tid_data;
1091 qc = ieee80211_get_qos_ctl(hdr);
1092 tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
1093 tid_data = &trans->shrd->tid_data[sta_id][tid];
1094
1095 if (WARN_ON_ONCE(tid >= IWL_MAX_TID_COUNT))
1096 return -1;
1097
1098 seq_number = tid_data->seq_number;
1099 seq_number &= IEEE80211_SCTL_SEQ;
1100 hdr->seq_ctrl = hdr->seq_ctrl &
1101 cpu_to_le16(IEEE80211_SCTL_FRAG);
1102 hdr->seq_ctrl |= cpu_to_le16(seq_number);
1103 seq_number += 0x10;
1104 /* aggregation is on for this <sta,tid> */
Emmanuel Grumbach08ecf102011-09-20 15:37:26 -07001105 if (info->flags & IEEE80211_TX_CTL_AMPDU) {
Emmanuel Grumbach9e8107e2011-10-10 07:27:03 -07001106 WARN_ON_ONCE(tid_data->agg.state != IWL_AGG_ON);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001107 txq_id = tid_data->agg.txq_id;
1108 is_agg = true;
1109 }
1110 }
1111
Emmanuel Grumbach02dc84f2011-09-22 15:14:50 -07001112 /* Copy MAC header from skb into command buffer */
1113 memcpy(tx_cmd->hdr, hdr, hdr_len);
1114
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001115 txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001116 q = &txq->q;
1117
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001118 /* Set up driver data for this TFD */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001119 txq->skbs[q->write_ptr] = skb;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001120 txq->cmd[q->write_ptr] = dev_cmd;
1121
1122 dev_cmd->hdr.cmd = REPLY_TX;
1123 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1124 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001125
1126 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1127 out_meta = &txq->meta[q->write_ptr];
1128
1129 /*
1130 * Use the first empty entry in this queue's command buffer array
1131 * to contain the Tx command and MAC header concatenated together
1132 * (payload data will be in another buffer).
1133 * Size of this varies, due to varying MAC header length.
1134 * If end is not dword aligned, we'll have 2 extra bytes at the end
1135 * of the MAC header (device reads on dword boundaries).
1136 * We'll tell device about this padding later.
1137 */
1138 len = sizeof(struct iwl_tx_cmd) +
1139 sizeof(struct iwl_cmd_header) + hdr_len;
1140 firstlen = (len + 3) & ~3;
1141
1142 /* Tell NIC about any 2-byte padding after MAC header */
1143 if (firstlen != len)
1144 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1145
1146 /* Physical address of this Tx command's header (not MAC header!),
1147 * within command buffer array. */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001148 txcmd_phys = dma_map_single(bus(trans)->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001149 &dev_cmd->hdr, firstlen,
1150 DMA_BIDIRECTIONAL);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001151 if (unlikely(dma_mapping_error(bus(trans)->dev, txcmd_phys)))
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001152 return -1;
1153 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1154 dma_unmap_len_set(out_meta, len, firstlen);
1155
1156 if (!ieee80211_has_morefrags(fc)) {
1157 txq->need_update = 1;
1158 } else {
1159 wait_write_ptr = 1;
1160 txq->need_update = 0;
1161 }
1162
1163 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1164 * if any (802.11 null frames have no payload). */
1165 secondlen = skb->len - hdr_len;
1166 if (secondlen > 0) {
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001167 phys_addr = dma_map_single(bus(trans)->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001168 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001169 if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) {
1170 dma_unmap_single(bus(trans)->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001171 dma_unmap_addr(out_meta, mapping),
1172 dma_unmap_len(out_meta, len),
1173 DMA_BIDIRECTIONAL);
1174 return -1;
1175 }
1176 }
1177
1178 /* Attach buffers to TFD */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001179 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001180 if (secondlen > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001181 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001182 secondlen, 0);
1183
1184 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1185 offsetof(struct iwl_tx_cmd, scratch);
1186
1187 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001188 dma_sync_single_for_cpu(bus(trans)->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001189 DMA_BIDIRECTIONAL);
1190 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1191 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1192
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001193 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001194 le16_to_cpu(dev_cmd->hdr.sequence));
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001195 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
1196 iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
1197 iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001198
1199 /* Set up entry for this TFD in Tx byte-count array */
Emmanuel Grumbach96f1f052011-12-16 07:53:18 -08001200 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001201
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001202 dma_sync_single_for_device(bus(trans)->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001203 DMA_BIDIRECTIONAL);
1204
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001205 trace_iwlwifi_dev_tx(priv(trans),
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001206 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1207 sizeof(struct iwl_tfd),
1208 &dev_cmd->hdr, firstlen,
1209 skb->data + hdr_len, secondlen);
1210
1211 /* Tell device the write index *just past* this latest filled TFD */
1212 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001213 iwl_txq_update_write_ptr(trans, txq);
1214
Johannes Berg164ae972011-10-10 07:26:53 -07001215 if (ieee80211_is_data_qos(fc) && !ieee80211_is_qos_nullfunc(fc)) {
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001216 trans->shrd->tid_data[sta_id][tid].tfds_in_queue++;
1217 if (!ieee80211_has_morefrags(fc))
1218 trans->shrd->tid_data[sta_id][tid].seq_number =
1219 seq_number;
1220 }
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001221
1222 /*
1223 * At this point the frame is "transmitted" successfully
1224 * and we will get a TX status notification eventually,
1225 * regardless of the value of ret. "ret" only indicates
1226 * whether or not we should update the write pointer.
1227 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001228 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001229 if (wait_write_ptr) {
1230 txq->need_update = 1;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001231 iwl_txq_update_write_ptr(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001232 } else {
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001233 iwl_stop_queue(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001234 }
1235 }
1236 return 0;
1237}
1238
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001239static void iwl_trans_pcie_kick_nic(struct iwl_trans *trans)
Emmanuel Grumbach56d90f42011-07-07 18:20:01 +03001240{
1241 /* Remove all resets to allow NIC to operate */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001242 iwl_write32(bus(trans), CSR_RESET, 0);
Emmanuel Grumbach56d90f42011-07-07 18:20:01 +03001243}
1244
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001245static int iwl_trans_pcie_request_irq(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001246{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001247 struct iwl_trans_pcie *trans_pcie =
1248 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001249 int err;
1250
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001251 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cbac2011-07-20 17:51:22 -07001252
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001253 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1254 iwl_irq_tasklet, (unsigned long)trans);
1255
1256 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001257
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001258 err = request_irq(bus(trans)->irq, iwl_isr_ict, IRQF_SHARED,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001259 DRV_NAME, trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001260 if (err) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001261 IWL_ERR(trans, "Error allocating IRQ %d\n", bus(trans)->irq);
1262 iwl_free_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001263 return err;
1264 }
1265
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001266 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001267 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001268}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001269
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001270static int iwlagn_txq_check_empty(struct iwl_trans *trans,
1271 int sta_id, u8 tid, int txq_id)
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001272{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001273 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1274 struct iwl_queue *q = &trans_pcie->txq[txq_id].q;
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001275 struct iwl_tid_data *tid_data = &trans->shrd->tid_data[sta_id][tid];
1276
1277 lockdep_assert_held(&trans->shrd->sta_lock);
1278
1279 switch (trans->shrd->tid_data[sta_id][tid].agg.state) {
1280 case IWL_EMPTYING_HW_QUEUE_DELBA:
1281 /* We are reclaiming the last packet of the */
1282 /* aggregated HW queue */
1283 if ((txq_id == tid_data->agg.txq_id) &&
1284 (q->read_ptr == q->write_ptr)) {
1285 IWL_DEBUG_HT(trans,
1286 "HW queue empty: continue DELBA flow\n");
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -07001287 iwl_trans_pcie_txq_agg_disable(trans, txq_id);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001288 tid_data->agg.state = IWL_AGG_OFF;
1289 iwl_stop_tx_ba_trans_ready(priv(trans),
1290 NUM_IWL_RXON_CTX,
1291 sta_id, tid);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001292 iwl_wake_queue(trans, &trans_pcie->txq[txq_id]);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001293 }
1294 break;
1295 case IWL_EMPTYING_HW_QUEUE_ADDBA:
1296 /* We are reclaiming the last packet of the queue */
1297 if (tid_data->tfds_in_queue == 0) {
1298 IWL_DEBUG_HT(trans,
1299 "HW queue empty: continue ADDBA flow\n");
1300 tid_data->agg.state = IWL_AGG_ON;
1301 iwl_start_tx_ba_trans_ready(priv(trans),
1302 NUM_IWL_RXON_CTX,
1303 sta_id, tid);
1304 }
1305 break;
Emmanuel Grumbach21023e22011-09-15 11:46:34 -07001306 default:
1307 break;
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001308 }
1309
1310 return 0;
1311}
1312
1313static void iwl_free_tfds_in_queue(struct iwl_trans *trans,
1314 int sta_id, int tid, int freed)
1315{
1316 lockdep_assert_held(&trans->shrd->sta_lock);
1317
1318 if (trans->shrd->tid_data[sta_id][tid].tfds_in_queue >= freed)
1319 trans->shrd->tid_data[sta_id][tid].tfds_in_queue -= freed;
1320 else {
1321 IWL_DEBUG_TX(trans, "free more than tfds_in_queue (%u:%d)\n",
1322 trans->shrd->tid_data[sta_id][tid].tfds_in_queue,
1323 freed);
1324 trans->shrd->tid_data[sta_id][tid].tfds_in_queue = 0;
1325 }
1326}
1327
1328static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int sta_id, int tid,
1329 int txq_id, int ssn, u32 status,
1330 struct sk_buff_head *skbs)
1331{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001332 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1333 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbach21023e22011-09-15 11:46:34 -07001334 enum iwl_agg_state agg_state;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001335 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1336 int tfd_num = ssn & (txq->q.n_bd - 1);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001337 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001338 bool cond;
1339
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001340 txq->time_stamp = jiffies;
1341
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001342 if (txq->sched_retry) {
1343 agg_state =
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001344 trans->shrd->tid_data[txq->sta_id][txq->tid].agg.state;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001345 cond = (agg_state != IWL_EMPTYING_HW_QUEUE_DELBA);
1346 } else {
1347 cond = (status != TX_STATUS_FAIL_PASSIVE_NO_RX);
1348 }
1349
1350 if (txq->q.read_ptr != tfd_num) {
1351 IWL_DEBUG_TX_REPLY(trans, "Retry scheduler reclaim "
1352 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
1353 ssn , tfd_num, txq_id, txq->swq_id);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001354 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001355 if (iwl_queue_space(&txq->q) > txq->q.low_mark && cond)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001356 iwl_wake_queue(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001357 }
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001358
1359 iwl_free_tfds_in_queue(trans, sta_id, tid, freed);
1360 iwlagn_txq_check_empty(trans, sta_id, tid, txq_id);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001361}
1362
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001363static void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001364{
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001365 iwl_trans_pcie_tx_free(trans);
1366 iwl_trans_pcie_rx_free(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001367 free_irq(bus(trans)->irq, trans);
1368 iwl_free_isr_ict(trans);
1369 trans->shrd->trans = NULL;
1370 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001371}
1372
Johannes Bergc01a4042011-09-15 11:46:45 -07001373#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001374static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1375{
1376 /*
1377 * This function is called when system goes into suspend state
Wey-Yi Guyade4c642011-10-10 07:27:11 -07001378 * mac80211 will call iwlagn_mac_stop() from the mac80211 suspend
1379 * function first but since iwlagn_mac_stop() has no knowledge of
1380 * who the caller is,
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001381 * it will not call apm_ops.stop() to stop the DMA operation.
1382 * Calling apm_ops.stop here to make sure we stop the DMA.
1383 *
1384 * But of course ... if we have configured WoWLAN then we did other
1385 * things already :-)
1386 */
Johannes Bergd36120c2011-10-10 07:26:57 -07001387 if (!trans->shrd->wowlan) {
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001388 iwl_apm_stop(priv(trans));
Johannes Bergd36120c2011-10-10 07:26:57 -07001389 } else {
1390 iwl_disable_interrupts(trans);
1391 iwl_clear_bit(bus(trans), CSR_GP_CNTRL,
1392 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1393 }
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001394
1395 return 0;
1396}
1397
1398static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1399{
1400 bool hw_rfkill = false;
1401
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001402 iwl_enable_interrupts(trans);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001403
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001404 if (!(iwl_read32(bus(trans), CSR_GP_CNTRL) &
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001405 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
1406 hw_rfkill = true;
1407
1408 if (hw_rfkill)
1409 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1410 else
1411 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1412
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001413 iwl_set_hw_rfkill_state(priv(trans), hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001414
1415 return 0;
1416}
Johannes Bergc01a4042011-09-15 11:46:45 -07001417#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001418
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001419static void iwl_trans_pcie_wake_any_queue(struct iwl_trans *trans,
Emmanuel Grumbach14991a92011-09-15 11:46:32 -07001420 enum iwl_rxon_context_id ctx)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001421{
1422 u8 ac, txq_id;
1423 struct iwl_trans_pcie *trans_pcie =
1424 IWL_TRANS_GET_PCIE_TRANS(trans);
1425
1426 for (ac = 0; ac < AC_NUM; ac++) {
1427 txq_id = trans_pcie->ac_to_queue[ctx][ac];
1428 IWL_DEBUG_INFO(trans, "Queue Status: Q[%d] %s\n",
1429 ac,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001430 (atomic_read(&trans_pcie->queue_stop_count[ac]) > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001431 ? "stopped" : "awake");
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001432 iwl_wake_queue(trans, &trans_pcie->txq[txq_id]);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001433 }
1434}
1435
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001436const struct iwl_trans_ops trans_ops_pcie;
1437
1438static struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd)
1439{
1440 struct iwl_trans *iwl_trans = kzalloc(sizeof(struct iwl_trans) +
1441 sizeof(struct iwl_trans_pcie),
1442 GFP_KERNEL);
1443 if (iwl_trans) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001444 struct iwl_trans_pcie *trans_pcie =
1445 IWL_TRANS_GET_PCIE_TRANS(iwl_trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001446 iwl_trans->ops = &trans_ops_pcie;
1447 iwl_trans->shrd = shrd;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001448 trans_pcie->trans = iwl_trans;
Emmanuel Grumbach72012472011-08-25 23:11:07 -07001449 spin_lock_init(&iwl_trans->hcmd_lock);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001450 }
1451
1452 return iwl_trans;
1453}
1454
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001455static void iwl_trans_pcie_stop_queue(struct iwl_trans *trans, int txq_id)
1456{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001457 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1458
1459 iwl_stop_queue(trans, &trans_pcie->txq[txq_id]);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001460}
1461
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001462#define IWL_FLUSH_WAIT_MS 2000
1463
1464static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1465{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001466 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001467 struct iwl_tx_queue *txq;
1468 struct iwl_queue *q;
1469 int cnt;
1470 unsigned long now = jiffies;
1471 int ret = 0;
1472
1473 /* waiting for all the tx frames complete might take a while */
1474 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
1475 if (cnt == trans->shrd->cmd_queue)
1476 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001477 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001478 q = &txq->q;
1479 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1480 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1481 msleep(1);
1482
1483 if (q->read_ptr != q->write_ptr) {
1484 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1485 ret = -ETIMEDOUT;
1486 break;
1487 }
1488 }
1489 return ret;
1490}
1491
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001492/*
1493 * On every watchdog tick we check (latest) time stamp. If it does not
1494 * change during timeout period and queue is not empty we reset firmware.
1495 */
1496static int iwl_trans_pcie_check_stuck_queue(struct iwl_trans *trans, int cnt)
1497{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001498 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1499 struct iwl_tx_queue *txq = &trans_pcie->txq[cnt];
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001500 struct iwl_queue *q = &txq->q;
1501 unsigned long timeout;
1502
1503 if (q->read_ptr == q->write_ptr) {
1504 txq->time_stamp = jiffies;
1505 return 0;
1506 }
1507
1508 timeout = txq->time_stamp +
1509 msecs_to_jiffies(hw_params(trans).wd_timeout);
1510
1511 if (time_after(jiffies, timeout)) {
1512 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", q->id,
1513 hw_params(trans).wd_timeout);
Wey-Yi Guy05f8a092011-09-06 09:31:22 -07001514 IWL_ERR(trans, "Current read_ptr %d write_ptr %d\n",
1515 q->read_ptr, q->write_ptr);
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001516 return 1;
1517 }
1518
1519 return 0;
1520}
1521
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001522static const char *get_fh_string(int cmd)
1523{
1524 switch (cmd) {
1525 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1526 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1527 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1528 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1529 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1530 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1531 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1532 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1533 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1534 default:
1535 return "UNKNOWN";
1536 }
1537}
1538
1539int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1540{
1541 int i;
1542#ifdef CONFIG_IWLWIFI_DEBUG
1543 int pos = 0;
1544 size_t bufsz = 0;
1545#endif
1546 static const u32 fh_tbl[] = {
1547 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1548 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1549 FH_RSCSR_CHNL0_WPTR,
1550 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1551 FH_MEM_RSSR_SHARED_CTRL_REG,
1552 FH_MEM_RSSR_RX_STATUS_REG,
1553 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1554 FH_TSSR_TX_STATUS_REG,
1555 FH_TSSR_TX_ERROR_REG
1556 };
1557#ifdef CONFIG_IWLWIFI_DEBUG
1558 if (display) {
1559 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1560 *buf = kmalloc(bufsz, GFP_KERNEL);
1561 if (!*buf)
1562 return -ENOMEM;
1563 pos += scnprintf(*buf + pos, bufsz - pos,
1564 "FH register values:\n");
1565 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1566 pos += scnprintf(*buf + pos, bufsz - pos,
1567 " %34s: 0X%08x\n",
1568 get_fh_string(fh_tbl[i]),
1569 iwl_read_direct32(bus(trans), fh_tbl[i]));
1570 }
1571 return pos;
1572 }
1573#endif
1574 IWL_ERR(trans, "FH register values:\n");
1575 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1576 IWL_ERR(trans, " %34s: 0X%08x\n",
1577 get_fh_string(fh_tbl[i]),
1578 iwl_read_direct32(bus(trans), fh_tbl[i]));
1579 }
1580 return 0;
1581}
1582
1583static const char *get_csr_string(int cmd)
1584{
1585 switch (cmd) {
1586 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1587 IWL_CMD(CSR_INT_COALESCING);
1588 IWL_CMD(CSR_INT);
1589 IWL_CMD(CSR_INT_MASK);
1590 IWL_CMD(CSR_FH_INT_STATUS);
1591 IWL_CMD(CSR_GPIO_IN);
1592 IWL_CMD(CSR_RESET);
1593 IWL_CMD(CSR_GP_CNTRL);
1594 IWL_CMD(CSR_HW_REV);
1595 IWL_CMD(CSR_EEPROM_REG);
1596 IWL_CMD(CSR_EEPROM_GP);
1597 IWL_CMD(CSR_OTP_GP_REG);
1598 IWL_CMD(CSR_GIO_REG);
1599 IWL_CMD(CSR_GP_UCODE_REG);
1600 IWL_CMD(CSR_GP_DRIVER_REG);
1601 IWL_CMD(CSR_UCODE_DRV_GP1);
1602 IWL_CMD(CSR_UCODE_DRV_GP2);
1603 IWL_CMD(CSR_LED_REG);
1604 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1605 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1606 IWL_CMD(CSR_ANA_PLL_CFG);
1607 IWL_CMD(CSR_HW_REV_WA_REG);
1608 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1609 default:
1610 return "UNKNOWN";
1611 }
1612}
1613
1614void iwl_dump_csr(struct iwl_trans *trans)
1615{
1616 int i;
1617 static const u32 csr_tbl[] = {
1618 CSR_HW_IF_CONFIG_REG,
1619 CSR_INT_COALESCING,
1620 CSR_INT,
1621 CSR_INT_MASK,
1622 CSR_FH_INT_STATUS,
1623 CSR_GPIO_IN,
1624 CSR_RESET,
1625 CSR_GP_CNTRL,
1626 CSR_HW_REV,
1627 CSR_EEPROM_REG,
1628 CSR_EEPROM_GP,
1629 CSR_OTP_GP_REG,
1630 CSR_GIO_REG,
1631 CSR_GP_UCODE_REG,
1632 CSR_GP_DRIVER_REG,
1633 CSR_UCODE_DRV_GP1,
1634 CSR_UCODE_DRV_GP2,
1635 CSR_LED_REG,
1636 CSR_DRAM_INT_TBL_REG,
1637 CSR_GIO_CHICKEN_BITS,
1638 CSR_ANA_PLL_CFG,
1639 CSR_HW_REV_WA_REG,
1640 CSR_DBG_HPET_MEM_REG
1641 };
1642 IWL_ERR(trans, "CSR values:\n");
1643 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1644 "CSR_INT_PERIODIC_REG)\n");
1645 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1646 IWL_ERR(trans, " %25s: 0X%08x\n",
1647 get_csr_string(csr_tbl[i]),
1648 iwl_read32(bus(trans), csr_tbl[i]));
1649 }
1650}
1651
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001652#ifdef CONFIG_IWLWIFI_DEBUGFS
1653/* create and remove of files */
1654#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001655 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001656 &iwl_dbgfs_##name##_ops)) \
1657 return -ENOMEM; \
1658} while (0)
1659
1660/* file operation */
1661#define DEBUGFS_READ_FUNC(name) \
1662static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1663 char __user *user_buf, \
1664 size_t count, loff_t *ppos);
1665
1666#define DEBUGFS_WRITE_FUNC(name) \
1667static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1668 const char __user *user_buf, \
1669 size_t count, loff_t *ppos);
1670
1671
1672static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
1673{
1674 file->private_data = inode->i_private;
1675 return 0;
1676}
1677
1678#define DEBUGFS_READ_FILE_OPS(name) \
1679 DEBUGFS_READ_FUNC(name); \
1680static const struct file_operations iwl_dbgfs_##name##_ops = { \
1681 .read = iwl_dbgfs_##name##_read, \
1682 .open = iwl_dbgfs_open_file_generic, \
1683 .llseek = generic_file_llseek, \
1684};
1685
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001686#define DEBUGFS_WRITE_FILE_OPS(name) \
1687 DEBUGFS_WRITE_FUNC(name); \
1688static const struct file_operations iwl_dbgfs_##name##_ops = { \
1689 .write = iwl_dbgfs_##name##_write, \
1690 .open = iwl_dbgfs_open_file_generic, \
1691 .llseek = generic_file_llseek, \
1692};
1693
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001694#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1695 DEBUGFS_READ_FUNC(name); \
1696 DEBUGFS_WRITE_FUNC(name); \
1697static const struct file_operations iwl_dbgfs_##name##_ops = { \
1698 .write = iwl_dbgfs_##name##_write, \
1699 .read = iwl_dbgfs_##name##_read, \
1700 .open = iwl_dbgfs_open_file_generic, \
1701 .llseek = generic_file_llseek, \
1702};
1703
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001704static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1705 char __user *user_buf,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001706 size_t count, loff_t *ppos)
1707{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001708 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001709 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001710 struct iwl_tx_queue *txq;
1711 struct iwl_queue *q;
1712 char *buf;
1713 int pos = 0;
1714 int cnt;
1715 int ret;
Emmanuel Grumbachfd656932011-08-25 23:11:19 -07001716 const size_t bufsz = sizeof(char) * 64 * hw_params(trans).max_txq_num;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001717
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001718 if (!trans_pcie->txq) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001719 IWL_ERR(trans, "txq not ready\n");
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001720 return -EAGAIN;
1721 }
1722 buf = kzalloc(bufsz, GFP_KERNEL);
1723 if (!buf)
1724 return -ENOMEM;
1725
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001726 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001727 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001728 q = &txq->q;
1729 pos += scnprintf(buf + pos, bufsz - pos,
1730 "hwq %.2d: read=%u write=%u stop=%d"
1731 " swq_id=%#.2x (ac %d/hwq %d)\n",
1732 cnt, q->read_ptr, q->write_ptr,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001733 !!test_bit(cnt, trans_pcie->queue_stopped),
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001734 txq->swq_id, txq->swq_id & 3,
1735 (txq->swq_id >> 2) & 0x1f);
1736 if (cnt >= 4)
1737 continue;
1738 /* for the ACs, display the stop count too */
1739 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001740 " stop-count: %d\n",
1741 atomic_read(&trans_pcie->queue_stop_count[cnt]));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001742 }
1743 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1744 kfree(buf);
1745 return ret;
1746}
1747
1748static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1749 char __user *user_buf,
1750 size_t count, loff_t *ppos) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001751 struct iwl_trans *trans = file->private_data;
1752 struct iwl_trans_pcie *trans_pcie =
1753 IWL_TRANS_GET_PCIE_TRANS(trans);
1754 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001755 char buf[256];
1756 int pos = 0;
1757 const size_t bufsz = sizeof(buf);
1758
1759 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1760 rxq->read);
1761 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1762 rxq->write);
1763 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1764 rxq->free_count);
1765 if (rxq->rb_stts) {
1766 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1767 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1768 } else {
1769 pos += scnprintf(buf + pos, bufsz - pos,
1770 "closed_rb_num: Not Allocated\n");
1771 }
1772 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1773}
1774
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001775static ssize_t iwl_dbgfs_log_event_read(struct file *file,
1776 char __user *user_buf,
1777 size_t count, loff_t *ppos)
1778{
1779 struct iwl_trans *trans = file->private_data;
1780 char *buf;
1781 int pos = 0;
1782 ssize_t ret = -ENOMEM;
1783
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07001784 ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001785 if (buf) {
1786 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1787 kfree(buf);
1788 }
1789 return ret;
1790}
1791
1792static ssize_t iwl_dbgfs_log_event_write(struct file *file,
1793 const char __user *user_buf,
1794 size_t count, loff_t *ppos)
1795{
1796 struct iwl_trans *trans = file->private_data;
1797 u32 event_log_flag;
1798 char buf[8];
1799 int buf_size;
1800
1801 memset(buf, 0, sizeof(buf));
1802 buf_size = min(count, sizeof(buf) - 1);
1803 if (copy_from_user(buf, user_buf, buf_size))
1804 return -EFAULT;
1805 if (sscanf(buf, "%d", &event_log_flag) != 1)
1806 return -EFAULT;
1807 if (event_log_flag == 1)
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07001808 iwl_dump_nic_event_log(trans, true, NULL, false);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001809
1810 return count;
1811}
1812
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001813static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1814 char __user *user_buf,
1815 size_t count, loff_t *ppos) {
1816
1817 struct iwl_trans *trans = file->private_data;
1818 struct iwl_trans_pcie *trans_pcie =
1819 IWL_TRANS_GET_PCIE_TRANS(trans);
1820 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1821
1822 int pos = 0;
1823 char *buf;
1824 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1825 ssize_t ret;
1826
1827 buf = kzalloc(bufsz, GFP_KERNEL);
1828 if (!buf) {
1829 IWL_ERR(trans, "Can not allocate Buffer\n");
1830 return -ENOMEM;
1831 }
1832
1833 pos += scnprintf(buf + pos, bufsz - pos,
1834 "Interrupt Statistics Report:\n");
1835
1836 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1837 isr_stats->hw);
1838 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1839 isr_stats->sw);
1840 if (isr_stats->sw || isr_stats->hw) {
1841 pos += scnprintf(buf + pos, bufsz - pos,
1842 "\tLast Restarting Code: 0x%X\n",
1843 isr_stats->err_code);
1844 }
1845#ifdef CONFIG_IWLWIFI_DEBUG
1846 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1847 isr_stats->sch);
1848 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1849 isr_stats->alive);
1850#endif
1851 pos += scnprintf(buf + pos, bufsz - pos,
1852 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1853
1854 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1855 isr_stats->ctkill);
1856
1857 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1858 isr_stats->wakeup);
1859
1860 pos += scnprintf(buf + pos, bufsz - pos,
1861 "Rx command responses:\t\t %u\n", isr_stats->rx);
1862
1863 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1864 isr_stats->tx);
1865
1866 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1867 isr_stats->unhandled);
1868
1869 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1870 kfree(buf);
1871 return ret;
1872}
1873
1874static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1875 const char __user *user_buf,
1876 size_t count, loff_t *ppos)
1877{
1878 struct iwl_trans *trans = file->private_data;
1879 struct iwl_trans_pcie *trans_pcie =
1880 IWL_TRANS_GET_PCIE_TRANS(trans);
1881 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1882
1883 char buf[8];
1884 int buf_size;
1885 u32 reset_flag;
1886
1887 memset(buf, 0, sizeof(buf));
1888 buf_size = min(count, sizeof(buf) - 1);
1889 if (copy_from_user(buf, user_buf, buf_size))
1890 return -EFAULT;
1891 if (sscanf(buf, "%x", &reset_flag) != 1)
1892 return -EFAULT;
1893 if (reset_flag == 0)
1894 memset(isr_stats, 0, sizeof(*isr_stats));
1895
1896 return count;
1897}
1898
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001899static ssize_t iwl_dbgfs_csr_write(struct file *file,
1900 const char __user *user_buf,
1901 size_t count, loff_t *ppos)
1902{
1903 struct iwl_trans *trans = file->private_data;
1904 char buf[8];
1905 int buf_size;
1906 int csr;
1907
1908 memset(buf, 0, sizeof(buf));
1909 buf_size = min(count, sizeof(buf) - 1);
1910 if (copy_from_user(buf, user_buf, buf_size))
1911 return -EFAULT;
1912 if (sscanf(buf, "%d", &csr) != 1)
1913 return -EFAULT;
1914
1915 iwl_dump_csr(trans);
1916
1917 return count;
1918}
1919
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001920static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1921 char __user *user_buf,
1922 size_t count, loff_t *ppos)
1923{
1924 struct iwl_trans *trans = file->private_data;
1925 char *buf;
1926 int pos = 0;
1927 ssize_t ret = -EFAULT;
1928
1929 ret = pos = iwl_dump_fh(trans, &buf, true);
1930 if (buf) {
1931 ret = simple_read_from_buffer(user_buf,
1932 count, ppos, buf, pos);
1933 kfree(buf);
1934 }
1935
1936 return ret;
1937}
1938
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001939DEBUGFS_READ_WRITE_FILE_OPS(log_event);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001940DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001941DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001942DEBUGFS_READ_FILE_OPS(rx_queue);
1943DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001944DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001945
1946/*
1947 * Create the debugfs files and directories
1948 *
1949 */
1950static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1951 struct dentry *dir)
1952{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001953 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1954 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001955 DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001956 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001957 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1958 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001959 return 0;
1960}
1961#else
1962static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1963 struct dentry *dir)
1964{ return 0; }
1965
1966#endif /*CONFIG_IWLWIFI_DEBUGFS */
1967
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001968const struct iwl_trans_ops trans_ops_pcie = {
1969 .alloc = iwl_trans_pcie_alloc,
1970 .request_irq = iwl_trans_pcie_request_irq,
1971 .start_device = iwl_trans_pcie_start_device,
1972 .prepare_card_hw = iwl_trans_pcie_prepare_card_hw,
1973 .stop_device = iwl_trans_pcie_stop_device,
1974
1975 .tx_start = iwl_trans_pcie_tx_start,
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001976 .wake_any_queue = iwl_trans_pcie_wake_any_queue,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001977
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001978 .send_cmd = iwl_trans_pcie_send_cmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001979
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001980 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001981 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001982
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -07001983 .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
Emmanuel Grumbach288712a2011-08-25 23:11:25 -07001984 .tx_agg_alloc = iwl_trans_pcie_tx_agg_alloc,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07001985 .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001986
1987 .kick_nic = iwl_trans_pcie_kick_nic,
1988
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001989 .free = iwl_trans_pcie_free,
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001990 .stop_queue = iwl_trans_pcie_stop_queue,
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001991
1992 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001993
1994 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001995 .check_stuck_queue = iwl_trans_pcie_check_stuck_queue,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001996
Johannes Bergc01a4042011-09-15 11:46:45 -07001997#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001998 .suspend = iwl_trans_pcie_suspend,
1999 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07002000#endif
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002001};