blob: 633e6d023c0d5ed6d4a3eb9b4f0cd777a62ee526 [file] [log] [blame]
Marek Szyprowski740a01e2016-02-18 15:12:58 +01001/*
2 * Copyright (c) 2011,2016 Samsung Electronics Co., Ltd.
KyongHo Cho2a965362012-05-12 05:56:09 +09003 * http://www.samsung.com
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10#ifdef CONFIG_EXYNOS_IOMMU_DEBUG
11#define DEBUG
12#endif
13
KyongHo Cho2a965362012-05-12 05:56:09 +090014#include <linux/clk.h>
Marek Szyprowski8ed55c82015-05-19 15:20:36 +020015#include <linux/dma-mapping.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090016#include <linux/err.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020017#include <linux/io.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090018#include <linux/iommu.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020019#include <linux/interrupt.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090020#include <linux/list.h>
Marek Szyprowski8ed55c82015-05-19 15:20:36 +020021#include <linux/of.h>
22#include <linux/of_iommu.h>
23#include <linux/of_platform.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020024#include <linux/platform_device.h>
25#include <linux/pm_runtime.h>
26#include <linux/slab.h>
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +010027#include <linux/dma-iommu.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090028
Cho KyongHod09d78f2014-05-12 11:44:58 +053029typedef u32 sysmmu_iova_t;
30typedef u32 sysmmu_pte_t;
31
Sachin Kamatf171aba2014-08-04 10:06:28 +053032/* We do not consider super section mapping (16MB) */
KyongHo Cho2a965362012-05-12 05:56:09 +090033#define SECT_ORDER 20
34#define LPAGE_ORDER 16
35#define SPAGE_ORDER 12
36
37#define SECT_SIZE (1 << SECT_ORDER)
38#define LPAGE_SIZE (1 << LPAGE_ORDER)
39#define SPAGE_SIZE (1 << SPAGE_ORDER)
40
41#define SECT_MASK (~(SECT_SIZE - 1))
42#define LPAGE_MASK (~(LPAGE_SIZE - 1))
43#define SPAGE_MASK (~(SPAGE_SIZE - 1))
44
Cho KyongHo66a7ed82014-05-12 11:45:04 +053045#define lv1ent_fault(sent) ((*(sent) == ZERO_LV2LINK) || \
46 ((*(sent) & 3) == 0) || ((*(sent) & 3) == 3))
47#define lv1ent_zero(sent) (*(sent) == ZERO_LV2LINK)
48#define lv1ent_page_zero(sent) ((*(sent) & 3) == 1)
49#define lv1ent_page(sent) ((*(sent) != ZERO_LV2LINK) && \
50 ((*(sent) & 3) == 1))
KyongHo Cho2a965362012-05-12 05:56:09 +090051#define lv1ent_section(sent) ((*(sent) & 3) == 2)
52
53#define lv2ent_fault(pent) ((*(pent) & 3) == 0)
54#define lv2ent_small(pent) ((*(pent) & 2) == 2)
55#define lv2ent_large(pent) ((*(pent) & 3) == 1)
56
Marek Szyprowski740a01e2016-02-18 15:12:58 +010057/*
58 * v1.x - v3.x SYSMMU supports 32bit physical and 32bit virtual address spaces
59 * v5.0 introduced support for 36bit physical address space by shifting
60 * all page entry values by 4 bits.
61 * All SYSMMU controllers in the system support the address spaces of the same
62 * size, so PG_ENT_SHIFT can be initialized on first SYSMMU probe to proper
63 * value (0 or 4).
64 */
65static short PG_ENT_SHIFT = -1;
66#define SYSMMU_PG_ENT_SHIFT 0
67#define SYSMMU_V5_PG_ENT_SHIFT 4
KyongHo Cho2a965362012-05-12 05:56:09 +090068
Marek Szyprowski740a01e2016-02-18 15:12:58 +010069#define sect_to_phys(ent) (((phys_addr_t) ent) << PG_ENT_SHIFT)
70#define section_phys(sent) (sect_to_phys(*(sent)) & SECT_MASK)
71#define section_offs(iova) (iova & (SECT_SIZE - 1))
72#define lpage_phys(pent) (sect_to_phys(*(pent)) & LPAGE_MASK)
73#define lpage_offs(iova) (iova & (LPAGE_SIZE - 1))
74#define spage_phys(pent) (sect_to_phys(*(pent)) & SPAGE_MASK)
75#define spage_offs(iova) (iova & (SPAGE_SIZE - 1))
KyongHo Cho2a965362012-05-12 05:56:09 +090076
77#define NUM_LV1ENTRIES 4096
Cho KyongHod09d78f2014-05-12 11:44:58 +053078#define NUM_LV2ENTRIES (SECT_SIZE / SPAGE_SIZE)
KyongHo Cho2a965362012-05-12 05:56:09 +090079
Cho KyongHod09d78f2014-05-12 11:44:58 +053080static u32 lv1ent_offset(sysmmu_iova_t iova)
81{
82 return iova >> SECT_ORDER;
83}
84
85static u32 lv2ent_offset(sysmmu_iova_t iova)
86{
87 return (iova >> SPAGE_ORDER) & (NUM_LV2ENTRIES - 1);
88}
89
Marek Szyprowski5e3435e2016-02-18 15:12:50 +010090#define LV1TABLE_SIZE (NUM_LV1ENTRIES * sizeof(sysmmu_pte_t))
Cho KyongHod09d78f2014-05-12 11:44:58 +053091#define LV2TABLE_SIZE (NUM_LV2ENTRIES * sizeof(sysmmu_pte_t))
KyongHo Cho2a965362012-05-12 05:56:09 +090092
93#define SPAGES_PER_LPAGE (LPAGE_SIZE / SPAGE_SIZE)
Marek Szyprowski740a01e2016-02-18 15:12:58 +010094#define lv2table_base(sent) (sect_to_phys(*(sent) & 0xFFFFFFC0))
KyongHo Cho2a965362012-05-12 05:56:09 +090095
Marek Szyprowski740a01e2016-02-18 15:12:58 +010096#define mk_lv1ent_sect(pa) ((pa >> PG_ENT_SHIFT) | 2)
97#define mk_lv1ent_page(pa) ((pa >> PG_ENT_SHIFT) | 1)
98#define mk_lv2ent_lpage(pa) ((pa >> PG_ENT_SHIFT) | 1)
99#define mk_lv2ent_spage(pa) ((pa >> PG_ENT_SHIFT) | 2)
KyongHo Cho2a965362012-05-12 05:56:09 +0900100
101#define CTRL_ENABLE 0x5
102#define CTRL_BLOCK 0x7
103#define CTRL_DISABLE 0x0
104
Cho KyongHoeeb51842014-05-12 11:45:03 +0530105#define CFG_LRU 0x1
106#define CFG_QOS(n) ((n & 0xF) << 7)
Cho KyongHoeeb51842014-05-12 11:45:03 +0530107#define CFG_ACGEN (1 << 24) /* System MMU 3.3 only */
108#define CFG_SYSSEL (1 << 22) /* System MMU 3.2 only */
109#define CFG_FLPDCACHE (1 << 20) /* System MMU 3.2+ only */
110
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100111/* common registers */
KyongHo Cho2a965362012-05-12 05:56:09 +0900112#define REG_MMU_CTRL 0x000
113#define REG_MMU_CFG 0x004
114#define REG_MMU_STATUS 0x008
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100115#define REG_MMU_VERSION 0x034
116
117#define MMU_MAJ_VER(val) ((val) >> 7)
118#define MMU_MIN_VER(val) ((val) & 0x7F)
119#define MMU_RAW_VER(reg) (((reg) >> 21) & ((1 << 11) - 1)) /* 11 bits */
120
121#define MAKE_MMU_VER(maj, min) ((((maj) & 0xF) << 7) | ((min) & 0x7F))
122
123/* v1.x - v3.x registers */
KyongHo Cho2a965362012-05-12 05:56:09 +0900124#define REG_MMU_FLUSH 0x00C
125#define REG_MMU_FLUSH_ENTRY 0x010
126#define REG_PT_BASE_ADDR 0x014
127#define REG_INT_STATUS 0x018
128#define REG_INT_CLEAR 0x01C
129
130#define REG_PAGE_FAULT_ADDR 0x024
131#define REG_AW_FAULT_ADDR 0x028
132#define REG_AR_FAULT_ADDR 0x02C
133#define REG_DEFAULT_SLAVE_ADDR 0x030
134
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100135/* v5.x registers */
136#define REG_V5_PT_BASE_PFN 0x00C
137#define REG_V5_MMU_FLUSH_ALL 0x010
138#define REG_V5_MMU_FLUSH_ENTRY 0x014
139#define REG_V5_INT_STATUS 0x060
140#define REG_V5_INT_CLEAR 0x064
141#define REG_V5_FAULT_AR_VA 0x070
142#define REG_V5_FAULT_AW_VA 0x080
KyongHo Cho2a965362012-05-12 05:56:09 +0900143
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530144#define has_sysmmu(dev) (dev->archdata.iommu != NULL)
145
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100146static struct device *dma_dev;
Cho KyongHo734c3c72014-05-12 11:44:48 +0530147static struct kmem_cache *lv2table_kmem_cache;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530148static sysmmu_pte_t *zero_lv2_table;
149#define ZERO_LV2LINK mk_lv1ent_page(virt_to_phys(zero_lv2_table))
Cho KyongHo734c3c72014-05-12 11:44:48 +0530150
Cho KyongHod09d78f2014-05-12 11:44:58 +0530151static sysmmu_pte_t *section_entry(sysmmu_pte_t *pgtable, sysmmu_iova_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900152{
153 return pgtable + lv1ent_offset(iova);
154}
155
Cho KyongHod09d78f2014-05-12 11:44:58 +0530156static sysmmu_pte_t *page_entry(sysmmu_pte_t *sent, sysmmu_iova_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900157{
Cho KyongHod09d78f2014-05-12 11:44:58 +0530158 return (sysmmu_pte_t *)phys_to_virt(
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530159 lv2table_base(sent)) + lv2ent_offset(iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900160}
161
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100162/*
163 * IOMMU fault information register
164 */
165struct sysmmu_fault_info {
166 unsigned int bit; /* bit number in STATUS register */
167 unsigned short addr_reg; /* register to read VA fault address */
168 const char *name; /* human readable fault name */
169 unsigned int type; /* fault type for report_iommu_fault */
KyongHo Cho2a965362012-05-12 05:56:09 +0900170};
171
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100172static const struct sysmmu_fault_info sysmmu_faults[] = {
173 { 0, REG_PAGE_FAULT_ADDR, "PAGE", IOMMU_FAULT_READ },
174 { 1, REG_AR_FAULT_ADDR, "AR MULTI-HIT", IOMMU_FAULT_READ },
175 { 2, REG_AW_FAULT_ADDR, "AW MULTI-HIT", IOMMU_FAULT_WRITE },
176 { 3, REG_DEFAULT_SLAVE_ADDR, "BUS ERROR", IOMMU_FAULT_READ },
177 { 4, REG_AR_FAULT_ADDR, "AR SECURITY PROTECTION", IOMMU_FAULT_READ },
178 { 5, REG_AR_FAULT_ADDR, "AR ACCESS PROTECTION", IOMMU_FAULT_READ },
179 { 6, REG_AW_FAULT_ADDR, "AW SECURITY PROTECTION", IOMMU_FAULT_WRITE },
180 { 7, REG_AW_FAULT_ADDR, "AW ACCESS PROTECTION", IOMMU_FAULT_WRITE },
KyongHo Cho2a965362012-05-12 05:56:09 +0900181};
182
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100183static const struct sysmmu_fault_info sysmmu_v5_faults[] = {
184 { 0, REG_V5_FAULT_AR_VA, "AR PTW", IOMMU_FAULT_READ },
185 { 1, REG_V5_FAULT_AR_VA, "AR PAGE", IOMMU_FAULT_READ },
186 { 2, REG_V5_FAULT_AR_VA, "AR MULTI-HIT", IOMMU_FAULT_READ },
187 { 3, REG_V5_FAULT_AR_VA, "AR ACCESS PROTECTION", IOMMU_FAULT_READ },
188 { 4, REG_V5_FAULT_AR_VA, "AR SECURITY PROTECTION", IOMMU_FAULT_READ },
189 { 16, REG_V5_FAULT_AW_VA, "AW PTW", IOMMU_FAULT_WRITE },
190 { 17, REG_V5_FAULT_AW_VA, "AW PAGE", IOMMU_FAULT_WRITE },
191 { 18, REG_V5_FAULT_AW_VA, "AW MULTI-HIT", IOMMU_FAULT_WRITE },
192 { 19, REG_V5_FAULT_AW_VA, "AW ACCESS PROTECTION", IOMMU_FAULT_WRITE },
193 { 20, REG_V5_FAULT_AW_VA, "AW SECURITY PROTECTION", IOMMU_FAULT_WRITE },
194};
195
Marek Szyprowski2860af32015-05-19 15:20:31 +0200196/*
197 * This structure is attached to dev.archdata.iommu of the master device
198 * on device add, contains a list of SYSMMU controllers defined by device tree,
199 * which are bound to given master device. It is usually referenced by 'owner'
200 * pointer.
201*/
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530202struct exynos_iommu_owner {
Marek Szyprowski1b092052015-05-19 15:20:33 +0200203 struct list_head controllers; /* list of sysmmu_drvdata.owner_node */
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100204 struct iommu_domain *domain; /* domain this device is attached */
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530205};
206
Marek Szyprowski2860af32015-05-19 15:20:31 +0200207/*
208 * This structure exynos specific generalization of struct iommu_domain.
209 * It contains list of SYSMMU controllers from all master devices, which has
210 * been attached to this domain and page tables of IO address space defined by
211 * it. It is usually referenced by 'domain' pointer.
212 */
KyongHo Cho2a965362012-05-12 05:56:09 +0900213struct exynos_iommu_domain {
Marek Szyprowski2860af32015-05-19 15:20:31 +0200214 struct list_head clients; /* list of sysmmu_drvdata.domain_node */
215 sysmmu_pte_t *pgtable; /* lv1 page table, 16KB */
216 short *lv2entcnt; /* free lv2 entry counter for each section */
217 spinlock_t lock; /* lock for modyfying list of clients */
218 spinlock_t pgtablelock; /* lock for modifying page table @ pgtable */
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100219 struct iommu_domain domain; /* generic domain data structure */
KyongHo Cho2a965362012-05-12 05:56:09 +0900220};
221
Marek Szyprowski2860af32015-05-19 15:20:31 +0200222/*
223 * This structure hold all data of a single SYSMMU controller, this includes
224 * hw resources like registers and clocks, pointers and list nodes to connect
225 * it to all other structures, internal state and parameters read from device
226 * tree. It is usually referenced by 'data' pointer.
227 */
KyongHo Cho2a965362012-05-12 05:56:09 +0900228struct sysmmu_drvdata {
Marek Szyprowski2860af32015-05-19 15:20:31 +0200229 struct device *sysmmu; /* SYSMMU controller device */
230 struct device *master; /* master device (owner) */
231 void __iomem *sfrbase; /* our registers */
232 struct clk *clk; /* SYSMMU's clock */
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100233 struct clk *aclk; /* SYSMMU's aclk clock */
234 struct clk *pclk; /* SYSMMU's pclk clock */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200235 struct clk *clk_master; /* master's device clock */
236 int activations; /* number of calls to sysmmu_enable */
237 spinlock_t lock; /* lock for modyfying state */
238 struct exynos_iommu_domain *domain; /* domain we belong to */
239 struct list_head domain_node; /* node for domain clients list */
Marek Szyprowski1b092052015-05-19 15:20:33 +0200240 struct list_head owner_node; /* node for owner controllers list */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200241 phys_addr_t pgtable; /* assigned page table structure */
242 unsigned int version; /* our version */
KyongHo Cho2a965362012-05-12 05:56:09 +0900243};
244
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100245static struct exynos_iommu_domain *to_exynos_domain(struct iommu_domain *dom)
246{
247 return container_of(dom, struct exynos_iommu_domain, domain);
248}
249
KyongHo Cho2a965362012-05-12 05:56:09 +0900250static bool set_sysmmu_active(struct sysmmu_drvdata *data)
251{
252 /* return true if the System MMU was not active previously
253 and it needs to be initialized */
254 return ++data->activations == 1;
255}
256
257static bool set_sysmmu_inactive(struct sysmmu_drvdata *data)
258{
259 /* return true if the System MMU is needed to be disabled */
260 BUG_ON(data->activations < 1);
261 return --data->activations == 0;
262}
263
264static bool is_sysmmu_active(struct sysmmu_drvdata *data)
265{
266 return data->activations > 0;
267}
268
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100269static void sysmmu_unblock(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900270{
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100271 writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
KyongHo Cho2a965362012-05-12 05:56:09 +0900272}
273
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100274static bool sysmmu_block(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900275{
276 int i = 120;
277
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100278 writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
279 while ((i > 0) && !(readl(data->sfrbase + REG_MMU_STATUS) & 1))
KyongHo Cho2a965362012-05-12 05:56:09 +0900280 --i;
281
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100282 if (!(readl(data->sfrbase + REG_MMU_STATUS) & 1)) {
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100283 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900284 return false;
285 }
286
287 return true;
288}
289
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100290static void __sysmmu_tlb_invalidate(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900291{
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100292 if (MMU_MAJ_VER(data->version) < 5)
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100293 writel(0x1, data->sfrbase + REG_MMU_FLUSH);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100294 else
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100295 writel(0x1, data->sfrbase + REG_V5_MMU_FLUSH_ALL);
KyongHo Cho2a965362012-05-12 05:56:09 +0900296}
297
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100298static void __sysmmu_tlb_invalidate_entry(struct sysmmu_drvdata *data,
Cho KyongHod09d78f2014-05-12 11:44:58 +0530299 sysmmu_iova_t iova, unsigned int num_inv)
KyongHo Cho2a965362012-05-12 05:56:09 +0900300{
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530301 unsigned int i;
Sachin Kamat365409d2014-05-22 09:50:56 +0530302
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530303 for (i = 0; i < num_inv; i++) {
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100304 if (MMU_MAJ_VER(data->version) < 5)
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100305 writel((iova & SPAGE_MASK) | 1,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100306 data->sfrbase + REG_MMU_FLUSH_ENTRY);
307 else
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100308 writel((iova & SPAGE_MASK) | 1,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100309 data->sfrbase + REG_V5_MMU_FLUSH_ENTRY);
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530310 iova += SPAGE_SIZE;
311 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900312}
313
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100314static void __sysmmu_set_ptbase(struct sysmmu_drvdata *data, phys_addr_t pgd)
KyongHo Cho2a965362012-05-12 05:56:09 +0900315{
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100316 if (MMU_MAJ_VER(data->version) < 5)
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100317 writel(pgd, data->sfrbase + REG_PT_BASE_ADDR);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100318 else
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100319 writel(pgd >> PAGE_SHIFT,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100320 data->sfrbase + REG_V5_PT_BASE_PFN);
KyongHo Cho2a965362012-05-12 05:56:09 +0900321
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100322 __sysmmu_tlb_invalidate(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900323}
324
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200325static void __sysmmu_enable_clocks(struct sysmmu_drvdata *data)
326{
327 BUG_ON(clk_prepare_enable(data->clk_master));
328 BUG_ON(clk_prepare_enable(data->clk));
329 BUG_ON(clk_prepare_enable(data->pclk));
330 BUG_ON(clk_prepare_enable(data->aclk));
331}
332
333static void __sysmmu_disable_clocks(struct sysmmu_drvdata *data)
334{
335 clk_disable_unprepare(data->aclk);
336 clk_disable_unprepare(data->pclk);
337 clk_disable_unprepare(data->clk);
338 clk_disable_unprepare(data->clk_master);
339}
340
Marek Szyprowski850d3132016-02-18 15:12:56 +0100341static void __sysmmu_get_version(struct sysmmu_drvdata *data)
342{
343 u32 ver;
344
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200345 __sysmmu_enable_clocks(data);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100346
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100347 ver = readl(data->sfrbase + REG_MMU_VERSION);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100348
349 /* controllers on some SoCs don't report proper version */
350 if (ver == 0x80000001u)
351 data->version = MAKE_MMU_VER(1, 0);
352 else
353 data->version = MMU_RAW_VER(ver);
354
355 dev_dbg(data->sysmmu, "hardware version: %d.%d\n",
356 MMU_MAJ_VER(data->version), MMU_MIN_VER(data->version));
357
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200358 __sysmmu_disable_clocks(data);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100359}
360
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100361static void show_fault_information(struct sysmmu_drvdata *data,
362 const struct sysmmu_fault_info *finfo,
363 sysmmu_iova_t fault_addr)
KyongHo Cho2a965362012-05-12 05:56:09 +0900364{
Cho KyongHod09d78f2014-05-12 11:44:58 +0530365 sysmmu_pte_t *ent;
KyongHo Cho2a965362012-05-12 05:56:09 +0900366
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100367 dev_err(data->sysmmu, "%s FAULT occurred at %#x (page table base: %pa)\n",
368 finfo->name, fault_addr, &data->pgtable);
369 ent = section_entry(phys_to_virt(data->pgtable), fault_addr);
370 dev_err(data->sysmmu, "\tLv1 entry: %#x\n", *ent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900371 if (lv1ent_page(ent)) {
372 ent = page_entry(ent, fault_addr);
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100373 dev_err(data->sysmmu, "\t Lv2 entry: %#x\n", *ent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900374 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900375}
376
377static irqreturn_t exynos_sysmmu_irq(int irq, void *dev_id)
378{
Sachin Kamatf171aba2014-08-04 10:06:28 +0530379 /* SYSMMU is in blocked state when interrupt occurred. */
KyongHo Cho2a965362012-05-12 05:56:09 +0900380 struct sysmmu_drvdata *data = dev_id;
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100381 const struct sysmmu_fault_info *finfo;
382 unsigned int i, n, itype;
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100383 sysmmu_iova_t fault_addr = -1;
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100384 unsigned short reg_status, reg_clear;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530385 int ret = -ENOSYS;
KyongHo Cho2a965362012-05-12 05:56:09 +0900386
KyongHo Cho2a965362012-05-12 05:56:09 +0900387 WARN_ON(!is_sysmmu_active(data));
388
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100389 if (MMU_MAJ_VER(data->version) < 5) {
390 reg_status = REG_INT_STATUS;
391 reg_clear = REG_INT_CLEAR;
392 finfo = sysmmu_faults;
393 n = ARRAY_SIZE(sysmmu_faults);
394 } else {
395 reg_status = REG_V5_INT_STATUS;
396 reg_clear = REG_V5_INT_CLEAR;
397 finfo = sysmmu_v5_faults;
398 n = ARRAY_SIZE(sysmmu_v5_faults);
399 }
400
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530401 spin_lock(&data->lock);
402
Marek Szyprowskib398af22016-02-18 15:12:51 +0100403 clk_enable(data->clk_master);
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530404
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100405 itype = __ffs(readl(data->sfrbase + reg_status));
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100406 for (i = 0; i < n; i++, finfo++)
407 if (finfo->bit == itype)
408 break;
409 /* unknown/unsupported fault */
410 BUG_ON(i == n);
KyongHo Cho2a965362012-05-12 05:56:09 +0900411
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100412 /* print debug message */
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100413 fault_addr = readl(data->sfrbase + finfo->addr_reg);
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100414 show_fault_information(data, finfo, fault_addr);
KyongHo Cho2a965362012-05-12 05:56:09 +0900415
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100416 if (data->domain)
417 ret = report_iommu_fault(&data->domain->domain,
418 data->master, fault_addr, finfo->type);
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530419 /* fault is not recovered by fault handler */
420 BUG_ON(ret != 0);
KyongHo Cho2a965362012-05-12 05:56:09 +0900421
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100422 writel(1 << itype, data->sfrbase + reg_clear);
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530423
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100424 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900425
Marek Szyprowskib398af22016-02-18 15:12:51 +0100426 clk_disable(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530427
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530428 spin_unlock(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900429
430 return IRQ_HANDLED;
431}
432
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530433static void __sysmmu_disable_nocount(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900434{
Marek Szyprowskib398af22016-02-18 15:12:51 +0100435 clk_enable(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530436
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100437 writel(CTRL_DISABLE, data->sfrbase + REG_MMU_CTRL);
438 writel(0, data->sfrbase + REG_MMU_CFG);
KyongHo Cho2a965362012-05-12 05:56:09 +0900439
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200440 __sysmmu_disable_clocks(data);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530441}
KyongHo Cho2a965362012-05-12 05:56:09 +0900442
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530443static bool __sysmmu_disable(struct sysmmu_drvdata *data)
444{
445 bool disabled;
446 unsigned long flags;
447
448 spin_lock_irqsave(&data->lock, flags);
449
450 disabled = set_sysmmu_inactive(data);
451
452 if (disabled) {
453 data->pgtable = 0;
454 data->domain = NULL;
455
456 __sysmmu_disable_nocount(data);
457
458 dev_dbg(data->sysmmu, "Disabled\n");
459 } else {
460 dev_dbg(data->sysmmu, "%d times left to disable\n",
461 data->activations);
462 }
463
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530464 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900465
KyongHo Cho2a965362012-05-12 05:56:09 +0900466 return disabled;
467}
468
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530469static void __sysmmu_init_config(struct sysmmu_drvdata *data)
470{
Marek Szyprowski83addec2016-02-18 15:12:54 +0100471 unsigned int cfg;
Cho KyongHoeeb51842014-05-12 11:45:03 +0530472
Marek Szyprowski83addec2016-02-18 15:12:54 +0100473 if (data->version <= MAKE_MMU_VER(3, 1))
474 cfg = CFG_LRU | CFG_QOS(15);
475 else if (data->version <= MAKE_MMU_VER(3, 2))
476 cfg = CFG_LRU | CFG_QOS(15) | CFG_FLPDCACHE | CFG_SYSSEL;
477 else
478 cfg = CFG_QOS(15) | CFG_FLPDCACHE | CFG_ACGEN;
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530479
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100480 writel(cfg, data->sfrbase + REG_MMU_CFG);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530481}
482
483static void __sysmmu_enable_nocount(struct sysmmu_drvdata *data)
484{
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200485 __sysmmu_enable_clocks(data);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530486
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100487 writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530488
489 __sysmmu_init_config(data);
490
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100491 __sysmmu_set_ptbase(data, data->pgtable);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530492
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100493 writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530494
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200495 /*
496 * SYSMMU driver keeps master's clock enabled only for the short
497 * time, while accessing the registers. For performing address
498 * translation during DMA transaction it relies on the client
499 * driver to enable it.
500 */
Marek Szyprowskib398af22016-02-18 15:12:51 +0100501 clk_disable(data->clk_master);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530502}
503
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200504static int __sysmmu_enable(struct sysmmu_drvdata *data, phys_addr_t pgtable,
Marek Szyprowskia9133b992015-05-19 15:20:29 +0200505 struct exynos_iommu_domain *domain)
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530506{
507 int ret = 0;
508 unsigned long flags;
509
510 spin_lock_irqsave(&data->lock, flags);
511 if (set_sysmmu_active(data)) {
512 data->pgtable = pgtable;
Marek Szyprowskia9133b992015-05-19 15:20:29 +0200513 data->domain = domain;
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530514
515 __sysmmu_enable_nocount(data);
516
517 dev_dbg(data->sysmmu, "Enabled\n");
518 } else {
519 ret = (pgtable == data->pgtable) ? 1 : -EBUSY;
520
521 dev_dbg(data->sysmmu, "already enabled\n");
522 }
523
524 if (WARN_ON(ret < 0))
525 set_sysmmu_inactive(data); /* decrement count */
526
527 spin_unlock_irqrestore(&data->lock, flags);
528
529 return ret;
530}
531
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200532static void sysmmu_tlb_invalidate_flpdcache(struct sysmmu_drvdata *data,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530533 sysmmu_iova_t iova)
534{
535 unsigned long flags;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530536
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530537
538 spin_lock_irqsave(&data->lock, flags);
Marek Szyprowski01324ab2016-05-23 11:30:08 +0200539 if (is_sysmmu_active(data) && data->version >= MAKE_MMU_VER(3, 3)) {
540 clk_enable(data->clk_master);
541 __sysmmu_tlb_invalidate_entry(data, iova, 1);
542 clk_disable(data->clk_master);
Marek Szyprowskid631ea92016-02-18 15:12:55 +0100543 }
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530544 spin_unlock_irqrestore(&data->lock, flags);
545
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530546}
547
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200548static void sysmmu_tlb_invalidate_entry(struct sysmmu_drvdata *data,
549 sysmmu_iova_t iova, size_t size)
KyongHo Cho2a965362012-05-12 05:56:09 +0900550{
551 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +0900552
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530553 spin_lock_irqsave(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900554 if (is_sysmmu_active(data)) {
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530555 unsigned int num_inv = 1;
Cho KyongHo70605872014-05-12 11:44:55 +0530556
Marek Szyprowskib398af22016-02-18 15:12:51 +0100557 clk_enable(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530558
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530559 /*
560 * L2TLB invalidation required
561 * 4KB page: 1 invalidation
Sachin Kamatf171aba2014-08-04 10:06:28 +0530562 * 64KB page: 16 invalidations
563 * 1MB page: 64 invalidations
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530564 * because it is set-associative TLB
565 * with 8-way and 64 sets.
566 * 1MB page can be cached in one of all sets.
567 * 64KB page can be one of 16 consecutive sets.
568 */
Marek Szyprowski512bd0c2015-05-19 15:20:24 +0200569 if (MMU_MAJ_VER(data->version) == 2)
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530570 num_inv = min_t(unsigned int, size / PAGE_SIZE, 64);
571
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100572 if (sysmmu_block(data)) {
573 __sysmmu_tlb_invalidate_entry(data, iova, num_inv);
574 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900575 }
Marek Szyprowskib398af22016-02-18 15:12:51 +0100576 clk_disable(data->clk_master);
KyongHo Cho2a965362012-05-12 05:56:09 +0900577 } else {
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200578 dev_dbg(data->master,
579 "disabled. Skipping TLB invalidation @ %#x\n", iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900580 }
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530581 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900582}
583
Marek Szyprowski96f66552016-05-23 13:01:27 +0200584static struct iommu_ops exynos_iommu_ops;
585
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530586static int __init exynos_sysmmu_probe(struct platform_device *pdev)
KyongHo Cho2a965362012-05-12 05:56:09 +0900587{
Cho KyongHo46c16d12014-05-12 11:44:54 +0530588 int irq, ret;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530589 struct device *dev = &pdev->dev;
KyongHo Cho2a965362012-05-12 05:56:09 +0900590 struct sysmmu_drvdata *data;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530591 struct resource *res;
KyongHo Cho2a965362012-05-12 05:56:09 +0900592
Cho KyongHo46c16d12014-05-12 11:44:54 +0530593 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
594 if (!data)
595 return -ENOMEM;
KyongHo Cho2a965362012-05-12 05:56:09 +0900596
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530597 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Cho KyongHo46c16d12014-05-12 11:44:54 +0530598 data->sfrbase = devm_ioremap_resource(dev, res);
599 if (IS_ERR(data->sfrbase))
600 return PTR_ERR(data->sfrbase);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530601
Cho KyongHo46c16d12014-05-12 11:44:54 +0530602 irq = platform_get_irq(pdev, 0);
603 if (irq <= 0) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +0530604 dev_err(dev, "Unable to find IRQ resource\n");
Cho KyongHo46c16d12014-05-12 11:44:54 +0530605 return irq;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530606 }
607
Cho KyongHo46c16d12014-05-12 11:44:54 +0530608 ret = devm_request_irq(dev, irq, exynos_sysmmu_irq, 0,
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530609 dev_name(dev), data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900610 if (ret) {
Cho KyongHo46c16d12014-05-12 11:44:54 +0530611 dev_err(dev, "Unabled to register handler of irq %d\n", irq);
612 return ret;
KyongHo Cho2a965362012-05-12 05:56:09 +0900613 }
614
Cho KyongHo46c16d12014-05-12 11:44:54 +0530615 data->clk = devm_clk_get(dev, "sysmmu");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200616 if (PTR_ERR(data->clk) == -ENOENT)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100617 data->clk = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200618 else if (IS_ERR(data->clk))
619 return PTR_ERR(data->clk);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100620
621 data->aclk = devm_clk_get(dev, "aclk");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200622 if (PTR_ERR(data->aclk) == -ENOENT)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100623 data->aclk = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200624 else if (IS_ERR(data->aclk))
625 return PTR_ERR(data->aclk);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100626
627 data->pclk = devm_clk_get(dev, "pclk");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200628 if (PTR_ERR(data->pclk) == -ENOENT)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100629 data->pclk = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200630 else if (IS_ERR(data->pclk))
631 return PTR_ERR(data->pclk);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100632
633 if (!data->clk && (!data->aclk || !data->pclk)) {
634 dev_err(dev, "Failed to get device clock(s)!\n");
635 return -ENOSYS;
KyongHo Cho2a965362012-05-12 05:56:09 +0900636 }
637
Cho KyongHo70605872014-05-12 11:44:55 +0530638 data->clk_master = devm_clk_get(dev, "master");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200639 if (PTR_ERR(data->clk_master) == -ENOENT)
Marek Szyprowskib398af22016-02-18 15:12:51 +0100640 data->clk_master = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200641 else if (IS_ERR(data->clk_master))
642 return PTR_ERR(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530643
KyongHo Cho2a965362012-05-12 05:56:09 +0900644 data->sysmmu = dev;
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530645 spin_lock_init(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900646
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530647 platform_set_drvdata(pdev, data);
648
Marek Szyprowski850d3132016-02-18 15:12:56 +0100649 __sysmmu_get_version(data);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100650 if (PG_ENT_SHIFT < 0) {
651 if (MMU_MAJ_VER(data->version) < 5)
652 PG_ENT_SHIFT = SYSMMU_PG_ENT_SHIFT;
653 else
654 PG_ENT_SHIFT = SYSMMU_V5_PG_ENT_SHIFT;
655 }
656
Cho KyongHof4723ec2014-05-12 11:44:52 +0530657 pm_runtime_enable(dev);
KyongHo Cho2a965362012-05-12 05:56:09 +0900658
Marek Szyprowski96f66552016-05-23 13:01:27 +0200659 of_iommu_set_ops(dev->of_node, &exynos_iommu_ops);
660
KyongHo Cho2a965362012-05-12 05:56:09 +0900661 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +0900662}
663
Marek Szyprowski622015e2015-05-19 15:20:35 +0200664#ifdef CONFIG_PM_SLEEP
665static int exynos_sysmmu_suspend(struct device *dev)
666{
667 struct sysmmu_drvdata *data = dev_get_drvdata(dev);
668
669 dev_dbg(dev, "suspend\n");
670 if (is_sysmmu_active(data)) {
671 __sysmmu_disable_nocount(data);
672 pm_runtime_put(dev);
673 }
674 return 0;
675}
676
677static int exynos_sysmmu_resume(struct device *dev)
678{
679 struct sysmmu_drvdata *data = dev_get_drvdata(dev);
680
681 dev_dbg(dev, "resume\n");
682 if (is_sysmmu_active(data)) {
683 pm_runtime_get_sync(dev);
684 __sysmmu_enable_nocount(data);
685 }
686 return 0;
687}
688#endif
689
690static const struct dev_pm_ops sysmmu_pm_ops = {
691 SET_LATE_SYSTEM_SLEEP_PM_OPS(exynos_sysmmu_suspend, exynos_sysmmu_resume)
692};
693
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530694static const struct of_device_id sysmmu_of_match[] __initconst = {
695 { .compatible = "samsung,exynos-sysmmu", },
696 { },
697};
698
699static struct platform_driver exynos_sysmmu_driver __refdata = {
700 .probe = exynos_sysmmu_probe,
701 .driver = {
KyongHo Cho2a965362012-05-12 05:56:09 +0900702 .name = "exynos-sysmmu",
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530703 .of_match_table = sysmmu_of_match,
Marek Szyprowski622015e2015-05-19 15:20:35 +0200704 .pm = &sysmmu_pm_ops,
Marek Szyprowskib54b8742016-05-20 15:48:21 +0200705 .suppress_bind_attrs = true,
KyongHo Cho2a965362012-05-12 05:56:09 +0900706 }
707};
708
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100709static inline void update_pte(sysmmu_pte_t *ent, sysmmu_pte_t val)
KyongHo Cho2a965362012-05-12 05:56:09 +0900710{
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100711 dma_sync_single_for_cpu(dma_dev, virt_to_phys(ent), sizeof(*ent),
712 DMA_TO_DEVICE);
713 *ent = val;
714 dma_sync_single_for_device(dma_dev, virt_to_phys(ent), sizeof(*ent),
715 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +0900716}
717
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100718static struct iommu_domain *exynos_iommu_domain_alloc(unsigned type)
KyongHo Cho2a965362012-05-12 05:56:09 +0900719{
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200720 struct exynos_iommu_domain *domain;
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100721 dma_addr_t handle;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530722 int i;
KyongHo Cho2a965362012-05-12 05:56:09 +0900723
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100724 /* Check if correct PTE offsets are initialized */
725 BUG_ON(PG_ENT_SHIFT < 0 || !dma_dev);
KyongHo Cho2a965362012-05-12 05:56:09 +0900726
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200727 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
728 if (!domain)
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100729 return NULL;
730
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100731 if (type == IOMMU_DOMAIN_DMA) {
732 if (iommu_get_dma_cookie(&domain->domain) != 0)
733 goto err_pgtable;
734 } else if (type != IOMMU_DOMAIN_UNMANAGED) {
735 goto err_pgtable;
736 }
737
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200738 domain->pgtable = (sysmmu_pte_t *)__get_free_pages(GFP_KERNEL, 2);
739 if (!domain->pgtable)
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100740 goto err_dma_cookie;
KyongHo Cho2a965362012-05-12 05:56:09 +0900741
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200742 domain->lv2entcnt = (short *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, 1);
743 if (!domain->lv2entcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900744 goto err_counter;
745
Sachin Kamatf171aba2014-08-04 10:06:28 +0530746 /* Workaround for System MMU v3.3 to prevent caching 1MiB mapping */
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530747 for (i = 0; i < NUM_LV1ENTRIES; i += 8) {
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200748 domain->pgtable[i + 0] = ZERO_LV2LINK;
749 domain->pgtable[i + 1] = ZERO_LV2LINK;
750 domain->pgtable[i + 2] = ZERO_LV2LINK;
751 domain->pgtable[i + 3] = ZERO_LV2LINK;
752 domain->pgtable[i + 4] = ZERO_LV2LINK;
753 domain->pgtable[i + 5] = ZERO_LV2LINK;
754 domain->pgtable[i + 6] = ZERO_LV2LINK;
755 domain->pgtable[i + 7] = ZERO_LV2LINK;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530756 }
757
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100758 handle = dma_map_single(dma_dev, domain->pgtable, LV1TABLE_SIZE,
759 DMA_TO_DEVICE);
760 /* For mapping page table entries we rely on dma == phys */
761 BUG_ON(handle != virt_to_phys(domain->pgtable));
KyongHo Cho2a965362012-05-12 05:56:09 +0900762
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200763 spin_lock_init(&domain->lock);
764 spin_lock_init(&domain->pgtablelock);
765 INIT_LIST_HEAD(&domain->clients);
KyongHo Cho2a965362012-05-12 05:56:09 +0900766
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200767 domain->domain.geometry.aperture_start = 0;
768 domain->domain.geometry.aperture_end = ~0UL;
769 domain->domain.geometry.force_aperture = true;
Joerg Roedel3177bb72012-07-11 12:41:10 +0200770
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200771 return &domain->domain;
KyongHo Cho2a965362012-05-12 05:56:09 +0900772
773err_counter:
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200774 free_pages((unsigned long)domain->pgtable, 2);
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100775err_dma_cookie:
776 if (type == IOMMU_DOMAIN_DMA)
777 iommu_put_dma_cookie(&domain->domain);
KyongHo Cho2a965362012-05-12 05:56:09 +0900778err_pgtable:
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200779 kfree(domain);
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100780 return NULL;
KyongHo Cho2a965362012-05-12 05:56:09 +0900781}
782
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200783static void exynos_iommu_domain_free(struct iommu_domain *iommu_domain)
KyongHo Cho2a965362012-05-12 05:56:09 +0900784{
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200785 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200786 struct sysmmu_drvdata *data, *next;
KyongHo Cho2a965362012-05-12 05:56:09 +0900787 unsigned long flags;
788 int i;
789
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200790 WARN_ON(!list_empty(&domain->clients));
KyongHo Cho2a965362012-05-12 05:56:09 +0900791
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200792 spin_lock_irqsave(&domain->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900793
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200794 list_for_each_entry_safe(data, next, &domain->clients, domain_node) {
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200795 if (__sysmmu_disable(data))
796 data->master = NULL;
797 list_del_init(&data->domain_node);
KyongHo Cho2a965362012-05-12 05:56:09 +0900798 }
799
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200800 spin_unlock_irqrestore(&domain->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900801
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100802 if (iommu_domain->type == IOMMU_DOMAIN_DMA)
803 iommu_put_dma_cookie(iommu_domain);
804
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100805 dma_unmap_single(dma_dev, virt_to_phys(domain->pgtable), LV1TABLE_SIZE,
806 DMA_TO_DEVICE);
807
KyongHo Cho2a965362012-05-12 05:56:09 +0900808 for (i = 0; i < NUM_LV1ENTRIES; i++)
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100809 if (lv1ent_page(domain->pgtable + i)) {
810 phys_addr_t base = lv2table_base(domain->pgtable + i);
811
812 dma_unmap_single(dma_dev, base, LV2TABLE_SIZE,
813 DMA_TO_DEVICE);
Cho KyongHo734c3c72014-05-12 11:44:48 +0530814 kmem_cache_free(lv2table_kmem_cache,
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100815 phys_to_virt(base));
816 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900817
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200818 free_pages((unsigned long)domain->pgtable, 2);
819 free_pages((unsigned long)domain->lv2entcnt, 1);
820 kfree(domain);
KyongHo Cho2a965362012-05-12 05:56:09 +0900821}
822
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100823static void exynos_iommu_detach_device(struct iommu_domain *iommu_domain,
824 struct device *dev)
825{
826 struct exynos_iommu_owner *owner = dev->archdata.iommu;
827 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
828 phys_addr_t pagetable = virt_to_phys(domain->pgtable);
829 struct sysmmu_drvdata *data, *next;
830 unsigned long flags;
831 bool found = false;
832
833 if (!has_sysmmu(dev) || owner->domain != iommu_domain)
834 return;
835
836 spin_lock_irqsave(&domain->lock, flags);
837 list_for_each_entry_safe(data, next, &domain->clients, domain_node) {
838 if (data->master == dev) {
839 if (__sysmmu_disable(data)) {
840 data->master = NULL;
841 list_del_init(&data->domain_node);
842 }
843 pm_runtime_put(data->sysmmu);
844 found = true;
845 }
846 }
847 spin_unlock_irqrestore(&domain->lock, flags);
848
849 owner->domain = NULL;
850
851 if (found)
852 dev_dbg(dev, "%s: Detached IOMMU with pgtable %pa\n",
853 __func__, &pagetable);
854 else
855 dev_err(dev, "%s: No IOMMU is attached\n", __func__);
856}
857
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200858static int exynos_iommu_attach_device(struct iommu_domain *iommu_domain,
KyongHo Cho2a965362012-05-12 05:56:09 +0900859 struct device *dev)
860{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530861 struct exynos_iommu_owner *owner = dev->archdata.iommu;
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200862 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200863 struct sysmmu_drvdata *data;
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200864 phys_addr_t pagetable = virt_to_phys(domain->pgtable);
KyongHo Cho2a965362012-05-12 05:56:09 +0900865 unsigned long flags;
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200866 int ret = -ENODEV;
KyongHo Cho2a965362012-05-12 05:56:09 +0900867
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200868 if (!has_sysmmu(dev))
869 return -ENODEV;
KyongHo Cho2a965362012-05-12 05:56:09 +0900870
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100871 if (owner->domain)
872 exynos_iommu_detach_device(owner->domain, dev);
873
Marek Szyprowski1b092052015-05-19 15:20:33 +0200874 list_for_each_entry(data, &owner->controllers, owner_node) {
Marek Szyprowskice70ca52015-05-19 15:20:34 +0200875 pm_runtime_get_sync(data->sysmmu);
Marek Szyprowskia9133b992015-05-19 15:20:29 +0200876 ret = __sysmmu_enable(data, pagetable, domain);
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200877 if (ret >= 0) {
878 data->master = dev;
KyongHo Cho2a965362012-05-12 05:56:09 +0900879
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200880 spin_lock_irqsave(&domain->lock, flags);
881 list_add_tail(&data->domain_node, &domain->clients);
882 spin_unlock_irqrestore(&domain->lock, flags);
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200883 }
884 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900885
886 if (ret < 0) {
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530887 dev_err(dev, "%s: Failed to attach IOMMU with pgtable %pa\n",
888 __func__, &pagetable);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530889 return ret;
KyongHo Cho2a965362012-05-12 05:56:09 +0900890 }
891
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100892 owner->domain = iommu_domain;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530893 dev_dbg(dev, "%s: Attached IOMMU with pgtable %pa %s\n",
894 __func__, &pagetable, (ret == 0) ? "" : ", again");
895
KyongHo Cho2a965362012-05-12 05:56:09 +0900896 return ret;
897}
898
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200899static sysmmu_pte_t *alloc_lv2entry(struct exynos_iommu_domain *domain,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530900 sysmmu_pte_t *sent, sysmmu_iova_t iova, short *pgcounter)
KyongHo Cho2a965362012-05-12 05:56:09 +0900901{
Cho KyongHo61128f02014-05-12 11:44:47 +0530902 if (lv1ent_section(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530903 WARN(1, "Trying mapping on %#08x mapped with 1MiB page", iova);
Cho KyongHo61128f02014-05-12 11:44:47 +0530904 return ERR_PTR(-EADDRINUSE);
905 }
906
KyongHo Cho2a965362012-05-12 05:56:09 +0900907 if (lv1ent_fault(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530908 sysmmu_pte_t *pent;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530909 bool need_flush_flpd_cache = lv1ent_zero(sent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900910
Cho KyongHo734c3c72014-05-12 11:44:48 +0530911 pent = kmem_cache_zalloc(lv2table_kmem_cache, GFP_ATOMIC);
Arnd Bergmanndbf6c6e2016-02-29 09:45:59 +0100912 BUG_ON((uintptr_t)pent & (LV2TABLE_SIZE - 1));
KyongHo Cho2a965362012-05-12 05:56:09 +0900913 if (!pent)
Cho KyongHo61128f02014-05-12 11:44:47 +0530914 return ERR_PTR(-ENOMEM);
KyongHo Cho2a965362012-05-12 05:56:09 +0900915
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100916 update_pte(sent, mk_lv1ent_page(virt_to_phys(pent)));
Colin Crossdc3814f2015-05-08 17:05:44 -0700917 kmemleak_ignore(pent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900918 *pgcounter = NUM_LV2ENTRIES;
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100919 dma_map_single(dma_dev, pent, LV2TABLE_SIZE, DMA_TO_DEVICE);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530920
921 /*
Sachin Kamatf171aba2014-08-04 10:06:28 +0530922 * If pre-fetched SLPD is a faulty SLPD in zero_l2_table,
923 * FLPD cache may cache the address of zero_l2_table. This
924 * function replaces the zero_l2_table with new L2 page table
925 * to write valid mappings.
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530926 * Accessing the valid area may cause page fault since FLPD
Sachin Kamatf171aba2014-08-04 10:06:28 +0530927 * cache may still cache zero_l2_table for the valid area
928 * instead of new L2 page table that has the mapping
929 * information of the valid area.
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530930 * Thus any replacement of zero_l2_table with other valid L2
931 * page table must involve FLPD cache invalidation for System
932 * MMU v3.3.
933 * FLPD cache invalidation is performed with TLB invalidation
934 * by VPN without blocking. It is safe to invalidate TLB without
935 * blocking because the target address of TLB invalidation is
936 * not currently mapped.
937 */
938 if (need_flush_flpd_cache) {
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200939 struct sysmmu_drvdata *data;
Sachin Kamat365409d2014-05-22 09:50:56 +0530940
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200941 spin_lock(&domain->lock);
942 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200943 sysmmu_tlb_invalidate_flpdcache(data, iova);
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200944 spin_unlock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530945 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900946 }
947
948 return page_entry(sent, iova);
949}
950
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200951static int lv1set_section(struct exynos_iommu_domain *domain,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530952 sysmmu_pte_t *sent, sysmmu_iova_t iova,
Cho KyongHo61128f02014-05-12 11:44:47 +0530953 phys_addr_t paddr, short *pgcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900954{
Cho KyongHo61128f02014-05-12 11:44:47 +0530955 if (lv1ent_section(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530956 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
Cho KyongHo61128f02014-05-12 11:44:47 +0530957 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900958 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530959 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900960
961 if (lv1ent_page(sent)) {
Cho KyongHo61128f02014-05-12 11:44:47 +0530962 if (*pgcnt != NUM_LV2ENTRIES) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530963 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
Cho KyongHo61128f02014-05-12 11:44:47 +0530964 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900965 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530966 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900967
Cho KyongHo734c3c72014-05-12 11:44:48 +0530968 kmem_cache_free(lv2table_kmem_cache, page_entry(sent, 0));
KyongHo Cho2a965362012-05-12 05:56:09 +0900969 *pgcnt = 0;
970 }
971
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100972 update_pte(sent, mk_lv1ent_sect(paddr));
KyongHo Cho2a965362012-05-12 05:56:09 +0900973
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200974 spin_lock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530975 if (lv1ent_page_zero(sent)) {
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200976 struct sysmmu_drvdata *data;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530977 /*
978 * Flushing FLPD cache in System MMU v3.3 that may cache a FLPD
979 * entry by speculative prefetch of SLPD which has no mapping.
980 */
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200981 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200982 sysmmu_tlb_invalidate_flpdcache(data, iova);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530983 }
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200984 spin_unlock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530985
KyongHo Cho2a965362012-05-12 05:56:09 +0900986 return 0;
987}
988
Cho KyongHod09d78f2014-05-12 11:44:58 +0530989static int lv2set_page(sysmmu_pte_t *pent, phys_addr_t paddr, size_t size,
KyongHo Cho2a965362012-05-12 05:56:09 +0900990 short *pgcnt)
991{
992 if (size == SPAGE_SIZE) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +0530993 if (WARN_ON(!lv2ent_fault(pent)))
KyongHo Cho2a965362012-05-12 05:56:09 +0900994 return -EADDRINUSE;
995
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100996 update_pte(pent, mk_lv2ent_spage(paddr));
KyongHo Cho2a965362012-05-12 05:56:09 +0900997 *pgcnt -= 1;
998 } else { /* size == LPAGE_SIZE */
999 int i;
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001000 dma_addr_t pent_base = virt_to_phys(pent);
Sachin Kamat365409d2014-05-22 09:50:56 +05301001
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001002 dma_sync_single_for_cpu(dma_dev, pent_base,
1003 sizeof(*pent) * SPAGES_PER_LPAGE,
1004 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001005 for (i = 0; i < SPAGES_PER_LPAGE; i++, pent++) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301006 if (WARN_ON(!lv2ent_fault(pent))) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301007 if (i > 0)
1008 memset(pent - i, 0, sizeof(*pent) * i);
KyongHo Cho2a965362012-05-12 05:56:09 +09001009 return -EADDRINUSE;
1010 }
1011
1012 *pent = mk_lv2ent_lpage(paddr);
1013 }
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001014 dma_sync_single_for_device(dma_dev, pent_base,
1015 sizeof(*pent) * SPAGES_PER_LPAGE,
1016 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001017 *pgcnt -= SPAGES_PER_LPAGE;
1018 }
1019
1020 return 0;
1021}
1022
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301023/*
1024 * *CAUTION* to the I/O virtual memory managers that support exynos-iommu:
1025 *
Sachin Kamatf171aba2014-08-04 10:06:28 +05301026 * System MMU v3.x has advanced logic to improve address translation
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301027 * performance with caching more page table entries by a page table walk.
Sachin Kamatf171aba2014-08-04 10:06:28 +05301028 * However, the logic has a bug that while caching faulty page table entries,
1029 * System MMU reports page fault if the cached fault entry is hit even though
1030 * the fault entry is updated to a valid entry after the entry is cached.
1031 * To prevent caching faulty page table entries which may be updated to valid
1032 * entries later, the virtual memory manager should care about the workaround
1033 * for the problem. The following describes the workaround.
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301034 *
1035 * Any two consecutive I/O virtual address regions must have a hole of 128KiB
Sachin Kamatf171aba2014-08-04 10:06:28 +05301036 * at maximum to prevent misbehavior of System MMU 3.x (workaround for h/w bug).
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301037 *
Sachin Kamatf171aba2014-08-04 10:06:28 +05301038 * Precisely, any start address of I/O virtual region must be aligned with
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301039 * the following sizes for System MMU v3.1 and v3.2.
1040 * System MMU v3.1: 128KiB
1041 * System MMU v3.2: 256KiB
1042 *
1043 * Because System MMU v3.3 caches page table entries more aggressively, it needs
Sachin Kamatf171aba2014-08-04 10:06:28 +05301044 * more workarounds.
1045 * - Any two consecutive I/O virtual regions must have a hole of size larger
1046 * than or equal to 128KiB.
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301047 * - Start address of an I/O virtual region must be aligned by 128KiB.
1048 */
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001049static int exynos_iommu_map(struct iommu_domain *iommu_domain,
1050 unsigned long l_iova, phys_addr_t paddr, size_t size,
1051 int prot)
KyongHo Cho2a965362012-05-12 05:56:09 +09001052{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001053 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301054 sysmmu_pte_t *entry;
1055 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
KyongHo Cho2a965362012-05-12 05:56:09 +09001056 unsigned long flags;
1057 int ret = -ENOMEM;
1058
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001059 BUG_ON(domain->pgtable == NULL);
KyongHo Cho2a965362012-05-12 05:56:09 +09001060
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001061 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001062
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001063 entry = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001064
1065 if (size == SECT_SIZE) {
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001066 ret = lv1set_section(domain, entry, iova, paddr,
1067 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001068 } else {
Cho KyongHod09d78f2014-05-12 11:44:58 +05301069 sysmmu_pte_t *pent;
KyongHo Cho2a965362012-05-12 05:56:09 +09001070
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001071 pent = alloc_lv2entry(domain, entry, iova,
1072 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001073
Cho KyongHo61128f02014-05-12 11:44:47 +05301074 if (IS_ERR(pent))
1075 ret = PTR_ERR(pent);
KyongHo Cho2a965362012-05-12 05:56:09 +09001076 else
1077 ret = lv2set_page(pent, paddr, size,
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001078 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001079 }
1080
Cho KyongHo61128f02014-05-12 11:44:47 +05301081 if (ret)
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301082 pr_err("%s: Failed(%d) to map %#zx bytes @ %#x\n",
1083 __func__, ret, size, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001084
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001085 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001086
1087 return ret;
1088}
1089
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001090static void exynos_iommu_tlb_invalidate_entry(struct exynos_iommu_domain *domain,
1091 sysmmu_iova_t iova, size_t size)
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301092{
Marek Szyprowski469aceb2015-05-19 15:20:27 +02001093 struct sysmmu_drvdata *data;
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301094 unsigned long flags;
1095
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001096 spin_lock_irqsave(&domain->lock, flags);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301097
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001098 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +02001099 sysmmu_tlb_invalidate_entry(data, iova, size);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301100
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001101 spin_unlock_irqrestore(&domain->lock, flags);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301102}
1103
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001104static size_t exynos_iommu_unmap(struct iommu_domain *iommu_domain,
1105 unsigned long l_iova, size_t size)
KyongHo Cho2a965362012-05-12 05:56:09 +09001106{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001107 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301108 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
1109 sysmmu_pte_t *ent;
Cho KyongHo61128f02014-05-12 11:44:47 +05301110 size_t err_pgsize;
Cho KyongHod09d78f2014-05-12 11:44:58 +05301111 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +09001112
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001113 BUG_ON(domain->pgtable == NULL);
KyongHo Cho2a965362012-05-12 05:56:09 +09001114
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001115 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001116
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001117 ent = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001118
1119 if (lv1ent_section(ent)) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301120 if (WARN_ON(size < SECT_SIZE)) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301121 err_pgsize = SECT_SIZE;
1122 goto err;
1123 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001124
Sachin Kamatf171aba2014-08-04 10:06:28 +05301125 /* workaround for h/w bug in System MMU v3.3 */
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001126 update_pte(ent, ZERO_LV2LINK);
KyongHo Cho2a965362012-05-12 05:56:09 +09001127 size = SECT_SIZE;
1128 goto done;
1129 }
1130
1131 if (unlikely(lv1ent_fault(ent))) {
1132 if (size > SECT_SIZE)
1133 size = SECT_SIZE;
1134 goto done;
1135 }
1136
1137 /* lv1ent_page(sent) == true here */
1138
1139 ent = page_entry(ent, iova);
1140
1141 if (unlikely(lv2ent_fault(ent))) {
1142 size = SPAGE_SIZE;
1143 goto done;
1144 }
1145
1146 if (lv2ent_small(ent)) {
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001147 update_pte(ent, 0);
KyongHo Cho2a965362012-05-12 05:56:09 +09001148 size = SPAGE_SIZE;
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001149 domain->lv2entcnt[lv1ent_offset(iova)] += 1;
KyongHo Cho2a965362012-05-12 05:56:09 +09001150 goto done;
1151 }
1152
1153 /* lv1ent_large(ent) == true here */
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301154 if (WARN_ON(size < LPAGE_SIZE)) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301155 err_pgsize = LPAGE_SIZE;
1156 goto err;
1157 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001158
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001159 dma_sync_single_for_cpu(dma_dev, virt_to_phys(ent),
1160 sizeof(*ent) * SPAGES_PER_LPAGE,
1161 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001162 memset(ent, 0, sizeof(*ent) * SPAGES_PER_LPAGE);
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001163 dma_sync_single_for_device(dma_dev, virt_to_phys(ent),
1164 sizeof(*ent) * SPAGES_PER_LPAGE,
1165 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001166 size = LPAGE_SIZE;
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001167 domain->lv2entcnt[lv1ent_offset(iova)] += SPAGES_PER_LPAGE;
KyongHo Cho2a965362012-05-12 05:56:09 +09001168done:
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001169 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001170
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001171 exynos_iommu_tlb_invalidate_entry(domain, iova, size);
KyongHo Cho2a965362012-05-12 05:56:09 +09001172
KyongHo Cho2a965362012-05-12 05:56:09 +09001173 return size;
Cho KyongHo61128f02014-05-12 11:44:47 +05301174err:
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001175 spin_unlock_irqrestore(&domain->pgtablelock, flags);
Cho KyongHo61128f02014-05-12 11:44:47 +05301176
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301177 pr_err("%s: Failed: size(%#zx) @ %#x is smaller than page size %#zx\n",
1178 __func__, size, iova, err_pgsize);
Cho KyongHo61128f02014-05-12 11:44:47 +05301179
1180 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +09001181}
1182
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001183static phys_addr_t exynos_iommu_iova_to_phys(struct iommu_domain *iommu_domain,
Varun Sethibb5547ac2013-03-29 01:23:58 +05301184 dma_addr_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +09001185{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001186 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301187 sysmmu_pte_t *entry;
KyongHo Cho2a965362012-05-12 05:56:09 +09001188 unsigned long flags;
1189 phys_addr_t phys = 0;
1190
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001191 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001192
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001193 entry = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001194
1195 if (lv1ent_section(entry)) {
1196 phys = section_phys(entry) + section_offs(iova);
1197 } else if (lv1ent_page(entry)) {
1198 entry = page_entry(entry, iova);
1199
1200 if (lv2ent_large(entry))
1201 phys = lpage_phys(entry) + lpage_offs(iova);
1202 else if (lv2ent_small(entry))
1203 phys = spage_phys(entry) + spage_offs(iova);
1204 }
1205
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001206 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001207
1208 return phys;
1209}
1210
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001211static struct iommu_group *get_device_iommu_group(struct device *dev)
1212{
1213 struct iommu_group *group;
1214
1215 group = iommu_group_get(dev);
1216 if (!group)
1217 group = iommu_group_alloc();
1218
1219 return group;
1220}
1221
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301222static int exynos_iommu_add_device(struct device *dev)
1223{
1224 struct iommu_group *group;
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301225
Marek Szyprowski06801db2015-05-19 15:20:32 +02001226 if (!has_sysmmu(dev))
1227 return -ENODEV;
1228
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001229 group = iommu_group_get_for_dev(dev);
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301230
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001231 if (IS_ERR(group))
1232 return PTR_ERR(group);
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301233
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301234 iommu_group_put(group);
1235
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001236 return 0;
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301237}
1238
1239static void exynos_iommu_remove_device(struct device *dev)
1240{
Marek Szyprowski06801db2015-05-19 15:20:32 +02001241 if (!has_sysmmu(dev))
1242 return;
1243
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301244 iommu_group_remove_device(dev);
1245}
1246
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001247static int exynos_iommu_of_xlate(struct device *dev,
1248 struct of_phandle_args *spec)
1249{
1250 struct exynos_iommu_owner *owner = dev->archdata.iommu;
1251 struct platform_device *sysmmu = of_find_device_by_node(spec->np);
1252 struct sysmmu_drvdata *data;
1253
1254 if (!sysmmu)
1255 return -ENODEV;
1256
1257 data = platform_get_drvdata(sysmmu);
1258 if (!data)
1259 return -ENODEV;
1260
1261 if (!owner) {
1262 owner = kzalloc(sizeof(*owner), GFP_KERNEL);
1263 if (!owner)
1264 return -ENOMEM;
1265
1266 INIT_LIST_HEAD(&owner->controllers);
1267 dev->archdata.iommu = owner;
1268 }
1269
1270 list_add_tail(&data->owner_node, &owner->controllers);
1271 return 0;
1272}
1273
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001274static struct iommu_ops exynos_iommu_ops = {
Joerg Roedele1fd1ea2015-03-26 13:43:11 +01001275 .domain_alloc = exynos_iommu_domain_alloc,
1276 .domain_free = exynos_iommu_domain_free,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001277 .attach_dev = exynos_iommu_attach_device,
1278 .detach_dev = exynos_iommu_detach_device,
1279 .map = exynos_iommu_map,
1280 .unmap = exynos_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07001281 .map_sg = default_iommu_map_sg,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001282 .iova_to_phys = exynos_iommu_iova_to_phys,
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001283 .device_group = get_device_iommu_group,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001284 .add_device = exynos_iommu_add_device,
1285 .remove_device = exynos_iommu_remove_device,
KyongHo Cho2a965362012-05-12 05:56:09 +09001286 .pgsize_bitmap = SECT_SIZE | LPAGE_SIZE | SPAGE_SIZE,
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001287 .of_xlate = exynos_iommu_of_xlate,
KyongHo Cho2a965362012-05-12 05:56:09 +09001288};
1289
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001290static bool init_done;
1291
KyongHo Cho2a965362012-05-12 05:56:09 +09001292static int __init exynos_iommu_init(void)
1293{
1294 int ret;
1295
Cho KyongHo734c3c72014-05-12 11:44:48 +05301296 lv2table_kmem_cache = kmem_cache_create("exynos-iommu-lv2table",
1297 LV2TABLE_SIZE, LV2TABLE_SIZE, 0, NULL);
1298 if (!lv2table_kmem_cache) {
1299 pr_err("%s: Failed to create kmem cache\n", __func__);
1300 return -ENOMEM;
1301 }
1302
KyongHo Cho2a965362012-05-12 05:56:09 +09001303 ret = platform_driver_register(&exynos_sysmmu_driver);
Cho KyongHo734c3c72014-05-12 11:44:48 +05301304 if (ret) {
1305 pr_err("%s: Failed to register driver\n", __func__);
1306 goto err_reg_driver;
1307 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001308
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301309 zero_lv2_table = kmem_cache_zalloc(lv2table_kmem_cache, GFP_KERNEL);
1310 if (zero_lv2_table == NULL) {
1311 pr_err("%s: Failed to allocate zero level2 page table\n",
1312 __func__);
1313 ret = -ENOMEM;
1314 goto err_zero_lv2;
1315 }
1316
Cho KyongHo734c3c72014-05-12 11:44:48 +05301317 ret = bus_set_iommu(&platform_bus_type, &exynos_iommu_ops);
1318 if (ret) {
1319 pr_err("%s: Failed to register exynos-iommu driver.\n",
1320 __func__);
1321 goto err_set_iommu;
1322 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001323
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001324 init_done = true;
1325
Cho KyongHo734c3c72014-05-12 11:44:48 +05301326 return 0;
1327err_set_iommu:
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301328 kmem_cache_free(lv2table_kmem_cache, zero_lv2_table);
1329err_zero_lv2:
Cho KyongHo734c3c72014-05-12 11:44:48 +05301330 platform_driver_unregister(&exynos_sysmmu_driver);
1331err_reg_driver:
1332 kmem_cache_destroy(lv2table_kmem_cache);
KyongHo Cho2a965362012-05-12 05:56:09 +09001333 return ret;
1334}
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001335
1336static int __init exynos_iommu_of_setup(struct device_node *np)
1337{
1338 struct platform_device *pdev;
1339
1340 if (!init_done)
1341 exynos_iommu_init();
1342
1343 pdev = of_platform_device_create(np, NULL, platform_bus_type.dev_root);
1344 if (IS_ERR(pdev))
1345 return PTR_ERR(pdev);
1346
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001347 /*
1348 * use the first registered sysmmu device for performing
1349 * dma mapping operations on iommu page tables (cpu cache flush)
1350 */
1351 if (!dma_dev)
1352 dma_dev = &pdev->dev;
1353
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001354 return 0;
1355}
1356
1357IOMMU_OF_DECLARE(exynos_iommu_of, "samsung,exynos-sysmmu",
1358 exynos_iommu_of_setup);