blob: ce9ef491addf82e7855e53db2b19849d0dfe6316 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
36#include <linux/pci.h>
37#include <linux/completion.h>
38#include <linux/radix-tree.h>
39
Arun Sharma600634972011-07-26 16:09:06 -070040#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070041
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000042#define MAX_MSIX_P_PORT 17
43#define MAX_MSIX 64
44#define MSIX_LEGACY_SZ 4
45#define MIN_MSIX_P_PORT 5
46
Roland Dreier225c7b12007-05-08 18:00:38 -070047enum {
48 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070049 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Roland Dreier225c7b12007-05-08 18:00:38 -070050};
51
52enum {
53 MLX4_MAX_PORTS = 2
54};
55
56enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020057 MLX4_BOARD_ID_LEN = 64
58};
59
60enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +000061 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
62 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
63 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
64 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
65 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
66 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
67 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
68 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
69 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
70 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
71 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
72 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
73 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
74 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
75 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +000076 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
77 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
78 MLX4_DEV_CAP_FLAG_WOL = 1LL << 38,
79 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
80 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +000081 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
82 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48
Roland Dreier225c7b12007-05-08 18:00:38 -070083};
84
Marcel Apfelbaum97285b72011-10-24 11:02:34 +020085#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
86
87enum {
88 MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO = 1 << 0
89};
90
Roland Dreier95d04f02008-07-23 08:12:26 -070091enum {
92 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
93 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
94 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
95 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
96 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
97};
98
Roland Dreier225c7b12007-05-08 18:00:38 -070099enum mlx4_event {
100 MLX4_EVENT_TYPE_COMP = 0x00,
101 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
102 MLX4_EVENT_TYPE_COMM_EST = 0x02,
103 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
104 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
105 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
106 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
107 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
108 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
109 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
110 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
111 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
112 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
113 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
114 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
115 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
116 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
117 MLX4_EVENT_TYPE_CMD = 0x0a
118};
119
120enum {
121 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
122 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
123};
124
125enum {
126 MLX4_PERM_LOCAL_READ = 1 << 10,
127 MLX4_PERM_LOCAL_WRITE = 1 << 11,
128 MLX4_PERM_REMOTE_READ = 1 << 12,
129 MLX4_PERM_REMOTE_WRITE = 1 << 13,
130 MLX4_PERM_ATOMIC = 1 << 14
131};
132
133enum {
134 MLX4_OPCODE_NOP = 0x00,
135 MLX4_OPCODE_SEND_INVAL = 0x01,
136 MLX4_OPCODE_RDMA_WRITE = 0x08,
137 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
138 MLX4_OPCODE_SEND = 0x0a,
139 MLX4_OPCODE_SEND_IMM = 0x0b,
140 MLX4_OPCODE_LSO = 0x0e,
141 MLX4_OPCODE_RDMA_READ = 0x10,
142 MLX4_OPCODE_ATOMIC_CS = 0x11,
143 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300144 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
145 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700146 MLX4_OPCODE_BIND_MW = 0x18,
147 MLX4_OPCODE_FMR = 0x19,
148 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
149 MLX4_OPCODE_CONFIG_CMD = 0x1f,
150
151 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
152 MLX4_RECV_OPCODE_SEND = 0x01,
153 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
154 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
155
156 MLX4_CQE_OPCODE_ERROR = 0x1e,
157 MLX4_CQE_OPCODE_RESIZE = 0x16,
158};
159
160enum {
161 MLX4_STAT_RATE_OFFSET = 5
162};
163
Aleksey Seninda995a82010-12-02 11:44:49 +0000164enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000165 MLX4_PROT_IB_IPV6 = 0,
166 MLX4_PROT_ETH,
167 MLX4_PROT_IB_IPV4,
168 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000169};
170
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700171enum {
172 MLX4_MTT_FLAG_PRESENT = 1
173};
174
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700175enum mlx4_qp_region {
176 MLX4_QP_REGION_FW = 0,
177 MLX4_QP_REGION_ETH_ADDR,
178 MLX4_QP_REGION_FC_ADDR,
179 MLX4_QP_REGION_FC_EXCH,
180 MLX4_NUM_QP_REGION
181};
182
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700183enum mlx4_port_type {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700184 MLX4_PORT_TYPE_IB = 1,
185 MLX4_PORT_TYPE_ETH = 2,
186 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700187};
188
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700189enum mlx4_special_vlan_idx {
190 MLX4_NO_VLAN_IDX = 0,
191 MLX4_VLAN_MISS_IDX,
192 MLX4_VLAN_REGULAR
193};
194
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000195enum mlx4_steer_type {
196 MLX4_MC_STEER = 0,
197 MLX4_UC_STEER,
198 MLX4_NUM_STEERS
199};
200
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700201enum {
202 MLX4_NUM_FEXCH = 64 * 1024,
203};
204
Eli Cohen5a0fd092010-10-07 16:24:16 +0200205enum {
206 MLX4_MAX_FAST_REG_PAGES = 511,
207};
208
Jack Morgensteinea54b102008-01-28 10:40:59 +0200209static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
210{
211 return (major << 32) | (minor << 16) | subminor;
212}
213
Roland Dreier225c7b12007-05-08 18:00:38 -0700214struct mlx4_caps {
215 u64 fw_ver;
216 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700217 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700218 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800219 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700220 u64 def_mac[MLX4_MAX_PORTS + 1];
221 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700222 int gid_table_len[MLX4_MAX_PORTS + 1];
223 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000224 int trans_type[MLX4_MAX_PORTS + 1];
225 int vendor_oui[MLX4_MAX_PORTS + 1];
226 int wavelength[MLX4_MAX_PORTS + 1];
227 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700228 int local_ca_ack_delay;
229 int num_uars;
230 int bf_reg_size;
231 int bf_regs_per_page;
232 int max_sq_sg;
233 int max_rq_sg;
234 int num_qps;
235 int max_wqes;
236 int max_sq_desc_sz;
237 int max_rq_desc_sz;
238 int max_qp_init_rdma;
239 int max_qp_dest_rdma;
Roland Dreier225c7b12007-05-08 18:00:38 -0700240 int sqp_start;
241 int num_srqs;
242 int max_srq_wqes;
243 int max_srq_sge;
244 int reserved_srqs;
245 int num_cqs;
246 int max_cqes;
247 int reserved_cqs;
248 int num_eqs;
249 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800250 int num_comp_vectors;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000251 int comp_pool;
Roland Dreier225c7b12007-05-08 18:00:38 -0700252 int num_mpts;
253 int num_mtt_segs;
Eli Cohenab6bf422009-05-27 14:38:34 -0700254 int mtts_per_seg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700255 int fmr_reserved_mtts;
256 int reserved_mtts;
257 int reserved_mrws;
258 int reserved_uars;
259 int num_mgms;
260 int num_amgms;
261 int reserved_mcgs;
262 int num_qp_per_mgm;
263 int num_pds;
264 int reserved_pds;
265 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300266 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700267 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000268 u64 flags;
Roland Dreier95d04f02008-07-23 08:12:26 -0700269 u32 bmme_flags;
270 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700271 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700272 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700273 int max_gso_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700274 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
275 int reserved_qps;
276 int reserved_qps_base[MLX4_NUM_QP_REGION];
277 int log_num_macs;
278 int log_num_vlans;
279 int log_num_prios;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700280 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
281 u8 supported_type[MLX4_MAX_PORTS + 1];
282 u32 port_mask;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700283 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000284 u32 max_counters;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200285 u8 ext_port_cap[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700286};
287
288struct mlx4_buf_list {
289 void *buf;
290 dma_addr_t map;
291};
292
293struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800294 struct mlx4_buf_list direct;
295 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700296 int nbufs;
297 int npages;
298 int page_shift;
299};
300
301struct mlx4_mtt {
302 u32 first_seg;
303 int order;
304 int page_shift;
305};
306
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700307enum {
308 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
309};
310
311struct mlx4_db_pgdir {
312 struct list_head list;
313 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
314 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
315 unsigned long *bits[2];
316 __be32 *db_page;
317 dma_addr_t db_dma;
318};
319
320struct mlx4_ib_user_db_page;
321
322struct mlx4_db {
323 __be32 *db;
324 union {
325 struct mlx4_db_pgdir *pgdir;
326 struct mlx4_ib_user_db_page *user_page;
327 } u;
328 dma_addr_t dma;
329 int index;
330 int order;
331};
332
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700333struct mlx4_hwq_resources {
334 struct mlx4_db db;
335 struct mlx4_mtt mtt;
336 struct mlx4_buf buf;
337};
338
Roland Dreier225c7b12007-05-08 18:00:38 -0700339struct mlx4_mr {
340 struct mlx4_mtt mtt;
341 u64 iova;
342 u64 size;
343 u32 key;
344 u32 pd;
345 u32 access;
346 int enabled;
347};
348
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300349struct mlx4_fmr {
350 struct mlx4_mr mr;
351 struct mlx4_mpt_entry *mpt;
352 __be64 *mtts;
353 dma_addr_t dma_handle;
354 int max_pages;
355 int max_maps;
356 int maps;
357 u8 page_shift;
358};
359
Roland Dreier225c7b12007-05-08 18:00:38 -0700360struct mlx4_uar {
361 unsigned long pfn;
362 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000363 struct list_head bf_list;
364 unsigned free_bf_bmap;
365 void __iomem *map;
366 void __iomem *bf_map;
367};
368
369struct mlx4_bf {
370 unsigned long offset;
371 int buf_size;
372 struct mlx4_uar *uar;
373 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700374};
375
376struct mlx4_cq {
377 void (*comp) (struct mlx4_cq *);
378 void (*event) (struct mlx4_cq *, enum mlx4_event);
379
380 struct mlx4_uar *uar;
381
382 u32 cons_index;
383
384 __be32 *set_ci_db;
385 __be32 *arm_db;
386 int arm_sn;
387
388 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800389 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700390
391 atomic_t refcount;
392 struct completion free;
393};
394
395struct mlx4_qp {
396 void (*event) (struct mlx4_qp *, enum mlx4_event);
397
398 int qpn;
399
400 atomic_t refcount;
401 struct completion free;
402};
403
404struct mlx4_srq {
405 void (*event) (struct mlx4_srq *, enum mlx4_event);
406
407 int srqn;
408 int max;
409 int max_gs;
410 int wqe_shift;
411
412 atomic_t refcount;
413 struct completion free;
414};
415
416struct mlx4_av {
417 __be32 port_pd;
418 u8 reserved1;
419 u8 g_slid;
420 __be16 dlid;
421 u8 reserved2;
422 u8 gid_index;
423 u8 stat_rate;
424 u8 hop_limit;
425 __be32 sl_tclass_flowlabel;
426 u8 dgid[16];
427};
428
Eli Cohenfa417f72010-10-24 21:08:52 -0700429struct mlx4_eth_av {
430 __be32 port_pd;
431 u8 reserved1;
432 u8 smac_idx;
433 u16 reserved2;
434 u8 reserved3;
435 u8 gid_index;
436 u8 stat_rate;
437 u8 hop_limit;
438 __be32 sl_tclass_flowlabel;
439 u8 dgid[16];
440 u32 reserved4[2];
441 __be16 vlan;
442 u8 mac[6];
443};
444
445union mlx4_ext_av {
446 struct mlx4_av ib;
447 struct mlx4_eth_av eth;
448};
449
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000450struct mlx4_counter {
451 u8 reserved1[3];
452 u8 counter_mode;
453 __be32 num_ifc;
454 u32 reserved2[2];
455 __be64 rx_frames;
456 __be64 rx_bytes;
457 __be64 tx_frames;
458 __be64 tx_bytes;
459};
460
Roland Dreier225c7b12007-05-08 18:00:38 -0700461struct mlx4_dev {
462 struct pci_dev *pdev;
463 unsigned long flags;
464 struct mlx4_caps caps;
465 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000466 u8 rev_id;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200467 char board_id[MLX4_BOARD_ID_LEN];
Roland Dreier225c7b12007-05-08 18:00:38 -0700468};
469
470struct mlx4_init_port_param {
471 int set_guid0;
472 int set_node_guid;
473 int set_si_guid;
474 u16 mtu;
475 int port_width_cap;
476 u16 vl_cap;
477 u16 max_gid;
478 u16 max_pkey;
479 u64 guid0;
480 u64 node_guid;
481 u64 si_guid;
482};
483
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700484#define mlx4_foreach_port(port, dev, type) \
485 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
486 if (((type) == MLX4_PORT_TYPE_IB ? (dev)->caps.port_mask : \
487 ~(dev)->caps.port_mask) & 1 << ((port) - 1))
488
Eli Cohenfa417f72010-10-24 21:08:52 -0700489#define mlx4_foreach_ib_transport_port(port, dev) \
490 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
491 if (((dev)->caps.port_mask & 1 << ((port) - 1)) || \
492 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
493
494
Roland Dreier225c7b12007-05-08 18:00:38 -0700495int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
496 struct mlx4_buf *buf);
497void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -0800498static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
499{
Jack Morgenstein313abe52008-01-28 10:40:51 +0200500 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -0800501 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -0800502 else
Roland Dreierb57aacf2008-02-06 21:17:59 -0800503 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -0800504 (offset & (PAGE_SIZE - 1));
505}
Roland Dreier225c7b12007-05-08 18:00:38 -0700506
507int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
508void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
509
510int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
511void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000512int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
513void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700514
515int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
516 struct mlx4_mtt *mtt);
517void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
518u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
519
520int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
521 int npages, int page_shift, struct mlx4_mr *mr);
522void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
523int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
524int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
525 int start_index, int npages, u64 *page_list);
526int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
527 struct mlx4_buf *buf);
528
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700529int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
530void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
531
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700532int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
533 int size, int max_direct);
534void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
535 int size);
536
Roland Dreier225c7b12007-05-08 18:00:38 -0700537int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -0700538 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800539 unsigned vector, int collapsed);
Roland Dreier225c7b12007-05-08 18:00:38 -0700540void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
541
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700542int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
543void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
544
545int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700546void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
547
548int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, struct mlx4_mtt *mtt,
549 u64 db_rec, struct mlx4_srq *srq);
550void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
551int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +0300552int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -0700553
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700554int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -0700555int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
556
Ron Livne521e5752008-07-14 23:48:48 -0700557int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Aleksey Seninda995a82010-12-02 11:44:49 +0000558 int block_mcast_loopback, enum mlx4_protocol protocol);
559int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
560 enum mlx4_protocol protocol);
Yevgeny Petrilin16792002011-03-22 22:38:31 +0000561int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
562int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
563int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
564int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
565int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -0700566
Yevgeny Petrilin16792002011-03-22 22:38:31 +0000567int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *qpn, u8 wrap);
568void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, int qpn);
569int mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac, u8 wrap);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700570
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300571int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700572int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
573void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
574
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300575int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
576 int npages, u64 iova, u32 *lkey, u32 *rkey);
577int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
578 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
579int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
580void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
581 u32 *lkey, u32 *rkey);
582int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
583int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000584int mlx4_test_interrupts(struct mlx4_dev *dev);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000585int mlx4_assign_eq(struct mlx4_dev *dev, char* name , int* vector);
586void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300587
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000588int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
589int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
590
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000591int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
592void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
593
Roland Dreier225c7b12007-05-08 18:00:38 -0700594#endif /* MLX4_DEVICE_H */