Andrzej Hajda | 7c55688 | 2014-01-07 15:47:38 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2013 Samsung Electronics Co., Ltd. |
Tomasz Figa | f65d518 | 2014-07-26 02:57:20 +0200 | [diff] [blame] | 3 | * Author: Andrzej Hajda <a.hajda@samsung.com> |
Andrzej Hajda | 7c55688 | 2014-01-07 15:47:38 +0100 | [diff] [blame] | 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License version 2 as |
| 7 | * published by the Free Software Foundation. |
| 8 | * |
| 9 | * Device Tree binding constants for Exynos5440 clock controller. |
| 10 | */ |
| 11 | |
| 12 | #ifndef _DT_BINDINGS_CLOCK_EXYNOS_5440_H |
| 13 | #define _DT_BINDINGS_CLOCK_EXYNOS_5440_H |
| 14 | |
| 15 | #define CLK_XTAL 1 |
| 16 | #define CLK_ARM_CLK 2 |
| 17 | #define CLK_SPI_BAUD 16 |
| 18 | #define CLK_PB0_250 17 |
| 19 | #define CLK_PR0_250 18 |
| 20 | #define CLK_PR1_250 19 |
| 21 | #define CLK_B_250 20 |
| 22 | #define CLK_B_125 21 |
| 23 | #define CLK_B_200 22 |
| 24 | #define CLK_SATA 23 |
| 25 | #define CLK_USB 24 |
| 26 | #define CLK_GMAC0 25 |
| 27 | #define CLK_CS250 26 |
| 28 | #define CLK_PB0_250_O 27 |
| 29 | #define CLK_PR0_250_O 28 |
| 30 | #define CLK_PR1_250_O 29 |
| 31 | #define CLK_B_250_O 30 |
| 32 | #define CLK_B_125_O 31 |
| 33 | #define CLK_B_200_O 32 |
| 34 | #define CLK_SATA_O 33 |
| 35 | #define CLK_USB_O 34 |
| 36 | #define CLK_GMAC0_O 35 |
| 37 | #define CLK_CS250_O 36 |
| 38 | |
| 39 | /* must be greater than maximal clock id */ |
| 40 | #define CLK_NR_CLKS 37 |
| 41 | |
| 42 | #endif /* _DT_BINDINGS_CLOCK_EXYNOS_5440_H */ |