blob: 4e5ba7eed5421274b9c90ec0908119861626fff7 [file] [log] [blame]
Dave Airlief453ba02008-11-07 14:05:41 -08001/*
2 * Copyright (c) 2006 Luc Verhaegen (quirks list)
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
Adam Jackson61e57a82010-03-29 21:43:18 +00005 * Copyright 2010 Red Hat, Inc.
Dave Airlief453ba02008-11-07 14:05:41 -08006 *
7 * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
8 * FB layer.
9 * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
10 *
11 * Permission is hereby granted, free of charge, to any person obtaining a
12 * copy of this software and associated documentation files (the "Software"),
13 * to deal in the Software without restriction, including without limitation
14 * the rights to use, copy, modify, merge, publish, distribute, sub license,
15 * and/or sell copies of the Software, and to permit persons to whom the
16 * Software is furnished to do so, subject to the following conditions:
17 *
18 * The above copyright notice and this permission notice (including the
19 * next paragraph) shall be included in all copies or substantial portions
20 * of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
27 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28 * DEALINGS IN THE SOFTWARE.
29 */
30#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Thierry Reding10a85122012-11-21 15:31:35 +010032#include <linux/hdmi.h>
Dave Airlief453ba02008-11-07 14:05:41 -080033#include <linux/i2c.h>
Adam Jackson47819ba2012-05-30 16:42:39 -040034#include <linux/module.h>
Lukas Wunner5cb8eaa2016-01-11 20:09:20 +010035#include <linux/vga_switcheroo.h>
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/drmP.h>
37#include <drm/drm_edid.h>
Dave Airlie40d9b042014-10-20 16:29:33 +100038#include <drm/drm_displayid.h>
Dave Airlief453ba02008-11-07 14:05:41 -080039
Adam Jackson13931572010-08-03 14:38:19 -040040#define version_greater(edid, maj, min) \
41 (((edid)->version > (maj)) || \
42 ((edid)->version == (maj) && (edid)->revision > (min)))
Dave Airlief453ba02008-11-07 14:05:41 -080043
Adam Jacksond1ff6402010-03-29 21:43:26 +000044#define EDID_EST_TIMINGS 16
45#define EDID_STD_TIMINGS 8
46#define EDID_DETAILED_TIMINGS 4
Dave Airlief453ba02008-11-07 14:05:41 -080047
48/*
49 * EDID blocks out in the wild have a variety of bugs, try to collect
50 * them here (note that userspace may work around broken monitors first,
51 * but fixes should make their way here so that the kernel "just works"
52 * on as many displays as possible).
53 */
54
55/* First detailed mode wrong, use largest 60Hz mode */
56#define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
57/* Reported 135MHz pixel clock is too high, needs adjustment */
58#define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
59/* Prefer the largest mode at 75 Hz */
60#define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
61/* Detail timing is in cm not mm */
62#define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
63/* Detailed timing descriptors have bogus size values, so just take the
64 * maximum size and use that.
65 */
66#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
67/* Monitor forgot to set the first detailed is preferred bit. */
68#define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5)
69/* use +hsync +vsync for detailed mode */
70#define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
Adam Jacksonbc42aab2012-05-23 16:26:54 -040071/* Force reduced-blanking timings for detailed modes */
72#define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
Rafał Miłecki49d45a312013-12-07 13:22:42 +010073/* Force 8bpc */
74#define EDID_QUIRK_FORCE_8BPC (1 << 8)
Mario Kleinerbc5b9642014-05-23 21:40:55 +020075/* Force 12bpc */
76#define EDID_QUIRK_FORCE_12BPC (1 << 9)
Mario Kleinere10aec62016-07-06 12:05:44 +020077/* Force 6bpc */
78#define EDID_QUIRK_FORCE_6BPC (1 << 10)
Mario Kleiner5438f892017-04-21 17:05:08 +020079/* Force 10bpc */
80#define EDID_QUIRK_FORCE_10BPC (1 << 11)
Alex Deucher3c537882010-02-05 04:21:19 -050081
Adam Jackson13931572010-08-03 14:38:19 -040082struct detailed_mode_closure {
83 struct drm_connector *connector;
84 struct edid *edid;
85 bool preferred;
86 u32 quirks;
87 int modes;
88};
Dave Airlief453ba02008-11-07 14:05:41 -080089
Zhao Yakui5c612592009-06-22 13:17:10 +080090#define LEVEL_DMT 0
91#define LEVEL_GTF 1
Adam Jackson7a374352010-03-29 21:43:30 +000092#define LEVEL_GTF2 2
93#define LEVEL_CVT 3
Zhao Yakui5c612592009-06-22 13:17:10 +080094
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -070095/*Enum storing luminance types for HDR blocks in EDID*/
96enum luminance_value {
97 NO_LUMINANCE_DATA = 3,
98 MAXIMUM_LUMINANCE = 4,
99 FRAME_AVERAGE_LUMINANCE = 5,
100 MINIMUM_LUMINANCE = 6
101};
102
Jani Nikula14ec1cf2017-04-04 19:32:18 +0000103static const struct edid_quirk {
Ian Pilcherc51a3fd62012-04-22 11:40:26 -0500104 char vendor[4];
Dave Airlief453ba02008-11-07 14:05:41 -0800105 int product_id;
106 u32 quirks;
107} edid_quirk_list[] = {
108 /* Acer AL1706 */
109 { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
110 /* Acer F51 */
111 { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
112 /* Unknown Acer */
113 { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
114
Mario Kleinere10aec62016-07-06 12:05:44 +0200115 /* AEO model 0 reports 8 bpc, but is a 6 bpc panel */
116 { "AEO", 0, EDID_QUIRK_FORCE_6BPC },
117
Dave Airlief453ba02008-11-07 14:05:41 -0800118 /* Belinea 10 15 55 */
119 { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
120 { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
121
122 /* Envision Peripherals, Inc. EN-7100e */
123 { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
Adam Jacksonba1163d2010-04-06 16:11:00 +0000124 /* Envision EN2028 */
125 { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800126
127 /* Funai Electronics PM36B */
128 { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
129 EDID_QUIRK_DETAILED_IN_CM },
130
Mario Kleiner5438f892017-04-21 17:05:08 +0200131 /* LGD panel of HP zBook 17 G2, eDP 10 bpc, but reports unknown bpc */
132 { "LGD", 764, EDID_QUIRK_FORCE_10BPC },
133
Dave Airlief453ba02008-11-07 14:05:41 -0800134 /* LG Philips LCD LP154W01-A5 */
135 { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
136 { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
137
138 /* Philips 107p5 CRT */
139 { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
140
141 /* Proview AY765C */
142 { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
143
144 /* Samsung SyncMaster 205BW. Note: irony */
145 { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
146 /* Samsung SyncMaster 22[5-6]BW */
147 { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
148 { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400149
Mario Kleinerbc5b9642014-05-23 21:40:55 +0200150 /* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */
151 { "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
152
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400153 /* ViewSonic VA2026w */
154 { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
Alex Deucher118bdbd2013-08-12 11:04:29 -0400155
156 /* Medion MD 30217 PG */
157 { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
Rafał Miłecki49d45a312013-12-07 13:22:42 +0100158
159 /* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
160 { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
Tomeu Vizosoec8e40b2017-02-20 16:25:45 +0100161
162 /* Rotel RSX-1058 forwards sink's EDID but only does HDMI 1.1*/
163 { "ETR", 13896, EDID_QUIRK_FORCE_8BPC },
Dave Airlief453ba02008-11-07 14:05:41 -0800164};
165
Thierry Redinga6b21832012-11-23 15:01:42 +0100166/*
167 * Autogenerated from the DMT spec.
168 * This table is copied from xfree86/modes/xf86EdidModes.c.
169 */
170static const struct drm_display_mode drm_dmt_modes[] = {
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300171 /* 0x01 - 640x350@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100172 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
173 736, 832, 0, 350, 382, 385, 445, 0,
174 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300175 /* 0x02 - 640x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100176 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
177 736, 832, 0, 400, 401, 404, 445, 0,
178 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300179 /* 0x03 - 720x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100180 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
181 828, 936, 0, 400, 401, 404, 446, 0,
182 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300183 /* 0x04 - 640x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100184 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300185 752, 800, 0, 480, 490, 492, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100186 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300187 /* 0x05 - 640x480@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100188 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
189 704, 832, 0, 480, 489, 492, 520, 0,
190 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300191 /* 0x06 - 640x480@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100192 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
193 720, 840, 0, 480, 481, 484, 500, 0,
194 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300195 /* 0x07 - 640x480@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100196 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
197 752, 832, 0, 480, 481, 484, 509, 0,
198 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300199 /* 0x08 - 800x600@56Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100200 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
201 896, 1024, 0, 600, 601, 603, 625, 0,
202 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300203 /* 0x09 - 800x600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100204 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
205 968, 1056, 0, 600, 601, 605, 628, 0,
206 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300207 /* 0x0a - 800x600@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100208 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
209 976, 1040, 0, 600, 637, 643, 666, 0,
210 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300211 /* 0x0b - 800x600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100212 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
213 896, 1056, 0, 600, 601, 604, 625, 0,
214 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300215 /* 0x0c - 800x600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100216 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
217 896, 1048, 0, 600, 601, 604, 631, 0,
218 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300219 /* 0x0d - 800x600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100220 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
221 880, 960, 0, 600, 603, 607, 636, 0,
222 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300223 /* 0x0e - 848x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100224 { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
225 976, 1088, 0, 480, 486, 494, 517, 0,
226 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300227 /* 0x0f - 1024x768@43Hz, interlace */
Thierry Redinga6b21832012-11-23 15:01:42 +0100228 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
Paul Parsons735b1002016-04-04 20:36:34 +0100229 1208, 1264, 0, 768, 768, 776, 817, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100230 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300231 DRM_MODE_FLAG_INTERLACE) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300232 /* 0x10 - 1024x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100233 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
234 1184, 1344, 0, 768, 771, 777, 806, 0,
235 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300236 /* 0x11 - 1024x768@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100237 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
238 1184, 1328, 0, 768, 771, 777, 806, 0,
239 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300240 /* 0x12 - 1024x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100241 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
242 1136, 1312, 0, 768, 769, 772, 800, 0,
243 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300244 /* 0x13 - 1024x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100245 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
246 1168, 1376, 0, 768, 769, 772, 808, 0,
247 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300248 /* 0x14 - 1024x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100249 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
250 1104, 1184, 0, 768, 771, 775, 813, 0,
251 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300252 /* 0x15 - 1152x864@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100253 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
254 1344, 1600, 0, 864, 865, 868, 900, 0,
255 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300256 /* 0x55 - 1280x720@60Hz */
257 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
258 1430, 1650, 0, 720, 725, 730, 750, 0,
259 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300260 /* 0x16 - 1280x768@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100261 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
262 1360, 1440, 0, 768, 771, 778, 790, 0,
263 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300264 /* 0x17 - 1280x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100265 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
266 1472, 1664, 0, 768, 771, 778, 798, 0,
267 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300268 /* 0x18 - 1280x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100269 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
270 1488, 1696, 0, 768, 771, 778, 805, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300271 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300272 /* 0x19 - 1280x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100273 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
274 1496, 1712, 0, 768, 771, 778, 809, 0,
275 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300276 /* 0x1a - 1280x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100277 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
278 1360, 1440, 0, 768, 771, 778, 813, 0,
279 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300280 /* 0x1b - 1280x800@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100281 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
282 1360, 1440, 0, 800, 803, 809, 823, 0,
283 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300284 /* 0x1c - 1280x800@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100285 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
286 1480, 1680, 0, 800, 803, 809, 831, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300287 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300288 /* 0x1d - 1280x800@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100289 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
290 1488, 1696, 0, 800, 803, 809, 838, 0,
291 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300292 /* 0x1e - 1280x800@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100293 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
294 1496, 1712, 0, 800, 803, 809, 843, 0,
295 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300296 /* 0x1f - 1280x800@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100297 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
298 1360, 1440, 0, 800, 803, 809, 847, 0,
299 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300300 /* 0x20 - 1280x960@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100301 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
302 1488, 1800, 0, 960, 961, 964, 1000, 0,
303 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300304 /* 0x21 - 1280x960@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100305 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
306 1504, 1728, 0, 960, 961, 964, 1011, 0,
307 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300308 /* 0x22 - 1280x960@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100309 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
310 1360, 1440, 0, 960, 963, 967, 1017, 0,
311 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300312 /* 0x23 - 1280x1024@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100313 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
314 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
315 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300316 /* 0x24 - 1280x1024@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100317 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
318 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
319 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300320 /* 0x25 - 1280x1024@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100321 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
322 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
323 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300324 /* 0x26 - 1280x1024@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100325 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
326 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
327 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300328 /* 0x27 - 1360x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100329 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
330 1536, 1792, 0, 768, 771, 777, 795, 0,
331 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300332 /* 0x28 - 1360x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100333 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
334 1440, 1520, 0, 768, 771, 776, 813, 0,
335 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300336 /* 0x51 - 1366x768@60Hz */
337 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436,
338 1579, 1792, 0, 768, 771, 774, 798, 0,
339 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
340 /* 0x56 - 1366x768@60Hz */
341 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380,
342 1436, 1500, 0, 768, 769, 772, 800, 0,
343 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300344 /* 0x29 - 1400x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100345 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
346 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
347 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300348 /* 0x2a - 1400x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100349 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
350 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
351 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300352 /* 0x2b - 1400x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100353 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
354 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
355 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300356 /* 0x2c - 1400x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100357 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
358 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
359 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300360 /* 0x2d - 1400x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100361 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
362 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
363 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300364 /* 0x2e - 1440x900@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100365 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
366 1520, 1600, 0, 900, 903, 909, 926, 0,
367 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300368 /* 0x2f - 1440x900@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100369 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
370 1672, 1904, 0, 900, 903, 909, 934, 0,
371 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300372 /* 0x30 - 1440x900@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100373 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
374 1688, 1936, 0, 900, 903, 909, 942, 0,
375 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300376 /* 0x31 - 1440x900@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100377 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
378 1696, 1952, 0, 900, 903, 909, 948, 0,
379 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300380 /* 0x32 - 1440x900@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100381 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
382 1520, 1600, 0, 900, 903, 909, 953, 0,
383 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300384 /* 0x53 - 1600x900@60Hz */
385 { DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624,
386 1704, 1800, 0, 900, 901, 904, 1000, 0,
387 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300388 /* 0x33 - 1600x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100389 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
390 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
391 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300392 /* 0x34 - 1600x1200@65Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100393 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
394 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
395 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300396 /* 0x35 - 1600x1200@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100397 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
398 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
399 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300400 /* 0x36 - 1600x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100401 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
402 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
403 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300404 /* 0x37 - 1600x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100405 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
406 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
407 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300408 /* 0x38 - 1600x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100409 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
410 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
411 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300412 /* 0x39 - 1680x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100413 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
414 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
415 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300416 /* 0x3a - 1680x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100417 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
418 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
419 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300420 /* 0x3b - 1680x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100421 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
422 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
423 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300424 /* 0x3c - 1680x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100425 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
426 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
427 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300428 /* 0x3d - 1680x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100429 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
430 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
431 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300432 /* 0x3e - 1792x1344@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100433 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
434 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
435 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300436 /* 0x3f - 1792x1344@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100437 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
438 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
439 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300440 /* 0x40 - 1792x1344@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100441 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
442 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
443 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300444 /* 0x41 - 1856x1392@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100445 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
446 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
447 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300448 /* 0x42 - 1856x1392@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100449 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300450 2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100451 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300452 /* 0x43 - 1856x1392@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100453 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
454 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
455 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300456 /* 0x52 - 1920x1080@60Hz */
457 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
458 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
459 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300460 /* 0x44 - 1920x1200@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100461 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
462 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
463 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300464 /* 0x45 - 1920x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100465 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
466 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
467 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300468 /* 0x46 - 1920x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100469 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
470 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
471 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300472 /* 0x47 - 1920x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100473 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
474 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
475 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300476 /* 0x48 - 1920x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100477 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
478 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
479 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300480 /* 0x49 - 1920x1440@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100481 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
482 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
483 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300484 /* 0x4a - 1920x1440@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100485 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
486 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
487 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300488 /* 0x4b - 1920x1440@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100489 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
490 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
491 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300492 /* 0x54 - 2048x1152@60Hz */
493 { DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074,
494 2154, 2250, 0, 1152, 1153, 1156, 1200, 0,
495 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300496 /* 0x4c - 2560x1600@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100497 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
498 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
499 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300500 /* 0x4d - 2560x1600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100501 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
502 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
503 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300504 /* 0x4e - 2560x1600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100505 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
506 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
507 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300508 /* 0x4f - 2560x1600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100509 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
510 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
511 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300512 /* 0x50 - 2560x1600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100513 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
514 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
515 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300516 /* 0x57 - 4096x2160@60Hz RB */
517 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104,
518 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
519 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
520 /* 0x58 - 4096x2160@59.94Hz RB */
521 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104,
522 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
523 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Thierry Redinga6b21832012-11-23 15:01:42 +0100524};
525
Ville Syrjäläe7bfa5c2013-10-14 16:44:27 +0300526/*
527 * These more or less come from the DMT spec. The 720x400 modes are
528 * inferred from historical 80x25 practice. The 640x480@67 and 832x624@75
529 * modes are old-school Mac modes. The EDID spec says the 1152x864@75 mode
530 * should be 1152x870, again for the Mac, but instead we use the x864 DMT
531 * mode.
532 *
533 * The DMT modes have been fact-checked; the rest are mild guesses.
534 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100535static const struct drm_display_mode edid_est_modes[] = {
536 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
537 968, 1056, 0, 600, 601, 605, 628, 0,
538 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
539 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
540 896, 1024, 0, 600, 601, 603, 625, 0,
541 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
542 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
543 720, 840, 0, 480, 481, 484, 500, 0,
544 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
545 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
Paul Parsons87707cf2016-04-02 11:08:06 +0100546 704, 832, 0, 480, 489, 492, 520, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100547 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
548 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
549 768, 864, 0, 480, 483, 486, 525, 0,
550 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100551 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Thierry Redinga6b21832012-11-23 15:01:42 +0100552 752, 800, 0, 480, 490, 492, 525, 0,
553 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
554 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
555 846, 900, 0, 400, 421, 423, 449, 0,
556 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
557 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
558 846, 900, 0, 400, 412, 414, 449, 0,
559 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
560 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
561 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
562 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100563 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
Thierry Redinga6b21832012-11-23 15:01:42 +0100564 1136, 1312, 0, 768, 769, 772, 800, 0,
565 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
566 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
567 1184, 1328, 0, 768, 771, 777, 806, 0,
568 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
569 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
570 1184, 1344, 0, 768, 771, 777, 806, 0,
571 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
572 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
573 1208, 1264, 0, 768, 768, 776, 817, 0,
574 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
575 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
576 928, 1152, 0, 624, 625, 628, 667, 0,
577 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
578 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
579 896, 1056, 0, 600, 601, 604, 625, 0,
580 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
581 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
582 976, 1040, 0, 600, 637, 643, 666, 0,
583 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
584 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
585 1344, 1600, 0, 864, 865, 868, 900, 0,
586 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
587};
588
589struct minimode {
590 short w;
591 short h;
592 short r;
593 short rb;
594};
595
596static const struct minimode est3_modes[] = {
597 /* byte 6 */
598 { 640, 350, 85, 0 },
599 { 640, 400, 85, 0 },
600 { 720, 400, 85, 0 },
601 { 640, 480, 85, 0 },
602 { 848, 480, 60, 0 },
603 { 800, 600, 85, 0 },
604 { 1024, 768, 85, 0 },
605 { 1152, 864, 75, 0 },
606 /* byte 7 */
607 { 1280, 768, 60, 1 },
608 { 1280, 768, 60, 0 },
609 { 1280, 768, 75, 0 },
610 { 1280, 768, 85, 0 },
611 { 1280, 960, 60, 0 },
612 { 1280, 960, 85, 0 },
613 { 1280, 1024, 60, 0 },
614 { 1280, 1024, 85, 0 },
615 /* byte 8 */
616 { 1360, 768, 60, 0 },
617 { 1440, 900, 60, 1 },
618 { 1440, 900, 60, 0 },
619 { 1440, 900, 75, 0 },
620 { 1440, 900, 85, 0 },
621 { 1400, 1050, 60, 1 },
622 { 1400, 1050, 60, 0 },
623 { 1400, 1050, 75, 0 },
624 /* byte 9 */
625 { 1400, 1050, 85, 0 },
626 { 1680, 1050, 60, 1 },
627 { 1680, 1050, 60, 0 },
628 { 1680, 1050, 75, 0 },
629 { 1680, 1050, 85, 0 },
630 { 1600, 1200, 60, 0 },
631 { 1600, 1200, 65, 0 },
632 { 1600, 1200, 70, 0 },
633 /* byte 10 */
634 { 1600, 1200, 75, 0 },
635 { 1600, 1200, 85, 0 },
636 { 1792, 1344, 60, 0 },
Ville Syrjäläc068b322013-10-14 16:44:25 +0300637 { 1792, 1344, 75, 0 },
Thierry Redinga6b21832012-11-23 15:01:42 +0100638 { 1856, 1392, 60, 0 },
639 { 1856, 1392, 75, 0 },
640 { 1920, 1200, 60, 1 },
641 { 1920, 1200, 60, 0 },
642 /* byte 11 */
643 { 1920, 1200, 75, 0 },
644 { 1920, 1200, 85, 0 },
645 { 1920, 1440, 60, 0 },
646 { 1920, 1440, 75, 0 },
647};
648
649static const struct minimode extra_modes[] = {
650 { 1024, 576, 60, 0 },
651 { 1366, 768, 60, 0 },
652 { 1600, 900, 60, 0 },
653 { 1680, 945, 60, 0 },
654 { 1920, 1080, 60, 0 },
655 { 2048, 1152, 60, 0 },
656 { 2048, 1536, 60, 0 },
657};
658
659/*
660 * Probably taken from CEA-861 spec.
661 * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
Jani Nikulad9278b42016-01-08 13:21:51 +0200662 *
663 * Index using the VIC.
Thierry Redinga6b21832012-11-23 15:01:42 +0100664 */
665static const struct drm_display_mode edid_cea_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +0200666 /* 0 - dummy, VICs start at 1 */
667 { },
Thierry Redinga6b21832012-11-23 15:01:42 +0100668 /* 1 - 640x480@60Hz */
669 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
670 752, 800, 0, 480, 490, 492, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300671 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530672 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100673 /* 2 - 720x480@60Hz */
674 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
675 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300676 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530677 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100678 /* 3 - 720x480@60Hz */
679 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
680 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300681 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530682 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100683 /* 4 - 1280x720@60Hz */
684 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
685 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300686 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530687 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100688 /* 5 - 1920x1080i@60Hz */
689 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
690 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
691 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300692 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530693 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700694 /* 6 - 720(1440)x480i@60Hz */
695 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
696 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100697 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300698 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530699 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700700 /* 7 - 720(1440)x480i@60Hz */
701 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
702 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100703 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300704 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530705 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700706 /* 8 - 720(1440)x240@60Hz */
707 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
708 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100709 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300710 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530711 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700712 /* 9 - 720(1440)x240@60Hz */
713 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
714 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100715 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300716 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530717 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100718 /* 10 - 2880x480i@60Hz */
719 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
720 3204, 3432, 0, 480, 488, 494, 525, 0,
721 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300722 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530723 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100724 /* 11 - 2880x480i@60Hz */
725 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
726 3204, 3432, 0, 480, 488, 494, 525, 0,
727 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300728 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530729 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100730 /* 12 - 2880x240@60Hz */
731 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
732 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300733 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530734 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100735 /* 13 - 2880x240@60Hz */
736 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
737 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300738 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530739 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100740 /* 14 - 1440x480@60Hz */
741 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
742 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300743 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530744 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100745 /* 15 - 1440x480@60Hz */
746 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
747 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300748 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530749 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100750 /* 16 - 1920x1080@60Hz */
751 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
752 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300753 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530754 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100755 /* 17 - 720x576@50Hz */
756 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
757 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300758 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530759 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100760 /* 18 - 720x576@50Hz */
761 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
762 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300763 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530764 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100765 /* 19 - 1280x720@50Hz */
766 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
767 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300768 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530769 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100770 /* 20 - 1920x1080i@50Hz */
771 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
772 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
773 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300774 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530775 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700776 /* 21 - 720(1440)x576i@50Hz */
777 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
778 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100779 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300780 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530781 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700782 /* 22 - 720(1440)x576i@50Hz */
783 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
784 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100785 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300786 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530787 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700788 /* 23 - 720(1440)x288@50Hz */
789 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
790 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100791 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300792 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530793 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700794 /* 24 - 720(1440)x288@50Hz */
795 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
796 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100797 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300798 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530799 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100800 /* 25 - 2880x576i@50Hz */
801 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
802 3180, 3456, 0, 576, 580, 586, 625, 0,
803 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300804 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530805 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100806 /* 26 - 2880x576i@50Hz */
807 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
808 3180, 3456, 0, 576, 580, 586, 625, 0,
809 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300810 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530811 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100812 /* 27 - 2880x288@50Hz */
813 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
814 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300815 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530816 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100817 /* 28 - 2880x288@50Hz */
818 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
819 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300820 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530821 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100822 /* 29 - 1440x576@50Hz */
823 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
824 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300825 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530826 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100827 /* 30 - 1440x576@50Hz */
828 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
829 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300830 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530831 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100832 /* 31 - 1920x1080@50Hz */
833 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
834 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300835 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530836 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100837 /* 32 - 1920x1080@24Hz */
838 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
839 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300840 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530841 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100842 /* 33 - 1920x1080@25Hz */
843 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
844 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300845 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530846 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100847 /* 34 - 1920x1080@30Hz */
848 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
849 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300850 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530851 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100852 /* 35 - 2880x480@60Hz */
853 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
854 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300855 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530856 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100857 /* 36 - 2880x480@60Hz */
858 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
859 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300860 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530861 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100862 /* 37 - 2880x576@50Hz */
863 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
864 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300865 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530866 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100867 /* 38 - 2880x576@50Hz */
868 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
869 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300870 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530871 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100872 /* 39 - 1920x1080i@50Hz */
873 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
874 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
875 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300876 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530877 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100878 /* 40 - 1920x1080i@100Hz */
879 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
880 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
881 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300882 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530883 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100884 /* 41 - 1280x720@100Hz */
885 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
886 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300887 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530888 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100889 /* 42 - 720x576@100Hz */
890 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
891 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300892 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530893 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100894 /* 43 - 720x576@100Hz */
895 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
896 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300897 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530898 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700899 /* 44 - 720(1440)x576i@100Hz */
900 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
901 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100902 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Clint Taylor5a11f7f2014-09-26 09:55:24 -0700903 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530904 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700905 /* 45 - 720(1440)x576i@100Hz */
906 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
907 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100908 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Clint Taylor5a11f7f2014-09-26 09:55:24 -0700909 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530910 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100911 /* 46 - 1920x1080i@120Hz */
912 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
913 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
914 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300915 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530916 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100917 /* 47 - 1280x720@120Hz */
918 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
919 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300920 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530921 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100922 /* 48 - 720x480@120Hz */
923 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
924 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300925 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530926 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100927 /* 49 - 720x480@120Hz */
928 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
929 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300930 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530931 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700932 /* 50 - 720(1440)x480i@120Hz */
933 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
934 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100935 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300936 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530937 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700938 /* 51 - 720(1440)x480i@120Hz */
939 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
940 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100941 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300942 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530943 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100944 /* 52 - 720x576@200Hz */
945 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
946 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300947 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530948 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100949 /* 53 - 720x576@200Hz */
950 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
951 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300952 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530953 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700954 /* 54 - 720(1440)x576i@200Hz */
955 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
956 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100957 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300958 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530959 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700960 /* 55 - 720(1440)x576i@200Hz */
961 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
962 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100963 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300964 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530965 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100966 /* 56 - 720x480@240Hz */
967 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
968 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300969 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530970 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100971 /* 57 - 720x480@240Hz */
972 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
973 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300974 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530975 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700976 /* 58 - 720(1440)x480i@240 */
977 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
978 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100979 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300980 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530981 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700982 /* 59 - 720(1440)x480i@240 */
983 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
984 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100985 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300986 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530987 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100988 /* 60 - 1280x720@24Hz */
989 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
990 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300991 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530992 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100993 /* 61 - 1280x720@25Hz */
994 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
995 3740, 3960, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300996 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530997 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100998 /* 62 - 1280x720@30Hz */
999 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1000 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001001 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301002 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001003 /* 63 - 1920x1080@120Hz */
1004 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1005 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001006 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301007 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001008 /* 64 - 1920x1080@100Hz */
1009 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
Clint Taylor8f0e4902016-08-15 10:31:28 -07001010 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001011 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301012 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Abhinav Kumaraee5e202017-04-01 19:25:42 -07001013 /* 65 - 1280x720@24Hz */
1014 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1015 3080, 3300, 0, 720, 725, 730, 750, 0,
1016 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1017 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1018 /* 66 - 1280x720@25Hz */
1019 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1020 3740, 3960, 0, 720, 725, 730, 750, 0,
1021 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1022 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1023 /* 67 - 1280x720@30Hz */
1024 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1025 3080, 3300, 0, 720, 725, 730, 750, 0,
1026 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1027 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1028 /* 68 - 1280x720@50Hz */
1029 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
1030 1760, 1980, 0, 720, 725, 730, 750, 0,
1031 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1032 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1033 /* 69 - 1280x720@60Hz */
1034 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
1035 1430, 1650, 0, 720, 725, 730, 750, 0,
1036 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1037 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1038 /* 70 - 1280x720@100Hz */
1039 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
1040 1760, 1980, 0, 720, 725, 730, 750, 0,
1041 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1042 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1043 /* 71 - 1280x720@120Hz */
1044 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
1045 1430, 1650, 0, 720, 725, 730, 750, 0,
1046 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1047 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1048 /* 72 - 1920x1080@24Hz */
1049 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
1050 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1051 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1052 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1053 /* 73 - 1920x1080@25Hz */
1054 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
1055 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1056 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1057 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1058 /* 74 - 1920x1080@30Hz */
1059 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
1060 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1061 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1062 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1063 /* 75 - 1920x1080@50Hz */
1064 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
1065 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1066 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1067 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1068 /* 76 - 1920x1080@60Hz */
1069 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
1070 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1071 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1072 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1073 /* 77 - 1920x1080@100Hz */
1074 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
1075 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
1076 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1077 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1078 /* 78 - 1920x1080@120Hz */
1079 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1080 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1081 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1082 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1083 /* 79 - 1680x720@24Hz */
1084 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 3040,
1085 3080, 3300, 0, 720, 725, 730, 750, 0,
1086 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1087 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1088 /* 80 - 1680x720@25Hz */
1089 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2908,
1090 2948, 3168, 0, 720, 725, 730, 750, 0,
1091 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1092 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1093 /* 81 - 1680x720@30Hz */
1094 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2380,
1095 2420, 2640, 0, 720, 725, 730, 750, 0,
1096 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1097 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1098 /* 82 - 1680x720@50Hz */
1099 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 82500, 1680, 1940,
1100 1980, 2200, 0, 720, 725, 730, 750, 0,
1101 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1102 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1103 /* 83 - 1680x720@60Hz */
1104 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 99000, 1680, 1940,
1105 1980, 2200, 0, 720, 725, 730, 750, 0,
1106 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1107 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1108 /* 84 - 1680x720@100Hz */
1109 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 165000, 1680, 1740,
1110 1780, 2000, 0, 720, 725, 730, 825, 0,
1111 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1112 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1113 /* 85 - 1680x720@120Hz */
1114 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 198000, 1680, 1740,
1115 1780, 2000, 0, 720, 725, 730, 825, 0,
1116 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1117 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1118 /* 86 - 2560x1080@24Hz */
1119 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 99000, 2560, 3558,
1120 3602, 3750, 0, 1080, 1084, 1089, 1100, 0,
1121 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1122 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1123 /* 87 - 2560x1080@25Hz */
1124 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 90000, 2560, 3008,
1125 3052, 3200, 0, 1080, 1084, 1089, 1125, 0,
1126 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1127 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1128 /* 88 - 2560x1080@30Hz */
1129 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 118800, 2560, 3328,
1130 3372, 3520, 0, 1080, 1084, 1089, 1125, 0,
1131 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1132 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1133 /* 89 - 2560x1080@50Hz */
1134 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 185625, 2560, 3108,
1135 3152, 3300, 0, 1080, 1084, 1089, 1125, 0,
1136 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1137 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1138 /* 90 - 2560x1080@60Hz */
1139 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 198000, 2560, 2808,
1140 2852, 3000, 0, 1080, 1084, 1089, 1100, 0,
1141 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1142 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1143 /* 91 - 2560x1080@100Hz */
1144 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 371250, 2560, 2778,
1145 2822, 2970, 0, 1080, 1084, 1089, 1250, 0,
1146 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1147 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1148 /* 92 - 2560x1080@120Hz */
1149 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 495000, 2560, 3108,
1150 3152, 3300, 0, 1080, 1084, 1089, 1250, 0,
1151 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1152 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1153 /* 93 - 3840x2160p@24Hz 16:9 */
1154 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1155 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1156 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1157 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9,},
1158 /* 94 - 3840x2160p@25Hz 16:9 */
1159 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1160 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1161 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1162 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9},
1163 /* 95 - 3840x2160p@30Hz 16:9 */
1164 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1165 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1166 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1167 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9},
1168 /* 96 - 3840x2160p@50Hz 16:9 */
1169 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1170 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1171 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1172 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9},
1173 /* 97 - 3840x2160p@60Hz 16:9 */
1174 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1175 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1176 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1177 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9},
1178 /* 98 - 4096x2160p@24Hz 256:135 */
1179 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5116,
1180 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1181 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1182 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135},
1183 /* 99 - 4096x2160p@25Hz 256:135 */
1184 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5064,
1185 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1186 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1187 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135},
1188 /* 100 - 4096x2160p@30Hz 256:135 */
1189 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 4184,
1190 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1191 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1192 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135},
1193 /* 101 - 4096x2160p@50Hz 256:135 */
1194 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 5064,
1195 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1196 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1197 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135},
1198 /* 102 - 4096x2160p@60Hz 256:135 */
1199 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 4184,
1200 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1201 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1202 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135},
1203 /* 103 - 3840x2160p@24Hz 64:27 */
1204 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1205 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1206 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1207 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27},
1208 /* 104 - 3840x2160p@25Hz 64:27 */
1209 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1210 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1211 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1212 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27},
1213 /* 105 - 3840x2160p@30Hz 64:27 */
1214 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1215 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1216 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1217 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27},
1218 /* 106 - 3840x2160p@50Hz 64:27 */
1219 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1220 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1221 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1222 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27},
1223 /* 107 - 3840x2160p@60Hz 64:27 */
1224 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1225 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1226 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1227 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27},
Thierry Redinga6b21832012-11-23 15:01:42 +01001228};
1229
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001230/*
Jani Nikulad9278b42016-01-08 13:21:51 +02001231 * HDMI 1.4 4k modes. Index using the VIC.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001232 */
1233static const struct drm_display_mode edid_4k_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +02001234 /* 0 - dummy, VICs start at 1 */
1235 { },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001236 /* 1 - 3840x2160@30Hz */
1237 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1238 3840, 4016, 4104, 4400, 0,
1239 2160, 2168, 2178, 2250, 0,
1240 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1241 .vrefresh = 30, },
1242 /* 2 - 3840x2160@25Hz */
1243 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1244 3840, 4896, 4984, 5280, 0,
1245 2160, 2168, 2178, 2250, 0,
1246 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1247 .vrefresh = 25, },
1248 /* 3 - 3840x2160@24Hz */
1249 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1250 3840, 5116, 5204, 5500, 0,
1251 2160, 2168, 2178, 2250, 0,
1252 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1253 .vrefresh = 24, },
1254 /* 4 - 4096x2160@24Hz (SMPTE) */
1255 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
1256 4096, 5116, 5204, 5500, 0,
1257 2160, 2168, 2178, 2250, 0,
1258 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1259 .vrefresh = 24, },
1260};
1261
Adam Jackson61e57a82010-03-29 21:43:18 +00001262/*** DDC fetch and block validation ***/
Dave Airlief453ba02008-11-07 14:05:41 -08001263
Adam Jackson083ae052009-09-23 17:30:45 -04001264static const u8 edid_header[] = {
1265 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
1266};
Dave Airlief453ba02008-11-07 14:05:41 -08001267
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001268/**
1269 * drm_edid_header_is_valid - sanity check the header of the base EDID block
1270 * @raw_edid: pointer to raw base EDID block
1271 *
1272 * Sanity check the header of the base EDID block.
1273 *
1274 * Return: 8 if the header is perfect, down to 0 if it's totally wrong.
Thomas Reim051963d2011-07-29 14:28:57 +00001275 */
1276int drm_edid_header_is_valid(const u8 *raw_edid)
1277{
1278 int i, score = 0;
1279
1280 for (i = 0; i < sizeof(edid_header); i++)
1281 if (raw_edid[i] == edid_header[i])
1282 score++;
1283
1284 return score;
1285}
1286EXPORT_SYMBOL(drm_edid_header_is_valid);
1287
Adam Jackson47819ba2012-05-30 16:42:39 -04001288static int edid_fixup __read_mostly = 6;
1289module_param_named(edid_fixup, edid_fixup, int, 0400);
1290MODULE_PARM_DESC(edid_fixup,
1291 "Minimum number of valid EDID header bytes (0-8, default 6)");
Thomas Reim051963d2011-07-29 14:28:57 +00001292
Dave Airlie40d9b042014-10-20 16:29:33 +10001293static void drm_get_displayid(struct drm_connector *connector,
1294 struct edid *edid);
Dave Airlieda9df2f2014-12-11 10:12:57 +10001295
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001296static int drm_edid_block_checksum(const u8 *raw_edid)
1297{
1298 int i;
1299 u8 csum = 0;
1300 for (i = 0; i < EDID_LENGTH; i++)
1301 csum += raw_edid[i];
1302
1303 return csum;
1304}
1305
Stefan Brünsd6885d62014-11-30 19:57:41 +01001306static bool drm_edid_is_zero(const u8 *in_edid, int length)
1307{
1308 if (memchr_inv(in_edid, 0, length))
1309 return false;
1310
1311 return true;
1312}
1313
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001314/**
1315 * drm_edid_block_valid - Sanity check the EDID block (base or extension)
1316 * @raw_edid: pointer to raw EDID block
1317 * @block: type of block to validate (0 for base, extension otherwise)
1318 * @print_bad_edid: if true, dump bad EDID blocks to the console
Todd Previte6ba2bd32015-04-21 11:09:41 -07001319 * @edid_corrupt: if true, the header or checksum is invalid
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001320 *
1321 * Validate a base or extension EDID block and optionally dump bad blocks to
1322 * the console.
1323 *
1324 * Return: True if the block is valid, false otherwise.
Dave Airlief453ba02008-11-07 14:05:41 -08001325 */
Todd Previte6ba2bd32015-04-21 11:09:41 -07001326bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
1327 bool *edid_corrupt)
Dave Airlief453ba02008-11-07 14:05:41 -08001328{
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001329 u8 csum;
Adam Jackson61e57a82010-03-29 21:43:18 +00001330 struct edid *edid = (struct edid *)raw_edid;
Dave Airlief453ba02008-11-07 14:05:41 -08001331
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001332 if (WARN_ON(!raw_edid))
1333 return false;
1334
Adam Jackson47819ba2012-05-30 16:42:39 -04001335 if (edid_fixup > 8 || edid_fixup < 0)
1336 edid_fixup = 6;
1337
Adam Jacksonf89ec8a2012-04-16 10:40:08 -04001338 if (block == 0) {
Thomas Reim051963d2011-07-29 14:28:57 +00001339 int score = drm_edid_header_is_valid(raw_edid);
Todd Previte6ba2bd32015-04-21 11:09:41 -07001340 if (score == 8) {
1341 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001342 *edid_corrupt = false;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001343 } else if (score >= edid_fixup) {
1344 /* Displayport Link CTS Core 1.2 rev1.1 test 4.2.2.6
1345 * The corrupt flag needs to be set here otherwise, the
1346 * fix-up code here will correct the problem, the
1347 * checksum is correct and the test fails
1348 */
1349 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001350 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001351 DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1352 memcpy(raw_edid, edid_header, sizeof(edid_header));
1353 } else {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001354 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001355 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001356 goto bad;
1357 }
1358 }
Dave Airlief453ba02008-11-07 14:05:41 -08001359
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001360 csum = drm_edid_block_checksum(raw_edid);
Dave Airlief453ba02008-11-07 14:05:41 -08001361 if (csum) {
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001362 if (print_bad_edid) {
1363 DRM_ERROR("EDID checksum is invalid, remainder is %d\n", csum);
1364 }
Adam Jackson4a638b42010-05-25 16:33:09 -04001365
Todd Previte6ba2bd32015-04-21 11:09:41 -07001366 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001367 *edid_corrupt = true;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001368
Adam Jackson4a638b42010-05-25 16:33:09 -04001369 /* allow CEA to slide through, switches mangle this */
1370 if (raw_edid[0] != 0x02)
1371 goto bad;
Dave Airlief453ba02008-11-07 14:05:41 -08001372 }
1373
Adam Jackson61e57a82010-03-29 21:43:18 +00001374 /* per-block-type checks */
1375 switch (raw_edid[0]) {
1376 case 0: /* base */
1377 if (edid->version != 1) {
1378 DRM_ERROR("EDID has major version %d, instead of 1\n", edid->version);
1379 goto bad;
1380 }
Adam Jackson862b89c2009-11-23 14:23:06 -05001381
Adam Jackson61e57a82010-03-29 21:43:18 +00001382 if (edid->revision > 4)
1383 DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1384 break;
1385
1386 default:
1387 break;
1388 }
Adam Jackson47ee4cc2009-11-23 14:23:05 -05001389
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001390 return true;
Dave Airlief453ba02008-11-07 14:05:41 -08001391
1392bad:
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001393 if (print_bad_edid) {
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001394 if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
1395 printk(KERN_ERR "EDID block is all zeroes\n");
1396 } else {
1397 printk(KERN_ERR "Raw EDID:\n");
1398 print_hex_dump(KERN_ERR, " \t", DUMP_PREFIX_NONE, 16, 1,
Tormod Volden0aff47f2011-07-05 20:12:53 +00001399 raw_edid, EDID_LENGTH, false);
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001400 }
Dave Airlief453ba02008-11-07 14:05:41 -08001401 }
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001402 return false;
Dave Airlief453ba02008-11-07 14:05:41 -08001403}
Carsten Emdeda0df922012-03-18 22:37:33 +01001404EXPORT_SYMBOL(drm_edid_block_valid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001405
1406/**
1407 * drm_edid_is_valid - sanity check EDID data
1408 * @edid: EDID data
1409 *
1410 * Sanity-check an entire EDID record (including extensions)
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001411 *
1412 * Return: True if the EDID data is valid, false otherwise.
Adam Jackson61e57a82010-03-29 21:43:18 +00001413 */
1414bool drm_edid_is_valid(struct edid *edid)
1415{
1416 int i;
1417 u8 *raw = (u8 *)edid;
1418
1419 if (!edid)
1420 return false;
1421
1422 for (i = 0; i <= edid->extensions; i++)
Todd Previte6ba2bd32015-04-21 11:09:41 -07001423 if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001424 return false;
1425
1426 return true;
1427}
Alex Deucher3c537882010-02-05 04:21:19 -05001428EXPORT_SYMBOL(drm_edid_is_valid);
Dave Airlief453ba02008-11-07 14:05:41 -08001429
Adam Jackson61e57a82010-03-29 21:43:18 +00001430#define DDC_SEGMENT_ADDR 0x30
1431/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001432 * drm_do_probe_ddc_edid() - get EDID information via I2C
Thierry Reding7c58e872014-12-03 16:52:18 +01001433 * @data: I2C device adapter
Daniel Vetterfc668112014-01-21 12:02:26 +01001434 * @buf: EDID data buffer to be filled
1435 * @block: 128 byte EDID block to start fetching from
1436 * @len: EDID data buffer length to fetch
1437 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001438 * Try to fetch EDID information by calling I2C driver functions.
Daniel Vetterfc668112014-01-21 12:02:26 +01001439 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001440 * Return: 0 on success or -1 on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001441 */
1442static int
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001443drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
Adam Jackson61e57a82010-03-29 21:43:18 +00001444{
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001445 struct i2c_adapter *adapter = data;
Adam Jackson61e57a82010-03-29 21:43:18 +00001446 unsigned char start = block * EDID_LENGTH;
Shirish Scd004b32012-08-30 07:04:06 +00001447 unsigned char segment = block >> 1;
1448 unsigned char xfers = segment ? 3 : 2;
Chris Wilson4819d2e2011-03-15 11:04:41 +00001449 int ret, retries = 5;
Adam Jackson61e57a82010-03-29 21:43:18 +00001450
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001451 /*
1452 * The core I2C driver will automatically retry the transfer if the
Chris Wilson4819d2e2011-03-15 11:04:41 +00001453 * adapter reports EAGAIN. However, we find that bit-banging transfers
1454 * are susceptible to errors under a heavily loaded machine and
1455 * generate spurious NAKs and timeouts. Retrying the transfer
1456 * of the individual block a few times seems to overcome this.
1457 */
1458 do {
1459 struct i2c_msg msgs[] = {
1460 {
Shirish Scd004b32012-08-30 07:04:06 +00001461 .addr = DDC_SEGMENT_ADDR,
1462 .flags = 0,
1463 .len = 1,
1464 .buf = &segment,
1465 }, {
Chris Wilson4819d2e2011-03-15 11:04:41 +00001466 .addr = DDC_ADDR,
1467 .flags = 0,
1468 .len = 1,
1469 .buf = &start,
1470 }, {
1471 .addr = DDC_ADDR,
1472 .flags = I2C_M_RD,
1473 .len = len,
1474 .buf = buf,
1475 }
1476 };
Shirish Scd004b32012-08-30 07:04:06 +00001477
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001478 /*
1479 * Avoid sending the segment addr to not upset non-compliant
1480 * DDC monitors.
1481 */
Shirish Scd004b32012-08-30 07:04:06 +00001482 ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1483
Eugeni Dodonov9292f372012-01-05 09:34:28 -02001484 if (ret == -ENXIO) {
1485 DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1486 adapter->name);
1487 break;
1488 }
Shirish Scd004b32012-08-30 07:04:06 +00001489 } while (ret != xfers && --retries);
Adam Jackson61e57a82010-03-29 21:43:18 +00001490
Shirish Scd004b32012-08-30 07:04:06 +00001491 return ret == xfers ? 0 : -1;
Adam Jackson61e57a82010-03-29 21:43:18 +00001492}
1493
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001494/**
1495 * drm_do_get_edid - get EDID data using a custom EDID block read function
1496 * @connector: connector we're probing
1497 * @get_edid_block: EDID block read function
1498 * @data: private data passed to the block read function
1499 *
1500 * When the I2C adapter connected to the DDC bus is hidden behind a device that
1501 * exposes a different interface to read EDID blocks this function can be used
1502 * to get EDID data using a custom block read function.
1503 *
1504 * As in the general case the DDC bus is accessible by the kernel at the I2C
1505 * level, drivers must make all reasonable efforts to expose it as an I2C
1506 * adapter and use drm_get_edid() instead of abusing this function.
1507 *
1508 * Return: Pointer to valid EDID or NULL if we couldn't find any.
1509 */
1510struct edid *drm_do_get_edid(struct drm_connector *connector,
1511 int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
1512 size_t len),
1513 void *data)
Adam Jackson61e57a82010-03-29 21:43:18 +00001514{
Sam Tygier0ea75e22010-09-23 10:11:01 +01001515 int i, j = 0, valid_extensions = 0;
Adam Jackson61e57a82010-03-29 21:43:18 +00001516 u8 *block, *new;
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001517 bool print_bad_edid = !connector->bad_edid_counter || (drm_debug & DRM_UT_KMS);
Adam Jackson61e57a82010-03-29 21:43:18 +00001518
1519 if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
1520 return NULL;
1521
1522 /* base block fetch */
1523 for (i = 0; i < 4; i++) {
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001524 if (get_edid_block(data, block, 0, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001525 goto out;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001526 if (drm_edid_block_valid(block, 0, print_bad_edid,
1527 &connector->edid_corrupt))
Adam Jackson61e57a82010-03-29 21:43:18 +00001528 break;
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001529 if (i == 0 && drm_edid_is_zero(block, EDID_LENGTH)) {
1530 connector->null_edid_counter++;
1531 goto carp;
1532 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001533 }
1534 if (i == 4)
1535 goto carp;
1536
1537 /* if there's no extensions, we're done */
1538 if (block[0x7e] == 0)
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001539 return (struct edid *)block;
Adam Jackson61e57a82010-03-29 21:43:18 +00001540
1541 new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
1542 if (!new)
1543 goto out;
1544 block = new;
1545
1546 for (j = 1; j <= block[0x7e]; j++) {
1547 for (i = 0; i < 4; i++) {
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001548 if (get_edid_block(data,
Sam Tygier0ea75e22010-09-23 10:11:01 +01001549 block + (valid_extensions + 1) * EDID_LENGTH,
1550 j, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001551 goto out;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001552 if (drm_edid_block_valid(block + (valid_extensions + 1)
1553 * EDID_LENGTH, j,
1554 print_bad_edid,
1555 NULL)) {
Sam Tygier0ea75e22010-09-23 10:11:01 +01001556 valid_extensions++;
Adam Jackson61e57a82010-03-29 21:43:18 +00001557 break;
Sam Tygier0ea75e22010-09-23 10:11:01 +01001558 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001559 }
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001560
1561 if (i == 4 && print_bad_edid) {
Sam Tygier0ea75e22010-09-23 10:11:01 +01001562 dev_warn(connector->dev->dev,
1563 "%s: Ignoring invalid EDID block %d.\n",
Jani Nikula25933822014-06-03 14:56:20 +03001564 connector->name, j);
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001565
1566 connector->bad_edid_counter++;
1567 }
Sam Tygier0ea75e22010-09-23 10:11:01 +01001568 }
1569
1570 if (valid_extensions != block[0x7e]) {
1571 block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
1572 block[0x7e] = valid_extensions;
1573 new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1574 if (!new)
1575 goto out;
1576 block = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001577 }
1578
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001579 return (struct edid *)block;
Adam Jackson61e57a82010-03-29 21:43:18 +00001580
1581carp:
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001582 if (print_bad_edid) {
1583 dev_warn(connector->dev->dev, "%s: EDID block %d invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03001584 connector->name, j);
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001585 }
1586 connector->bad_edid_counter++;
Adam Jackson61e57a82010-03-29 21:43:18 +00001587
1588out:
1589 kfree(block);
1590 return NULL;
1591}
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001592EXPORT_SYMBOL_GPL(drm_do_get_edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001593
1594/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001595 * drm_probe_ddc() - probe DDC presence
1596 * @adapter: I2C adapter to probe
Adam Jackson61e57a82010-03-29 21:43:18 +00001597 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001598 * Return: True on success, false on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001599 */
Adam Jacksonfbff4692012-09-18 10:58:47 -04001600bool
Adam Jackson61e57a82010-03-29 21:43:18 +00001601drm_probe_ddc(struct i2c_adapter *adapter)
1602{
1603 unsigned char out;
1604
1605 return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
1606}
Adam Jacksonfbff4692012-09-18 10:58:47 -04001607EXPORT_SYMBOL(drm_probe_ddc);
Adam Jackson61e57a82010-03-29 21:43:18 +00001608
1609/**
1610 * drm_get_edid - get EDID data, if available
1611 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001612 * @adapter: I2C adapter to use for DDC
Adam Jackson61e57a82010-03-29 21:43:18 +00001613 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001614 * Poke the given I2C channel to grab EDID data if possible. If found,
Adam Jackson61e57a82010-03-29 21:43:18 +00001615 * attach it to the connector.
1616 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001617 * Return: Pointer to valid EDID or NULL if we couldn't find any.
Adam Jackson61e57a82010-03-29 21:43:18 +00001618 */
1619struct edid *drm_get_edid(struct drm_connector *connector,
1620 struct i2c_adapter *adapter)
1621{
Dave Airlie40d9b042014-10-20 16:29:33 +10001622 struct edid *edid;
1623
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001624 if (!drm_probe_ddc(adapter))
1625 return NULL;
Adam Jackson61e57a82010-03-29 21:43:18 +00001626
Dave Airlie40d9b042014-10-20 16:29:33 +10001627 edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
1628 if (edid)
1629 drm_get_displayid(connector, edid);
1630 return edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001631}
1632EXPORT_SYMBOL(drm_get_edid);
1633
Jani Nikula51f8da52013-09-27 15:08:27 +03001634/**
Lukas Wunner5cb8eaa2016-01-11 20:09:20 +01001635 * drm_get_edid_switcheroo - get EDID data for a vga_switcheroo output
1636 * @connector: connector we're probing
1637 * @adapter: I2C adapter to use for DDC
1638 *
1639 * Wrapper around drm_get_edid() for laptops with dual GPUs using one set of
1640 * outputs. The wrapper adds the requisite vga_switcheroo calls to temporarily
1641 * switch DDC to the GPU which is retrieving EDID.
1642 *
1643 * Return: Pointer to valid EDID or %NULL if we couldn't find any.
1644 */
1645struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
1646 struct i2c_adapter *adapter)
1647{
1648 struct pci_dev *pdev = connector->dev->pdev;
1649 struct edid *edid;
1650
1651 vga_switcheroo_lock_ddc(pdev);
1652 edid = drm_get_edid(connector, adapter);
1653 vga_switcheroo_unlock_ddc(pdev);
1654
1655 return edid;
1656}
1657EXPORT_SYMBOL(drm_get_edid_switcheroo);
1658
1659/**
Jani Nikula51f8da52013-09-27 15:08:27 +03001660 * drm_edid_duplicate - duplicate an EDID and the extensions
1661 * @edid: EDID to duplicate
1662 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001663 * Return: Pointer to duplicated EDID or NULL on allocation failure.
Jani Nikula51f8da52013-09-27 15:08:27 +03001664 */
1665struct edid *drm_edid_duplicate(const struct edid *edid)
1666{
1667 return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1668}
1669EXPORT_SYMBOL(drm_edid_duplicate);
1670
Adam Jackson61e57a82010-03-29 21:43:18 +00001671/*** EDID parsing ***/
1672
Dave Airlief453ba02008-11-07 14:05:41 -08001673/**
1674 * edid_vendor - match a string against EDID's obfuscated vendor field
1675 * @edid: EDID to match
1676 * @vendor: vendor string
1677 *
1678 * Returns true if @vendor is in @edid, false otherwise
1679 */
Jani Nikula14ec1cf2017-04-04 19:32:18 +00001680static bool edid_vendor(struct edid *edid, const char *vendor)
Dave Airlief453ba02008-11-07 14:05:41 -08001681{
1682 char edid_vendor[3];
1683
1684 edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
1685 edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
1686 ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
Dave Airlie16456c82009-04-03 09:10:33 +10001687 edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
Dave Airlief453ba02008-11-07 14:05:41 -08001688
1689 return !strncmp(edid_vendor, vendor, 3);
1690}
1691
1692/**
1693 * edid_get_quirks - return quirk flags for a given EDID
1694 * @edid: EDID to process
1695 *
1696 * This tells subsequent routines what fixes they need to apply.
1697 */
1698static u32 edid_get_quirks(struct edid *edid)
1699{
Jani Nikula14ec1cf2017-04-04 19:32:18 +00001700 const struct edid_quirk *quirk;
Dave Airlief453ba02008-11-07 14:05:41 -08001701 int i;
1702
1703 for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
1704 quirk = &edid_quirk_list[i];
1705
1706 if (edid_vendor(edid, quirk->vendor) &&
1707 (EDID_PRODUCT_ID(edid) == quirk->product_id))
1708 return quirk->quirks;
1709 }
1710
1711 return 0;
1712}
1713
1714#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
Alex Deucher339d2022013-08-15 11:42:14 -04001715#define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
Dave Airlief453ba02008-11-07 14:05:41 -08001716
Dave Airlief453ba02008-11-07 14:05:41 -08001717/**
1718 * edid_fixup_preferred - set preferred modes based on quirk list
1719 * @connector: has mode list to fix up
1720 * @quirks: quirks list
1721 *
1722 * Walk the mode list for @connector, clearing the preferred status
1723 * on existing modes and setting it anew for the right mode ala @quirks.
1724 */
1725static void edid_fixup_preferred(struct drm_connector *connector,
1726 u32 quirks)
1727{
1728 struct drm_display_mode *t, *cur_mode, *preferred_mode;
Dave Airlief8906072008-12-18 16:59:02 +10001729 int target_refresh = 0;
Alex Deucher339d2022013-08-15 11:42:14 -04001730 int cur_vrefresh, preferred_vrefresh;
Dave Airlief453ba02008-11-07 14:05:41 -08001731
1732 if (list_empty(&connector->probed_modes))
1733 return;
1734
1735 if (quirks & EDID_QUIRK_PREFER_LARGE_60)
1736 target_refresh = 60;
1737 if (quirks & EDID_QUIRK_PREFER_LARGE_75)
1738 target_refresh = 75;
1739
1740 preferred_mode = list_first_entry(&connector->probed_modes,
1741 struct drm_display_mode, head);
1742
1743 list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
1744 cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
1745
1746 if (cur_mode == preferred_mode)
1747 continue;
1748
1749 /* Largest mode is preferred */
1750 if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
1751 preferred_mode = cur_mode;
1752
Alex Deucher339d2022013-08-15 11:42:14 -04001753 cur_vrefresh = cur_mode->vrefresh ?
1754 cur_mode->vrefresh : drm_mode_vrefresh(cur_mode);
1755 preferred_vrefresh = preferred_mode->vrefresh ?
1756 preferred_mode->vrefresh : drm_mode_vrefresh(preferred_mode);
Dave Airlief453ba02008-11-07 14:05:41 -08001757 /* At a given size, try to get closest to target refresh */
1758 if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
Alex Deucher339d2022013-08-15 11:42:14 -04001759 MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
1760 MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
Dave Airlief453ba02008-11-07 14:05:41 -08001761 preferred_mode = cur_mode;
1762 }
1763 }
1764
1765 preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
1766}
1767
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001768static bool
1769mode_is_rb(const struct drm_display_mode *mode)
1770{
1771 return (mode->htotal - mode->hdisplay == 160) &&
1772 (mode->hsync_end - mode->hdisplay == 80) &&
1773 (mode->hsync_end - mode->hsync_start == 32) &&
1774 (mode->vsync_start - mode->vdisplay == 3);
1775}
1776
Adam Jackson33c75312012-04-13 16:33:29 -04001777/*
1778 * drm_mode_find_dmt - Create a copy of a mode if present in DMT
1779 * @dev: Device to duplicate against
1780 * @hsize: Mode width
1781 * @vsize: Mode height
1782 * @fresh: Mode refresh rate
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001783 * @rb: Mode reduced-blanking-ness
Adam Jackson33c75312012-04-13 16:33:29 -04001784 *
1785 * Walk the DMT mode list looking for a match for the given parameters.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001786 *
1787 * Return: A newly allocated copy of the mode, or NULL if not found.
Adam Jackson33c75312012-04-13 16:33:29 -04001788 */
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001789struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001790 int hsize, int vsize, int fresh,
1791 bool rb)
Zhao Yakui559ee212009-09-03 09:33:47 +08001792{
Adam Jackson07a5e632009-12-03 17:44:38 -05001793 int i;
Zhao Yakui559ee212009-09-03 09:33:47 +08001794
Thierry Redinga6b21832012-11-23 15:01:42 +01001795 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001796 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001797 if (hsize != ptr->hdisplay)
1798 continue;
1799 if (vsize != ptr->vdisplay)
1800 continue;
1801 if (fresh != drm_mode_vrefresh(ptr))
1802 continue;
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001803 if (rb != mode_is_rb(ptr))
1804 continue;
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001805
1806 return drm_mode_duplicate(dev, ptr);
Zhao Yakui559ee212009-09-03 09:33:47 +08001807 }
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001808
1809 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08001810}
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001811EXPORT_SYMBOL(drm_mode_find_dmt);
Adam Jackson23425ca2009-09-23 17:30:58 -04001812
Adam Jacksond1ff6402010-03-29 21:43:26 +00001813typedef void detailed_cb(struct detailed_timing *timing, void *closure);
1814
1815static void
Adam Jackson4d76a222010-08-03 14:38:17 -04001816cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1817{
1818 int i, n = 0;
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001819 u8 d = ext[0x02];
Adam Jackson4d76a222010-08-03 14:38:17 -04001820 u8 *det_base = ext + d;
1821
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001822 n = (127 - d) / 18;
Adam Jackson4d76a222010-08-03 14:38:17 -04001823 for (i = 0; i < n; i++)
1824 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1825}
1826
1827static void
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001828vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1829{
1830 unsigned int i, n = min((int)ext[0x02], 6);
1831 u8 *det_base = ext + 5;
1832
1833 if (ext[0x01] != 1)
1834 return; /* unknown version */
1835
1836 for (i = 0; i < n; i++)
1837 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1838}
1839
1840static void
Adam Jacksond1ff6402010-03-29 21:43:26 +00001841drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
1842{
1843 int i;
1844 struct edid *edid = (struct edid *)raw_edid;
1845
1846 if (edid == NULL)
1847 return;
1848
1849 for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
1850 cb(&(edid->detailed_timings[i]), closure);
1851
Adam Jackson4d76a222010-08-03 14:38:17 -04001852 for (i = 1; i <= raw_edid[0x7e]; i++) {
1853 u8 *ext = raw_edid + (i * EDID_LENGTH);
1854 switch (*ext) {
1855 case CEA_EXT:
1856 cea_for_each_detailed_block(ext, cb, closure);
1857 break;
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001858 case VTB_EXT:
1859 vtb_for_each_detailed_block(ext, cb, closure);
1860 break;
Adam Jackson4d76a222010-08-03 14:38:17 -04001861 default:
1862 break;
1863 }
1864 }
Adam Jacksond1ff6402010-03-29 21:43:26 +00001865}
1866
1867static void
1868is_rb(struct detailed_timing *t, void *data)
1869{
1870 u8 *r = (u8 *)t;
1871 if (r[3] == EDID_DETAIL_MONITOR_RANGE)
1872 if (r[15] & 0x10)
1873 *(bool *)data = true;
1874}
1875
1876/* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
1877static bool
1878drm_monitor_supports_rb(struct edid *edid)
1879{
1880 if (edid->revision >= 4) {
Daniel Vetterb196a492012-06-19 11:33:06 +02001881 bool ret = false;
Adam Jacksond1ff6402010-03-29 21:43:26 +00001882 drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
1883 return ret;
1884 }
1885
1886 return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
1887}
1888
Adam Jackson7a374352010-03-29 21:43:30 +00001889static void
1890find_gtf2(struct detailed_timing *t, void *data)
1891{
1892 u8 *r = (u8 *)t;
1893 if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
1894 *(u8 **)data = r;
1895}
1896
1897/* Secondary GTF curve kicks in above some break frequency */
1898static int
1899drm_gtf2_hbreak(struct edid *edid)
1900{
1901 u8 *r = NULL;
1902 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1903 return r ? (r[12] * 2) : 0;
1904}
1905
1906static int
1907drm_gtf2_2c(struct edid *edid)
1908{
1909 u8 *r = NULL;
1910 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1911 return r ? r[13] : 0;
1912}
1913
1914static int
1915drm_gtf2_m(struct edid *edid)
1916{
1917 u8 *r = NULL;
1918 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1919 return r ? (r[15] << 8) + r[14] : 0;
1920}
1921
1922static int
1923drm_gtf2_k(struct edid *edid)
1924{
1925 u8 *r = NULL;
1926 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1927 return r ? r[16] : 0;
1928}
1929
1930static int
1931drm_gtf2_2j(struct edid *edid)
1932{
1933 u8 *r = NULL;
1934 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1935 return r ? r[17] : 0;
1936}
1937
1938/**
1939 * standard_timing_level - get std. timing level(CVT/GTF/DMT)
1940 * @edid: EDID block to scan
1941 */
1942static int standard_timing_level(struct edid *edid)
1943{
1944 if (edid->revision >= 2) {
1945 if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
1946 return LEVEL_CVT;
1947 if (drm_gtf2_hbreak(edid))
1948 return LEVEL_GTF2;
1949 return LEVEL_GTF;
1950 }
1951 return LEVEL_DMT;
1952}
1953
Adam Jackson23425ca2009-09-23 17:30:58 -04001954/*
1955 * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
1956 * monitors fill with ascii space (0x20) instead.
1957 */
1958static int
1959bad_std_timing(u8 a, u8 b)
1960{
1961 return (a == 0x00 && b == 0x00) ||
1962 (a == 0x01 && b == 0x01) ||
1963 (a == 0x20 && b == 0x20);
1964}
1965
Dave Airlief453ba02008-11-07 14:05:41 -08001966/**
1967 * drm_mode_std - convert standard mode info (width, height, refresh) into mode
Daniel Vetterfc668112014-01-21 12:02:26 +01001968 * @connector: connector of for the EDID block
1969 * @edid: EDID block to scan
Dave Airlief453ba02008-11-07 14:05:41 -08001970 * @t: standard timing params
1971 *
1972 * Take the standard timing params (in this case width, aspect, and refresh)
Zhao Yakui5c612592009-06-22 13:17:10 +08001973 * and convert them into a real mode using CVT/GTF/DMT.
Dave Airlief453ba02008-11-07 14:05:41 -08001974 */
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001975static struct drm_display_mode *
Adam Jackson7a374352010-03-29 21:43:30 +00001976drm_mode_std(struct drm_connector *connector, struct edid *edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02001977 struct std_timing *t)
Dave Airlief453ba02008-11-07 14:05:41 -08001978{
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001979 struct drm_device *dev = connector->dev;
1980 struct drm_display_mode *m, *mode = NULL;
Zhao Yakui5c612592009-06-22 13:17:10 +08001981 int hsize, vsize;
1982 int vrefresh_rate;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001983 unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
1984 >> EDID_TIMING_ASPECT_SHIFT;
Zhao Yakui5c612592009-06-22 13:17:10 +08001985 unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
1986 >> EDID_TIMING_VFREQ_SHIFT;
Adam Jackson7a374352010-03-29 21:43:30 +00001987 int timing_level = standard_timing_level(edid);
Dave Airlief453ba02008-11-07 14:05:41 -08001988
Adam Jackson23425ca2009-09-23 17:30:58 -04001989 if (bad_std_timing(t->hsize, t->vfreq_aspect))
1990 return NULL;
1991
Zhao Yakui5c612592009-06-22 13:17:10 +08001992 /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
1993 hsize = t->hsize * 8 + 248;
1994 /* vrefresh_rate = vfreq + 60 */
1995 vrefresh_rate = vfreq + 60;
1996 /* the vdisplay is calculated based on the aspect ratio */
Adam Jacksonf066a172009-09-23 17:31:21 -04001997 if (aspect_ratio == 0) {
Thierry Reding464fdec2014-04-29 11:44:33 +02001998 if (edid->revision < 3)
Adam Jacksonf066a172009-09-23 17:31:21 -04001999 vsize = hsize;
2000 else
2001 vsize = (hsize * 10) / 16;
2002 } else if (aspect_ratio == 1)
Dave Airlief453ba02008-11-07 14:05:41 -08002003 vsize = (hsize * 3) / 4;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002004 else if (aspect_ratio == 2)
Dave Airlief453ba02008-11-07 14:05:41 -08002005 vsize = (hsize * 4) / 5;
2006 else
2007 vsize = (hsize * 9) / 16;
Adam Jacksona0910c82010-03-29 21:43:28 +00002008
2009 /* HDTV hack, part 1 */
2010 if (vrefresh_rate == 60 &&
2011 ((hsize == 1360 && vsize == 765) ||
2012 (hsize == 1368 && vsize == 769))) {
2013 hsize = 1366;
2014 vsize = 768;
2015 }
2016
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002017 /*
2018 * If this connector already has a mode for this size and refresh
2019 * rate (because it came from detailed or CVT info), use that
2020 * instead. This way we don't have to guess at interlace or
2021 * reduced blanking.
2022 */
Adam Jackson522032d2010-04-09 16:52:49 +00002023 list_for_each_entry(m, &connector->probed_modes, head)
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002024 if (m->hdisplay == hsize && m->vdisplay == vsize &&
2025 drm_mode_vrefresh(m) == vrefresh_rate)
2026 return NULL;
2027
Adam Jacksona0910c82010-03-29 21:43:28 +00002028 /* HDTV hack, part 2 */
2029 if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
2030 mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
Dave Airlied50ba252009-09-23 14:44:08 +10002031 false);
Zhao Yakui559ee212009-09-03 09:33:47 +08002032 mode->hdisplay = 1366;
Adam Jacksona4967de2010-07-28 07:40:32 +10002033 mode->hsync_start = mode->hsync_start - 1;
2034 mode->hsync_end = mode->hsync_end - 1;
Zhao Yakui559ee212009-09-03 09:33:47 +08002035 return mode;
2036 }
Adam Jacksona0910c82010-03-29 21:43:28 +00002037
Zhao Yakui559ee212009-09-03 09:33:47 +08002038 /* check whether it can be found in default mode table */
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002039 if (drm_monitor_supports_rb(edid)) {
2040 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
2041 true);
2042 if (mode)
2043 return mode;
2044 }
2045 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
Zhao Yakui559ee212009-09-03 09:33:47 +08002046 if (mode)
2047 return mode;
2048
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002049 /* okay, generate it */
Zhao Yakui5c612592009-06-22 13:17:10 +08002050 switch (timing_level) {
2051 case LEVEL_DMT:
Zhao Yakui5c612592009-06-22 13:17:10 +08002052 break;
2053 case LEVEL_GTF:
2054 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
2055 break;
Adam Jackson7a374352010-03-29 21:43:30 +00002056 case LEVEL_GTF2:
2057 /*
2058 * This is potentially wrong if there's ever a monitor with
2059 * more than one ranges section, each claiming a different
2060 * secondary GTF curve. Please don't do that.
2061 */
2062 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002063 if (!mode)
2064 return NULL;
Adam Jackson7a374352010-03-29 21:43:30 +00002065 if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
Sascha Haueraefd3302012-02-01 11:38:21 +01002066 drm_mode_destroy(dev, mode);
Adam Jackson7a374352010-03-29 21:43:30 +00002067 mode = drm_gtf_mode_complex(dev, hsize, vsize,
2068 vrefresh_rate, 0, 0,
2069 drm_gtf2_m(edid),
2070 drm_gtf2_2c(edid),
2071 drm_gtf2_k(edid),
2072 drm_gtf2_2j(edid));
2073 }
2074 break;
Zhao Yakui5c612592009-06-22 13:17:10 +08002075 case LEVEL_CVT:
Dave Airlied50ba252009-09-23 14:44:08 +10002076 mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
2077 false);
Zhao Yakui5c612592009-06-22 13:17:10 +08002078 break;
2079 }
Dave Airlief453ba02008-11-07 14:05:41 -08002080 return mode;
2081}
2082
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002083/*
2084 * EDID is delightfully ambiguous about how interlaced modes are to be
2085 * encoded. Our internal representation is of frame height, but some
2086 * HDTV detailed timings are encoded as field height.
2087 *
2088 * The format list here is from CEA, in frame size. Technically we
2089 * should be checking refresh rate too. Whatever.
2090 */
2091static void
2092drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
2093 struct detailed_pixel_timing *pt)
2094{
2095 int i;
2096 static const struct {
2097 int w, h;
2098 } cea_interlaced[] = {
2099 { 1920, 1080 },
2100 { 720, 480 },
2101 { 1440, 480 },
2102 { 2880, 480 },
2103 { 720, 576 },
2104 { 1440, 576 },
2105 { 2880, 576 },
2106 };
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002107
2108 if (!(pt->misc & DRM_EDID_PT_INTERLACED))
2109 return;
2110
Kulikov Vasiliy3c581412010-06-28 15:54:52 +04002111 for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002112 if ((mode->hdisplay == cea_interlaced[i].w) &&
2113 (mode->vdisplay == cea_interlaced[i].h / 2)) {
2114 mode->vdisplay *= 2;
2115 mode->vsync_start *= 2;
2116 mode->vsync_end *= 2;
2117 mode->vtotal *= 2;
2118 mode->vtotal |= 1;
2119 }
2120 }
2121
2122 mode->flags |= DRM_MODE_FLAG_INTERLACE;
2123}
2124
Dave Airlief453ba02008-11-07 14:05:41 -08002125/**
2126 * drm_mode_detailed - create a new mode from an EDID detailed timing section
2127 * @dev: DRM device (needed to create new mode)
2128 * @edid: EDID block
2129 * @timing: EDID detailed timing info
2130 * @quirks: quirks to apply
2131 *
2132 * An EDID detailed timing block contains enough info for us to create and
2133 * return a new struct drm_display_mode.
2134 */
2135static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
2136 struct edid *edid,
2137 struct detailed_timing *timing,
2138 u32 quirks)
2139{
2140 struct drm_display_mode *mode;
2141 struct detailed_pixel_timing *pt = &timing->data.pixel_data;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002142 unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
2143 unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
2144 unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
2145 unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
Michel Dänzere14cbee2009-06-23 12:36:32 +02002146 unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
2147 unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
Torsten Duwe16dad1d2013-03-23 15:38:22 +01002148 unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
Michel Dänzere14cbee2009-06-23 12:36:32 +02002149 unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
Dave Airlief453ba02008-11-07 14:05:41 -08002150
Adam Jacksonfc438962009-06-04 10:20:34 +10002151 /* ignore tiny modes */
Michel Dänzer0454bea2009-06-15 16:56:07 +02002152 if (hactive < 64 || vactive < 64)
Adam Jacksonfc438962009-06-04 10:20:34 +10002153 return NULL;
2154
Michel Dänzer0454bea2009-06-15 16:56:07 +02002155 if (pt->misc & DRM_EDID_PT_STEREO) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02002156 DRM_DEBUG_KMS("stereo mode not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08002157 return NULL;
2158 }
Michel Dänzer0454bea2009-06-15 16:56:07 +02002159 if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02002160 DRM_DEBUG_KMS("composite sync not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08002161 }
2162
Zhao Yakuifcb45612009-10-14 09:11:25 +08002163 /* it is incorrect if hsync/vsync width is zero */
2164 if (!hsync_pulse_width || !vsync_pulse_width) {
2165 DRM_DEBUG_KMS("Incorrect Detailed timing. "
2166 "Wrong Hsync/Vsync pulse width\n");
2167 return NULL;
2168 }
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002169
2170 if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
2171 mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
2172 if (!mode)
2173 return NULL;
2174
2175 goto set_size;
2176 }
2177
Dave Airlief453ba02008-11-07 14:05:41 -08002178 mode = drm_mode_create(dev);
2179 if (!mode)
2180 return NULL;
2181
Dave Airlief453ba02008-11-07 14:05:41 -08002182 if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
Michel Dänzer0454bea2009-06-15 16:56:07 +02002183 timing->pixel_clock = cpu_to_le16(1088);
Dave Airlief453ba02008-11-07 14:05:41 -08002184
Michel Dänzer0454bea2009-06-15 16:56:07 +02002185 mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
Dave Airlief453ba02008-11-07 14:05:41 -08002186
Michel Dänzer0454bea2009-06-15 16:56:07 +02002187 mode->hdisplay = hactive;
2188 mode->hsync_start = mode->hdisplay + hsync_offset;
2189 mode->hsync_end = mode->hsync_start + hsync_pulse_width;
2190 mode->htotal = mode->hdisplay + hblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002191
Michel Dänzer0454bea2009-06-15 16:56:07 +02002192 mode->vdisplay = vactive;
2193 mode->vsync_start = mode->vdisplay + vsync_offset;
2194 mode->vsync_end = mode->vsync_start + vsync_pulse_width;
2195 mode->vtotal = mode->vdisplay + vblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002196
Jesse Barnes7064fef2009-11-05 10:12:54 -08002197 /* Some EDIDs have bogus h/vtotal values */
2198 if (mode->hsync_end > mode->htotal)
2199 mode->htotal = mode->hsync_end + 1;
2200 if (mode->vsync_end > mode->vtotal)
2201 mode->vtotal = mode->vsync_end + 1;
2202
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002203 drm_mode_do_interlace_quirk(mode, pt);
Dave Airlief453ba02008-11-07 14:05:41 -08002204
2205 if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
Michel Dänzer0454bea2009-06-15 16:56:07 +02002206 pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
Dave Airlief453ba02008-11-07 14:05:41 -08002207 }
2208
Michel Dänzer0454bea2009-06-15 16:56:07 +02002209 mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
2210 DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
2211 mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
2212 DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
Dave Airlief453ba02008-11-07 14:05:41 -08002213
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002214set_size:
Michel Dänzere14cbee2009-06-23 12:36:32 +02002215 mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
2216 mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
Dave Airlief453ba02008-11-07 14:05:41 -08002217
2218 if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
2219 mode->width_mm *= 10;
2220 mode->height_mm *= 10;
2221 }
2222
2223 if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
2224 mode->width_mm = edid->width_cm * 10;
2225 mode->height_mm = edid->height_cm * 10;
2226 }
2227
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002228 mode->type = DRM_MODE_TYPE_DRIVER;
Torsten Duwec19b3b0f2013-03-23 15:39:34 +01002229 mode->vrefresh = drm_mode_vrefresh(mode);
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002230 drm_mode_set_name(mode);
2231
Dave Airlief453ba02008-11-07 14:05:41 -08002232 return mode;
2233}
2234
Adam Jackson07a5e632009-12-03 17:44:38 -05002235static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002236mode_in_hsync_range(const struct drm_display_mode *mode,
2237 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002238{
2239 int hsync, hmin, hmax;
Adam Jackson07a5e632009-12-03 17:44:38 -05002240
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002241 hmin = t[7];
2242 if (edid->revision >= 4)
2243 hmin += ((t[4] & 0x04) ? 255 : 0);
2244 hmax = t[8];
2245 if (edid->revision >= 4)
2246 hmax += ((t[4] & 0x08) ? 255 : 0);
Adam Jackson07a5e632009-12-03 17:44:38 -05002247 hsync = drm_mode_hsync(mode);
Adam Jackson07a5e632009-12-03 17:44:38 -05002248
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002249 return (hsync <= hmax && hsync >= hmin);
2250}
2251
2252static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002253mode_in_vsync_range(const struct drm_display_mode *mode,
2254 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002255{
2256 int vsync, vmin, vmax;
2257
2258 vmin = t[5];
2259 if (edid->revision >= 4)
2260 vmin += ((t[4] & 0x01) ? 255 : 0);
2261 vmax = t[6];
2262 if (edid->revision >= 4)
2263 vmax += ((t[4] & 0x02) ? 255 : 0);
2264 vsync = drm_mode_vrefresh(mode);
2265
2266 return (vsync <= vmax && vsync >= vmin);
2267}
2268
2269static u32
2270range_pixel_clock(struct edid *edid, u8 *t)
2271{
2272 /* unspecified */
2273 if (t[9] == 0 || t[9] == 255)
2274 return 0;
2275
2276 /* 1.4 with CVT support gives us real precision, yay */
2277 if (edid->revision >= 4 && t[10] == 0x04)
2278 return (t[9] * 10000) - ((t[12] >> 2) * 250);
2279
2280 /* 1.3 is pathetic, so fuzz up a bit */
2281 return t[9] * 10000 + 5001;
2282}
2283
Adam Jackson07a5e632009-12-03 17:44:38 -05002284static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002285mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002286 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002287{
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002288 u32 max_clock;
2289 u8 *t = (u8 *)timing;
Adam Jackson07a5e632009-12-03 17:44:38 -05002290
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002291 if (!mode_in_hsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002292 return false;
2293
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002294 if (!mode_in_vsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002295 return false;
2296
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002297 if ((max_clock = range_pixel_clock(edid, t)))
Adam Jackson07a5e632009-12-03 17:44:38 -05002298 if (mode->clock > max_clock)
2299 return false;
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002300
2301 /* 1.4 max horizontal check */
2302 if (edid->revision >= 4 && t[10] == 0x04)
2303 if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
2304 return false;
2305
2306 if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
2307 return false;
Adam Jackson07a5e632009-12-03 17:44:38 -05002308
2309 return true;
2310}
2311
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002312static bool valid_inferred_mode(const struct drm_connector *connector,
2313 const struct drm_display_mode *mode)
2314{
Ville Syrjälä85f8fcd2015-09-07 18:22:56 +03002315 const struct drm_display_mode *m;
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002316 bool ok = false;
2317
2318 list_for_each_entry(m, &connector->probed_modes, head) {
2319 if (mode->hdisplay == m->hdisplay &&
2320 mode->vdisplay == m->vdisplay &&
2321 drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
2322 return false; /* duplicated */
2323 if (mode->hdisplay <= m->hdisplay &&
2324 mode->vdisplay <= m->vdisplay)
2325 ok = true;
2326 }
2327 return ok;
2328}
2329
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002330static int
Adam Jacksoncd4cd3d2012-04-13 16:33:33 -04002331drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002332 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002333{
2334 int i, modes = 0;
2335 struct drm_display_mode *newmode;
2336 struct drm_device *dev = connector->dev;
2337
Thierry Redinga6b21832012-11-23 15:01:42 +01002338 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002339 if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
2340 valid_inferred_mode(connector, drm_dmt_modes + i)) {
Adam Jackson07a5e632009-12-03 17:44:38 -05002341 newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
2342 if (newmode) {
2343 drm_mode_probed_add(connector, newmode);
2344 modes++;
2345 }
2346 }
2347 }
2348
2349 return modes;
2350}
2351
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002352/* fix up 1366x768 mode from 1368x768;
2353 * GFT/CVT can't express 1366 width which isn't dividable by 8
2354 */
2355static void fixup_mode_1366x768(struct drm_display_mode *mode)
2356{
2357 if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
2358 mode->hdisplay = 1366;
2359 mode->hsync_start--;
2360 mode->hsync_end--;
2361 drm_mode_set_name(mode);
2362 }
2363}
2364
Adam Jacksonb309bd32012-04-13 16:33:40 -04002365static int
2366drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
2367 struct detailed_timing *timing)
2368{
2369 int i, modes = 0;
2370 struct drm_display_mode *newmode;
2371 struct drm_device *dev = connector->dev;
2372
Thierry Redinga6b21832012-11-23 15:01:42 +01002373 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002374 const struct minimode *m = &extra_modes[i];
2375 newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002376 if (!newmode)
2377 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002378
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002379 fixup_mode_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002380 if (!mode_in_range(newmode, edid, timing) ||
2381 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002382 drm_mode_destroy(dev, newmode);
2383 continue;
2384 }
2385
2386 drm_mode_probed_add(connector, newmode);
2387 modes++;
2388 }
2389
2390 return modes;
2391}
2392
2393static int
2394drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2395 struct detailed_timing *timing)
2396{
2397 int i, modes = 0;
2398 struct drm_display_mode *newmode;
2399 struct drm_device *dev = connector->dev;
2400 bool rb = drm_monitor_supports_rb(edid);
2401
Thierry Redinga6b21832012-11-23 15:01:42 +01002402 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002403 const struct minimode *m = &extra_modes[i];
2404 newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002405 if (!newmode)
2406 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002407
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002408 fixup_mode_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002409 if (!mode_in_range(newmode, edid, timing) ||
2410 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002411 drm_mode_destroy(dev, newmode);
2412 continue;
2413 }
2414
2415 drm_mode_probed_add(connector, newmode);
2416 modes++;
2417 }
2418
2419 return modes;
2420}
2421
Adam Jackson13931572010-08-03 14:38:19 -04002422static void
2423do_inferred_modes(struct detailed_timing *timing, void *c)
Adam Jackson9340d8c2009-12-03 17:44:40 -05002424{
Adam Jackson13931572010-08-03 14:38:19 -04002425 struct detailed_mode_closure *closure = c;
2426 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002427 struct detailed_data_monitor_range *range = &data->data.range;
Adam Jackson9340d8c2009-12-03 17:44:40 -05002428
Adam Jacksoncb21aaf2012-04-13 16:33:36 -04002429 if (data->type != EDID_DETAIL_MONITOR_RANGE)
2430 return;
2431
2432 closure->modes += drm_dmt_modes_for_range(closure->connector,
2433 closure->edid,
2434 timing);
Adam Jacksonb309bd32012-04-13 16:33:40 -04002435
2436 if (!version_greater(closure->edid, 1, 1))
2437 return; /* GTF not defined yet */
2438
2439 switch (range->flags) {
2440 case 0x02: /* secondary gtf, XXX could do more */
2441 case 0x00: /* default gtf */
2442 closure->modes += drm_gtf_modes_for_range(closure->connector,
2443 closure->edid,
2444 timing);
2445 break;
2446 case 0x04: /* cvt, only in 1.4+ */
2447 if (!version_greater(closure->edid, 1, 3))
2448 break;
2449
2450 closure->modes += drm_cvt_modes_for_range(closure->connector,
2451 closure->edid,
2452 timing);
2453 break;
2454 case 0x01: /* just the ranges, no formula */
2455 default:
2456 break;
2457 }
Adam Jackson9340d8c2009-12-03 17:44:40 -05002458}
2459
Adam Jackson13931572010-08-03 14:38:19 -04002460static int
2461add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2462{
2463 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002464 .connector = connector,
2465 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002466 };
2467
2468 if (version_greater(edid, 1, 0))
2469 drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2470 &closure);
2471
2472 return closure.modes;
2473}
2474
Adam Jackson2255be12010-03-29 21:43:22 +00002475static int
2476drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2477{
2478 int i, j, m, modes = 0;
2479 struct drm_display_mode *mode;
Paul Parsonsf3a32d72016-03-26 13:18:38 +00002480 u8 *est = ((u8 *)timing) + 6;
Adam Jackson2255be12010-03-29 21:43:22 +00002481
2482 for (i = 0; i < 6; i++) {
Ville Syrjälä891a7462013-10-14 16:44:26 +03002483 for (j = 7; j >= 0; j--) {
Adam Jackson2255be12010-03-29 21:43:22 +00002484 m = (i * 8) + (7 - j);
Linus Torvaldsaa9f56b2010-08-12 09:21:39 -07002485 if (m >= ARRAY_SIZE(est3_modes))
Adam Jackson2255be12010-03-29 21:43:22 +00002486 break;
2487 if (est[i] & (1 << j)) {
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002488 mode = drm_mode_find_dmt(connector->dev,
2489 est3_modes[m].w,
2490 est3_modes[m].h,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002491 est3_modes[m].r,
2492 est3_modes[m].rb);
Adam Jackson2255be12010-03-29 21:43:22 +00002493 if (mode) {
2494 drm_mode_probed_add(connector, mode);
2495 modes++;
2496 }
2497 }
2498 }
2499 }
2500
2501 return modes;
2502}
2503
Adam Jackson13931572010-08-03 14:38:19 -04002504static void
2505do_established_modes(struct detailed_timing *timing, void *c)
Adam Jackson9cf00972009-12-03 17:44:36 -05002506{
Adam Jackson13931572010-08-03 14:38:19 -04002507 struct detailed_mode_closure *closure = c;
Adam Jackson9cf00972009-12-03 17:44:36 -05002508 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jackson13931572010-08-03 14:38:19 -04002509
2510 if (data->type == EDID_DETAIL_EST_TIMINGS)
2511 closure->modes += drm_est3_modes(closure->connector, timing);
2512}
2513
2514/**
2515 * add_established_modes - get est. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002516 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002517 * @edid: EDID block to scan
2518 *
2519 * Each EDID block contains a bitmap of the supported "established modes" list
2520 * (defined above). Tease them out and add them to the global modes list.
2521 */
2522static int
2523add_established_modes(struct drm_connector *connector, struct edid *edid)
2524{
Adam Jackson9cf00972009-12-03 17:44:36 -05002525 struct drm_device *dev = connector->dev;
Adam Jackson13931572010-08-03 14:38:19 -04002526 unsigned long est_bits = edid->established_timings.t1 |
2527 (edid->established_timings.t2 << 8) |
2528 ((edid->established_timings.mfg_rsvd & 0x80) << 9);
2529 int i, modes = 0;
2530 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002531 .connector = connector,
2532 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002533 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002534
Adam Jackson13931572010-08-03 14:38:19 -04002535 for (i = 0; i <= EDID_EST_TIMINGS; i++) {
2536 if (est_bits & (1<<i)) {
2537 struct drm_display_mode *newmode;
2538 newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
2539 if (newmode) {
2540 drm_mode_probed_add(connector, newmode);
2541 modes++;
2542 }
2543 }
Adam Jackson9cf00972009-12-03 17:44:36 -05002544 }
2545
Adam Jackson13931572010-08-03 14:38:19 -04002546 if (version_greater(edid, 1, 0))
2547 drm_for_each_detailed_block((u8 *)edid,
2548 do_established_modes, &closure);
2549
2550 return modes + closure.modes;
2551}
2552
2553static void
2554do_standard_modes(struct detailed_timing *timing, void *c)
2555{
2556 struct detailed_mode_closure *closure = c;
2557 struct detailed_non_pixel *data = &timing->data.other_data;
2558 struct drm_connector *connector = closure->connector;
2559 struct edid *edid = closure->edid;
2560
2561 if (data->type == EDID_DETAIL_STD_MODES) {
2562 int i;
Adam Jackson9cf00972009-12-03 17:44:36 -05002563 for (i = 0; i < 6; i++) {
2564 struct std_timing *std;
2565 struct drm_display_mode *newmode;
2566
2567 std = &data->data.timings[i];
Thierry Reding464fdec2014-04-29 11:44:33 +02002568 newmode = drm_mode_std(connector, edid, std);
Adam Jackson9cf00972009-12-03 17:44:36 -05002569 if (newmode) {
2570 drm_mode_probed_add(connector, newmode);
Adam Jackson13931572010-08-03 14:38:19 -04002571 closure->modes++;
Adam Jackson9cf00972009-12-03 17:44:36 -05002572 }
2573 }
Adam Jackson13931572010-08-03 14:38:19 -04002574 }
2575}
2576
2577/**
2578 * add_standard_modes - get std. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002579 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002580 * @edid: EDID block to scan
2581 *
2582 * Standard modes can be calculated using the appropriate standard (DMT,
2583 * GTF or CVT. Grab them from @edid and add them to the list.
2584 */
2585static int
2586add_standard_modes(struct drm_connector *connector, struct edid *edid)
2587{
2588 int i, modes = 0;
2589 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002590 .connector = connector,
2591 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002592 };
2593
2594 for (i = 0; i < EDID_STD_TIMINGS; i++) {
2595 struct drm_display_mode *newmode;
2596
2597 newmode = drm_mode_std(connector, edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02002598 &edid->standard_timings[i]);
Adam Jackson13931572010-08-03 14:38:19 -04002599 if (newmode) {
2600 drm_mode_probed_add(connector, newmode);
2601 modes++;
2602 }
2603 }
2604
2605 if (version_greater(edid, 1, 0))
2606 drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
2607 &closure);
2608
2609 /* XXX should also look for standard codes in VTB blocks */
2610
2611 return modes + closure.modes;
2612}
2613
Dave Airlief453ba02008-11-07 14:05:41 -08002614static int drm_cvt_modes(struct drm_connector *connector,
2615 struct detailed_timing *timing)
2616{
2617 int i, j, modes = 0;
2618 struct drm_display_mode *newmode;
2619 struct drm_device *dev = connector->dev;
Zhao Yakui5c612592009-06-22 13:17:10 +08002620 struct cvt_timing *cvt;
2621 const int rates[] = { 60, 85, 75, 60, 50 };
2622 const u8 empty[3] = { 0, 0, 0 };
Dave Airlief453ba02008-11-07 14:05:41 -08002623
2624 for (i = 0; i < 4; i++) {
2625 int uninitialized_var(width), height;
2626 cvt = &(timing->data.other_data.data.cvt[i]);
2627
2628 if (!memcmp(cvt->code, empty, 3))
Michel Dänzer0454bea2009-06-15 16:56:07 +02002629 continue;
Dave Airlief453ba02008-11-07 14:05:41 -08002630
2631 height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
Zhao Yakui5c612592009-06-22 13:17:10 +08002632 switch (cvt->code[1] & 0x0c) {
Adam Jacksonf066a172009-09-23 17:31:21 -04002633 case 0x00:
Dave Airlief453ba02008-11-07 14:05:41 -08002634 width = height * 4 / 3;
2635 break;
2636 case 0x04:
2637 width = height * 16 / 9;
2638 break;
2639 case 0x08:
2640 width = height * 16 / 10;
2641 break;
2642 case 0x0c:
Dave Airlief453ba02008-11-07 14:05:41 -08002643 width = height * 15 / 9;
2644 break;
2645 }
2646
2647 for (j = 1; j < 5; j++) {
2648 if (cvt->code[2] & (1 << j)) {
2649 newmode = drm_cvt_mode(dev, width, height,
2650 rates[j], j == 0,
2651 false, false);
2652 if (newmode) {
2653 drm_mode_probed_add(connector, newmode);
2654 modes++;
2655 }
2656 }
2657 }
2658 }
2659
2660 return modes;
2661}
2662
Adam Jackson13931572010-08-03 14:38:19 -04002663static void
2664do_cvt_mode(struct detailed_timing *timing, void *c)
2665{
2666 struct detailed_mode_closure *closure = c;
2667 struct detailed_non_pixel *data = &timing->data.other_data;
2668
2669 if (data->type == EDID_DETAIL_CVT_3BYTE)
2670 closure->modes += drm_cvt_modes(closure->connector, timing);
2671}
Adam Jackson9cf00972009-12-03 17:44:36 -05002672
2673static int
Adam Jackson13931572010-08-03 14:38:19 -04002674add_cvt_modes(struct drm_connector *connector, struct edid *edid)
2675{
2676 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002677 .connector = connector,
2678 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002679 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002680
Adam Jackson13931572010-08-03 14:38:19 -04002681 if (version_greater(edid, 1, 2))
2682 drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002683
Adam Jackson13931572010-08-03 14:38:19 -04002684 /* XXX should also look for CVT codes in VTB blocks */
2685
2686 return closure.modes;
Dave Airlief453ba02008-11-07 14:05:41 -08002687}
2688
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03002689static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode);
2690
Adam Jackson13931572010-08-03 14:38:19 -04002691static void
2692do_detailed_mode(struct detailed_timing *timing, void *c)
Dave Airlief453ba02008-11-07 14:05:41 -08002693{
Adam Jackson13931572010-08-03 14:38:19 -04002694 struct detailed_mode_closure *closure = c;
Dave Airlief453ba02008-11-07 14:05:41 -08002695 struct drm_display_mode *newmode;
Adam Jackson9cf00972009-12-03 17:44:36 -05002696
2697 if (timing->pixel_clock) {
Adam Jackson13931572010-08-03 14:38:19 -04002698 newmode = drm_mode_detailed(closure->connector->dev,
2699 closure->edid, timing,
2700 closure->quirks);
Dave Airlief453ba02008-11-07 14:05:41 -08002701 if (!newmode)
Adam Jackson13931572010-08-03 14:38:19 -04002702 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05002703
Adam Jackson13931572010-08-03 14:38:19 -04002704 if (closure->preferred)
Dave Airlief453ba02008-11-07 14:05:41 -08002705 newmode->type |= DRM_MODE_TYPE_PREFERRED;
2706
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03002707 /*
2708 * Detailed modes are limited to 10kHz pixel clock resolution,
2709 * so fix up anything that looks like CEA/HDMI mode, but the clock
2710 * is just slightly off.
2711 */
2712 fixup_detailed_cea_mode_clock(newmode);
2713
Adam Jackson13931572010-08-03 14:38:19 -04002714 drm_mode_probed_add(closure->connector, newmode);
2715 closure->modes++;
2716 closure->preferred = 0;
Zhao Yakui882f0212009-08-26 18:20:49 +08002717 }
Ma Ling167f3a02009-03-20 14:09:48 +08002718}
2719
Adam Jackson13931572010-08-03 14:38:19 -04002720/*
2721 * add_detailed_modes - Add modes from detailed timings
Dave Airlief453ba02008-11-07 14:05:41 -08002722 * @connector: attached connector
2723 * @edid: EDID block to scan
2724 * @quirks: quirks to apply
Dave Airlief453ba02008-11-07 14:05:41 -08002725 */
Adam Jackson13931572010-08-03 14:38:19 -04002726static int
2727add_detailed_modes(struct drm_connector *connector, struct edid *edid,
2728 u32 quirks)
Dave Airlief453ba02008-11-07 14:05:41 -08002729{
Adam Jackson13931572010-08-03 14:38:19 -04002730 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002731 .connector = connector,
2732 .edid = edid,
2733 .preferred = 1,
2734 .quirks = quirks,
Adam Jackson13931572010-08-03 14:38:19 -04002735 };
Dave Airlief453ba02008-11-07 14:05:41 -08002736
Adam Jackson13931572010-08-03 14:38:19 -04002737 if (closure.preferred && !version_greater(edid, 1, 3))
2738 closure.preferred =
2739 (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
Adam Jacksona327f6b2010-03-29 21:43:25 +00002740
Adam Jackson13931572010-08-03 14:38:19 -04002741 drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002742
Adam Jackson13931572010-08-03 14:38:19 -04002743 return closure.modes;
Zhao Yakui882f0212009-08-26 18:20:49 +08002744}
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07002745#define VIDEO_CAPABILITY_EXTENDED_DATA_BLOCK 0x0
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002746#define AUDIO_BLOCK 0x01
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002747#define VIDEO_BLOCK 0x02
Ma Lingf23c20c2009-03-26 19:26:23 +08002748#define VENDOR_BLOCK 0x03
Wu Fengguang76adaa342011-09-05 14:23:20 +08002749#define SPEAKER_BLOCK 0x04
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07002750#define HDR_STATIC_METADATA_EXTENDED_DATA_BLOCK 0x06
2751#define EXTENDED_TAG 0x07
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002752#define VIDEO_CAPABILITY_BLOCK 0x07
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07002753#define Y420_VIDEO_DATA_BLOCK 0x0E
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002754#define EDID_BASIC_AUDIO (1 << 6)
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02002755#define EDID_CEA_YCRCB444 (1 << 5)
2756#define EDID_CEA_YCRCB422 (1 << 4)
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002757#define EDID_CEA_VCDB_QS (1 << 6)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002758
Lespiau, Damiend4e4a312013-08-19 16:58:52 +01002759/*
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002760 * Search EDID for CEA extension block.
2761 */
Dave Airlie40d9b042014-10-20 16:29:33 +10002762static u8 *drm_find_edid_extension(struct edid *edid, int ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002763{
2764 u8 *edid_ext = NULL;
2765 int i;
2766
2767 /* No EDID or EDID extensions */
2768 if (edid == NULL || edid->extensions == 0)
2769 return NULL;
2770
2771 /* Find CEA extension */
2772 for (i = 0; i < edid->extensions; i++) {
2773 edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
Dave Airlie40d9b042014-10-20 16:29:33 +10002774 if (edid_ext[0] == ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002775 break;
2776 }
2777
2778 if (i == edid->extensions)
2779 return NULL;
2780
2781 return edid_ext;
2782}
2783
Dave Airlie40d9b042014-10-20 16:29:33 +10002784static u8 *drm_find_cea_extension(struct edid *edid)
2785{
2786 return drm_find_edid_extension(edid, CEA_EXT);
2787}
2788
2789static u8 *drm_find_displayid_extension(struct edid *edid)
2790{
2791 return drm_find_edid_extension(edid, DISPLAYID_EXT);
2792}
2793
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002794/*
2795 * Calculate the alternate clock for the CEA mode
2796 * (60Hz vs. 59.94Hz etc.)
2797 */
2798static unsigned int
2799cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
2800{
2801 unsigned int clock = cea_mode->clock;
2802
2803 if (cea_mode->vrefresh % 6 != 0)
2804 return clock;
2805
2806 /*
2807 * edid_cea_modes contains the 59.94Hz
2808 * variant for 240 and 480 line modes,
2809 * and the 60Hz variant otherwise.
2810 */
2811 if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
Ville Syrjälä9afd8082015-10-08 11:43:33 +03002812 clock = DIV_ROUND_CLOSEST(clock * 1001, 1000);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002813 else
Ville Syrjälä9afd8082015-10-08 11:43:33 +03002814 clock = DIV_ROUND_CLOSEST(clock * 1000, 1001);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002815
2816 return clock;
2817}
2818
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002819static u8 drm_match_cea_mode_clock_tolerance(const struct drm_display_mode *to_match,
2820 unsigned int clock_tolerance)
2821{
Jani Nikulad9278b42016-01-08 13:21:51 +02002822 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002823
2824 if (!to_match->clock)
2825 return 0;
2826
Jani Nikulad9278b42016-01-08 13:21:51 +02002827 for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
2828 const struct drm_display_mode *cea_mode = &edid_cea_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002829 unsigned int clock1, clock2;
2830
2831 /* Check both 60Hz and 59.94Hz */
2832 clock1 = cea_mode->clock;
2833 clock2 = cea_mode_alternate_clock(cea_mode);
2834
2835 if (abs(to_match->clock - clock1) > clock_tolerance &&
2836 abs(to_match->clock - clock2) > clock_tolerance)
2837 continue;
2838
2839 if (drm_mode_equal_no_clocks(to_match, cea_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02002840 return vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002841 }
2842
2843 return 0;
2844}
2845
Thierry Reding18316c82012-12-20 15:41:44 +01002846/**
2847 * drm_match_cea_mode - look for a CEA mode matching given mode
2848 * @to_match: display mode
2849 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002850 * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
Thierry Reding18316c82012-12-20 15:41:44 +01002851 * mode.
Stephane Marchesina4799032012-11-09 16:21:05 +00002852 */
Thierry Reding18316c82012-12-20 15:41:44 +01002853u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
Stephane Marchesina4799032012-11-09 16:21:05 +00002854{
Jani Nikulad9278b42016-01-08 13:21:51 +02002855 u8 vic;
Stephane Marchesina4799032012-11-09 16:21:05 +00002856
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002857 if (!to_match->clock)
2858 return 0;
Stephane Marchesina4799032012-11-09 16:21:05 +00002859
Jani Nikulad9278b42016-01-08 13:21:51 +02002860 for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
2861 const struct drm_display_mode *cea_mode = &edid_cea_modes[vic];
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002862 unsigned int clock1, clock2;
2863
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002864 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002865 clock1 = cea_mode->clock;
2866 clock2 = cea_mode_alternate_clock(cea_mode);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002867
2868 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2869 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Damien Lespiauf2ecf2e32013-09-25 16:45:27 +01002870 drm_mode_equal_no_clocks_no_stereo(to_match, cea_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02002871 return vic;
Stephane Marchesina4799032012-11-09 16:21:05 +00002872 }
2873 return 0;
2874}
2875EXPORT_SYMBOL(drm_match_cea_mode);
2876
Jani Nikulad9278b42016-01-08 13:21:51 +02002877static bool drm_valid_cea_vic(u8 vic)
2878{
2879 return vic > 0 && vic < ARRAY_SIZE(edid_cea_modes);
2880}
2881
Vandana Kannan0967e6a2014-04-01 16:26:59 +05302882/**
2883 * drm_get_cea_aspect_ratio - get the picture aspect ratio corresponding to
2884 * the input VIC from the CEA mode list
2885 * @video_code: ID given to each of the CEA modes
2886 *
2887 * Returns picture aspect ratio
2888 */
2889enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
2890{
Jani Nikulad9278b42016-01-08 13:21:51 +02002891 return edid_cea_modes[video_code].picture_aspect_ratio;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05302892}
2893EXPORT_SYMBOL(drm_get_cea_aspect_ratio);
2894
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002895/*
2896 * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
2897 * specific block).
2898 *
2899 * It's almost like cea_mode_alternate_clock(), we just need to add an
2900 * exception for the VIC 4 mode (4096x2160@24Hz): no alternate clock for this
2901 * one.
2902 */
2903static unsigned int
2904hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
2905{
2906 if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160)
2907 return hdmi_mode->clock;
2908
2909 return cea_mode_alternate_clock(hdmi_mode);
2910}
2911
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002912static u8 drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode *to_match,
2913 unsigned int clock_tolerance)
2914{
Jani Nikulad9278b42016-01-08 13:21:51 +02002915 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002916
2917 if (!to_match->clock)
2918 return 0;
2919
Jani Nikulad9278b42016-01-08 13:21:51 +02002920 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
2921 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002922 unsigned int clock1, clock2;
2923
2924 /* Make sure to also match alternate clocks */
2925 clock1 = hdmi_mode->clock;
2926 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
2927
2928 if (abs(to_match->clock - clock1) > clock_tolerance &&
2929 abs(to_match->clock - clock2) > clock_tolerance)
2930 continue;
2931
2932 if (drm_mode_equal_no_clocks(to_match, hdmi_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02002933 return vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002934 }
2935
2936 return 0;
2937}
2938
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002939/*
2940 * drm_match_hdmi_mode - look for a HDMI mode matching given mode
2941 * @to_match: display mode
2942 *
2943 * An HDMI mode is one defined in the HDMI vendor specific block.
2944 *
2945 * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
2946 */
2947static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
2948{
Jani Nikulad9278b42016-01-08 13:21:51 +02002949 u8 vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002950
2951 if (!to_match->clock)
2952 return 0;
2953
Jani Nikulad9278b42016-01-08 13:21:51 +02002954 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
2955 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002956 unsigned int clock1, clock2;
2957
2958 /* Make sure to also match alternate clocks */
2959 clock1 = hdmi_mode->clock;
2960 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
2961
2962 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2963 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Damien Lespiauf2ecf2e32013-09-25 16:45:27 +01002964 drm_mode_equal_no_clocks_no_stereo(to_match, hdmi_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02002965 return vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002966 }
2967 return 0;
2968}
2969
Jani Nikulad9278b42016-01-08 13:21:51 +02002970static bool drm_valid_hdmi_vic(u8 vic)
2971{
2972 return vic > 0 && vic < ARRAY_SIZE(edid_4k_modes);
2973}
2974
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002975static int
2976add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
2977{
2978 struct drm_device *dev = connector->dev;
2979 struct drm_display_mode *mode, *tmp;
2980 LIST_HEAD(list);
2981 int modes = 0;
2982
2983 /* Don't add CEA modes if the CEA extension block is missing */
2984 if (!drm_find_cea_extension(edid))
2985 return 0;
2986
2987 /*
2988 * Go through all probed modes and create a new mode
2989 * with the alternate clock for certain CEA modes.
2990 */
2991 list_for_each_entry(mode, &connector->probed_modes, head) {
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002992 const struct drm_display_mode *cea_mode = NULL;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002993 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02002994 u8 vic = drm_match_cea_mode(mode);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002995 unsigned int clock1, clock2;
2996
Jani Nikulad9278b42016-01-08 13:21:51 +02002997 if (drm_valid_cea_vic(vic)) {
2998 cea_mode = &edid_cea_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002999 clock2 = cea_mode_alternate_clock(cea_mode);
3000 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02003001 vic = drm_match_hdmi_mode(mode);
3002 if (drm_valid_hdmi_vic(vic)) {
3003 cea_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003004 clock2 = hdmi_mode_alternate_clock(cea_mode);
3005 }
3006 }
3007
3008 if (!cea_mode)
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003009 continue;
3010
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003011 clock1 = cea_mode->clock;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003012
3013 if (clock1 == clock2)
3014 continue;
3015
3016 if (mode->clock != clock1 && mode->clock != clock2)
3017 continue;
3018
3019 newmode = drm_mode_duplicate(dev, cea_mode);
3020 if (!newmode)
3021 continue;
3022
Damien Lespiau27130212013-09-25 16:45:28 +01003023 /* Carry over the stereo flags */
3024 newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
3025
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003026 /*
3027 * The current mode could be either variant. Make
3028 * sure to pick the "other" clock for the new mode.
3029 */
3030 if (mode->clock != clock1)
3031 newmode->clock = clock1;
3032 else
3033 newmode->clock = clock2;
3034
3035 list_add_tail(&newmode->head, &list);
3036 }
3037
3038 list_for_each_entry_safe(mode, tmp, &list, head) {
3039 list_del(&mode->head);
3040 drm_mode_probed_add(connector, mode);
3041 modes++;
3042 }
3043
3044 return modes;
3045}
Stephane Marchesina4799032012-11-09 16:21:05 +00003046
Thomas Woodaff04ac2013-11-29 15:33:27 +00003047static struct drm_display_mode *
3048drm_display_mode_from_vic_index(struct drm_connector *connector,
3049 const u8 *video_db, u8 video_len,
3050 u8 video_index)
3051{
3052 struct drm_device *dev = connector->dev;
3053 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02003054 u8 vic;
Thomas Woodaff04ac2013-11-29 15:33:27 +00003055
3056 if (video_db == NULL || video_index >= video_len)
3057 return NULL;
3058
3059 /* CEA modes are numbered 1..127 */
Jani Nikulad9278b42016-01-08 13:21:51 +02003060 vic = (video_db[video_index] & 127);
3061 if (!drm_valid_cea_vic(vic))
Thomas Woodaff04ac2013-11-29 15:33:27 +00003062 return NULL;
3063
Jani Nikulad9278b42016-01-08 13:21:51 +02003064 newmode = drm_mode_duplicate(dev, &edid_cea_modes[vic]);
Damien Lespiau409bbf12014-03-03 23:59:07 +00003065 if (!newmode)
3066 return NULL;
3067
Thomas Woodaff04ac2013-11-29 15:33:27 +00003068 newmode->vrefresh = 0;
3069
3070 return newmode;
3071}
3072
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003073static int
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003074do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003075{
Thomas Woodaff04ac2013-11-29 15:33:27 +00003076 int i, modes = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003077
Thomas Woodaff04ac2013-11-29 15:33:27 +00003078 for (i = 0; i < len; i++) {
3079 struct drm_display_mode *mode;
3080 mode = drm_display_mode_from_vic_index(connector, db, len, i);
3081 if (mode) {
3082 drm_mode_probed_add(connector, mode);
3083 modes++;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003084 }
3085 }
3086
3087 return modes;
3088}
3089
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003090struct stereo_mandatory_mode {
3091 int width, height, vrefresh;
3092 unsigned int flags;
3093};
3094
3095static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003096 { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3097 { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003098 { 1920, 1080, 50,
3099 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
3100 { 1920, 1080, 60,
3101 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003102 { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3103 { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
3104 { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3105 { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003106};
3107
3108static bool
3109stereo_match_mandatory(const struct drm_display_mode *mode,
3110 const struct stereo_mandatory_mode *stereo_mode)
3111{
3112 unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
3113
3114 return mode->hdisplay == stereo_mode->width &&
3115 mode->vdisplay == stereo_mode->height &&
3116 interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
3117 drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
3118}
3119
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003120static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
3121{
3122 struct drm_device *dev = connector->dev;
3123 const struct drm_display_mode *mode;
3124 struct list_head stereo_modes;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003125 int modes = 0, i;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003126
3127 INIT_LIST_HEAD(&stereo_modes);
3128
3129 list_for_each_entry(mode, &connector->probed_modes, head) {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003130 for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
3131 const struct stereo_mandatory_mode *mandatory;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003132 struct drm_display_mode *new_mode;
3133
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003134 if (!stereo_match_mandatory(mode,
3135 &stereo_mandatory_modes[i]))
3136 continue;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003137
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003138 mandatory = &stereo_mandatory_modes[i];
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003139 new_mode = drm_mode_duplicate(dev, mode);
3140 if (!new_mode)
3141 continue;
3142
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003143 new_mode->flags |= mandatory->flags;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003144 list_add_tail(&new_mode->head, &stereo_modes);
3145 modes++;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003146 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003147 }
3148
3149 list_splice_tail(&stereo_modes, &connector->probed_modes);
3150
3151 return modes;
3152}
3153
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003154static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
3155{
3156 struct drm_device *dev = connector->dev;
3157 struct drm_display_mode *newmode;
3158
Jani Nikulad9278b42016-01-08 13:21:51 +02003159 if (!drm_valid_hdmi_vic(vic)) {
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003160 DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
3161 return 0;
3162 }
3163
3164 newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
3165 if (!newmode)
3166 return 0;
3167
3168 drm_mode_probed_add(connector, newmode);
3169
3170 return 1;
3171}
3172
Thomas Woodfbf46022013-10-16 15:58:50 +01003173static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
3174 const u8 *video_db, u8 video_len, u8 video_index)
3175{
Thomas Woodfbf46022013-10-16 15:58:50 +01003176 struct drm_display_mode *newmode;
3177 int modes = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003178
3179 if (structure & (1 << 0)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003180 newmode = drm_display_mode_from_vic_index(connector, video_db,
3181 video_len,
3182 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003183 if (newmode) {
3184 newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
3185 drm_mode_probed_add(connector, newmode);
3186 modes++;
3187 }
3188 }
3189 if (structure & (1 << 6)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003190 newmode = drm_display_mode_from_vic_index(connector, video_db,
3191 video_len,
3192 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003193 if (newmode) {
3194 newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3195 drm_mode_probed_add(connector, newmode);
3196 modes++;
3197 }
3198 }
3199 if (structure & (1 << 8)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003200 newmode = drm_display_mode_from_vic_index(connector, video_db,
3201 video_len,
3202 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003203 if (newmode) {
Thomas Wood89570ee2013-11-28 15:35:04 +00003204 newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
Thomas Woodfbf46022013-10-16 15:58:50 +01003205 drm_mode_probed_add(connector, newmode);
3206 modes++;
3207 }
3208 }
3209
3210 return modes;
3211}
3212
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003213/*
3214 * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
3215 * @connector: connector corresponding to the HDMI sink
3216 * @db: start of the CEA vendor specific block
3217 * @len: length of the CEA block payload, ie. one can access up to db[len]
3218 *
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003219 * Parses the HDMI VSDB looking for modes to add to @connector. This function
3220 * also adds the stereo 3d modes when applicable.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003221 */
3222static int
Thomas Woodfbf46022013-10-16 15:58:50 +01003223do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
3224 const u8 *video_db, u8 video_len)
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003225{
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003226 int modes = 0, offset = 0, i, multi_present = 0, multi_len;
Thomas Woodfbf46022013-10-16 15:58:50 +01003227 u8 vic_len, hdmi_3d_len = 0;
3228 u16 mask;
3229 u16 structure_all;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003230
3231 if (len < 8)
3232 goto out;
3233
3234 /* no HDMI_Video_Present */
3235 if (!(db[8] & (1 << 5)))
3236 goto out;
3237
3238 /* Latency_Fields_Present */
3239 if (db[8] & (1 << 7))
3240 offset += 2;
3241
3242 /* I_Latency_Fields_Present */
3243 if (db[8] & (1 << 6))
3244 offset += 2;
3245
3246 /* the declared length is not long enough for the 2 first bytes
3247 * of additional video format capabilities */
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003248 if (len < (8 + offset + 2))
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003249 goto out;
3250
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003251 /* 3D_Present */
3252 offset++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003253 if (db[8 + offset] & (1 << 7)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003254 modes += add_hdmi_mandatory_stereo_modes(connector);
3255
Thomas Woodfbf46022013-10-16 15:58:50 +01003256 /* 3D_Multi_present */
3257 multi_present = (db[8 + offset] & 0x60) >> 5;
3258 }
3259
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003260 offset++;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003261 vic_len = db[8 + offset] >> 5;
Thomas Woodfbf46022013-10-16 15:58:50 +01003262 hdmi_3d_len = db[8 + offset] & 0x1f;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003263
3264 for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003265 u8 vic;
3266
3267 vic = db[9 + offset + i];
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003268 modes += add_hdmi_mode(connector, vic);
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003269 }
Thomas Woodfbf46022013-10-16 15:58:50 +01003270 offset += 1 + vic_len;
3271
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003272 if (multi_present == 1)
3273 multi_len = 2;
3274 else if (multi_present == 2)
3275 multi_len = 4;
Thomas Woodfbf46022013-10-16 15:58:50 +01003276 else
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003277 multi_len = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003278
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003279 if (len < (8 + offset + hdmi_3d_len - 1))
3280 goto out;
3281
3282 if (hdmi_3d_len < multi_len)
3283 goto out;
3284
3285 if (multi_present == 1 || multi_present == 2) {
3286 /* 3D_Structure_ALL */
3287 structure_all = (db[8 + offset] << 8) | db[9 + offset];
3288
3289 /* check if 3D_MASK is present */
3290 if (multi_present == 2)
3291 mask = (db[10 + offset] << 8) | db[11 + offset];
3292 else
3293 mask = 0xffff;
3294
3295 for (i = 0; i < 16; i++) {
3296 if (mask & (1 << i))
3297 modes += add_3d_struct_modes(connector,
3298 structure_all,
3299 video_db,
3300 video_len, i);
3301 }
3302 }
3303
3304 offset += multi_len;
3305
3306 for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
3307 int vic_index;
3308 struct drm_display_mode *newmode = NULL;
3309 unsigned int newflag = 0;
3310 bool detail_present;
3311
3312 detail_present = ((db[8 + offset + i] & 0x0f) > 7);
3313
3314 if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
3315 break;
3316
3317 /* 2D_VIC_order_X */
3318 vic_index = db[8 + offset + i] >> 4;
3319
3320 /* 3D_Structure_X */
3321 switch (db[8 + offset + i] & 0x0f) {
3322 case 0:
3323 newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
3324 break;
3325 case 6:
3326 newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3327 break;
3328 case 8:
3329 /* 3D_Detail_X */
3330 if ((db[9 + offset + i] >> 4) == 1)
3331 newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
3332 break;
3333 }
3334
3335 if (newflag != 0) {
3336 newmode = drm_display_mode_from_vic_index(connector,
3337 video_db,
3338 video_len,
3339 vic_index);
3340
3341 if (newmode) {
3342 newmode->flags |= newflag;
3343 drm_mode_probed_add(connector, newmode);
3344 modes++;
3345 }
3346 }
3347
3348 if (detail_present)
3349 i++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003350 }
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003351
3352out:
3353 return modes;
3354}
3355
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003356static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003357cea_db_payload_len(const u8 *db)
3358{
3359 return db[0] & 0x1f;
3360}
3361
3362static int
3363cea_db_tag(const u8 *db)
3364{
3365 return db[0] >> 5;
3366}
3367
3368static int
3369cea_revision(const u8 *cea)
3370{
3371 return cea[1];
3372}
3373
3374static int
3375cea_db_offsets(const u8 *cea, int *start, int *end)
3376{
3377 /* Data block offset in CEA extension block */
3378 *start = 4;
3379 *end = cea[2];
3380 if (*end == 0)
3381 *end = 127;
3382 if (*end < 4 || *end > 127)
3383 return -ERANGE;
3384 return 0;
3385}
3386
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003387static bool cea_db_is_hdmi_vsdb(const u8 *db)
3388{
3389 int hdmi_id;
3390
3391 if (cea_db_tag(db) != VENDOR_BLOCK)
3392 return false;
3393
3394 if (cea_db_payload_len(db) < 5)
3395 return false;
3396
3397 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
3398
Lespiau, Damien6cb3b7f2013-08-19 16:59:05 +01003399 return hdmi_id == HDMI_IEEE_OUI;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003400}
3401
Padmanabhan Komandurucb3b9c02017-05-03 13:21:54 -07003402static bool cea_db_is_hdmi_hf_vsdb(const u8 *db)
3403{
3404 int hdmi_id;
3405
3406 if (cea_db_tag(db) != VENDOR_BLOCK)
3407 return false;
3408
3409 if (cea_db_payload_len(db) < 7)
3410 return false;
3411
3412 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
3413
3414 return hdmi_id == HDMI_IEEE_OUI_HF;
3415}
3416
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003417#define for_each_cea_db(cea, i, start, end) \
3418 for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
3419
3420static int
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003421add_cea_modes(struct drm_connector *connector, struct edid *edid)
3422{
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003423 const u8 *cea = drm_find_cea_extension(edid);
Thomas Woodfbf46022013-10-16 15:58:50 +01003424 const u8 *db, *hdmi = NULL, *video = NULL;
3425 u8 dbl, hdmi_len, video_len = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003426 int modes = 0;
3427
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003428 if (cea && cea_revision(cea) >= 3) {
3429 int i, start, end;
3430
3431 if (cea_db_offsets(cea, &start, &end))
3432 return 0;
3433
3434 for_each_cea_db(cea, i, start, end) {
3435 db = &cea[i];
3436 dbl = cea_db_payload_len(db);
3437
Thomas Woodfbf46022013-10-16 15:58:50 +01003438 if (cea_db_tag(db) == VIDEO_BLOCK) {
3439 video = db + 1;
3440 video_len = dbl;
3441 modes += do_cea_modes(connector, video, dbl);
3442 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003443 else if (cea_db_is_hdmi_vsdb(db)) {
3444 hdmi = db;
3445 hdmi_len = dbl;
3446 }
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003447 }
3448 }
3449
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003450 /*
3451 * We parse the HDMI VSDB after having added the cea modes as we will
3452 * be patching their flags when the sink supports stereo 3D.
3453 */
3454 if (hdmi)
Thomas Woodfbf46022013-10-16 15:58:50 +01003455 modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
3456 video_len);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003457
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003458 return modes;
3459}
3460
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003461static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode)
3462{
3463 const struct drm_display_mode *cea_mode;
3464 int clock1, clock2, clock;
Jani Nikulad9278b42016-01-08 13:21:51 +02003465 u8 vic;
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003466 const char *type;
3467
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003468 /*
3469 * allow 5kHz clock difference either way to account for
3470 * the 10kHz clock resolution limit of detailed timings.
3471 */
Jani Nikulad9278b42016-01-08 13:21:51 +02003472 vic = drm_match_cea_mode_clock_tolerance(mode, 5);
3473 if (drm_valid_cea_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003474 type = "CEA";
Jani Nikulad9278b42016-01-08 13:21:51 +02003475 cea_mode = &edid_cea_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003476 clock1 = cea_mode->clock;
3477 clock2 = cea_mode_alternate_clock(cea_mode);
3478 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02003479 vic = drm_match_hdmi_mode_clock_tolerance(mode, 5);
3480 if (drm_valid_hdmi_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003481 type = "HDMI";
Jani Nikulad9278b42016-01-08 13:21:51 +02003482 cea_mode = &edid_4k_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003483 clock1 = cea_mode->clock;
3484 clock2 = hdmi_mode_alternate_clock(cea_mode);
3485 } else {
3486 return;
3487 }
3488 }
3489
3490 /* pick whichever is closest */
3491 if (abs(mode->clock - clock1) < abs(mode->clock - clock2))
3492 clock = clock1;
3493 else
3494 clock = clock2;
3495
3496 if (mode->clock == clock)
3497 return;
3498
3499 DRM_DEBUG("detailed mode matches %s VIC %d, adjusting clock %d -> %d\n",
Jani Nikulad9278b42016-01-08 13:21:51 +02003500 type, vic, mode->clock, clock);
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003501 mode->clock = clock;
3502}
3503
Wu Fengguang76adaa342011-09-05 14:23:20 +08003504static void
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003505drm_parse_hdmi_vsdb_audio(struct drm_connector *connector, const u8 *db)
Wu Fengguang76adaa342011-09-05 14:23:20 +08003506{
Ville Syrjälä85040722012-08-16 14:55:05 +00003507 u8 len = cea_db_payload_len(db);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003508
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003509 if (len >= 6)
Ville Syrjälä85040722012-08-16 14:55:05 +00003510 connector->eld[5] |= (db[6] >> 7) << 1; /* Supports_AI */
Ville Syrjälä85040722012-08-16 14:55:05 +00003511 if (len >= 8) {
3512 connector->latency_present[0] = db[8] >> 7;
3513 connector->latency_present[1] = (db[8] >> 6) & 1;
3514 }
3515 if (len >= 9)
3516 connector->video_latency[0] = db[9];
3517 if (len >= 10)
3518 connector->audio_latency[0] = db[10];
3519 if (len >= 11)
3520 connector->video_latency[1] = db[11];
3521 if (len >= 12)
3522 connector->audio_latency[1] = db[12];
Wu Fengguang76adaa342011-09-05 14:23:20 +08003523
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003524 DRM_DEBUG_KMS("HDMI: latency present %d %d, "
3525 "video latency %d %d, "
3526 "audio latency %d %d\n",
3527 connector->latency_present[0],
3528 connector->latency_present[1],
3529 connector->video_latency[0],
3530 connector->video_latency[1],
3531 connector->audio_latency[0],
3532 connector->audio_latency[1]);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003533}
3534
3535static void
Padmanabhan Komandurucb3b9c02017-05-03 13:21:54 -07003536parse_hdmi_hf_vsdb(struct drm_connector *connector, const u8 *db)
3537{
3538 u8 len = cea_db_payload_len(db);
3539
3540 if (len < 7)
3541 return;
3542
3543 if (db[4] != 1)
3544 return; /* invalid version */
3545
3546 connector->max_tmds_char = db[5] * 5;
3547 connector->scdc_present = db[6] & (1 << 7);
3548 connector->rr_capable = db[6] & (1 << 6);
3549 connector->flags_3d = db[6] & 0x7;
3550 connector->supports_scramble = connector->scdc_present &&
3551 (db[6] & (1 << 3));
3552
3553 DRM_DEBUG_KMS("HDMI v2: max TMDS char %d, "
3554 "scdc %s, "
3555 "rr %s, "
3556 "3D flags 0x%x, "
3557 "scramble %s\n",
3558 connector->max_tmds_char,
3559 connector->scdc_present ? "available" : "not available",
3560 connector->rr_capable ? "capable" : "not capable",
3561 connector->flags_3d,
3562 connector->supports_scramble ?
3563 "supported" : "not supported");
3564}
3565
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07003566/*
3567 * drm_extract_vcdb_info - Parse the HDMI Video Capability Data Block
3568 * @connector: connector corresponding to the HDMI sink
3569 * @db: start of the CEA vendor specific block
3570 *
3571 * Parses the HDMI VCDB to extract sink info for @connector.
3572 */
3573static void
3574drm_extract_vcdb_info(struct drm_connector *connector, const u8 *db)
3575{
3576 /*
3577 * Check if the sink specifies underscan
3578 * support for:
3579 * BIT 5: preferred video format
3580 * BIT 3: IT video format
3581 * BIT 1: CE video format
3582 */
3583
3584 connector->pt_scan_info =
3585 (db[2] & (BIT(4) | BIT(5))) >> 4;
3586 connector->it_scan_info =
3587 (db[2] & (BIT(3) | BIT(2))) >> 2;
3588 connector->ce_scan_info =
3589 db[2] & (BIT(1) | BIT(0));
3590
3591 DRM_DEBUG_KMS("Scan Info (pt|it|ce): (%d|%d|%d)",
3592 (int) connector->pt_scan_info,
3593 (int) connector->it_scan_info,
3594 (int) connector->ce_scan_info);
3595}
3596
3597static bool drm_edid_is_luminance_value_present(
3598u32 block_length, enum luminance_value value)
3599{
3600 return block_length > NO_LUMINANCE_DATA && value <= block_length;
3601}
3602
3603/*
3604 * drm_extract_hdr_db - Parse the HDMI HDR extended block
3605 * @connector: connector corresponding to the HDMI sink
3606 * @db: start of the HDMI HDR extended block
3607 *
3608 * Parses the HDMI HDR extended block to extract sink info for @connector.
3609 */
3610static void
3611drm_extract_hdr_db(struct drm_connector *connector, const u8 *db)
3612{
3613
3614 u8 len = 0;
3615
3616 if (!db)
3617 return;
3618
3619 len = db[0] & 0x1f;
3620 /* Byte 3: Electro-Optical Transfer Functions */
3621 connector->hdr_eotf = db[2] & 0x3F;
3622
3623 /* Byte 4: Static Metadata Descriptor Type 1 */
3624 connector->hdr_metadata_type_one = (db[3] & BIT(0));
3625
3626 /* Byte 5: Desired Content Maximum Luminance */
3627 if (drm_edid_is_luminance_value_present(len, MAXIMUM_LUMINANCE))
3628 connector->hdr_max_luminance =
3629 db[MAXIMUM_LUMINANCE];
3630
3631 /* Byte 6: Desired Content Max Frame-average Luminance */
3632 if (drm_edid_is_luminance_value_present(len, FRAME_AVERAGE_LUMINANCE))
3633 connector->hdr_avg_luminance =
3634 db[FRAME_AVERAGE_LUMINANCE];
3635
3636 /* Byte 7: Desired Content Min Luminance */
3637 if (drm_edid_is_luminance_value_present(len, MINIMUM_LUMINANCE))
3638 connector->hdr_min_luminance =
3639 db[MINIMUM_LUMINANCE];
3640
3641 connector->hdr_supported = true;
3642
3643 DRM_DEBUG_KMS("HDR electro-optical %d\n", connector->hdr_eotf);
3644 DRM_DEBUG_KMS("metadata desc 1 %d\n", connector->hdr_metadata_type_one);
3645 DRM_DEBUG_KMS("max luminance %d\n", connector->hdr_max_luminance);
3646 DRM_DEBUG_KMS("avg luminance %d\n", connector->hdr_avg_luminance);
3647 DRM_DEBUG_KMS("min luminance %d\n", connector->hdr_min_luminance);
3648}
3649
3650/*
3651 * drm_hdmi_extract_extended_blk_info - Parse the HDMI extended tag blocks
3652 * @connector: connector corresponding to the HDMI sink
3653 * @edid: handle to the EDID structure
3654 * Parses the all extended tag blocks extract sink info for @connector.
3655 */
3656static void
3657drm_hdmi_extract_extended_blk_info(struct drm_connector *connector,
3658struct edid *edid)
3659{
3660 const u8 *cea = drm_find_cea_extension(edid);
3661 const u8 *db = NULL;
3662
3663 if (cea && cea_revision(cea) >= 3) {
3664 int i, start, end;
3665
3666 if (cea_db_offsets(cea, &start, &end))
3667 return;
3668
3669 for_each_cea_db(cea, i, start, end) {
3670 db = &cea[i];
3671
3672 if (cea_db_tag(db) == EXTENDED_TAG) {
3673 DRM_DEBUG_KMS("found extended tag block = %d\n",
3674 db[1]);
3675 switch (db[1]) {
3676 case VIDEO_CAPABILITY_EXTENDED_DATA_BLOCK:
3677 drm_extract_vcdb_info(connector, db);
3678 break;
3679 case HDR_STATIC_METADATA_EXTENDED_DATA_BLOCK:
3680 drm_extract_hdr_db(connector, db);
3681 break;
3682 default:
3683 break;
3684 }
3685 }
3686 }
3687 }
3688}
3689
3690static u8 *
3691drm_edid_find_extended_tag_block(struct edid *edid, int blk_id)
3692{
3693 u8 *db = NULL;
3694 u8 *cea = NULL;
3695
3696 if (!edid)
3697 return NULL;
3698
3699 cea = drm_find_cea_extension(edid);
3700
3701 if (cea && cea_revision(cea) >= 3) {
3702 int i, start, end;
3703
3704 if (cea_db_offsets(cea, &start, &end))
3705 return NULL;
3706
3707 for_each_cea_db(cea, i, start, end) {
3708 db = &cea[i];
3709 if ((cea_db_tag(db) == EXTENDED_TAG) &&
3710 (db[1] == blk_id))
3711 return db;
3712 }
3713 }
3714 return NULL;
3715}
3716
3717/*
3718 * add_YCbCr420VDB_modes - add the modes found in Ycbcr420 VDB block
3719 * @connector: connector corresponding to the HDMI sink
3720 * @edid: handle to the EDID structure
3721 * Parses the YCbCr420 VDB block and adds the modes to @connector.
3722 */
3723static int
3724add_YCbCr420VDB_modes(struct drm_connector *connector, struct edid *edid)
3725{
3726
3727 const u8 *db = NULL;
3728 u32 i = 0;
3729 u32 modes = 0;
3730 u32 video_format = 0;
3731 u8 len = 0;
3732
3733 /*Find the YCbCr420 VDB*/
3734 db = drm_edid_find_extended_tag_block(edid, Y420_VIDEO_DATA_BLOCK);
3735 /* Offset to byte 3 */
3736 if (db) {
3737 len = db[0] & 0x1F;
3738 db += 2;
3739 for (i = 0; i < len - 1; i++) {
3740 struct drm_display_mode *mode;
3741
3742 video_format = *(db + i) & 0x7F;
3743 mode = drm_display_mode_from_vic_index(connector,
3744 db, len-1, i);
3745 if (mode) {
3746 DRM_DEBUG_KMS("Adding mode for vic = %d\n",
3747 video_format);
3748 drm_mode_probed_add(connector, mode);
3749 modes++;
3750 }
3751 }
3752 }
3753 return modes;
3754}
3755
Padmanabhan Komandurucb3b9c02017-05-03 13:21:54 -07003756static void
Wu Fengguang76adaa342011-09-05 14:23:20 +08003757monitor_name(struct detailed_timing *t, void *data)
3758{
3759 if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
3760 *(u8 **)data = t->data.other_data.data.str.str;
3761}
3762
Jim Bride59f7c0f2016-04-14 10:18:35 -07003763static int get_monitor_name(struct edid *edid, char name[13])
3764{
3765 char *edid_name = NULL;
3766 int mnl;
3767
3768 if (!edid || !name)
3769 return 0;
3770
3771 drm_for_each_detailed_block((u8 *)edid, monitor_name, &edid_name);
3772 for (mnl = 0; edid_name && mnl < 13; mnl++) {
3773 if (edid_name[mnl] == 0x0a)
3774 break;
3775
3776 name[mnl] = edid_name[mnl];
3777 }
3778
3779 return mnl;
3780}
3781
3782/**
3783 * drm_edid_get_monitor_name - fetch the monitor name from the edid
3784 * @edid: monitor EDID information
3785 * @name: pointer to a character array to hold the name of the monitor
3786 * @bufsize: The size of the name buffer (should be at least 14 chars.)
3787 *
3788 */
3789void drm_edid_get_monitor_name(struct edid *edid, char *name, int bufsize)
3790{
3791 int name_length;
3792 char buf[13];
3793
3794 if (bufsize <= 0)
3795 return;
3796
3797 name_length = min(get_monitor_name(edid, buf), bufsize - 1);
3798 memcpy(name, buf, name_length);
3799 name[name_length] = '\0';
3800}
3801EXPORT_SYMBOL(drm_edid_get_monitor_name);
3802
Wu Fengguang76adaa342011-09-05 14:23:20 +08003803/**
3804 * drm_edid_to_eld - build ELD from EDID
3805 * @connector: connector corresponding to the HDMI/DP sink
3806 * @edid: EDID to parse
3807 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003808 * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver. The
3809 * Conn_Type, HDCP and Port_ID ELD fields are left for the graphics driver to
3810 * fill in.
Wu Fengguang76adaa342011-09-05 14:23:20 +08003811 */
3812void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
3813{
3814 uint8_t *eld = connector->eld;
3815 u8 *cea;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003816 u8 *db;
Ville Syrjälä7c018782016-03-09 22:07:46 +02003817 int total_sad_count = 0;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003818 int mnl;
3819 int dbl;
3820
3821 memset(eld, 0, sizeof(connector->eld));
3822
Ville Syrjälä85c91582016-09-28 16:51:34 +03003823 connector->latency_present[0] = false;
3824 connector->latency_present[1] = false;
3825 connector->video_latency[0] = 0;
3826 connector->audio_latency[0] = 0;
3827 connector->video_latency[1] = 0;
3828 connector->audio_latency[1] = 0;
3829
Wu Fengguang76adaa342011-09-05 14:23:20 +08003830 cea = drm_find_cea_extension(edid);
3831 if (!cea) {
3832 DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
3833 return;
3834 }
3835
Jim Bride59f7c0f2016-04-14 10:18:35 -07003836 mnl = get_monitor_name(edid, eld + 20);
3837
Wu Fengguang76adaa342011-09-05 14:23:20 +08003838 eld[4] = (cea[1] << 5) | mnl;
3839 DRM_DEBUG_KMS("ELD monitor %s\n", eld + 20);
3840
3841 eld[0] = 2 << 3; /* ELD version: 2 */
3842
3843 eld[16] = edid->mfg_id[0];
3844 eld[17] = edid->mfg_id[1];
3845 eld[18] = edid->prod_code[0];
3846 eld[19] = edid->prod_code[1];
3847
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003848 if (cea_revision(cea) >= 3) {
3849 int i, start, end;
3850
3851 if (cea_db_offsets(cea, &start, &end)) {
3852 start = 0;
3853 end = 0;
3854 }
3855
3856 for_each_cea_db(cea, i, start, end) {
3857 db = &cea[i];
3858 dbl = cea_db_payload_len(db);
3859
3860 switch (cea_db_tag(db)) {
Ville Syrjälä7c018782016-03-09 22:07:46 +02003861 int sad_count;
3862
Christian Schmidta0ab7342011-12-19 20:03:38 +01003863 case AUDIO_BLOCK:
3864 /* Audio Data Block, contains SADs */
Ville Syrjälä7c018782016-03-09 22:07:46 +02003865 sad_count = min(dbl / 3, 15 - total_sad_count);
3866 if (sad_count >= 1)
3867 memcpy(eld + 20 + mnl + total_sad_count * 3,
3868 &db[1], sad_count * 3);
3869 total_sad_count += sad_count;
Christian Schmidta0ab7342011-12-19 20:03:38 +01003870 break;
3871 case SPEAKER_BLOCK:
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003872 /* Speaker Allocation Data Block */
3873 if (dbl >= 1)
3874 eld[7] = db[1];
Christian Schmidta0ab7342011-12-19 20:03:38 +01003875 break;
3876 case VENDOR_BLOCK:
3877 /* HDMI Vendor-Specific Data Block */
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003878 if (cea_db_is_hdmi_vsdb(db))
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003879 drm_parse_hdmi_vsdb_audio(connector, db);
Padmanabhan Komandurucb3b9c02017-05-03 13:21:54 -07003880 /* HDMI Forum Vendor-Specific Data Block */
3881 else if (cea_db_is_hdmi_hf_vsdb(db))
3882 parse_hdmi_hf_vsdb(connector, db);
Christian Schmidta0ab7342011-12-19 20:03:38 +01003883 break;
3884 default:
3885 break;
3886 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08003887 }
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003888 }
Ville Syrjälä7c018782016-03-09 22:07:46 +02003889 eld[5] |= total_sad_count << 4;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003890
Jani Nikula938fd8a2014-10-28 16:20:48 +02003891 eld[DRM_ELD_BASELINE_ELD_LEN] =
3892 DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4);
3893
3894 DRM_DEBUG_KMS("ELD size %d, SAD count %d\n",
Ville Syrjälä7c018782016-03-09 22:07:46 +02003895 drm_eld_size(eld), total_sad_count);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003896}
3897EXPORT_SYMBOL(drm_edid_to_eld);
3898
3899/**
Rafał Miłeckife214162013-04-19 19:01:25 +02003900 * drm_edid_to_sad - extracts SADs from EDID
3901 * @edid: EDID to parse
3902 * @sads: pointer that will be set to the extracted SADs
3903 *
3904 * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
Rafał Miłeckife214162013-04-19 19:01:25 +02003905 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003906 * Note: The returned pointer needs to be freed using kfree().
3907 *
3908 * Return: The number of found SADs or negative number on error.
Rafał Miłeckife214162013-04-19 19:01:25 +02003909 */
3910int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
3911{
3912 int count = 0;
3913 int i, start, end, dbl;
3914 u8 *cea;
3915
3916 cea = drm_find_cea_extension(edid);
3917 if (!cea) {
3918 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3919 return -ENOENT;
3920 }
3921
3922 if (cea_revision(cea) < 3) {
3923 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3924 return -ENOTSUPP;
3925 }
3926
3927 if (cea_db_offsets(cea, &start, &end)) {
3928 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3929 return -EPROTO;
3930 }
3931
3932 for_each_cea_db(cea, i, start, end) {
3933 u8 *db = &cea[i];
3934
3935 if (cea_db_tag(db) == AUDIO_BLOCK) {
3936 int j;
3937 dbl = cea_db_payload_len(db);
3938
3939 count = dbl / 3; /* SAD is 3B */
3940 *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
3941 if (!*sads)
3942 return -ENOMEM;
3943 for (j = 0; j < count; j++) {
3944 u8 *sad = &db[1 + j * 3];
3945
3946 (*sads)[j].format = (sad[0] & 0x78) >> 3;
3947 (*sads)[j].channels = sad[0] & 0x7;
3948 (*sads)[j].freq = sad[1] & 0x7F;
3949 (*sads)[j].byte2 = sad[2];
3950 }
3951 break;
3952 }
3953 }
3954
3955 return count;
3956}
3957EXPORT_SYMBOL(drm_edid_to_sad);
3958
3959/**
Alex Deucherd105f472013-07-25 15:55:32 -04003960 * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
3961 * @edid: EDID to parse
3962 * @sadb: pointer to the speaker block
3963 *
3964 * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
Alex Deucherd105f472013-07-25 15:55:32 -04003965 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003966 * Note: The returned pointer needs to be freed using kfree().
3967 *
3968 * Return: The number of found Speaker Allocation Blocks or negative number on
3969 * error.
Alex Deucherd105f472013-07-25 15:55:32 -04003970 */
3971int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
3972{
3973 int count = 0;
3974 int i, start, end, dbl;
3975 const u8 *cea;
3976
3977 cea = drm_find_cea_extension(edid);
3978 if (!cea) {
3979 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3980 return -ENOENT;
3981 }
3982
3983 if (cea_revision(cea) < 3) {
3984 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3985 return -ENOTSUPP;
3986 }
3987
3988 if (cea_db_offsets(cea, &start, &end)) {
3989 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3990 return -EPROTO;
3991 }
3992
3993 for_each_cea_db(cea, i, start, end) {
3994 const u8 *db = &cea[i];
3995
3996 if (cea_db_tag(db) == SPEAKER_BLOCK) {
3997 dbl = cea_db_payload_len(db);
3998
3999 /* Speaker Allocation Data Block */
4000 if (dbl == 3) {
Benoit Taine89086bc2014-05-26 17:21:22 +02004001 *sadb = kmemdup(&db[1], dbl, GFP_KERNEL);
Alex Deucher618e3772013-09-27 18:46:09 -04004002 if (!*sadb)
4003 return -ENOMEM;
Alex Deucherd105f472013-07-25 15:55:32 -04004004 count = dbl;
4005 break;
4006 }
4007 }
4008 }
4009
4010 return count;
4011}
4012EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
4013
4014/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004015 * drm_av_sync_delay - compute the HDMI/DP sink audio-video sync delay
Wu Fengguang76adaa342011-09-05 14:23:20 +08004016 * @connector: connector associated with the HDMI/DP sink
4017 * @mode: the display mode
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004018 *
4019 * Return: The HDMI/DP sink's audio-video sync delay in milliseconds or 0 if
4020 * the sink doesn't support audio or video.
Wu Fengguang76adaa342011-09-05 14:23:20 +08004021 */
4022int drm_av_sync_delay(struct drm_connector *connector,
Ville Syrjälä3a818d32015-09-07 18:22:58 +03004023 const struct drm_display_mode *mode)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004024{
4025 int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
4026 int a, v;
4027
4028 if (!connector->latency_present[0])
4029 return 0;
4030 if (!connector->latency_present[1])
4031 i = 0;
4032
4033 a = connector->audio_latency[i];
4034 v = connector->video_latency[i];
4035
4036 /*
4037 * HDMI/DP sink doesn't support audio or video?
4038 */
4039 if (a == 255 || v == 255)
4040 return 0;
4041
4042 /*
4043 * Convert raw EDID values to millisecond.
4044 * Treat unknown latency as 0ms.
4045 */
4046 if (a)
4047 a = min(2 * (a - 1), 500);
4048 if (v)
4049 v = min(2 * (v - 1), 500);
4050
4051 return max(v - a, 0);
4052}
4053EXPORT_SYMBOL(drm_av_sync_delay);
4054
4055/**
4056 * drm_select_eld - select one ELD from multiple HDMI/DP sinks
4057 * @encoder: the encoder just changed display mode
Wu Fengguang76adaa342011-09-05 14:23:20 +08004058 *
4059 * It's possible for one encoder to be associated with multiple HDMI/DP sinks.
4060 * The policy is now hard coded to simply use the first HDMI/DP sink's ELD.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004061 *
4062 * Return: The connector associated with the first HDMI/DP sink that has ELD
4063 * attached to it.
Wu Fengguang76adaa342011-09-05 14:23:20 +08004064 */
Ville Syrjälä9e5a3b52015-09-07 18:22:57 +03004065struct drm_connector *drm_select_eld(struct drm_encoder *encoder)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004066{
4067 struct drm_connector *connector;
4068 struct drm_device *dev = encoder->dev;
4069
Daniel Vetter6e9f7982014-05-29 23:54:47 +02004070 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
Sean Paul008f4042014-07-17 11:25:18 -04004071 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02004072
Daniel Vetter9a9f5ce2015-07-09 23:44:34 +02004073 drm_for_each_connector(connector, dev)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004074 if (connector->encoder == encoder && connector->eld[0])
4075 return connector;
4076
4077 return NULL;
4078}
4079EXPORT_SYMBOL(drm_select_eld);
4080
Ma Lingf23c20c2009-03-26 19:26:23 +08004081/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004082 * drm_detect_hdmi_monitor - detect whether monitor is HDMI
Ma Lingf23c20c2009-03-26 19:26:23 +08004083 * @edid: monitor EDID information
4084 *
4085 * Parse the CEA extension according to CEA-861-B.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004086 *
4087 * Return: True if the monitor is HDMI, false if not or unknown.
Ma Lingf23c20c2009-03-26 19:26:23 +08004088 */
4089bool drm_detect_hdmi_monitor(struct edid *edid)
4090{
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004091 u8 *edid_ext;
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004092 int i;
Ma Lingf23c20c2009-03-26 19:26:23 +08004093 int start_offset, end_offset;
Ma Lingf23c20c2009-03-26 19:26:23 +08004094
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004095 edid_ext = drm_find_cea_extension(edid);
4096 if (!edid_ext)
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004097 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004098
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004099 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004100 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004101
4102 /*
4103 * Because HDMI identifier is in Vendor Specific Block,
4104 * search it from all data blocks of CEA extension.
4105 */
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004106 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004107 if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
4108 return true;
Ma Lingf23c20c2009-03-26 19:26:23 +08004109 }
4110
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004111 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004112}
4113EXPORT_SYMBOL(drm_detect_hdmi_monitor);
4114
Dave Airlief453ba02008-11-07 14:05:41 -08004115/**
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004116 * drm_detect_monitor_audio - check monitor audio capability
Daniel Vetterfc668112014-01-21 12:02:26 +01004117 * @edid: EDID block to scan
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004118 *
4119 * Monitor should have CEA extension block.
4120 * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
4121 * audio' only. If there is any audio extension block and supported
4122 * audio format, assume at least 'basic audio' support, even if 'basic
4123 * audio' is not defined in EDID.
4124 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004125 * Return: True if the monitor supports audio, false otherwise.
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004126 */
4127bool drm_detect_monitor_audio(struct edid *edid)
4128{
4129 u8 *edid_ext;
4130 int i, j;
4131 bool has_audio = false;
4132 int start_offset, end_offset;
4133
4134 edid_ext = drm_find_cea_extension(edid);
4135 if (!edid_ext)
4136 goto end;
4137
4138 has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
4139
4140 if (has_audio) {
4141 DRM_DEBUG_KMS("Monitor has basic audio support\n");
4142 goto end;
4143 }
4144
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004145 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
4146 goto end;
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004147
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004148 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
4149 if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004150 has_audio = true;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004151 for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004152 DRM_DEBUG_KMS("CEA audio format %d\n",
4153 (edid_ext[i + j] >> 3) & 0xf);
4154 goto end;
4155 }
4156 }
4157end:
4158 return has_audio;
4159}
4160EXPORT_SYMBOL(drm_detect_monitor_audio);
4161
4162/**
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004163 * drm_rgb_quant_range_selectable - is RGB quantization range selectable?
Daniel Vetterfc668112014-01-21 12:02:26 +01004164 * @edid: EDID block to scan
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004165 *
4166 * Check whether the monitor reports the RGB quantization range selection
4167 * as supported. The AVI infoframe can then be used to inform the monitor
4168 * which quantization range (full or limited) is used.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004169 *
4170 * Return: True if the RGB quantization range is selectable, false otherwise.
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004171 */
4172bool drm_rgb_quant_range_selectable(struct edid *edid)
4173{
4174 u8 *edid_ext;
4175 int i, start, end;
4176
4177 edid_ext = drm_find_cea_extension(edid);
4178 if (!edid_ext)
4179 return false;
4180
4181 if (cea_db_offsets(edid_ext, &start, &end))
4182 return false;
4183
4184 for_each_cea_db(edid_ext, i, start, end) {
4185 if (cea_db_tag(&edid_ext[i]) == VIDEO_CAPABILITY_BLOCK &&
4186 cea_db_payload_len(&edid_ext[i]) == 2) {
4187 DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]);
4188 return edid_ext[i + 2] & EDID_CEA_VCDB_QS;
4189 }
4190 }
4191
4192 return false;
4193}
4194EXPORT_SYMBOL(drm_rgb_quant_range_selectable);
4195
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004196static void drm_parse_hdmi_deep_color_info(struct drm_connector *connector,
4197 const u8 *hdmi)
Mario Kleinerd0c94692014-03-27 19:59:39 +01004198{
Ville Syrjälä18267502016-09-28 16:51:38 +03004199 struct drm_display_info *info = &connector->display_info;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004200 unsigned int dc_bpc = 0;
4201
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004202 /* HDMI supports at least 8 bpc */
4203 info->bpc = 8;
4204
4205 if (cea_db_payload_len(hdmi) < 6)
4206 return;
4207
4208 if (hdmi[6] & DRM_EDID_HDMI_DC_30) {
4209 dc_bpc = 10;
4210 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30;
4211 DRM_DEBUG("%s: HDMI sink does deep color 30.\n",
4212 connector->name);
4213 }
4214
4215 if (hdmi[6] & DRM_EDID_HDMI_DC_36) {
4216 dc_bpc = 12;
4217 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36;
4218 DRM_DEBUG("%s: HDMI sink does deep color 36.\n",
4219 connector->name);
4220 }
4221
4222 if (hdmi[6] & DRM_EDID_HDMI_DC_48) {
4223 dc_bpc = 16;
4224 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48;
4225 DRM_DEBUG("%s: HDMI sink does deep color 48.\n",
4226 connector->name);
4227 }
4228
4229 if (dc_bpc == 0) {
4230 DRM_DEBUG("%s: No deep color support on this HDMI sink.\n",
4231 connector->name);
4232 return;
4233 }
4234
4235 DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n",
4236 connector->name, dc_bpc);
4237 info->bpc = dc_bpc;
4238
4239 /*
4240 * Deep color support mandates RGB444 support for all video
4241 * modes and forbids YCRCB422 support for all video modes per
4242 * HDMI 1.3 spec.
4243 */
4244 info->color_formats = DRM_COLOR_FORMAT_RGB444;
4245
4246 /* YCRCB444 is optional according to spec. */
4247 if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) {
4248 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4249 DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n",
4250 connector->name);
4251 }
4252
4253 /*
4254 * Spec says that if any deep color mode is supported at all,
4255 * then deep color 36 bit must be supported.
4256 */
4257 if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) {
4258 DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n",
4259 connector->name);
4260 }
4261}
4262
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004263static void
4264drm_parse_hdmi_vsdb_video(struct drm_connector *connector, const u8 *db)
4265{
4266 struct drm_display_info *info = &connector->display_info;
4267 u8 len = cea_db_payload_len(db);
4268
4269 if (len >= 6)
4270 info->dvi_dual = db[6] & 1;
4271 if (len >= 7)
4272 info->max_tmds_clock = db[7] * 5000;
4273
4274 DRM_DEBUG_KMS("HDMI: DVI dual %d, "
4275 "max TMDS clock %d kHz\n",
4276 info->dvi_dual,
4277 info->max_tmds_clock);
4278
4279 drm_parse_hdmi_deep_color_info(connector, db);
4280}
4281
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004282static void drm_parse_cea_ext(struct drm_connector *connector,
4283 struct edid *edid)
4284{
4285 struct drm_display_info *info = &connector->display_info;
4286 const u8 *edid_ext;
4287 int i, start, end;
4288
Mario Kleinerd0c94692014-03-27 19:59:39 +01004289 edid_ext = drm_find_cea_extension(edid);
4290 if (!edid_ext)
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004291 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004292
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004293 info->cea_rev = edid_ext[1];
Mario Kleinerd0c94692014-03-27 19:59:39 +01004294
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004295 /* The existence of a CEA block should imply RGB support */
4296 info->color_formats = DRM_COLOR_FORMAT_RGB444;
4297 if (edid_ext[3] & EDID_CEA_YCRCB444)
4298 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4299 if (edid_ext[3] & EDID_CEA_YCRCB422)
4300 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004301
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004302 if (cea_db_offsets(edid_ext, &start, &end))
4303 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004304
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004305 for_each_cea_db(edid_ext, i, start, end) {
4306 const u8 *db = &edid_ext[i];
Mario Kleinerd0c94692014-03-27 19:59:39 +01004307
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004308 if (cea_db_is_hdmi_vsdb(db))
4309 drm_parse_hdmi_vsdb_video(connector, db);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004310 }
Mario Kleinerd0c94692014-03-27 19:59:39 +01004311}
4312
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07004313static void
4314drm_hdmi_extract_vsdbs_info(struct drm_connector *connector, struct edid *edid)
4315{
4316 const u8 *cea = drm_find_cea_extension(edid);
4317 const u8 *db = NULL;
4318
4319 if (cea && cea_revision(cea) >= 3) {
4320 int i, start, end;
4321
4322 if (cea_db_offsets(cea, &start, &end))
4323 return;
4324
4325 for_each_cea_db(cea, i, start, end) {
4326 db = &cea[i];
4327
4328 if (cea_db_tag(db) == VENDOR_BLOCK) {
4329 /* HDMI Vendor-Specific Data Block */
4330 if (cea_db_is_hdmi_vsdb(db)) {
4331 drm_parse_hdmi_vsdb_video(
4332 connector, db);
4333 drm_parse_hdmi_vsdb_audio(
4334 connector, db);
4335 }
4336 /* HDMI Forum Vendor-Specific Data Block */
4337 else if (cea_db_is_hdmi_hf_vsdb(db))
4338 parse_hdmi_hf_vsdb(connector, db);
4339 }
4340 }
4341 }
4342}
4343
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004344static void drm_add_display_info(struct drm_connector *connector,
4345 struct edid *edid)
Jesse Barnes3b112282011-04-15 12:49:23 -07004346{
Ville Syrjälä18267502016-09-28 16:51:38 +03004347 struct drm_display_info *info = &connector->display_info;
Jesse Barnesebec9a72011-08-03 09:22:54 -07004348
Jesse Barnes3b112282011-04-15 12:49:23 -07004349 info->width_mm = edid->width_cm * 10;
4350 info->height_mm = edid->height_cm * 10;
4351
4352 /* driver figures it out in this case */
4353 info->bpc = 0;
Jesse Barnesda05a5a72011-04-15 13:48:57 -07004354 info->color_formats = 0;
Ville Syrjälä011acce2016-09-28 16:51:40 +03004355 info->cea_rev = 0;
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004356 info->max_tmds_clock = 0;
4357 info->dvi_dual = false;
Jesse Barnes3b112282011-04-15 12:49:23 -07004358
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004359 if (edid->revision < 3)
Jesse Barnes3b112282011-04-15 12:49:23 -07004360 return;
4361
4362 if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
4363 return;
4364
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004365 drm_parse_cea_ext(connector, edid);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004366
Mario Kleiner210a0212016-07-06 12:05:48 +02004367 /*
4368 * Digital sink with "DFP 1.x compliant TMDS" according to EDID 1.3?
4369 *
4370 * For such displays, the DFP spec 1.0, section 3.10 "EDID support"
4371 * tells us to assume 8 bpc color depth if the EDID doesn't have
4372 * extensions which tell otherwise.
4373 */
4374 if ((info->bpc == 0) && (edid->revision < 4) &&
4375 (edid->input & DRM_EDID_DIGITAL_TYPE_DVI)) {
4376 info->bpc = 8;
4377 DRM_DEBUG("%s: Assigning DFP sink color depth as %d bpc.\n",
4378 connector->name, info->bpc);
4379 }
4380
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07004381 /* Extract audio and video latency fields for the sink */
4382 drm_hdmi_extract_vsdbs_info(connector, edid);
4383 /* Extract info from extended tag blocks */
4384 drm_hdmi_extract_extended_blk_info(connector, edid);
4385
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004386 /* Only defined for 1.4 with digital displays */
4387 if (edid->revision < 4)
4388 return;
4389
Jesse Barnes3b112282011-04-15 12:49:23 -07004390 switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
4391 case DRM_EDID_DIGITAL_DEPTH_6:
4392 info->bpc = 6;
4393 break;
4394 case DRM_EDID_DIGITAL_DEPTH_8:
4395 info->bpc = 8;
4396 break;
4397 case DRM_EDID_DIGITAL_DEPTH_10:
4398 info->bpc = 10;
4399 break;
4400 case DRM_EDID_DIGITAL_DEPTH_12:
4401 info->bpc = 12;
4402 break;
4403 case DRM_EDID_DIGITAL_DEPTH_14:
4404 info->bpc = 14;
4405 break;
4406 case DRM_EDID_DIGITAL_DEPTH_16:
4407 info->bpc = 16;
4408 break;
4409 case DRM_EDID_DIGITAL_DEPTH_UNDEF:
4410 default:
4411 info->bpc = 0;
4412 break;
4413 }
Jesse Barnesda05a5a72011-04-15 13:48:57 -07004414
Mario Kleinerd0c94692014-03-27 19:59:39 +01004415 DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n",
Jani Nikula25933822014-06-03 14:56:20 +03004416 connector->name, info->bpc);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004417
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004418 info->color_formats |= DRM_COLOR_FORMAT_RGB444;
Lars-Peter Clausenee588082012-04-16 15:16:18 +02004419 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
4420 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4421 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
4422 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Jesse Barnes3b112282011-04-15 12:49:23 -07004423}
4424
Dave Airliec9729172016-05-03 15:38:37 +10004425static int validate_displayid(u8 *displayid, int length, int idx)
4426{
4427 int i;
4428 u8 csum = 0;
4429 struct displayid_hdr *base;
4430
4431 base = (struct displayid_hdr *)&displayid[idx];
4432
4433 DRM_DEBUG_KMS("base revision 0x%x, length %d, %d %d\n",
4434 base->rev, base->bytes, base->prod_id, base->ext_count);
4435
4436 if (base->bytes + 5 > length - idx)
4437 return -EINVAL;
4438 for (i = idx; i <= base->bytes + 5; i++) {
4439 csum += displayid[i];
4440 }
4441 if (csum) {
4442 DRM_ERROR("DisplayID checksum invalid, remainder is %d\n", csum);
4443 return -EINVAL;
4444 }
4445 return 0;
4446}
4447
Dave Airliea39ed682016-05-02 08:35:05 +10004448static struct drm_display_mode *drm_mode_displayid_detailed(struct drm_device *dev,
4449 struct displayid_detailed_timings_1 *timings)
4450{
4451 struct drm_display_mode *mode;
4452 unsigned pixel_clock = (timings->pixel_clock[0] |
4453 (timings->pixel_clock[1] << 8) |
4454 (timings->pixel_clock[2] << 16));
4455 unsigned hactive = (timings->hactive[0] | timings->hactive[1] << 8) + 1;
4456 unsigned hblank = (timings->hblank[0] | timings->hblank[1] << 8) + 1;
4457 unsigned hsync = (timings->hsync[0] | (timings->hsync[1] & 0x7f) << 8) + 1;
4458 unsigned hsync_width = (timings->hsw[0] | timings->hsw[1] << 8) + 1;
4459 unsigned vactive = (timings->vactive[0] | timings->vactive[1] << 8) + 1;
4460 unsigned vblank = (timings->vblank[0] | timings->vblank[1] << 8) + 1;
4461 unsigned vsync = (timings->vsync[0] | (timings->vsync[1] & 0x7f) << 8) + 1;
4462 unsigned vsync_width = (timings->vsw[0] | timings->vsw[1] << 8) + 1;
4463 bool hsync_positive = (timings->hsync[1] >> 7) & 0x1;
4464 bool vsync_positive = (timings->vsync[1] >> 7) & 0x1;
4465 mode = drm_mode_create(dev);
4466 if (!mode)
4467 return NULL;
4468
4469 mode->clock = pixel_clock * 10;
4470 mode->hdisplay = hactive;
4471 mode->hsync_start = mode->hdisplay + hsync;
4472 mode->hsync_end = mode->hsync_start + hsync_width;
4473 mode->htotal = mode->hdisplay + hblank;
4474
4475 mode->vdisplay = vactive;
4476 mode->vsync_start = mode->vdisplay + vsync;
4477 mode->vsync_end = mode->vsync_start + vsync_width;
4478 mode->vtotal = mode->vdisplay + vblank;
4479
4480 mode->flags = 0;
4481 mode->flags |= hsync_positive ? DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
4482 mode->flags |= vsync_positive ? DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
4483 mode->type = DRM_MODE_TYPE_DRIVER;
4484
4485 if (timings->flags & 0x80)
4486 mode->type |= DRM_MODE_TYPE_PREFERRED;
4487 mode->vrefresh = drm_mode_vrefresh(mode);
4488 drm_mode_set_name(mode);
4489
4490 return mode;
4491}
4492
4493static int add_displayid_detailed_1_modes(struct drm_connector *connector,
4494 struct displayid_block *block)
4495{
4496 struct displayid_detailed_timing_block *det = (struct displayid_detailed_timing_block *)block;
4497 int i;
4498 int num_timings;
4499 struct drm_display_mode *newmode;
4500 int num_modes = 0;
4501 /* blocks must be multiple of 20 bytes length */
4502 if (block->num_bytes % 20)
4503 return 0;
4504
4505 num_timings = block->num_bytes / 20;
4506 for (i = 0; i < num_timings; i++) {
4507 struct displayid_detailed_timings_1 *timings = &det->timings[i];
4508
4509 newmode = drm_mode_displayid_detailed(connector->dev, timings);
4510 if (!newmode)
4511 continue;
4512
4513 drm_mode_probed_add(connector, newmode);
4514 num_modes++;
4515 }
4516 return num_modes;
4517}
4518
4519static int add_displayid_detailed_modes(struct drm_connector *connector,
4520 struct edid *edid)
4521{
4522 u8 *displayid;
4523 int ret;
4524 int idx = 1;
4525 int length = EDID_LENGTH;
4526 struct displayid_block *block;
4527 int num_modes = 0;
4528
4529 displayid = drm_find_displayid_extension(edid);
4530 if (!displayid)
4531 return 0;
4532
4533 ret = validate_displayid(displayid, length, idx);
4534 if (ret)
4535 return 0;
4536
4537 idx += sizeof(struct displayid_hdr);
4538 while (block = (struct displayid_block *)&displayid[idx],
4539 idx + sizeof(struct displayid_block) <= length &&
4540 idx + sizeof(struct displayid_block) + block->num_bytes <= length &&
4541 block->num_bytes > 0) {
4542 idx += block->num_bytes + sizeof(struct displayid_block);
4543 switch (block->tag) {
4544 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
4545 num_modes += add_displayid_detailed_1_modes(connector, block);
4546 break;
4547 }
4548 }
4549 return num_modes;
4550}
4551
Jesse Barnes3b112282011-04-15 12:49:23 -07004552/**
Dave Airlief453ba02008-11-07 14:05:41 -08004553 * drm_add_edid_modes - add modes from EDID data, if available
4554 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004555 * @edid: EDID data
Dave Airlief453ba02008-11-07 14:05:41 -08004556 *
Daniel Vetterb3c6c8b2016-08-12 22:48:55 +02004557 * Add the specified modes to the connector's mode list. Also fills out the
4558 * &drm_display_info structure in @connector with any information which can be
4559 * derived from the edid.
Dave Airlief453ba02008-11-07 14:05:41 -08004560 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004561 * Return: The number of modes added or 0 if we couldn't find any.
Dave Airlief453ba02008-11-07 14:05:41 -08004562 */
4563int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
4564{
4565 int num_modes = 0;
4566 u32 quirks;
4567
4568 if (edid == NULL) {
4569 return 0;
4570 }
Alex Deucher3c537882010-02-05 04:21:19 -05004571 if (!drm_edid_is_valid(edid)) {
Jordan Crousedcdb1672010-05-27 13:40:25 -06004572 dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03004573 connector->name);
Dave Airlief453ba02008-11-07 14:05:41 -08004574 return 0;
4575 }
4576
4577 quirks = edid_get_quirks(edid);
4578
Adam Jacksonc867df72010-03-29 21:43:21 +00004579 /*
4580 * EDID spec says modes should be preferred in this order:
4581 * - preferred detailed mode
4582 * - other detailed modes from base block
4583 * - detailed modes from extension blocks
4584 * - CVT 3-byte code modes
4585 * - standard timing codes
4586 * - established timing codes
4587 * - modes inferred from GTF or CVT range information
4588 *
Adam Jackson13931572010-08-03 14:38:19 -04004589 * We get this pretty much right.
Adam Jacksonc867df72010-03-29 21:43:21 +00004590 *
4591 * XXX order for additional mode types in extension blocks?
4592 */
Adam Jackson13931572010-08-03 14:38:19 -04004593 num_modes += add_detailed_modes(connector, edid, quirks);
4594 num_modes += add_cvt_modes(connector, edid);
Adam Jacksonc867df72010-03-29 21:43:21 +00004595 num_modes += add_standard_modes(connector, edid);
4596 num_modes += add_established_modes(connector, edid);
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004597 num_modes += add_cea_modes(connector, edid);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03004598 num_modes += add_alternate_cea_modes(connector, edid);
Dave Airliea39ed682016-05-02 08:35:05 +10004599 num_modes += add_displayid_detailed_modes(connector, edid);
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07004600 num_modes += add_YCbCr420VDB_modes(connector, edid);
Ville Syrjälä4d53dc02015-05-08 17:45:07 +03004601 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
4602 num_modes += add_inferred_modes(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08004603
4604 if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
4605 edid_fixup_preferred(connector, quirks);
4606
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004607 drm_add_display_info(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08004608
Mario Kleinere10aec62016-07-06 12:05:44 +02004609 if (quirks & EDID_QUIRK_FORCE_6BPC)
4610 connector->display_info.bpc = 6;
4611
Rafał Miłecki49d45a312013-12-07 13:22:42 +01004612 if (quirks & EDID_QUIRK_FORCE_8BPC)
4613 connector->display_info.bpc = 8;
4614
Mario Kleiner5438f892017-04-21 17:05:08 +02004615 if (quirks & EDID_QUIRK_FORCE_10BPC)
4616 connector->display_info.bpc = 10;
4617
Mario Kleinerbc5b9642014-05-23 21:40:55 +02004618 if (quirks & EDID_QUIRK_FORCE_12BPC)
4619 connector->display_info.bpc = 12;
4620
Dave Airlief453ba02008-11-07 14:05:41 -08004621 return num_modes;
4622}
4623EXPORT_SYMBOL(drm_add_edid_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004624
4625/**
4626 * drm_add_modes_noedid - add modes for the connectors without EDID
4627 * @connector: connector we're probing
4628 * @hdisplay: the horizontal display limit
4629 * @vdisplay: the vertical display limit
4630 *
4631 * Add the specified modes to the connector's mode list. Only when the
4632 * hdisplay/vdisplay is not beyond the given limit, it will be added.
4633 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004634 * Return: The number of modes added or 0 if we couldn't find any.
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004635 */
4636int drm_add_modes_noedid(struct drm_connector *connector,
4637 int hdisplay, int vdisplay)
4638{
4639 int i, count, num_modes = 0;
Chris Wilsonb1f559e2011-01-26 09:49:47 +00004640 struct drm_display_mode *mode;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004641 struct drm_device *dev = connector->dev;
4642
Daniel Vetterfbb40b22015-08-10 11:55:37 +02004643 count = ARRAY_SIZE(drm_dmt_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004644 if (hdisplay < 0)
4645 hdisplay = 0;
4646 if (vdisplay < 0)
4647 vdisplay = 0;
4648
4649 for (i = 0; i < count; i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00004650 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004651 if (hdisplay && vdisplay) {
4652 /*
4653 * Only when two are valid, they will be used to check
4654 * whether the mode should be added to the mode list of
4655 * the connector.
4656 */
4657 if (ptr->hdisplay > hdisplay ||
4658 ptr->vdisplay > vdisplay)
4659 continue;
4660 }
Adam Jacksonf985ded2009-11-23 14:23:04 -05004661 if (drm_mode_vrefresh(ptr) > 61)
4662 continue;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004663 mode = drm_mode_duplicate(dev, ptr);
4664 if (mode) {
4665 drm_mode_probed_add(connector, mode);
4666 num_modes++;
4667 }
4668 }
4669 return num_modes;
4670}
4671EXPORT_SYMBOL(drm_add_modes_noedid);
Thierry Reding10a85122012-11-21 15:31:35 +01004672
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004673/**
4674 * drm_set_preferred_mode - Sets the preferred mode of a connector
4675 * @connector: connector whose mode list should be processed
4676 * @hpref: horizontal resolution of preferred mode
4677 * @vpref: vertical resolution of preferred mode
4678 *
4679 * Marks a mode as preferred if it matches the resolution specified by @hpref
4680 * and @vpref.
4681 */
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02004682void drm_set_preferred_mode(struct drm_connector *connector,
4683 int hpref, int vpref)
4684{
4685 struct drm_display_mode *mode;
4686
4687 list_for_each_entry(mode, &connector->probed_modes, head) {
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004688 if (mode->hdisplay == hpref &&
Daniel Vetter9d3de132014-01-23 16:27:56 +01004689 mode->vdisplay == vpref)
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02004690 mode->type |= DRM_MODE_TYPE_PREFERRED;
4691 }
4692}
4693EXPORT_SYMBOL(drm_set_preferred_mode);
4694
Thierry Reding10a85122012-11-21 15:31:35 +01004695/**
4696 * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
4697 * data from a DRM display mode
4698 * @frame: HDMI AVI infoframe
4699 * @mode: DRM display mode
4700 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004701 * Return: 0 on success or a negative error code on failure.
Thierry Reding10a85122012-11-21 15:31:35 +01004702 */
4703int
4704drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
4705 const struct drm_display_mode *mode)
4706{
4707 int err;
4708
4709 if (!frame || !mode)
4710 return -EINVAL;
4711
4712 err = hdmi_avi_infoframe_init(frame);
4713 if (err < 0)
4714 return err;
4715
Damien Lespiaubf02db92013-08-06 20:32:22 +01004716 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
4717 frame->pixel_repeat = 1;
4718
Thierry Reding10a85122012-11-21 15:31:35 +01004719 frame->video_code = drm_match_cea_mode(mode);
Thierry Reding10a85122012-11-21 15:31:35 +01004720
4721 frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05304722
Vandana Kannan69ab6d32014-06-05 14:45:29 +05304723 /*
4724 * Populate picture aspect ratio from either
4725 * user input (if specified) or from the CEA mode list.
4726 */
4727 if (mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_4_3 ||
4728 mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_16_9)
4729 frame->picture_aspect = mode->picture_aspect_ratio;
4730 else if (frame->video_code > 0)
Vandana Kannan0967e6a2014-04-01 16:26:59 +05304731 frame->picture_aspect = drm_get_cea_aspect_ratio(
4732 frame->video_code);
4733
Thierry Reding10a85122012-11-21 15:31:35 +01004734 frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
Daniel Drake24d01802014-02-27 09:19:30 -06004735 frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
Thierry Reding10a85122012-11-21 15:31:35 +01004736
4737 return 0;
4738}
4739EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004740
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004741static enum hdmi_3d_structure
4742s3d_structure_from_display_mode(const struct drm_display_mode *mode)
4743{
4744 u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
4745
4746 switch (layout) {
4747 case DRM_MODE_FLAG_3D_FRAME_PACKING:
4748 return HDMI_3D_STRUCTURE_FRAME_PACKING;
4749 case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
4750 return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
4751 case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
4752 return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
4753 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
4754 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
4755 case DRM_MODE_FLAG_3D_L_DEPTH:
4756 return HDMI_3D_STRUCTURE_L_DEPTH;
4757 case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
4758 return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
4759 case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
4760 return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
4761 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
4762 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
4763 default:
4764 return HDMI_3D_STRUCTURE_INVALID;
4765 }
4766}
4767
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004768/**
4769 * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
4770 * data from a DRM display mode
4771 * @frame: HDMI vendor infoframe
4772 * @mode: DRM display mode
4773 *
4774 * Note that there's is a need to send HDMI vendor infoframes only when using a
4775 * 4k or stereoscopic 3D mode. So when giving any other mode as input this
4776 * function will return -EINVAL, error that can be safely ignored.
4777 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004778 * Return: 0 on success or a negative error code on failure.
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004779 */
4780int
4781drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
4782 const struct drm_display_mode *mode)
4783{
4784 int err;
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004785 u32 s3d_flags;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004786 u8 vic;
4787
4788 if (!frame || !mode)
4789 return -EINVAL;
4790
4791 vic = drm_match_hdmi_mode(mode);
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004792 s3d_flags = mode->flags & DRM_MODE_FLAG_3D_MASK;
4793
4794 if (!vic && !s3d_flags)
4795 return -EINVAL;
4796
4797 if (vic && s3d_flags)
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004798 return -EINVAL;
4799
4800 err = hdmi_vendor_infoframe_init(frame);
4801 if (err < 0)
4802 return err;
4803
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004804 if (vic)
4805 frame->vic = vic;
4806 else
4807 frame->s3d_struct = s3d_structure_from_display_mode(mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004808
4809 return 0;
4810}
4811EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);
Dave Airlie40d9b042014-10-20 16:29:33 +10004812
Dave Airlie5e546cd2016-05-03 15:31:12 +10004813static int drm_parse_tiled_block(struct drm_connector *connector,
4814 struct displayid_block *block)
4815{
4816 struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block;
4817 u16 w, h;
4818 u8 tile_v_loc, tile_h_loc;
4819 u8 num_v_tile, num_h_tile;
4820 struct drm_tile_group *tg;
4821
4822 w = tile->tile_size[0] | tile->tile_size[1] << 8;
4823 h = tile->tile_size[2] | tile->tile_size[3] << 8;
4824
4825 num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30);
4826 num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30);
4827 tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4);
4828 tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4);
4829
4830 connector->has_tile = true;
4831 if (tile->tile_cap & 0x80)
4832 connector->tile_is_single_monitor = true;
4833
4834 connector->num_h_tile = num_h_tile + 1;
4835 connector->num_v_tile = num_v_tile + 1;
4836 connector->tile_h_loc = tile_h_loc;
4837 connector->tile_v_loc = tile_v_loc;
4838 connector->tile_h_size = w + 1;
4839 connector->tile_v_size = h + 1;
4840
4841 DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap);
4842 DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1);
4843 DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n",
4844 num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc);
4845 DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]);
4846
4847 tg = drm_mode_get_tile_group(connector->dev, tile->topology_id);
4848 if (!tg) {
4849 tg = drm_mode_create_tile_group(connector->dev, tile->topology_id);
4850 }
4851 if (!tg)
4852 return -ENOMEM;
4853
4854 if (connector->tile_group != tg) {
4855 /* if we haven't got a pointer,
4856 take the reference, drop ref to old tile group */
4857 if (connector->tile_group) {
4858 drm_mode_put_tile_group(connector->dev, connector->tile_group);
4859 }
4860 connector->tile_group = tg;
4861 } else
4862 /* if same tile group, then release the ref we just took. */
4863 drm_mode_put_tile_group(connector->dev, tg);
4864 return 0;
4865}
4866
Dave Airlie40d9b042014-10-20 16:29:33 +10004867static int drm_parse_display_id(struct drm_connector *connector,
4868 u8 *displayid, int length,
4869 bool is_edid_extension)
4870{
4871 /* if this is an EDID extension the first byte will be 0x70 */
4872 int idx = 0;
Dave Airlie40d9b042014-10-20 16:29:33 +10004873 struct displayid_block *block;
Dave Airlie5e546cd2016-05-03 15:31:12 +10004874 int ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10004875
4876 if (is_edid_extension)
4877 idx = 1;
4878
Dave Airliec9729172016-05-03 15:38:37 +10004879 ret = validate_displayid(displayid, length, idx);
4880 if (ret)
4881 return ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10004882
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02004883 idx += sizeof(struct displayid_hdr);
4884 while (block = (struct displayid_block *)&displayid[idx],
4885 idx + sizeof(struct displayid_block) <= length &&
4886 idx + sizeof(struct displayid_block) + block->num_bytes <= length &&
4887 block->num_bytes > 0) {
4888 idx += block->num_bytes + sizeof(struct displayid_block);
4889 DRM_DEBUG_KMS("block id 0x%x, rev %d, len %d\n",
4890 block->tag, block->rev, block->num_bytes);
Dave Airlie40d9b042014-10-20 16:29:33 +10004891
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02004892 switch (block->tag) {
4893 case DATA_BLOCK_TILED_DISPLAY:
4894 ret = drm_parse_tiled_block(connector, block);
4895 if (ret)
4896 return ret;
4897 break;
Dave Airliea39ed682016-05-02 08:35:05 +10004898 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
4899 /* handled in mode gathering code. */
4900 break;
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02004901 default:
4902 DRM_DEBUG_KMS("found DisplayID tag 0x%x, unhandled\n", block->tag);
4903 break;
4904 }
Dave Airlie40d9b042014-10-20 16:29:33 +10004905 }
4906 return 0;
4907}
4908
4909static void drm_get_displayid(struct drm_connector *connector,
4910 struct edid *edid)
4911{
4912 void *displayid = NULL;
4913 int ret;
4914 connector->has_tile = false;
4915 displayid = drm_find_displayid_extension(edid);
4916 if (!displayid) {
4917 /* drop reference to any tile group we had */
4918 goto out_drop_ref;
4919 }
4920
4921 ret = drm_parse_display_id(connector, displayid, EDID_LENGTH, true);
4922 if (ret < 0)
4923 goto out_drop_ref;
4924 if (!connector->has_tile)
4925 goto out_drop_ref;
4926 return;
4927out_drop_ref:
4928 if (connector->tile_group) {
4929 drm_mode_put_tile_group(connector->dev, connector->tile_group);
4930 connector->tile_group = NULL;
4931 }
4932 return;
4933}