blob: 79489a8e9ac387cfa64b96de1db1b2a5f331e861 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Greg Rosedc641b72013-12-18 13:45:51 +00004 * Copyright(c) 2013 - 2014 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000028#include "i40e.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000029#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000030
31static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
32 u32 td_tag)
33{
34 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
35 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
36 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
37 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
38 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
39}
40
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000041#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000042#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000043/**
44 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000045 * @fdir_data: Packet data that will be filter parameters
46 * @raw_packet: the pre-allocated packet buffer for FDir
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000047 * @pf: The pf pointer
48 * @add: True for add/update, False for remove
49 **/
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000050int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000051 struct i40e_pf *pf, bool add)
52{
53 struct i40e_filter_program_desc *fdir_desc;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000054 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000055 struct i40e_tx_desc *tx_desc;
56 struct i40e_ring *tx_ring;
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000057 unsigned int fpt, dcc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000058 struct i40e_vsi *vsi;
59 struct device *dev;
60 dma_addr_t dma;
61 u32 td_cmd = 0;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000062 u16 delay = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000063 u16 i;
64
65 /* find existing FDIR VSI */
66 vsi = NULL;
Mitch Williams505682c2014-05-20 08:01:37 +000067 for (i = 0; i < pf->num_alloc_vsi; i++)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000068 if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
69 vsi = pf->vsi[i];
70 if (!vsi)
71 return -ENOENT;
72
Alexander Duyck9f65e15b2013-09-28 06:00:58 +000073 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000074 dev = tx_ring->dev;
75
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000076 /* we need two descriptors to add/del a filter and we can wait */
77 do {
78 if (I40E_DESC_UNUSED(tx_ring) > 1)
79 break;
80 msleep_interruptible(1);
81 delay++;
82 } while (delay < I40E_FD_CLEAN_DELAY);
83
84 if (!(I40E_DESC_UNUSED(tx_ring) > 1))
85 return -EAGAIN;
86
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000087 dma = dma_map_single(dev, raw_packet,
88 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000089 if (dma_mapping_error(dev, dma))
90 goto dma_fail;
91
92 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +000093 i = tx_ring->next_to_use;
94 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000095 first = &tx_ring->tx_bi[i];
96 memset(first, 0, sizeof(struct i40e_tx_buffer));
Alexander Duyckfc4ac672013-09-28 06:00:22 +000097
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000098 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000099
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000100 fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
101 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000102
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000103 fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
104 I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000105
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000106 fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
107 I40E_TXD_FLTR_QW0_PCTYPE_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000108
109 /* Use LAN VSI Id if not programmed by user */
110 if (fdir_data->dest_vsi == 0)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000111 fpt |= (pf->vsi[pf->lan_vsi]->id) <<
112 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000113 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000114 fpt |= ((u32)fdir_data->dest_vsi <<
115 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
116 I40E_TXD_FLTR_QW0_DEST_VSI_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000117
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000118 dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000119
120 if (add)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000121 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
122 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000123 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000124 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
125 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000126
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000127 dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
128 I40E_TXD_FLTR_QW1_DEST_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000129
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000130 dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
131 I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000132
133 if (fdir_data->cnt_index != 0) {
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000134 dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
135 dcc |= ((u32)fdir_data->cnt_index <<
136 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000137 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000138 }
139
Jesse Brandeburg99753ea2014-06-04 04:22:49 +0000140 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
141 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000142 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000143 fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);
144
145 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000146 i = tx_ring->next_to_use;
147 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000148 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000149
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000150 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
151
152 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000153
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000154 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000155 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000156 dma_unmap_addr_set(tx_buf, dma, dma);
157
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000158 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000159 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000160
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000161 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
162 tx_buf->raw_buf = (void *)raw_packet;
163
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000164 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000165 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000166
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000167 /* set the timestamp */
168 tx_buf->time_stamp = jiffies;
169
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000170 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000171 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000172 */
173 wmb();
174
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000175 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000176 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000177
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000178 writel(tx_ring->next_to_use, tx_ring->tail);
179 return 0;
180
181dma_fail:
182 return -1;
183}
184
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000185#define IP_HEADER_OFFSET 14
186#define I40E_UDPIP_DUMMY_PACKET_LEN 42
187/**
188 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
189 * @vsi: pointer to the targeted VSI
190 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000191 * @add: true adds a filter, false removes it
192 *
193 * Returns 0 if the filters were successfully added or removed
194 **/
195static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
196 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000197 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000198{
199 struct i40e_pf *pf = vsi->back;
200 struct udphdr *udp;
201 struct iphdr *ip;
202 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000203 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000204 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000205 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
206 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
207 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
208
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000209 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
210 if (!raw_packet)
211 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000212 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
213
214 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
215 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
216 + sizeof(struct iphdr));
217
218 ip->daddr = fd_data->dst_ip[0];
219 udp->dest = fd_data->dst_port;
220 ip->saddr = fd_data->src_ip[0];
221 udp->source = fd_data->src_port;
222
Kevin Scottb2d36c02014-04-09 05:58:59 +0000223 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
224 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
225 if (ret) {
226 dev_info(&pf->pdev->dev,
227 "Filter command send failed for PCTYPE %d (ret = %d)\n",
228 fd_data->pctype, ret);
229 err = true;
230 } else {
231 dev_info(&pf->pdev->dev,
232 "Filter OK for PCTYPE %d (ret = %d)\n",
233 fd_data->pctype, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000234 }
235
236 return err ? -EOPNOTSUPP : 0;
237}
238
239#define I40E_TCPIP_DUMMY_PACKET_LEN 54
240/**
241 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
242 * @vsi: pointer to the targeted VSI
243 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000244 * @add: true adds a filter, false removes it
245 *
246 * Returns 0 if the filters were successfully added or removed
247 **/
248static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
249 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000250 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000251{
252 struct i40e_pf *pf = vsi->back;
253 struct tcphdr *tcp;
254 struct iphdr *ip;
255 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000256 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000257 int ret;
258 /* Dummy packet */
259 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
260 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
261 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
262 0x0, 0x72, 0, 0, 0, 0};
263
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000264 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
265 if (!raw_packet)
266 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000267 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
268
269 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
270 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
271 + sizeof(struct iphdr));
272
273 ip->daddr = fd_data->dst_ip[0];
274 tcp->dest = fd_data->dst_port;
275 ip->saddr = fd_data->src_ip[0];
276 tcp->source = fd_data->src_port;
277
278 if (add) {
279 if (pf->flags & I40E_FLAG_FD_ATR_ENABLED) {
280 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
281 pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
282 }
283 }
284
Kevin Scottb2d36c02014-04-09 05:58:59 +0000285 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000286 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
287
288 if (ret) {
289 dev_info(&pf->pdev->dev,
290 "Filter command send failed for PCTYPE %d (ret = %d)\n",
291 fd_data->pctype, ret);
292 err = true;
293 } else {
294 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d (ret = %d)\n",
295 fd_data->pctype, ret);
296 }
297
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000298 return err ? -EOPNOTSUPP : 0;
299}
300
301/**
302 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
303 * a specific flow spec
304 * @vsi: pointer to the targeted VSI
305 * @fd_data: the flow director data required for the FDir descriptor
306 * @raw_packet: the pre-allocated packet buffer for FDir
307 * @add: true adds a filter, false removes it
308 *
Jean Sacren21d3efd2014-03-17 18:14:39 +0000309 * Always returns -EOPNOTSUPP
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000310 **/
311static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
312 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000313 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000314{
315 return -EOPNOTSUPP;
316}
317
318#define I40E_IP_DUMMY_PACKET_LEN 34
319/**
320 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
321 * a specific flow spec
322 * @vsi: pointer to the targeted VSI
323 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000324 * @add: true adds a filter, false removes it
325 *
326 * Returns 0 if the filters were successfully added or removed
327 **/
328static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
329 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000330 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000331{
332 struct i40e_pf *pf = vsi->back;
333 struct iphdr *ip;
334 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000335 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000336 int ret;
337 int i;
338 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
339 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
340 0, 0, 0, 0};
341
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000342 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
343 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000344 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
345 if (!raw_packet)
346 return -ENOMEM;
347 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
348 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
349
350 ip->saddr = fd_data->src_ip[0];
351 ip->daddr = fd_data->dst_ip[0];
352 ip->protocol = 0;
353
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000354 fd_data->pctype = i;
355 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
356
357 if (ret) {
358 dev_info(&pf->pdev->dev,
359 "Filter command send failed for PCTYPE %d (ret = %d)\n",
360 fd_data->pctype, ret);
361 err = true;
362 } else {
363 dev_info(&pf->pdev->dev,
364 "Filter OK for PCTYPE %d (ret = %d)\n",
365 fd_data->pctype, ret);
366 }
367 }
368
369 return err ? -EOPNOTSUPP : 0;
370}
371
372/**
373 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
374 * @vsi: pointer to the targeted VSI
375 * @cmd: command to get or set RX flow classification rules
376 * @add: true adds a filter, false removes it
377 *
378 **/
379int i40e_add_del_fdir(struct i40e_vsi *vsi,
380 struct i40e_fdir_filter *input, bool add)
381{
382 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000383 int ret;
384
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000385 switch (input->flow_type & ~FLOW_EXT) {
386 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000387 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000388 break;
389 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000390 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000391 break;
392 case SCTP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000393 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000394 break;
395 case IPV4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000396 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000397 break;
398 case IP_USER_FLOW:
399 switch (input->ip4_proto) {
400 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000401 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000402 break;
403 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000404 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000405 break;
406 case IPPROTO_SCTP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000407 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000408 break;
409 default:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000410 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000411 break;
412 }
413 break;
414 default:
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000415 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000416 input->flow_type);
417 ret = -EINVAL;
418 }
419
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000420 /* The buffer allocated here is freed by the i40e_clean_tx_ring() */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000421 return ret;
422}
423
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000424/**
425 * i40e_fd_handle_status - check the Programming Status for FD
426 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000427 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000428 * @prog_id: the id originally used for programming
429 *
430 * This is used to verify if the FD programming or invalidation
431 * requested by SW to the HW is successful or not and take actions accordingly.
432 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000433static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
434 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000435{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000436 struct i40e_pf *pf = rx_ring->vsi->back;
437 struct pci_dev *pdev = pf->pdev;
438 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000439 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000440 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000441
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000442 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000443 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
444 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
445
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000446 if (error == (0x1 << I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
447 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
448 rx_desc->wb.qword0.hi_dword.fd_id);
449
450 /* filter programming failed most likely due to table full */
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000451 fcnt_prog = i40e_get_cur_guaranteed_fd_count(pf);
452 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000453 /* If ATR is running fcnt_prog can quickly change,
454 * if we are very close to full, it makes sense to disable
455 * FD ATR/SB and then re-enable it when there is room.
456 */
457 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
458 /* Turn off ATR first */
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000459 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
460 !(pf->auto_disable_flags &
461 I40E_FLAG_FD_ATR_ENABLED)) {
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000462 dev_warn(&pdev->dev, "FD filter space full, ATR for further flows will be turned off\n");
463 pf->auto_disable_flags |=
464 I40E_FLAG_FD_ATR_ENABLED;
465 pf->flags |= I40E_FLAG_FDIR_REQUIRES_REINIT;
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000466 } else if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
467 !(pf->auto_disable_flags &
468 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000469 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
470 pf->auto_disable_flags |=
471 I40E_FLAG_FD_SB_ENABLED;
472 pf->flags |= I40E_FLAG_FDIR_REQUIRES_REINIT;
473 }
474 } else {
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000475 dev_info(&pdev->dev, "FD filter programming error\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000476 }
477 } else if (error ==
478 (0x1 << I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000479 if (I40E_DEBUG_FD & pf->hw.debug_mask)
480 dev_info(&pdev->dev, "ntuple filter loc = %d, could not be removed\n",
481 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000482 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000483}
484
485/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000486 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000487 * @ring: the ring that owns the buffer
488 * @tx_buffer: the buffer to free
489 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000490static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
491 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000492{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000493 if (tx_buffer->skb) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000494 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
495 kfree(tx_buffer->raw_buf);
496 else
497 dev_kfree_skb_any(tx_buffer->skb);
498
Alexander Duycka5e9c572013-09-28 06:00:27 +0000499 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000500 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000501 dma_unmap_addr(tx_buffer, dma),
502 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000503 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000504 } else if (dma_unmap_len(tx_buffer, len)) {
505 dma_unmap_page(ring->dev,
506 dma_unmap_addr(tx_buffer, dma),
507 dma_unmap_len(tx_buffer, len),
508 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000509 }
Alexander Duycka5e9c572013-09-28 06:00:27 +0000510 tx_buffer->next_to_watch = NULL;
511 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000512 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000513 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000514}
515
516/**
517 * i40e_clean_tx_ring - Free any empty Tx buffers
518 * @tx_ring: ring to be cleaned
519 **/
520void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
521{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000522 unsigned long bi_size;
523 u16 i;
524
525 /* ring already cleared, nothing to do */
526 if (!tx_ring->tx_bi)
527 return;
528
529 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000530 for (i = 0; i < tx_ring->count; i++)
531 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000532
533 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
534 memset(tx_ring->tx_bi, 0, bi_size);
535
536 /* Zero out the descriptor ring */
537 memset(tx_ring->desc, 0, tx_ring->size);
538
539 tx_ring->next_to_use = 0;
540 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000541
542 if (!tx_ring->netdev)
543 return;
544
545 /* cleanup Tx queue statistics */
546 netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
547 tx_ring->queue_index));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000548}
549
550/**
551 * i40e_free_tx_resources - Free Tx resources per queue
552 * @tx_ring: Tx descriptor ring for a specific queue
553 *
554 * Free all transmit software resources
555 **/
556void i40e_free_tx_resources(struct i40e_ring *tx_ring)
557{
558 i40e_clean_tx_ring(tx_ring);
559 kfree(tx_ring->tx_bi);
560 tx_ring->tx_bi = NULL;
561
562 if (tx_ring->desc) {
563 dma_free_coherent(tx_ring->dev, tx_ring->size,
564 tx_ring->desc, tx_ring->dma);
565 tx_ring->desc = NULL;
566 }
567}
568
569/**
570 * i40e_get_tx_pending - how many tx descriptors not processed
571 * @tx_ring: the ring of descriptors
572 *
573 * Since there is no access to the ring head register
574 * in XL710, we need to use our local copies
575 **/
576static u32 i40e_get_tx_pending(struct i40e_ring *ring)
577{
578 u32 ntu = ((ring->next_to_clean <= ring->next_to_use)
579 ? ring->next_to_use
580 : ring->next_to_use + ring->count);
581 return ntu - ring->next_to_clean;
582}
583
584/**
585 * i40e_check_tx_hang - Is there a hang in the Tx queue
586 * @tx_ring: the ring of descriptors
587 **/
588static bool i40e_check_tx_hang(struct i40e_ring *tx_ring)
589{
590 u32 tx_pending = i40e_get_tx_pending(tx_ring);
591 bool ret = false;
592
593 clear_check_for_tx_hang(tx_ring);
594
595 /* Check for a hung queue, but be thorough. This verifies
596 * that a transmit has been completed since the previous
597 * check AND there is at least one packet pending. The
598 * ARMED bit is set to indicate a potential hang. The
599 * bit is cleared if a pause frame is received to remove
600 * false hang detection due to PFC or 802.3x frames. By
601 * requiring this to fail twice we avoid races with
602 * PFC clearing the ARMED bit and conditions where we
603 * run the check_tx_hang logic with a transmit completion
604 * pending but without time to complete it yet.
605 */
Alexander Duycka114d0a2013-09-28 06:00:43 +0000606 if ((tx_ring->tx_stats.tx_done_old == tx_ring->stats.packets) &&
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000607 tx_pending) {
608 /* make sure it is true for two checks in a row */
609 ret = test_and_set_bit(__I40E_HANG_CHECK_ARMED,
610 &tx_ring->state);
611 } else {
612 /* update completed stats and disarm the hang check */
Alexander Duycka114d0a2013-09-28 06:00:43 +0000613 tx_ring->tx_stats.tx_done_old = tx_ring->stats.packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000614 clear_bit(__I40E_HANG_CHECK_ARMED, &tx_ring->state);
615 }
616
617 return ret;
618}
619
620/**
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000621 * i40e_get_head - Retrieve head from head writeback
622 * @tx_ring: tx ring to fetch head of
623 *
624 * Returns value of Tx ring head based on value stored
625 * in head write-back location
626 **/
627static inline u32 i40e_get_head(struct i40e_ring *tx_ring)
628{
629 void *head = (struct i40e_tx_desc *)tx_ring->desc + tx_ring->count;
630
631 return le32_to_cpu(*(volatile __le32 *)head);
632}
633
634/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000635 * i40e_clean_tx_irq - Reclaim resources after transmit completes
636 * @tx_ring: tx ring to clean
637 * @budget: how many cleans we're allowed
638 *
639 * Returns true if there's any budget left (e.g. the clean is finished)
640 **/
641static bool i40e_clean_tx_irq(struct i40e_ring *tx_ring, int budget)
642{
643 u16 i = tx_ring->next_to_clean;
644 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000645 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000646 struct i40e_tx_desc *tx_desc;
647 unsigned int total_packets = 0;
648 unsigned int total_bytes = 0;
649
650 tx_buf = &tx_ring->tx_bi[i];
651 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000652 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000653
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000654 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
655
Alexander Duycka5e9c572013-09-28 06:00:27 +0000656 do {
657 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000658
659 /* if next_to_watch is not set then there is no work pending */
660 if (!eop_desc)
661 break;
662
Alexander Duycka5e9c572013-09-28 06:00:27 +0000663 /* prevent any other reads prior to eop_desc */
664 read_barrier_depends();
665
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000666 /* we have caught up to head, no work left to do */
667 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000668 break;
669
Alexander Duyckc304fda2013-09-28 06:00:12 +0000670 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000671 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000672
Alexander Duycka5e9c572013-09-28 06:00:27 +0000673 /* update the statistics for this packet */
674 total_bytes += tx_buf->bytecount;
675 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000676
Alexander Duycka5e9c572013-09-28 06:00:27 +0000677 /* free the skb */
678 dev_kfree_skb_any(tx_buf->skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000679
Alexander Duycka5e9c572013-09-28 06:00:27 +0000680 /* unmap skb header data */
681 dma_unmap_single(tx_ring->dev,
682 dma_unmap_addr(tx_buf, dma),
683 dma_unmap_len(tx_buf, len),
684 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000685
Alexander Duycka5e9c572013-09-28 06:00:27 +0000686 /* clear tx_buffer data */
687 tx_buf->skb = NULL;
688 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000689
Alexander Duycka5e9c572013-09-28 06:00:27 +0000690 /* unmap remaining buffers */
691 while (tx_desc != eop_desc) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000692
693 tx_buf++;
694 tx_desc++;
695 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000696 if (unlikely(!i)) {
697 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000698 tx_buf = tx_ring->tx_bi;
699 tx_desc = I40E_TX_DESC(tx_ring, 0);
700 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000701
Alexander Duycka5e9c572013-09-28 06:00:27 +0000702 /* unmap any remaining paged data */
703 if (dma_unmap_len(tx_buf, len)) {
704 dma_unmap_page(tx_ring->dev,
705 dma_unmap_addr(tx_buf, dma),
706 dma_unmap_len(tx_buf, len),
707 DMA_TO_DEVICE);
708 dma_unmap_len_set(tx_buf, len, 0);
709 }
710 }
711
712 /* move us one more past the eop_desc for start of next pkt */
713 tx_buf++;
714 tx_desc++;
715 i++;
716 if (unlikely(!i)) {
717 i -= tx_ring->count;
718 tx_buf = tx_ring->tx_bi;
719 tx_desc = I40E_TX_DESC(tx_ring, 0);
720 }
721
722 /* update budget accounting */
723 budget--;
724 } while (likely(budget));
725
726 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000727 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000728 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000729 tx_ring->stats.bytes += total_bytes;
730 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000731 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000732 tx_ring->q_vector->tx.total_bytes += total_bytes;
733 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000734
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000735 if (check_for_tx_hang(tx_ring) && i40e_check_tx_hang(tx_ring)) {
736 /* schedule immediate reset if we believe we hung */
737 dev_info(tx_ring->dev, "Detected Tx Unit Hang\n"
738 " VSI <%d>\n"
739 " Tx Queue <%d>\n"
740 " next_to_use <%x>\n"
741 " next_to_clean <%x>\n",
742 tx_ring->vsi->seid,
743 tx_ring->queue_index,
744 tx_ring->next_to_use, i);
745 dev_info(tx_ring->dev, "tx_bi[next_to_clean]\n"
746 " time_stamp <%lx>\n"
747 " jiffies <%lx>\n",
748 tx_ring->tx_bi[i].time_stamp, jiffies);
749
750 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
751
752 dev_info(tx_ring->dev,
753 "tx hang detected on queue %d, resetting adapter\n",
754 tx_ring->queue_index);
755
756 tx_ring->netdev->netdev_ops->ndo_tx_timeout(tx_ring->netdev);
757
758 /* the adapter is about to reset, no point in enabling stuff */
759 return true;
760 }
761
Alexander Duyck7070ce02013-09-28 06:00:37 +0000762 netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
763 tx_ring->queue_index),
764 total_packets, total_bytes);
765
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000766#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
767 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
768 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
769 /* Make sure that anybody stopping the queue after this
770 * sees the new next_to_clean.
771 */
772 smp_mb();
773 if (__netif_subqueue_stopped(tx_ring->netdev,
774 tx_ring->queue_index) &&
775 !test_bit(__I40E_DOWN, &tx_ring->vsi->state)) {
776 netif_wake_subqueue(tx_ring->netdev,
777 tx_ring->queue_index);
778 ++tx_ring->tx_stats.restart_queue;
779 }
780 }
781
782 return budget > 0;
783}
784
785/**
786 * i40e_set_new_dynamic_itr - Find new ITR level
787 * @rc: structure containing ring performance data
788 *
789 * Stores a new ITR value based on packets and byte counts during
790 * the last interrupt. The advantage of per interrupt computation
791 * is faster updates and more accurate ITR for the current traffic
792 * pattern. Constants in this function were computed based on
793 * theoretical maximum wire speed and thresholds were set based on
794 * testing data as well as attempting to minimize response time
795 * while increasing bulk throughput.
796 **/
797static void i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
798{
799 enum i40e_latency_range new_latency_range = rc->latency_range;
800 u32 new_itr = rc->itr;
801 int bytes_per_int;
802
803 if (rc->total_packets == 0 || !rc->itr)
804 return;
805
806 /* simple throttlerate management
807 * 0-10MB/s lowest (100000 ints/s)
808 * 10-20MB/s low (20000 ints/s)
809 * 20-1249MB/s bulk (8000 ints/s)
810 */
811 bytes_per_int = rc->total_bytes / rc->itr;
812 switch (rc->itr) {
813 case I40E_LOWEST_LATENCY:
814 if (bytes_per_int > 10)
815 new_latency_range = I40E_LOW_LATENCY;
816 break;
817 case I40E_LOW_LATENCY:
818 if (bytes_per_int > 20)
819 new_latency_range = I40E_BULK_LATENCY;
820 else if (bytes_per_int <= 10)
821 new_latency_range = I40E_LOWEST_LATENCY;
822 break;
823 case I40E_BULK_LATENCY:
824 if (bytes_per_int <= 20)
825 rc->latency_range = I40E_LOW_LATENCY;
826 break;
827 }
828
829 switch (new_latency_range) {
830 case I40E_LOWEST_LATENCY:
831 new_itr = I40E_ITR_100K;
832 break;
833 case I40E_LOW_LATENCY:
834 new_itr = I40E_ITR_20K;
835 break;
836 case I40E_BULK_LATENCY:
837 new_itr = I40E_ITR_8K;
838 break;
839 default:
840 break;
841 }
842
843 if (new_itr != rc->itr) {
844 /* do an exponential smoothing */
845 new_itr = (10 * new_itr * rc->itr) /
846 ((9 * new_itr) + rc->itr);
847 rc->itr = new_itr & I40E_MAX_ITR;
848 }
849
850 rc->total_bytes = 0;
851 rc->total_packets = 0;
852}
853
854/**
855 * i40e_update_dynamic_itr - Adjust ITR based on bytes per int
856 * @q_vector: the vector to adjust
857 **/
858static void i40e_update_dynamic_itr(struct i40e_q_vector *q_vector)
859{
860 u16 vector = q_vector->vsi->base_vector + q_vector->v_idx;
861 struct i40e_hw *hw = &q_vector->vsi->back->hw;
862 u32 reg_addr;
863 u16 old_itr;
864
865 reg_addr = I40E_PFINT_ITRN(I40E_RX_ITR, vector - 1);
866 old_itr = q_vector->rx.itr;
867 i40e_set_new_dynamic_itr(&q_vector->rx);
868 if (old_itr != q_vector->rx.itr)
869 wr32(hw, reg_addr, q_vector->rx.itr);
870
871 reg_addr = I40E_PFINT_ITRN(I40E_TX_ITR, vector - 1);
872 old_itr = q_vector->tx.itr;
873 i40e_set_new_dynamic_itr(&q_vector->tx);
874 if (old_itr != q_vector->tx.itr)
875 wr32(hw, reg_addr, q_vector->tx.itr);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000876}
877
878/**
879 * i40e_clean_programming_status - clean the programming status descriptor
880 * @rx_ring: the rx ring that has this descriptor
881 * @rx_desc: the rx descriptor written back by HW
882 *
883 * Flow director should handle FD_FILTER_STATUS to check its filter programming
884 * status being successful or not and take actions accordingly. FCoE should
885 * handle its context/filter programming/invalidation status and take actions.
886 *
887 **/
888static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
889 union i40e_rx_desc *rx_desc)
890{
891 u64 qw;
892 u8 id;
893
894 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
895 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
896 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
897
898 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000899 i40e_fd_handle_status(rx_ring, rx_desc, id);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000900}
901
902/**
903 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
904 * @tx_ring: the tx ring to set up
905 *
906 * Return 0 on success, negative on error
907 **/
908int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
909{
910 struct device *dev = tx_ring->dev;
911 int bi_size;
912
913 if (!dev)
914 return -ENOMEM;
915
916 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
917 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
918 if (!tx_ring->tx_bi)
919 goto err;
920
921 /* round up to nearest 4K */
922 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000923 /* add u32 for head writeback, align after this takes care of
924 * guaranteeing this is at least one cache line in size
925 */
926 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000927 tx_ring->size = ALIGN(tx_ring->size, 4096);
928 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
929 &tx_ring->dma, GFP_KERNEL);
930 if (!tx_ring->desc) {
931 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
932 tx_ring->size);
933 goto err;
934 }
935
936 tx_ring->next_to_use = 0;
937 tx_ring->next_to_clean = 0;
938 return 0;
939
940err:
941 kfree(tx_ring->tx_bi);
942 tx_ring->tx_bi = NULL;
943 return -ENOMEM;
944}
945
946/**
947 * i40e_clean_rx_ring - Free Rx buffers
948 * @rx_ring: ring to be cleaned
949 **/
950void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
951{
952 struct device *dev = rx_ring->dev;
953 struct i40e_rx_buffer *rx_bi;
954 unsigned long bi_size;
955 u16 i;
956
957 /* ring already cleared, nothing to do */
958 if (!rx_ring->rx_bi)
959 return;
960
961 /* Free all the Rx ring sk_buffs */
962 for (i = 0; i < rx_ring->count; i++) {
963 rx_bi = &rx_ring->rx_bi[i];
964 if (rx_bi->dma) {
965 dma_unmap_single(dev,
966 rx_bi->dma,
967 rx_ring->rx_buf_len,
968 DMA_FROM_DEVICE);
969 rx_bi->dma = 0;
970 }
971 if (rx_bi->skb) {
972 dev_kfree_skb(rx_bi->skb);
973 rx_bi->skb = NULL;
974 }
975 if (rx_bi->page) {
976 if (rx_bi->page_dma) {
977 dma_unmap_page(dev,
978 rx_bi->page_dma,
979 PAGE_SIZE / 2,
980 DMA_FROM_DEVICE);
981 rx_bi->page_dma = 0;
982 }
983 __free_page(rx_bi->page);
984 rx_bi->page = NULL;
985 rx_bi->page_offset = 0;
986 }
987 }
988
989 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
990 memset(rx_ring->rx_bi, 0, bi_size);
991
992 /* Zero out the descriptor ring */
993 memset(rx_ring->desc, 0, rx_ring->size);
994
995 rx_ring->next_to_clean = 0;
996 rx_ring->next_to_use = 0;
997}
998
999/**
1000 * i40e_free_rx_resources - Free Rx resources
1001 * @rx_ring: ring to clean the resources from
1002 *
1003 * Free all receive software resources
1004 **/
1005void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1006{
1007 i40e_clean_rx_ring(rx_ring);
1008 kfree(rx_ring->rx_bi);
1009 rx_ring->rx_bi = NULL;
1010
1011 if (rx_ring->desc) {
1012 dma_free_coherent(rx_ring->dev, rx_ring->size,
1013 rx_ring->desc, rx_ring->dma);
1014 rx_ring->desc = NULL;
1015 }
1016}
1017
1018/**
1019 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1020 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1021 *
1022 * Returns 0 on success, negative on failure
1023 **/
1024int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1025{
1026 struct device *dev = rx_ring->dev;
1027 int bi_size;
1028
1029 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1030 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1031 if (!rx_ring->rx_bi)
1032 goto err;
1033
1034 /* Round up to nearest 4K */
1035 rx_ring->size = ring_is_16byte_desc_enabled(rx_ring)
1036 ? rx_ring->count * sizeof(union i40e_16byte_rx_desc)
1037 : rx_ring->count * sizeof(union i40e_32byte_rx_desc);
1038 rx_ring->size = ALIGN(rx_ring->size, 4096);
1039 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1040 &rx_ring->dma, GFP_KERNEL);
1041
1042 if (!rx_ring->desc) {
1043 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1044 rx_ring->size);
1045 goto err;
1046 }
1047
1048 rx_ring->next_to_clean = 0;
1049 rx_ring->next_to_use = 0;
1050
1051 return 0;
1052err:
1053 kfree(rx_ring->rx_bi);
1054 rx_ring->rx_bi = NULL;
1055 return -ENOMEM;
1056}
1057
1058/**
1059 * i40e_release_rx_desc - Store the new tail and head values
1060 * @rx_ring: ring to bump
1061 * @val: new head index
1062 **/
1063static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1064{
1065 rx_ring->next_to_use = val;
1066 /* Force memory writes to complete before letting h/w
1067 * know there are new descriptors to fetch. (Only
1068 * applicable for weak-ordered memory model archs,
1069 * such as IA-64).
1070 */
1071 wmb();
1072 writel(val, rx_ring->tail);
1073}
1074
1075/**
1076 * i40e_alloc_rx_buffers - Replace used receive buffers; packet split
1077 * @rx_ring: ring to place buffers on
1078 * @cleaned_count: number of buffers to replace
1079 **/
1080void i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
1081{
1082 u16 i = rx_ring->next_to_use;
1083 union i40e_rx_desc *rx_desc;
1084 struct i40e_rx_buffer *bi;
1085 struct sk_buff *skb;
1086
1087 /* do nothing if no valid netdev defined */
1088 if (!rx_ring->netdev || !cleaned_count)
1089 return;
1090
1091 while (cleaned_count--) {
1092 rx_desc = I40E_RX_DESC(rx_ring, i);
1093 bi = &rx_ring->rx_bi[i];
1094 skb = bi->skb;
1095
1096 if (!skb) {
1097 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1098 rx_ring->rx_buf_len);
1099 if (!skb) {
Mitch Williams420136c2013-12-18 13:45:59 +00001100 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001101 goto no_buffers;
1102 }
1103 /* initialize queue mapping */
1104 skb_record_rx_queue(skb, rx_ring->queue_index);
1105 bi->skb = skb;
1106 }
1107
1108 if (!bi->dma) {
1109 bi->dma = dma_map_single(rx_ring->dev,
1110 skb->data,
1111 rx_ring->rx_buf_len,
1112 DMA_FROM_DEVICE);
1113 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Mitch Williams420136c2013-12-18 13:45:59 +00001114 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001115 bi->dma = 0;
1116 goto no_buffers;
1117 }
1118 }
1119
1120 if (ring_is_ps_enabled(rx_ring)) {
1121 if (!bi->page) {
1122 bi->page = alloc_page(GFP_ATOMIC);
1123 if (!bi->page) {
Mitch Williams420136c2013-12-18 13:45:59 +00001124 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001125 goto no_buffers;
1126 }
1127 }
1128
1129 if (!bi->page_dma) {
1130 /* use a half page if we're re-using */
1131 bi->page_offset ^= PAGE_SIZE / 2;
1132 bi->page_dma = dma_map_page(rx_ring->dev,
1133 bi->page,
1134 bi->page_offset,
1135 PAGE_SIZE / 2,
1136 DMA_FROM_DEVICE);
1137 if (dma_mapping_error(rx_ring->dev,
1138 bi->page_dma)) {
Mitch Williams420136c2013-12-18 13:45:59 +00001139 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001140 bi->page_dma = 0;
1141 goto no_buffers;
1142 }
1143 }
1144
1145 /* Refresh the desc even if buffer_addrs didn't change
1146 * because each write-back erases this info.
1147 */
1148 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1149 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1150 } else {
1151 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1152 rx_desc->read.hdr_addr = 0;
1153 }
1154 i++;
1155 if (i == rx_ring->count)
1156 i = 0;
1157 }
1158
1159no_buffers:
1160 if (rx_ring->next_to_use != i)
1161 i40e_release_rx_desc(rx_ring, i);
1162}
1163
1164/**
1165 * i40e_receive_skb - Send a completed packet up the stack
1166 * @rx_ring: rx ring in play
1167 * @skb: packet to send up
1168 * @vlan_tag: vlan tag for packet
1169 **/
1170static void i40e_receive_skb(struct i40e_ring *rx_ring,
1171 struct sk_buff *skb, u16 vlan_tag)
1172{
1173 struct i40e_q_vector *q_vector = rx_ring->q_vector;
1174 struct i40e_vsi *vsi = rx_ring->vsi;
1175 u64 flags = vsi->back->flags;
1176
1177 if (vlan_tag & VLAN_VID_MASK)
1178 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1179
1180 if (flags & I40E_FLAG_IN_NETPOLL)
1181 netif_rx(skb);
1182 else
1183 napi_gro_receive(&q_vector->napi, skb);
1184}
1185
1186/**
1187 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1188 * @vsi: the VSI we care about
1189 * @skb: skb currently being received and modified
1190 * @rx_status: status value of last descriptor in packet
1191 * @rx_error: error value of last descriptor in packet
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001192 * @rx_ptype: ptype value of last descriptor in packet
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001193 **/
1194static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1195 struct sk_buff *skb,
1196 u32 rx_status,
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001197 u32 rx_error,
1198 u16 rx_ptype)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001199{
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001200 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(rx_ptype);
1201 bool ipv4 = false, ipv6 = false;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001202 bool ipv4_tunnel, ipv6_tunnel;
1203 __wsum rx_udp_csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001204 struct iphdr *iph;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001205 __sum16 csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001206
1207 ipv4_tunnel = (rx_ptype > I40E_RX_PTYPE_GRENAT4_MAC_PAY3) &&
1208 (rx_ptype < I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4);
1209 ipv6_tunnel = (rx_ptype > I40E_RX_PTYPE_GRENAT6_MAC_PAY3) &&
1210 (rx_ptype < I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4);
1211
1212 skb->encapsulation = ipv4_tunnel || ipv6_tunnel;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001213 skb->ip_summed = CHECKSUM_NONE;
1214
1215 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001216 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001217 return;
1218
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001219 /* did the hardware decode the packet and checksum? */
1220 if (!(rx_status & (1 << I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
1221 return;
1222
1223 /* both known and outer_ip must be set for the below code to work */
1224 if (!(decoded.known && decoded.outer_ip))
1225 return;
1226
1227 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1228 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4)
1229 ipv4 = true;
1230 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1231 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6)
1232 ipv6 = true;
1233
1234 if (ipv4 &&
1235 (rx_error & ((1 << I40E_RX_DESC_ERROR_IPE_SHIFT) |
1236 (1 << I40E_RX_DESC_ERROR_EIPE_SHIFT))))
1237 goto checksum_fail;
1238
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001239 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001240 if (ipv6 &&
1241 decoded.inner_prot == I40E_RX_PTYPE_INNER_PROT_TCP &&
1242 rx_error & (1 << I40E_RX_DESC_ERROR_L4E_SHIFT) &&
1243 rx_status & (1 << I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
1244 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001245 return;
1246
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001247 /* there was some L4 error, count error and punt packet to the stack */
1248 if (rx_error & (1 << I40E_RX_DESC_ERROR_L4E_SHIFT))
1249 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001250
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001251 /* handle packets that were not able to be checksummed due
1252 * to arrival speed, in this case the stack can compute
1253 * the csum.
1254 */
1255 if (rx_error & (1 << I40E_RX_DESC_ERROR_PPRS_SHIFT))
1256 return;
1257
1258 /* If VXLAN traffic has an outer UDPv4 checksum we need to check
1259 * it in the driver, hardware does not do it for us.
1260 * Since L3L4P bit was set we assume a valid IHL value (>=5)
1261 * so the total length of IPv4 header is IHL*4 bytes
1262 * The UDP_0 bit *may* bet set if the *inner* header is UDP
1263 */
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001264 if (ipv4_tunnel &&
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001265 (decoded.inner_prot != I40E_RX_PTYPE_INNER_PROT_UDP) &&
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001266 !(rx_status & (1 << I40E_RX_DESC_STATUS_UDP_0_SHIFT))) {
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001267 skb->transport_header = skb->mac_header +
1268 sizeof(struct ethhdr) +
1269 (ip_hdr(skb)->ihl * 4);
1270
1271 /* Add 4 bytes for VLAN tagged packets */
1272 skb->transport_header += (skb->protocol == htons(ETH_P_8021Q) ||
1273 skb->protocol == htons(ETH_P_8021AD))
1274 ? VLAN_HLEN : 0;
1275
1276 rx_udp_csum = udp_csum(skb);
1277 iph = ip_hdr(skb);
1278 csum = csum_tcpudp_magic(
1279 iph->saddr, iph->daddr,
1280 (skb->len - skb_transport_offset(skb)),
1281 IPPROTO_UDP, rx_udp_csum);
1282
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001283 if (udp_hdr(skb)->check != csum)
1284 goto checksum_fail;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001285 }
1286
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001287 skb->ip_summed = CHECKSUM_UNNECESSARY;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001288
1289 return;
1290
1291checksum_fail:
1292 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001293}
1294
1295/**
1296 * i40e_rx_hash - returns the hash value from the Rx descriptor
1297 * @ring: descriptor ring
1298 * @rx_desc: specific descriptor
1299 **/
1300static inline u32 i40e_rx_hash(struct i40e_ring *ring,
1301 union i40e_rx_desc *rx_desc)
1302{
Jesse Brandeburg8a494922013-11-20 10:02:49 +00001303 const __le64 rss_mask =
1304 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1305 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1306
1307 if ((ring->netdev->features & NETIF_F_RXHASH) &&
1308 (rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask)
1309 return le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1310 else
1311 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001312}
1313
1314/**
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001315 * i40e_ptype_to_hash - get a hash type
1316 * @ptype: the ptype value from the descriptor
1317 *
1318 * Returns a hash type to be used by skb_set_hash
1319 **/
1320static inline enum pkt_hash_types i40e_ptype_to_hash(u8 ptype)
1321{
1322 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1323
1324 if (!decoded.known)
1325 return PKT_HASH_TYPE_NONE;
1326
1327 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1328 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1329 return PKT_HASH_TYPE_L4;
1330 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1331 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1332 return PKT_HASH_TYPE_L3;
1333 else
1334 return PKT_HASH_TYPE_L2;
1335}
1336
1337/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001338 * i40e_clean_rx_irq - Reclaim resources after receive completes
1339 * @rx_ring: rx ring to clean
1340 * @budget: how many cleans we're allowed
1341 *
1342 * Returns true if there's any budget left (e.g. the clean is finished)
1343 **/
1344static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
1345{
1346 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1347 u16 rx_packet_len, rx_header_len, rx_sph, rx_hbo;
1348 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1349 const int current_node = numa_node_id();
1350 struct i40e_vsi *vsi = rx_ring->vsi;
1351 u16 i = rx_ring->next_to_clean;
1352 union i40e_rx_desc *rx_desc;
1353 u32 rx_error, rx_status;
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001354 u8 rx_ptype;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001355 u64 qword;
1356
Eric W. Biederman390f86d2014-03-14 17:59:10 -07001357 if (budget <= 0)
1358 return 0;
1359
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001360 rx_desc = I40E_RX_DESC(rx_ring, i);
1361 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburg6838b532014-01-14 00:49:52 -08001362 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1363 I40E_RXD_QW1_STATUS_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001364
1365 while (rx_status & (1 << I40E_RX_DESC_STATUS_DD_SHIFT)) {
1366 union i40e_rx_desc *next_rxd;
1367 struct i40e_rx_buffer *rx_bi;
1368 struct sk_buff *skb;
1369 u16 vlan_tag;
1370 if (i40e_rx_is_programming_status(qword)) {
1371 i40e_clean_programming_status(rx_ring, rx_desc);
1372 I40E_RX_NEXT_DESC_PREFETCH(rx_ring, i, next_rxd);
1373 goto next_desc;
1374 }
1375 rx_bi = &rx_ring->rx_bi[i];
1376 skb = rx_bi->skb;
1377 prefetch(skb->data);
1378
Mitch Williams829af3a2013-12-18 13:46:00 +00001379 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1380 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1381 rx_header_len = (qword & I40E_RXD_QW1_LENGTH_HBUF_MASK) >>
1382 I40E_RXD_QW1_LENGTH_HBUF_SHIFT;
1383 rx_sph = (qword & I40E_RXD_QW1_LENGTH_SPH_MASK) >>
1384 I40E_RXD_QW1_LENGTH_SPH_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001385
Mitch Williams829af3a2013-12-18 13:46:00 +00001386 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1387 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001388 rx_hbo = rx_error & (1 << I40E_RX_DESC_ERROR_HBO_SHIFT);
1389 rx_error &= ~(1 << I40E_RX_DESC_ERROR_HBO_SHIFT);
1390
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001391 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1392 I40E_RXD_QW1_PTYPE_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001393 rx_bi->skb = NULL;
1394
1395 /* This memory barrier is needed to keep us from reading
1396 * any other fields out of the rx_desc until we know the
1397 * STATUS_DD bit is set
1398 */
1399 rmb();
1400
1401 /* Get the header and possibly the whole packet
1402 * If this is an skb from previous receive dma will be 0
1403 */
1404 if (rx_bi->dma) {
1405 u16 len;
1406
1407 if (rx_hbo)
1408 len = I40E_RX_HDR_SIZE;
1409 else if (rx_sph)
1410 len = rx_header_len;
1411 else if (rx_packet_len)
1412 len = rx_packet_len; /* 1buf/no split found */
1413 else
1414 len = rx_header_len; /* split always mode */
1415
1416 skb_put(skb, len);
1417 dma_unmap_single(rx_ring->dev,
1418 rx_bi->dma,
1419 rx_ring->rx_buf_len,
1420 DMA_FROM_DEVICE);
1421 rx_bi->dma = 0;
1422 }
1423
1424 /* Get the rest of the data if this was a header split */
1425 if (ring_is_ps_enabled(rx_ring) && rx_packet_len) {
1426
1427 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1428 rx_bi->page,
1429 rx_bi->page_offset,
1430 rx_packet_len);
1431
1432 skb->len += rx_packet_len;
1433 skb->data_len += rx_packet_len;
1434 skb->truesize += rx_packet_len;
1435
1436 if ((page_count(rx_bi->page) == 1) &&
1437 (page_to_nid(rx_bi->page) == current_node))
1438 get_page(rx_bi->page);
1439 else
1440 rx_bi->page = NULL;
1441
1442 dma_unmap_page(rx_ring->dev,
1443 rx_bi->page_dma,
1444 PAGE_SIZE / 2,
1445 DMA_FROM_DEVICE);
1446 rx_bi->page_dma = 0;
1447 }
1448 I40E_RX_NEXT_DESC_PREFETCH(rx_ring, i, next_rxd);
1449
1450 if (unlikely(
1451 !(rx_status & (1 << I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
1452 struct i40e_rx_buffer *next_buffer;
1453
1454 next_buffer = &rx_ring->rx_bi[i];
1455
1456 if (ring_is_ps_enabled(rx_ring)) {
1457 rx_bi->skb = next_buffer->skb;
1458 rx_bi->dma = next_buffer->dma;
1459 next_buffer->skb = skb;
1460 next_buffer->dma = 0;
1461 }
1462 rx_ring->rx_stats.non_eop_descs++;
1463 goto next_desc;
1464 }
1465
1466 /* ERR_MASK will only have valid bits if EOP set */
1467 if (unlikely(rx_error & (1 << I40E_RX_DESC_ERROR_RXE_SHIFT))) {
1468 dev_kfree_skb_any(skb);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001469 /* TODO: shouldn't we increment a counter indicating the
1470 * drop?
1471 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001472 goto next_desc;
1473 }
1474
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001475 skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
1476 i40e_ptype_to_hash(rx_ptype));
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001477 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1478 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1479 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1480 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1481 rx_ring->last_rx_timestamp = jiffies;
1482 }
1483
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001484 /* probably a little skewed due to removing CRC */
1485 total_rx_bytes += skb->len;
1486 total_rx_packets++;
1487
1488 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001489
1490 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1491
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001492 vlan_tag = rx_status & (1 << I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
1493 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1494 : 0;
1495 i40e_receive_skb(rx_ring, skb, vlan_tag);
1496
1497 rx_ring->netdev->last_rx = jiffies;
1498 budget--;
1499next_desc:
1500 rx_desc->wb.qword1.status_error_len = 0;
1501 if (!budget)
1502 break;
1503
1504 cleaned_count++;
1505 /* return some buffers to hardware, one at a time is too slow */
1506 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1507 i40e_alloc_rx_buffers(rx_ring, cleaned_count);
1508 cleaned_count = 0;
1509 }
1510
1511 /* use prefetched values */
1512 rx_desc = next_rxd;
1513 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Mitch Williams829af3a2013-12-18 13:46:00 +00001514 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1515 I40E_RXD_QW1_STATUS_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001516 }
1517
1518 rx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +00001519 u64_stats_update_begin(&rx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +00001520 rx_ring->stats.packets += total_rx_packets;
1521 rx_ring->stats.bytes += total_rx_bytes;
Alexander Duyck980e9b12013-09-28 06:01:03 +00001522 u64_stats_update_end(&rx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001523 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1524 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1525
1526 if (cleaned_count)
1527 i40e_alloc_rx_buffers(rx_ring, cleaned_count);
1528
1529 return budget > 0;
1530}
1531
1532/**
1533 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1534 * @napi: napi struct with our devices info in it
1535 * @budget: amount of work driver is allowed to do this pass, in packets
1536 *
1537 * This function will clean all queues associated with a q_vector.
1538 *
1539 * Returns the amount of work done
1540 **/
1541int i40e_napi_poll(struct napi_struct *napi, int budget)
1542{
1543 struct i40e_q_vector *q_vector =
1544 container_of(napi, struct i40e_q_vector, napi);
1545 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001546 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001547 bool clean_complete = true;
1548 int budget_per_ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001549
1550 if (test_bit(__I40E_DOWN, &vsi->state)) {
1551 napi_complete(napi);
1552 return 0;
1553 }
1554
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001555 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001556 * budget and be more aggressive about cleaning up the Tx descriptors.
1557 */
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001558 i40e_for_each_ring(ring, q_vector->tx)
1559 clean_complete &= i40e_clean_tx_irq(ring, vsi->work_limit);
1560
1561 /* We attempt to distribute budget to each Rx queue fairly, but don't
1562 * allow the budget to go below 1 because that would exit polling early.
1563 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001564 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001565
1566 i40e_for_each_ring(ring, q_vector->rx)
1567 clean_complete &= i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001568
1569 /* If work not completed, return budget and polling will return */
1570 if (!clean_complete)
1571 return budget;
1572
1573 /* Work is done so exit the polling mode and re-enable the interrupt */
1574 napi_complete(napi);
1575 if (ITR_IS_DYNAMIC(vsi->rx_itr_setting) ||
1576 ITR_IS_DYNAMIC(vsi->tx_itr_setting))
1577 i40e_update_dynamic_itr(q_vector);
1578
1579 if (!test_bit(__I40E_DOWN, &vsi->state)) {
1580 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
1581 i40e_irq_dynamic_enable(vsi,
1582 q_vector->v_idx + vsi->base_vector);
1583 } else {
1584 struct i40e_hw *hw = &vsi->back->hw;
1585 /* We re-enable the queue 0 cause, but
1586 * don't worry about dynamic_enable
1587 * because we left it on for the other
1588 * possible interrupts during napi
1589 */
1590 u32 qval = rd32(hw, I40E_QINT_RQCTL(0));
1591 qval |= I40E_QINT_RQCTL_CAUSE_ENA_MASK;
1592 wr32(hw, I40E_QINT_RQCTL(0), qval);
1593
1594 qval = rd32(hw, I40E_QINT_TQCTL(0));
1595 qval |= I40E_QINT_TQCTL_CAUSE_ENA_MASK;
1596 wr32(hw, I40E_QINT_TQCTL(0), qval);
Shannon Nelson116a57d2013-09-28 07:13:59 +00001597
1598 i40e_irq_dynamic_enable_icr0(vsi->back);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001599 }
1600 }
1601
1602 return 0;
1603}
1604
1605/**
1606 * i40e_atr - Add a Flow Director ATR filter
1607 * @tx_ring: ring to add programming descriptor to
1608 * @skb: send buffer
1609 * @flags: send flags
1610 * @protocol: wire protocol
1611 **/
1612static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
1613 u32 flags, __be16 protocol)
1614{
1615 struct i40e_filter_program_desc *fdir_desc;
1616 struct i40e_pf *pf = tx_ring->vsi->back;
1617 union {
1618 unsigned char *network;
1619 struct iphdr *ipv4;
1620 struct ipv6hdr *ipv6;
1621 } hdr;
1622 struct tcphdr *th;
1623 unsigned int hlen;
1624 u32 flex_ptype, dtype_cmd;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00001625 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001626
1627 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08001628 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001629 return;
1630
1631 /* if sampling is disabled do nothing */
1632 if (!tx_ring->atr_sample_rate)
1633 return;
1634
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001635 /* snag network header to get L4 type and address */
1636 hdr.network = skb_network_header(skb);
1637
1638 /* Currently only IPv4/IPv6 with TCP is supported */
1639 if (protocol == htons(ETH_P_IP)) {
1640 if (hdr.ipv4->protocol != IPPROTO_TCP)
1641 return;
1642
1643 /* access ihl as a u8 to avoid unaligned access on ia64 */
1644 hlen = (hdr.network[0] & 0x0F) << 2;
1645 } else if (protocol == htons(ETH_P_IPV6)) {
1646 if (hdr.ipv6->nexthdr != IPPROTO_TCP)
1647 return;
1648
1649 hlen = sizeof(struct ipv6hdr);
1650 } else {
1651 return;
1652 }
1653
1654 th = (struct tcphdr *)(hdr.network + hlen);
1655
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001656 /* Due to lack of space, no more new filters can be programmed */
1657 if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
1658 return;
1659
1660 tx_ring->atr_count++;
1661
Anjali Singhai Jaince806782014-03-06 08:59:54 +00001662 /* sample on all syn/fin/rst packets or once every atr sample rate */
1663 if (!th->fin &&
1664 !th->syn &&
1665 !th->rst &&
1666 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001667 return;
1668
1669 tx_ring->atr_count = 0;
1670
1671 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00001672 i = tx_ring->next_to_use;
1673 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
1674
1675 i++;
1676 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001677
1678 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
1679 I40E_TXD_FLTR_QW0_QINDEX_MASK;
1680 flex_ptype |= (protocol == htons(ETH_P_IP)) ?
1681 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
1682 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
1683 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
1684 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
1685
1686 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
1687
1688 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
1689
Anjali Singhai Jaince806782014-03-06 08:59:54 +00001690 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001691 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
1692 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
1693 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
1694 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
1695
1696 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
1697 I40E_TXD_FLTR_QW1_DEST_SHIFT;
1698
1699 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
1700 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
1701
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00001702 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
1703 dtype_cmd |=
1704 ((u32)pf->fd_atr_cnt_idx << I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
1705 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
1706
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001707 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00001708 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001709 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00001710 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001711}
1712
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001713/**
1714 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
1715 * @skb: send buffer
1716 * @tx_ring: ring to send buffer on
1717 * @flags: the tx flags to be set
1718 *
1719 * Checks the skb and set up correspondingly several generic transmit flags
1720 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
1721 *
1722 * Returns error code indicate the frame should be dropped upon error and the
1723 * otherwise returns 0 to indicate the flags has been set properly.
1724 **/
1725static int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
1726 struct i40e_ring *tx_ring,
1727 u32 *flags)
1728{
1729 __be16 protocol = skb->protocol;
1730 u32 tx_flags = 0;
1731
1732 /* if we have a HW VLAN tag being added, default to the HW one */
1733 if (vlan_tx_tag_present(skb)) {
1734 tx_flags |= vlan_tx_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
1735 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
1736 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00001737 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001738 struct vlan_hdr *vhdr, _vhdr;
1739 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
1740 if (!vhdr)
1741 return -EINVAL;
1742
1743 protocol = vhdr->h_vlan_encapsulated_proto;
1744 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
1745 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
1746 }
1747
1748 /* Insert 802.1p priority into VLAN header */
1749 if ((tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED) &&
1750 ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
1751 (skb->priority != TC_PRIO_CONTROL))) {
1752 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
1753 tx_flags |= (skb->priority & 0x7) <<
1754 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
1755 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
1756 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00001757 int rc;
1758
1759 rc = skb_cow_head(skb, 0);
1760 if (rc < 0)
1761 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001762 vhdr = (struct vlan_ethhdr *)skb->data;
1763 vhdr->h_vlan_TCI = htons(tx_flags >>
1764 I40E_TX_FLAGS_VLAN_SHIFT);
1765 } else {
1766 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
1767 }
1768 }
1769 *flags = tx_flags;
1770 return 0;
1771}
1772
1773/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001774 * i40e_tso - set up the tso context descriptor
1775 * @tx_ring: ptr to the ring to send
1776 * @skb: ptr to the skb we're sending
1777 * @tx_flags: the collected send information
1778 * @protocol: the send protocol
1779 * @hdr_len: ptr to the size of the packet header
1780 * @cd_tunneling: ptr to context descriptor bits
1781 *
1782 * Returns 0 if no TSO can happen, 1 if tso is going, or error
1783 **/
1784static int i40e_tso(struct i40e_ring *tx_ring, struct sk_buff *skb,
1785 u32 tx_flags, __be16 protocol, u8 *hdr_len,
1786 u64 *cd_type_cmd_tso_mss, u32 *cd_tunneling)
1787{
1788 u32 cd_cmd, cd_tso_len, cd_mss;
Francois Romieudd225bc2014-03-30 03:14:48 +00001789 struct ipv6hdr *ipv6h;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001790 struct tcphdr *tcph;
1791 struct iphdr *iph;
1792 u32 l4len;
1793 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001794
1795 if (!skb_is_gso(skb))
1796 return 0;
1797
Francois Romieudd225bc2014-03-30 03:14:48 +00001798 err = skb_cow_head(skb, 0);
1799 if (err < 0)
1800 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001801
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00001802 if (protocol == htons(ETH_P_IP)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001803 iph = skb->encapsulation ? inner_ip_hdr(skb) : ip_hdr(skb);
1804 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
1805 iph->tot_len = 0;
1806 iph->check = 0;
1807 tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
1808 0, IPPROTO_TCP, 0);
1809 } else if (skb_is_gso_v6(skb)) {
1810
1811 ipv6h = skb->encapsulation ? inner_ipv6_hdr(skb)
1812 : ipv6_hdr(skb);
1813 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
1814 ipv6h->payload_len = 0;
1815 tcph->check = ~csum_ipv6_magic(&ipv6h->saddr, &ipv6h->daddr,
1816 0, IPPROTO_TCP, 0);
1817 }
1818
1819 l4len = skb->encapsulation ? inner_tcp_hdrlen(skb) : tcp_hdrlen(skb);
1820 *hdr_len = (skb->encapsulation
1821 ? (skb_inner_transport_header(skb) - skb->data)
1822 : skb_transport_offset(skb)) + l4len;
1823
1824 /* find the field values */
1825 cd_cmd = I40E_TX_CTX_DESC_TSO;
1826 cd_tso_len = skb->len - *hdr_len;
1827 cd_mss = skb_shinfo(skb)->gso_size;
Mitch Williams829af3a2013-12-18 13:46:00 +00001828 *cd_type_cmd_tso_mss |= ((u64)cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
1829 ((u64)cd_tso_len <<
1830 I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
1831 ((u64)cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001832 return 1;
1833}
1834
1835/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001836 * i40e_tsyn - set up the tsyn context descriptor
1837 * @tx_ring: ptr to the ring to send
1838 * @skb: ptr to the skb we're sending
1839 * @tx_flags: the collected send information
1840 *
1841 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
1842 **/
1843static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
1844 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
1845{
1846 struct i40e_pf *pf;
1847
1848 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
1849 return 0;
1850
1851 /* Tx timestamps cannot be sampled when doing TSO */
1852 if (tx_flags & I40E_TX_FLAGS_TSO)
1853 return 0;
1854
1855 /* only timestamp the outbound packet if the user has requested it and
1856 * we are not already transmitting a packet to be timestamped
1857 */
1858 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00001859 if (pf->ptp_tx &&
1860 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001861 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1862 pf->ptp_tx_skb = skb_get(skb);
1863 } else {
1864 return 0;
1865 }
1866
1867 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
1868 I40E_TXD_CTX_QW1_CMD_SHIFT;
1869
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001870 return 1;
1871}
1872
1873/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001874 * i40e_tx_enable_csum - Enable Tx checksum offloads
1875 * @skb: send buffer
1876 * @tx_flags: Tx flags currently set
1877 * @td_cmd: Tx descriptor command bits to set
1878 * @td_offset: Tx descriptor header offsets to set
1879 * @cd_tunneling: ptr to context desc bits
1880 **/
1881static void i40e_tx_enable_csum(struct sk_buff *skb, u32 tx_flags,
1882 u32 *td_cmd, u32 *td_offset,
1883 struct i40e_ring *tx_ring,
1884 u32 *cd_tunneling)
1885{
1886 struct ipv6hdr *this_ipv6_hdr;
1887 unsigned int this_tcp_hdrlen;
1888 struct iphdr *this_ip_hdr;
1889 u32 network_hdr_len;
1890 u8 l4_hdr = 0;
1891
1892 if (skb->encapsulation) {
1893 network_hdr_len = skb_inner_network_header_len(skb);
1894 this_ip_hdr = inner_ip_hdr(skb);
1895 this_ipv6_hdr = inner_ipv6_hdr(skb);
1896 this_tcp_hdrlen = inner_tcp_hdrlen(skb);
1897
1898 if (tx_flags & I40E_TX_FLAGS_IPV4) {
1899
1900 if (tx_flags & I40E_TX_FLAGS_TSO) {
1901 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV4;
1902 ip_hdr(skb)->check = 0;
1903 } else {
1904 *cd_tunneling |=
1905 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
1906 }
1907 } else if (tx_flags & I40E_TX_FLAGS_IPV6) {
1908 if (tx_flags & I40E_TX_FLAGS_TSO) {
1909 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV6;
1910 ip_hdr(skb)->check = 0;
1911 } else {
1912 *cd_tunneling |=
1913 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
1914 }
1915 }
1916
1917 /* Now set the ctx descriptor fields */
1918 *cd_tunneling |= (skb_network_header_len(skb) >> 2) <<
1919 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT |
1920 I40E_TXD_CTX_UDP_TUNNELING |
1921 ((skb_inner_network_offset(skb) -
1922 skb_transport_offset(skb)) >> 1) <<
1923 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
1924
1925 } else {
1926 network_hdr_len = skb_network_header_len(skb);
1927 this_ip_hdr = ip_hdr(skb);
1928 this_ipv6_hdr = ipv6_hdr(skb);
1929 this_tcp_hdrlen = tcp_hdrlen(skb);
1930 }
1931
1932 /* Enable IP checksum offloads */
1933 if (tx_flags & I40E_TX_FLAGS_IPV4) {
1934 l4_hdr = this_ip_hdr->protocol;
1935 /* the stack computes the IP header already, the only time we
1936 * need the hardware to recompute it is in the case of TSO.
1937 */
1938 if (tx_flags & I40E_TX_FLAGS_TSO) {
1939 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4_CSUM;
1940 this_ip_hdr->check = 0;
1941 } else {
1942 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4;
1943 }
1944 /* Now set the td_offset for IP header length */
1945 *td_offset = (network_hdr_len >> 2) <<
1946 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
1947 } else if (tx_flags & I40E_TX_FLAGS_IPV6) {
1948 l4_hdr = this_ipv6_hdr->nexthdr;
1949 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
1950 /* Now set the td_offset for IP header length */
1951 *td_offset = (network_hdr_len >> 2) <<
1952 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
1953 }
1954 /* words in MACLEN + dwords in IPLEN + dwords in L4Len */
1955 *td_offset |= (skb_network_offset(skb) >> 1) <<
1956 I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
1957
1958 /* Enable L4 checksum offloads */
1959 switch (l4_hdr) {
1960 case IPPROTO_TCP:
1961 /* enable checksum offloads */
1962 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
1963 *td_offset |= (this_tcp_hdrlen >> 2) <<
1964 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
1965 break;
1966 case IPPROTO_SCTP:
1967 /* enable SCTP checksum offload */
1968 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
1969 *td_offset |= (sizeof(struct sctphdr) >> 2) <<
1970 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
1971 break;
1972 case IPPROTO_UDP:
1973 /* enable UDP checksum offload */
1974 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
1975 *td_offset |= (sizeof(struct udphdr) >> 2) <<
1976 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
1977 break;
1978 default:
1979 break;
1980 }
1981}
1982
1983/**
1984 * i40e_create_tx_ctx Build the Tx context descriptor
1985 * @tx_ring: ring to create the descriptor on
1986 * @cd_type_cmd_tso_mss: Quad Word 1
1987 * @cd_tunneling: Quad Word 0 - bits 0-31
1988 * @cd_l2tag2: Quad Word 0 - bits 32-63
1989 **/
1990static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
1991 const u64 cd_type_cmd_tso_mss,
1992 const u32 cd_tunneling, const u32 cd_l2tag2)
1993{
1994 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00001995 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001996
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00001997 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
1998 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001999 return;
2000
2001 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002002 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2003
2004 i++;
2005 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002006
2007 /* cpu_to_le32 and assign to struct fields */
2008 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2009 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002010 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002011 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2012}
2013
2014/**
2015 * i40e_tx_map - Build the Tx descriptor
2016 * @tx_ring: ring to send buffer on
2017 * @skb: send buffer
2018 * @first: first buffer info buffer to use
2019 * @tx_flags: collected send information
2020 * @hdr_len: size of the packet header
2021 * @td_cmd: the command field in the descriptor
2022 * @td_offset: offset for checksum or crc
2023 **/
2024static void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2025 struct i40e_tx_buffer *first, u32 tx_flags,
2026 const u8 hdr_len, u32 td_cmd, u32 td_offset)
2027{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002028 unsigned int data_len = skb->data_len;
2029 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002030 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002031 struct i40e_tx_buffer *tx_bi;
2032 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002033 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002034 u32 td_tag = 0;
2035 dma_addr_t dma;
2036 u16 gso_segs;
2037
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002038 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2039 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2040 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2041 I40E_TX_FLAGS_VLAN_SHIFT;
2042 }
2043
Alexander Duycka5e9c572013-09-28 06:00:27 +00002044 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
2045 gso_segs = skb_shinfo(skb)->gso_segs;
2046 else
2047 gso_segs = 1;
2048
2049 /* multiply data chunks by size of headers */
2050 first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
2051 first->gso_segs = gso_segs;
2052 first->skb = skb;
2053 first->tx_flags = tx_flags;
2054
2055 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2056
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002057 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002058 tx_bi = first;
2059
2060 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
2061 if (dma_mapping_error(tx_ring->dev, dma))
2062 goto dma_error;
2063
2064 /* record length, and DMA address */
2065 dma_unmap_len_set(tx_bi, len, size);
2066 dma_unmap_addr_set(tx_bi, dma, dma);
2067
2068 tx_desc->buffer_addr = cpu_to_le64(dma);
2069
2070 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002071 tx_desc->cmd_type_offset_bsz =
2072 build_ctob(td_cmd, td_offset,
2073 I40E_MAX_DATA_PER_TXD, td_tag);
2074
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002075 tx_desc++;
2076 i++;
2077 if (i == tx_ring->count) {
2078 tx_desc = I40E_TX_DESC(tx_ring, 0);
2079 i = 0;
2080 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002081
2082 dma += I40E_MAX_DATA_PER_TXD;
2083 size -= I40E_MAX_DATA_PER_TXD;
2084
2085 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002086 }
2087
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002088 if (likely(!data_len))
2089 break;
2090
Alexander Duycka5e9c572013-09-28 06:00:27 +00002091 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2092 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002093
2094 tx_desc++;
2095 i++;
2096 if (i == tx_ring->count) {
2097 tx_desc = I40E_TX_DESC(tx_ring, 0);
2098 i = 0;
2099 }
2100
Alexander Duycka5e9c572013-09-28 06:00:27 +00002101 size = skb_frag_size(frag);
2102 data_len -= size;
2103
2104 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2105 DMA_TO_DEVICE);
2106
2107 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002108 }
2109
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00002110 /* Place RS bit on last descriptor of any packet that spans across the
2111 * 4th descriptor (WB_STRIDE aka 0x3) in a 64B cacheline.
2112 */
2113#define WB_STRIDE 0x3
2114 if (((i & WB_STRIDE) != WB_STRIDE) &&
2115 (first <= &tx_ring->tx_bi[i]) &&
2116 (first >= &tx_ring->tx_bi[i & ~WB_STRIDE])) {
2117 tx_desc->cmd_type_offset_bsz =
2118 build_ctob(td_cmd, td_offset, size, td_tag) |
2119 cpu_to_le64((u64)I40E_TX_DESC_CMD_EOP <<
2120 I40E_TXD_QW1_CMD_SHIFT);
2121 } else {
2122 tx_desc->cmd_type_offset_bsz =
2123 build_ctob(td_cmd, td_offset, size, td_tag) |
2124 cpu_to_le64((u64)I40E_TXD_CMD <<
2125 I40E_TXD_QW1_CMD_SHIFT);
2126 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002127
Alexander Duyck7070ce02013-09-28 06:00:37 +00002128 netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
2129 tx_ring->queue_index),
2130 first->bytecount);
2131
Alexander Duycka5e9c572013-09-28 06:00:27 +00002132 /* set the timestamp */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002133 first->time_stamp = jiffies;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002134
2135 /* Force memory writes to complete before letting h/w
2136 * know there are new descriptors to fetch. (Only
2137 * applicable for weak-ordered memory model archs,
2138 * such as IA-64).
2139 */
2140 wmb();
2141
Alexander Duycka5e9c572013-09-28 06:00:27 +00002142 /* set next_to_watch value indicating a packet is present */
2143 first->next_to_watch = tx_desc;
2144
2145 i++;
2146 if (i == tx_ring->count)
2147 i = 0;
2148
2149 tx_ring->next_to_use = i;
2150
2151 /* notify HW of packet */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002152 writel(i, tx_ring->tail);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002153
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002154 return;
2155
2156dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00002157 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002158
2159 /* clear dma mappings for failed tx_bi map */
2160 for (;;) {
2161 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00002162 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002163 if (tx_bi == first)
2164 break;
2165 if (i == 0)
2166 i = tx_ring->count;
2167 i--;
2168 }
2169
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002170 tx_ring->next_to_use = i;
2171}
2172
2173/**
2174 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2175 * @tx_ring: the ring to be checked
2176 * @size: the size buffer we want to assure is available
2177 *
2178 * Returns -EBUSY if a stop is needed, else 0
2179 **/
2180static inline int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2181{
2182 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Greg Rose8e9dca52013-12-18 13:45:53 +00002183 /* Memory barrier before checking head and tail */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002184 smp_mb();
2185
2186 /* Check again in a case another CPU has just made room available. */
2187 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2188 return -EBUSY;
2189
2190 /* A reprieve! - use start_queue because it doesn't call schedule */
2191 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2192 ++tx_ring->tx_stats.restart_queue;
2193 return 0;
2194}
2195
2196/**
2197 * i40e_maybe_stop_tx - 1st level check for tx stop conditions
2198 * @tx_ring: the ring to be checked
2199 * @size: the size buffer we want to assure is available
2200 *
2201 * Returns 0 if stop is not needed
2202 **/
2203static int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2204{
2205 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
2206 return 0;
2207 return __i40e_maybe_stop_tx(tx_ring, size);
2208}
2209
2210/**
2211 * i40e_xmit_descriptor_count - calculate number of tx descriptors needed
2212 * @skb: send buffer
2213 * @tx_ring: ring to send buffer on
2214 *
2215 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
2216 * there is not enough descriptors available in this ring since we need at least
2217 * one descriptor.
2218 **/
2219static int i40e_xmit_descriptor_count(struct sk_buff *skb,
2220 struct i40e_ring *tx_ring)
2221{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002222 unsigned int f;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002223 int count = 0;
2224
2225 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2226 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002227 * + 4 desc gap to avoid the cache line where head is,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002228 * + 1 desc for context descriptor,
2229 * otherwise try next time
2230 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002231 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
2232 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Jesse Brandeburg980093e2014-05-10 04:49:12 +00002233
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002234 count += TXD_USE_COUNT(skb_headlen(skb));
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002235 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002236 tx_ring->tx_stats.tx_busy++;
2237 return 0;
2238 }
2239 return count;
2240}
2241
2242/**
2243 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2244 * @skb: send buffer
2245 * @tx_ring: ring to send buffer on
2246 *
2247 * Returns NETDEV_TX_OK if sent, else an error code
2248 **/
2249static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2250 struct i40e_ring *tx_ring)
2251{
2252 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2253 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2254 struct i40e_tx_buffer *first;
2255 u32 td_offset = 0;
2256 u32 tx_flags = 0;
2257 __be16 protocol;
2258 u32 td_cmd = 0;
2259 u8 hdr_len = 0;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002260 int tsyn;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002261 int tso;
2262 if (0 == i40e_xmit_descriptor_count(skb, tx_ring))
2263 return NETDEV_TX_BUSY;
2264
2265 /* prepare the xmit flags */
2266 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2267 goto out_drop;
2268
2269 /* obtain protocol of skb */
2270 protocol = skb->protocol;
2271
2272 /* record the location of the first descriptor for this packet */
2273 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2274
2275 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002276 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002277 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002278 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002279 tx_flags |= I40E_TX_FLAGS_IPV6;
2280
2281 tso = i40e_tso(tx_ring, skb, tx_flags, protocol, &hdr_len,
2282 &cd_type_cmd_tso_mss, &cd_tunneling);
2283
2284 if (tso < 0)
2285 goto out_drop;
2286 else if (tso)
2287 tx_flags |= I40E_TX_FLAGS_TSO;
2288
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002289 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
2290
2291 if (tsyn)
2292 tx_flags |= I40E_TX_FLAGS_TSYN;
2293
Jakub Kicinski259afec2014-03-15 14:55:37 +00002294 skb_tx_timestamp(skb);
2295
Alexander Duyckb1941302013-09-28 06:00:32 +00002296 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002297 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2298
Alexander Duyckb1941302013-09-28 06:00:32 +00002299 /* Always offload the checksum, since it's in the data descriptor */
2300 if (skb->ip_summed == CHECKSUM_PARTIAL) {
2301 tx_flags |= I40E_TX_FLAGS_CSUM;
2302
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002303 i40e_tx_enable_csum(skb, tx_flags, &td_cmd, &td_offset,
2304 tx_ring, &cd_tunneling);
Alexander Duyckb1941302013-09-28 06:00:32 +00002305 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002306
2307 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2308 cd_tunneling, cd_l2tag2);
2309
2310 /* Add Flow Director ATR if it's enabled.
2311 *
2312 * NOTE: this must always be directly before the data descriptor.
2313 */
2314 i40e_atr(tx_ring, skb, tx_flags, protocol);
2315
2316 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2317 td_cmd, td_offset);
2318
2319 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
2320
2321 return NETDEV_TX_OK;
2322
2323out_drop:
2324 dev_kfree_skb_any(skb);
2325 return NETDEV_TX_OK;
2326}
2327
2328/**
2329 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2330 * @skb: send buffer
2331 * @netdev: network interface device structure
2332 *
2333 * Returns NETDEV_TX_OK if sent, else an error code
2334 **/
2335netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2336{
2337 struct i40e_netdev_priv *np = netdev_priv(netdev);
2338 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e15b2013-09-28 06:00:58 +00002339 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002340
2341 /* hardware can't handle really short frames, hardware padding works
2342 * beyond this point
2343 */
2344 if (unlikely(skb->len < I40E_MIN_TX_LEN)) {
2345 if (skb_pad(skb, I40E_MIN_TX_LEN - skb->len))
2346 return NETDEV_TX_OK;
2347 skb->len = I40E_MIN_TX_LEN;
2348 skb_set_tail_pointer(skb, I40E_MIN_TX_LEN);
2349 }
2350
2351 return i40e_xmit_frame_ring(skb, tx_ring);
2352}