blob: cc4f28ec518e97e9296b54c24f37f8699dfbb9ee [file] [log] [blame]
Alex Deucher8cc1a532013-04-09 12:41:24 -04001/*
2 * Copyright 2012 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef CIK_H
25#define CIK_H
26
27#define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
28
29#define CIK_RB_BITMAP_WIDTH_PER_SH 2
30
Alex Deucher1c491652013-04-09 12:45:26 -040031#define VGA_HDP_CONTROL 0x328
32#define VGA_MEMORY_DISABLE (1 << 4)
33
Alex Deucher8cc1a532013-04-09 12:41:24 -040034#define DMIF_ADDR_CALC 0xC00
35
Alex Deucher1c491652013-04-09 12:45:26 -040036#define SRBM_GFX_CNTL 0xE44
37#define PIPEID(x) ((x) << 0)
38#define MEID(x) ((x) << 2)
39#define VMID(x) ((x) << 4)
40#define QUEUEID(x) ((x) << 8)
41
Alex Deucher6f2043c2013-04-09 12:43:41 -040042#define SRBM_STATUS2 0xE4C
43#define SRBM_STATUS 0xE50
44
Alex Deucher1c491652013-04-09 12:45:26 -040045#define VM_L2_CNTL 0x1400
46#define ENABLE_L2_CACHE (1 << 0)
47#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
48#define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
49#define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
50#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
51#define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
52#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
53#define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
54#define VM_L2_CNTL2 0x1404
55#define INVALIDATE_ALL_L1_TLBS (1 << 0)
56#define INVALIDATE_L2_CACHE (1 << 1)
57#define INVALIDATE_CACHE_MODE(x) ((x) << 26)
58#define INVALIDATE_PTE_AND_PDE_CACHES 0
59#define INVALIDATE_ONLY_PTE_CACHES 1
60#define INVALIDATE_ONLY_PDE_CACHES 2
61#define VM_L2_CNTL3 0x1408
62#define BANK_SELECT(x) ((x) << 0)
63#define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
64#define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
65#define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
66#define VM_L2_STATUS 0x140C
67#define L2_BUSY (1 << 0)
68#define VM_CONTEXT0_CNTL 0x1410
69#define ENABLE_CONTEXT (1 << 0)
70#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
Alex Deuchera00024b2012-09-18 16:06:01 -040071#define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
Alex Deucher1c491652013-04-09 12:45:26 -040072#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
Alex Deuchera00024b2012-09-18 16:06:01 -040073#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
74#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
75#define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
76#define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
77#define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
78#define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
79#define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
80#define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
81#define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
82#define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
Alex Deucher1c491652013-04-09 12:45:26 -040083#define VM_CONTEXT1_CNTL 0x1414
84#define VM_CONTEXT0_CNTL2 0x1430
85#define VM_CONTEXT1_CNTL2 0x1434
86#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
87#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
88#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
89#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
90#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
91#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
92#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
93#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
94
95#define VM_INVALIDATE_REQUEST 0x1478
96#define VM_INVALIDATE_RESPONSE 0x147c
97
Alex Deucher9d97c992012-09-06 14:24:48 -040098#define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
99
100#define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
101
Alex Deucher1c491652013-04-09 12:45:26 -0400102#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
103#define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
104
105#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
106#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
107#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
108#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
109#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
110#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
111#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
112#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
113#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
114#define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
115
116#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
117#define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
118
Alex Deucher8cc1a532013-04-09 12:41:24 -0400119#define MC_SHARED_CHMAP 0x2004
120#define NOOFCHAN_SHIFT 12
121#define NOOFCHAN_MASK 0x0000f000
122#define MC_SHARED_CHREMAP 0x2008
123
Alex Deucher1c491652013-04-09 12:45:26 -0400124#define CHUB_CONTROL 0x1864
125#define BYPASS_VM (1 << 0)
126
127#define MC_VM_FB_LOCATION 0x2024
128#define MC_VM_AGP_TOP 0x2028
129#define MC_VM_AGP_BOT 0x202C
130#define MC_VM_AGP_BASE 0x2030
131#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
132#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
133#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
134
135#define MC_VM_MX_L1_TLB_CNTL 0x2064
136#define ENABLE_L1_TLB (1 << 0)
137#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
138#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
139#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
140#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
141#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
142#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
143#define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
144#define MC_VM_FB_OFFSET 0x2068
145
Alex Deucherbc8273f2012-06-29 19:44:04 -0400146#define MC_SHARED_BLACKOUT_CNTL 0x20ac
147
Alex Deucher8cc1a532013-04-09 12:41:24 -0400148#define MC_ARB_RAMCFG 0x2760
149#define NOOFBANK_SHIFT 0
150#define NOOFBANK_MASK 0x00000003
151#define NOOFRANK_SHIFT 2
152#define NOOFRANK_MASK 0x00000004
153#define NOOFROWS_SHIFT 3
154#define NOOFROWS_MASK 0x00000038
155#define NOOFCOLS_SHIFT 6
156#define NOOFCOLS_MASK 0x000000C0
157#define CHANSIZE_SHIFT 8
158#define CHANSIZE_MASK 0x00000100
159#define NOOFGROUPS_SHIFT 12
160#define NOOFGROUPS_MASK 0x00001000
161
Alex Deucherbc8273f2012-06-29 19:44:04 -0400162#define MC_SEQ_SUP_CNTL 0x28c8
163#define RUN_MASK (1 << 0)
164#define MC_SEQ_SUP_PGM 0x28cc
165
166#define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
167#define TRAIN_DONE_D0 (1 << 30)
168#define TRAIN_DONE_D1 (1 << 31)
169
170#define MC_IO_PAD_CNTL_D0 0x29d0
171#define MEM_FALL_OUT_CMD (1 << 8)
172
173#define MC_SEQ_IO_DEBUG_INDEX 0x2a44
174#define MC_SEQ_IO_DEBUG_DATA 0x2a48
175
Alex Deucher8cc1a532013-04-09 12:41:24 -0400176#define HDP_HOST_PATH_CNTL 0x2C00
177#define HDP_NONSURFACE_BASE 0x2C04
178#define HDP_NONSURFACE_INFO 0x2C08
179#define HDP_NONSURFACE_SIZE 0x2C0C
180
181#define HDP_ADDR_CONFIG 0x2F48
182#define HDP_MISC_CNTL 0x2F4C
183#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
184
Alex Deuchera59781b2012-11-09 10:45:57 -0500185#define IH_RB_CNTL 0x3e00
186# define IH_RB_ENABLE (1 << 0)
187# define IH_RB_SIZE(x) ((x) << 1) /* log2 */
188# define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
189# define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
190# define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
191# define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
192# define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
193#define IH_RB_BASE 0x3e04
194#define IH_RB_RPTR 0x3e08
195#define IH_RB_WPTR 0x3e0c
196# define RB_OVERFLOW (1 << 0)
197# define WPTR_OFFSET_MASK 0x3fffc
198#define IH_RB_WPTR_ADDR_HI 0x3e10
199#define IH_RB_WPTR_ADDR_LO 0x3e14
200#define IH_CNTL 0x3e18
201# define ENABLE_INTR (1 << 0)
202# define IH_MC_SWAP(x) ((x) << 1)
203# define IH_MC_SWAP_NONE 0
204# define IH_MC_SWAP_16BIT 1
205# define IH_MC_SWAP_32BIT 2
206# define IH_MC_SWAP_64BIT 3
207# define RPTR_REARM (1 << 4)
208# define MC_WRREQ_CREDIT(x) ((x) << 15)
209# define MC_WR_CLEAN_CNT(x) ((x) << 20)
210# define MC_VMID(x) ((x) << 25)
211
Alex Deucher1c491652013-04-09 12:45:26 -0400212#define CONFIG_MEMSIZE 0x5428
213
Alex Deuchera59781b2012-11-09 10:45:57 -0500214#define INTERRUPT_CNTL 0x5468
215# define IH_DUMMY_RD_OVERRIDE (1 << 0)
216# define IH_DUMMY_RD_EN (1 << 1)
217# define IH_REQ_NONSNOOP_EN (1 << 3)
218# define GEN_IH_INT_EN (1 << 8)
219#define INTERRUPT_CNTL2 0x546c
220
Alex Deucher1c491652013-04-09 12:45:26 -0400221#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
222
Alex Deucher8cc1a532013-04-09 12:41:24 -0400223#define BIF_FB_EN 0x5490
224#define FB_READ_EN (1 << 0)
225#define FB_WRITE_EN (1 << 1)
226
Alex Deucher1c491652013-04-09 12:45:26 -0400227#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
228
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400229#define GPU_HDP_FLUSH_REQ 0x54DC
230#define GPU_HDP_FLUSH_DONE 0x54E0
231#define CP0 (1 << 0)
232#define CP1 (1 << 1)
233#define CP2 (1 << 2)
234#define CP3 (1 << 3)
235#define CP4 (1 << 4)
236#define CP5 (1 << 5)
237#define CP6 (1 << 6)
238#define CP7 (1 << 7)
239#define CP8 (1 << 8)
240#define CP9 (1 << 9)
241#define SDMA0 (1 << 10)
242#define SDMA1 (1 << 11)
243
Alex Deuchera59781b2012-11-09 10:45:57 -0500244/* 0x6b24, 0x7724, 0x10324, 0x10f24, 0x11b24, 0x12724 */
245#define LB_VLINE_STATUS 0x6b24
246# define VLINE_OCCURRED (1 << 0)
247# define VLINE_ACK (1 << 4)
248# define VLINE_STAT (1 << 12)
249# define VLINE_INTERRUPT (1 << 16)
250# define VLINE_INTERRUPT_TYPE (1 << 17)
251/* 0x6b2c, 0x772c, 0x1032c, 0x10f2c, 0x11b2c, 0x1272c */
252#define LB_VBLANK_STATUS 0x6b2c
253# define VBLANK_OCCURRED (1 << 0)
254# define VBLANK_ACK (1 << 4)
255# define VBLANK_STAT (1 << 12)
256# define VBLANK_INTERRUPT (1 << 16)
257# define VBLANK_INTERRUPT_TYPE (1 << 17)
258
259/* 0x6b20, 0x7720, 0x10320, 0x10f20, 0x11b20, 0x12720 */
260#define LB_INTERRUPT_MASK 0x6b20
261# define VBLANK_INTERRUPT_MASK (1 << 0)
262# define VLINE_INTERRUPT_MASK (1 << 4)
263# define VLINE2_INTERRUPT_MASK (1 << 8)
264
265#define DISP_INTERRUPT_STATUS 0x60f4
266# define LB_D1_VLINE_INTERRUPT (1 << 2)
267# define LB_D1_VBLANK_INTERRUPT (1 << 3)
268# define DC_HPD1_INTERRUPT (1 << 17)
269# define DC_HPD1_RX_INTERRUPT (1 << 18)
270# define DACA_AUTODETECT_INTERRUPT (1 << 22)
271# define DACB_AUTODETECT_INTERRUPT (1 << 23)
272# define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
273# define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
274#define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
275# define LB_D2_VLINE_INTERRUPT (1 << 2)
276# define LB_D2_VBLANK_INTERRUPT (1 << 3)
277# define DC_HPD2_INTERRUPT (1 << 17)
278# define DC_HPD2_RX_INTERRUPT (1 << 18)
279# define DISP_TIMER_INTERRUPT (1 << 24)
280#define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
281# define LB_D3_VLINE_INTERRUPT (1 << 2)
282# define LB_D3_VBLANK_INTERRUPT (1 << 3)
283# define DC_HPD3_INTERRUPT (1 << 17)
284# define DC_HPD3_RX_INTERRUPT (1 << 18)
285#define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
286# define LB_D4_VLINE_INTERRUPT (1 << 2)
287# define LB_D4_VBLANK_INTERRUPT (1 << 3)
288# define DC_HPD4_INTERRUPT (1 << 17)
289# define DC_HPD4_RX_INTERRUPT (1 << 18)
290#define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
291# define LB_D5_VLINE_INTERRUPT (1 << 2)
292# define LB_D5_VBLANK_INTERRUPT (1 << 3)
293# define DC_HPD5_INTERRUPT (1 << 17)
294# define DC_HPD5_RX_INTERRUPT (1 << 18)
295#define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
296# define LB_D6_VLINE_INTERRUPT (1 << 2)
297# define LB_D6_VBLANK_INTERRUPT (1 << 3)
298# define DC_HPD6_INTERRUPT (1 << 17)
299# define DC_HPD6_RX_INTERRUPT (1 << 18)
300#define DISP_INTERRUPT_STATUS_CONTINUE6 0x6780
301
302#define DAC_AUTODETECT_INT_CONTROL 0x67c8
303
304#define DC_HPD1_INT_STATUS 0x601c
305#define DC_HPD2_INT_STATUS 0x6028
306#define DC_HPD3_INT_STATUS 0x6034
307#define DC_HPD4_INT_STATUS 0x6040
308#define DC_HPD5_INT_STATUS 0x604c
309#define DC_HPD6_INT_STATUS 0x6058
310# define DC_HPDx_INT_STATUS (1 << 0)
311# define DC_HPDx_SENSE (1 << 1)
312# define DC_HPDx_SENSE_DELAYED (1 << 4)
313# define DC_HPDx_RX_INT_STATUS (1 << 8)
314
315#define DC_HPD1_INT_CONTROL 0x6020
316#define DC_HPD2_INT_CONTROL 0x602c
317#define DC_HPD3_INT_CONTROL 0x6038
318#define DC_HPD4_INT_CONTROL 0x6044
319#define DC_HPD5_INT_CONTROL 0x6050
320#define DC_HPD6_INT_CONTROL 0x605c
321# define DC_HPDx_INT_ACK (1 << 0)
322# define DC_HPDx_INT_POLARITY (1 << 8)
323# define DC_HPDx_INT_EN (1 << 16)
324# define DC_HPDx_RX_INT_ACK (1 << 20)
325# define DC_HPDx_RX_INT_EN (1 << 24)
326
327#define DC_HPD1_CONTROL 0x6024
328#define DC_HPD2_CONTROL 0x6030
329#define DC_HPD3_CONTROL 0x603c
330#define DC_HPD4_CONTROL 0x6048
331#define DC_HPD5_CONTROL 0x6054
332#define DC_HPD6_CONTROL 0x6060
333# define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
334# define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
335# define DC_HPDx_EN (1 << 28)
336
Alex Deucher8cc1a532013-04-09 12:41:24 -0400337#define GRBM_CNTL 0x8000
338#define GRBM_READ_TIMEOUT(x) ((x) << 0)
339
Alex Deucher6f2043c2013-04-09 12:43:41 -0400340#define GRBM_STATUS2 0x8008
341#define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
342#define ME0PIPE1_CF_RQ_PENDING (1 << 4)
343#define ME0PIPE1_PF_RQ_PENDING (1 << 5)
344#define ME1PIPE0_RQ_PENDING (1 << 6)
345#define ME1PIPE1_RQ_PENDING (1 << 7)
346#define ME1PIPE2_RQ_PENDING (1 << 8)
347#define ME1PIPE3_RQ_PENDING (1 << 9)
348#define ME2PIPE0_RQ_PENDING (1 << 10)
349#define ME2PIPE1_RQ_PENDING (1 << 11)
350#define ME2PIPE2_RQ_PENDING (1 << 12)
351#define ME2PIPE3_RQ_PENDING (1 << 13)
352#define RLC_RQ_PENDING (1 << 14)
353#define RLC_BUSY (1 << 24)
354#define TC_BUSY (1 << 25)
355#define CPF_BUSY (1 << 28)
356#define CPC_BUSY (1 << 29)
357#define CPG_BUSY (1 << 30)
358
359#define GRBM_STATUS 0x8010
360#define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
361#define SRBM_RQ_PENDING (1 << 5)
362#define ME0PIPE0_CF_RQ_PENDING (1 << 7)
363#define ME0PIPE0_PF_RQ_PENDING (1 << 8)
364#define GDS_DMA_RQ_PENDING (1 << 9)
365#define DB_CLEAN (1 << 12)
366#define CB_CLEAN (1 << 13)
367#define TA_BUSY (1 << 14)
368#define GDS_BUSY (1 << 15)
369#define WD_BUSY_NO_DMA (1 << 16)
370#define VGT_BUSY (1 << 17)
371#define IA_BUSY_NO_DMA (1 << 18)
372#define IA_BUSY (1 << 19)
373#define SX_BUSY (1 << 20)
374#define WD_BUSY (1 << 21)
375#define SPI_BUSY (1 << 22)
376#define BCI_BUSY (1 << 23)
377#define SC_BUSY (1 << 24)
378#define PA_BUSY (1 << 25)
379#define DB_BUSY (1 << 26)
380#define CP_COHERENCY_BUSY (1 << 28)
381#define CP_BUSY (1 << 29)
382#define CB_BUSY (1 << 30)
383#define GUI_ACTIVE (1 << 31)
384#define GRBM_STATUS_SE0 0x8014
385#define GRBM_STATUS_SE1 0x8018
386#define GRBM_STATUS_SE2 0x8038
387#define GRBM_STATUS_SE3 0x803C
388#define SE_DB_CLEAN (1 << 1)
389#define SE_CB_CLEAN (1 << 2)
390#define SE_BCI_BUSY (1 << 22)
391#define SE_VGT_BUSY (1 << 23)
392#define SE_PA_BUSY (1 << 24)
393#define SE_TA_BUSY (1 << 25)
394#define SE_SX_BUSY (1 << 26)
395#define SE_SPI_BUSY (1 << 27)
396#define SE_SC_BUSY (1 << 29)
397#define SE_DB_BUSY (1 << 30)
398#define SE_CB_BUSY (1 << 31)
399
400#define GRBM_SOFT_RESET 0x8020
401#define SOFT_RESET_CP (1 << 0) /* All CP blocks */
402#define SOFT_RESET_RLC (1 << 2) /* RLC */
403#define SOFT_RESET_GFX (1 << 16) /* GFX */
404#define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
405#define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
406#define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
407
Alex Deuchera59781b2012-11-09 10:45:57 -0500408#define GRBM_INT_CNTL 0x8060
409# define RDERR_INT_ENABLE (1 << 0)
410# define GUI_IDLE_INT_ENABLE (1 << 19)
411
Alex Deucher6f2043c2013-04-09 12:43:41 -0400412#define CP_MEC_CNTL 0x8234
413#define MEC_ME2_HALT (1 << 28)
414#define MEC_ME1_HALT (1 << 30)
415
Alex Deucher841cf442012-12-18 21:47:44 -0500416#define CP_MEC_CNTL 0x8234
417#define MEC_ME2_HALT (1 << 28)
418#define MEC_ME1_HALT (1 << 30)
419
Alex Deucher6f2043c2013-04-09 12:43:41 -0400420#define CP_ME_CNTL 0x86D8
421#define CP_CE_HALT (1 << 24)
422#define CP_PFP_HALT (1 << 26)
423#define CP_ME_HALT (1 << 28)
424
Alex Deucher841cf442012-12-18 21:47:44 -0500425#define CP_RB0_RPTR 0x8700
426#define CP_RB_WPTR_DELAY 0x8704
427
Alex Deucher8cc1a532013-04-09 12:41:24 -0400428#define CP_MEQ_THRESHOLDS 0x8764
429#define MEQ1_START(x) ((x) << 0)
430#define MEQ2_START(x) ((x) << 8)
431
432#define VGT_VTX_VECT_EJECT_REG 0x88B0
433
434#define VGT_CACHE_INVALIDATION 0x88C4
435#define CACHE_INVALIDATION(x) ((x) << 0)
436#define VC_ONLY 0
437#define TC_ONLY 1
438#define VC_AND_TC 2
439#define AUTO_INVLD_EN(x) ((x) << 6)
440#define NO_AUTO 0
441#define ES_AUTO 1
442#define GS_AUTO 2
443#define ES_AND_GS_AUTO 3
444
445#define VGT_GS_VERTEX_REUSE 0x88D4
446
447#define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
448#define INACTIVE_CUS_MASK 0xFFFF0000
449#define INACTIVE_CUS_SHIFT 16
450#define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
451
452#define PA_CL_ENHANCE 0x8A14
453#define CLIP_VTX_REORDER_ENA (1 << 0)
454#define NUM_CLIP_SEQ(x) ((x) << 1)
455
456#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
457#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
458#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
459
460#define PA_SC_FIFO_SIZE 0x8BCC
461#define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
462#define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
463#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
464#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
465
466#define PA_SC_ENHANCE 0x8BF0
467#define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
468#define DISABLE_PA_SC_GUIDANCE (1 << 13)
469
470#define SQ_CONFIG 0x8C00
471
Alex Deucher1c491652013-04-09 12:45:26 -0400472#define SH_MEM_BASES 0x8C28
473/* if PTR32, these are the bases for scratch and lds */
474#define PRIVATE_BASE(x) ((x) << 0) /* scratch */
475#define SHARED_BASE(x) ((x) << 16) /* LDS */
476#define SH_MEM_APE1_BASE 0x8C2C
477/* if PTR32, this is the base location of GPUVM */
478#define SH_MEM_APE1_LIMIT 0x8C30
479/* if PTR32, this is the upper limit of GPUVM */
480#define SH_MEM_CONFIG 0x8C34
481#define PTR32 (1 << 0)
482#define ALIGNMENT_MODE(x) ((x) << 2)
483#define SH_MEM_ALIGNMENT_MODE_DWORD 0
484#define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
485#define SH_MEM_ALIGNMENT_MODE_STRICT 2
486#define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
487#define DEFAULT_MTYPE(x) ((x) << 4)
488#define APE1_MTYPE(x) ((x) << 7)
489
Alex Deucher8cc1a532013-04-09 12:41:24 -0400490#define SX_DEBUG_1 0x9060
491
492#define SPI_CONFIG_CNTL 0x9100
493
494#define SPI_CONFIG_CNTL_1 0x913C
495#define VTX_DONE_DELAY(x) ((x) << 0)
496#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
497
498#define TA_CNTL_AUX 0x9508
499
500#define DB_DEBUG 0x9830
501#define DB_DEBUG2 0x9834
502#define DB_DEBUG3 0x9838
503
504#define CC_RB_BACKEND_DISABLE 0x98F4
505#define BACKEND_DISABLE(x) ((x) << 16)
506#define GB_ADDR_CONFIG 0x98F8
507#define NUM_PIPES(x) ((x) << 0)
508#define NUM_PIPES_MASK 0x00000007
509#define NUM_PIPES_SHIFT 0
510#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
511#define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
512#define PIPE_INTERLEAVE_SIZE_SHIFT 4
513#define NUM_SHADER_ENGINES(x) ((x) << 12)
514#define NUM_SHADER_ENGINES_MASK 0x00003000
515#define NUM_SHADER_ENGINES_SHIFT 12
516#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
517#define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
518#define SHADER_ENGINE_TILE_SIZE_SHIFT 16
519#define ROW_SIZE(x) ((x) << 28)
520#define ROW_SIZE_MASK 0x30000000
521#define ROW_SIZE_SHIFT 28
522
523#define GB_TILE_MODE0 0x9910
524# define ARRAY_MODE(x) ((x) << 2)
525# define ARRAY_LINEAR_GENERAL 0
526# define ARRAY_LINEAR_ALIGNED 1
527# define ARRAY_1D_TILED_THIN1 2
528# define ARRAY_2D_TILED_THIN1 4
529# define ARRAY_PRT_TILED_THIN1 5
530# define ARRAY_PRT_2D_TILED_THIN1 6
531# define PIPE_CONFIG(x) ((x) << 6)
532# define ADDR_SURF_P2 0
533# define ADDR_SURF_P4_8x16 4
534# define ADDR_SURF_P4_16x16 5
535# define ADDR_SURF_P4_16x32 6
536# define ADDR_SURF_P4_32x32 7
537# define ADDR_SURF_P8_16x16_8x16 8
538# define ADDR_SURF_P8_16x32_8x16 9
539# define ADDR_SURF_P8_32x32_8x16 10
540# define ADDR_SURF_P8_16x32_16x16 11
541# define ADDR_SURF_P8_32x32_16x16 12
542# define ADDR_SURF_P8_32x32_16x32 13
543# define ADDR_SURF_P8_32x64_32x32 14
544# define TILE_SPLIT(x) ((x) << 11)
545# define ADDR_SURF_TILE_SPLIT_64B 0
546# define ADDR_SURF_TILE_SPLIT_128B 1
547# define ADDR_SURF_TILE_SPLIT_256B 2
548# define ADDR_SURF_TILE_SPLIT_512B 3
549# define ADDR_SURF_TILE_SPLIT_1KB 4
550# define ADDR_SURF_TILE_SPLIT_2KB 5
551# define ADDR_SURF_TILE_SPLIT_4KB 6
552# define MICRO_TILE_MODE_NEW(x) ((x) << 22)
553# define ADDR_SURF_DISPLAY_MICRO_TILING 0
554# define ADDR_SURF_THIN_MICRO_TILING 1
555# define ADDR_SURF_DEPTH_MICRO_TILING 2
556# define ADDR_SURF_ROTATED_MICRO_TILING 3
557# define SAMPLE_SPLIT(x) ((x) << 25)
558# define ADDR_SURF_SAMPLE_SPLIT_1 0
559# define ADDR_SURF_SAMPLE_SPLIT_2 1
560# define ADDR_SURF_SAMPLE_SPLIT_4 2
561# define ADDR_SURF_SAMPLE_SPLIT_8 3
562
563#define GB_MACROTILE_MODE0 0x9990
564# define BANK_WIDTH(x) ((x) << 0)
565# define ADDR_SURF_BANK_WIDTH_1 0
566# define ADDR_SURF_BANK_WIDTH_2 1
567# define ADDR_SURF_BANK_WIDTH_4 2
568# define ADDR_SURF_BANK_WIDTH_8 3
569# define BANK_HEIGHT(x) ((x) << 2)
570# define ADDR_SURF_BANK_HEIGHT_1 0
571# define ADDR_SURF_BANK_HEIGHT_2 1
572# define ADDR_SURF_BANK_HEIGHT_4 2
573# define ADDR_SURF_BANK_HEIGHT_8 3
574# define MACRO_TILE_ASPECT(x) ((x) << 4)
575# define ADDR_SURF_MACRO_ASPECT_1 0
576# define ADDR_SURF_MACRO_ASPECT_2 1
577# define ADDR_SURF_MACRO_ASPECT_4 2
578# define ADDR_SURF_MACRO_ASPECT_8 3
579# define NUM_BANKS(x) ((x) << 6)
580# define ADDR_SURF_2_BANK 0
581# define ADDR_SURF_4_BANK 1
582# define ADDR_SURF_8_BANK 2
583# define ADDR_SURF_16_BANK 3
584
585#define CB_HW_CONTROL 0x9A10
586
587#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
588#define BACKEND_DISABLE_MASK 0x00FF0000
589#define BACKEND_DISABLE_SHIFT 16
590
591#define TCP_CHAN_STEER_LO 0xac0c
592#define TCP_CHAN_STEER_HI 0xac10
593
Alex Deucher1c491652013-04-09 12:45:26 -0400594#define TC_CFG_L1_LOAD_POLICY0 0xAC68
595#define TC_CFG_L1_LOAD_POLICY1 0xAC6C
596#define TC_CFG_L1_STORE_POLICY 0xAC70
597#define TC_CFG_L2_LOAD_POLICY0 0xAC74
598#define TC_CFG_L2_LOAD_POLICY1 0xAC78
599#define TC_CFG_L2_STORE_POLICY0 0xAC7C
600#define TC_CFG_L2_STORE_POLICY1 0xAC80
601#define TC_CFG_L2_ATOMIC_POLICY 0xAC84
602#define TC_CFG_L1_VOLATILE 0xAC88
603#define TC_CFG_L2_VOLATILE 0xAC8C
604
Alex Deucher841cf442012-12-18 21:47:44 -0500605#define CP_RB0_BASE 0xC100
606#define CP_RB0_CNTL 0xC104
607#define RB_BUFSZ(x) ((x) << 0)
608#define RB_BLKSZ(x) ((x) << 8)
609#define BUF_SWAP_32BIT (2 << 16)
610#define RB_NO_UPDATE (1 << 27)
611#define RB_RPTR_WR_ENA (1 << 31)
612
613#define CP_RB0_RPTR_ADDR 0xC10C
614#define RB_RPTR_SWAP_32BIT (2 << 0)
615#define CP_RB0_RPTR_ADDR_HI 0xC110
616#define CP_RB0_WPTR 0xC114
617
618#define CP_DEVICE_ID 0xC12C
619#define CP_ENDIAN_SWAP 0xC140
620#define CP_RB_VMID 0xC144
621
622#define CP_PFP_UCODE_ADDR 0xC150
623#define CP_PFP_UCODE_DATA 0xC154
624#define CP_ME_RAM_RADDR 0xC158
625#define CP_ME_RAM_WADDR 0xC15C
626#define CP_ME_RAM_DATA 0xC160
627
628#define CP_CE_UCODE_ADDR 0xC168
629#define CP_CE_UCODE_DATA 0xC16C
630#define CP_MEC_ME1_UCODE_ADDR 0xC170
631#define CP_MEC_ME1_UCODE_DATA 0xC174
632#define CP_MEC_ME2_UCODE_ADDR 0xC178
633#define CP_MEC_ME2_UCODE_DATA 0xC17C
634
Alex Deucherf6796ca2012-11-09 10:44:08 -0500635#define CP_INT_CNTL_RING0 0xC1A8
636# define CNTX_BUSY_INT_ENABLE (1 << 19)
637# define CNTX_EMPTY_INT_ENABLE (1 << 20)
638# define PRIV_INSTR_INT_ENABLE (1 << 22)
639# define PRIV_REG_INT_ENABLE (1 << 23)
640# define TIME_STAMP_INT_ENABLE (1 << 26)
641# define CP_RINGID2_INT_ENABLE (1 << 29)
642# define CP_RINGID1_INT_ENABLE (1 << 30)
643# define CP_RINGID0_INT_ENABLE (1 << 31)
644
Alex Deuchera59781b2012-11-09 10:45:57 -0500645#define CP_INT_STATUS_RING0 0xC1B4
646# define PRIV_INSTR_INT_STAT (1 << 22)
647# define PRIV_REG_INT_STAT (1 << 23)
648# define TIME_STAMP_INT_STAT (1 << 26)
649# define CP_RINGID2_INT_STAT (1 << 29)
650# define CP_RINGID1_INT_STAT (1 << 30)
651# define CP_RINGID0_INT_STAT (1 << 31)
652
653#define CP_ME1_PIPE0_INT_CNTL 0xC214
654#define CP_ME1_PIPE1_INT_CNTL 0xC218
655#define CP_ME1_PIPE2_INT_CNTL 0xC21C
656#define CP_ME1_PIPE3_INT_CNTL 0xC220
657#define CP_ME2_PIPE0_INT_CNTL 0xC224
658#define CP_ME2_PIPE1_INT_CNTL 0xC228
659#define CP_ME2_PIPE2_INT_CNTL 0xC22C
660#define CP_ME2_PIPE3_INT_CNTL 0xC230
661# define DEQUEUE_REQUEST_INT_ENABLE (1 << 13)
662# define WRM_POLL_TIMEOUT_INT_ENABLE (1 << 17)
663# define PRIV_REG_INT_ENABLE (1 << 23)
664# define TIME_STAMP_INT_ENABLE (1 << 26)
665# define GENERIC2_INT_ENABLE (1 << 29)
666# define GENERIC1_INT_ENABLE (1 << 30)
667# define GENERIC0_INT_ENABLE (1 << 31)
668#define CP_ME1_PIPE0_INT_STATUS 0xC214
669#define CP_ME1_PIPE1_INT_STATUS 0xC218
670#define CP_ME1_PIPE2_INT_STATUS 0xC21C
671#define CP_ME1_PIPE3_INT_STATUS 0xC220
672#define CP_ME2_PIPE0_INT_STATUS 0xC224
673#define CP_ME2_PIPE1_INT_STATUS 0xC228
674#define CP_ME2_PIPE2_INT_STATUS 0xC22C
675#define CP_ME2_PIPE3_INT_STATUS 0xC230
676# define DEQUEUE_REQUEST_INT_STATUS (1 << 13)
677# define WRM_POLL_TIMEOUT_INT_STATUS (1 << 17)
678# define PRIV_REG_INT_STATUS (1 << 23)
679# define TIME_STAMP_INT_STATUS (1 << 26)
680# define GENERIC2_INT_STATUS (1 << 29)
681# define GENERIC1_INT_STATUS (1 << 30)
682# define GENERIC0_INT_STATUS (1 << 31)
683
Alex Deucher841cf442012-12-18 21:47:44 -0500684#define CP_MAX_CONTEXT 0xC2B8
685
686#define CP_RB0_BASE_HI 0xC2C4
687
Alex Deucherf6796ca2012-11-09 10:44:08 -0500688#define RLC_CNTL 0xC300
689# define RLC_ENABLE (1 << 0)
690
691#define RLC_MC_CNTL 0xC30C
692
693#define RLC_LB_CNTR_MAX 0xC348
694
695#define RLC_LB_CNTL 0xC364
696
697#define RLC_LB_CNTR_INIT 0xC36C
698
699#define RLC_SAVE_AND_RESTORE_BASE 0xC374
700#define RLC_DRIVER_DMA_STATUS 0xC378
701
702#define RLC_GPM_UCODE_ADDR 0xC388
703#define RLC_GPM_UCODE_DATA 0xC38C
704
705#define RLC_UCODE_CNTL 0xC39C
706
707#define RLC_CGCG_CGLS_CTRL 0xC424
708
709#define RLC_LB_INIT_CU_MASK 0xC43C
710
711#define RLC_LB_PARAMS 0xC444
712
713#define RLC_SERDES_CU_MASTER_BUSY 0xC484
714#define RLC_SERDES_NONCU_MASTER_BUSY 0xC488
715# define SE_MASTER_BUSY_MASK 0x0000ffff
716# define GC_MASTER_BUSY (1 << 16)
717# define TC0_MASTER_BUSY (1 << 17)
718# define TC1_MASTER_BUSY (1 << 18)
719
720#define RLC_GPM_SCRATCH_ADDR 0xC4B0
721#define RLC_GPM_SCRATCH_DATA 0xC4B4
722
Alex Deucher8cc1a532013-04-09 12:41:24 -0400723#define PA_SC_RASTER_CONFIG 0x28350
724# define RASTER_CONFIG_RB_MAP_0 0
725# define RASTER_CONFIG_RB_MAP_1 1
726# define RASTER_CONFIG_RB_MAP_2 2
727# define RASTER_CONFIG_RB_MAP_3 3
728
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400729#define VGT_EVENT_INITIATOR 0x28a90
730# define SAMPLE_STREAMOUTSTATS1 (1 << 0)
731# define SAMPLE_STREAMOUTSTATS2 (2 << 0)
732# define SAMPLE_STREAMOUTSTATS3 (3 << 0)
733# define CACHE_FLUSH_TS (4 << 0)
734# define CACHE_FLUSH (6 << 0)
735# define CS_PARTIAL_FLUSH (7 << 0)
736# define VGT_STREAMOUT_RESET (10 << 0)
737# define END_OF_PIPE_INCR_DE (11 << 0)
738# define END_OF_PIPE_IB_END (12 << 0)
739# define RST_PIX_CNT (13 << 0)
740# define VS_PARTIAL_FLUSH (15 << 0)
741# define PS_PARTIAL_FLUSH (16 << 0)
742# define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
743# define ZPASS_DONE (21 << 0)
744# define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
745# define PERFCOUNTER_START (23 << 0)
746# define PERFCOUNTER_STOP (24 << 0)
747# define PIPELINESTAT_START (25 << 0)
748# define PIPELINESTAT_STOP (26 << 0)
749# define PERFCOUNTER_SAMPLE (27 << 0)
750# define SAMPLE_PIPELINESTAT (30 << 0)
751# define SO_VGT_STREAMOUT_FLUSH (31 << 0)
752# define SAMPLE_STREAMOUTSTATS (32 << 0)
753# define RESET_VTX_CNT (33 << 0)
754# define VGT_FLUSH (36 << 0)
755# define BOTTOM_OF_PIPE_TS (40 << 0)
756# define DB_CACHE_FLUSH_AND_INV (42 << 0)
757# define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
758# define FLUSH_AND_INV_DB_META (44 << 0)
759# define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
760# define FLUSH_AND_INV_CB_META (46 << 0)
761# define CS_DONE (47 << 0)
762# define PS_DONE (48 << 0)
763# define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
764# define THREAD_TRACE_START (51 << 0)
765# define THREAD_TRACE_STOP (52 << 0)
766# define THREAD_TRACE_FLUSH (54 << 0)
767# define THREAD_TRACE_FINISH (55 << 0)
768# define PIXEL_PIPE_STAT_CONTROL (56 << 0)
769# define PIXEL_PIPE_STAT_DUMP (57 << 0)
770# define PIXEL_PIPE_STAT_RESET (58 << 0)
771
Alex Deucher841cf442012-12-18 21:47:44 -0500772#define SCRATCH_REG0 0x30100
773#define SCRATCH_REG1 0x30104
774#define SCRATCH_REG2 0x30108
775#define SCRATCH_REG3 0x3010C
776#define SCRATCH_REG4 0x30110
777#define SCRATCH_REG5 0x30114
778#define SCRATCH_REG6 0x30118
779#define SCRATCH_REG7 0x3011C
780
781#define SCRATCH_UMSK 0x30140
782#define SCRATCH_ADDR 0x30144
783
784#define CP_SEM_WAIT_TIMER 0x301BC
785
786#define CP_SEM_INCOMPLETE_TIMER_CNTL 0x301C8
787
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400788#define CP_WAIT_REG_MEM_TIMEOUT 0x301D0
789
Alex Deucher8cc1a532013-04-09 12:41:24 -0400790#define GRBM_GFX_INDEX 0x30800
791#define INSTANCE_INDEX(x) ((x) << 0)
792#define SH_INDEX(x) ((x) << 8)
793#define SE_INDEX(x) ((x) << 16)
794#define SH_BROADCAST_WRITES (1 << 29)
795#define INSTANCE_BROADCAST_WRITES (1 << 30)
796#define SE_BROADCAST_WRITES (1 << 31)
797
798#define VGT_ESGS_RING_SIZE 0x30900
799#define VGT_GSVS_RING_SIZE 0x30904
800#define VGT_PRIMITIVE_TYPE 0x30908
801#define VGT_INDEX_TYPE 0x3090C
802
803#define VGT_NUM_INDICES 0x30930
804#define VGT_NUM_INSTANCES 0x30934
805#define VGT_TF_RING_SIZE 0x30938
806#define VGT_HS_OFFCHIP_PARAM 0x3093C
807#define VGT_TF_MEMORY_BASE 0x30940
808
809#define PA_SU_LINE_STIPPLE_VALUE 0x30a00
810#define PA_SC_LINE_STIPPLE_STATE 0x30a04
811
812#define SQC_CACHES 0x30d20
813
814#define CP_PERFMON_CNTL 0x36020
815
816#define CGTS_TCC_DISABLE 0x3c00c
817#define CGTS_USER_TCC_DISABLE 0x3c010
818#define TCC_DISABLE_MASK 0xFFFF0000
819#define TCC_DISABLE_SHIFT 16
820
Alex Deucherf6796ca2012-11-09 10:44:08 -0500821#define CB_CGTT_SCLK_CTRL 0x3c2a0
822
Alex Deucher841cf442012-12-18 21:47:44 -0500823/*
824 * PM4
825 */
826#define PACKET_TYPE0 0
827#define PACKET_TYPE1 1
828#define PACKET_TYPE2 2
829#define PACKET_TYPE3 3
830
831#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
832#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
833#define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
834#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
835#define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
836 (((reg) >> 2) & 0xFFFF) | \
837 ((n) & 0x3FFF) << 16)
838#define CP_PACKET2 0x80000000
839#define PACKET2_PAD_SHIFT 0
840#define PACKET2_PAD_MASK (0x3fffffff << 0)
841
842#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
843
844#define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
845 (((op) & 0xFF) << 8) | \
846 ((n) & 0x3FFF) << 16)
847
848#define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
849
850/* Packet 3 types */
851#define PACKET3_NOP 0x10
852#define PACKET3_SET_BASE 0x11
853#define PACKET3_BASE_INDEX(x) ((x) << 0)
854#define CE_PARTITION_BASE 3
855#define PACKET3_CLEAR_STATE 0x12
856#define PACKET3_INDEX_BUFFER_SIZE 0x13
857#define PACKET3_DISPATCH_DIRECT 0x15
858#define PACKET3_DISPATCH_INDIRECT 0x16
859#define PACKET3_ATOMIC_GDS 0x1D
860#define PACKET3_ATOMIC_MEM 0x1E
861#define PACKET3_OCCLUSION_QUERY 0x1F
862#define PACKET3_SET_PREDICATION 0x20
863#define PACKET3_REG_RMW 0x21
864#define PACKET3_COND_EXEC 0x22
865#define PACKET3_PRED_EXEC 0x23
866#define PACKET3_DRAW_INDIRECT 0x24
867#define PACKET3_DRAW_INDEX_INDIRECT 0x25
868#define PACKET3_INDEX_BASE 0x26
869#define PACKET3_DRAW_INDEX_2 0x27
870#define PACKET3_CONTEXT_CONTROL 0x28
871#define PACKET3_INDEX_TYPE 0x2A
872#define PACKET3_DRAW_INDIRECT_MULTI 0x2C
873#define PACKET3_DRAW_INDEX_AUTO 0x2D
874#define PACKET3_NUM_INSTANCES 0x2F
875#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
876#define PACKET3_INDIRECT_BUFFER_CONST 0x33
877#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
878#define PACKET3_DRAW_INDEX_OFFSET_2 0x35
879#define PACKET3_DRAW_PREAMBLE 0x36
880#define PACKET3_WRITE_DATA 0x37
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400881#define WRITE_DATA_DST_SEL(x) ((x) << 8)
882 /* 0 - register
883 * 1 - memory (sync - via GRBM)
884 * 2 - gl2
885 * 3 - gds
886 * 4 - reserved
887 * 5 - memory (async - direct)
888 */
889#define WR_ONE_ADDR (1 << 16)
890#define WR_CONFIRM (1 << 20)
891#define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
892 /* 0 - LRU
893 * 1 - Stream
894 */
895#define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
896 /* 0 - me
897 * 1 - pfp
898 * 2 - ce
899 */
Alex Deucher841cf442012-12-18 21:47:44 -0500900#define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
901#define PACKET3_MEM_SEMAPHORE 0x39
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400902# define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
903# define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
904# define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
905# define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
906# define PACKET3_SEM_SEL_WAIT (0x7 << 29)
Alex Deucher841cf442012-12-18 21:47:44 -0500907#define PACKET3_COPY_DW 0x3B
908#define PACKET3_WAIT_REG_MEM 0x3C
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400909#define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
910 /* 0 - always
911 * 1 - <
912 * 2 - <=
913 * 3 - ==
914 * 4 - !=
915 * 5 - >=
916 * 6 - >
917 */
918#define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
919 /* 0 - reg
920 * 1 - mem
921 */
922#define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
923 /* 0 - wait_reg_mem
924 * 1 - wr_wait_wr_reg
925 */
926#define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
927 /* 0 - me
928 * 1 - pfp
929 */
Alex Deucher841cf442012-12-18 21:47:44 -0500930#define PACKET3_INDIRECT_BUFFER 0x3F
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400931#define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
932#define INDIRECT_BUFFER_VALID (1 << 23)
933#define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
934 /* 0 - LRU
935 * 1 - Stream
936 * 2 - Bypass
937 */
Alex Deucher841cf442012-12-18 21:47:44 -0500938#define PACKET3_COPY_DATA 0x40
939#define PACKET3_PFP_SYNC_ME 0x42
940#define PACKET3_SURFACE_SYNC 0x43
941# define PACKET3_DEST_BASE_0_ENA (1 << 0)
942# define PACKET3_DEST_BASE_1_ENA (1 << 1)
943# define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
944# define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
945# define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
946# define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
947# define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
948# define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
949# define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
950# define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
951# define PACKET3_DB_DEST_BASE_ENA (1 << 14)
952# define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
953# define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
954# define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
955# define PACKET3_DEST_BASE_2_ENA (1 << 19)
956# define PACKET3_DEST_BASE_3_ENA (1 << 21)
957# define PACKET3_TCL1_ACTION_ENA (1 << 22)
958# define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
959# define PACKET3_CB_ACTION_ENA (1 << 25)
960# define PACKET3_DB_ACTION_ENA (1 << 26)
961# define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
962# define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
963# define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
964#define PACKET3_COND_WRITE 0x45
965#define PACKET3_EVENT_WRITE 0x46
966#define EVENT_TYPE(x) ((x) << 0)
967#define EVENT_INDEX(x) ((x) << 8)
968 /* 0 - any non-TS event
969 * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
970 * 2 - SAMPLE_PIPELINESTAT
971 * 3 - SAMPLE_STREAMOUTSTAT*
972 * 4 - *S_PARTIAL_FLUSH
973 * 5 - EOP events
974 * 6 - EOS events
975 */
976#define PACKET3_EVENT_WRITE_EOP 0x47
977#define EOP_TCL1_VOL_ACTION_EN (1 << 12)
978#define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
979#define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
980#define EOP_TCL1_ACTION_EN (1 << 16)
981#define EOP_TC_ACTION_EN (1 << 17) /* L2 */
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400982#define EOP_CACHE_POLICY(x) ((x) << 25)
Alex Deucher841cf442012-12-18 21:47:44 -0500983 /* 0 - LRU
984 * 1 - Stream
985 * 2 - Bypass
986 */
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400987#define EOP_TCL2_VOLATILE (1 << 27)
Alex Deucher841cf442012-12-18 21:47:44 -0500988#define DATA_SEL(x) ((x) << 29)
989 /* 0 - discard
990 * 1 - send low 32bit data
991 * 2 - send 64bit data
992 * 3 - send 64bit GPU counter value
993 * 4 - send 64bit sys counter value
994 */
995#define INT_SEL(x) ((x) << 24)
996 /* 0 - none
997 * 1 - interrupt only (DATA_SEL = 0)
998 * 2 - interrupt when data write is confirmed
999 */
1000#define DST_SEL(x) ((x) << 16)
1001 /* 0 - MC
1002 * 1 - TC/L2
1003 */
1004#define PACKET3_EVENT_WRITE_EOS 0x48
1005#define PACKET3_RELEASE_MEM 0x49
1006#define PACKET3_PREAMBLE_CNTL 0x4A
1007# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
1008# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
1009#define PACKET3_DMA_DATA 0x50
1010#define PACKET3_AQUIRE_MEM 0x58
1011#define PACKET3_REWIND 0x59
1012#define PACKET3_LOAD_UCONFIG_REG 0x5E
1013#define PACKET3_LOAD_SH_REG 0x5F
1014#define PACKET3_LOAD_CONFIG_REG 0x60
1015#define PACKET3_LOAD_CONTEXT_REG 0x61
1016#define PACKET3_SET_CONFIG_REG 0x68
1017#define PACKET3_SET_CONFIG_REG_START 0x00008000
1018#define PACKET3_SET_CONFIG_REG_END 0x0000b000
1019#define PACKET3_SET_CONTEXT_REG 0x69
1020#define PACKET3_SET_CONTEXT_REG_START 0x00028000
1021#define PACKET3_SET_CONTEXT_REG_END 0x00029000
1022#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
1023#define PACKET3_SET_SH_REG 0x76
1024#define PACKET3_SET_SH_REG_START 0x0000b000
1025#define PACKET3_SET_SH_REG_END 0x0000c000
1026#define PACKET3_SET_SH_REG_OFFSET 0x77
1027#define PACKET3_SET_QUEUE_REG 0x78
1028#define PACKET3_SET_UCONFIG_REG 0x79
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001029#define PACKET3_SET_UCONFIG_REG_START 0x00030000
1030#define PACKET3_SET_UCONFIG_REG_END 0x00031000
Alex Deucher841cf442012-12-18 21:47:44 -05001031#define PACKET3_SCRATCH_RAM_WRITE 0x7D
1032#define PACKET3_SCRATCH_RAM_READ 0x7E
1033#define PACKET3_LOAD_CONST_RAM 0x80
1034#define PACKET3_WRITE_CONST_RAM 0x81
1035#define PACKET3_DUMP_CONST_RAM 0x83
1036#define PACKET3_INCREMENT_CE_COUNTER 0x84
1037#define PACKET3_INCREMENT_DE_COUNTER 0x85
1038#define PACKET3_WAIT_ON_CE_COUNTER 0x86
1039#define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001040#define PACKET3_SWITCH_BUFFER 0x8B
Alex Deucher841cf442012-12-18 21:47:44 -05001041
Alex Deucher8cc1a532013-04-09 12:41:24 -04001042#endif