Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 1 | /* |
Eric Miao | 38f539a | 2009-01-20 12:09:06 +0800 | [diff] [blame] | 2 | * linux/arch/arm/plat-pxa/gpio.c |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 3 | * |
| 4 | * Generic PXA GPIO handling |
| 5 | * |
| 6 | * Author: Nicolas Pitre |
| 7 | * Created: Jun 15, 2001 |
| 8 | * Copyright: MontaVista Software Inc. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify |
| 11 | * it under the terms of the GNU General Public License version 2 as |
| 12 | * published by the Free Software Foundation. |
| 13 | */ |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 14 | #include <linux/module.h> |
Haojian Zhuang | 389eda1 | 2011-10-17 21:26:55 +0800 | [diff] [blame] | 15 | #include <linux/clk.h> |
| 16 | #include <linux/err.h> |
Russell King | 2f8163b | 2011-07-26 10:53:52 +0100 | [diff] [blame] | 17 | #include <linux/gpio.h> |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 18 | #include <linux/gpio-pxa.h> |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 19 | #include <linux/init.h> |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 20 | #include <linux/irq.h> |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 21 | #include <linux/irqdomain.h> |
Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 22 | #include <linux/io.h> |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 23 | #include <linux/of.h> |
| 24 | #include <linux/of_device.h> |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 25 | #include <linux/platform_device.h> |
Rafael J. Wysocki | 2eaa03b | 2011-04-22 22:03:11 +0200 | [diff] [blame] | 26 | #include <linux/syscore_ops.h> |
Daniel Mack | 4aa7826 | 2009-06-19 22:56:09 +0200 | [diff] [blame] | 27 | #include <linux/slab.h> |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 28 | |
Chao Xie | 0d2ee5d | 2012-07-31 14:13:09 +0800 | [diff] [blame] | 29 | #include <asm/mach/irq.h> |
| 30 | |
Rob Herring | feefe73 | 2012-01-03 15:52:42 -0600 | [diff] [blame] | 31 | #include <mach/irqs.h> |
| 32 | |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 33 | /* |
| 34 | * We handle the GPIOs by banks, each bank covers up to 32 GPIOs with |
| 35 | * one set of registers. The register offsets are organized below: |
| 36 | * |
| 37 | * GPLR GPDR GPSR GPCR GRER GFER GEDR |
| 38 | * BANK 0 - 0x0000 0x000C 0x0018 0x0024 0x0030 0x003C 0x0048 |
| 39 | * BANK 1 - 0x0004 0x0010 0x001C 0x0028 0x0034 0x0040 0x004C |
| 40 | * BANK 2 - 0x0008 0x0014 0x0020 0x002C 0x0038 0x0044 0x0050 |
| 41 | * |
| 42 | * BANK 3 - 0x0100 0x010C 0x0118 0x0124 0x0130 0x013C 0x0148 |
| 43 | * BANK 4 - 0x0104 0x0110 0x011C 0x0128 0x0134 0x0140 0x014C |
| 44 | * BANK 5 - 0x0108 0x0114 0x0120 0x012C 0x0138 0x0144 0x0150 |
| 45 | * |
| 46 | * NOTE: |
| 47 | * BANK 3 is only available on PXA27x and later processors. |
| 48 | * BANK 4 and 5 are only available on PXA935 |
| 49 | */ |
| 50 | |
| 51 | #define GPLR_OFFSET 0x00 |
| 52 | #define GPDR_OFFSET 0x0C |
| 53 | #define GPSR_OFFSET 0x18 |
| 54 | #define GPCR_OFFSET 0x24 |
| 55 | #define GRER_OFFSET 0x30 |
| 56 | #define GFER_OFFSET 0x3C |
| 57 | #define GEDR_OFFSET 0x48 |
| 58 | #define GAFR_OFFSET 0x54 |
Haojian Zhuang | be24168 | 2011-10-17 21:07:15 +0800 | [diff] [blame] | 59 | #define ED_MASK_OFFSET 0x9C /* GPIO edge detection for AP side */ |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 60 | |
| 61 | #define BANK_OFF(n) (((n) < 3) ? (n) << 2 : 0x100 + (((n) - 3) << 2)) |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 62 | |
Eric Miao | 3b8e285 | 2009-01-07 11:30:49 +0800 | [diff] [blame] | 63 | int pxa_last_gpio; |
Daniel Mack | 9450be7 | 2012-07-22 16:55:44 +0200 | [diff] [blame] | 64 | static int irq_base; |
Eric Miao | 3b8e285 | 2009-01-07 11:30:49 +0800 | [diff] [blame] | 65 | |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 66 | #ifdef CONFIG_OF |
| 67 | static struct irq_domain *domain; |
Daniel Mack | 7212157 | 2012-07-25 17:35:39 +0200 | [diff] [blame] | 68 | static struct device_node *pxa_gpio_of_node; |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 69 | #endif |
| 70 | |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 71 | struct pxa_gpio_chip { |
| 72 | struct gpio_chip chip; |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 73 | void __iomem *regbase; |
| 74 | char label[10]; |
| 75 | |
| 76 | unsigned long irq_mask; |
| 77 | unsigned long irq_edge_rise; |
| 78 | unsigned long irq_edge_fall; |
Robert Jarzmik | b95ace5 | 2012-04-22 13:37:24 +0200 | [diff] [blame] | 79 | int (*set_wake)(unsigned int gpio, unsigned int on); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 80 | |
| 81 | #ifdef CONFIG_PM |
| 82 | unsigned long saved_gplr; |
| 83 | unsigned long saved_gpdr; |
| 84 | unsigned long saved_grer; |
| 85 | unsigned long saved_gfer; |
| 86 | #endif |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 87 | }; |
| 88 | |
Haojian Zhuang | 4929f5a | 2011-10-10 16:03:51 +0800 | [diff] [blame] | 89 | enum { |
| 90 | PXA25X_GPIO = 0, |
| 91 | PXA26X_GPIO, |
| 92 | PXA27X_GPIO, |
| 93 | PXA3XX_GPIO, |
| 94 | PXA93X_GPIO, |
| 95 | MMP_GPIO = 0x10, |
Haojian Zhuang | 4929f5a | 2011-10-10 16:03:51 +0800 | [diff] [blame] | 96 | }; |
| 97 | |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 98 | static DEFINE_SPINLOCK(gpio_lock); |
| 99 | static struct pxa_gpio_chip *pxa_gpio_chips; |
Haojian Zhuang | 4929f5a | 2011-10-10 16:03:51 +0800 | [diff] [blame] | 100 | static int gpio_type; |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 101 | static void __iomem *gpio_reg_base; |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 102 | |
| 103 | #define for_each_gpio_chip(i, c) \ |
| 104 | for (i = 0, c = &pxa_gpio_chips[0]; i <= pxa_last_gpio; i += 32, c++) |
| 105 | |
| 106 | static inline void __iomem *gpio_chip_base(struct gpio_chip *c) |
| 107 | { |
| 108 | return container_of(c, struct pxa_gpio_chip, chip)->regbase; |
| 109 | } |
| 110 | |
Linus Walleij | a065685 | 2011-06-13 10:42:19 +0200 | [diff] [blame] | 111 | static inline struct pxa_gpio_chip *gpio_to_pxachip(unsigned gpio) |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 112 | { |
| 113 | return &pxa_gpio_chips[gpio_to_bank(gpio)]; |
| 114 | } |
| 115 | |
Haojian Zhuang | 4929f5a | 2011-10-10 16:03:51 +0800 | [diff] [blame] | 116 | static inline int gpio_is_pxa_type(int type) |
| 117 | { |
| 118 | return (type & MMP_GPIO) == 0; |
| 119 | } |
| 120 | |
| 121 | static inline int gpio_is_mmp_type(int type) |
| 122 | { |
| 123 | return (type & MMP_GPIO) != 0; |
| 124 | } |
| 125 | |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 126 | /* GPIO86/87/88/89 on PXA26x have their direction bits in PXA_GPDR(2 inverted, |
| 127 | * as well as their Alternate Function value being '1' for GPIO in GAFRx. |
| 128 | */ |
| 129 | static inline int __gpio_is_inverted(int gpio) |
| 130 | { |
| 131 | if ((gpio_type == PXA26X_GPIO) && (gpio > 85)) |
| 132 | return 1; |
| 133 | return 0; |
| 134 | } |
| 135 | |
| 136 | /* |
| 137 | * On PXA25x and PXA27x, GAFRx and GPDRx together decide the alternate |
| 138 | * function of a GPIO, and GPDRx cannot be altered once configured. It |
| 139 | * is attributed as "occupied" here (I know this terminology isn't |
| 140 | * accurate, you are welcome to propose a better one :-) |
| 141 | */ |
| 142 | static inline int __gpio_is_occupied(unsigned gpio) |
| 143 | { |
| 144 | struct pxa_gpio_chip *pxachip; |
| 145 | void __iomem *base; |
| 146 | unsigned long gafr = 0, gpdr = 0; |
| 147 | int ret, af = 0, dir = 0; |
| 148 | |
| 149 | pxachip = gpio_to_pxachip(gpio); |
| 150 | base = gpio_chip_base(&pxachip->chip); |
| 151 | gpdr = readl_relaxed(base + GPDR_OFFSET); |
| 152 | |
| 153 | switch (gpio_type) { |
| 154 | case PXA25X_GPIO: |
| 155 | case PXA26X_GPIO: |
| 156 | case PXA27X_GPIO: |
| 157 | gafr = readl_relaxed(base + GAFR_OFFSET); |
| 158 | af = (gafr >> ((gpio & 0xf) * 2)) & 0x3; |
| 159 | dir = gpdr & GPIO_bit(gpio); |
| 160 | |
| 161 | if (__gpio_is_inverted(gpio)) |
| 162 | ret = (af != 1) || (dir == 0); |
| 163 | else |
| 164 | ret = (af != 0) || (dir != 0); |
| 165 | break; |
| 166 | default: |
| 167 | ret = gpdr & GPIO_bit(gpio); |
| 168 | break; |
| 169 | } |
| 170 | return ret; |
| 171 | } |
| 172 | |
Haojian Zhuang | 4929f5a | 2011-10-10 16:03:51 +0800 | [diff] [blame] | 173 | static int pxa_gpio_to_irq(struct gpio_chip *chip, unsigned offset) |
| 174 | { |
Daniel Mack | 9450be7 | 2012-07-22 16:55:44 +0200 | [diff] [blame] | 175 | return chip->base + offset + irq_base; |
Haojian Zhuang | 4929f5a | 2011-10-10 16:03:51 +0800 | [diff] [blame] | 176 | } |
| 177 | |
| 178 | int pxa_irq_to_gpio(int irq) |
| 179 | { |
Daniel Mack | 9450be7 | 2012-07-22 16:55:44 +0200 | [diff] [blame] | 180 | return irq - irq_base; |
Haojian Zhuang | 4929f5a | 2011-10-10 16:03:51 +0800 | [diff] [blame] | 181 | } |
| 182 | |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 183 | static int pxa_gpio_direction_input(struct gpio_chip *chip, unsigned offset) |
| 184 | { |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 185 | void __iomem *base = gpio_chip_base(chip); |
| 186 | uint32_t value, mask = 1 << offset; |
| 187 | unsigned long flags; |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 188 | |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 189 | spin_lock_irqsave(&gpio_lock, flags); |
| 190 | |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 191 | value = readl_relaxed(base + GPDR_OFFSET); |
Eric Miao | 067455a | 2008-11-26 18:12:04 +0800 | [diff] [blame] | 192 | if (__gpio_is_inverted(chip->base + offset)) |
| 193 | value |= mask; |
| 194 | else |
| 195 | value &= ~mask; |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 196 | writel_relaxed(value, base + GPDR_OFFSET); |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 197 | |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 198 | spin_unlock_irqrestore(&gpio_lock, flags); |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 199 | return 0; |
| 200 | } |
| 201 | |
| 202 | static int pxa_gpio_direction_output(struct gpio_chip *chip, |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 203 | unsigned offset, int value) |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 204 | { |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 205 | void __iomem *base = gpio_chip_base(chip); |
| 206 | uint32_t tmp, mask = 1 << offset; |
| 207 | unsigned long flags; |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 208 | |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 209 | writel_relaxed(mask, base + (value ? GPSR_OFFSET : GPCR_OFFSET)); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 210 | |
| 211 | spin_lock_irqsave(&gpio_lock, flags); |
| 212 | |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 213 | tmp = readl_relaxed(base + GPDR_OFFSET); |
Eric Miao | 067455a | 2008-11-26 18:12:04 +0800 | [diff] [blame] | 214 | if (__gpio_is_inverted(chip->base + offset)) |
| 215 | tmp &= ~mask; |
| 216 | else |
| 217 | tmp |= mask; |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 218 | writel_relaxed(tmp, base + GPDR_OFFSET); |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 219 | |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 220 | spin_unlock_irqrestore(&gpio_lock, flags); |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 221 | return 0; |
| 222 | } |
| 223 | |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 224 | static int pxa_gpio_get(struct gpio_chip *chip, unsigned offset) |
| 225 | { |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 226 | return readl_relaxed(gpio_chip_base(chip) + GPLR_OFFSET) & (1 << offset); |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 227 | } |
| 228 | |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 229 | static void pxa_gpio_set(struct gpio_chip *chip, unsigned offset, int value) |
| 230 | { |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 231 | writel_relaxed(1 << offset, gpio_chip_base(chip) + |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 232 | (value ? GPSR_OFFSET : GPCR_OFFSET)); |
Philipp Zabel | 1c44f5f | 2008-02-04 22:28:22 -0800 | [diff] [blame] | 233 | } |
| 234 | |
Daniel Mack | 7212157 | 2012-07-25 17:35:39 +0200 | [diff] [blame] | 235 | #ifdef CONFIG_OF_GPIO |
| 236 | static int pxa_gpio_of_xlate(struct gpio_chip *gc, |
| 237 | const struct of_phandle_args *gpiospec, |
| 238 | u32 *flags) |
| 239 | { |
| 240 | if (gpiospec->args[0] > pxa_last_gpio) |
| 241 | return -EINVAL; |
| 242 | |
| 243 | if (gc != &pxa_gpio_chips[gpiospec->args[0] / 32].chip) |
| 244 | return -EINVAL; |
| 245 | |
| 246 | if (flags) |
| 247 | *flags = gpiospec->args[1]; |
| 248 | |
| 249 | return gpiospec->args[0] % 32; |
| 250 | } |
| 251 | #endif |
| 252 | |
Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 253 | static int pxa_init_gpio_chip(int gpio_end, |
Robert Jarzmik | b95ace5 | 2012-04-22 13:37:24 +0200 | [diff] [blame] | 254 | int (*set_wake)(unsigned int, unsigned int)) |
Eric Miao | a58fbcd | 2009-01-06 17:37:37 +0800 | [diff] [blame] | 255 | { |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 256 | int i, gpio, nbanks = gpio_to_bank(gpio_end) + 1; |
| 257 | struct pxa_gpio_chip *chips; |
Eric Miao | a58fbcd | 2009-01-06 17:37:37 +0800 | [diff] [blame] | 258 | |
Daniel Mack | 4aa7826 | 2009-06-19 22:56:09 +0200 | [diff] [blame] | 259 | chips = kzalloc(nbanks * sizeof(struct pxa_gpio_chip), GFP_KERNEL); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 260 | if (chips == NULL) { |
| 261 | pr_err("%s: failed to allocate GPIO chips\n", __func__); |
| 262 | return -ENOMEM; |
Eric Miao | a58fbcd | 2009-01-06 17:37:37 +0800 | [diff] [blame] | 263 | } |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 264 | |
| 265 | for (i = 0, gpio = 0; i < nbanks; i++, gpio += 32) { |
| 266 | struct gpio_chip *c = &chips[i].chip; |
| 267 | |
| 268 | sprintf(chips[i].label, "gpio-%d", i); |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 269 | chips[i].regbase = gpio_reg_base + BANK_OFF(i); |
Robert Jarzmik | b95ace5 | 2012-04-22 13:37:24 +0200 | [diff] [blame] | 270 | chips[i].set_wake = set_wake; |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 271 | |
| 272 | c->base = gpio; |
| 273 | c->label = chips[i].label; |
| 274 | |
| 275 | c->direction_input = pxa_gpio_direction_input; |
| 276 | c->direction_output = pxa_gpio_direction_output; |
| 277 | c->get = pxa_gpio_get; |
| 278 | c->set = pxa_gpio_set; |
Haojian Zhuang | 4929f5a | 2011-10-10 16:03:51 +0800 | [diff] [blame] | 279 | c->to_irq = pxa_gpio_to_irq; |
Daniel Mack | 7212157 | 2012-07-25 17:35:39 +0200 | [diff] [blame] | 280 | #ifdef CONFIG_OF_GPIO |
| 281 | c->of_node = pxa_gpio_of_node; |
| 282 | c->of_xlate = pxa_gpio_of_xlate; |
| 283 | c->of_gpio_n_cells = 2; |
| 284 | #endif |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 285 | |
| 286 | /* number of GPIOs on last bank may be less than 32 */ |
| 287 | c->ngpio = (gpio + 31 > gpio_end) ? (gpio_end - gpio + 1) : 32; |
| 288 | gpiochip_add(c); |
| 289 | } |
| 290 | pxa_gpio_chips = chips; |
| 291 | return 0; |
Eric Miao | a58fbcd | 2009-01-06 17:37:37 +0800 | [diff] [blame] | 292 | } |
| 293 | |
Eric Miao | a8f6fae | 2009-04-21 14:39:07 +0800 | [diff] [blame] | 294 | /* Update only those GRERx and GFERx edge detection register bits if those |
| 295 | * bits are set in c->irq_mask |
| 296 | */ |
| 297 | static inline void update_edge_detect(struct pxa_gpio_chip *c) |
| 298 | { |
| 299 | uint32_t grer, gfer; |
| 300 | |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 301 | grer = readl_relaxed(c->regbase + GRER_OFFSET) & ~c->irq_mask; |
| 302 | gfer = readl_relaxed(c->regbase + GFER_OFFSET) & ~c->irq_mask; |
Eric Miao | a8f6fae | 2009-04-21 14:39:07 +0800 | [diff] [blame] | 303 | grer |= c->irq_edge_rise & c->irq_mask; |
| 304 | gfer |= c->irq_edge_fall & c->irq_mask; |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 305 | writel_relaxed(grer, c->regbase + GRER_OFFSET); |
| 306 | writel_relaxed(gfer, c->regbase + GFER_OFFSET); |
Eric Miao | a8f6fae | 2009-04-21 14:39:07 +0800 | [diff] [blame] | 307 | } |
| 308 | |
Lennert Buytenhek | a3f4c92 | 2010-11-29 11:18:26 +0100 | [diff] [blame] | 309 | static int pxa_gpio_irq_type(struct irq_data *d, unsigned int type) |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 310 | { |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 311 | struct pxa_gpio_chip *c; |
Haojian Zhuang | 4929f5a | 2011-10-10 16:03:51 +0800 | [diff] [blame] | 312 | int gpio = pxa_irq_to_gpio(d->irq); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 313 | unsigned long gpdr, mask = GPIO_bit(gpio); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 314 | |
Linus Walleij | a065685 | 2011-06-13 10:42:19 +0200 | [diff] [blame] | 315 | c = gpio_to_pxachip(gpio); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 316 | |
| 317 | if (type == IRQ_TYPE_PROBE) { |
| 318 | /* Don't mess with enabled GPIOs using preconfigured edges or |
| 319 | * GPIOs set to alternate function or to output during probe |
| 320 | */ |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 321 | if ((c->irq_edge_rise | c->irq_edge_fall) & GPIO_bit(gpio)) |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 322 | return 0; |
eric miao | 689c04a | 2008-03-04 17:18:38 +0800 | [diff] [blame] | 323 | |
| 324 | if (__gpio_is_occupied(gpio)) |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 325 | return 0; |
eric miao | 689c04a | 2008-03-04 17:18:38 +0800 | [diff] [blame] | 326 | |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 327 | type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING; |
| 328 | } |
| 329 | |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 330 | gpdr = readl_relaxed(c->regbase + GPDR_OFFSET); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 331 | |
Eric Miao | 067455a | 2008-11-26 18:12:04 +0800 | [diff] [blame] | 332 | if (__gpio_is_inverted(gpio)) |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 333 | writel_relaxed(gpdr | mask, c->regbase + GPDR_OFFSET); |
Eric Miao | 067455a | 2008-11-26 18:12:04 +0800 | [diff] [blame] | 334 | else |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 335 | writel_relaxed(gpdr & ~mask, c->regbase + GPDR_OFFSET); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 336 | |
| 337 | if (type & IRQ_TYPE_EDGE_RISING) |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 338 | c->irq_edge_rise |= mask; |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 339 | else |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 340 | c->irq_edge_rise &= ~mask; |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 341 | |
| 342 | if (type & IRQ_TYPE_EDGE_FALLING) |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 343 | c->irq_edge_fall |= mask; |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 344 | else |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 345 | c->irq_edge_fall &= ~mask; |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 346 | |
Eric Miao | a8f6fae | 2009-04-21 14:39:07 +0800 | [diff] [blame] | 347 | update_edge_detect(c); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 348 | |
Lennert Buytenhek | a3f4c92 | 2010-11-29 11:18:26 +0100 | [diff] [blame] | 349 | pr_debug("%s: IRQ%d (GPIO%d) - edge%s%s\n", __func__, d->irq, gpio, |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 350 | ((type & IRQ_TYPE_EDGE_RISING) ? " rising" : ""), |
| 351 | ((type & IRQ_TYPE_EDGE_FALLING) ? " falling" : "")); |
| 352 | return 0; |
| 353 | } |
| 354 | |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 355 | static void pxa_gpio_demux_handler(unsigned int irq, struct irq_desc *desc) |
| 356 | { |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 357 | struct pxa_gpio_chip *c; |
| 358 | int loop, gpio, gpio_base, n; |
| 359 | unsigned long gedr; |
Chao Xie | 0d2ee5d | 2012-07-31 14:13:09 +0800 | [diff] [blame] | 360 | struct irq_chip *chip = irq_desc_get_chip(desc); |
| 361 | |
| 362 | chained_irq_enter(chip, desc); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 363 | |
| 364 | do { |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 365 | loop = 0; |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 366 | for_each_gpio_chip(gpio, c) { |
| 367 | gpio_base = c->chip.base; |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 368 | |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 369 | gedr = readl_relaxed(c->regbase + GEDR_OFFSET); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 370 | gedr = gedr & c->irq_mask; |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 371 | writel_relaxed(gedr, c->regbase + GEDR_OFFSET); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 372 | |
Wei Yongjun | d724f1c | 2012-09-14 10:36:59 +0800 | [diff] [blame] | 373 | for_each_set_bit(n, &gedr, BITS_PER_LONG) { |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 374 | loop = 1; |
| 375 | |
| 376 | generic_handle_irq(gpio_to_irq(gpio_base + n)); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 377 | } |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 378 | } |
| 379 | } while (loop); |
Chao Xie | 0d2ee5d | 2012-07-31 14:13:09 +0800 | [diff] [blame] | 380 | |
| 381 | chained_irq_exit(chip, desc); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 382 | } |
| 383 | |
Lennert Buytenhek | a3f4c92 | 2010-11-29 11:18:26 +0100 | [diff] [blame] | 384 | static void pxa_ack_muxed_gpio(struct irq_data *d) |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 385 | { |
Haojian Zhuang | 4929f5a | 2011-10-10 16:03:51 +0800 | [diff] [blame] | 386 | int gpio = pxa_irq_to_gpio(d->irq); |
Linus Walleij | a065685 | 2011-06-13 10:42:19 +0200 | [diff] [blame] | 387 | struct pxa_gpio_chip *c = gpio_to_pxachip(gpio); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 388 | |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 389 | writel_relaxed(GPIO_bit(gpio), c->regbase + GEDR_OFFSET); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 390 | } |
| 391 | |
Lennert Buytenhek | a3f4c92 | 2010-11-29 11:18:26 +0100 | [diff] [blame] | 392 | static void pxa_mask_muxed_gpio(struct irq_data *d) |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 393 | { |
Haojian Zhuang | 4929f5a | 2011-10-10 16:03:51 +0800 | [diff] [blame] | 394 | int gpio = pxa_irq_to_gpio(d->irq); |
Linus Walleij | a065685 | 2011-06-13 10:42:19 +0200 | [diff] [blame] | 395 | struct pxa_gpio_chip *c = gpio_to_pxachip(gpio); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 396 | uint32_t grer, gfer; |
| 397 | |
| 398 | c->irq_mask &= ~GPIO_bit(gpio); |
| 399 | |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 400 | grer = readl_relaxed(c->regbase + GRER_OFFSET) & ~GPIO_bit(gpio); |
| 401 | gfer = readl_relaxed(c->regbase + GFER_OFFSET) & ~GPIO_bit(gpio); |
| 402 | writel_relaxed(grer, c->regbase + GRER_OFFSET); |
| 403 | writel_relaxed(gfer, c->regbase + GFER_OFFSET); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 404 | } |
| 405 | |
Robert Jarzmik | b95ace5 | 2012-04-22 13:37:24 +0200 | [diff] [blame] | 406 | static int pxa_gpio_set_wake(struct irq_data *d, unsigned int on) |
| 407 | { |
| 408 | int gpio = pxa_irq_to_gpio(d->irq); |
| 409 | struct pxa_gpio_chip *c = gpio_to_pxachip(gpio); |
| 410 | |
| 411 | if (c->set_wake) |
| 412 | return c->set_wake(gpio, on); |
| 413 | else |
| 414 | return 0; |
| 415 | } |
| 416 | |
Lennert Buytenhek | a3f4c92 | 2010-11-29 11:18:26 +0100 | [diff] [blame] | 417 | static void pxa_unmask_muxed_gpio(struct irq_data *d) |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 418 | { |
Haojian Zhuang | 4929f5a | 2011-10-10 16:03:51 +0800 | [diff] [blame] | 419 | int gpio = pxa_irq_to_gpio(d->irq); |
Linus Walleij | a065685 | 2011-06-13 10:42:19 +0200 | [diff] [blame] | 420 | struct pxa_gpio_chip *c = gpio_to_pxachip(gpio); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 421 | |
| 422 | c->irq_mask |= GPIO_bit(gpio); |
Eric Miao | a8f6fae | 2009-04-21 14:39:07 +0800 | [diff] [blame] | 423 | update_edge_detect(c); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 424 | } |
| 425 | |
| 426 | static struct irq_chip pxa_muxed_gpio_chip = { |
| 427 | .name = "GPIO", |
Lennert Buytenhek | a3f4c92 | 2010-11-29 11:18:26 +0100 | [diff] [blame] | 428 | .irq_ack = pxa_ack_muxed_gpio, |
| 429 | .irq_mask = pxa_mask_muxed_gpio, |
| 430 | .irq_unmask = pxa_unmask_muxed_gpio, |
| 431 | .irq_set_type = pxa_gpio_irq_type, |
Robert Jarzmik | b95ace5 | 2012-04-22 13:37:24 +0200 | [diff] [blame] | 432 | .irq_set_wake = pxa_gpio_set_wake, |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 433 | }; |
| 434 | |
Haojian Zhuang | 478e223 | 2011-10-14 16:44:07 +0800 | [diff] [blame] | 435 | static int pxa_gpio_nums(void) |
| 436 | { |
| 437 | int count = 0; |
| 438 | |
| 439 | #ifdef CONFIG_ARCH_PXA |
| 440 | if (cpu_is_pxa25x()) { |
| 441 | #ifdef CONFIG_CPU_PXA26x |
| 442 | count = 89; |
| 443 | gpio_type = PXA26X_GPIO; |
| 444 | #elif defined(CONFIG_PXA25x) |
| 445 | count = 84; |
| 446 | gpio_type = PXA26X_GPIO; |
| 447 | #endif /* CONFIG_CPU_PXA26x */ |
| 448 | } else if (cpu_is_pxa27x()) { |
| 449 | count = 120; |
| 450 | gpio_type = PXA27X_GPIO; |
Haojian Zhuang | 49ea7fc | 2012-11-15 17:06:06 +0800 | [diff] [blame] | 451 | } else if (cpu_is_pxa93x()) { |
Haojian Zhuang | 478e223 | 2011-10-14 16:44:07 +0800 | [diff] [blame] | 452 | count = 191; |
| 453 | gpio_type = PXA93X_GPIO; |
| 454 | } else if (cpu_is_pxa3xx()) { |
| 455 | count = 127; |
| 456 | gpio_type = PXA3XX_GPIO; |
| 457 | } |
| 458 | #endif /* CONFIG_ARCH_PXA */ |
| 459 | |
| 460 | #ifdef CONFIG_ARCH_MMP |
| 461 | if (cpu_is_pxa168() || cpu_is_pxa910()) { |
| 462 | count = 127; |
| 463 | gpio_type = MMP_GPIO; |
| 464 | } else if (cpu_is_mmp2()) { |
| 465 | count = 191; |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 466 | gpio_type = MMP_GPIO; |
Haojian Zhuang | 478e223 | 2011-10-14 16:44:07 +0800 | [diff] [blame] | 467 | } |
| 468 | #endif /* CONFIG_ARCH_MMP */ |
| 469 | return count; |
| 470 | } |
| 471 | |
Arnd Bergmann | f43e04e | 2012-08-13 14:36:10 +0000 | [diff] [blame] | 472 | #ifdef CONFIG_OF |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 473 | static struct of_device_id pxa_gpio_dt_ids[] = { |
| 474 | { .compatible = "mrvl,pxa-gpio" }, |
| 475 | { .compatible = "mrvl,mmp-gpio", .data = (void *)MMP_GPIO }, |
| 476 | {} |
| 477 | }; |
| 478 | |
| 479 | static int pxa_irq_domain_map(struct irq_domain *d, unsigned int irq, |
| 480 | irq_hw_number_t hw) |
| 481 | { |
| 482 | irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip, |
| 483 | handle_edge_irq); |
| 484 | set_irq_flags(irq, IRQF_VALID | IRQF_PROBE); |
| 485 | return 0; |
| 486 | } |
| 487 | |
| 488 | const struct irq_domain_ops pxa_irq_domain_ops = { |
| 489 | .map = pxa_irq_domain_map, |
Daniel Mack | 7212157 | 2012-07-25 17:35:39 +0200 | [diff] [blame] | 490 | .xlate = irq_domain_xlate_twocell, |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 491 | }; |
| 492 | |
Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 493 | static int pxa_gpio_probe_dt(struct platform_device *pdev) |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 494 | { |
Daniel Mack | 9450be7 | 2012-07-22 16:55:44 +0200 | [diff] [blame] | 495 | int ret, nr_banks, nr_gpios; |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 496 | struct device_node *prev, *next, *np = pdev->dev.of_node; |
| 497 | const struct of_device_id *of_id = |
| 498 | of_match_device(pxa_gpio_dt_ids, &pdev->dev); |
| 499 | |
| 500 | if (!of_id) { |
| 501 | dev_err(&pdev->dev, "Failed to find gpio controller\n"); |
| 502 | return -EFAULT; |
| 503 | } |
| 504 | gpio_type = (int)of_id->data; |
| 505 | |
| 506 | next = of_get_next_child(np, NULL); |
| 507 | prev = next; |
| 508 | if (!next) { |
| 509 | dev_err(&pdev->dev, "Failed to find child gpio node\n"); |
| 510 | ret = -EINVAL; |
| 511 | goto err; |
| 512 | } |
| 513 | for (nr_banks = 1; ; nr_banks++) { |
| 514 | next = of_get_next_child(np, prev); |
| 515 | if (!next) |
| 516 | break; |
| 517 | prev = next; |
| 518 | } |
| 519 | of_node_put(prev); |
| 520 | nr_gpios = nr_banks << 5; |
| 521 | pxa_last_gpio = nr_gpios - 1; |
| 522 | |
| 523 | irq_base = irq_alloc_descs(-1, 0, nr_gpios, 0); |
| 524 | if (irq_base < 0) { |
| 525 | dev_err(&pdev->dev, "Failed to allocate IRQ numbers\n"); |
| 526 | goto err; |
| 527 | } |
| 528 | domain = irq_domain_add_legacy(np, nr_gpios, irq_base, 0, |
| 529 | &pxa_irq_domain_ops, NULL); |
Daniel Mack | 7212157 | 2012-07-25 17:35:39 +0200 | [diff] [blame] | 530 | pxa_gpio_of_node = np; |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 531 | return 0; |
| 532 | err: |
| 533 | iounmap(gpio_reg_base); |
| 534 | return ret; |
| 535 | } |
| 536 | #else |
| 537 | #define pxa_gpio_probe_dt(pdev) (-1) |
| 538 | #endif |
| 539 | |
Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 540 | static int pxa_gpio_probe(struct platform_device *pdev) |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 541 | { |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 542 | struct pxa_gpio_chip *c; |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 543 | struct resource *res; |
Haojian Zhuang | 389eda1 | 2011-10-17 21:26:55 +0800 | [diff] [blame] | 544 | struct clk *clk; |
Robert Jarzmik | b95ace5 | 2012-04-22 13:37:24 +0200 | [diff] [blame] | 545 | struct pxa_gpio_platform_data *info; |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 546 | int gpio, irq, ret, use_of = 0; |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 547 | int irq0 = 0, irq1 = 0, irq_mux, gpio_offset = 0; |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 548 | |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 549 | ret = pxa_gpio_probe_dt(pdev); |
Daniel Mack | 9450be7 | 2012-07-22 16:55:44 +0200 | [diff] [blame] | 550 | if (ret < 0) { |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 551 | pxa_last_gpio = pxa_gpio_nums(); |
Daniel Mack | 9450be7 | 2012-07-22 16:55:44 +0200 | [diff] [blame] | 552 | #ifdef CONFIG_ARCH_PXA |
| 553 | if (gpio_is_pxa_type(gpio_type)) |
| 554 | irq_base = PXA_GPIO_TO_IRQ(0); |
| 555 | #endif |
| 556 | #ifdef CONFIG_ARCH_MMP |
| 557 | if (gpio_is_mmp_type(gpio_type)) |
| 558 | irq_base = MMP_GPIO_TO_IRQ(0); |
| 559 | #endif |
| 560 | } else { |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 561 | use_of = 1; |
Daniel Mack | 9450be7 | 2012-07-22 16:55:44 +0200 | [diff] [blame] | 562 | } |
| 563 | |
Haojian Zhuang | 478e223 | 2011-10-14 16:44:07 +0800 | [diff] [blame] | 564 | if (!pxa_last_gpio) |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 565 | return -EINVAL; |
| 566 | |
| 567 | irq0 = platform_get_irq_byname(pdev, "gpio0"); |
| 568 | irq1 = platform_get_irq_byname(pdev, "gpio1"); |
| 569 | irq_mux = platform_get_irq_byname(pdev, "gpio_mux"); |
| 570 | if ((irq0 > 0 && irq1 <= 0) || (irq0 <= 0 && irq1 > 0) |
| 571 | || (irq_mux <= 0)) |
| 572 | return -EINVAL; |
| 573 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 574 | if (!res) |
| 575 | return -EINVAL; |
| 576 | gpio_reg_base = ioremap(res->start, resource_size(res)); |
| 577 | if (!gpio_reg_base) |
| 578 | return -EINVAL; |
| 579 | |
| 580 | if (irq0 > 0) |
| 581 | gpio_offset = 2; |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 582 | |
Haojian Zhuang | 389eda1 | 2011-10-17 21:26:55 +0800 | [diff] [blame] | 583 | clk = clk_get(&pdev->dev, NULL); |
| 584 | if (IS_ERR(clk)) { |
| 585 | dev_err(&pdev->dev, "Error %ld to get gpio clock\n", |
| 586 | PTR_ERR(clk)); |
| 587 | iounmap(gpio_reg_base); |
| 588 | return PTR_ERR(clk); |
| 589 | } |
Julia Lawall | 6ab49f4 | 2012-08-26 18:00:55 +0200 | [diff] [blame] | 590 | ret = clk_prepare_enable(clk); |
Haojian Zhuang | 389eda1 | 2011-10-17 21:26:55 +0800 | [diff] [blame] | 591 | if (ret) { |
| 592 | clk_put(clk); |
| 593 | iounmap(gpio_reg_base); |
| 594 | return ret; |
| 595 | } |
Haojian Zhuang | 389eda1 | 2011-10-17 21:26:55 +0800 | [diff] [blame] | 596 | |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 597 | /* Initialize GPIO chips */ |
Robert Jarzmik | b95ace5 | 2012-04-22 13:37:24 +0200 | [diff] [blame] | 598 | info = dev_get_platdata(&pdev->dev); |
| 599 | pxa_init_gpio_chip(pxa_last_gpio, info ? info->gpio_set_wake : NULL); |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 600 | |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 601 | /* clear all GPIO edge detects */ |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 602 | for_each_gpio_chip(gpio, c) { |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 603 | writel_relaxed(0, c->regbase + GFER_OFFSET); |
| 604 | writel_relaxed(0, c->regbase + GRER_OFFSET); |
| 605 | writel_relaxed(~0,c->regbase + GEDR_OFFSET); |
Haojian Zhuang | be24168 | 2011-10-17 21:07:15 +0800 | [diff] [blame] | 606 | /* unmask GPIO edge detect for AP side */ |
| 607 | if (gpio_is_mmp_type(gpio_type)) |
| 608 | writel_relaxed(~0, c->regbase + ED_MASK_OFFSET); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 609 | } |
| 610 | |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 611 | if (!use_of) { |
Haojian Zhuang | 87c49e2 | 2011-10-10 14:38:46 +0800 | [diff] [blame] | 612 | #ifdef CONFIG_ARCH_PXA |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 613 | irq = gpio_to_irq(0); |
Thomas Gleixner | f38c02f | 2011-03-24 13:35:09 +0100 | [diff] [blame] | 614 | irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip, |
| 615 | handle_edge_irq); |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 616 | set_irq_flags(irq, IRQF_VALID | IRQF_PROBE); |
Haojian Zhuang | 7a4d507 | 2012-04-13 15:15:45 +0800 | [diff] [blame] | 617 | irq_set_chained_handler(IRQ_GPIO0, pxa_gpio_demux_handler); |
| 618 | |
| 619 | irq = gpio_to_irq(1); |
| 620 | irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip, |
| 621 | handle_edge_irq); |
| 622 | set_irq_flags(irq, IRQF_VALID | IRQF_PROBE); |
| 623 | irq_set_chained_handler(IRQ_GPIO1, pxa_gpio_demux_handler); |
| 624 | #endif |
| 625 | |
| 626 | for (irq = gpio_to_irq(gpio_offset); |
| 627 | irq <= gpio_to_irq(pxa_last_gpio); irq++) { |
| 628 | irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip, |
| 629 | handle_edge_irq); |
| 630 | set_irq_flags(irq, IRQF_VALID | IRQF_PROBE); |
| 631 | } |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 632 | } |
| 633 | |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 634 | irq_set_chained_handler(irq_mux, pxa_gpio_demux_handler); |
| 635 | return 0; |
eric miao | e3630db | 2008-03-04 11:42:26 +0800 | [diff] [blame] | 636 | } |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 637 | |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 638 | static struct platform_driver pxa_gpio_driver = { |
| 639 | .probe = pxa_gpio_probe, |
| 640 | .driver = { |
| 641 | .name = "pxa-gpio", |
Arnd Bergmann | f43e04e | 2012-08-13 14:36:10 +0000 | [diff] [blame] | 642 | .of_match_table = of_match_ptr(pxa_gpio_dt_ids), |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 643 | }, |
| 644 | }; |
Haojian Zhuang | 6c7e660a | 2013-01-23 16:25:45 +0800 | [diff] [blame] | 645 | module_platform_driver(pxa_gpio_driver); |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 646 | |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 647 | #ifdef CONFIG_PM |
Rafael J. Wysocki | 2eaa03b | 2011-04-22 22:03:11 +0200 | [diff] [blame] | 648 | static int pxa_gpio_suspend(void) |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 649 | { |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 650 | struct pxa_gpio_chip *c; |
| 651 | int gpio; |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 652 | |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 653 | for_each_gpio_chip(gpio, c) { |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 654 | c->saved_gplr = readl_relaxed(c->regbase + GPLR_OFFSET); |
| 655 | c->saved_gpdr = readl_relaxed(c->regbase + GPDR_OFFSET); |
| 656 | c->saved_grer = readl_relaxed(c->regbase + GRER_OFFSET); |
| 657 | c->saved_gfer = readl_relaxed(c->regbase + GFER_OFFSET); |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 658 | |
| 659 | /* Clear GPIO transition detect bits */ |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 660 | writel_relaxed(0xffffffff, c->regbase + GEDR_OFFSET); |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 661 | } |
| 662 | return 0; |
| 663 | } |
| 664 | |
Rafael J. Wysocki | 2eaa03b | 2011-04-22 22:03:11 +0200 | [diff] [blame] | 665 | static void pxa_gpio_resume(void) |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 666 | { |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 667 | struct pxa_gpio_chip *c; |
| 668 | int gpio; |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 669 | |
Eric Miao | 0807da5 | 2009-01-07 18:01:51 +0800 | [diff] [blame] | 670 | for_each_gpio_chip(gpio, c) { |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 671 | /* restore level with set/clear */ |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 672 | writel_relaxed( c->saved_gplr, c->regbase + GPSR_OFFSET); |
| 673 | writel_relaxed(~c->saved_gplr, c->regbase + GPCR_OFFSET); |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 674 | |
Haojian Zhuang | df664d2 | 2011-10-14 17:24:03 +0800 | [diff] [blame] | 675 | writel_relaxed(c->saved_grer, c->regbase + GRER_OFFSET); |
| 676 | writel_relaxed(c->saved_gfer, c->regbase + GFER_OFFSET); |
| 677 | writel_relaxed(c->saved_gpdr, c->regbase + GPDR_OFFSET); |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 678 | } |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 679 | } |
| 680 | #else |
| 681 | #define pxa_gpio_suspend NULL |
| 682 | #define pxa_gpio_resume NULL |
| 683 | #endif |
| 684 | |
Rafael J. Wysocki | 2eaa03b | 2011-04-22 22:03:11 +0200 | [diff] [blame] | 685 | struct syscore_ops pxa_gpio_syscore_ops = { |
eric miao | 663707c | 2008-03-04 16:13:58 +0800 | [diff] [blame] | 686 | .suspend = pxa_gpio_suspend, |
| 687 | .resume = pxa_gpio_resume, |
| 688 | }; |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 689 | |
| 690 | static int __init pxa_gpio_sysinit(void) |
| 691 | { |
| 692 | register_syscore_ops(&pxa_gpio_syscore_ops); |
| 693 | return 0; |
| 694 | } |
| 695 | postcore_initcall(pxa_gpio_sysinit); |