blob: 4dd1748a19c6098f88893bd28ed4cbdbd8afce7e [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings0a6f40c2011-02-25 00:01:34 +00004 * Copyright 2006-2010 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11#include <linux/bitops.h>
12#include <linux/delay.h>
13#include <linux/pci.h>
14#include <linux/module.h>
15#include <linux/seq_file.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010016#include <linux/i2c.h>
Ben Hutchingsf31a45d2008-12-12 21:43:33 -080017#include <linux/mii.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010019#include "net_driver.h"
20#include "bitfield.h"
21#include "efx.h"
22#include "mac.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010023#include "spi.h"
Ben Hutchings744093c2009-11-29 15:12:08 +000024#include "nic.h"
Ben Hutchings3e6c4532009-10-23 08:30:36 +000025#include "regs.h"
Ben Hutchings12d00ca2009-10-23 08:30:46 +000026#include "io.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010027#include "phy.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010028#include "workarounds.h"
29
Ben Hutchings89863522009-11-25 16:09:04 +000030/* Hardware control for SFC4000 (aka Falcon). */
Ben Hutchings8ceee662008-04-27 12:55:59 +010031
Ben Hutchings2f7f5732008-12-12 21:34:25 -080032static const unsigned int
33/* "Large" EEPROM device: Atmel AT25640 or similar
34 * 8 KB, 16-bit address, 32 B write block */
35large_eeprom_type = ((13 << SPI_DEV_TYPE_SIZE_LBN)
36 | (2 << SPI_DEV_TYPE_ADDR_LEN_LBN)
37 | (5 << SPI_DEV_TYPE_BLOCK_SIZE_LBN)),
38/* Default flash device: Atmel AT25F1024
39 * 128 KB, 24-bit address, 32 KB erase block, 256 B write block */
40default_flash_type = ((17 << SPI_DEV_TYPE_SIZE_LBN)
41 | (3 << SPI_DEV_TYPE_ADDR_LEN_LBN)
42 | (0x52 << SPI_DEV_TYPE_ERASE_CMD_LBN)
43 | (15 << SPI_DEV_TYPE_ERASE_SIZE_LBN)
44 | (8 << SPI_DEV_TYPE_BLOCK_SIZE_LBN));
45
Ben Hutchings8ceee662008-04-27 12:55:59 +010046/**************************************************************************
47 *
48 * I2C bus - this is a bit-bashing interface using GPIO pins
49 * Note that it uses the output enables to tristate the outputs
50 * SDA is the data pin and SCL is the clock
51 *
52 **************************************************************************
53 */
Ben Hutchings37b5a602008-05-30 22:27:04 +010054static void falcon_setsda(void *data, int state)
Ben Hutchings8ceee662008-04-27 12:55:59 +010055{
Ben Hutchings37b5a602008-05-30 22:27:04 +010056 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +010057 efx_oword_t reg;
58
Ben Hutchings12d00ca2009-10-23 08:30:46 +000059 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000060 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO3_OEN, !state);
Ben Hutchings12d00ca2009-10-23 08:30:46 +000061 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +010062}
63
Ben Hutchings37b5a602008-05-30 22:27:04 +010064static void falcon_setscl(void *data, int state)
Ben Hutchings8ceee662008-04-27 12:55:59 +010065{
Ben Hutchings37b5a602008-05-30 22:27:04 +010066 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +010067 efx_oword_t reg;
68
Ben Hutchings12d00ca2009-10-23 08:30:46 +000069 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000070 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO0_OEN, !state);
Ben Hutchings12d00ca2009-10-23 08:30:46 +000071 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings37b5a602008-05-30 22:27:04 +010072}
73
74static int falcon_getsda(void *data)
75{
76 struct efx_nic *efx = (struct efx_nic *)data;
77 efx_oword_t reg;
78
Ben Hutchings12d00ca2009-10-23 08:30:46 +000079 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000080 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO3_IN);
Ben Hutchings8ceee662008-04-27 12:55:59 +010081}
82
Ben Hutchings37b5a602008-05-30 22:27:04 +010083static int falcon_getscl(void *data)
Ben Hutchings8ceee662008-04-27 12:55:59 +010084{
Ben Hutchings37b5a602008-05-30 22:27:04 +010085 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +010086 efx_oword_t reg;
87
Ben Hutchings12d00ca2009-10-23 08:30:46 +000088 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000089 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO0_IN);
Ben Hutchings8ceee662008-04-27 12:55:59 +010090}
91
Ben Hutchings37b5a602008-05-30 22:27:04 +010092static struct i2c_algo_bit_data falcon_i2c_bit_operations = {
93 .setsda = falcon_setsda,
94 .setscl = falcon_setscl,
Ben Hutchings8ceee662008-04-27 12:55:59 +010095 .getsda = falcon_getsda,
96 .getscl = falcon_getscl,
Ben Hutchings62c78322008-05-30 22:27:46 +010097 .udelay = 5,
Ben Hutchings9dadae62008-07-18 18:59:12 +010098 /* Wait up to 50 ms for slave to let us pull SCL high */
99 .timeout = DIV_ROUND_UP(HZ, 20),
Ben Hutchings8ceee662008-04-27 12:55:59 +0100100};
101
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000102static void falcon_push_irq_moderation(struct efx_channel *channel)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100103{
104 efx_dword_t timer_cmd;
105 struct efx_nic *efx = channel->efx;
106
Ben Hutchings9e393b32011-09-05 07:43:04 +0000107 BUILD_BUG_ON(EFX_IRQ_MOD_MAX > (1 << FRF_AB_TC_TIMER_VAL_WIDTH));
108
Ben Hutchings8ceee662008-04-27 12:55:59 +0100109 /* Set timer register */
110 if (channel->irq_moderation) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100111 EFX_POPULATE_DWORD_2(timer_cmd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000112 FRF_AB_TC_TIMER_MODE,
113 FFE_BB_TIMER_MODE_INT_HLDOFF,
114 FRF_AB_TC_TIMER_VAL,
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000115 channel->irq_moderation - 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100116 } else {
117 EFX_POPULATE_DWORD_2(timer_cmd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000118 FRF_AB_TC_TIMER_MODE,
119 FFE_BB_TIMER_MODE_DIS,
120 FRF_AB_TC_TIMER_VAL, 0);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100121 }
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000122 BUILD_BUG_ON(FR_AA_TIMER_COMMAND_KER != FR_BZ_TIMER_COMMAND_P0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000123 efx_writed_page_locked(efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0,
124 channel->channel);
Ben Hutchings127e6e12009-11-25 16:09:55 +0000125}
126
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000127static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx);
128
Ben Hutchings127e6e12009-11-25 16:09:55 +0000129static void falcon_prepare_flush(struct efx_nic *efx)
130{
131 falcon_deconfigure_mac_wrapper(efx);
132
133 /* Wait for the tx and rx fifo's to get to the next packet boundary
134 * (~1ms without back-pressure), then to drain the remainder of the
135 * fifo's at data path speeds (negligible), with a healthy margin. */
136 msleep(10);
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100137}
138
Ben Hutchings8ceee662008-04-27 12:55:59 +0100139/* Acknowledge a legacy interrupt from Falcon
140 *
141 * This acknowledges a legacy (not MSI) interrupt via INT_ACK_KER_REG.
142 *
143 * Due to SFC bug 3706 (silicon revision <=A1) reads can be duplicated in the
144 * BIU. Interrupt acknowledge is read sensitive so must write instead
145 * (then read to ensure the BIU collector is flushed)
146 *
147 * NB most hardware supports MSI interrupts
148 */
Ben Hutchings152b6a62009-11-29 03:43:56 +0000149inline void falcon_irq_ack_a1(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100150{
151 efx_dword_t reg;
152
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000153 EFX_POPULATE_DWORD_1(reg, FRF_AA_INT_ACK_KER_FIELD, 0xb7eb7e);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000154 efx_writed(efx, &reg, FR_AA_INT_ACK_KER);
155 efx_readd(efx, &reg, FR_AA_WORK_AROUND_BROKEN_PCI_READS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100156}
157
Ben Hutchings8ceee662008-04-27 12:55:59 +0100158
Ben Hutchings152b6a62009-11-29 03:43:56 +0000159irqreturn_t falcon_legacy_interrupt_a1(int irq, void *dev_id)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100160{
Ben Hutchingsd3208b52008-05-16 21:20:00 +0100161 struct efx_nic *efx = dev_id;
162 efx_oword_t *int_ker = efx->irq_status.addr;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100163 int syserr;
164 int queues;
165
166 /* Check to see if this is our interrupt. If it isn't, we
167 * exit without having touched the hardware.
168 */
169 if (unlikely(EFX_OWORD_IS_ZERO(*int_ker))) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000170 netif_vdbg(efx, intr, efx->net_dev,
171 "IRQ %d on CPU %d not for me\n", irq,
172 raw_smp_processor_id());
Ben Hutchings8ceee662008-04-27 12:55:59 +0100173 return IRQ_NONE;
174 }
175 efx->last_irq_cpu = raw_smp_processor_id();
Ben Hutchings62776d02010-06-23 11:30:07 +0000176 netif_vdbg(efx, intr, efx->net_dev,
177 "IRQ %d on CPU %d status " EFX_OWORD_FMT "\n",
178 irq, raw_smp_processor_id(), EFX_OWORD_VAL(*int_ker));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100179
Ben Hutchings8ceee662008-04-27 12:55:59 +0100180 /* Determine interrupting queues, clear interrupt status
181 * register and acknowledge the device interrupt.
182 */
Ben Hutchings674979d2009-11-29 03:42:10 +0000183 BUILD_BUG_ON(FSF_AZ_NET_IVEC_INT_Q_WIDTH > EFX_MAX_CHANNELS);
184 queues = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_INT_Q);
Steve Hodgson63695452010-04-28 09:27:36 +0000185
186 /* Check to see if we have a serious error condition */
187 if (queues & (1U << efx->fatal_irq_level)) {
188 syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
189 if (unlikely(syserr))
190 return efx_nic_fatal_interrupt(efx);
191 }
192
Ben Hutchings8ceee662008-04-27 12:55:59 +0100193 EFX_ZERO_OWORD(*int_ker);
194 wmb(); /* Ensure the vector is cleared before interrupt ack */
195 falcon_irq_ack_a1(efx);
196
Ben Hutchings8313aca2010-09-10 06:41:57 +0000197 if (queues & 1)
198 efx_schedule_channel(efx_get_channel(efx, 0));
199 if (queues & 2)
200 efx_schedule_channel(efx_get_channel(efx, 1));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100201 return IRQ_HANDLED;
202}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100203/**************************************************************************
204 *
205 * EEPROM/flash
206 *
207 **************************************************************************
208 */
209
Ben Hutchings23d30f02008-12-12 21:56:11 -0800210#define FALCON_SPI_MAX_LEN sizeof(efx_oword_t)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100211
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800212static int falcon_spi_poll(struct efx_nic *efx)
213{
214 efx_oword_t reg;
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000215 efx_reado(efx, &reg, FR_AB_EE_SPI_HCMD);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000216 return EFX_OWORD_FIELD(reg, FRF_AB_EE_SPI_HCMD_CMD_EN) ? -EBUSY : 0;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800217}
218
Ben Hutchings8ceee662008-04-27 12:55:59 +0100219/* Wait for SPI command completion */
220static int falcon_spi_wait(struct efx_nic *efx)
221{
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800222 /* Most commands will finish quickly, so we start polling at
223 * very short intervals. Sometimes the command may have to
224 * wait for VPD or expansion ROM access outside of our
225 * control, so we allow up to 100 ms. */
226 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 10);
227 int i;
228
229 for (i = 0; i < 10; i++) {
230 if (!falcon_spi_poll(efx))
231 return 0;
232 udelay(10);
233 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100234
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100235 for (;;) {
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800236 if (!falcon_spi_poll(efx))
Ben Hutchings8ceee662008-04-27 12:55:59 +0100237 return 0;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100238 if (time_after_eq(jiffies, timeout)) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000239 netif_err(efx, hw, efx->net_dev,
240 "timed out waiting for SPI\n");
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100241 return -ETIMEDOUT;
242 }
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800243 schedule_timeout_uninterruptible(1);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100244 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100245}
246
Ben Hutchings76884832009-11-29 15:10:44 +0000247int falcon_spi_cmd(struct efx_nic *efx, const struct efx_spi_device *spi,
Ben Hutchingsf4150722008-11-04 20:34:28 +0000248 unsigned int command, int address,
Ben Hutchings23d30f02008-12-12 21:56:11 -0800249 const void *in, void *out, size_t len)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100250{
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100251 bool addressed = (address >= 0);
252 bool reading = (out != NULL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100253 efx_oword_t reg;
254 int rc;
255
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100256 /* Input validation */
257 if (len > FALCON_SPI_MAX_LEN)
258 return -EINVAL;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100259
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800260 /* Check that previous command is not still running */
261 rc = falcon_spi_poll(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100262 if (rc)
263 return rc;
264
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100265 /* Program address register, if we have an address */
266 if (addressed) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000267 EFX_POPULATE_OWORD_1(reg, FRF_AB_EE_SPI_HADR_ADR, address);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000268 efx_writeo(efx, &reg, FR_AB_EE_SPI_HADR);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100269 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100270
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100271 /* Program data register, if we have data */
272 if (in != NULL) {
273 memcpy(&reg, in, len);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000274 efx_writeo(efx, &reg, FR_AB_EE_SPI_HDATA);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100275 }
276
277 /* Issue read/write command */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100278 EFX_POPULATE_OWORD_7(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000279 FRF_AB_EE_SPI_HCMD_CMD_EN, 1,
280 FRF_AB_EE_SPI_HCMD_SF_SEL, spi->device_id,
281 FRF_AB_EE_SPI_HCMD_DABCNT, len,
282 FRF_AB_EE_SPI_HCMD_READ, reading,
283 FRF_AB_EE_SPI_HCMD_DUBCNT, 0,
284 FRF_AB_EE_SPI_HCMD_ADBCNT,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100285 (addressed ? spi->addr_len : 0),
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000286 FRF_AB_EE_SPI_HCMD_ENC, command);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000287 efx_writeo(efx, &reg, FR_AB_EE_SPI_HCMD);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100288
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100289 /* Wait for read/write to complete */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100290 rc = falcon_spi_wait(efx);
291 if (rc)
292 return rc;
293
294 /* Read data */
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100295 if (out != NULL) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000296 efx_reado(efx, &reg, FR_AB_EE_SPI_HDATA);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100297 memcpy(out, &reg, len);
298 }
299
Ben Hutchings8ceee662008-04-27 12:55:59 +0100300 return 0;
301}
302
Ben Hutchings23d30f02008-12-12 21:56:11 -0800303static size_t
304falcon_spi_write_limit(const struct efx_spi_device *spi, size_t start)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100305{
306 return min(FALCON_SPI_MAX_LEN,
307 (spi->block_size - (start & (spi->block_size - 1))));
308}
309
310static inline u8
311efx_spi_munge_command(const struct efx_spi_device *spi,
312 const u8 command, const unsigned int address)
313{
314 return command | (((address >> 8) & spi->munge_address) << 3);
315}
316
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800317/* Wait up to 10 ms for buffered write completion */
Ben Hutchings76884832009-11-29 15:10:44 +0000318int
319falcon_spi_wait_write(struct efx_nic *efx, const struct efx_spi_device *spi)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100320{
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800321 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 100);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100322 u8 status;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800323 int rc;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100324
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800325 for (;;) {
Ben Hutchings76884832009-11-29 15:10:44 +0000326 rc = falcon_spi_cmd(efx, spi, SPI_RDSR, -1, NULL,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100327 &status, sizeof(status));
328 if (rc)
329 return rc;
330 if (!(status & SPI_STATUS_NRDY))
331 return 0;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800332 if (time_after_eq(jiffies, timeout)) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000333 netif_err(efx, hw, efx->net_dev,
334 "SPI write timeout on device %d"
335 " last status=0x%02x\n",
336 spi->device_id, status);
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800337 return -ETIMEDOUT;
338 }
339 schedule_timeout_uninterruptible(1);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100340 }
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100341}
342
Ben Hutchings76884832009-11-29 15:10:44 +0000343int falcon_spi_read(struct efx_nic *efx, const struct efx_spi_device *spi,
344 loff_t start, size_t len, size_t *retlen, u8 *buffer)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100345{
Ben Hutchings23d30f02008-12-12 21:56:11 -0800346 size_t block_len, pos = 0;
347 unsigned int command;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100348 int rc = 0;
349
350 while (pos < len) {
Ben Hutchings23d30f02008-12-12 21:56:11 -0800351 block_len = min(len - pos, FALCON_SPI_MAX_LEN);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100352
353 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000354 rc = falcon_spi_cmd(efx, spi, command, start + pos, NULL,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100355 buffer + pos, block_len);
356 if (rc)
357 break;
358 pos += block_len;
359
360 /* Avoid locking up the system */
361 cond_resched();
362 if (signal_pending(current)) {
363 rc = -EINTR;
364 break;
365 }
366 }
367
368 if (retlen)
369 *retlen = pos;
370 return rc;
371}
372
Ben Hutchings76884832009-11-29 15:10:44 +0000373int
374falcon_spi_write(struct efx_nic *efx, const struct efx_spi_device *spi,
375 loff_t start, size_t len, size_t *retlen, const u8 *buffer)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100376{
377 u8 verify_buffer[FALCON_SPI_MAX_LEN];
Ben Hutchings23d30f02008-12-12 21:56:11 -0800378 size_t block_len, pos = 0;
379 unsigned int command;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100380 int rc = 0;
381
382 while (pos < len) {
Ben Hutchings76884832009-11-29 15:10:44 +0000383 rc = falcon_spi_cmd(efx, spi, SPI_WREN, -1, NULL, NULL, 0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100384 if (rc)
385 break;
386
Ben Hutchings23d30f02008-12-12 21:56:11 -0800387 block_len = min(len - pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100388 falcon_spi_write_limit(spi, start + pos));
389 command = efx_spi_munge_command(spi, SPI_WRITE, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000390 rc = falcon_spi_cmd(efx, spi, command, start + pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100391 buffer + pos, NULL, block_len);
392 if (rc)
393 break;
394
Ben Hutchings76884832009-11-29 15:10:44 +0000395 rc = falcon_spi_wait_write(efx, spi);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100396 if (rc)
397 break;
398
399 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000400 rc = falcon_spi_cmd(efx, spi, command, start + pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100401 NULL, verify_buffer, block_len);
402 if (memcmp(verify_buffer, buffer + pos, block_len)) {
403 rc = -EIO;
404 break;
405 }
406
407 pos += block_len;
408
409 /* Avoid locking up the system */
410 cond_resched();
411 if (signal_pending(current)) {
412 rc = -EINTR;
413 break;
414 }
415 }
416
417 if (retlen)
418 *retlen = pos;
419 return rc;
420}
421
Ben Hutchings8ceee662008-04-27 12:55:59 +0100422/**************************************************************************
423 *
424 * MAC wrapper
425 *
426 **************************************************************************
427 */
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800428
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000429static void falcon_push_multicast_hash(struct efx_nic *efx)
430{
431 union efx_multicast_hash *mc_hash = &efx->multicast_hash;
432
433 WARN_ON(!mutex_is_locked(&efx->mac_lock));
434
435 efx_writeo(efx, &mc_hash->oword[0], FR_AB_MAC_MC_HASH_REG0);
436 efx_writeo(efx, &mc_hash->oword[1], FR_AB_MAC_MC_HASH_REG1);
437}
438
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000439static void falcon_reset_macs(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100440{
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000441 struct falcon_nic_data *nic_data = efx->nic_data;
442 efx_oword_t reg, mac_ctrl;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100443 int count;
444
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000445 if (efx_nic_rev(efx) < EFX_REV_FALCON_B0) {
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800446 /* It's not safe to use GLB_CTL_REG to reset the
447 * macs, so instead use the internal MAC resets
448 */
Ben Hutchings8fbca792010-09-22 10:00:11 +0000449 EFX_POPULATE_OWORD_1(reg, FRF_AB_XM_CORE_RST, 1);
450 efx_writeo(efx, &reg, FR_AB_XM_GLB_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100451
Ben Hutchings8fbca792010-09-22 10:00:11 +0000452 for (count = 0; count < 10000; count++) {
453 efx_reado(efx, &reg, FR_AB_XM_GLB_CFG);
454 if (EFX_OWORD_FIELD(reg, FRF_AB_XM_CORE_RST) ==
455 0)
456 return;
457 udelay(10);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800458 }
Ben Hutchings8fbca792010-09-22 10:00:11 +0000459
460 netif_err(efx, hw, efx->net_dev,
461 "timed out waiting for XMAC core reset\n");
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800462 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100463
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000464 /* Mac stats will fail whist the TX fifo is draining */
465 WARN_ON(nic_data->stats_disable_count == 0);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100466
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000467 efx_reado(efx, &mac_ctrl, FR_AB_MAC_CTRL);
468 EFX_SET_OWORD_FIELD(mac_ctrl, FRF_BB_TXFIFO_DRAIN_EN, 1);
469 efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100470
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000471 efx_reado(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000472 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGTX, 1);
473 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGRX, 1);
474 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_EM, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000475 efx_writeo(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100476
477 count = 0;
478 while (1) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000479 efx_reado(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000480 if (!EFX_OWORD_FIELD(reg, FRF_AB_RST_XGTX) &&
481 !EFX_OWORD_FIELD(reg, FRF_AB_RST_XGRX) &&
482 !EFX_OWORD_FIELD(reg, FRF_AB_RST_EM)) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000483 netif_dbg(efx, hw, efx->net_dev,
484 "Completed MAC reset after %d loops\n",
485 count);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100486 break;
487 }
488 if (count > 20) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000489 netif_err(efx, hw, efx->net_dev, "MAC reset failed\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +0100490 break;
491 }
492 count++;
493 udelay(10);
494 }
495
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000496 /* Ensure the correct MAC is selected before statistics
497 * are re-enabled by the caller */
498 efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL);
Steve Hodgsonb7b40ee2010-04-28 09:28:10 +0000499
Steve Hodgsonb7b40ee2010-04-28 09:28:10 +0000500 falcon_setup_xaui(efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800501}
502
503void falcon_drain_tx_fifo(struct efx_nic *efx)
504{
505 efx_oword_t reg;
506
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000507 if ((efx_nic_rev(efx) < EFX_REV_FALCON_B0) ||
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800508 (efx->loopback_mode != LOOPBACK_NONE))
509 return;
510
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000511 efx_reado(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800512 /* There is no point in draining more than once */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000513 if (EFX_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN))
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800514 return;
515
516 falcon_reset_macs(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100517}
518
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000519static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100520{
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800521 efx_oword_t reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100522
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000523 if (efx_nic_rev(efx) < EFX_REV_FALCON_B0)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100524 return;
525
526 /* Isolate the MAC -> RX */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000527 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000528 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000529 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100530
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000531 /* Isolate TX -> MAC */
532 falcon_drain_tx_fifo(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100533}
534
535void falcon_reconfigure_mac_wrapper(struct efx_nic *efx)
536{
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000537 struct efx_link_state *link_state = &efx->link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100538 efx_oword_t reg;
Steve Hodgsonfd371e32010-06-01 11:17:51 +0000539 int link_speed, isolate;
540
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100541 isolate = !!ACCESS_ONCE(efx->reset_pending);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100542
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000543 switch (link_state->speed) {
Ben Hutchingsf31a45d2008-12-12 21:43:33 -0800544 case 10000: link_speed = 3; break;
545 case 1000: link_speed = 2; break;
546 case 100: link_speed = 1; break;
547 default: link_speed = 0; break;
548 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100549 /* MAC_LINK_STATUS controls MAC backpressure but doesn't work
550 * as advertised. Disable to ensure packets are not
551 * indefinitely held and TX queue can be flushed at any point
552 * while the link is down. */
553 EFX_POPULATE_OWORD_5(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000554 FRF_AB_MAC_XOFF_VAL, 0xffff /* max pause time */,
555 FRF_AB_MAC_BCAD_ACPT, 1,
556 FRF_AB_MAC_UC_PROM, efx->promiscuous,
557 FRF_AB_MAC_LINK_STATUS, 1, /* always set */
558 FRF_AB_MAC_SPEED, link_speed);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100559 /* On B0, MAC backpressure can be disabled and packets get
560 * discarded. */
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000561 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000562 EFX_SET_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN,
Steve Hodgsonfd371e32010-06-01 11:17:51 +0000563 !link_state->up || isolate);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100564 }
565
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000566 efx_writeo(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100567
568 /* Restore the multicast hash registers. */
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000569 falcon_push_multicast_hash(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100570
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000571 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings4b0d29d2009-11-29 03:42:18 +0000572 /* Enable XOFF signal from RX FIFO (we enabled it during NIC
573 * initialisation but it may read back as 0) */
574 EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100575 /* Unisolate the MAC -> RX */
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000576 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
Steve Hodgsonfd371e32010-06-01 11:17:51 +0000577 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, !isolate);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000578 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100579}
580
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000581static void falcon_stats_request(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100582{
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000583 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100584 efx_oword_t reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100585
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000586 WARN_ON(nic_data->stats_pending);
587 WARN_ON(nic_data->stats_disable_count);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100588
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000589 if (nic_data->stats_dma_done == NULL)
590 return; /* no mac selected */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100591
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000592 *nic_data->stats_dma_done = FALCON_STATS_NOT_DONE;
593 nic_data->stats_pending = true;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100594 wmb(); /* ensure done flag is clear */
595
596 /* Initiate DMA transfer of stats */
597 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000598 FRF_AB_MAC_STAT_DMA_CMD, 1,
599 FRF_AB_MAC_STAT_DMA_ADR,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100600 efx->stats_buffer.dma_addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000601 efx_writeo(efx, &reg, FR_AB_MAC_STAT_DMA);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100602
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000603 mod_timer(&nic_data->stats_timer, round_jiffies_up(jiffies + HZ / 2));
604}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100605
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000606static void falcon_stats_complete(struct efx_nic *efx)
607{
608 struct falcon_nic_data *nic_data = efx->nic_data;
609
610 if (!nic_data->stats_pending)
611 return;
612
613 nic_data->stats_pending = 0;
614 if (*nic_data->stats_dma_done == FALCON_STATS_DONE) {
615 rmb(); /* read the done flag before the stats */
616 efx->mac_op->update_stats(efx);
617 } else {
Ben Hutchings62776d02010-06-23 11:30:07 +0000618 netif_err(efx, hw, efx->net_dev,
619 "timed out waiting for statistics\n");
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000620 }
621}
622
623static void falcon_stats_timer_func(unsigned long context)
624{
625 struct efx_nic *efx = (struct efx_nic *)context;
626 struct falcon_nic_data *nic_data = efx->nic_data;
627
628 spin_lock(&efx->stats_lock);
629
630 falcon_stats_complete(efx);
631 if (nic_data->stats_disable_count == 0)
632 falcon_stats_request(efx);
633
634 spin_unlock(&efx->stats_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100635}
636
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000637static bool falcon_loopback_link_poll(struct efx_nic *efx)
638{
639 struct efx_link_state old_state = efx->link_state;
640
641 WARN_ON(!mutex_is_locked(&efx->mac_lock));
642 WARN_ON(!LOOPBACK_INTERNAL(efx));
643
644 efx->link_state.fd = true;
645 efx->link_state.fc = efx->wanted_fc;
646 efx->link_state.up = true;
Ben Hutchings8fbca792010-09-22 10:00:11 +0000647 efx->link_state.speed = 10000;
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000648
649 return !efx_link_state_equal(&efx->link_state, &old_state);
650}
651
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000652static int falcon_reconfigure_port(struct efx_nic *efx)
653{
654 int rc;
655
656 WARN_ON(efx_nic_rev(efx) > EFX_REV_FALCON_B0);
657
658 /* Poll the PHY link state *before* reconfiguring it. This means we
659 * will pick up the correct speed (in loopback) to select the correct
660 * MAC.
661 */
662 if (LOOPBACK_INTERNAL(efx))
663 falcon_loopback_link_poll(efx);
664 else
665 efx->phy_op->poll(efx);
666
667 falcon_stop_nic_stats(efx);
668 falcon_deconfigure_mac_wrapper(efx);
669
Ben Hutchings8fbca792010-09-22 10:00:11 +0000670 falcon_reset_macs(efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000671
672 efx->phy_op->reconfigure(efx);
673 rc = efx->mac_op->reconfigure(efx);
674 BUG_ON(rc);
675
676 falcon_start_nic_stats(efx);
677
678 /* Synchronise efx->link_state with the kernel */
679 efx_link_status_changed(efx);
680
681 return 0;
682}
683
Ben Hutchings8ceee662008-04-27 12:55:59 +0100684/**************************************************************************
685 *
686 * PHY access via GMII
687 *
688 **************************************************************************
689 */
690
Ben Hutchings8ceee662008-04-27 12:55:59 +0100691/* Wait for GMII access to complete */
692static int falcon_gmii_wait(struct efx_nic *efx)
693{
Ben Hutchings80cb9a02009-11-25 16:08:41 +0000694 efx_oword_t md_stat;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100695 int count;
696
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300697 /* wait up to 50ms - taken max from datasheet */
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800698 for (count = 0; count < 5000; count++) {
Ben Hutchings80cb9a02009-11-25 16:08:41 +0000699 efx_reado(efx, &md_stat, FR_AB_MD_STAT);
700 if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSY) == 0) {
701 if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_LNFL) != 0 ||
702 EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSERR) != 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000703 netif_err(efx, hw, efx->net_dev,
704 "error from GMII access "
705 EFX_OWORD_FMT"\n",
706 EFX_OWORD_VAL(md_stat));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100707 return -EIO;
708 }
709 return 0;
710 }
711 udelay(10);
712 }
Ben Hutchings62776d02010-06-23 11:30:07 +0000713 netif_err(efx, hw, efx->net_dev, "timed out waiting for GMII\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +0100714 return -ETIMEDOUT;
715}
716
Ben Hutchings68e7f452009-04-29 08:05:08 +0000717/* Write an MDIO register of a PHY connected to Falcon. */
718static int falcon_mdio_write(struct net_device *net_dev,
719 int prtad, int devad, u16 addr, u16 value)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100720{
Ben Hutchings767e4682008-09-01 12:43:14 +0100721 struct efx_nic *efx = netdev_priv(net_dev);
Ben Hutchings4833f022010-12-02 13:47:35 +0000722 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100723 efx_oword_t reg;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000724 int rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100725
Ben Hutchings62776d02010-06-23 11:30:07 +0000726 netif_vdbg(efx, hw, efx->net_dev,
727 "writing MDIO %d register %d.%d with 0x%04x\n",
Ben Hutchings68e7f452009-04-29 08:05:08 +0000728 prtad, devad, addr, value);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100729
Ben Hutchings4833f022010-12-02 13:47:35 +0000730 mutex_lock(&nic_data->mdio_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100731
Ben Hutchings68e7f452009-04-29 08:05:08 +0000732 /* Check MDIO not currently being accessed */
733 rc = falcon_gmii_wait(efx);
734 if (rc)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100735 goto out;
736
737 /* Write the address/ID register */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000738 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000739 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100740
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000741 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
742 FRF_AB_MD_DEV_ADR, devad);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000743 efx_writeo(efx, &reg, FR_AB_MD_ID);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100744
745 /* Write data */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000746 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_TXD, value);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000747 efx_writeo(efx, &reg, FR_AB_MD_TXD);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100748
749 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000750 FRF_AB_MD_WRC, 1,
751 FRF_AB_MD_GC, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000752 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100753
754 /* Wait for data to be written */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000755 rc = falcon_gmii_wait(efx);
756 if (rc) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100757 /* Abort the write operation */
758 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000759 FRF_AB_MD_WRC, 0,
760 FRF_AB_MD_GC, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000761 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100762 udelay(10);
763 }
764
Steve Hodgsonab867462009-11-28 05:34:44 +0000765out:
Ben Hutchings4833f022010-12-02 13:47:35 +0000766 mutex_unlock(&nic_data->mdio_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +0000767 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100768}
769
Ben Hutchings68e7f452009-04-29 08:05:08 +0000770/* Read an MDIO register of a PHY connected to Falcon. */
771static int falcon_mdio_read(struct net_device *net_dev,
772 int prtad, int devad, u16 addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100773{
Ben Hutchings767e4682008-09-01 12:43:14 +0100774 struct efx_nic *efx = netdev_priv(net_dev);
Ben Hutchings4833f022010-12-02 13:47:35 +0000775 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100776 efx_oword_t reg;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000777 int rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100778
Ben Hutchings4833f022010-12-02 13:47:35 +0000779 mutex_lock(&nic_data->mdio_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100780
Ben Hutchings68e7f452009-04-29 08:05:08 +0000781 /* Check MDIO not currently being accessed */
782 rc = falcon_gmii_wait(efx);
783 if (rc)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100784 goto out;
785
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000786 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000787 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100788
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000789 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
790 FRF_AB_MD_DEV_ADR, devad);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000791 efx_writeo(efx, &reg, FR_AB_MD_ID);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100792
793 /* Request data to be read */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000794 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_RDC, 1, FRF_AB_MD_GC, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000795 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100796
797 /* Wait for data to become available */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000798 rc = falcon_gmii_wait(efx);
799 if (rc == 0) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000800 efx_reado(efx, &reg, FR_AB_MD_RXD);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000801 rc = EFX_OWORD_FIELD(reg, FRF_AB_MD_RXD);
Ben Hutchings62776d02010-06-23 11:30:07 +0000802 netif_vdbg(efx, hw, efx->net_dev,
803 "read from MDIO %d register %d.%d, got %04x\n",
804 prtad, devad, addr, rc);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100805 } else {
806 /* Abort the read operation */
807 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000808 FRF_AB_MD_RIC, 0,
809 FRF_AB_MD_GC, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000810 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100811
Ben Hutchings62776d02010-06-23 11:30:07 +0000812 netif_dbg(efx, hw, efx->net_dev,
813 "read from MDIO %d register %d.%d, got error %d\n",
814 prtad, devad, addr, rc);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100815 }
816
Steve Hodgsonab867462009-11-28 05:34:44 +0000817out:
Ben Hutchings4833f022010-12-02 13:47:35 +0000818 mutex_unlock(&nic_data->mdio_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +0000819 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100820}
821
Ben Hutchings8ceee662008-04-27 12:55:59 +0100822/* This call is responsible for hooking in the MAC and PHY operations */
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000823static int falcon_probe_port(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100824{
Ben Hutchings8fbca792010-09-22 10:00:11 +0000825 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100826 int rc;
827
Ben Hutchings96c457262009-10-23 08:32:42 +0000828 switch (efx->phy_type) {
829 case PHY_TYPE_SFX7101:
830 efx->phy_op = &falcon_sfx7101_phy_ops;
831 break;
Ben Hutchings96c457262009-10-23 08:32:42 +0000832 case PHY_TYPE_QT2022C2:
833 case PHY_TYPE_QT2025C:
Ben Hutchingsb37b62f2009-10-23 08:33:42 +0000834 efx->phy_op = &falcon_qt202x_phy_ops;
Ben Hutchings96c457262009-10-23 08:32:42 +0000835 break;
Ben Hutchings7e51b432010-09-22 10:00:47 +0000836 case PHY_TYPE_TXC43128:
837 efx->phy_op = &falcon_txc_phy_ops;
838 break;
Ben Hutchings96c457262009-10-23 08:32:42 +0000839 default:
Ben Hutchings62776d02010-06-23 11:30:07 +0000840 netif_err(efx, probe, efx->net_dev, "Unknown PHY type %d\n",
841 efx->phy_type);
Ben Hutchings96c457262009-10-23 08:32:42 +0000842 return -ENODEV;
843 }
844
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000845 /* Fill out MDIO structure and loopback modes */
Ben Hutchings4833f022010-12-02 13:47:35 +0000846 mutex_init(&nic_data->mdio_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +0000847 efx->mdio.mdio_read = falcon_mdio_read;
848 efx->mdio.mdio_write = falcon_mdio_write;
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000849 rc = efx->phy_op->probe(efx);
850 if (rc != 0)
851 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100852
Steve Hodgsonb895d732009-11-28 05:35:00 +0000853 /* Initial assumption */
854 efx->link_state.speed = 10000;
855 efx->link_state.fd = true;
856
Ben Hutchings8ceee662008-04-27 12:55:59 +0100857 /* Hardware flow ctrl. FalconA RX FIFO too small for pause generation */
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000858 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800859 efx->wanted_fc = EFX_FC_RX | EFX_FC_TX;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100860 else
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800861 efx->wanted_fc = EFX_FC_RX;
Steve Hodgson7a6b8f62010-02-03 09:30:38 +0000862 if (efx->mdio.mmds & MDIO_DEVS_AN)
863 efx->wanted_fc |= EFX_FC_AUTO;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100864
865 /* Allocate buffer for stats */
Ben Hutchings152b6a62009-11-29 03:43:56 +0000866 rc = efx_nic_alloc_buffer(efx, &efx->stats_buffer,
867 FALCON_MAC_STATS_SIZE);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100868 if (rc)
869 return rc;
Ben Hutchings62776d02010-06-23 11:30:07 +0000870 netif_dbg(efx, probe, efx->net_dev,
871 "stats buffer at %llx (virt %p phys %llx)\n",
872 (u64)efx->stats_buffer.dma_addr,
873 efx->stats_buffer.addr,
874 (u64)virt_to_phys(efx->stats_buffer.addr));
Ben Hutchings8fbca792010-09-22 10:00:11 +0000875 nic_data->stats_dma_done = efx->stats_buffer.addr + XgDmaDone_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100876
877 return 0;
878}
879
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000880static void falcon_remove_port(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100881{
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000882 efx->phy_op->remove(efx);
Ben Hutchings152b6a62009-11-29 03:43:56 +0000883 efx_nic_free_buffer(efx, &efx->stats_buffer);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100884}
885
Ben Hutchings40641ed2010-12-02 13:47:45 +0000886/* Global events are basically PHY events */
887static bool
888falcon_handle_global_event(struct efx_channel *channel, efx_qword_t *event)
889{
890 struct efx_nic *efx = channel->efx;
Ben Hutchingscef68bd2010-12-02 13:47:51 +0000891 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings40641ed2010-12-02 13:47:45 +0000892
893 if (EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_G_PHY0_INTR) ||
894 EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_XG_PHY0_INTR) ||
895 EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_XFP_PHY0_INTR))
896 /* Ignored */
897 return true;
898
899 if ((efx_nic_rev(efx) == EFX_REV_FALCON_B0) &&
900 EFX_QWORD_FIELD(*event, FSF_BB_GLB_EV_XG_MGT_INTR)) {
Ben Hutchingscef68bd2010-12-02 13:47:51 +0000901 nic_data->xmac_poll_required = true;
Ben Hutchings40641ed2010-12-02 13:47:45 +0000902 return true;
903 }
904
905 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1 ?
906 EFX_QWORD_FIELD(*event, FSF_AA_GLB_EV_RX_RECOVERY) :
907 EFX_QWORD_FIELD(*event, FSF_BB_GLB_EV_RX_RECOVERY)) {
908 netif_err(efx, rx_err, efx->net_dev,
909 "channel %d seen global RX_RESET event. Resetting.\n",
910 channel->channel);
911
912 atomic_inc(&efx->rx_reset);
913 efx_schedule_reset(efx, EFX_WORKAROUND_6555(efx) ?
914 RESET_TYPE_RX_RECOVERY : RESET_TYPE_DISABLE);
915 return true;
916 }
917
918 return false;
919}
920
Ben Hutchings8ceee662008-04-27 12:55:59 +0100921/**************************************************************************
922 *
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100923 * Falcon test code
924 *
925 **************************************************************************/
926
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000927static int
928falcon_read_nvram(struct efx_nic *efx, struct falcon_nvconfig *nvconfig_out)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100929{
Ben Hutchings4de92182010-12-02 13:47:29 +0000930 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100931 struct falcon_nvconfig *nvconfig;
932 struct efx_spi_device *spi;
933 void *region;
934 int rc, magic_num, struct_ver;
935 __le16 *word, *limit;
936 u32 csum;
937
Ben Hutchings4de92182010-12-02 13:47:29 +0000938 if (efx_spi_present(&nic_data->spi_flash))
939 spi = &nic_data->spi_flash;
940 else if (efx_spi_present(&nic_data->spi_eeprom))
941 spi = &nic_data->spi_eeprom;
942 else
Ben Hutchings2f7f5732008-12-12 21:34:25 -0800943 return -EINVAL;
944
Ben Hutchings0a95f562008-11-04 20:33:11 +0000945 region = kmalloc(FALCON_NVCONFIG_END, GFP_KERNEL);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100946 if (!region)
947 return -ENOMEM;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000948 nvconfig = region + FALCON_NVCONFIG_OFFSET;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100949
Ben Hutchings4de92182010-12-02 13:47:29 +0000950 mutex_lock(&nic_data->spi_lock);
Ben Hutchings76884832009-11-29 15:10:44 +0000951 rc = falcon_spi_read(efx, spi, 0, FALCON_NVCONFIG_END, NULL, region);
Ben Hutchings4de92182010-12-02 13:47:29 +0000952 mutex_unlock(&nic_data->spi_lock);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100953 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000954 netif_err(efx, hw, efx->net_dev, "Failed to read %s\n",
Ben Hutchings4de92182010-12-02 13:47:29 +0000955 efx_spi_present(&nic_data->spi_flash) ?
956 "flash" : "EEPROM");
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100957 rc = -EIO;
958 goto out;
959 }
960
961 magic_num = le16_to_cpu(nvconfig->board_magic_num);
962 struct_ver = le16_to_cpu(nvconfig->board_struct_ver);
963
964 rc = -EINVAL;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000965 if (magic_num != FALCON_NVCONFIG_BOARD_MAGIC_NUM) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000966 netif_err(efx, hw, efx->net_dev,
967 "NVRAM bad magic 0x%x\n", magic_num);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100968 goto out;
969 }
970 if (struct_ver < 2) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000971 netif_err(efx, hw, efx->net_dev,
972 "NVRAM has ancient version 0x%x\n", struct_ver);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100973 goto out;
974 } else if (struct_ver < 4) {
975 word = &nvconfig->board_magic_num;
976 limit = (__le16 *) (nvconfig + 1);
977 } else {
978 word = region;
Ben Hutchings0a95f562008-11-04 20:33:11 +0000979 limit = region + FALCON_NVCONFIG_END;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100980 }
981 for (csum = 0; word < limit; ++word)
982 csum += le16_to_cpu(*word);
983
984 if (~csum & 0xffff) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000985 netif_err(efx, hw, efx->net_dev,
986 "NVRAM has incorrect checksum\n");
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100987 goto out;
988 }
989
990 rc = 0;
991 if (nvconfig_out)
992 memcpy(nvconfig_out, nvconfig, sizeof(*nvconfig));
993
994 out:
995 kfree(region);
996 return rc;
997}
998
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000999static int falcon_test_nvram(struct efx_nic *efx)
1000{
1001 return falcon_read_nvram(efx, NULL);
1002}
1003
Ben Hutchings152b6a62009-11-29 03:43:56 +00001004static const struct efx_nic_register_test falcon_b0_register_tests[] = {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001005 { FR_AZ_ADR_REGION,
Steve Hodgson4cddca52010-02-03 09:31:40 +00001006 EFX_OWORD32(0x0003FFFF, 0x0003FFFF, 0x0003FFFF, 0x0003FFFF) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001007 { FR_AZ_RX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001008 EFX_OWORD32(0xFFFFFFFE, 0x00017FFF, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001009 { FR_AZ_TX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001010 EFX_OWORD32(0x7FFF0037, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001011 { FR_AZ_TX_RESERVED,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001012 EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001013 { FR_AB_MAC_CTRL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001014 EFX_OWORD32(0xFFFF0000, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001015 { FR_AZ_SRM_TX_DC_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001016 EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001017 { FR_AZ_RX_DC_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001018 EFX_OWORD32(0x0000000F, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001019 { FR_AZ_RX_DC_PF_WM,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001020 EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001021 { FR_BZ_DP_CTRL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001022 EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001023 { FR_AB_GM_CFG2,
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001024 EFX_OWORD32(0x00007337, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001025 { FR_AB_GMF_CFG0,
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001026 EFX_OWORD32(0x00001F1F, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001027 { FR_AB_XM_GLB_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001028 EFX_OWORD32(0x00000C68, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001029 { FR_AB_XM_TX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001030 EFX_OWORD32(0x00080164, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001031 { FR_AB_XM_RX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001032 EFX_OWORD32(0x07100A0C, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001033 { FR_AB_XM_RX_PARAM,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001034 EFX_OWORD32(0x00001FF8, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001035 { FR_AB_XM_FC,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001036 EFX_OWORD32(0xFFFF0001, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001037 { FR_AB_XM_ADR_LO,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001038 EFX_OWORD32(0xFFFFFFFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001039 { FR_AB_XX_SD_CTL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001040 EFX_OWORD32(0x0003FF0F, 0x00000000, 0x00000000, 0x00000000) },
1041};
1042
Ben Hutchings152b6a62009-11-29 03:43:56 +00001043static int falcon_b0_test_registers(struct efx_nic *efx)
1044{
1045 return efx_nic_test_registers(efx, falcon_b0_register_tests,
1046 ARRAY_SIZE(falcon_b0_register_tests));
1047}
1048
Ben Hutchings8ceee662008-04-27 12:55:59 +01001049/**************************************************************************
1050 *
1051 * Device reset
1052 *
1053 **************************************************************************
1054 */
1055
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001056static enum reset_type falcon_map_reset_reason(enum reset_type reason)
1057{
1058 switch (reason) {
1059 case RESET_TYPE_RX_RECOVERY:
1060 case RESET_TYPE_RX_DESC_FETCH:
1061 case RESET_TYPE_TX_DESC_FETCH:
1062 case RESET_TYPE_TX_SKIP:
1063 /* These can occasionally occur due to hardware bugs.
1064 * We try to reset without disrupting the link.
1065 */
1066 return RESET_TYPE_INVISIBLE;
1067 default:
1068 return RESET_TYPE_ALL;
1069 }
1070}
1071
1072static int falcon_map_reset_flags(u32 *flags)
1073{
1074 enum {
1075 FALCON_RESET_INVISIBLE = (ETH_RESET_DMA | ETH_RESET_FILTER |
1076 ETH_RESET_OFFLOAD | ETH_RESET_MAC),
1077 FALCON_RESET_ALL = FALCON_RESET_INVISIBLE | ETH_RESET_PHY,
1078 FALCON_RESET_WORLD = FALCON_RESET_ALL | ETH_RESET_IRQ,
1079 };
1080
1081 if ((*flags & FALCON_RESET_WORLD) == FALCON_RESET_WORLD) {
1082 *flags &= ~FALCON_RESET_WORLD;
1083 return RESET_TYPE_WORLD;
1084 }
1085
1086 if ((*flags & FALCON_RESET_ALL) == FALCON_RESET_ALL) {
1087 *flags &= ~FALCON_RESET_ALL;
1088 return RESET_TYPE_ALL;
1089 }
1090
1091 if ((*flags & FALCON_RESET_INVISIBLE) == FALCON_RESET_INVISIBLE) {
1092 *flags &= ~FALCON_RESET_INVISIBLE;
1093 return RESET_TYPE_INVISIBLE;
1094 }
1095
1096 return -EINVAL;
1097}
1098
Ben Hutchings8ceee662008-04-27 12:55:59 +01001099/* Resets NIC to known state. This routine must be called in process
1100 * context and is allowed to sleep. */
Ben Hutchings4de92182010-12-02 13:47:29 +00001101static int __falcon_reset_hw(struct efx_nic *efx, enum reset_type method)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001102{
1103 struct falcon_nic_data *nic_data = efx->nic_data;
1104 efx_oword_t glb_ctl_reg_ker;
1105 int rc;
1106
Ben Hutchings62776d02010-06-23 11:30:07 +00001107 netif_dbg(efx, hw, efx->net_dev, "performing %s hardware reset\n",
1108 RESET_TYPE(method));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001109
1110 /* Initiate device reset */
1111 if (method == RESET_TYPE_WORLD) {
1112 rc = pci_save_state(efx->pci_dev);
1113 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001114 netif_err(efx, drv, efx->net_dev,
1115 "failed to backup PCI state of primary "
1116 "function prior to hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001117 goto fail1;
1118 }
Ben Hutchings152b6a62009-11-29 03:43:56 +00001119 if (efx_nic_is_dual_func(efx)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001120 rc = pci_save_state(nic_data->pci_dev2);
1121 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001122 netif_err(efx, drv, efx->net_dev,
1123 "failed to backup PCI state of "
1124 "secondary function prior to "
1125 "hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001126 goto fail2;
1127 }
1128 }
1129
1130 EFX_POPULATE_OWORD_2(glb_ctl_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001131 FRF_AB_EXT_PHY_RST_DUR,
1132 FFE_AB_EXT_PHY_RST_DUR_10240US,
1133 FRF_AB_SWRST, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001134 } else {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001135 EFX_POPULATE_OWORD_7(glb_ctl_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001136 /* exclude PHY from "invisible" reset */
1137 FRF_AB_EXT_PHY_RST_CTL,
1138 method == RESET_TYPE_INVISIBLE,
1139 /* exclude EEPROM/flash and PCIe */
1140 FRF_AB_PCIE_CORE_RST_CTL, 1,
1141 FRF_AB_PCIE_NSTKY_RST_CTL, 1,
1142 FRF_AB_PCIE_SD_RST_CTL, 1,
1143 FRF_AB_EE_RST_CTL, 1,
1144 FRF_AB_EXT_PHY_RST_DUR,
1145 FFE_AB_EXT_PHY_RST_DUR_10240US,
1146 FRF_AB_SWRST, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001147 }
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001148 efx_writeo(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001149
Ben Hutchings62776d02010-06-23 11:30:07 +00001150 netif_dbg(efx, hw, efx->net_dev, "waiting for hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001151 schedule_timeout_uninterruptible(HZ / 20);
1152
1153 /* Restore PCI configuration if needed */
1154 if (method == RESET_TYPE_WORLD) {
Jon Mason1d3c16a2010-11-30 17:43:26 -06001155 if (efx_nic_is_dual_func(efx))
1156 pci_restore_state(nic_data->pci_dev2);
1157 pci_restore_state(efx->pci_dev);
Ben Hutchings62776d02010-06-23 11:30:07 +00001158 netif_dbg(efx, drv, efx->net_dev,
1159 "successfully restored PCI config\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001160 }
1161
1162 /* Assert that reset complete */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001163 efx_reado(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001164 if (EFX_OWORD_FIELD(glb_ctl_reg_ker, FRF_AB_SWRST) != 0) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001165 rc = -ETIMEDOUT;
Ben Hutchings62776d02010-06-23 11:30:07 +00001166 netif_err(efx, hw, efx->net_dev,
1167 "timed out waiting for hardware reset\n");
Jon Mason1d3c16a2010-11-30 17:43:26 -06001168 goto fail3;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001169 }
Ben Hutchings62776d02010-06-23 11:30:07 +00001170 netif_dbg(efx, hw, efx->net_dev, "hardware reset complete\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001171
1172 return 0;
1173
1174 /* pci_save_state() and pci_restore_state() MUST be called in pairs */
1175fail2:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001176 pci_restore_state(efx->pci_dev);
1177fail1:
Jon Mason1d3c16a2010-11-30 17:43:26 -06001178fail3:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001179 return rc;
1180}
1181
Ben Hutchings4de92182010-12-02 13:47:29 +00001182static int falcon_reset_hw(struct efx_nic *efx, enum reset_type method)
1183{
1184 struct falcon_nic_data *nic_data = efx->nic_data;
1185 int rc;
1186
1187 mutex_lock(&nic_data->spi_lock);
1188 rc = __falcon_reset_hw(efx, method);
1189 mutex_unlock(&nic_data->spi_lock);
1190
1191 return rc;
1192}
1193
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001194static void falcon_monitor(struct efx_nic *efx)
Ben Hutchingsfe758202009-11-25 16:11:45 +00001195{
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001196 bool link_changed;
Ben Hutchingsfe758202009-11-25 16:11:45 +00001197 int rc;
1198
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001199 BUG_ON(!mutex_is_locked(&efx->mac_lock));
1200
Ben Hutchingsfe758202009-11-25 16:11:45 +00001201 rc = falcon_board(efx)->type->monitor(efx);
1202 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001203 netif_err(efx, hw, efx->net_dev,
1204 "Board sensor %s; shutting down PHY\n",
1205 (rc == -ERANGE) ? "reported fault" : "failed");
Ben Hutchingsfe758202009-11-25 16:11:45 +00001206 efx->phy_mode |= PHY_MODE_LOW_POWER;
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001207 rc = __efx_reconfigure_port(efx);
1208 WARN_ON(rc);
Ben Hutchingsfe758202009-11-25 16:11:45 +00001209 }
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001210
1211 if (LOOPBACK_INTERNAL(efx))
1212 link_changed = falcon_loopback_link_poll(efx);
1213 else
1214 link_changed = efx->phy_op->poll(efx);
1215
1216 if (link_changed) {
1217 falcon_stop_nic_stats(efx);
1218 falcon_deconfigure_mac_wrapper(efx);
1219
Ben Hutchings8fbca792010-09-22 10:00:11 +00001220 falcon_reset_macs(efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001221 rc = efx->mac_op->reconfigure(efx);
1222 BUG_ON(rc);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001223
1224 falcon_start_nic_stats(efx);
1225
1226 efx_link_status_changed(efx);
1227 }
1228
Ben Hutchings8fbca792010-09-22 10:00:11 +00001229 falcon_poll_xmac(efx);
Ben Hutchingsfe758202009-11-25 16:11:45 +00001230}
1231
Ben Hutchings8ceee662008-04-27 12:55:59 +01001232/* Zeroes out the SRAM contents. This routine must be called in
1233 * process context and is allowed to sleep.
1234 */
1235static int falcon_reset_sram(struct efx_nic *efx)
1236{
1237 efx_oword_t srm_cfg_reg_ker, gpio_cfg_reg_ker;
1238 int count;
1239
1240 /* Set the SRAM wake/sleep GPIO appropriately. */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001241 efx_reado(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001242 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OEN, 1);
1243 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OUT, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001244 efx_writeo(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001245
1246 /* Initiate SRAM reset */
1247 EFX_POPULATE_OWORD_2(srm_cfg_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001248 FRF_AZ_SRM_INIT_EN, 1,
1249 FRF_AZ_SRM_NB_SZ, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001250 efx_writeo(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001251
1252 /* Wait for SRAM reset to complete */
1253 count = 0;
1254 do {
Ben Hutchings62776d02010-06-23 11:30:07 +00001255 netif_dbg(efx, hw, efx->net_dev,
1256 "waiting for SRAM reset (attempt %d)...\n", count);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001257
1258 /* SRAM reset is slow; expect around 16ms */
1259 schedule_timeout_uninterruptible(HZ / 50);
1260
1261 /* Check for reset complete */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001262 efx_reado(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001263 if (!EFX_OWORD_FIELD(srm_cfg_reg_ker, FRF_AZ_SRM_INIT_EN)) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001264 netif_dbg(efx, hw, efx->net_dev,
1265 "SRAM reset complete\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001266
1267 return 0;
1268 }
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001269 } while (++count < 20); /* wait up to 0.4 sec */
Ben Hutchings8ceee662008-04-27 12:55:59 +01001270
Ben Hutchings62776d02010-06-23 11:30:07 +00001271 netif_err(efx, hw, efx->net_dev, "timed out waiting for SRAM reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001272 return -ETIMEDOUT;
1273}
1274
Ben Hutchings4de92182010-12-02 13:47:29 +00001275static void falcon_spi_device_init(struct efx_nic *efx,
1276 struct efx_spi_device *spi_device,
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001277 unsigned int device_id, u32 device_type)
1278{
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001279 if (device_type != 0) {
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001280 spi_device->device_id = device_id;
1281 spi_device->size =
1282 1 << SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_SIZE);
1283 spi_device->addr_len =
1284 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ADDR_LEN);
1285 spi_device->munge_address = (spi_device->size == 1 << 9 &&
1286 spi_device->addr_len == 1);
Ben Hutchingsf4150722008-11-04 20:34:28 +00001287 spi_device->erase_command =
1288 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ERASE_CMD);
1289 spi_device->erase_size =
1290 1 << SPI_DEV_TYPE_FIELD(device_type,
1291 SPI_DEV_TYPE_ERASE_SIZE);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001292 spi_device->block_size =
1293 1 << SPI_DEV_TYPE_FIELD(device_type,
1294 SPI_DEV_TYPE_BLOCK_SIZE);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001295 } else {
Ben Hutchings4de92182010-12-02 13:47:29 +00001296 spi_device->size = 0;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001297 }
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001298}
1299
Ben Hutchings8ceee662008-04-27 12:55:59 +01001300/* Extract non-volatile configuration */
1301static int falcon_probe_nvconfig(struct efx_nic *efx)
1302{
Ben Hutchings4de92182010-12-02 13:47:29 +00001303 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001304 struct falcon_nvconfig *nvconfig;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001305 int rc;
1306
Ben Hutchings8ceee662008-04-27 12:55:59 +01001307 nvconfig = kmalloc(sizeof(*nvconfig), GFP_KERNEL);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001308 if (!nvconfig)
1309 return -ENOMEM;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001310
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001311 rc = falcon_read_nvram(efx, nvconfig);
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001312 if (rc)
Ben Hutchings4de92182010-12-02 13:47:29 +00001313 goto out;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001314
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001315 efx->phy_type = nvconfig->board_v2.port0_phy_type;
1316 efx->mdio.prtad = nvconfig->board_v2.port0_phy_addr;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001317
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001318 if (le16_to_cpu(nvconfig->board_struct_ver) >= 3) {
Ben Hutchings4de92182010-12-02 13:47:29 +00001319 falcon_spi_device_init(
1320 efx, &nic_data->spi_flash, FFE_AB_SPI_DEVICE_FLASH,
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001321 le32_to_cpu(nvconfig->board_v3
1322 .spi_device_type[FFE_AB_SPI_DEVICE_FLASH]));
Ben Hutchings4de92182010-12-02 13:47:29 +00001323 falcon_spi_device_init(
1324 efx, &nic_data->spi_eeprom, FFE_AB_SPI_DEVICE_EEPROM,
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001325 le32_to_cpu(nvconfig->board_v3
1326 .spi_device_type[FFE_AB_SPI_DEVICE_EEPROM]));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001327 }
1328
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001329 /* Read the MAC addresses */
Ben Hutchings7e300bc2010-12-02 13:48:28 +00001330 memcpy(efx->net_dev->perm_addr, nvconfig->mac_address[0], ETH_ALEN);
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001331
Ben Hutchings62776d02010-06-23 11:30:07 +00001332 netif_dbg(efx, probe, efx->net_dev, "PHY is %d phy_id %d\n",
1333 efx->phy_type, efx->mdio.prtad);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001334
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001335 rc = falcon_probe_board(efx,
1336 le16_to_cpu(nvconfig->board_v2.board_revision));
Ben Hutchings4de92182010-12-02 13:47:29 +00001337out:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001338 kfree(nvconfig);
1339 return rc;
1340}
1341
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001342/* Probe all SPI devices on the NIC */
1343static void falcon_probe_spi_devices(struct efx_nic *efx)
1344{
Ben Hutchings4de92182010-12-02 13:47:29 +00001345 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001346 efx_oword_t nic_stat, gpio_ctl, ee_vpd_cfg;
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001347 int boot_dev;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001348
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001349 efx_reado(efx, &gpio_ctl, FR_AB_GPIO_CTL);
1350 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
1351 efx_reado(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001352
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001353 if (EFX_OWORD_FIELD(gpio_ctl, FRF_AB_GPIO3_PWRUP_VALUE)) {
1354 boot_dev = (EFX_OWORD_FIELD(nic_stat, FRF_AB_SF_PRST) ?
1355 FFE_AB_SPI_DEVICE_FLASH : FFE_AB_SPI_DEVICE_EEPROM);
Ben Hutchings62776d02010-06-23 11:30:07 +00001356 netif_dbg(efx, probe, efx->net_dev, "Booted from %s\n",
1357 boot_dev == FFE_AB_SPI_DEVICE_FLASH ?
1358 "flash" : "EEPROM");
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001359 } else {
1360 /* Disable VPD and set clock dividers to safe
1361 * values for initial programming. */
1362 boot_dev = -1;
Ben Hutchings62776d02010-06-23 11:30:07 +00001363 netif_dbg(efx, probe, efx->net_dev,
1364 "Booted from internal ASIC settings;"
1365 " setting SPI config\n");
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001366 EFX_POPULATE_OWORD_3(ee_vpd_cfg, FRF_AB_EE_VPD_EN, 0,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001367 /* 125 MHz / 7 ~= 20 MHz */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001368 FRF_AB_EE_SF_CLOCK_DIV, 7,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001369 /* 125 MHz / 63 ~= 2 MHz */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001370 FRF_AB_EE_EE_CLOCK_DIV, 63);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001371 efx_writeo(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001372 }
1373
Ben Hutchings4de92182010-12-02 13:47:29 +00001374 mutex_init(&nic_data->spi_lock);
1375
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001376 if (boot_dev == FFE_AB_SPI_DEVICE_FLASH)
Ben Hutchings4de92182010-12-02 13:47:29 +00001377 falcon_spi_device_init(efx, &nic_data->spi_flash,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001378 FFE_AB_SPI_DEVICE_FLASH,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001379 default_flash_type);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001380 if (boot_dev == FFE_AB_SPI_DEVICE_EEPROM)
Ben Hutchings4de92182010-12-02 13:47:29 +00001381 falcon_spi_device_init(efx, &nic_data->spi_eeprom,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001382 FFE_AB_SPI_DEVICE_EEPROM,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001383 large_eeprom_type);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001384}
1385
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001386static int falcon_probe_nic(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001387{
1388 struct falcon_nic_data *nic_data;
Ben Hutchingse775fb92009-11-23 16:06:02 +00001389 struct falcon_board *board;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001390 int rc;
1391
Ben Hutchings8ceee662008-04-27 12:55:59 +01001392 /* Allocate storage for hardware specific data */
1393 nic_data = kzalloc(sizeof(*nic_data), GFP_KERNEL);
Ben Hutchings88c59422008-09-03 15:07:50 +01001394 if (!nic_data)
1395 return -ENOMEM;
Ben Hutchings5daab962008-05-16 21:19:43 +01001396 efx->nic_data = nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001397
Ben Hutchings57849462009-11-29 15:08:21 +00001398 rc = -ENODEV;
1399
1400 if (efx_nic_fpga_ver(efx) != 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001401 netif_err(efx, probe, efx->net_dev,
1402 "Falcon FPGA not supported\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001403 goto fail1;
Ben Hutchings57849462009-11-29 15:08:21 +00001404 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001405
Ben Hutchings57849462009-11-29 15:08:21 +00001406 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
1407 efx_oword_t nic_stat;
1408 struct pci_dev *dev;
1409 u8 pci_rev = efx->pci_dev->revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001410
Ben Hutchings57849462009-11-29 15:08:21 +00001411 if ((pci_rev == 0xff) || (pci_rev == 0)) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001412 netif_err(efx, probe, efx->net_dev,
1413 "Falcon rev A0 not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00001414 goto fail1;
1415 }
1416 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
1417 if (EFX_OWORD_FIELD(nic_stat, FRF_AB_STRAP_10G) == 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001418 netif_err(efx, probe, efx->net_dev,
1419 "Falcon rev A1 1G not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00001420 goto fail1;
1421 }
1422 if (EFX_OWORD_FIELD(nic_stat, FRF_AA_STRAP_PCIE) == 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001423 netif_err(efx, probe, efx->net_dev,
1424 "Falcon rev A1 PCI-X not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00001425 goto fail1;
1426 }
1427
1428 dev = pci_dev_get(efx->pci_dev);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001429 while ((dev = pci_get_device(EFX_VENDID_SFC, FALCON_A_S_DEVID,
1430 dev))) {
1431 if (dev->bus == efx->pci_dev->bus &&
1432 dev->devfn == efx->pci_dev->devfn + 1) {
1433 nic_data->pci_dev2 = dev;
1434 break;
1435 }
1436 }
1437 if (!nic_data->pci_dev2) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001438 netif_err(efx, probe, efx->net_dev,
1439 "failed to find secondary function\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001440 rc = -ENODEV;
1441 goto fail2;
1442 }
1443 }
1444
1445 /* Now we can reset the NIC */
Ben Hutchings4de92182010-12-02 13:47:29 +00001446 rc = __falcon_reset_hw(efx, RESET_TYPE_ALL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001447 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001448 netif_err(efx, probe, efx->net_dev, "failed to reset NIC\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001449 goto fail3;
1450 }
1451
1452 /* Allocate memory for INT_KER */
Ben Hutchings152b6a62009-11-29 03:43:56 +00001453 rc = efx_nic_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001454 if (rc)
1455 goto fail4;
1456 BUG_ON(efx->irq_status.dma_addr & 0x0f);
1457
Ben Hutchings62776d02010-06-23 11:30:07 +00001458 netif_dbg(efx, probe, efx->net_dev,
1459 "INT_KER at %llx (virt %p phys %llx)\n",
1460 (u64)efx->irq_status.dma_addr,
1461 efx->irq_status.addr,
1462 (u64)virt_to_phys(efx->irq_status.addr));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001463
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001464 falcon_probe_spi_devices(efx);
1465
Ben Hutchings8ceee662008-04-27 12:55:59 +01001466 /* Read in the non-volatile configuration */
1467 rc = falcon_probe_nvconfig(efx);
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001468 if (rc) {
1469 if (rc == -EINVAL)
1470 netif_err(efx, probe, efx->net_dev, "NVRAM is invalid\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001471 goto fail5;
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001472 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001473
Ben Hutchings37b5a602008-05-30 22:27:04 +01001474 /* Initialise I2C adapter */
Ben Hutchingse775fb92009-11-23 16:06:02 +00001475 board = falcon_board(efx);
1476 board->i2c_adap.owner = THIS_MODULE;
1477 board->i2c_data = falcon_i2c_bit_operations;
1478 board->i2c_data.data = efx;
1479 board->i2c_adap.algo_data = &board->i2c_data;
1480 board->i2c_adap.dev.parent = &efx->pci_dev->dev;
1481 strlcpy(board->i2c_adap.name, "SFC4000 GPIO",
1482 sizeof(board->i2c_adap.name));
1483 rc = i2c_bit_add_bus(&board->i2c_adap);
Ben Hutchings37b5a602008-05-30 22:27:04 +01001484 if (rc)
1485 goto fail5;
1486
Ben Hutchings44838a42009-11-25 16:09:41 +00001487 rc = falcon_board(efx)->type->init(efx);
Ben Hutchings278c0622009-11-23 16:05:12 +00001488 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001489 netif_err(efx, probe, efx->net_dev,
1490 "failed to initialise board\n");
Ben Hutchings278c0622009-11-23 16:05:12 +00001491 goto fail6;
1492 }
1493
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001494 nic_data->stats_disable_count = 1;
1495 setup_timer(&nic_data->stats_timer, &falcon_stats_timer_func,
1496 (unsigned long)efx);
1497
Ben Hutchings8ceee662008-04-27 12:55:59 +01001498 return 0;
1499
Ben Hutchings278c0622009-11-23 16:05:12 +00001500 fail6:
Ben Hutchingse775fb92009-11-23 16:06:02 +00001501 BUG_ON(i2c_del_adapter(&board->i2c_adap));
1502 memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001503 fail5:
Ben Hutchings152b6a62009-11-29 03:43:56 +00001504 efx_nic_free_buffer(efx, &efx->irq_status);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001505 fail4:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001506 fail3:
1507 if (nic_data->pci_dev2) {
1508 pci_dev_put(nic_data->pci_dev2);
1509 nic_data->pci_dev2 = NULL;
1510 }
1511 fail2:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001512 fail1:
1513 kfree(efx->nic_data);
1514 return rc;
1515}
1516
Ben Hutchings56241ce2009-10-23 08:30:06 +00001517static void falcon_init_rx_cfg(struct efx_nic *efx)
1518{
1519 /* Prior to Siena the RX DMA engine will split each frame at
1520 * intervals of RX_USR_BUF_SIZE (32-byte units). We set it to
1521 * be so large that that never happens. */
1522 const unsigned huge_buf_size = (3 * 4096) >> 5;
1523 /* RX control FIFO thresholds (32 entries) */
1524 const unsigned ctrl_xon_thr = 20;
1525 const unsigned ctrl_xoff_thr = 25;
Ben Hutchings56241ce2009-10-23 08:30:06 +00001526 efx_oword_t reg;
1527
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001528 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001529 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
Ben Hutchings625b4512009-10-23 08:30:17 +00001530 /* Data FIFO size is 5.5K */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001531 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_DESC_PUSH_EN, 0);
1532 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_USR_BUF_SIZE,
1533 huge_buf_size);
Ben Hutchings5fb6b062011-02-24 19:30:41 +00001534 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_MAC_TH, 512 >> 8);
1535 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_MAC_TH, 2048 >> 8);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001536 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_TX_TH, ctrl_xon_thr);
1537 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_TX_TH, ctrl_xoff_thr);
Ben Hutchings56241ce2009-10-23 08:30:06 +00001538 } else {
Ben Hutchings625b4512009-10-23 08:30:17 +00001539 /* Data FIFO size is 80K; register fields moved */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001540 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_DESC_PUSH_EN, 0);
1541 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_USR_BUF_SIZE,
1542 huge_buf_size);
Ben Hutchings5fb6b062011-02-24 19:30:41 +00001543 /* Send XON and XOFF at ~3 * max MTU away from empty/full */
1544 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_MAC_TH, 27648 >> 8);
1545 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_MAC_TH, 54272 >> 8);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001546 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_TX_TH, ctrl_xon_thr);
1547 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_TX_TH, ctrl_xoff_thr);
1548 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 1);
Ben Hutchings477e54e2010-06-25 07:05:56 +00001549
1550 /* Enable hash insertion. This is broken for the
1551 * 'Falcon' hash so also select Toeplitz TCP/IPv4 and
1552 * IPv4 hashes. */
1553 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_HASH_INSRT_HDR, 1);
1554 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_HASH_ALG, 1);
1555 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_IP_HASH, 1);
Ben Hutchings56241ce2009-10-23 08:30:06 +00001556 }
Ben Hutchings4b0d29d2009-11-29 03:42:18 +00001557 /* Always enable XOFF signal from RX FIFO. We enable
1558 * or disable transmission of pause frames at the MAC. */
1559 EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001560 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings56241ce2009-10-23 08:30:06 +00001561}
1562
Ben Hutchings152b6a62009-11-29 03:43:56 +00001563/* This call performs hardware-specific global initialisation, such as
1564 * defining the descriptor cache sizes and number of RSS channels.
1565 * It does not set up any buffers, descriptor rings or event queues.
1566 */
1567static int falcon_init_nic(struct efx_nic *efx)
1568{
1569 efx_oword_t temp;
1570 int rc;
1571
1572 /* Use on-chip SRAM */
1573 efx_reado(efx, &temp, FR_AB_NIC_STAT);
1574 EFX_SET_OWORD_FIELD(temp, FRF_AB_ONCHIP_SRAM, 1);
1575 efx_writeo(efx, &temp, FR_AB_NIC_STAT);
1576
Ben Hutchings152b6a62009-11-29 03:43:56 +00001577 rc = falcon_reset_sram(efx);
1578 if (rc)
1579 return rc;
1580
1581 /* Clear the parity enables on the TX data fifos as
1582 * they produce false parity errors because of timing issues
1583 */
1584 if (EFX_WORKAROUND_5129(efx)) {
1585 efx_reado(efx, &temp, FR_AZ_CSR_SPARE);
1586 EFX_SET_OWORD_FIELD(temp, FRF_AB_MEM_PERR_EN_TX_DATA, 0);
1587 efx_writeo(efx, &temp, FR_AZ_CSR_SPARE);
1588 }
1589
1590 if (EFX_WORKAROUND_7244(efx)) {
1591 efx_reado(efx, &temp, FR_BZ_RX_FILTER_CTL);
1592 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_FULL_SRCH_LIMIT, 8);
1593 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_WILD_SRCH_LIMIT, 8);
1594 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_FULL_SRCH_LIMIT, 8);
1595 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_WILD_SRCH_LIMIT, 8);
1596 efx_writeo(efx, &temp, FR_BZ_RX_FILTER_CTL);
1597 }
1598
1599 /* XXX This is documented only for Falcon A0/A1 */
1600 /* Setup RX. Wait for descriptor is broken and must
1601 * be disabled. RXDP recovery shouldn't be needed, but is.
1602 */
1603 efx_reado(efx, &temp, FR_AA_RX_SELF_RST);
1604 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_NODESC_WAIT_DIS, 1);
1605 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_SELF_RST_EN, 1);
1606 if (EFX_WORKAROUND_5583(efx))
1607 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_ISCSI_DIS, 1);
1608 efx_writeo(efx, &temp, FR_AA_RX_SELF_RST);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001609
1610 /* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16
1611 * descriptors (which is bad).
1612 */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001613 efx_reado(efx, &temp, FR_AZ_TX_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001614 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001615 efx_writeo(efx, &temp, FR_AZ_TX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001616
Ben Hutchings56241ce2009-10-23 08:30:06 +00001617 falcon_init_rx_cfg(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001618
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001619 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
Ben Hutchings477e54e2010-06-25 07:05:56 +00001620 /* Set hash key for IPv4 */
1621 memcpy(&temp, efx->rx_hash_key, sizeof(temp));
1622 efx_writeo(efx, &temp, FR_BZ_RX_RSS_TKEY);
1623
1624 /* Set destination of both TX and RX Flush events */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001625 EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001626 efx_writeo(efx, &temp, FR_BZ_DP_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001627 }
1628
Ben Hutchings152b6a62009-11-29 03:43:56 +00001629 efx_nic_init_common(efx);
1630
Ben Hutchings8ceee662008-04-27 12:55:59 +01001631 return 0;
1632}
1633
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001634static void falcon_remove_nic(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001635{
1636 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchingse775fb92009-11-23 16:06:02 +00001637 struct falcon_board *board = falcon_board(efx);
Ben Hutchings37b5a602008-05-30 22:27:04 +01001638 int rc;
1639
Ben Hutchings44838a42009-11-25 16:09:41 +00001640 board->type->fini(efx);
Ben Hutchings278c0622009-11-23 16:05:12 +00001641
Ben Hutchings8c870372009-03-04 09:53:02 +00001642 /* Remove I2C adapter and clear it in preparation for a retry */
Ben Hutchingse775fb92009-11-23 16:06:02 +00001643 rc = i2c_del_adapter(&board->i2c_adap);
Ben Hutchings37b5a602008-05-30 22:27:04 +01001644 BUG_ON(rc);
Ben Hutchingse775fb92009-11-23 16:06:02 +00001645 memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001646
Ben Hutchings152b6a62009-11-29 03:43:56 +00001647 efx_nic_free_buffer(efx, &efx->irq_status);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001648
Ben Hutchings4de92182010-12-02 13:47:29 +00001649 __falcon_reset_hw(efx, RESET_TYPE_ALL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001650
1651 /* Release the second function after the reset */
1652 if (nic_data->pci_dev2) {
1653 pci_dev_put(nic_data->pci_dev2);
1654 nic_data->pci_dev2 = NULL;
1655 }
1656
1657 /* Tear down the private nic state */
1658 kfree(efx->nic_data);
1659 efx->nic_data = NULL;
1660}
1661
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001662static void falcon_update_nic_stats(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001663{
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001664 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001665 efx_oword_t cnt;
1666
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001667 if (nic_data->stats_disable_count)
1668 return;
1669
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001670 efx_reado(efx, &cnt, FR_AZ_RX_NODESC_DROP);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001671 efx->n_rx_nodesc_drop_cnt +=
1672 EFX_OWORD_FIELD(cnt, FRF_AB_RX_NODESC_DROP_CNT);
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001673
1674 if (nic_data->stats_pending &&
1675 *nic_data->stats_dma_done == FALCON_STATS_DONE) {
1676 nic_data->stats_pending = false;
1677 rmb(); /* read the done flag before the stats */
1678 efx->mac_op->update_stats(efx);
1679 }
1680}
1681
1682void falcon_start_nic_stats(struct efx_nic *efx)
1683{
1684 struct falcon_nic_data *nic_data = efx->nic_data;
1685
1686 spin_lock_bh(&efx->stats_lock);
1687 if (--nic_data->stats_disable_count == 0)
1688 falcon_stats_request(efx);
1689 spin_unlock_bh(&efx->stats_lock);
1690}
1691
1692void falcon_stop_nic_stats(struct efx_nic *efx)
1693{
1694 struct falcon_nic_data *nic_data = efx->nic_data;
1695 int i;
1696
1697 might_sleep();
1698
1699 spin_lock_bh(&efx->stats_lock);
1700 ++nic_data->stats_disable_count;
1701 spin_unlock_bh(&efx->stats_lock);
1702
1703 del_timer_sync(&nic_data->stats_timer);
1704
1705 /* Wait enough time for the most recent transfer to
1706 * complete. */
1707 for (i = 0; i < 4 && nic_data->stats_pending; i++) {
1708 if (*nic_data->stats_dma_done == FALCON_STATS_DONE)
1709 break;
1710 msleep(1);
1711 }
1712
1713 spin_lock_bh(&efx->stats_lock);
1714 falcon_stats_complete(efx);
1715 spin_unlock_bh(&efx->stats_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001716}
1717
Ben Hutchings06629f02009-11-29 03:43:43 +00001718static void falcon_set_id_led(struct efx_nic *efx, enum efx_led_mode mode)
1719{
1720 falcon_board(efx)->type->set_id_led(efx, mode);
1721}
1722
Ben Hutchings8ceee662008-04-27 12:55:59 +01001723/**************************************************************************
1724 *
Ben Hutchings89c758f2009-11-29 03:43:07 +00001725 * Wake on LAN
1726 *
1727 **************************************************************************
1728 */
1729
1730static void falcon_get_wol(struct efx_nic *efx, struct ethtool_wolinfo *wol)
1731{
1732 wol->supported = 0;
1733 wol->wolopts = 0;
1734 memset(&wol->sopass, 0, sizeof(wol->sopass));
1735}
1736
1737static int falcon_set_wol(struct efx_nic *efx, u32 type)
1738{
1739 if (type != 0)
1740 return -EINVAL;
1741 return 0;
1742}
1743
1744/**************************************************************************
1745 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001746 * Revision-dependent attributes used by efx.c and nic.c
Ben Hutchings8ceee662008-04-27 12:55:59 +01001747 *
1748 **************************************************************************
1749 */
1750
stephen hemminger6c8c2512011-04-14 05:50:12 +00001751const struct efx_nic_type falcon_a1_nic_type = {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001752 .probe = falcon_probe_nic,
1753 .remove = falcon_remove_nic,
1754 .init = falcon_init_nic,
1755 .fini = efx_port_dummy_op_void,
1756 .monitor = falcon_monitor,
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001757 .map_reset_reason = falcon_map_reset_reason,
1758 .map_reset_flags = falcon_map_reset_flags,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001759 .reset = falcon_reset_hw,
1760 .probe_port = falcon_probe_port,
1761 .remove_port = falcon_remove_port,
Ben Hutchings40641ed2010-12-02 13:47:45 +00001762 .handle_global_event = falcon_handle_global_event,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001763 .prepare_flush = falcon_prepare_flush,
1764 .update_stats = falcon_update_nic_stats,
1765 .start_stats = falcon_start_nic_stats,
1766 .stop_stats = falcon_stop_nic_stats,
Ben Hutchings06629f02009-11-29 03:43:43 +00001767 .set_id_led = falcon_set_id_led,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001768 .push_irq_moderation = falcon_push_irq_moderation,
1769 .push_multicast_hash = falcon_push_multicast_hash,
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001770 .reconfigure_port = falcon_reconfigure_port,
Ben Hutchings89c758f2009-11-29 03:43:07 +00001771 .get_wol = falcon_get_wol,
1772 .set_wol = falcon_set_wol,
1773 .resume_wol = efx_port_dummy_op_void,
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001774 .test_nvram = falcon_test_nvram,
Steve Hodgsonb895d732009-11-28 05:35:00 +00001775 .default_mac_ops = &falcon_xmac_operations,
1776
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001777 .revision = EFX_REV_FALCON_A1,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001778 .mem_map_size = 0x20000,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001779 .txd_ptr_tbl_base = FR_AA_TX_DESC_PTR_TBL_KER,
1780 .rxd_ptr_tbl_base = FR_AA_RX_DESC_PTR_TBL_KER,
1781 .buf_tbl_base = FR_AA_BUF_FULL_TBL_KER,
1782 .evq_ptr_tbl_base = FR_AA_EVQ_PTR_TBL_KER,
1783 .evq_rptr_tbl_base = FR_AA_EVQ_RPTR_KER,
Ben Hutchings6d51d302009-10-23 08:31:07 +00001784 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
Ben Hutchings8ceee662008-04-27 12:55:59 +01001785 .rx_buffer_padding = 0x24,
1786 .max_interrupt_mode = EFX_INT_MODE_MSI,
1787 .phys_addr_channels = 4,
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +00001788 .tx_dc_base = 0x130000,
1789 .rx_dc_base = 0x100000,
Ben Hutchingsc383b532009-11-29 15:11:02 +00001790 .offload_features = NETIF_F_IP_CSUM,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001791};
1792
stephen hemminger6c8c2512011-04-14 05:50:12 +00001793const struct efx_nic_type falcon_b0_nic_type = {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001794 .probe = falcon_probe_nic,
1795 .remove = falcon_remove_nic,
1796 .init = falcon_init_nic,
1797 .fini = efx_port_dummy_op_void,
1798 .monitor = falcon_monitor,
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001799 .map_reset_reason = falcon_map_reset_reason,
1800 .map_reset_flags = falcon_map_reset_flags,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001801 .reset = falcon_reset_hw,
1802 .probe_port = falcon_probe_port,
1803 .remove_port = falcon_remove_port,
Ben Hutchings40641ed2010-12-02 13:47:45 +00001804 .handle_global_event = falcon_handle_global_event,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001805 .prepare_flush = falcon_prepare_flush,
1806 .update_stats = falcon_update_nic_stats,
1807 .start_stats = falcon_start_nic_stats,
1808 .stop_stats = falcon_stop_nic_stats,
Ben Hutchings06629f02009-11-29 03:43:43 +00001809 .set_id_led = falcon_set_id_led,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001810 .push_irq_moderation = falcon_push_irq_moderation,
1811 .push_multicast_hash = falcon_push_multicast_hash,
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001812 .reconfigure_port = falcon_reconfigure_port,
Ben Hutchings89c758f2009-11-29 03:43:07 +00001813 .get_wol = falcon_get_wol,
1814 .set_wol = falcon_set_wol,
1815 .resume_wol = efx_port_dummy_op_void,
Ben Hutchings9bfc4bb2009-11-29 03:43:23 +00001816 .test_registers = falcon_b0_test_registers,
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001817 .test_nvram = falcon_test_nvram,
Steve Hodgsonb895d732009-11-28 05:35:00 +00001818 .default_mac_ops = &falcon_xmac_operations,
1819
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001820 .revision = EFX_REV_FALCON_B0,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001821 /* Map everything up to and including the RSS indirection
1822 * table. Don't map MSI-X table, MSI-X PBA since Linux
1823 * requires that they not be mapped. */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001824 .mem_map_size = (FR_BZ_RX_INDIRECTION_TBL +
1825 FR_BZ_RX_INDIRECTION_TBL_STEP *
1826 FR_BZ_RX_INDIRECTION_TBL_ROWS),
1827 .txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL,
1828 .rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL,
1829 .buf_tbl_base = FR_BZ_BUF_FULL_TBL,
1830 .evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL,
1831 .evq_rptr_tbl_base = FR_BZ_EVQ_RPTR,
Ben Hutchings6d51d302009-10-23 08:31:07 +00001832 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
Ben Hutchings39c9cf02010-06-23 11:31:28 +00001833 .rx_buffer_hash_size = 0x10,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001834 .rx_buffer_padding = 0,
1835 .max_interrupt_mode = EFX_INT_MODE_MSIX,
1836 .phys_addr_channels = 32, /* Hardware limit is 64, but the legacy
1837 * interrupt handler only supports 32
1838 * channels */
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +00001839 .tx_dc_base = 0x130000,
1840 .rx_dc_base = 0x100000,
Ben Hutchingsb4187e42010-09-20 08:43:42 +00001841 .offload_features = NETIF_F_IP_CSUM | NETIF_F_RXHASH | NETIF_F_NTUPLE,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001842};
1843