blob: 0dab9c545003c12a85074b7fd8ed2ca72a52df38 [file] [log] [blame]
Alex Deucher8cc1a532013-04-09 12:41:24 -04001/*
2 * Copyright 2012 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef CIK_H
25#define CIK_H
26
27#define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
28
29#define CIK_RB_BITMAP_WIDTH_PER_SH 2
30
Alex Deucher1c491652013-04-09 12:45:26 -040031#define VGA_HDP_CONTROL 0x328
32#define VGA_MEMORY_DISABLE (1 << 4)
33
Alex Deucher8cc1a532013-04-09 12:41:24 -040034#define DMIF_ADDR_CALC 0xC00
35
Alex Deucher1c491652013-04-09 12:45:26 -040036#define SRBM_GFX_CNTL 0xE44
37#define PIPEID(x) ((x) << 0)
38#define MEID(x) ((x) << 2)
39#define VMID(x) ((x) << 4)
40#define QUEUEID(x) ((x) << 8)
41
Alex Deucher6f2043c2013-04-09 12:43:41 -040042#define SRBM_STATUS2 0xE4C
43#define SRBM_STATUS 0xE50
44
Alex Deucher1c491652013-04-09 12:45:26 -040045#define VM_L2_CNTL 0x1400
46#define ENABLE_L2_CACHE (1 << 0)
47#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
48#define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
49#define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
50#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
51#define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
52#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
53#define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
54#define VM_L2_CNTL2 0x1404
55#define INVALIDATE_ALL_L1_TLBS (1 << 0)
56#define INVALIDATE_L2_CACHE (1 << 1)
57#define INVALIDATE_CACHE_MODE(x) ((x) << 26)
58#define INVALIDATE_PTE_AND_PDE_CACHES 0
59#define INVALIDATE_ONLY_PTE_CACHES 1
60#define INVALIDATE_ONLY_PDE_CACHES 2
61#define VM_L2_CNTL3 0x1408
62#define BANK_SELECT(x) ((x) << 0)
63#define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
64#define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
65#define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
66#define VM_L2_STATUS 0x140C
67#define L2_BUSY (1 << 0)
68#define VM_CONTEXT0_CNTL 0x1410
69#define ENABLE_CONTEXT (1 << 0)
70#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
Alex Deuchera00024b2012-09-18 16:06:01 -040071#define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
Alex Deucher1c491652013-04-09 12:45:26 -040072#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
Alex Deuchera00024b2012-09-18 16:06:01 -040073#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
74#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
75#define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
76#define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
77#define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
78#define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
79#define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
80#define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
81#define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
82#define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
Alex Deucher1c491652013-04-09 12:45:26 -040083#define VM_CONTEXT1_CNTL 0x1414
84#define VM_CONTEXT0_CNTL2 0x1430
85#define VM_CONTEXT1_CNTL2 0x1434
86#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
87#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
88#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
89#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
90#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
91#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
92#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
93#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
94
95#define VM_INVALIDATE_REQUEST 0x1478
96#define VM_INVALIDATE_RESPONSE 0x147c
97
98#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
99#define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
100
101#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
102#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
103#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
104#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
105#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
106#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
107#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
108#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
109#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
110#define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
111
112#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
113#define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
114
Alex Deucher8cc1a532013-04-09 12:41:24 -0400115#define MC_SHARED_CHMAP 0x2004
116#define NOOFCHAN_SHIFT 12
117#define NOOFCHAN_MASK 0x0000f000
118#define MC_SHARED_CHREMAP 0x2008
119
Alex Deucher1c491652013-04-09 12:45:26 -0400120#define CHUB_CONTROL 0x1864
121#define BYPASS_VM (1 << 0)
122
123#define MC_VM_FB_LOCATION 0x2024
124#define MC_VM_AGP_TOP 0x2028
125#define MC_VM_AGP_BOT 0x202C
126#define MC_VM_AGP_BASE 0x2030
127#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
128#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
129#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
130
131#define MC_VM_MX_L1_TLB_CNTL 0x2064
132#define ENABLE_L1_TLB (1 << 0)
133#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
134#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
135#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
136#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
137#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
138#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
139#define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
140#define MC_VM_FB_OFFSET 0x2068
141
Alex Deucher8cc1a532013-04-09 12:41:24 -0400142#define MC_ARB_RAMCFG 0x2760
143#define NOOFBANK_SHIFT 0
144#define NOOFBANK_MASK 0x00000003
145#define NOOFRANK_SHIFT 2
146#define NOOFRANK_MASK 0x00000004
147#define NOOFROWS_SHIFT 3
148#define NOOFROWS_MASK 0x00000038
149#define NOOFCOLS_SHIFT 6
150#define NOOFCOLS_MASK 0x000000C0
151#define CHANSIZE_SHIFT 8
152#define CHANSIZE_MASK 0x00000100
153#define NOOFGROUPS_SHIFT 12
154#define NOOFGROUPS_MASK 0x00001000
155
156#define HDP_HOST_PATH_CNTL 0x2C00
157#define HDP_NONSURFACE_BASE 0x2C04
158#define HDP_NONSURFACE_INFO 0x2C08
159#define HDP_NONSURFACE_SIZE 0x2C0C
160
161#define HDP_ADDR_CONFIG 0x2F48
162#define HDP_MISC_CNTL 0x2F4C
163#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
164
Alex Deucher1c491652013-04-09 12:45:26 -0400165#define CONFIG_MEMSIZE 0x5428
166
167#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
168
Alex Deucher8cc1a532013-04-09 12:41:24 -0400169#define BIF_FB_EN 0x5490
170#define FB_READ_EN (1 << 0)
171#define FB_WRITE_EN (1 << 1)
172
Alex Deucher1c491652013-04-09 12:45:26 -0400173#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
174
Alex Deucher8cc1a532013-04-09 12:41:24 -0400175#define GRBM_CNTL 0x8000
176#define GRBM_READ_TIMEOUT(x) ((x) << 0)
177
Alex Deucher6f2043c2013-04-09 12:43:41 -0400178#define GRBM_STATUS2 0x8008
179#define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
180#define ME0PIPE1_CF_RQ_PENDING (1 << 4)
181#define ME0PIPE1_PF_RQ_PENDING (1 << 5)
182#define ME1PIPE0_RQ_PENDING (1 << 6)
183#define ME1PIPE1_RQ_PENDING (1 << 7)
184#define ME1PIPE2_RQ_PENDING (1 << 8)
185#define ME1PIPE3_RQ_PENDING (1 << 9)
186#define ME2PIPE0_RQ_PENDING (1 << 10)
187#define ME2PIPE1_RQ_PENDING (1 << 11)
188#define ME2PIPE2_RQ_PENDING (1 << 12)
189#define ME2PIPE3_RQ_PENDING (1 << 13)
190#define RLC_RQ_PENDING (1 << 14)
191#define RLC_BUSY (1 << 24)
192#define TC_BUSY (1 << 25)
193#define CPF_BUSY (1 << 28)
194#define CPC_BUSY (1 << 29)
195#define CPG_BUSY (1 << 30)
196
197#define GRBM_STATUS 0x8010
198#define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
199#define SRBM_RQ_PENDING (1 << 5)
200#define ME0PIPE0_CF_RQ_PENDING (1 << 7)
201#define ME0PIPE0_PF_RQ_PENDING (1 << 8)
202#define GDS_DMA_RQ_PENDING (1 << 9)
203#define DB_CLEAN (1 << 12)
204#define CB_CLEAN (1 << 13)
205#define TA_BUSY (1 << 14)
206#define GDS_BUSY (1 << 15)
207#define WD_BUSY_NO_DMA (1 << 16)
208#define VGT_BUSY (1 << 17)
209#define IA_BUSY_NO_DMA (1 << 18)
210#define IA_BUSY (1 << 19)
211#define SX_BUSY (1 << 20)
212#define WD_BUSY (1 << 21)
213#define SPI_BUSY (1 << 22)
214#define BCI_BUSY (1 << 23)
215#define SC_BUSY (1 << 24)
216#define PA_BUSY (1 << 25)
217#define DB_BUSY (1 << 26)
218#define CP_COHERENCY_BUSY (1 << 28)
219#define CP_BUSY (1 << 29)
220#define CB_BUSY (1 << 30)
221#define GUI_ACTIVE (1 << 31)
222#define GRBM_STATUS_SE0 0x8014
223#define GRBM_STATUS_SE1 0x8018
224#define GRBM_STATUS_SE2 0x8038
225#define GRBM_STATUS_SE3 0x803C
226#define SE_DB_CLEAN (1 << 1)
227#define SE_CB_CLEAN (1 << 2)
228#define SE_BCI_BUSY (1 << 22)
229#define SE_VGT_BUSY (1 << 23)
230#define SE_PA_BUSY (1 << 24)
231#define SE_TA_BUSY (1 << 25)
232#define SE_SX_BUSY (1 << 26)
233#define SE_SPI_BUSY (1 << 27)
234#define SE_SC_BUSY (1 << 29)
235#define SE_DB_BUSY (1 << 30)
236#define SE_CB_BUSY (1 << 31)
237
238#define GRBM_SOFT_RESET 0x8020
239#define SOFT_RESET_CP (1 << 0) /* All CP blocks */
240#define SOFT_RESET_RLC (1 << 2) /* RLC */
241#define SOFT_RESET_GFX (1 << 16) /* GFX */
242#define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
243#define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
244#define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
245
246#define CP_MEC_CNTL 0x8234
247#define MEC_ME2_HALT (1 << 28)
248#define MEC_ME1_HALT (1 << 30)
249
250#define CP_ME_CNTL 0x86D8
251#define CP_CE_HALT (1 << 24)
252#define CP_PFP_HALT (1 << 26)
253#define CP_ME_HALT (1 << 28)
254
Alex Deucher8cc1a532013-04-09 12:41:24 -0400255#define CP_MEQ_THRESHOLDS 0x8764
256#define MEQ1_START(x) ((x) << 0)
257#define MEQ2_START(x) ((x) << 8)
258
259#define VGT_VTX_VECT_EJECT_REG 0x88B0
260
261#define VGT_CACHE_INVALIDATION 0x88C4
262#define CACHE_INVALIDATION(x) ((x) << 0)
263#define VC_ONLY 0
264#define TC_ONLY 1
265#define VC_AND_TC 2
266#define AUTO_INVLD_EN(x) ((x) << 6)
267#define NO_AUTO 0
268#define ES_AUTO 1
269#define GS_AUTO 2
270#define ES_AND_GS_AUTO 3
271
272#define VGT_GS_VERTEX_REUSE 0x88D4
273
274#define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
275#define INACTIVE_CUS_MASK 0xFFFF0000
276#define INACTIVE_CUS_SHIFT 16
277#define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
278
279#define PA_CL_ENHANCE 0x8A14
280#define CLIP_VTX_REORDER_ENA (1 << 0)
281#define NUM_CLIP_SEQ(x) ((x) << 1)
282
283#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
284#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
285#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
286
287#define PA_SC_FIFO_SIZE 0x8BCC
288#define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
289#define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
290#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
291#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
292
293#define PA_SC_ENHANCE 0x8BF0
294#define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
295#define DISABLE_PA_SC_GUIDANCE (1 << 13)
296
297#define SQ_CONFIG 0x8C00
298
Alex Deucher1c491652013-04-09 12:45:26 -0400299#define SH_MEM_BASES 0x8C28
300/* if PTR32, these are the bases for scratch and lds */
301#define PRIVATE_BASE(x) ((x) << 0) /* scratch */
302#define SHARED_BASE(x) ((x) << 16) /* LDS */
303#define SH_MEM_APE1_BASE 0x8C2C
304/* if PTR32, this is the base location of GPUVM */
305#define SH_MEM_APE1_LIMIT 0x8C30
306/* if PTR32, this is the upper limit of GPUVM */
307#define SH_MEM_CONFIG 0x8C34
308#define PTR32 (1 << 0)
309#define ALIGNMENT_MODE(x) ((x) << 2)
310#define SH_MEM_ALIGNMENT_MODE_DWORD 0
311#define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
312#define SH_MEM_ALIGNMENT_MODE_STRICT 2
313#define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
314#define DEFAULT_MTYPE(x) ((x) << 4)
315#define APE1_MTYPE(x) ((x) << 7)
316
Alex Deucher8cc1a532013-04-09 12:41:24 -0400317#define SX_DEBUG_1 0x9060
318
319#define SPI_CONFIG_CNTL 0x9100
320
321#define SPI_CONFIG_CNTL_1 0x913C
322#define VTX_DONE_DELAY(x) ((x) << 0)
323#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
324
325#define TA_CNTL_AUX 0x9508
326
327#define DB_DEBUG 0x9830
328#define DB_DEBUG2 0x9834
329#define DB_DEBUG3 0x9838
330
331#define CC_RB_BACKEND_DISABLE 0x98F4
332#define BACKEND_DISABLE(x) ((x) << 16)
333#define GB_ADDR_CONFIG 0x98F8
334#define NUM_PIPES(x) ((x) << 0)
335#define NUM_PIPES_MASK 0x00000007
336#define NUM_PIPES_SHIFT 0
337#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
338#define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
339#define PIPE_INTERLEAVE_SIZE_SHIFT 4
340#define NUM_SHADER_ENGINES(x) ((x) << 12)
341#define NUM_SHADER_ENGINES_MASK 0x00003000
342#define NUM_SHADER_ENGINES_SHIFT 12
343#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
344#define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
345#define SHADER_ENGINE_TILE_SIZE_SHIFT 16
346#define ROW_SIZE(x) ((x) << 28)
347#define ROW_SIZE_MASK 0x30000000
348#define ROW_SIZE_SHIFT 28
349
350#define GB_TILE_MODE0 0x9910
351# define ARRAY_MODE(x) ((x) << 2)
352# define ARRAY_LINEAR_GENERAL 0
353# define ARRAY_LINEAR_ALIGNED 1
354# define ARRAY_1D_TILED_THIN1 2
355# define ARRAY_2D_TILED_THIN1 4
356# define ARRAY_PRT_TILED_THIN1 5
357# define ARRAY_PRT_2D_TILED_THIN1 6
358# define PIPE_CONFIG(x) ((x) << 6)
359# define ADDR_SURF_P2 0
360# define ADDR_SURF_P4_8x16 4
361# define ADDR_SURF_P4_16x16 5
362# define ADDR_SURF_P4_16x32 6
363# define ADDR_SURF_P4_32x32 7
364# define ADDR_SURF_P8_16x16_8x16 8
365# define ADDR_SURF_P8_16x32_8x16 9
366# define ADDR_SURF_P8_32x32_8x16 10
367# define ADDR_SURF_P8_16x32_16x16 11
368# define ADDR_SURF_P8_32x32_16x16 12
369# define ADDR_SURF_P8_32x32_16x32 13
370# define ADDR_SURF_P8_32x64_32x32 14
371# define TILE_SPLIT(x) ((x) << 11)
372# define ADDR_SURF_TILE_SPLIT_64B 0
373# define ADDR_SURF_TILE_SPLIT_128B 1
374# define ADDR_SURF_TILE_SPLIT_256B 2
375# define ADDR_SURF_TILE_SPLIT_512B 3
376# define ADDR_SURF_TILE_SPLIT_1KB 4
377# define ADDR_SURF_TILE_SPLIT_2KB 5
378# define ADDR_SURF_TILE_SPLIT_4KB 6
379# define MICRO_TILE_MODE_NEW(x) ((x) << 22)
380# define ADDR_SURF_DISPLAY_MICRO_TILING 0
381# define ADDR_SURF_THIN_MICRO_TILING 1
382# define ADDR_SURF_DEPTH_MICRO_TILING 2
383# define ADDR_SURF_ROTATED_MICRO_TILING 3
384# define SAMPLE_SPLIT(x) ((x) << 25)
385# define ADDR_SURF_SAMPLE_SPLIT_1 0
386# define ADDR_SURF_SAMPLE_SPLIT_2 1
387# define ADDR_SURF_SAMPLE_SPLIT_4 2
388# define ADDR_SURF_SAMPLE_SPLIT_8 3
389
390#define GB_MACROTILE_MODE0 0x9990
391# define BANK_WIDTH(x) ((x) << 0)
392# define ADDR_SURF_BANK_WIDTH_1 0
393# define ADDR_SURF_BANK_WIDTH_2 1
394# define ADDR_SURF_BANK_WIDTH_4 2
395# define ADDR_SURF_BANK_WIDTH_8 3
396# define BANK_HEIGHT(x) ((x) << 2)
397# define ADDR_SURF_BANK_HEIGHT_1 0
398# define ADDR_SURF_BANK_HEIGHT_2 1
399# define ADDR_SURF_BANK_HEIGHT_4 2
400# define ADDR_SURF_BANK_HEIGHT_8 3
401# define MACRO_TILE_ASPECT(x) ((x) << 4)
402# define ADDR_SURF_MACRO_ASPECT_1 0
403# define ADDR_SURF_MACRO_ASPECT_2 1
404# define ADDR_SURF_MACRO_ASPECT_4 2
405# define ADDR_SURF_MACRO_ASPECT_8 3
406# define NUM_BANKS(x) ((x) << 6)
407# define ADDR_SURF_2_BANK 0
408# define ADDR_SURF_4_BANK 1
409# define ADDR_SURF_8_BANK 2
410# define ADDR_SURF_16_BANK 3
411
412#define CB_HW_CONTROL 0x9A10
413
414#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
415#define BACKEND_DISABLE_MASK 0x00FF0000
416#define BACKEND_DISABLE_SHIFT 16
417
418#define TCP_CHAN_STEER_LO 0xac0c
419#define TCP_CHAN_STEER_HI 0xac10
420
Alex Deucher1c491652013-04-09 12:45:26 -0400421#define TC_CFG_L1_LOAD_POLICY0 0xAC68
422#define TC_CFG_L1_LOAD_POLICY1 0xAC6C
423#define TC_CFG_L1_STORE_POLICY 0xAC70
424#define TC_CFG_L2_LOAD_POLICY0 0xAC74
425#define TC_CFG_L2_LOAD_POLICY1 0xAC78
426#define TC_CFG_L2_STORE_POLICY0 0xAC7C
427#define TC_CFG_L2_STORE_POLICY1 0xAC80
428#define TC_CFG_L2_ATOMIC_POLICY 0xAC84
429#define TC_CFG_L1_VOLATILE 0xAC88
430#define TC_CFG_L2_VOLATILE 0xAC8C
431
Alex Deucher8cc1a532013-04-09 12:41:24 -0400432#define PA_SC_RASTER_CONFIG 0x28350
433# define RASTER_CONFIG_RB_MAP_0 0
434# define RASTER_CONFIG_RB_MAP_1 1
435# define RASTER_CONFIG_RB_MAP_2 2
436# define RASTER_CONFIG_RB_MAP_3 3
437
438#define GRBM_GFX_INDEX 0x30800
439#define INSTANCE_INDEX(x) ((x) << 0)
440#define SH_INDEX(x) ((x) << 8)
441#define SE_INDEX(x) ((x) << 16)
442#define SH_BROADCAST_WRITES (1 << 29)
443#define INSTANCE_BROADCAST_WRITES (1 << 30)
444#define SE_BROADCAST_WRITES (1 << 31)
445
446#define VGT_ESGS_RING_SIZE 0x30900
447#define VGT_GSVS_RING_SIZE 0x30904
448#define VGT_PRIMITIVE_TYPE 0x30908
449#define VGT_INDEX_TYPE 0x3090C
450
451#define VGT_NUM_INDICES 0x30930
452#define VGT_NUM_INSTANCES 0x30934
453#define VGT_TF_RING_SIZE 0x30938
454#define VGT_HS_OFFCHIP_PARAM 0x3093C
455#define VGT_TF_MEMORY_BASE 0x30940
456
457#define PA_SU_LINE_STIPPLE_VALUE 0x30a00
458#define PA_SC_LINE_STIPPLE_STATE 0x30a04
459
460#define SQC_CACHES 0x30d20
461
462#define CP_PERFMON_CNTL 0x36020
463
464#define CGTS_TCC_DISABLE 0x3c00c
465#define CGTS_USER_TCC_DISABLE 0x3c010
466#define TCC_DISABLE_MASK 0xFFFF0000
467#define TCC_DISABLE_SHIFT 16
468
469#endif