blob: acd0b500f55af4f9dbab553f3a93eb83d2d77285 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/include/linux/mtd/nand.h
3 *
David Woodhousea1452a32010-08-08 20:58:20 +01004 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020012 * Info:
13 * Contains standard defines and IDs for NAND flash devices
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020015 * Changelog:
16 * See git changelog.
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
18#ifndef __LINUX_MTD_NAND_H
19#define __LINUX_MTD_NAND_H
20
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/wait.h>
22#include <linux/spinlock.h>
23#include <linux/mtd/mtd.h>
Alessandro Rubini30631cb2009-09-20 23:28:14 +020024#include <linux/mtd/flashchip.h>
Alessandro Rubinic62d81b2009-09-20 23:28:04 +020025#include <linux/mtd/bbm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
27struct mtd_info;
David Woodhouse5e81e882010-02-26 18:32:56 +000028struct nand_flash_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070029/* Scan and identify a NAND device */
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020030extern int nand_scan(struct mtd_info *mtd, int max_chips);
31/*
32 * Separate phases of nand_scan(), allowing board driver to intervene
33 * and override command or ECC setup according to flash type.
34 */
David Woodhouse5e81e882010-02-26 18:32:56 +000035extern int nand_scan_ident(struct mtd_info *mtd, int max_chips,
36 struct nand_flash_dev *table);
David Woodhouse3b85c322006-09-25 17:06:53 +010037extern int nand_scan_tail(struct mtd_info *mtd);
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039/* Free resources held by the NAND device */
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020040extern void nand_release(struct mtd_info *mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
David Woodhouseb77d95c2006-09-25 21:58:50 +010042/* Internal helper for board drivers which need to override command function */
43extern void nand_wait_ready(struct mtd_info *mtd);
44
Vimal Singh7d70f332010-02-08 15:50:49 +053045/* locks all blockes present in the device */
46extern int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
47
48/* unlocks specified locked blockes */
49extern int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
50
Linus Torvalds1da177e2005-04-16 15:20:36 -070051/* The maximum number of NAND chips in an array */
52#define NAND_MAX_CHIPS 8
53
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020054/*
55 * This constant declares the max. oobsize / page, which
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 * is supported now. If you add a chip with bigger oobsize/page
57 * adjust this accordingly.
58 */
Brian Norris5c709ee2010-08-20 12:36:13 -070059#define NAND_MAX_OOBSIZE 576
60#define NAND_MAX_PAGESIZE 8192
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62/*
63 * Constants for hardware specific CLE/ALE/NCE function
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020064 *
65 * These are bits which can be or'ed to set/clear multiple
66 * bits in one go.
67 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070068/* Select the chip by setting nCE to low */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020069#define NAND_NCE 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -070070/* Select the command latch by setting CLE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020071#define NAND_CLE 0x02
Linus Torvalds1da177e2005-04-16 15:20:36 -070072/* Select the address latch by setting ALE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020073#define NAND_ALE 0x04
74
75#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
76#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
77#define NAND_CTRL_CHANGE 0x80
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79/*
80 * Standard NAND flash commands
81 */
82#define NAND_CMD_READ0 0
83#define NAND_CMD_READ1 1
Thomas Gleixner7bc33122006-06-20 20:05:05 +020084#define NAND_CMD_RNDOUT 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070085#define NAND_CMD_PAGEPROG 0x10
86#define NAND_CMD_READOOB 0x50
87#define NAND_CMD_ERASE1 0x60
88#define NAND_CMD_STATUS 0x70
89#define NAND_CMD_STATUS_MULTI 0x71
90#define NAND_CMD_SEQIN 0x80
Thomas Gleixner7bc33122006-06-20 20:05:05 +020091#define NAND_CMD_RNDIN 0x85
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#define NAND_CMD_READID 0x90
93#define NAND_CMD_ERASE2 0xd0
Florian Fainellicaa4b6f2010-08-30 18:32:14 +020094#define NAND_CMD_PARAM 0xec
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#define NAND_CMD_RESET 0xff
96
Vimal Singh7d70f332010-02-08 15:50:49 +053097#define NAND_CMD_LOCK 0x2a
98#define NAND_CMD_UNLOCK1 0x23
99#define NAND_CMD_UNLOCK2 0x24
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101/* Extended commands for large page devices */
102#define NAND_CMD_READSTART 0x30
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200103#define NAND_CMD_RNDOUTSTART 0xE0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104#define NAND_CMD_CACHEDPROG 0x15
105
David A. Marlin28a48de2005-01-17 18:29:21 +0000106/* Extended commands for AG-AND device */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000107/*
108 * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
David A. Marlin28a48de2005-01-17 18:29:21 +0000109 * there is no way to distinguish that from NAND_CMD_READ0
110 * until the remaining sequence of commands has been completed
111 * so add a high order bit and mask it off in the command.
112 */
113#define NAND_CMD_DEPLETE1 0x100
114#define NAND_CMD_DEPLETE2 0x38
115#define NAND_CMD_STATUS_MULTI 0x71
116#define NAND_CMD_STATUS_ERROR 0x72
117/* multi-bank error status (banks 0-3) */
118#define NAND_CMD_STATUS_ERROR0 0x73
119#define NAND_CMD_STATUS_ERROR1 0x74
120#define NAND_CMD_STATUS_ERROR2 0x75
121#define NAND_CMD_STATUS_ERROR3 0x76
122#define NAND_CMD_STATUS_RESET 0x7f
123#define NAND_CMD_STATUS_CLEAR 0xff
124
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200125#define NAND_CMD_NONE -1
126
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127/* Status bits */
128#define NAND_STATUS_FAIL 0x01
129#define NAND_STATUS_FAIL_N1 0x02
130#define NAND_STATUS_TRUE_READY 0x20
131#define NAND_STATUS_READY 0x40
132#define NAND_STATUS_WP 0x80
133
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000134/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 * Constants for ECC_MODES
136 */
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200137typedef enum {
138 NAND_ECC_NONE,
139 NAND_ECC_SOFT,
140 NAND_ECC_HW,
141 NAND_ECC_HW_SYNDROME,
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -0700142 NAND_ECC_HW_OOB_FIRST,
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200143} nand_ecc_modes_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144
145/*
146 * Constants for Hardware ECC
David A. Marlin068e3c02005-01-24 03:07:46 +0000147 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148/* Reset Hardware ECC for read */
149#define NAND_ECC_READ 0
150/* Reset Hardware ECC for write */
151#define NAND_ECC_WRITE 1
152/* Enable Hardware ECC before syndrom is read back from flash */
153#define NAND_ECC_READSYN 2
154
David A. Marlin068e3c02005-01-24 03:07:46 +0000155/* Bit mask for flags passed to do_nand_read_ecc */
156#define NAND_GET_DEVICE 0x80
157
158
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200159/*
160 * Option constants for bizarre disfunctionality and real
161 * features.
162 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163/* Chip can not auto increment pages */
164#define NAND_NO_AUTOINCR 0x00000001
165/* Buswitdh is 16 bit */
166#define NAND_BUSWIDTH_16 0x00000002
167/* Device supports partial programming without padding */
168#define NAND_NO_PADDING 0x00000004
169/* Chip has cache program function */
170#define NAND_CACHEPRG 0x00000008
171/* Chip has copy back function */
172#define NAND_COPYBACK 0x00000010
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200173/*
174 * AND Chip which has 4 banks and a confusing page / block
175 * assignment. See Renesas datasheet for further information.
176 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177#define NAND_IS_AND 0x00000020
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200178/*
179 * Chip has a array of 4 pages which can be read without
180 * additional ready /busy waits.
181 */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000182#define NAND_4PAGE_ARRAY 0x00000040
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200183/*
184 * Chip requires that BBT is periodically rewritten to prevent
David A. Marlin28a48de2005-01-17 18:29:21 +0000185 * bits from adjacent blocks from 'leaking' in altering data.
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200186 * This happens with the Renesas AG-AND chips, possibly others.
187 */
David A. Marlin28a48de2005-01-17 18:29:21 +0000188#define BBT_AUTO_REFRESH 0x00000080
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200189/*
190 * Chip does not require ready check on read. True
Thomas Gleixner7a306012006-05-25 09:50:16 +0200191 * for all large page devices, as they do not support
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200192 * autoincrement.
193 */
Thomas Gleixner7a306012006-05-25 09:50:16 +0200194#define NAND_NO_READRDY 0x00000100
Thomas Gleixner29072b92006-09-28 15:38:36 +0200195/* Chip does not allow subpage writes */
196#define NAND_NO_SUBPAGE_WRITE 0x00000200
197
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200198/* Device is one of 'new' xD cards that expose fake nand command set */
199#define NAND_BROKEN_XD 0x00000400
200
201/* Device behaves just like nand, but is readonly */
202#define NAND_ROM 0x00000800
203
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204/* Options valid for Samsung large page devices */
205#define NAND_SAMSUNG_LP_OPTIONS \
206 (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
207
208/* Macros to identify the above */
209#define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
210#define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
211#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
212#define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
Alexey Korolev96d8b642008-07-29 13:54:11 +0100213/* Large page NAND with SOFT_ECC should support subpage reads */
214#define NAND_SUBPAGE_READ(chip) ((chip->ecc.mode == NAND_ECC_SOFT) \
215 && (chip->page_shift > 9))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
217/* Mask to zero out the chip options, which come from the id table */
218#define NAND_CHIPOPTIONS_MSK (0x0000ffff & ~NAND_NO_AUTOINCR)
219
220/* Non chip related options */
Sebastian Andrzej Siewior7cba7b12010-09-30 21:28:01 +0200221/*
222 * Use a flash based bad block table. OOB identifier is saved in OOB area.
223 * This option is passed to the default bad block table function.
224 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225#define NAND_USE_FLASH_BBT 0x00010000
Thomas Gleixner0040bf32005-02-09 12:20:00 +0000226/* This option skips the bbt scan during initialization. */
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200227#define NAND_SKIP_BBTSCAN 0x00020000
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200228/*
229 * This option is defined if the board driver allocates its own buffers
230 * (e.g. because it needs them DMA-coherent).
231 */
David Woodhouse4bf63fc2006-09-25 17:08:04 +0100232#define NAND_OWN_BUFFERS 0x00040000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000233/* Chip may not exist, so silence any errors in scan */
234#define NAND_SCAN_SILENT_NODEV 0x00080000
Sebastian Andrzej Siewior7cba7b12010-09-30 21:28:01 +0200235/*
236 * If passed additionally to NAND_USE_FLASH_BBT then BBT code will not touch
237 * the OOB area.
238 */
239#define NAND_USE_FLASH_BBT_NO_OOB 0x00100000
Sebastian Andrzej Siewior453281a2010-10-01 21:37:37 +0200240/* Create an empty BBT with no vendor information if the BBT is available */
241#define NAND_CREATE_EMPTY_BBT 0x00200000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000242
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243/* Options set by nand scan */
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200244/* Nand scan has allocated controller struct */
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200245#define NAND_CONTROLLER_ALLOC 0x80000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
Thomas Gleixner29072b92006-09-28 15:38:36 +0200247/* Cell info constants */
248#define NAND_CI_CHIPNR_MSK 0x03
249#define NAND_CI_CELLTYPE_MSK 0x0C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251/* Keep gcc happy */
252struct nand_chip;
253
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200254struct nand_onfi_params {
255 /* rev info and features block */
256 u8 sig[4]; /* 'O' 'N' 'F' 'I' */
257 __le16 revision;
258 __le16 features;
259 __le16 opt_cmd;
260 u8 reserved[22];
261
262 /* manufacturer information block */
263 char manufacturer[12];
264 char model[20];
265 u8 jedec_id;
266 __le16 date_code;
267 u8 reserved2[13];
268
269 /* memory organization block */
270 __le32 byte_per_page;
271 __le16 spare_bytes_per_page;
272 __le32 data_bytes_per_ppage;
273 __le16 spare_bytes_per_ppage;
274 __le32 pages_per_block;
275 __le32 blocks_per_lun;
276 u8 lun_count;
277 u8 addr_cycles;
278 u8 bits_per_cell;
279 __le16 bb_per_lun;
280 __le16 block_endurance;
281 u8 guaranteed_good_blocks;
282 __le16 guaranteed_block_endurance;
283 u8 programs_per_page;
284 u8 ppage_attr;
285 u8 ecc_bits;
286 u8 interleaved_bits;
287 u8 interleaved_ops;
288 u8 reserved3[13];
289
290 /* electrical parameter block */
291 u8 io_pin_capacitance_max;
292 __le16 async_timing_mode;
293 __le16 program_cache_timing_mode;
294 __le16 t_prog;
295 __le16 t_bers;
296 __le16 t_r;
297 __le16 t_ccs;
298 __le16 src_sync_timing_mode;
299 __le16 src_ssync_features;
300 __le16 clk_pin_capacitance_typ;
301 __le16 io_pin_capacitance_typ;
302 __le16 input_pin_capacitance_typ;
303 u8 input_pin_capacitance_max;
304 u8 driver_strenght_support;
305 __le16 t_int_r;
306 __le16 t_ald;
307 u8 reserved4[7];
308
309 /* vendor */
310 u8 reserved5[90];
311
312 __le16 crc;
313} __attribute__((packed));
314
315#define ONFI_CRC_BASE 0x4F4E
316
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317/**
Randy Dunlap844d3b42006-06-28 21:48:27 -0700318 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000319 * @lock: protection lock
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 * @active: the mtd device which holds the controller currently
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200321 * @wq: wait queue to sleep on if a NAND operation is in
322 * progress used instead of the per chip wait queue
323 * when a hw controller is available.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 */
325struct nand_hw_control {
326 spinlock_t lock;
327 struct nand_chip *active;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100328 wait_queue_head_t wq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329};
330
331/**
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200332 * struct nand_ecc_ctrl - Control structure for ecc
333 * @mode: ecc mode
334 * @steps: number of ecc steps per page
335 * @size: data bytes per ecc step
336 * @bytes: ecc bytes per step
Thomas Gleixner9577f442006-05-25 10:04:31 +0200337 * @total: total number of ecc bytes per page
338 * @prepad: padding information for syndrome based ecc generators
339 * @postpad: padding information for syndrome based ecc generators
Randy Dunlap844d3b42006-06-28 21:48:27 -0700340 * @layout: ECC layout control struct pointer
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200341 * @hwctl: function to control hardware ecc generator. Must only
342 * be provided if an hardware ECC is available
343 * @calculate: function for ecc calculation or readback from ecc hardware
344 * @correct: function for ecc correction, matching to ecc generator (sw/hw)
David Woodhouse956e9442006-09-25 17:12:39 +0100345 * @read_page_raw: function to read a raw page without ECC
346 * @write_page_raw: function to write a raw page without ECC
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200347 * @read_page: function to read a page according to the ecc generator
348 * requirements.
Alexey Korolev17c1d2b2008-08-20 22:32:08 +0100349 * @read_subpage: function to read parts of the page covered by ECC.
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200350 * @write_page: function to write a page according to the ecc generator
351 * requirements.
Randy Dunlap844d3b42006-06-28 21:48:27 -0700352 * @read_oob: function to read chip OOB data
353 * @write_oob: function to write chip OOB data
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200354 */
355struct nand_ecc_ctrl {
356 nand_ecc_modes_t mode;
357 int steps;
358 int size;
359 int bytes;
Thomas Gleixner9577f442006-05-25 10:04:31 +0200360 int total;
361 int prepad;
362 int postpad;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200363 struct nand_ecclayout *layout;
Thomas Gleixner9a57d472006-05-23 15:58:23 +0200364 void (*hwctl)(struct mtd_info *mtd, int mode);
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200365 int (*calculate)(struct mtd_info *mtd,
366 const uint8_t *dat,
367 uint8_t *ecc_code);
368 int (*correct)(struct mtd_info *mtd, uint8_t *dat,
369 uint8_t *read_ecc,
370 uint8_t *calc_ecc);
David Woodhouse956e9442006-09-25 17:12:39 +0100371 int (*read_page_raw)(struct mtd_info *mtd,
372 struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -0700373 uint8_t *buf, int page);
David Woodhouse956e9442006-09-25 17:12:39 +0100374 void (*write_page_raw)(struct mtd_info *mtd,
375 struct nand_chip *chip,
376 const uint8_t *buf);
Thomas Gleixner9577f442006-05-25 10:04:31 +0200377 int (*read_page)(struct mtd_info *mtd,
378 struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -0700379 uint8_t *buf, int page);
Alexey Korolev3d459552008-05-15 17:23:18 +0100380 int (*read_subpage)(struct mtd_info *mtd,
381 struct nand_chip *chip,
382 uint32_t offs, uint32_t len,
383 uint8_t *buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200384 void (*write_page)(struct mtd_info *mtd,
Thomas Gleixner9577f442006-05-25 10:04:31 +0200385 struct nand_chip *chip,
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200386 const uint8_t *buf);
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200387 int (*read_oob)(struct mtd_info *mtd,
388 struct nand_chip *chip,
389 int page,
390 int sndcmd);
391 int (*write_oob)(struct mtd_info *mtd,
392 struct nand_chip *chip,
393 int page);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200394};
395
396/**
397 * struct nand_buffers - buffer structure for read/write
398 * @ecccalc: buffer for calculated ecc
399 * @ecccode: buffer for ecc read from flash
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200400 * @databuf: buffer for data - dynamically sized
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200401 *
402 * Do not change the order of buffers. databuf and oobrbuf must be in
403 * consecutive order.
404 */
405struct nand_buffers {
406 uint8_t ecccalc[NAND_MAX_OOBSIZE];
407 uint8_t ecccode[NAND_MAX_OOBSIZE];
David Woodhouse7dcdcbef2006-10-21 17:09:53 +0100408 uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200409};
410
411/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 * struct nand_chip - NAND Private Flash Chip Data
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200413 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
414 * flash device
415 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
416 * flash device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 * @read_byte: [REPLACEABLE] read one byte from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 * @read_word: [REPLACEABLE] read one word from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
420 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200421 * @verify_buf: [REPLACEABLE] verify buffer contents against the chip
422 * data.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 * @select_chip: [REPLACEABLE] select chip nr
424 * @block_bad: [REPLACEABLE] check, if the block is bad
425 * @block_markbad: [REPLACEABLE] mark the block bad
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200426 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific funtion for controlling
427 * ALE/CLE/nCE. Also used to write command and address
Huang Shijie12a40a52010-09-27 10:43:53 +0800428 * @init_size: [BOARDSPECIFIC] hardwarespecific funtion for setting
429 * mtd->oobsize, mtd->writesize and so on.
430 * @id_data contains the 8 bytes values of NAND_CMD_READID.
431 * Return with the bus width.
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200432 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accesing
433 * device ready/busy line. If set to NULL no access to
434 * ready/busy is available and the ready/busy information
435 * is read from the chip status register.
436 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
437 * commands to the chip.
438 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
439 * ready.
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200440 * @ecc: [BOARDSPECIFIC] ecc control ctructure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700441 * @buffers: buffer structure for read/write
442 * @hwcontrol: platform-specific hardware control structure
443 * @ops: oob operation operands
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200444 * @erase_cmd: [INTERN] erase command write function, selectable due
445 * to AND support.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 * @scan_bbt: [REPLACEABLE] function to scan bad block table
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200447 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transfering
448 * data from array to read regs (tR).
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200449 * @state: [INTERN] the current state of the NAND device
Randy Dunlap844d3b42006-06-28 21:48:27 -0700450 * @oob_poi: poison value buffer
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200451 * @page_shift: [INTERN] number of address bits in a page (column
452 * address bits).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
454 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
455 * @chip_shift: [INTERN] number of address bits in one chip
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200456 * @options: [BOARDSPECIFIC] various chip options. They can partly
457 * be set to inform nand_scan about special functionality.
458 * See the defines for further explanation.
459 * @badblockpos: [INTERN] position of the bad block marker in the oob
460 * area.
Randy Dunlap552a8272007-02-05 16:28:59 -0800461 * @cellinfo: [INTERN] MLC/multichip data from chip ident
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 * @numchips: [INTERN] number of physical chips
463 * @chipsize: [INTERN] the size of one chip for multichip arrays
464 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200465 * @pagebuf: [INTERN] holds the pagenumber which is currently in
466 * data_buf.
Thomas Gleixner29072b92006-09-28 15:38:36 +0200467 * @subpagesize: [INTERN] holds the subpagesize
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200468 * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded),
469 * non 0 if ONFI supported.
470 * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
471 * supported, 0 otherwise.
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200472 * @ecclayout: [REPLACEABLE] the default ecc placement scheme
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 * @bbt: [INTERN] bad block table pointer
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200474 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
475 * lookup.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200477 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
478 * bad block scan.
479 * @controller: [REPLACEABLE] a pointer to a hardware controller
480 * structure which is shared among multiple independend
481 * devices.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 * @priv: [OPTIONAL] pointer to private chip date
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200483 * @errstat: [OPTIONAL] hardware specific function to perform
484 * additional error status checks (determine if errors are
485 * correctable).
Randy Dunlap351edd22006-10-29 22:46:40 -0800486 * @write_page: [REPLACEABLE] High-level page write function
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000488
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489struct nand_chip {
490 void __iomem *IO_ADDR_R;
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200491 void __iomem *IO_ADDR_W;
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000492
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200493 uint8_t (*read_byte)(struct mtd_info *mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 u16 (*read_word)(struct mtd_info *mtd);
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200495 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf,
496 int len);
497 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf,
498 int len);
499 int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf,
500 int len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 void (*select_chip)(struct mtd_info *mtd, int chip);
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200502 int (*block_bad)(struct mtd_info *mtd, loff_t ofs,
503 int getchip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200505 void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
506 unsigned int ctrl);
Huang Shijie12a40a52010-09-27 10:43:53 +0800507 int (*init_size)(struct mtd_info *mtd,
508 struct nand_chip *this, u8 *id_data);
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200509 int (*dev_ready)(struct mtd_info *mtd);
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200510 void (*cmdfunc)(struct mtd_info *mtd, unsigned command,
511 int column, int page_addr);
512 int (*waitfunc)(struct mtd_info *mtd,
513 struct nand_chip *this);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 void (*erase_cmd)(struct mtd_info *mtd, int page);
515 int (*scan_bbt)(struct mtd_info *mtd);
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200516 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this,
517 int state, int status, int page);
518 int (*write_page)(struct mtd_info *mtd,
519 struct nand_chip *chip, const uint8_t *buf, int page,
520 int cached, int raw);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200521
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200522 int chip_delay;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200523 unsigned int options;
524
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200525 int page_shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 int phys_erase_shift;
527 int bbt_erase_shift;
528 int chip_shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 int numchips;
Adrian Hunter69423d92008-12-10 13:37:21 +0000530 uint64_t chipsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 int pagemask;
532 int pagebuf;
Thomas Gleixner29072b92006-09-28 15:38:36 +0200533 int subpagesize;
534 uint8_t cellinfo;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200535 int badblockpos;
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200536 int badblockbits;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200537
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200538 int onfi_version;
539 struct nand_onfi_params onfi_params;
540
Alessandro Rubini30631cb2009-09-20 23:28:14 +0200541 flstate_t state;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200542
543 uint8_t *oob_poi;
544 struct nand_hw_control *controller;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200545 struct nand_ecclayout *ecclayout;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200546
547 struct nand_ecc_ctrl ecc;
David Woodhouse4bf63fc2006-09-25 17:08:04 +0100548 struct nand_buffers *buffers;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200549 struct nand_hw_control hwcontrol;
550
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200551 struct mtd_oob_ops ops;
552
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 uint8_t *bbt;
554 struct nand_bbt_descr *bbt_td;
555 struct nand_bbt_descr *bbt_md;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200556
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 struct nand_bbt_descr *badblock_pattern;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200558
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 void *priv;
560};
561
562/*
563 * NAND Flash Manufacturer ID Codes
564 */
565#define NAND_MFR_TOSHIBA 0x98
566#define NAND_MFR_SAMSUNG 0xec
567#define NAND_MFR_FUJITSU 0x04
568#define NAND_MFR_NATIONAL 0x8f
569#define NAND_MFR_RENESAS 0x07
570#define NAND_MFR_STMICRO 0x20
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200571#define NAND_MFR_HYNIX 0xad
sshahrom@micron.com8c60e542007-03-21 18:48:02 -0700572#define NAND_MFR_MICRON 0x2c
Steven J. Hill30eb0db2007-07-18 23:29:46 -0500573#define NAND_MFR_AMD 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
575/**
576 * struct nand_flash_dev - NAND Flash Device ID Structure
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200577 * @name: Identify the device type
578 * @id: device ID code
579 * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000580 * If the pagesize is 0, then the real pagesize
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581 * and the eraseize are determined from the
582 * extended id bytes in the chip
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200583 * @erasesize: Size of an erase block in the flash device.
584 * @chipsize: Total chipsize in Mega Bytes
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 * @options: Bitfield to store chip relevant options
586 */
587struct nand_flash_dev {
588 char *name;
589 int id;
590 unsigned long pagesize;
591 unsigned long chipsize;
592 unsigned long erasesize;
593 unsigned long options;
594};
595
596/**
597 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
598 * @name: Manufacturer name
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200599 * @id: manufacturer ID code of device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600*/
601struct nand_manufacturers {
602 int id;
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200603 char *name;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604};
605
606extern struct nand_flash_dev nand_flash_ids[];
607extern struct nand_manufacturers nand_manuf_ids[];
608
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200609extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
610extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
611extern int nand_default_bbt(struct mtd_info *mtd);
612extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
613extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
614 int allowbbt);
615extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200616 size_t *retlen, uint8_t *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617
Thomas Gleixner41796c22006-05-23 11:38:59 +0200618/**
619 * struct platform_nand_chip - chip level device structure
Thomas Gleixner41796c22006-05-23 11:38:59 +0200620 * @nr_chips: max. number of chips to scan for
Randy Dunlap844d3b42006-06-28 21:48:27 -0700621 * @chip_offset: chip number offset
Thomas Gleixner8be834f2006-05-27 20:05:26 +0200622 * @nr_partitions: number of partitions pointed to by partitions (or zero)
Thomas Gleixner41796c22006-05-23 11:38:59 +0200623 * @partitions: mtd partition list
624 * @chip_delay: R/B delay value in us
625 * @options: Option flags, e.g. 16bit buswidth
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200626 * @ecclayout: ecc layout info structure
Vitaly Wool972edcb2007-05-06 18:46:57 +0400627 * @part_probe_types: NULL-terminated array of probe types
H Hartley Sweetenf36e20c2009-05-12 13:46:59 -0700628 * @set_parts: platform specific function to set partitions
Thomas Gleixner41796c22006-05-23 11:38:59 +0200629 * @priv: hardware controller specific settings
630 */
631struct platform_nand_chip {
632 int nr_chips;
633 int chip_offset;
634 int nr_partitions;
635 struct mtd_partition *partitions;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200636 struct nand_ecclayout *ecclayout;
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200637 int chip_delay;
Thomas Gleixner41796c22006-05-23 11:38:59 +0200638 unsigned int options;
Vitaly Wool972edcb2007-05-06 18:46:57 +0400639 const char **part_probe_types;
H Hartley Sweetenf36e20c2009-05-12 13:46:59 -0700640 void (*set_parts)(uint64_t size,
641 struct platform_nand_chip *chip);
Thomas Gleixner41796c22006-05-23 11:38:59 +0200642 void *priv;
643};
644
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -0700645/* Keep gcc happy */
646struct platform_device;
647
Thomas Gleixner41796c22006-05-23 11:38:59 +0200648/**
649 * struct platform_nand_ctrl - controller level device structure
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -0700650 * @probe: platform specific function to probe/setup hardware
651 * @remove: platform specific function to remove/teardown hardware
Thomas Gleixner41796c22006-05-23 11:38:59 +0200652 * @hwcontrol: platform specific hardware control structure
653 * @dev_ready: platform specific function to read ready/busy pin
654 * @select_chip: platform specific chip select function
Vitaly Wool972edcb2007-05-06 18:46:57 +0400655 * @cmd_ctrl: platform specific function for controlling
656 * ALE/CLE/nCE. Also used to write command and address
Alexander Clouterd6fed9e2009-05-11 19:28:01 +0100657 * @write_buf: platform specific function for write buffer
658 * @read_buf: platform specific function for read buffer
Randy Dunlap844d3b42006-06-28 21:48:27 -0700659 * @priv: private data to transport driver specific settings
Thomas Gleixner41796c22006-05-23 11:38:59 +0200660 *
661 * All fields are optional and depend on the hardware driver requirements
662 */
663struct platform_nand_ctrl {
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -0700664 int (*probe)(struct platform_device *pdev);
665 void (*remove)(struct platform_device *pdev);
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200666 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
667 int (*dev_ready)(struct mtd_info *mtd);
Thomas Gleixner41796c22006-05-23 11:38:59 +0200668 void (*select_chip)(struct mtd_info *mtd, int chip);
Vitaly Wool972edcb2007-05-06 18:46:57 +0400669 void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
670 unsigned int ctrl);
Alexander Clouterd6fed9e2009-05-11 19:28:01 +0100671 void (*write_buf)(struct mtd_info *mtd,
672 const uint8_t *buf, int len);
673 void (*read_buf)(struct mtd_info *mtd,
674 uint8_t *buf, int len);
Thomas Gleixner41796c22006-05-23 11:38:59 +0200675 void *priv;
676};
677
Vitaly Wool972edcb2007-05-06 18:46:57 +0400678/**
679 * struct platform_nand_data - container structure for platform-specific data
680 * @chip: chip level chip structure
681 * @ctrl: controller level device structure
682 */
683struct platform_nand_data {
684 struct platform_nand_chip chip;
685 struct platform_nand_ctrl ctrl;
686};
687
Thomas Gleixner41796c22006-05-23 11:38:59 +0200688/* Some helpers to access the data structures */
689static inline
690struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
691{
692 struct nand_chip *chip = mtd->priv;
693
694 return chip->priv;
695}
696
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697#endif /* __LINUX_MTD_NAND_H */