blob: 0e64900740114b8827f7397020d26ec9cc6bcf15 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Oscar Mateo82e104c2014-07-24 17:04:26 +010037int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010038{
Dave Gordon4f547412014-11-27 11:22:48 +000039 int space = head - tail;
40 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010041 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000042 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043}
44
Dave Gordonebd0fd42014-11-27 11:22:49 +000045void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
46{
47 if (ringbuf->last_retired_head != -1) {
48 ringbuf->head = ringbuf->last_retired_head;
49 ringbuf->last_retired_head = -1;
50 }
51
52 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
53 ringbuf->tail, ringbuf->size);
54}
55
Oscar Mateo82e104c2014-07-24 17:04:26 +010056int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000057{
Dave Gordonebd0fd42014-11-27 11:22:49 +000058 intel_ring_update_space(ringbuf);
59 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000060}
61
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000062bool intel_engine_stopped(struct intel_engine_cs *engine)
Chris Wilson09246732013-08-10 22:16:32 +010063{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000064 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000065 return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020066}
Chris Wilson09246732013-08-10 22:16:32 +010067
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000068static void __intel_ring_advance(struct intel_engine_cs *engine)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020069{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000070 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010071 ringbuf->tail &= ringbuf->size - 1;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000072 if (intel_engine_stopped(engine))
Chris Wilson09246732013-08-10 22:16:32 +010073 return;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000074 engine->write_tail(engine, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010075}
76
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000077static int
John Harrisona84c3ae2015-05-29 17:43:57 +010078gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010079 u32 invalidate_domains,
80 u32 flush_domains)
81{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000082 struct intel_engine_cs *engine = req->engine;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010083 u32 cmd;
84 int ret;
85
86 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020087 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010088 cmd |= MI_NO_WRITE_FLUSH;
89
90 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
91 cmd |= MI_READ_FLUSH;
92
John Harrison5fb9de12015-05-29 17:44:07 +010093 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010094 if (ret)
95 return ret;
96
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000097 intel_ring_emit(engine, cmd);
98 intel_ring_emit(engine, MI_NOOP);
99 intel_ring_advance(engine);
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100100
101 return 0;
102}
103
104static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100105gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100106 u32 invalidate_domains,
107 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700108{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000109 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000110 struct drm_device *dev = engine->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100111 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000112 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100113
Chris Wilson36d527d2011-03-19 22:26:49 +0000114 /*
115 * read/write caches:
116 *
117 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
118 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
119 * also flushed at 2d versus 3d pipeline switches.
120 *
121 * read-only caches:
122 *
123 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
124 * MI_READ_FLUSH is set, and is always flushed on 965.
125 *
126 * I915_GEM_DOMAIN_COMMAND may not exist?
127 *
128 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
129 * invalidated when MI_EXE_FLUSH is set.
130 *
131 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
132 * invalidated with every MI_FLUSH.
133 *
134 * TLBs:
135 *
136 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
137 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
138 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
139 * are flushed at any MI_FLUSH.
140 */
141
142 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100143 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000144 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000145 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
146 cmd |= MI_EXE_FLUSH;
147
148 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
149 (IS_G4X(dev) || IS_GEN5(dev)))
150 cmd |= MI_INVALIDATE_ISP;
151
John Harrison5fb9de12015-05-29 17:44:07 +0100152 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000153 if (ret)
154 return ret;
155
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000156 intel_ring_emit(engine, cmd);
157 intel_ring_emit(engine, MI_NOOP);
158 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000159
160 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800161}
162
Jesse Barnes8d315282011-10-16 10:23:31 +0200163/**
164 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
165 * implementing two workarounds on gen6. From section 1.4.7.1
166 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
167 *
168 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
169 * produced by non-pipelined state commands), software needs to first
170 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
171 * 0.
172 *
173 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
174 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
175 *
176 * And the workaround for these two requires this workaround first:
177 *
178 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
179 * BEFORE the pipe-control with a post-sync op and no write-cache
180 * flushes.
181 *
182 * And this last workaround is tricky because of the requirements on
183 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
184 * volume 2 part 1:
185 *
186 * "1 of the following must also be set:
187 * - Render Target Cache Flush Enable ([12] of DW1)
188 * - Depth Cache Flush Enable ([0] of DW1)
189 * - Stall at Pixel Scoreboard ([1] of DW1)
190 * - Depth Stall ([13] of DW1)
191 * - Post-Sync Operation ([13] of DW1)
192 * - Notify Enable ([8] of DW1)"
193 *
194 * The cache flushes require the workaround flush that triggered this
195 * one, so we can't use it. Depth stall would trigger the same.
196 * Post-sync nonzero is what triggered this second workaround, so we
197 * can't use that one either. Notify enable is IRQs, which aren't
198 * really our business. That leaves only stall at scoreboard.
199 */
200static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100201intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200202{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000203 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000204 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200205 int ret;
206
John Harrison5fb9de12015-05-29 17:44:07 +0100207 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200208 if (ret)
209 return ret;
210
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000211 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
212 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Jesse Barnes8d315282011-10-16 10:23:31 +0200213 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000214 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
215 intel_ring_emit(engine, 0); /* low dword */
216 intel_ring_emit(engine, 0); /* high dword */
217 intel_ring_emit(engine, MI_NOOP);
218 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200219
John Harrison5fb9de12015-05-29 17:44:07 +0100220 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 if (ret)
222 return ret;
223
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000224 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
225 intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
226 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
227 intel_ring_emit(engine, 0);
228 intel_ring_emit(engine, 0);
229 intel_ring_emit(engine, MI_NOOP);
230 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200231
232 return 0;
233}
234
235static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100236gen6_render_ring_flush(struct drm_i915_gem_request *req,
237 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200238{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000239 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000241 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200242 int ret;
243
Paulo Zanonib3111502012-08-17 18:35:42 -0300244 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100245 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300246 if (ret)
247 return ret;
248
Jesse Barnes8d315282011-10-16 10:23:31 +0200249 /* Just flush everything. Experiments have shown that reducing the
250 * number of bits based on the write domains has little performance
251 * impact.
252 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100253 if (flush_domains) {
254 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
255 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
256 /*
257 * Ensure that any following seqno writes only happen
258 * when the render cache is indeed flushed.
259 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200260 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100261 }
262 if (invalidate_domains) {
263 flags |= PIPE_CONTROL_TLB_INVALIDATE;
264 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
265 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
266 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
269 /*
270 * TLB invalidate requires a post-sync write.
271 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700272 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100273 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200274
John Harrison5fb9de12015-05-29 17:44:07 +0100275 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200276 if (ret)
277 return ret;
278
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000279 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
280 intel_ring_emit(engine, flags);
281 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
282 intel_ring_emit(engine, 0);
283 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200284
285 return 0;
286}
287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100289gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300290{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000291 struct intel_engine_cs *engine = req->engine;
Paulo Zanonif3987632012-08-17 18:35:43 -0300292 int ret;
293
John Harrison5fb9de12015-05-29 17:44:07 +0100294 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300295 if (ret)
296 return ret;
297
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000298 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
299 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Paulo Zanonif3987632012-08-17 18:35:43 -0300300 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000301 intel_ring_emit(engine, 0);
302 intel_ring_emit(engine, 0);
303 intel_ring_advance(engine);
Paulo Zanonif3987632012-08-17 18:35:43 -0300304
305 return 0;
306}
307
308static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100309gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300310 u32 invalidate_domains, u32 flush_domains)
311{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000312 struct intel_engine_cs *engine = req->engine;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300313 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000314 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300315 int ret;
316
Paulo Zanonif3987632012-08-17 18:35:43 -0300317 /*
318 * Ensure that any following seqno writes only happen when the render
319 * cache is indeed flushed.
320 *
321 * Workaround: 4th PIPE_CONTROL command (except the ones with only
322 * read-cache invalidate bits set) must have the CS_STALL bit set. We
323 * don't try to be clever and just set it unconditionally.
324 */
325 flags |= PIPE_CONTROL_CS_STALL;
326
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300327 /* Just flush everything. Experiments have shown that reducing the
328 * number of bits based on the write domains has little performance
329 * impact.
330 */
331 if (flush_domains) {
332 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
333 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800334 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100335 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300336 }
337 if (invalidate_domains) {
338 flags |= PIPE_CONTROL_TLB_INVALIDATE;
339 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
340 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
341 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
342 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
343 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000344 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 /*
346 * TLB invalidate requires a post-sync write.
347 */
348 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200349 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300350
Chris Wilsonadd284a2014-12-16 08:44:32 +0000351 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
352
Paulo Zanonif3987632012-08-17 18:35:43 -0300353 /* Workaround: we must issue a pipe_control with CS-stall bit
354 * set before a pipe_control command that has the state cache
355 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100356 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 }
358
John Harrison5fb9de12015-05-29 17:44:07 +0100359 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300360 if (ret)
361 return ret;
362
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000363 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
364 intel_ring_emit(engine, flags);
365 intel_ring_emit(engine, scratch_addr);
366 intel_ring_emit(engine, 0);
367 intel_ring_advance(engine);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368
369 return 0;
370}
371
Ben Widawskya5f3d682013-11-02 21:07:27 -0700372static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100373gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300374 u32 flags, u32 scratch_addr)
375{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000376 struct intel_engine_cs *engine = req->engine;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300377 int ret;
378
John Harrison5fb9de12015-05-29 17:44:07 +0100379 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300380 if (ret)
381 return ret;
382
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000383 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
384 intel_ring_emit(engine, flags);
385 intel_ring_emit(engine, scratch_addr);
386 intel_ring_emit(engine, 0);
387 intel_ring_emit(engine, 0);
388 intel_ring_emit(engine, 0);
389 intel_ring_advance(engine);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300390
391 return 0;
392}
393
394static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100395gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700396 u32 invalidate_domains, u32 flush_domains)
397{
398 u32 flags = 0;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000399 u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800400 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700401
402 flags |= PIPE_CONTROL_CS_STALL;
403
404 if (flush_domains) {
405 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
406 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800407 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100408 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700409 }
410 if (invalidate_domains) {
411 flags |= PIPE_CONTROL_TLB_INVALIDATE;
412 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
413 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
414 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
415 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
416 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
417 flags |= PIPE_CONTROL_QW_WRITE;
418 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800419
420 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100421 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800422 PIPE_CONTROL_CS_STALL |
423 PIPE_CONTROL_STALL_AT_SCOREBOARD,
424 0);
425 if (ret)
426 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700427 }
428
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100429 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700430}
431
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000432static void ring_write_tail(struct intel_engine_cs *engine,
Chris Wilson297b0c52010-10-22 17:02:41 +0100433 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800434{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000435 struct drm_i915_private *dev_priv = engine->dev->dev_private;
436 I915_WRITE_TAIL(engine, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800437}
438
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000439u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800440{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000441 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000442 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800443
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000444 if (INTEL_INFO(engine->dev)->gen >= 8)
445 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
446 RING_ACTHD_UDW(engine->mmio_base));
447 else if (INTEL_INFO(engine->dev)->gen >= 4)
448 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
Chris Wilson50877442014-03-21 12:41:53 +0000449 else
450 acthd = I915_READ(ACTHD);
451
452 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800453}
454
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000455static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200456{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000457 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200458 u32 addr;
459
460 addr = dev_priv->status_page_dmah->busaddr;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000461 if (INTEL_INFO(engine->dev)->gen >= 4)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200462 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
463 I915_WRITE(HWS_PGA, addr);
464}
465
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000466static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
Damien Lespiauaf75f262015-02-10 19:32:17 +0000467{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000468 struct drm_device *dev = engine->dev;
469 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200470 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000471
472 /* The ring status page addresses are no longer next to the rest of
473 * the ring registers as of gen7.
474 */
475 if (IS_GEN7(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000476 switch (engine->id) {
Damien Lespiauaf75f262015-02-10 19:32:17 +0000477 case RCS:
478 mmio = RENDER_HWS_PGA_GEN7;
479 break;
480 case BCS:
481 mmio = BLT_HWS_PGA_GEN7;
482 break;
483 /*
484 * VCS2 actually doesn't exist on Gen7. Only shut up
485 * gcc switch check warning
486 */
487 case VCS2:
488 case VCS:
489 mmio = BSD_HWS_PGA_GEN7;
490 break;
491 case VECS:
492 mmio = VEBOX_HWS_PGA_GEN7;
493 break;
494 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000495 } else if (IS_GEN6(engine->dev)) {
496 mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000497 } else {
498 /* XXX: gen8 returns to sanity */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000499 mmio = RING_HWS_PGA(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000500 }
501
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000502 I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000503 POSTING_READ(mmio);
504
505 /*
506 * Flush the TLB for this page
507 *
508 * FIXME: These two bits have disappeared on gen8, so a question
509 * arises: do we still need this and if so how should we go about
510 * invalidating the TLB?
511 */
512 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000513 i915_reg_t reg = RING_INSTPM(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000514
515 /* ring should be idle before issuing a sync flush*/
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000516 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000517
518 I915_WRITE(reg,
519 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
520 INSTPM_SYNC_FLUSH));
521 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
522 1000))
523 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000524 engine->name);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000525 }
526}
527
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000528static bool stop_ring(struct intel_engine_cs *engine)
Chris Wilson9991ae72014-04-02 16:36:07 +0100529{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000530 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Chris Wilson9991ae72014-04-02 16:36:07 +0100531
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000532 if (!IS_GEN2(engine->dev)) {
533 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
534 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
535 DRM_ERROR("%s : timed out trying to stop ring\n",
536 engine->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100537 /* Sometimes we observe that the idle flag is not
538 * set even though the ring is empty. So double
539 * check before giving up.
540 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000541 if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
Chris Wilson9bec9b12014-08-11 09:21:35 +0100542 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100543 }
544 }
545
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000546 I915_WRITE_CTL(engine, 0);
547 I915_WRITE_HEAD(engine, 0);
548 engine->write_tail(engine, 0);
Chris Wilson9991ae72014-04-02 16:36:07 +0100549
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000550 if (!IS_GEN2(engine->dev)) {
551 (void)I915_READ_CTL(engine);
552 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Chris Wilson9991ae72014-04-02 16:36:07 +0100553 }
554
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000555 return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
Chris Wilson9991ae72014-04-02 16:36:07 +0100556}
557
Tomas Elffc0768c2016-03-21 16:26:59 +0000558void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
559{
560 memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
561}
562
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000563static int init_ring_common(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000565 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300566 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000567 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100568 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200569 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570
Mika Kuoppala59bad942015-01-16 11:34:40 +0200571 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200572
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000573 if (!stop_ring(engine)) {
Chris Wilson9991ae72014-04-02 16:36:07 +0100574 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000575 DRM_DEBUG_KMS("%s head not reset to zero "
576 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000577 engine->name,
578 I915_READ_CTL(engine),
579 I915_READ_HEAD(engine),
580 I915_READ_TAIL(engine),
581 I915_READ_START(engine));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800582
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000583 if (!stop_ring(engine)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000584 DRM_ERROR("failed to set %s head to zero "
585 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000586 engine->name,
587 I915_READ_CTL(engine),
588 I915_READ_HEAD(engine),
589 I915_READ_TAIL(engine),
590 I915_READ_START(engine));
Chris Wilson9991ae72014-04-02 16:36:07 +0100591 ret = -EIO;
592 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000593 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700594 }
595
Chris Wilson9991ae72014-04-02 16:36:07 +0100596 if (I915_NEED_GFX_HWS(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000597 intel_ring_setup_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100598 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000599 ring_setup_phys_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100600
Jiri Kosinaece4a172014-08-07 16:29:53 +0200601 /* Enforce ordering by reading HEAD register back */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000602 I915_READ_HEAD(engine);
Jiri Kosinaece4a172014-08-07 16:29:53 +0200603
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200604 /* Initialize the ring. This must happen _after_ we've cleared the ring
605 * registers with the above sequence (the readback of the HEAD registers
606 * also enforces ordering), otherwise the hw might lose the new ring
607 * register values. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000608 I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100609
610 /* WaClearRingBufHeadRegAtInit:ctg,elk */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000611 if (I915_READ_HEAD(engine))
Chris Wilson95468892014-08-07 15:39:54 +0100612 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000613 engine->name, I915_READ_HEAD(engine));
614 I915_WRITE_HEAD(engine, 0);
615 (void)I915_READ_HEAD(engine);
Chris Wilson95468892014-08-07 15:39:54 +0100616
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000617 I915_WRITE_CTL(engine,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100618 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000619 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800620
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800621 /* If the head is still not zero, the ring is dead */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000622 if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
623 I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
624 (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000625 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100626 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000627 engine->name,
628 I915_READ_CTL(engine),
629 I915_READ_CTL(engine) & RING_VALID,
630 I915_READ_HEAD(engine), I915_READ_TAIL(engine),
631 I915_READ_START(engine),
632 (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200633 ret = -EIO;
634 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800635 }
636
Dave Gordonebd0fd42014-11-27 11:22:49 +0000637 ringbuf->last_retired_head = -1;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000638 ringbuf->head = I915_READ_HEAD(engine);
639 ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000640 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000641
Tomas Elffc0768c2016-03-21 16:26:59 +0000642 intel_engine_init_hangcheck(engine);
Chris Wilson50f018d2013-06-10 11:20:19 +0100643
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200644out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200645 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200646
647 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700648}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800649
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100650void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000651intel_fini_pipe_control(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100652{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000653 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100654
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000655 if (engine->scratch.obj == NULL)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100656 return;
657
658 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000659 kunmap(sg_page(engine->scratch.obj->pages->sgl));
660 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100661 }
662
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000663 drm_gem_object_unreference(&engine->scratch.obj->base);
664 engine->scratch.obj = NULL;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100665}
666
667int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000668intel_init_pipe_control(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000669{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000670 int ret;
671
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000672 WARN_ON(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000674 engine->scratch.obj = i915_gem_alloc_object(engine->dev, 4096);
675 if (engine->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000676 DRM_ERROR("Failed to allocate seqno page\n");
677 ret = -ENOMEM;
678 goto err;
679 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100680
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000681 ret = i915_gem_object_set_cache_level(engine->scratch.obj,
682 I915_CACHE_LLC);
Daniel Vettera9cc7262014-02-14 14:01:13 +0100683 if (ret)
684 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000685
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000686 ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000687 if (ret)
688 goto err_unref;
689
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000690 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
691 engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
692 if (engine->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800693 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000694 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800695 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000696
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200697 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000698 engine->name, engine->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699 return 0;
700
701err_unpin:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000702 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000703err_unref:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000704 drm_gem_object_unreference(&engine->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000705err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000706 return ret;
707}
708
John Harrisone2be4fa2015-05-29 17:43:54 +0100709static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100710{
Mika Kuoppala72253422014-10-07 17:21:26 +0300711 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000712 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000713 struct drm_device *dev = engine->dev;
Arun Siluvery888b5992014-08-26 14:44:51 +0100714 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300715 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716
Francisco Jerez02235802015-10-07 14:44:01 +0300717 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300718 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100719
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000720 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100721 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100722 if (ret)
723 return ret;
724
John Harrison5fb9de12015-05-29 17:44:07 +0100725 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300726 if (ret)
727 return ret;
728
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000729 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300730 for (i = 0; i < w->count; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000731 intel_ring_emit_reg(engine, w->reg[i].addr);
732 intel_ring_emit(engine, w->reg[i].value);
Mika Kuoppala72253422014-10-07 17:21:26 +0300733 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000734 intel_ring_emit(engine, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300735
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000736 intel_ring_advance(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +0300737
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000738 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100739 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300740 if (ret)
741 return ret;
742
743 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
744
745 return 0;
746}
747
John Harrison87531812015-05-29 17:43:44 +0100748static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100749{
750 int ret;
751
John Harrisone2be4fa2015-05-29 17:43:54 +0100752 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100753 if (ret != 0)
754 return ret;
755
John Harrisonbe013632015-05-29 17:43:45 +0100756 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100757 if (ret)
Chris Wilsone26e1b92016-01-29 16:49:05 +0000758 return ret;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100759
Chris Wilsone26e1b92016-01-29 16:49:05 +0000760 return 0;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100761}
762
Mika Kuoppala72253422014-10-07 17:21:26 +0300763static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200764 i915_reg_t addr,
765 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300766{
767 const u32 idx = dev_priv->workarounds.count;
768
769 if (WARN_ON(idx >= I915_MAX_WA_REGS))
770 return -ENOSPC;
771
772 dev_priv->workarounds.reg[idx].addr = addr;
773 dev_priv->workarounds.reg[idx].value = val;
774 dev_priv->workarounds.reg[idx].mask = mask;
775
776 dev_priv->workarounds.count++;
777
778 return 0;
779}
780
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100781#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000782 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300783 if (r) \
784 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100785 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300786
787#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000788 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
790#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000791 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300792
Damien Lespiau98533252014-12-08 17:33:51 +0000793#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000794 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300795
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
797#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300798
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000799#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300800
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000801static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
802 i915_reg_t reg)
Arun Siluvery33136b02016-01-21 21:43:47 +0000803{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000804 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Arun Siluvery33136b02016-01-21 21:43:47 +0000805 struct i915_workarounds *wa = &dev_priv->workarounds;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000806 const uint32_t index = wa->hw_whitelist_count[engine->id];
Arun Siluvery33136b02016-01-21 21:43:47 +0000807
808 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
809 return -EINVAL;
810
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000811 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
Arun Siluvery33136b02016-01-21 21:43:47 +0000812 i915_mmio_reg_offset(reg));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000813 wa->hw_whitelist_count[engine->id]++;
Arun Siluvery33136b02016-01-21 21:43:47 +0000814
815 return 0;
816}
817
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000818static int gen8_init_workarounds(struct intel_engine_cs *engine)
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100819{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000820 struct drm_device *dev = engine->dev;
Arun Siluvery68c61982015-09-25 17:40:38 +0100821 struct drm_i915_private *dev_priv = dev->dev_private;
822
823 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100824
Arun Siluvery717d84d2015-09-25 17:40:39 +0100825 /* WaDisableAsyncFlipPerfMode:bdw,chv */
826 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
827
Arun Siluveryd0581192015-09-25 17:40:40 +0100828 /* WaDisablePartialInstShootdown:bdw,chv */
829 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
830 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
831
Arun Siluverya340af52015-09-25 17:40:45 +0100832 /* Use Force Non-Coherent whenever executing a 3D context. This is a
833 * workaround for for a possible hang in the unlikely event a TLB
834 * invalidation occurs during a PSD flush.
835 */
836 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100837 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100838 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100839 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100840 HDC_FORCE_NON_COHERENT);
841
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100842 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
843 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
844 * polygons in the same 8x4 pixel/sample area to be processed without
845 * stalling waiting for the earlier ones to write to Hierarchical Z
846 * buffer."
847 *
848 * This optimization is off by default for BDW and CHV; turn it on.
849 */
850 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
851
Arun Siluvery48404632015-09-25 17:40:43 +0100852 /* Wa4x4STCOptimizationDisable:bdw,chv */
853 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
854
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100855 /*
856 * BSpec recommends 8x4 when MSAA is used,
857 * however in practice 16x4 seems fastest.
858 *
859 * Note that PS/WM thread counts depend on the WIZ hashing
860 * disable bit, which we don't touch here, but it's good
861 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
862 */
863 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
864 GEN6_WIZ_HASHING_MASK,
865 GEN6_WIZ_HASHING_16x4);
866
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100867 return 0;
868}
869
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000870static int bdw_init_workarounds(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +0300871{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100872 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000873 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +0300874 struct drm_i915_private *dev_priv = dev->dev_private;
875
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000876 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100877 if (ret)
878 return ret;
879
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700880 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100881 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100882
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700883 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300884 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
885 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100886
Mika Kuoppala72253422014-10-07 17:21:26 +0300887 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
888 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100889
Mika Kuoppala72253422014-10-07 17:21:26 +0300890 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000891 /* WaForceContextSaveRestoreNonCoherent:bdw */
892 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000893 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300894 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100895
Arun Siluvery86d7f232014-08-26 14:44:50 +0100896 return 0;
897}
898
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000899static int chv_init_workarounds(struct intel_engine_cs *engine)
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300900{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100901 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000902 struct drm_device *dev = engine->dev;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300903 struct drm_i915_private *dev_priv = dev->dev_private;
904
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000905 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100906 if (ret)
907 return ret;
908
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300909 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100910 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300911
Kenneth Graunked60de812015-01-10 18:02:22 -0800912 /* Improve HiZ throughput on CHV. */
913 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
914
Mika Kuoppala72253422014-10-07 17:21:26 +0300915 return 0;
916}
917
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000918static int gen9_init_workarounds(struct intel_engine_cs *engine)
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000919{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000920 struct drm_device *dev = engine->dev;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000921 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300922 uint32_t tmp;
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000923 int ret;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000924
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300925 /* WaEnableLbsSlaRetryTimerDecrement:skl */
926 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
927 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
928
929 /* WaDisableKillLogic:bxt,skl */
930 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
931 ECOCHK_DIS_TLB);
932
Tim Gore950b2aa2016-03-16 16:13:46 +0000933 /* WaClearFlowControlGpgpuContextSave:skl,bxt */
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100934 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000935 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Tim Gore950b2aa2016-03-16 16:13:46 +0000936 FLOW_CONTROL_ENABLE |
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000937 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
938
Nick Hoatha119a6e2015-05-07 14:15:30 +0100939 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000940 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
941 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
942
Jani Nikulae87a0052015-10-20 15:22:02 +0300943 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
944 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
945 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000946 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
947 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000948
Jani Nikulae87a0052015-10-20 15:22:02 +0300949 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
950 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
951 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000952 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
953 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100954 /*
955 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
956 * but we do that in per ctx batchbuffer as there is an issue
957 * with this register not getting restored on ctx restore
958 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000959 }
960
Jani Nikulae87a0052015-10-20 15:22:02 +0300961 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
962 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER) || IS_BROXTON(dev))
Nick Hoathcac23df2015-02-05 10:47:22 +0000963 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
964 GEN9_ENABLE_YV12_BUGFIX);
Nick Hoathcac23df2015-02-05 10:47:22 +0000965
Nick Hoath50683682015-05-07 14:15:35 +0100966 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100967 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100968 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
969 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000970
Nick Hoath16be17a2015-05-07 14:15:37 +0100971 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000972 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
973 GEN9_CCS_TLB_PREFETCH_ENABLE);
974
Imre Deak5a2ae952015-05-19 15:04:59 +0300975 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300976 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
977 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200978 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
979 PIXEL_MASK_CAMMING_DISABLE);
980
Imre Deak8ea6f892015-05-19 17:05:42 +0300981 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
982 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
Jani Nikulae87a0052015-10-20 15:22:02 +0300983 if (IS_SKL_REVID(dev, SKL_REVID_F0, SKL_REVID_F0) ||
984 IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
Imre Deak8ea6f892015-05-19 17:05:42 +0300985 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
986 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
987
Arun Siluvery8c761602015-09-08 10:31:48 +0100988 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300989 if (IS_SKYLAKE(dev) || IS_BXT_REVID(dev, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +0100990 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
991 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +0100992
Robert Beckett6b6d5622015-09-08 10:31:52 +0100993 /* WaDisableSTUnitPowerOptimization:skl,bxt */
994 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
995
Arun Siluvery6ecf56a2016-01-21 21:43:54 +0000996 /* WaOCLCoherentLineFlush:skl,bxt */
997 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
998 GEN8_LQSC_FLUSH_COHERENT_LINES));
999
Arun Siluverye0f3fa02016-01-21 21:43:48 +00001000 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001001 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
Arun Siluverye0f3fa02016-01-21 21:43:48 +00001002 if (ret)
1003 return ret;
1004
Arun Siluvery3669ab62016-01-21 21:43:49 +00001005 /* WaAllowUMDToModifyHDCChicken1:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001006 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
Arun Siluvery3669ab62016-01-21 21:43:49 +00001007 if (ret)
1008 return ret;
1009
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001010 return 0;
1011}
1012
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001013static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001014{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001015 struct drm_device *dev = engine->dev;
Damien Lespiaub7668792015-02-14 18:30:29 +00001016 struct drm_i915_private *dev_priv = dev->dev_private;
1017 u8 vals[3] = { 0, 0, 0 };
1018 unsigned int i;
1019
1020 for (i = 0; i < 3; i++) {
1021 u8 ss;
1022
1023 /*
1024 * Only consider slices where one, and only one, subslice has 7
1025 * EUs
1026 */
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +08001027 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +00001028 continue;
1029
1030 /*
1031 * subslice_7eu[i] != 0 (because of the check above) and
1032 * ss_max == 4 (maximum number of subslices possible per slice)
1033 *
1034 * -> 0 <= ss <= 3;
1035 */
1036 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1037 vals[i] = 3 - ss;
1038 }
1039
1040 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1041 return 0;
1042
1043 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1044 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1045 GEN9_IZ_HASHING_MASK(2) |
1046 GEN9_IZ_HASHING_MASK(1) |
1047 GEN9_IZ_HASHING_MASK(0),
1048 GEN9_IZ_HASHING(2, vals[2]) |
1049 GEN9_IZ_HASHING(1, vals[1]) |
1050 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001051
Mika Kuoppala72253422014-10-07 17:21:26 +03001052 return 0;
1053}
1054
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001055static int skl_init_workarounds(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001056{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001057 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001058 struct drm_device *dev = engine->dev;
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001059 struct drm_i915_private *dev_priv = dev->dev_private;
1060
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001061 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001062 if (ret)
1063 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001064
Arun Siluverya78536e2016-01-21 21:43:53 +00001065 /*
1066 * Actual WA is to disable percontext preemption granularity control
1067 * until D0 which is the default case so this is equivalent to
1068 * !WaDisablePerCtxtPreemptionGranularityControl:skl
1069 */
1070 if (IS_SKL_REVID(dev, SKL_REVID_E0, REVID_FOREVER)) {
1071 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1072 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1073 }
1074
Jani Nikulae87a0052015-10-20 15:22:02 +03001075 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001076 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1077 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1078 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1079 }
1080
1081 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1082 * involving this register should also be added to WA batch as required.
1083 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001084 if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001085 /* WaDisableLSQCROPERFforOCL:skl */
1086 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1087 GEN8_LQSC_RO_PERF_DIS);
1088
1089 /* WaEnableGapsTsvCreditFix:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001090 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001091 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1092 GEN9_GAPS_TSV_CREDIT_DISABLE));
1093 }
1094
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001095 /* WaDisablePowerCompilerClockGating:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001096 if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001097 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1098 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1099
Mika Kuoppalae2386592015-12-18 16:14:53 +02001100 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0)) {
Nick Hoathb62adbd2015-05-07 14:15:34 +01001101 /*
1102 *Use Force Non-Coherent whenever executing a 3D context. This
1103 * is a workaround for a possible hang in the unlikely event
1104 * a TLB invalidation occurs during a PSD flush.
1105 */
1106 /* WaForceEnableNonCoherent:skl */
1107 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1108 HDC_FORCE_NON_COHERENT);
Mika Kuoppalae2386592015-12-18 16:14:53 +02001109
1110 /* WaDisableHDCInvalidation:skl */
1111 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1112 BDW_DISABLE_HDC_INVALIDATION);
Nick Hoathb62adbd2015-05-07 14:15:34 +01001113 }
1114
Jani Nikulae87a0052015-10-20 15:22:02 +03001115 /* WaBarrierPerformanceFixDisable:skl */
1116 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001117 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1118 HDC_FENCE_DEST_SLM_DISABLE |
1119 HDC_BARRIER_PERFORMANCE_DISABLE);
1120
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001121 /* WaDisableSbeCacheDispatchPortSharing:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001122 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001123 WA_SET_BIT_MASKED(
1124 GEN7_HALF_SLICE_CHICKEN1,
1125 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001126
Arun Siluvery61074972016-01-21 21:43:52 +00001127 /* WaDisableLSQCROPERFforOCL:skl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001128 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluvery61074972016-01-21 21:43:52 +00001129 if (ret)
1130 return ret;
1131
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001132 return skl_tune_iz_hashing(engine);
Damien Lespiau8d205492015-02-09 19:33:15 +00001133}
1134
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001135static int bxt_init_workarounds(struct intel_engine_cs *engine)
Nick Hoathcae04372015-03-17 11:39:38 +02001136{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001137 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001138 struct drm_device *dev = engine->dev;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001139 struct drm_i915_private *dev_priv = dev->dev_private;
1140
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001141 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001142 if (ret)
1143 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001144
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001145 /* WaStoreMultiplePTEenable:bxt */
1146 /* This is a requirement according to Hardware specification */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001147 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001148 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1149
1150 /* WaSetClckGatingDisableMedia:bxt */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001151 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001152 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1153 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1154 }
1155
Nick Hoathdfb601e2015-04-10 13:12:24 +01001156 /* WaDisableThreadStallDopClockGating:bxt */
1157 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1158 STALL_DOP_GATING_DISABLE);
1159
Nick Hoath983b4b92015-04-10 13:12:25 +01001160 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001161 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001162 WA_SET_BIT_MASKED(
1163 GEN7_HALF_SLICE_CHICKEN1,
1164 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1165 }
1166
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001167 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1168 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1169 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
Arun Siluverya786d532016-01-21 21:43:51 +00001170 /* WaDisableLSQCROPERFforOCL:bxt */
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001171 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001172 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001173 if (ret)
1174 return ret;
Arun Siluverya786d532016-01-21 21:43:51 +00001175
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001176 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluverya786d532016-01-21 21:43:51 +00001177 if (ret)
1178 return ret;
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001179 }
1180
Nick Hoathcae04372015-03-17 11:39:38 +02001181 return 0;
1182}
1183
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001184int init_workarounds_ring(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +03001185{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001186 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +03001187 struct drm_i915_private *dev_priv = dev->dev_private;
1188
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001189 WARN_ON(engine->id != RCS);
Mika Kuoppala72253422014-10-07 17:21:26 +03001190
1191 dev_priv->workarounds.count = 0;
Arun Siluvery33136b02016-01-21 21:43:47 +00001192 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
Mika Kuoppala72253422014-10-07 17:21:26 +03001193
1194 if (IS_BROADWELL(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001195 return bdw_init_workarounds(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +03001196
1197 if (IS_CHERRYVIEW(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001198 return chv_init_workarounds(engine);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001199
Damien Lespiau8d205492015-02-09 19:33:15 +00001200 if (IS_SKYLAKE(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001201 return skl_init_workarounds(engine);
Nick Hoathcae04372015-03-17 11:39:38 +02001202
1203 if (IS_BROXTON(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001204 return bxt_init_workarounds(engine);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001205
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001206 return 0;
1207}
1208
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001209static int init_render_ring(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001210{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001211 struct drm_device *dev = engine->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001212 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001213 int ret = init_ring_common(engine);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001214 if (ret)
1215 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001216
Akash Goel61a563a2014-03-25 18:01:50 +05301217 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1218 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001219 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001220
1221 /* We need to disable the AsyncFlip performance optimisations in order
1222 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1223 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001224 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001225 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001226 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001227 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001228 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1229
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001230 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301231 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001232 if (INTEL_INFO(dev)->gen == 6)
1233 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001234 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001235
Akash Goel01fa0302014-03-24 23:00:04 +05301236 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001237 if (IS_GEN7(dev))
1238 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301239 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001240 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001241
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001242 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001243 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1244 * "If this bit is set, STCunit will have LRA as replacement
1245 * policy. [...] This bit must be reset. LRA replacement
1246 * policy is not supported."
1247 */
1248 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001249 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001250 }
1251
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001252 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001253 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001254
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001255 if (HAS_L3_DPF(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001256 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001257
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001258 return init_workarounds_ring(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001259}
1260
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001261static void render_ring_cleanup(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001262{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001263 struct drm_device *dev = engine->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001264 struct drm_i915_private *dev_priv = dev->dev_private;
1265
1266 if (dev_priv->semaphore_obj) {
1267 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1268 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1269 dev_priv->semaphore_obj = NULL;
1270 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001271
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001272 intel_fini_pipe_control(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001273}
1274
John Harrisonf7169682015-05-29 17:44:05 +01001275static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001276 unsigned int num_dwords)
1277{
1278#define MBOX_UPDATE_DWORDS 8
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001279 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001280 struct drm_device *dev = signaller->dev;
1281 struct drm_i915_private *dev_priv = dev->dev_private;
1282 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001283 enum intel_engine_id id;
1284 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001285
1286 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1287 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1288#undef MBOX_UPDATE_DWORDS
1289
John Harrison5fb9de12015-05-29 17:44:07 +01001290 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001291 if (ret)
1292 return ret;
1293
Dave Gordonc3232b12016-03-23 18:19:53 +00001294 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001295 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001296 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001297 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1298 continue;
1299
John Harrisonf7169682015-05-29 17:44:05 +01001300 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001301 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1302 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1303 PIPE_CONTROL_QW_WRITE |
1304 PIPE_CONTROL_FLUSH_ENABLE);
1305 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1306 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001307 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001308 intel_ring_emit(signaller, 0);
1309 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1310 MI_SEMAPHORE_TARGET(waiter->id));
1311 intel_ring_emit(signaller, 0);
1312 }
1313
1314 return 0;
1315}
1316
John Harrisonf7169682015-05-29 17:44:05 +01001317static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001318 unsigned int num_dwords)
1319{
1320#define MBOX_UPDATE_DWORDS 6
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001321 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001322 struct drm_device *dev = signaller->dev;
1323 struct drm_i915_private *dev_priv = dev->dev_private;
1324 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001325 enum intel_engine_id id;
1326 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001327
1328 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1329 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1330#undef MBOX_UPDATE_DWORDS
1331
John Harrison5fb9de12015-05-29 17:44:07 +01001332 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001333 if (ret)
1334 return ret;
1335
Dave Gordonc3232b12016-03-23 18:19:53 +00001336 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001337 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001338 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001339 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1340 continue;
1341
John Harrisonf7169682015-05-29 17:44:05 +01001342 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001343 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1344 MI_FLUSH_DW_OP_STOREDW);
1345 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1346 MI_FLUSH_DW_USE_GTT);
1347 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001348 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001349 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1350 MI_SEMAPHORE_TARGET(waiter->id));
1351 intel_ring_emit(signaller, 0);
1352 }
1353
1354 return 0;
1355}
1356
John Harrisonf7169682015-05-29 17:44:05 +01001357static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001358 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001359{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001360 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001361 struct drm_device *dev = signaller->dev;
1362 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001363 struct intel_engine_cs *useless;
Dave Gordonc3232b12016-03-23 18:19:53 +00001364 enum intel_engine_id id;
1365 int ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001366
Ben Widawskya1444b72014-06-30 09:53:35 -07001367#define MBOX_UPDATE_DWORDS 3
1368 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1369 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1370#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001371
John Harrison5fb9de12015-05-29 17:44:07 +01001372 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001373 if (ret)
1374 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001375
Dave Gordonc3232b12016-03-23 18:19:53 +00001376 for_each_engine_id(useless, dev_priv, id) {
1377 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001378
1379 if (i915_mmio_reg_valid(mbox_reg)) {
John Harrisonf7169682015-05-29 17:44:05 +01001380 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001381
Ben Widawsky78325f22014-04-29 14:52:29 -07001382 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001383 intel_ring_emit_reg(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001384 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001385 }
1386 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001387
Ben Widawskya1444b72014-06-30 09:53:35 -07001388 /* If num_dwords was rounded, make sure the tail pointer is correct */
1389 if (num_rings % 2 == 0)
1390 intel_ring_emit(signaller, MI_NOOP);
1391
Ben Widawsky024a43e2014-04-29 14:52:30 -07001392 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001393}
1394
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001395/**
1396 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001397 *
1398 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001399 *
1400 * Update the mailbox registers in the *other* rings with the current seqno.
1401 * This acts like a signal in the canonical semaphore.
1402 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001403static int
John Harrisonee044a82015-05-29 17:44:00 +01001404gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001405{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001406 struct intel_engine_cs *engine = req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001407 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001408
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001409 if (engine->semaphore.signal)
1410 ret = engine->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001411 else
John Harrison5fb9de12015-05-29 17:44:07 +01001412 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001413
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001414 if (ret)
1415 return ret;
1416
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001417 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1418 intel_ring_emit(engine,
1419 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1420 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1421 intel_ring_emit(engine, MI_USER_INTERRUPT);
1422 __intel_ring_advance(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001423
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001424 return 0;
1425}
1426
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001427static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1428 u32 seqno)
1429{
1430 struct drm_i915_private *dev_priv = dev->dev_private;
1431 return dev_priv->last_seqno < seqno;
1432}
1433
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001434/**
1435 * intel_ring_sync - sync the waiter to the signaller on seqno
1436 *
1437 * @waiter - ring that is waiting
1438 * @signaller - ring which has, or will signal
1439 * @seqno - seqno which the waiter will block on
1440 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001441
1442static int
John Harrison599d9242015-05-29 17:44:04 +01001443gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001444 struct intel_engine_cs *signaller,
1445 u32 seqno)
1446{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001447 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001448 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1449 int ret;
1450
John Harrison5fb9de12015-05-29 17:44:07 +01001451 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001452 if (ret)
1453 return ret;
1454
1455 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1456 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001457 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001458 MI_SEMAPHORE_SAD_GTE_SDD);
1459 intel_ring_emit(waiter, seqno);
1460 intel_ring_emit(waiter,
1461 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1462 intel_ring_emit(waiter,
1463 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1464 intel_ring_advance(waiter);
1465 return 0;
1466}
1467
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001468static int
John Harrison599d9242015-05-29 17:44:04 +01001469gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001470 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001471 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001472{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001473 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001474 u32 dw1 = MI_SEMAPHORE_MBOX |
1475 MI_SEMAPHORE_COMPARE |
1476 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001477 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1478 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001479
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001480 /* Throughout all of the GEM code, seqno passed implies our current
1481 * seqno is >= the last seqno executed. However for hardware the
1482 * comparison is strictly greater than.
1483 */
1484 seqno -= 1;
1485
Ben Widawskyebc348b2014-04-29 14:52:28 -07001486 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001487
John Harrison5fb9de12015-05-29 17:44:07 +01001488 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001489 if (ret)
1490 return ret;
1491
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001492 /* If seqno wrap happened, omit the wait with no-ops */
1493 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001494 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001495 intel_ring_emit(waiter, seqno);
1496 intel_ring_emit(waiter, 0);
1497 intel_ring_emit(waiter, MI_NOOP);
1498 } else {
1499 intel_ring_emit(waiter, MI_NOOP);
1500 intel_ring_emit(waiter, MI_NOOP);
1501 intel_ring_emit(waiter, MI_NOOP);
1502 intel_ring_emit(waiter, MI_NOOP);
1503 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001504 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001505
1506 return 0;
1507}
1508
Chris Wilsonc6df5412010-12-15 09:56:50 +00001509#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1510do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001511 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1512 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001513 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1514 intel_ring_emit(ring__, 0); \
1515 intel_ring_emit(ring__, 0); \
1516} while (0)
1517
1518static int
John Harrisonee044a82015-05-29 17:44:00 +01001519pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001520{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001521 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001522 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001523 int ret;
1524
1525 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1526 * incoherent with writes to memory, i.e. completely fubar,
1527 * so we need to use PIPE_NOTIFY instead.
1528 *
1529 * However, we also need to workaround the qword write
1530 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1531 * memory before requesting an interrupt.
1532 */
John Harrison5fb9de12015-05-29 17:44:07 +01001533 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001534 if (ret)
1535 return ret;
1536
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001537 intel_ring_emit(engine,
1538 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001539 PIPE_CONTROL_WRITE_FLUSH |
1540 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001541 intel_ring_emit(engine,
1542 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1543 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1544 intel_ring_emit(engine, 0);
1545 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001546 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001547 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001548 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001549 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001550 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001551 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001552 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001553 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001554 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001555 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001556
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001557 intel_ring_emit(engine,
1558 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001559 PIPE_CONTROL_WRITE_FLUSH |
1560 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001561 PIPE_CONTROL_NOTIFY);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001562 intel_ring_emit(engine,
1563 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1564 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1565 intel_ring_emit(engine, 0);
1566 __intel_ring_advance(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001567
Chris Wilsonc6df5412010-12-15 09:56:50 +00001568 return 0;
1569}
1570
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001571static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001572gen6_ring_get_seqno(struct intel_engine_cs *engine, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001573{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001574 /* Workaround to force correct ordering between irq and seqno writes on
1575 * ivb (and maybe also on snb) by reading from a CS register (like
1576 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001577 if (!lazy_coherency) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001578 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1579 POSTING_READ(RING_ACTHD(engine->mmio_base));
Chris Wilson50877442014-03-21 12:41:53 +00001580 }
1581
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001582 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001583}
1584
1585static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001586ring_get_seqno(struct intel_engine_cs *engine, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001587{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001588 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001589}
1590
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001591static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001592ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001593{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001594 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001595}
1596
Chris Wilsonc6df5412010-12-15 09:56:50 +00001597static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001598pc_render_get_seqno(struct intel_engine_cs *engine, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001599{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001600 return engine->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001601}
1602
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001603static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001604pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001605{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001606 engine->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001607}
1608
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001609static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001610gen5_ring_get_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001611{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001612 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001613 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001614 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001615
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001616 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001617 return false;
1618
Chris Wilson7338aef2012-04-24 21:48:47 +01001619 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001620 if (engine->irq_refcount++ == 0)
1621 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001622 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001623
1624 return true;
1625}
1626
1627static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001628gen5_ring_put_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001629{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001630 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001631 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001632 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001633
Chris Wilson7338aef2012-04-24 21:48:47 +01001634 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001635 if (--engine->irq_refcount == 0)
1636 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001637 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001638}
1639
1640static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001641i9xx_ring_get_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001642{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001643 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001644 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001645 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001646
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001647 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001648 return false;
1649
Chris Wilson7338aef2012-04-24 21:48:47 +01001650 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001651 if (engine->irq_refcount++ == 0) {
1652 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001653 I915_WRITE(IMR, dev_priv->irq_mask);
1654 POSTING_READ(IMR);
1655 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001656 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001657
1658 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001659}
1660
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001661static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001662i9xx_ring_put_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001663{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001664 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001665 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001666 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001667
Chris Wilson7338aef2012-04-24 21:48:47 +01001668 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001669 if (--engine->irq_refcount == 0) {
1670 dev_priv->irq_mask |= engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001671 I915_WRITE(IMR, dev_priv->irq_mask);
1672 POSTING_READ(IMR);
1673 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001674 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001675}
1676
Chris Wilsonc2798b12012-04-22 21:13:57 +01001677static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001678i8xx_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001679{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001680 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001681 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001682 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001683
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001684 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001685 return false;
1686
Chris Wilson7338aef2012-04-24 21:48:47 +01001687 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001688 if (engine->irq_refcount++ == 0) {
1689 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001690 I915_WRITE16(IMR, dev_priv->irq_mask);
1691 POSTING_READ16(IMR);
1692 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001693 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001694
1695 return true;
1696}
1697
1698static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001699i8xx_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001700{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001701 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001702 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001703 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001704
Chris Wilson7338aef2012-04-24 21:48:47 +01001705 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001706 if (--engine->irq_refcount == 0) {
1707 dev_priv->irq_mask |= engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001708 I915_WRITE16(IMR, dev_priv->irq_mask);
1709 POSTING_READ16(IMR);
1710 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001711 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001712}
1713
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001714static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001715bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001716 u32 invalidate_domains,
1717 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001718{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001719 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001720 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001721
John Harrison5fb9de12015-05-29 17:44:07 +01001722 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001723 if (ret)
1724 return ret;
1725
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001726 intel_ring_emit(engine, MI_FLUSH);
1727 intel_ring_emit(engine, MI_NOOP);
1728 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001729 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001730}
1731
Chris Wilson3cce4692010-10-27 16:11:02 +01001732static int
John Harrisonee044a82015-05-29 17:44:00 +01001733i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001734{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001735 struct intel_engine_cs *engine = req->engine;
Chris Wilson3cce4692010-10-27 16:11:02 +01001736 int ret;
1737
John Harrison5fb9de12015-05-29 17:44:07 +01001738 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001739 if (ret)
1740 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001741
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001742 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1743 intel_ring_emit(engine,
1744 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1745 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1746 intel_ring_emit(engine, MI_USER_INTERRUPT);
1747 __intel_ring_advance(engine);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001748
Chris Wilson3cce4692010-10-27 16:11:02 +01001749 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001750}
1751
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001752static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001753gen6_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001754{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001755 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001756 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001757 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001758
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001759 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1760 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001761
Chris Wilson7338aef2012-04-24 21:48:47 +01001762 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001763 if (engine->irq_refcount++ == 0) {
1764 if (HAS_L3_DPF(dev) && engine->id == RCS)
1765 I915_WRITE_IMR(engine,
1766 ~(engine->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001767 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001768 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001769 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1770 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001771 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001772 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001773
1774 return true;
1775}
1776
1777static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001778gen6_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001779{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001780 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001781 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001782 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001783
Chris Wilson7338aef2012-04-24 21:48:47 +01001784 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001785 if (--engine->irq_refcount == 0) {
1786 if (HAS_L3_DPF(dev) && engine->id == RCS)
1787 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001788 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001789 I915_WRITE_IMR(engine, ~0);
1790 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001791 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001792 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001793}
1794
Ben Widawskya19d2932013-05-28 19:22:30 -07001795static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001796hsw_vebox_get_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001797{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001798 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001799 struct drm_i915_private *dev_priv = dev->dev_private;
1800 unsigned long flags;
1801
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001802 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001803 return false;
1804
Daniel Vetter59cdb632013-07-04 23:35:28 +02001805 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001806 if (engine->irq_refcount++ == 0) {
1807 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1808 gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001809 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001810 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001811
1812 return true;
1813}
1814
1815static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001816hsw_vebox_put_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001817{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001818 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001819 struct drm_i915_private *dev_priv = dev->dev_private;
1820 unsigned long flags;
1821
Daniel Vetter59cdb632013-07-04 23:35:28 +02001822 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001823 if (--engine->irq_refcount == 0) {
1824 I915_WRITE_IMR(engine, ~0);
1825 gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001826 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001827 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001828}
1829
Ben Widawskyabd58f02013-11-02 21:07:09 -07001830static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001831gen8_ring_get_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001832{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001833 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001834 struct drm_i915_private *dev_priv = dev->dev_private;
1835 unsigned long flags;
1836
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001837 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001838 return false;
1839
1840 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001841 if (engine->irq_refcount++ == 0) {
1842 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1843 I915_WRITE_IMR(engine,
1844 ~(engine->irq_enable_mask |
Ben Widawskyabd58f02013-11-02 21:07:09 -07001845 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1846 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001847 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001848 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001849 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001850 }
1851 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1852
1853 return true;
1854}
1855
1856static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001857gen8_ring_put_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001858{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001859 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001860 struct drm_i915_private *dev_priv = dev->dev_private;
1861 unsigned long flags;
1862
1863 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001864 if (--engine->irq_refcount == 0) {
1865 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1866 I915_WRITE_IMR(engine,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001867 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1868 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001869 I915_WRITE_IMR(engine, ~0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001870 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001871 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001872 }
1873 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1874}
1875
Zou Nan haid1b851f2010-05-21 09:08:57 +08001876static int
John Harrison53fddaf2015-05-29 17:44:02 +01001877i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001878 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001879 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001880{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001881 struct intel_engine_cs *engine = req->engine;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001882 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001883
John Harrison5fb9de12015-05-29 17:44:07 +01001884 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001885 if (ret)
1886 return ret;
1887
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001888 intel_ring_emit(engine,
Chris Wilson65f56872012-04-17 16:38:12 +01001889 MI_BATCH_BUFFER_START |
1890 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001891 (dispatch_flags & I915_DISPATCH_SECURE ?
1892 0 : MI_BATCH_NON_SECURE_I965));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001893 intel_ring_emit(engine, offset);
1894 intel_ring_advance(engine);
Chris Wilson78501ea2010-10-27 12:18:21 +01001895
Zou Nan haid1b851f2010-05-21 09:08:57 +08001896 return 0;
1897}
1898
Daniel Vetterb45305f2012-12-17 16:21:27 +01001899/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1900#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001901#define I830_TLB_ENTRIES (2)
1902#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001903static int
John Harrison53fddaf2015-05-29 17:44:02 +01001904i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001905 u64 offset, u32 len,
1906 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001907{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001908 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001909 u32 cs_offset = engine->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001910 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001911
John Harrison5fb9de12015-05-29 17:44:07 +01001912 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001913 if (ret)
1914 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001915
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001916 /* Evict the invalid PTE TLBs */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001917 intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1918 intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1919 intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1920 intel_ring_emit(engine, cs_offset);
1921 intel_ring_emit(engine, 0xdeadbeef);
1922 intel_ring_emit(engine, MI_NOOP);
1923 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001924
John Harrison8e004ef2015-02-13 11:48:10 +00001925 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001926 if (len > I830_BATCH_LIMIT)
1927 return -ENOSPC;
1928
John Harrison5fb9de12015-05-29 17:44:07 +01001929 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001930 if (ret)
1931 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001932
1933 /* Blit the batch (which has now all relocs applied) to the
1934 * stable batch scratch bo area (so that the CS never
1935 * stumbles over its tlb invalidation bug) ...
1936 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001937 intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1938 intel_ring_emit(engine,
1939 BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1940 intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1941 intel_ring_emit(engine, cs_offset);
1942 intel_ring_emit(engine, 4096);
1943 intel_ring_emit(engine, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001944
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001945 intel_ring_emit(engine, MI_FLUSH);
1946 intel_ring_emit(engine, MI_NOOP);
1947 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001948
1949 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001950 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001951 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001952
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001953 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001954 if (ret)
1955 return ret;
1956
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001957 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1958 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1959 0 : MI_BATCH_NON_SECURE));
1960 intel_ring_advance(engine);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001961
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001962 return 0;
1963}
1964
1965static int
John Harrison53fddaf2015-05-29 17:44:02 +01001966i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001967 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001968 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001969{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001970 struct intel_engine_cs *engine = req->engine;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001971 int ret;
1972
John Harrison5fb9de12015-05-29 17:44:07 +01001973 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001974 if (ret)
1975 return ret;
1976
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001977 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1978 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1979 0 : MI_BATCH_NON_SECURE));
1980 intel_ring_advance(engine);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001981
Eric Anholt62fdfea2010-05-21 13:26:39 -07001982 return 0;
1983}
1984
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001985static void cleanup_phys_status_page(struct intel_engine_cs *engine)
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001986{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001987 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001988
1989 if (!dev_priv->status_page_dmah)
1990 return;
1991
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001992 drm_pci_free(engine->dev, dev_priv->status_page_dmah);
1993 engine->status_page.page_addr = NULL;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02001994}
1995
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001996static void cleanup_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001997{
Chris Wilson05394f32010-11-08 19:18:58 +00001998 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001999
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002000 obj = engine->status_page.obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002001 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002002 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002003
Chris Wilson9da3da62012-06-01 15:20:22 +01002004 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002005 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002006 drm_gem_object_unreference(&obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002007 engine->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002008}
2009
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002010static int init_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002011{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002012 struct drm_i915_gem_object *obj = engine->status_page.obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002013
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002014 if (obj == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04002015 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01002016 int ret;
2017
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002018 obj = i915_gem_alloc_object(engine->dev, 4096);
Chris Wilsone3efda42014-04-09 09:19:41 +01002019 if (obj == NULL) {
2020 DRM_ERROR("Failed to allocate status page\n");
2021 return -ENOMEM;
2022 }
2023
2024 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2025 if (ret)
2026 goto err_unref;
2027
Chris Wilson1f767e02014-07-03 17:33:03 -04002028 flags = 0;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002029 if (!HAS_LLC(engine->dev))
Chris Wilson1f767e02014-07-03 17:33:03 -04002030 /* On g33, we cannot place HWS above 256MiB, so
2031 * restrict its pinning to the low mappable arena.
2032 * Though this restriction is not documented for
2033 * gen4, gen5, or byt, they also behave similarly
2034 * and hang if the HWS is placed at the top of the
2035 * GTT. To generalise, it appears that all !llc
2036 * platforms have issues with us placing the HWS
2037 * above the mappable region (even though we never
2038 * actualy map it).
2039 */
2040 flags |= PIN_MAPPABLE;
2041 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01002042 if (ret) {
2043err_unref:
2044 drm_gem_object_unreference(&obj->base);
2045 return ret;
2046 }
2047
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002048 engine->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002049 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01002050
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002051 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
2052 engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
2053 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002054
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002055 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002056 engine->name, engine->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002057
2058 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002059}
2060
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002061static int init_phys_status_page(struct intel_engine_cs *engine)
Chris Wilson6b8294a2012-11-16 11:43:20 +00002062{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002063 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002064
2065 if (!dev_priv->status_page_dmah) {
2066 dev_priv->status_page_dmah =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002067 drm_pci_alloc(engine->dev, PAGE_SIZE, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002068 if (!dev_priv->status_page_dmah)
2069 return -ENOMEM;
2070 }
2071
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002072 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
2073 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002074
2075 return 0;
2076}
2077
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002078void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2079{
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002080 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
2081 vunmap(ringbuf->virtual_start);
2082 else
2083 iounmap(ringbuf->virtual_start);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002084 ringbuf->virtual_start = NULL;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002085 ringbuf->vma = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002086 i915_gem_object_ggtt_unpin(ringbuf->obj);
2087}
2088
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002089static u32 *vmap_obj(struct drm_i915_gem_object *obj)
2090{
2091 struct sg_page_iter sg_iter;
2092 struct page **pages;
2093 void *addr;
2094 int i;
2095
2096 pages = drm_malloc_ab(obj->base.size >> PAGE_SHIFT, sizeof(*pages));
2097 if (pages == NULL)
2098 return NULL;
2099
2100 i = 0;
2101 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0)
2102 pages[i++] = sg_page_iter_page(&sg_iter);
2103
2104 addr = vmap(pages, i, 0, PAGE_KERNEL);
2105 drm_free_large(pages);
2106
2107 return addr;
2108}
2109
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002110int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2111 struct intel_ringbuffer *ringbuf)
2112{
2113 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002114 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002115 struct drm_i915_gem_object *obj = ringbuf->obj;
2116 int ret;
2117
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002118 if (HAS_LLC(dev_priv) && !obj->stolen) {
2119 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, 0);
2120 if (ret)
2121 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002122
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002123 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2124 if (ret) {
2125 i915_gem_object_ggtt_unpin(obj);
2126 return ret;
2127 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002128
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002129 ringbuf->virtual_start = vmap_obj(obj);
2130 if (ringbuf->virtual_start == NULL) {
2131 i915_gem_object_ggtt_unpin(obj);
2132 return -ENOMEM;
2133 }
2134 } else {
2135 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
2136 if (ret)
2137 return ret;
2138
2139 ret = i915_gem_object_set_to_gtt_domain(obj, true);
2140 if (ret) {
2141 i915_gem_object_ggtt_unpin(obj);
2142 return ret;
2143 }
2144
Daniele Ceraolo Spurioff3dc082016-01-27 15:43:49 +00002145 /* Access through the GTT requires the device to be awake. */
2146 assert_rpm_wakelock_held(dev_priv);
2147
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002148 ringbuf->virtual_start = ioremap_wc(ggtt->mappable_base +
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002149 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2150 if (ringbuf->virtual_start == NULL) {
2151 i915_gem_object_ggtt_unpin(obj);
2152 return -EINVAL;
2153 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002154 }
2155
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002156 ringbuf->vma = i915_gem_obj_to_ggtt(obj);
2157
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002158 return 0;
2159}
2160
Chris Wilson01101fa2015-09-03 13:01:39 +01002161static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002162{
Oscar Mateo2919d292014-07-03 16:28:02 +01002163 drm_gem_object_unreference(&ringbuf->obj->base);
2164 ringbuf->obj = NULL;
2165}
2166
Chris Wilson01101fa2015-09-03 13:01:39 +01002167static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2168 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002169{
Chris Wilsone3efda42014-04-09 09:19:41 +01002170 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002171
2172 obj = NULL;
2173 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002174 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002175 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002176 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002177 if (obj == NULL)
2178 return -ENOMEM;
2179
Akash Goel24f3a8c2014-06-17 10:59:42 +05302180 /* mark ring buffers as read-only from GPU side by default */
2181 obj->gt_ro = 1;
2182
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002183 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002184
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002185 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002186}
2187
Chris Wilson01101fa2015-09-03 13:01:39 +01002188struct intel_ringbuffer *
2189intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2190{
2191 struct intel_ringbuffer *ring;
2192 int ret;
2193
2194 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002195 if (ring == NULL) {
2196 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2197 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002198 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002199 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002200
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002201 ring->engine = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002202 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002203
2204 ring->size = size;
2205 /* Workaround an erratum on the i830 which causes a hang if
2206 * the TAIL pointer points to within the last 2 cachelines
2207 * of the buffer.
2208 */
2209 ring->effective_size = size;
2210 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2211 ring->effective_size -= 2 * CACHELINE_BYTES;
2212
2213 ring->last_retired_head = -1;
2214 intel_ring_update_space(ring);
2215
2216 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2217 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002218 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2219 engine->name, ret);
2220 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002221 kfree(ring);
2222 return ERR_PTR(ret);
2223 }
2224
2225 return ring;
2226}
2227
2228void
2229intel_ringbuffer_free(struct intel_ringbuffer *ring)
2230{
2231 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002232 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002233 kfree(ring);
2234}
2235
Ben Widawskyc43b5632012-04-16 14:07:40 -07002236static int intel_init_ring_buffer(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002237 struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002238{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002239 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002240 int ret;
2241
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002242 WARN_ON(engine->buffer);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002243
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002244 engine->dev = dev;
2245 INIT_LIST_HEAD(&engine->active_list);
2246 INIT_LIST_HEAD(&engine->request_list);
2247 INIT_LIST_HEAD(&engine->execlist_queue);
2248 INIT_LIST_HEAD(&engine->buffers);
2249 i915_gem_batch_pool_init(dev, &engine->batch_pool);
2250 memset(engine->semaphore.sync_seqno, 0,
2251 sizeof(engine->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002252
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002253 init_waitqueue_head(&engine->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002254
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002255 ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
Dave Gordonb0366a52015-12-08 15:02:36 +00002256 if (IS_ERR(ringbuf)) {
2257 ret = PTR_ERR(ringbuf);
2258 goto error;
2259 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002260 engine->buffer = ringbuf;
Chris Wilson01101fa2015-09-03 13:01:39 +01002261
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002262 if (I915_NEED_GFX_HWS(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002263 ret = init_status_page(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002264 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002265 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002266 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002267 WARN_ON(engine->id != RCS);
2268 ret = init_phys_status_page(engine);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002269 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002270 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002271 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002272
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002273 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2274 if (ret) {
2275 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002276 engine->name, ret);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002277 intel_destroy_ringbuffer_obj(ringbuf);
2278 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002279 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002280
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002281 ret = i915_cmd_parser_init_ring(engine);
Brad Volkin44e895a2014-05-10 14:10:43 -07002282 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002283 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002284
Oscar Mateo8ee14972014-05-22 14:13:34 +01002285 return 0;
2286
2287error:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002288 intel_cleanup_engine(engine);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002289 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002290}
2291
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002292void intel_cleanup_engine(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002293{
John Harrison6402c332014-10-31 12:00:26 +00002294 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002295
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002296 if (!intel_engine_initialized(engine))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002297 return;
2298
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002299 dev_priv = to_i915(engine->dev);
John Harrison6402c332014-10-31 12:00:26 +00002300
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002301 if (engine->buffer) {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002302 intel_stop_engine(engine);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002303 WARN_ON(!IS_GEN2(engine->dev) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002304
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002305 intel_unpin_ringbuffer_obj(engine->buffer);
2306 intel_ringbuffer_free(engine->buffer);
2307 engine->buffer = NULL;
Dave Gordonb0366a52015-12-08 15:02:36 +00002308 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002309
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002310 if (engine->cleanup)
2311 engine->cleanup(engine);
Zou Nan hai8d192152010-11-02 16:31:01 +08002312
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002313 if (I915_NEED_GFX_HWS(engine->dev)) {
2314 cleanup_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002315 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002316 WARN_ON(engine->id != RCS);
2317 cleanup_phys_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002318 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002319
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002320 i915_cmd_parser_fini_ring(engine);
2321 i915_gem_batch_pool_fini(&engine->batch_pool);
2322 engine->dev = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002323}
2324
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002325static int ring_wait_for_space(struct intel_engine_cs *engine, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002326{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002327 struct intel_ringbuffer *ringbuf = engine->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002328 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002329 unsigned space;
2330 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002331
Dave Gordonebd0fd42014-11-27 11:22:49 +00002332 if (intel_ring_space(ringbuf) >= n)
2333 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002334
John Harrison79bbcc22015-06-30 12:40:55 +01002335 /* The whole point of reserving space is to not wait! */
2336 WARN_ON(ringbuf->reserved_in_use);
2337
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002338 list_for_each_entry(request, &engine->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002339 space = __intel_ring_space(request->postfix, ringbuf->tail,
2340 ringbuf->size);
2341 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002342 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002343 }
2344
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002345 if (WARN_ON(&request->list == &engine->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002346 return -ENOSPC;
2347
Daniel Vettera4b3a572014-11-26 14:17:05 +01002348 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002349 if (ret)
2350 return ret;
2351
Chris Wilsonb4716182015-04-27 13:41:17 +01002352 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002353 return 0;
2354}
2355
John Harrison79bbcc22015-06-30 12:40:55 +01002356static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002357{
2358 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002359 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002360
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002361 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002362 rem /= 4;
2363 while (rem--)
2364 iowrite32(MI_NOOP, virt++);
2365
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002366 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002367 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002368}
2369
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002370int intel_engine_idle(struct intel_engine_cs *engine)
Chris Wilson3e960502012-11-27 16:22:54 +00002371{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002372 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002373
Chris Wilson3e960502012-11-27 16:22:54 +00002374 /* Wait upon the last request to be completed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002375 if (list_empty(&engine->request_list))
Chris Wilson3e960502012-11-27 16:22:54 +00002376 return 0;
2377
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002378 req = list_entry(engine->request_list.prev,
2379 struct drm_i915_gem_request,
2380 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002381
Chris Wilsonb4716182015-04-27 13:41:17 +01002382 /* Make sure we do not trigger any retires */
2383 return __i915_wait_request(req,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002384 atomic_read(&to_i915(engine->dev)->gpu_error.reset_counter),
2385 to_i915(engine->dev)->mm.interruptible,
Chris Wilsonb4716182015-04-27 13:41:17 +01002386 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002387}
2388
John Harrison6689cb22015-03-19 12:30:08 +00002389int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002390{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002391 request->ringbuf = request->engine->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002392 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002393}
2394
John Harrisonccd98fe2015-05-29 17:44:09 +01002395int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2396{
2397 /*
2398 * The first call merely notes the reserve request and is common for
2399 * all back ends. The subsequent localised _begin() call actually
2400 * ensures that the reservation is available. Without the begin, if
2401 * the request creator immediately submitted the request without
2402 * adding any commands to it then there might not actually be
2403 * sufficient room for the submission commands.
2404 */
2405 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2406
2407 return intel_ring_begin(request, 0);
2408}
2409
John Harrison29b1b412015-06-18 13:10:09 +01002410void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2411{
John Harrisonccd98fe2015-05-29 17:44:09 +01002412 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002413 WARN_ON(ringbuf->reserved_in_use);
2414
2415 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002416}
2417
2418void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2419{
2420 WARN_ON(ringbuf->reserved_in_use);
2421
2422 ringbuf->reserved_size = 0;
2423 ringbuf->reserved_in_use = false;
2424}
2425
2426void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2427{
2428 WARN_ON(ringbuf->reserved_in_use);
2429
2430 ringbuf->reserved_in_use = true;
2431 ringbuf->reserved_tail = ringbuf->tail;
2432}
2433
2434void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2435{
2436 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002437 if (ringbuf->tail > ringbuf->reserved_tail) {
2438 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2439 "request reserved size too small: %d vs %d!\n",
2440 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2441 } else {
2442 /*
2443 * The ring was wrapped while the reserved space was in use.
2444 * That means that some unknown amount of the ring tail was
2445 * no-op filled and skipped. Thus simply adding the ring size
2446 * to the tail and doing the above space check will not work.
2447 * Rather than attempt to track how much tail was skipped,
2448 * it is much simpler to say that also skipping the sanity
2449 * check every once in a while is not a big issue.
2450 */
2451 }
John Harrison29b1b412015-06-18 13:10:09 +01002452
2453 ringbuf->reserved_size = 0;
2454 ringbuf->reserved_in_use = false;
2455}
2456
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002457static int __intel_ring_prepare(struct intel_engine_cs *engine, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002458{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002459 struct intel_ringbuffer *ringbuf = engine->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002460 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2461 int remain_actual = ringbuf->size - ringbuf->tail;
2462 int ret, total_bytes, wait_bytes = 0;
2463 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002464
John Harrison79bbcc22015-06-30 12:40:55 +01002465 if (ringbuf->reserved_in_use)
2466 total_bytes = bytes;
2467 else
2468 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002469
John Harrison79bbcc22015-06-30 12:40:55 +01002470 if (unlikely(bytes > remain_usable)) {
2471 /*
2472 * Not enough space for the basic request. So need to flush
2473 * out the remainder and then wait for base + reserved.
2474 */
2475 wait_bytes = remain_actual + total_bytes;
2476 need_wrap = true;
2477 } else {
2478 if (unlikely(total_bytes > remain_usable)) {
2479 /*
2480 * The base request will fit but the reserved space
2481 * falls off the end. So only need to to wait for the
2482 * reserved size after flushing out the remainder.
2483 */
2484 wait_bytes = remain_actual + ringbuf->reserved_size;
2485 need_wrap = true;
2486 } else if (total_bytes > ringbuf->space) {
2487 /* No wrapping required, just waiting. */
2488 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002489 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002490 }
2491
John Harrison79bbcc22015-06-30 12:40:55 +01002492 if (wait_bytes) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002493 ret = ring_wait_for_space(engine, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002494 if (unlikely(ret))
2495 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002496
2497 if (need_wrap)
2498 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002499 }
2500
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002501 return 0;
2502}
2503
John Harrison5fb9de12015-05-29 17:44:07 +01002504int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002505 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002506{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002507 struct intel_engine_cs *engine;
John Harrison5fb9de12015-05-29 17:44:07 +01002508 struct drm_i915_private *dev_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002509 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002510
John Harrison5fb9de12015-05-29 17:44:07 +01002511 WARN_ON(req == NULL);
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002512 engine = req->engine;
Tvrtko Ursulin39dabec2016-03-17 13:04:10 +00002513 dev_priv = req->i915;
John Harrison5fb9de12015-05-29 17:44:07 +01002514
Daniel Vetter33196de2012-11-14 17:14:05 +01002515 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2516 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002517 if (ret)
2518 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002519
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002520 ret = __intel_ring_prepare(engine, num_dwords * sizeof(uint32_t));
Chris Wilson304d6952014-01-02 14:32:35 +00002521 if (ret)
2522 return ret;
2523
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002524 engine->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002525 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002526}
2527
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002528/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002529int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002530{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002531 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002532 int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002533 int ret;
2534
2535 if (num_dwords == 0)
2536 return 0;
2537
Chris Wilson18393f62014-04-09 09:19:40 +01002538 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002539 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002540 if (ret)
2541 return ret;
2542
2543 while (num_dwords--)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002544 intel_ring_emit(engine, MI_NOOP);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002545
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002546 intel_ring_advance(engine);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002547
2548 return 0;
2549}
2550
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002551void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002552{
Chris Wilsond04bce42016-04-07 07:29:12 +01002553 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002554
Chris Wilson29dcb572016-04-07 07:29:13 +01002555 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
2556 * so long as the semaphore value in the register/page is greater
2557 * than the sync value), so whenever we reset the seqno,
2558 * so long as we reset the tracking semaphore value to 0, it will
2559 * always be before the next request's seqno. If we don't reset
2560 * the semaphore value, then when the seqno moves backwards all
2561 * future waits will complete instantly (causing rendering corruption).
2562 */
Chris Wilsond04bce42016-04-07 07:29:12 +01002563 if (INTEL_INFO(dev_priv)->gen == 6 || INTEL_INFO(dev_priv)->gen == 7) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002564 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
2565 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
Chris Wilsond04bce42016-04-07 07:29:12 +01002566 if (HAS_VEBOX(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002567 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002568 }
Chris Wilsona058d932016-04-07 07:29:15 +01002569 if (dev_priv->semaphore_obj) {
2570 struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
2571 struct page *page = i915_gem_object_get_dirty_page(obj, 0);
2572 void *semaphores = kmap(page);
2573 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
2574 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
2575 kunmap(page);
2576 }
Chris Wilson29dcb572016-04-07 07:29:13 +01002577 memset(engine->semaphore.sync_seqno, 0,
2578 sizeof(engine->semaphore.sync_seqno));
Chris Wilson297b0c52010-10-22 17:02:41 +01002579
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002580 engine->set_seqno(engine, seqno);
Chris Wilson29dcb572016-04-07 07:29:13 +01002581
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002582 engine->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002583}
2584
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002585static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002586 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002587{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002588 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002589
2590 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002591
Chris Wilson12f55812012-07-05 17:14:01 +01002592 /* Disable notification that the ring is IDLE. The GT
2593 * will then assume that it is busy and bring it out of rc6.
2594 */
2595 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2596 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2597
2598 /* Clear the context id. Here be magic! */
2599 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2600
2601 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002602 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002603 GEN6_BSD_SLEEP_INDICATOR) == 0,
2604 50))
2605 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002606
Chris Wilson12f55812012-07-05 17:14:01 +01002607 /* Now that the ring is fully powered up, update the tail */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002608 I915_WRITE_TAIL(engine, value);
2609 POSTING_READ(RING_TAIL(engine->mmio_base));
Chris Wilson12f55812012-07-05 17:14:01 +01002610
2611 /* Let the ring send IDLE messages to the GT again,
2612 * and so let it sleep to conserve power when idle.
2613 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002614 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002615 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002616}
2617
John Harrisona84c3ae2015-05-29 17:43:57 +01002618static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002619 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002620{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002621 struct intel_engine_cs *engine = req->engine;
Chris Wilson71a77e02011-02-02 12:13:49 +00002622 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002623 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002624
John Harrison5fb9de12015-05-29 17:44:07 +01002625 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002626 if (ret)
2627 return ret;
2628
Chris Wilson71a77e02011-02-02 12:13:49 +00002629 cmd = MI_FLUSH_DW;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002630 if (INTEL_INFO(engine->dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002631 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002632
2633 /* We always require a command barrier so that subsequent
2634 * commands, such as breadcrumb interrupts, are strictly ordered
2635 * wrt the contents of the write cache being flushed to memory
2636 * (and thus being coherent from the CPU).
2637 */
2638 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2639
Jesse Barnes9a289772012-10-26 09:42:42 -07002640 /*
2641 * Bspec vol 1c.5 - video engine command streamer:
2642 * "If ENABLED, all TLBs will be invalidated once the flush
2643 * operation is complete. This bit is only valid when the
2644 * Post-Sync Operation field is a value of 1h or 3h."
2645 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002646 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002647 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2648
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002649 intel_ring_emit(engine, cmd);
2650 intel_ring_emit(engine,
2651 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2652 if (INTEL_INFO(engine->dev)->gen >= 8) {
2653 intel_ring_emit(engine, 0); /* upper addr */
2654 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002655 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002656 intel_ring_emit(engine, 0);
2657 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002658 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002659 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002660 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002661}
2662
2663static int
John Harrison53fddaf2015-05-29 17:44:02 +01002664gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002665 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002666 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002667{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002668 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002669 bool ppgtt = USES_PPGTT(engine->dev) &&
John Harrison8e004ef2015-02-13 11:48:10 +00002670 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002671 int ret;
2672
John Harrison5fb9de12015-05-29 17:44:07 +01002673 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002674 if (ret)
2675 return ret;
2676
2677 /* FIXME(BDW): Address space and security selectors. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002678 intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002679 (dispatch_flags & I915_DISPATCH_RS ?
2680 MI_BATCH_RESOURCE_STREAMER : 0));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002681 intel_ring_emit(engine, lower_32_bits(offset));
2682 intel_ring_emit(engine, upper_32_bits(offset));
2683 intel_ring_emit(engine, MI_NOOP);
2684 intel_ring_advance(engine);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002685
2686 return 0;
2687}
2688
2689static int
John Harrison53fddaf2015-05-29 17:44:02 +01002690hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002691 u64 offset, u32 len,
2692 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002693{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002694 struct intel_engine_cs *engine = req->engine;
Akshay Joshi0206e352011-08-16 15:34:10 -04002695 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002696
John Harrison5fb9de12015-05-29 17:44:07 +01002697 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002698 if (ret)
2699 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002700
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002701 intel_ring_emit(engine,
Chris Wilson77072252014-09-10 12:18:27 +01002702 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002703 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002704 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2705 (dispatch_flags & I915_DISPATCH_RS ?
2706 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002707 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002708 intel_ring_emit(engine, offset);
2709 intel_ring_advance(engine);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002710
2711 return 0;
2712}
2713
2714static int
John Harrison53fddaf2015-05-29 17:44:02 +01002715gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002716 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002717 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002718{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002719 struct intel_engine_cs *engine = req->engine;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002720 int ret;
2721
John Harrison5fb9de12015-05-29 17:44:07 +01002722 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002723 if (ret)
2724 return ret;
2725
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002726 intel_ring_emit(engine,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002727 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002728 (dispatch_flags & I915_DISPATCH_SECURE ?
2729 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002730 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002731 intel_ring_emit(engine, offset);
2732 intel_ring_advance(engine);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002733
Akshay Joshi0206e352011-08-16 15:34:10 -04002734 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002735}
2736
Chris Wilson549f7362010-10-19 11:19:32 +01002737/* Blitter support (SandyBridge+) */
2738
John Harrisona84c3ae2015-05-29 17:43:57 +01002739static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002740 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002741{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002742 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002743 struct drm_device *dev = engine->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002744 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002745 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002746
John Harrison5fb9de12015-05-29 17:44:07 +01002747 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002748 if (ret)
2749 return ret;
2750
Chris Wilson71a77e02011-02-02 12:13:49 +00002751 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002752 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002753 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002754
2755 /* We always require a command barrier so that subsequent
2756 * commands, such as breadcrumb interrupts, are strictly ordered
2757 * wrt the contents of the write cache being flushed to memory
2758 * (and thus being coherent from the CPU).
2759 */
2760 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2761
Jesse Barnes9a289772012-10-26 09:42:42 -07002762 /*
2763 * Bspec vol 1c.3 - blitter engine command streamer:
2764 * "If ENABLED, all TLBs will be invalidated once the flush
2765 * operation is complete. This bit is only valid when the
2766 * Post-Sync Operation field is a value of 1h or 3h."
2767 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002768 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002769 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002770 intel_ring_emit(engine, cmd);
2771 intel_ring_emit(engine,
2772 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002773 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002774 intel_ring_emit(engine, 0); /* upper addr */
2775 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002776 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002777 intel_ring_emit(engine, 0);
2778 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002779 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002780 intel_ring_advance(engine);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002781
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002782 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002783}
2784
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002785int intel_init_render_ring_buffer(struct drm_device *dev)
2786{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002787 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002788 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002789 struct drm_i915_gem_object *obj;
2790 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002791
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002792 engine->name = "render ring";
2793 engine->id = RCS;
2794 engine->exec_id = I915_EXEC_RENDER;
2795 engine->mmio_base = RENDER_RING_BASE;
Daniel Vetter59465b52012-04-11 22:12:48 +02002796
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002797 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002798 if (i915_semaphore_is_enabled(dev)) {
2799 obj = i915_gem_alloc_object(dev, 4096);
2800 if (obj == NULL) {
2801 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2802 i915.semaphores = 0;
2803 } else {
2804 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2805 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2806 if (ret != 0) {
2807 drm_gem_object_unreference(&obj->base);
2808 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2809 i915.semaphores = 0;
2810 } else
2811 dev_priv->semaphore_obj = obj;
2812 }
2813 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002814
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002815 engine->init_context = intel_rcs_ctx_init;
2816 engine->add_request = gen6_add_request;
2817 engine->flush = gen8_render_ring_flush;
2818 engine->irq_get = gen8_ring_get_irq;
2819 engine->irq_put = gen8_ring_put_irq;
2820 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2821 engine->get_seqno = gen6_ring_get_seqno;
2822 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002823 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002824 WARN_ON(!dev_priv->semaphore_obj);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002825 engine->semaphore.sync_to = gen8_ring_sync;
2826 engine->semaphore.signal = gen8_rcs_signal;
2827 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002828 }
2829 } else if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002830 engine->init_context = intel_rcs_ctx_init;
2831 engine->add_request = gen6_add_request;
2832 engine->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002833 if (INTEL_INFO(dev)->gen == 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002834 engine->flush = gen6_render_ring_flush;
2835 engine->irq_get = gen6_ring_get_irq;
2836 engine->irq_put = gen6_ring_put_irq;
2837 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2838 engine->get_seqno = gen6_ring_get_seqno;
2839 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002840 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002841 engine->semaphore.sync_to = gen6_ring_sync;
2842 engine->semaphore.signal = gen6_signal;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002843 /*
2844 * The current semaphore is only applied on pre-gen8
2845 * platform. And there is no VCS2 ring on the pre-gen8
2846 * platform. So the semaphore between RCS and VCS2 is
2847 * initialized as INVALID. Gen8 will initialize the
2848 * sema between VCS2 and RCS later.
2849 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002850 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2851 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2852 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2853 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2854 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2855 engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2856 engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2857 engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2858 engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2859 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002860 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002861 } else if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002862 engine->add_request = pc_render_add_request;
2863 engine->flush = gen4_render_ring_flush;
2864 engine->get_seqno = pc_render_get_seqno;
2865 engine->set_seqno = pc_render_set_seqno;
2866 engine->irq_get = gen5_ring_get_irq;
2867 engine->irq_put = gen5_ring_put_irq;
2868 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
Ben Widawskycc609d52013-05-28 19:22:29 -07002869 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002870 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002871 engine->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002872 if (INTEL_INFO(dev)->gen < 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002873 engine->flush = gen2_render_ring_flush;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002874 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002875 engine->flush = gen4_render_ring_flush;
2876 engine->get_seqno = ring_get_seqno;
2877 engine->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002878 if (IS_GEN2(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002879 engine->irq_get = i8xx_ring_get_irq;
2880 engine->irq_put = i8xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002881 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002882 engine->irq_get = i9xx_ring_get_irq;
2883 engine->irq_put = i9xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002884 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002885 engine->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002886 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002887 engine->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002888
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002889 if (IS_HASWELL(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002890 engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002891 else if (IS_GEN8(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002892 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002893 else if (INTEL_INFO(dev)->gen >= 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002894 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002895 else if (INTEL_INFO(dev)->gen >= 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002896 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002897 else if (IS_I830(dev) || IS_845G(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002898 engine->dispatch_execbuffer = i830_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002899 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002900 engine->dispatch_execbuffer = i915_dispatch_execbuffer;
2901 engine->init_hw = init_render_ring;
2902 engine->cleanup = render_ring_cleanup;
Daniel Vetter59465b52012-04-11 22:12:48 +02002903
Daniel Vetterb45305f2012-12-17 16:21:27 +01002904 /* Workaround batchbuffer to combat CS tlb bug. */
2905 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002906 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002907 if (obj == NULL) {
2908 DRM_ERROR("Failed to allocate batch bo\n");
2909 return -ENOMEM;
2910 }
2911
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002912 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002913 if (ret != 0) {
2914 drm_gem_object_unreference(&obj->base);
2915 DRM_ERROR("Failed to ping batch bo\n");
2916 return ret;
2917 }
2918
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002919 engine->scratch.obj = obj;
2920 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002921 }
2922
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002923 ret = intel_init_ring_buffer(dev, engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002924 if (ret)
2925 return ret;
2926
2927 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002928 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002929 if (ret)
2930 return ret;
2931 }
2932
2933 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002934}
2935
2936int intel_init_bsd_ring_buffer(struct drm_device *dev)
2937{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002938 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002939 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002940
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002941 engine->name = "bsd ring";
2942 engine->id = VCS;
2943 engine->exec_id = I915_EXEC_BSD;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002944
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002945 engine->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002946 if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002947 engine->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002948 /* gen6 bsd needs a special wa for tail updates */
2949 if (IS_GEN6(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002950 engine->write_tail = gen6_bsd_ring_write_tail;
2951 engine->flush = gen6_bsd_ring_flush;
2952 engine->add_request = gen6_add_request;
2953 engine->get_seqno = gen6_ring_get_seqno;
2954 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002955 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002956 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07002957 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002958 engine->irq_get = gen8_ring_get_irq;
2959 engine->irq_put = gen8_ring_put_irq;
2960 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002961 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002962 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002963 engine->semaphore.sync_to = gen8_ring_sync;
2964 engine->semaphore.signal = gen8_xcs_signal;
2965 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002966 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002967 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002968 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2969 engine->irq_get = gen6_ring_get_irq;
2970 engine->irq_put = gen6_ring_put_irq;
2971 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002972 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002973 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002974 engine->semaphore.sync_to = gen6_ring_sync;
2975 engine->semaphore.signal = gen6_signal;
2976 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2977 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2978 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2979 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2980 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2981 engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2982 engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2983 engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2984 engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2985 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002986 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002987 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002988 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002989 engine->mmio_base = BSD_RING_BASE;
2990 engine->flush = bsd_ring_flush;
2991 engine->add_request = i9xx_add_request;
2992 engine->get_seqno = ring_get_seqno;
2993 engine->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002994 if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002995 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2996 engine->irq_get = gen5_ring_get_irq;
2997 engine->irq_put = gen5_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002998 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002999 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
3000 engine->irq_get = i9xx_ring_get_irq;
3001 engine->irq_put = i9xx_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02003002 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003003 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02003004 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003005 engine->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02003006
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003007 return intel_init_ring_buffer(dev, engine);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003008}
Chris Wilson549f7362010-10-19 11:19:32 +01003009
Zhao Yakui845f74a2014-04-17 10:37:37 +08003010/**
Damien Lespiau62659922015-01-29 14:13:40 +00003011 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08003012 */
3013int intel_init_bsd2_ring_buffer(struct drm_device *dev)
3014{
3015 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003016 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08003017
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003018 engine->name = "bsd2 ring";
3019 engine->id = VCS2;
3020 engine->exec_id = I915_EXEC_BSD;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003021
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003022 engine->write_tail = ring_write_tail;
3023 engine->mmio_base = GEN8_BSD2_RING_BASE;
3024 engine->flush = gen6_bsd_ring_flush;
3025 engine->add_request = gen6_add_request;
3026 engine->get_seqno = gen6_ring_get_seqno;
3027 engine->set_seqno = ring_set_seqno;
3028 engine->irq_enable_mask =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003029 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003030 engine->irq_get = gen8_ring_get_irq;
3031 engine->irq_put = gen8_ring_put_irq;
3032 engine->dispatch_execbuffer =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003033 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07003034 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003035 engine->semaphore.sync_to = gen8_ring_sync;
3036 engine->semaphore.signal = gen8_xcs_signal;
3037 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky3e789982014-06-30 09:53:37 -07003038 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003039 engine->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003040
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003041 return intel_init_ring_buffer(dev, engine);
Zhao Yakui845f74a2014-04-17 10:37:37 +08003042}
3043
Chris Wilson549f7362010-10-19 11:19:32 +01003044int intel_init_blt_ring_buffer(struct drm_device *dev)
3045{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003046 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003047 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01003048
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003049 engine->name = "blitter ring";
3050 engine->id = BCS;
3051 engine->exec_id = I915_EXEC_BLT;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02003052
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003053 engine->mmio_base = BLT_RING_BASE;
3054 engine->write_tail = ring_write_tail;
3055 engine->flush = gen6_ring_flush;
3056 engine->add_request = gen6_add_request;
3057 engine->get_seqno = gen6_ring_get_seqno;
3058 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003059 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003060 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07003061 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003062 engine->irq_get = gen8_ring_get_irq;
3063 engine->irq_put = gen8_ring_put_irq;
3064 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003065 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003066 engine->semaphore.sync_to = gen8_ring_sync;
3067 engine->semaphore.signal = gen8_xcs_signal;
3068 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003069 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003070 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003071 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
3072 engine->irq_get = gen6_ring_get_irq;
3073 engine->irq_put = gen6_ring_put_irq;
3074 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003075 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003076 engine->semaphore.signal = gen6_signal;
3077 engine->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003078 /*
3079 * The current semaphore is only applied on pre-gen8
3080 * platform. And there is no VCS2 ring on the pre-gen8
3081 * platform. So the semaphore between BCS and VCS2 is
3082 * initialized as INVALID. Gen8 will initialize the
3083 * sema between BCS and VCS2 later.
3084 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003085 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
3086 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
3087 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
3088 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
3089 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3090 engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
3091 engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
3092 engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
3093 engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
3094 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003095 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003096 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003097 engine->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01003098
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003099 return intel_init_ring_buffer(dev, engine);
Chris Wilson549f7362010-10-19 11:19:32 +01003100}
Chris Wilsona7b97612012-07-20 12:41:08 +01003101
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003102int intel_init_vebox_ring_buffer(struct drm_device *dev)
3103{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003104 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003105 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003106
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003107 engine->name = "video enhancement ring";
3108 engine->id = VECS;
3109 engine->exec_id = I915_EXEC_VEBOX;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003110
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003111 engine->mmio_base = VEBOX_RING_BASE;
3112 engine->write_tail = ring_write_tail;
3113 engine->flush = gen6_ring_flush;
3114 engine->add_request = gen6_add_request;
3115 engine->get_seqno = gen6_ring_get_seqno;
3116 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003117
3118 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003119 engine->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08003120 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003121 engine->irq_get = gen8_ring_get_irq;
3122 engine->irq_put = gen8_ring_put_irq;
3123 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003124 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003125 engine->semaphore.sync_to = gen8_ring_sync;
3126 engine->semaphore.signal = gen8_xcs_signal;
3127 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003128 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003129 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003130 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3131 engine->irq_get = hsw_vebox_get_irq;
3132 engine->irq_put = hsw_vebox_put_irq;
3133 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003134 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003135 engine->semaphore.sync_to = gen6_ring_sync;
3136 engine->semaphore.signal = gen6_signal;
3137 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3138 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3139 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3140 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3141 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3142 engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3143 engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3144 engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3145 engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3146 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003147 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003148 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003149 engine->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003150
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003151 return intel_init_ring_buffer(dev, engine);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003152}
3153
Chris Wilsona7b97612012-07-20 12:41:08 +01003154int
John Harrison4866d722015-05-29 17:43:55 +01003155intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003156{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003157 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003158 int ret;
3159
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003160 if (!engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003161 return 0;
3162
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003163 ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003164 if (ret)
3165 return ret;
3166
John Harrisona84c3ae2015-05-29 17:43:57 +01003167 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003168
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003169 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003170 return 0;
3171}
3172
3173int
John Harrison2f200552015-05-29 17:43:53 +01003174intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003175{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003176 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003177 uint32_t flush_domains;
3178 int ret;
3179
3180 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003181 if (engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003182 flush_domains = I915_GEM_GPU_DOMAINS;
3183
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003184 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003185 if (ret)
3186 return ret;
3187
John Harrisona84c3ae2015-05-29 17:43:57 +01003188 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003189
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003190 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003191 return 0;
3192}
Chris Wilsone3efda42014-04-09 09:19:41 +01003193
3194void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003195intel_stop_engine(struct intel_engine_cs *engine)
Chris Wilsone3efda42014-04-09 09:19:41 +01003196{
3197 int ret;
3198
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003199 if (!intel_engine_initialized(engine))
Chris Wilsone3efda42014-04-09 09:19:41 +01003200 return;
3201
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003202 ret = intel_engine_idle(engine);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003203 if (ret && !i915_reset_in_progress(&to_i915(engine->dev)->gpu_error))
Chris Wilsone3efda42014-04-09 09:19:41 +01003204 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003205 engine->name, ret);
Chris Wilsone3efda42014-04-09 09:19:41 +01003206
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003207 stop_ring(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01003208}