blob: 44bc903ead74fd86b69071d4a0dc00b3024424fe [file] [log] [blame]
Jon Loeligerb809b3e2006-06-17 17:52:48 -05001/*
John Rigby5b70a092008-10-07 13:00:18 -06002 * MPC83xx/85xx/86xx PCI/PCIE support routing.
Jon Loeligerb809b3e2006-06-17 17:52:48 -05003 *
John Rigby5b70a092008-10-07 13:00:18 -06004 * Copyright 2007,2008 Freescale Semiconductor, Inc
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +08005 *
Jon Loeligerb809b3e2006-06-17 17:52:48 -05006 * Initial author: Xianghua Xiao <x.xiao@freescale.com>
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +08007 * Recode: ZHANG WEI <wei.zhang@freescale.com>
8 * Rewrite the routing for Frescale PCI and PCI Express
9 * Roy Zang <tie-fei.zang@freescale.com>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050010 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
13 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
15 */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080016#include <linux/kernel.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050017#include <linux/pci.h>
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080018#include <linux/delay.h>
19#include <linux/string.h>
20#include <linux/init.h>
21#include <linux/bootmem.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050022
Jon Loeligerb809b3e2006-06-17 17:52:48 -050023#include <asm/io.h>
24#include <asm/prom.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050025#include <asm/pci-bridge.h>
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080026#include <asm/machdep.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050027#include <sysdev/fsl_soc.h>
Roy Zang55c44992007-07-10 18:44:34 +080028#include <sysdev/fsl_pci.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050029
John Rigby76fe1ff2008-06-26 11:07:57 -060030#if defined(CONFIG_PPC_85xx) || defined(CONFIG_PPC_86xx)
Trent Piephoa097a782009-01-06 22:37:53 -060031static int __init setup_one_atmu(struct ccsr_pci __iomem *pci,
32 unsigned int index, const struct resource *res,
33 resource_size_t offset)
34{
35 resource_size_t pci_addr = res->start - offset;
36 resource_size_t phys_addr = res->start;
37 resource_size_t size = res->end - res->start + 1;
38 u32 flags = 0x80044000; /* enable & mem R/W */
39 unsigned int i;
40
41 pr_debug("PCI MEM resource start 0x%016llx, size 0x%016llx.\n",
42 (u64)res->start, (u64)size);
43
44 for (i = 0; size > 0; i++) {
45 unsigned int bits = min(__ilog2(size),
46 __ffs(pci_addr | phys_addr));
47
48 if (index + i >= 5)
49 return -1;
50
51 out_be32(&pci->pow[index + i].potar, pci_addr >> 12);
52 out_be32(&pci->pow[index + i].potear, (u64)pci_addr >> 44);
53 out_be32(&pci->pow[index + i].powbar, phys_addr >> 12);
54 out_be32(&pci->pow[index + i].powar, flags | (bits - 1));
55
56 pci_addr += (resource_size_t)1U << bits;
57 phys_addr += (resource_size_t)1U << bits;
58 size -= (resource_size_t)1U << bits;
59 }
60
61 return i;
62}
63
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080064/* atmu setup for fsl pci/pcie controller */
Anton Vorontsovc9dadff2008-12-29 19:40:32 +030065static void __init setup_pci_atmu(struct pci_controller *hose,
66 struct resource *rsrc)
Jon Loeligerb809b3e2006-06-17 17:52:48 -050067{
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080068 struct ccsr_pci __iomem *pci;
Trent Piephoa097a782009-01-06 22:37:53 -060069 int i, j, n;
Jon Loeligerb809b3e2006-06-17 17:52:48 -050070
Kumar Gala72b122c2008-01-14 17:02:19 -060071 pr_debug("PCI memory map start 0x%016llx, size 0x%016llx\n",
72 (u64)rsrc->start, (u64)rsrc->end - (u64)rsrc->start + 1);
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080073 pci = ioremap(rsrc->start, rsrc->end - rsrc->start + 1);
Trent Piephoa097a782009-01-06 22:37:53 -060074 if (!pci) {
75 dev_err(hose->parent, "Unable to map ATMU registers\n");
76 return;
77 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -050078
Trent Piephoa097a782009-01-06 22:37:53 -060079 /* Disable all windows (except powar0 since it's ignored) */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080080 for(i = 1; i < 5; i++)
81 out_be32(&pci->pow[i].powar, 0);
82 for(i = 0; i < 3; i++)
83 out_be32(&pci->piw[i].piwar, 0);
Jon Loeligerb809b3e2006-06-17 17:52:48 -050084
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080085 /* Setup outbound MEM window */
Trent Piephoa097a782009-01-06 22:37:53 -060086 for(i = 0, j = 1; i < 3; i++) {
87 if (!(hose->mem_resources[i].flags & IORESOURCE_MEM))
88 continue;
89
90 n = setup_one_atmu(pci, j, &hose->mem_resources[i],
91 hose->pci_mem_offset);
92
93 if (n < 0 || j >= 5) {
94 pr_err("Ran out of outbound PCI ATMUs for resource %d!\n", i);
95 hose->mem_resources[i].flags |= IORESOURCE_DISABLED;
96 } else
97 j += n;
98 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -050099
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800100 /* Setup outbound IO window */
Trent Piephoa097a782009-01-06 22:37:53 -0600101 if (hose->io_resource.flags & IORESOURCE_IO) {
102 if (j >= 5) {
103 pr_err("Ran out of outbound PCI ATMUs for IO resource\n");
104 } else {
105 pr_debug("PCI IO resource start 0x%016llx, size 0x%016llx, "
106 "phy base 0x%016llx.\n",
107 (u64)hose->io_resource.start,
108 (u64)hose->io_resource.end - (u64)hose->io_resource.start + 1,
109 (u64)hose->io_base_phys);
110 out_be32(&pci->pow[j].potar, (hose->io_resource.start >> 12));
111 out_be32(&pci->pow[j].potear, 0);
112 out_be32(&pci->pow[j].powbar, (hose->io_base_phys >> 12));
113 /* Enable, IO R/W */
114 out_be32(&pci->pow[j].powar, 0x80088000
115 | (__ilog2(hose->io_resource.end
116 - hose->io_resource.start + 1) - 1));
117 }
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800118 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500119
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800120 /* Setup 2G inbound Memory Window @ 1 */
121 out_be32(&pci->piw[2].pitar, 0x00000000);
122 out_be32(&pci->piw[2].piwbar,0x00000000);
123 out_be32(&pci->piw[2].piwar, PIWAR_2G);
Trent Piephoa097a782009-01-06 22:37:53 -0600124
125 iounmap(pci);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500126}
127
Anton Vorontsovc9dadff2008-12-29 19:40:32 +0300128static void __init setup_pci_cmd(struct pci_controller *hose)
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500129{
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500130 u16 cmd;
Kumar Galaeb12af42007-07-20 16:29:09 -0500131 int cap_x;
132
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500133 early_read_config_word(hose, 0, 0, PCI_COMMAND, &cmd);
134 cmd |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800135 | PCI_COMMAND_IO;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500136 early_write_config_word(hose, 0, 0, PCI_COMMAND, cmd);
Kumar Galaeb12af42007-07-20 16:29:09 -0500137
138 cap_x = early_find_capability(hose, 0, 0, PCI_CAP_ID_PCIX);
139 if (cap_x) {
140 int pci_x_cmd = cap_x + PCI_X_CMD;
141 cmd = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
142 | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
143 early_write_config_word(hose, 0, 0, pci_x_cmd, cmd);
144 } else {
145 early_write_config_byte(hose, 0, 0, PCI_LATENCY_TIMER, 0x80);
146 }
Kumar Gala9ad494f2006-06-28 00:37:45 -0500147}
148
Anton Vorontsov692d1032008-05-23 17:41:02 +0400149static void __init setup_pci_pcsrbar(struct pci_controller *hose)
Jason Jin34e36c12008-05-23 16:32:46 +0800150{
Anton Vorontsov692d1032008-05-23 17:41:02 +0400151#ifdef CONFIG_PCI_MSI
Jason Jin34e36c12008-05-23 16:32:46 +0800152 phys_addr_t immr_base;
153
154 immr_base = get_immrbase();
155 early_write_config_dword(hose, 0, 0, PCI_BASE_ADDRESS_0, immr_base);
Jason Jin34e36c12008-05-23 16:32:46 +0800156#endif
Anton Vorontsov692d1032008-05-23 17:41:02 +0400157}
Jason Jin34e36c12008-05-23 16:32:46 +0800158
Kumar Gala72b122c2008-01-14 17:02:19 -0600159static int fsl_pcie_bus_fixup;
Zhang Wei20243c72007-06-26 18:22:40 -0500160
Kumar Gala72b122c2008-01-14 17:02:19 -0600161static void __init quirk_fsl_pcie_header(struct pci_dev *dev)
162{
Kumar Gala957ecff2007-07-11 13:31:58 -0500163 /* if we aren't a PCIe don't bother */
164 if (!pci_find_capability(dev, PCI_CAP_ID_EXP))
165 return ;
166
Kumar Gala72b122c2008-01-14 17:02:19 -0600167 dev->class = PCI_CLASS_BRIDGE_PCI << 8;
168 fsl_pcie_bus_fixup = 1;
169 return ;
Zhang Wei20243c72007-06-26 18:22:40 -0500170}
171
Anton Vorontsovc9dadff2008-12-29 19:40:32 +0300172static int __init fsl_pcie_check_link(struct pci_controller *hose)
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800173{
Kumar Gala2fce12252007-10-03 23:37:33 -0500174 u32 val;
175 early_read_config_dword(hose, 0, 0, PCIE_LTSSM, &val);
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800176 if (val < PCIE_LTSSM_L0)
177 return 1;
178 return 0;
179}
Zhang Wei20243c72007-06-26 18:22:40 -0500180
Kumar Gala6c0a11c2007-07-19 15:29:53 -0500181void fsl_pcibios_fixup_bus(struct pci_bus *bus)
182{
183 struct pci_controller *hose = (struct pci_controller *) bus->sysdata;
184 int i;
185
Kumar Gala72b122c2008-01-14 17:02:19 -0600186 if ((bus->parent == hose->bus) &&
187 ((fsl_pcie_bus_fixup &&
188 early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) ||
189 (hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK)))
190 {
191 for (i = 0; i < 4; ++i) {
192 struct resource *res = bus->resource[i];
193 struct resource *par = bus->parent->resource[i];
194 if (res) {
195 res->start = 0;
196 res->end = 0;
197 res->flags = 0;
198 }
199 if (res && par) {
200 res->start = par->start;
201 res->end = par->end;
202 res->flags = par->flags;
203 }
Kumar Gala6c0a11c2007-07-19 15:29:53 -0500204 }
205 }
206}
207
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800208int __init fsl_add_bridge(struct device_node *dev, int is_primary)
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500209{
210 int len;
211 struct pci_controller *hose;
212 struct resource rsrc;
Jeremy Kerr8efca492006-07-12 15:39:42 +1000213 const int *bus_range;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500214
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800215 pr_debug("Adding PCI host bridge %s\n", dev->full_name);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500216
217 /* Fetch host bridge registers address */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800218 if (of_address_to_resource(dev, 0, &rsrc)) {
219 printk(KERN_WARNING "Can't get pci register base!");
220 return -ENOMEM;
221 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500222
223 /* Get bus range if any */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000224 bus_range = of_get_property(dev, "bus-range", &len);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500225 if (bus_range == NULL || len < 2 * sizeof(int))
226 printk(KERN_WARNING "Can't get bus-range for %s, assume"
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800227 " bus 0\n", dev->full_name);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500228
Josh Boyer7fe519c2008-12-11 09:46:44 +0000229 ppc_pci_add_flags(PPC_PCI_REASSIGN_ALL_BUS);
Kumar Galadbf84712007-06-27 01:56:50 -0500230 hose = pcibios_alloc_controller(dev);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500231 if (!hose)
232 return -ENOMEM;
Kumar Galadbf84712007-06-27 01:56:50 -0500233
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500234 hose->first_busno = bus_range ? bus_range[0] : 0x0;
Zhang Weibf7c0362007-05-22 11:38:26 +0800235 hose->last_busno = bus_range ? bus_range[1] : 0xff;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500236
Kumar Gala2e56ff22007-07-19 16:07:35 -0500237 setup_indirect_pci(hose, rsrc.start, rsrc.start + 0x4,
238 PPC_INDIRECT_TYPE_BIG_ENDIAN);
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800239 setup_pci_cmd(hose);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500240
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800241 /* check PCI express link status */
Kumar Gala957ecff2007-07-11 13:31:58 -0500242 if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
Kumar Gala7659c032007-07-25 00:29:53 -0500243 hose->indirect_type |= PPC_INDIRECT_TYPE_EXT_REG |
Kumar Gala957ecff2007-07-11 13:31:58 -0500244 PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS;
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800245 if (fsl_pcie_check_link(hose))
Kumar Gala957ecff2007-07-11 13:31:58 -0500246 hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK;
247 }
Zhang Weie4725c22007-06-25 15:21:10 -0500248
joe@perches.comdf3c9012007-11-20 12:47:55 +1100249 printk(KERN_INFO "Found FSL PCI host bridge at 0x%016llx. "
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800250 "Firmware bus number: %d->%d\n",
251 (unsigned long long)rsrc.start, hose->first_busno,
252 hose->last_busno);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500253
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800254 pr_debug(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500255 hose, hose->cfg_addr, hose->cfg_data);
256
257 /* Interpret the "ranges" property */
258 /* This also maps the I/O region and sets isa_io/mem_base */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800259 pci_process_bridge_OF_ranges(hose, dev, is_primary);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500260
261 /* Setup PEX window registers */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800262 setup_pci_atmu(hose, &rsrc);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500263
Jason Jin34e36c12008-05-23 16:32:46 +0800264 /* Setup PEXCSRBAR */
Jason Jin34e36c12008-05-23 16:32:46 +0800265 setup_pci_pcsrbar(hose);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500266 return 0;
267}
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800268
Kumar Gala72b122c2008-01-14 17:02:19 -0600269DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8548E, quirk_fsl_pcie_header);
270DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8548, quirk_fsl_pcie_header);
271DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8543E, quirk_fsl_pcie_header);
272DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8543, quirk_fsl_pcie_header);
273DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8547E, quirk_fsl_pcie_header);
274DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8545E, quirk_fsl_pcie_header);
275DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8545, quirk_fsl_pcie_header);
276DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8568E, quirk_fsl_pcie_header);
277DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8568, quirk_fsl_pcie_header);
278DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8567E, quirk_fsl_pcie_header);
279DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8567, quirk_fsl_pcie_header);
280DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8533E, quirk_fsl_pcie_header);
281DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8533, quirk_fsl_pcie_header);
282DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8544E, quirk_fsl_pcie_header);
283DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8544, quirk_fsl_pcie_header);
284DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8572E, quirk_fsl_pcie_header);
285DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8572, quirk_fsl_pcie_header);
Kumar Gala2f3804e2008-07-02 01:36:15 -0500286DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8536E, quirk_fsl_pcie_header);
287DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8536, quirk_fsl_pcie_header);
Kumar Gala72b122c2008-01-14 17:02:19 -0600288DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8641, quirk_fsl_pcie_header);
289DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8641D, quirk_fsl_pcie_header);
290DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8610, quirk_fsl_pcie_header);
John Rigby76fe1ff2008-06-26 11:07:57 -0600291#endif /* CONFIG_PPC_85xx || CONFIG_PPC_86xx */
292
John Rigby35225802008-10-07 15:13:18 -0600293#if defined(CONFIG_PPC_83xx) || defined(CONFIG_PPC_MPC512x)
John Rigby76fe1ff2008-06-26 11:07:57 -0600294int __init mpc83xx_add_bridge(struct device_node *dev)
295{
296 int len;
297 struct pci_controller *hose;
John Rigby5b70a092008-10-07 13:00:18 -0600298 struct resource rsrc_reg;
299 struct resource rsrc_cfg;
John Rigby76fe1ff2008-06-26 11:07:57 -0600300 const int *bus_range;
John Rigby5b70a092008-10-07 13:00:18 -0600301 int primary;
John Rigby76fe1ff2008-06-26 11:07:57 -0600302
303 pr_debug("Adding PCI host bridge %s\n", dev->full_name);
304
305 /* Fetch host bridge registers address */
John Rigby5b70a092008-10-07 13:00:18 -0600306 if (of_address_to_resource(dev, 0, &rsrc_reg)) {
307 printk(KERN_WARNING "Can't get pci register base!\n");
308 return -ENOMEM;
309 }
310
311 memset(&rsrc_cfg, 0, sizeof(rsrc_cfg));
312
313 if (of_address_to_resource(dev, 1, &rsrc_cfg)) {
314 printk(KERN_WARNING
315 "No pci config register base in dev tree, "
316 "using default\n");
317 /*
318 * MPC83xx supports up to two host controllers
319 * one at 0x8500 has config space registers at 0x8300
320 * one at 0x8600 has config space registers at 0x8380
321 */
322 if ((rsrc_reg.start & 0xfffff) == 0x8500)
323 rsrc_cfg.start = (rsrc_reg.start & 0xfff00000) + 0x8300;
324 else if ((rsrc_reg.start & 0xfffff) == 0x8600)
325 rsrc_cfg.start = (rsrc_reg.start & 0xfff00000) + 0x8380;
326 }
327 /*
328 * Controller at offset 0x8500 is primary
329 */
330 if ((rsrc_reg.start & 0xfffff) == 0x8500)
331 primary = 1;
332 else
333 primary = 0;
John Rigby76fe1ff2008-06-26 11:07:57 -0600334
335 /* Get bus range if any */
336 bus_range = of_get_property(dev, "bus-range", &len);
337 if (bus_range == NULL || len < 2 * sizeof(int)) {
338 printk(KERN_WARNING "Can't get bus-range for %s, assume"
339 " bus 0\n", dev->full_name);
340 }
341
Josh Boyer7fe519c2008-12-11 09:46:44 +0000342 ppc_pci_add_flags(PPC_PCI_REASSIGN_ALL_BUS);
John Rigby76fe1ff2008-06-26 11:07:57 -0600343 hose = pcibios_alloc_controller(dev);
344 if (!hose)
345 return -ENOMEM;
346
347 hose->first_busno = bus_range ? bus_range[0] : 0;
348 hose->last_busno = bus_range ? bus_range[1] : 0xff;
349
John Rigby5b70a092008-10-07 13:00:18 -0600350 setup_indirect_pci(hose, rsrc_cfg.start, rsrc_cfg.start + 4, 0);
John Rigby76fe1ff2008-06-26 11:07:57 -0600351
John Rigby35225802008-10-07 15:13:18 -0600352 printk(KERN_INFO "Found FSL PCI host bridge at 0x%016llx. "
John Rigby76fe1ff2008-06-26 11:07:57 -0600353 "Firmware bus number: %d->%d\n",
John Rigby5b70a092008-10-07 13:00:18 -0600354 (unsigned long long)rsrc_reg.start, hose->first_busno,
John Rigby76fe1ff2008-06-26 11:07:57 -0600355 hose->last_busno);
356
357 pr_debug(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
358 hose, hose->cfg_addr, hose->cfg_data);
359
360 /* Interpret the "ranges" property */
361 /* This also maps the I/O region and sets isa_io/mem_base */
362 pci_process_bridge_OF_ranges(hose, dev, primary);
363
364 return 0;
365}
366#endif /* CONFIG_PPC_83xx */