blob: d097169e85d1da77caeddae852f0b20d11a62916 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Driver for Motorola IMX serial ports
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Author: Sascha Hauer <sascha@saschahauer.de>
7 * Copyright (C) 2004 Pengutronix
8 *
Fabian Godehardtb6e49132009-06-11 14:53:18 +01009 * Copyright (C) 2009 emlix GmbH
10 * Author: Fabian Godehardt (added IrDA support for iMX)
11 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 *
26 * [29-Mar-2005] Mike Lee
27 * Added hardware handshake
28 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
31#define SUPPORT_SYSRQ
32#endif
33
34#include <linux/module.h>
35#include <linux/ioport.h>
36#include <linux/init.h>
37#include <linux/console.h>
38#include <linux/sysrq.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010039#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/tty.h>
41#include <linux/tty_flip.h>
42#include <linux/serial_core.h>
43#include <linux/serial.h>
Sascha Hauer38a41fd2008-07-05 10:02:46 +020044#include <linux/clk.h>
Fabian Godehardtb6e49132009-06-11 14:53:18 +010045#include <linux/delay.h>
Oskar Schirmer534fca02009-06-11 14:52:23 +010046#include <linux/rational.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090047#include <linux/slab.h>
Shawn Guo22698aa2011-06-25 02:04:34 +080048#include <linux/of.h>
49#include <linux/of_device.h>
Sachin Kamate32a9f82013-01-07 10:25:03 +053050#include <linux/io.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080051#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020054#include <linux/platform_data/serial-imx.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080055#include <linux/platform_data/dma-imx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Sascha Hauerff4bfb22007-04-26 08:26:13 +010057/* Register definitions */
58#define URXD0 0x0 /* Receiver Register */
59#define URTX0 0x40 /* Transmitter Register */
60#define UCR1 0x80 /* Control Register 1 */
61#define UCR2 0x84 /* Control Register 2 */
62#define UCR3 0x88 /* Control Register 3 */
63#define UCR4 0x8c /* Control Register 4 */
64#define UFCR 0x90 /* FIFO Control Register */
65#define USR1 0x94 /* Status Register 1 */
66#define USR2 0x98 /* Status Register 2 */
67#define UESC 0x9c /* Escape Character Register */
68#define UTIM 0xa0 /* Escape Timer Register */
69#define UBIR 0xa4 /* BRM Incremental Register */
70#define UBMR 0xa8 /* BRM Modulator Register */
71#define UBRC 0xac /* Baud Rate Count Register */
Shawn Guofe6b5402011-06-25 02:04:33 +080072#define IMX21_ONEMS 0xb0 /* One Millisecond register */
73#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
74#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
Sascha Hauerff4bfb22007-04-26 08:26:13 +010075
76/* UART Control Register Bit Fields.*/
Jiada Wang55d86932014-12-09 18:11:22 +090077#define URXD_DUMMY_READ (1<<16)
Sachin Kamat82313e62013-01-07 10:25:02 +053078#define URXD_CHARRDY (1<<15)
79#define URXD_ERR (1<<14)
80#define URXD_OVRRUN (1<<13)
81#define URXD_FRMERR (1<<12)
82#define URXD_BRK (1<<11)
83#define URXD_PRERR (1<<10)
Dirk Behme26c47412014-09-03 12:33:53 +010084#define URXD_RX_DATA (0xFF<<0)
Sachin Kamat82313e62013-01-07 10:25:02 +053085#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
86#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
87#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
88#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080089#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
Sachin Kamat82313e62013-01-07 10:25:02 +053090#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
91#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
92#define UCR1_IREN (1<<7) /* Infrared interface enable */
93#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
94#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
95#define UCR1_SNDBRK (1<<4) /* Send break */
96#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
97#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080098#define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053099#define UCR1_DOZE (1<<1) /* Doze */
100#define UCR1_UARTEN (1<<0) /* UART enabled */
101#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
102#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
103#define UCR2_CTSC (1<<13) /* CTS pin control */
104#define UCR2_CTS (1<<12) /* Clear to send */
105#define UCR2_ESCEN (1<<11) /* Escape enable */
106#define UCR2_PREN (1<<8) /* Parity enable */
107#define UCR2_PROE (1<<7) /* Parity odd/even */
108#define UCR2_STPB (1<<6) /* Stop */
109#define UCR2_WS (1<<5) /* Word size */
110#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
111#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
112#define UCR2_TXEN (1<<2) /* Transmitter enabled */
113#define UCR2_RXEN (1<<1) /* Receiver enabled */
114#define UCR2_SRST (1<<0) /* SW reset */
115#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
116#define UCR3_PARERREN (1<<12) /* Parity enable */
117#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
118#define UCR3_DSR (1<<10) /* Data set ready */
119#define UCR3_DCD (1<<9) /* Data carrier detect */
120#define UCR3_RI (1<<8) /* Ring indicator */
Fabio Estevamb38cb7d2014-05-14 15:55:03 -0300121#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
Sachin Kamat82313e62013-01-07 10:25:02 +0530122#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
123#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
124#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
125#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
126#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
127#define UCR3_BPEN (1<<0) /* Preset registers enable */
128#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
129#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
130#define UCR4_INVR (1<<9) /* Inverted infrared reception */
131#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
132#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
133#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800134#define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
Sachin Kamat82313e62013-01-07 10:25:02 +0530135#define UCR4_IRSC (1<<5) /* IR special case */
136#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
137#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
138#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
139#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
140#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
141#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
142#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
143#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
144#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
145#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
146#define USR1_RTSS (1<<14) /* RTS pin status */
147#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
148#define USR1_RTSD (1<<12) /* RTS delta */
149#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
150#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
151#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
152#define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
153#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
154#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
155#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
156#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
157#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
158#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
159#define USR2_IDLE (1<<12) /* Idle condition */
160#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
161#define USR2_WAKE (1<<7) /* Wake */
162#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
163#define USR2_TXDC (1<<3) /* Transmitter complete */
164#define USR2_BRCD (1<<2) /* Break condition */
165#define USR2_ORE (1<<1) /* Overrun error */
166#define USR2_RDR (1<<0) /* Recv data ready */
167#define UTS_FRCPERR (1<<13) /* Force parity error */
168#define UTS_LOOP (1<<12) /* Loop tx and rx */
169#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
170#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
171#define UTS_TXFULL (1<<4) /* TxFIFO full */
172#define UTS_RXFULL (1<<3) /* RxFIFO full */
173#define UTS_SOFTRST (1<<0) /* Software reset */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100174
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175/* We've been assigned a range on the "Low-density serial ports" major */
Sachin Kamat82313e62013-01-07 10:25:02 +0530176#define SERIAL_IMX_MAJOR 207
177#define MINOR_START 16
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200178#define DEV_NAME "ttymxc"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 * This determines how often we check the modem status signals
182 * for any change. They generally aren't connected to an IRQ
183 * so we have to poll them. We also check immediately before
184 * filling the TX fifo incase CTS has been dropped.
185 */
186#define MCTRL_TIMEOUT (250*HZ/1000)
187
188#define DRIVER_NAME "IMX-uart"
189
Sascha Hauerdbff4e92008-07-05 10:02:45 +0200190#define UART_NR 8
191
Shawn Guofe6b5402011-06-25 02:04:33 +0800192/* i.mx21 type uart runs on all i.mx except i.mx1 */
193enum imx_uart_type {
194 IMX1_UART,
195 IMX21_UART,
Huang Shijiea496e622013-07-08 17:14:17 +0800196 IMX6Q_UART,
Shawn Guofe6b5402011-06-25 02:04:33 +0800197};
198
199/* device type dependent stuff */
200struct imx_uart_data {
201 unsigned uts_reg;
202 enum imx_uart_type devtype;
203};
204
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205struct imx_port {
206 struct uart_port port;
207 struct timer_list timer;
208 unsigned int old_status;
Sachin Kamat82313e62013-01-07 10:25:02 +0530209 int txirq, rxirq, rtsirq;
Daniel Glöckner26bbb3f2009-06-11 14:36:29 +0100210 unsigned int have_rtscts:1;
Huang Shijie20ff2fe2013-05-30 14:07:12 +0800211 unsigned int dte_mode:1;
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100212 unsigned int use_irda:1;
213 unsigned int irda_inv_rx:1;
214 unsigned int irda_inv_tx:1;
215 unsigned short trcv_delay; /* transceiver delay */
Sascha Hauer3a9465f2012-03-07 09:31:43 +0100216 struct clk *clk_ipg;
217 struct clk *clk_per;
Uwe Kleine-König7d0b0662012-05-21 21:57:39 +0200218 const struct imx_uart_data *devdata;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800219
220 /* DMA fields */
221 unsigned int dma_is_inited:1;
222 unsigned int dma_is_enabled:1;
223 unsigned int dma_is_rxing:1;
224 unsigned int dma_is_txing:1;
225 struct dma_chan *dma_chan_rx, *dma_chan_tx;
226 struct scatterlist rx_sgl, tx_sgl[2];
227 void *rx_buf;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800228 unsigned int tx_bytes;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800229 unsigned int dma_tx_nents;
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700230 wait_queue_head_t dma_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231};
232
Dirk Behme0ad5a812011-12-22 09:57:52 +0100233struct imx_port_ucrs {
234 unsigned int ucr1;
235 unsigned int ucr2;
236 unsigned int ucr3;
237};
238
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100239#ifdef CONFIG_IRDA
240#define USE_IRDA(sport) ((sport)->use_irda)
241#else
242#define USE_IRDA(sport) (0)
243#endif
244
Shawn Guofe6b5402011-06-25 02:04:33 +0800245static struct imx_uart_data imx_uart_devdata[] = {
246 [IMX1_UART] = {
247 .uts_reg = IMX1_UTS,
248 .devtype = IMX1_UART,
249 },
250 [IMX21_UART] = {
251 .uts_reg = IMX21_UTS,
252 .devtype = IMX21_UART,
253 },
Huang Shijiea496e622013-07-08 17:14:17 +0800254 [IMX6Q_UART] = {
255 .uts_reg = IMX21_UTS,
256 .devtype = IMX6Q_UART,
257 },
Shawn Guofe6b5402011-06-25 02:04:33 +0800258};
259
260static struct platform_device_id imx_uart_devtype[] = {
261 {
262 .name = "imx1-uart",
263 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
264 }, {
265 .name = "imx21-uart",
266 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
267 }, {
Huang Shijiea496e622013-07-08 17:14:17 +0800268 .name = "imx6q-uart",
269 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
270 }, {
Shawn Guofe6b5402011-06-25 02:04:33 +0800271 /* sentinel */
272 }
273};
274MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
275
Shawn Guo22698aa2011-06-25 02:04:34 +0800276static struct of_device_id imx_uart_dt_ids[] = {
Huang Shijiea496e622013-07-08 17:14:17 +0800277 { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
Shawn Guo22698aa2011-06-25 02:04:34 +0800278 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
279 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
280 { /* sentinel */ }
281};
282MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
283
Shawn Guofe6b5402011-06-25 02:04:33 +0800284static inline unsigned uts_reg(struct imx_port *sport)
285{
286 return sport->devdata->uts_reg;
287}
288
289static inline int is_imx1_uart(struct imx_port *sport)
290{
291 return sport->devdata->devtype == IMX1_UART;
292}
293
294static inline int is_imx21_uart(struct imx_port *sport)
295{
296 return sport->devdata->devtype == IMX21_UART;
297}
298
Huang Shijiea496e622013-07-08 17:14:17 +0800299static inline int is_imx6q_uart(struct imx_port *sport)
300{
301 return sport->devdata->devtype == IMX6Q_UART;
302}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303/*
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200304 * Save and restore functions for UCR1, UCR2 and UCR3 registers
305 */
Fabio Estevam93d94b32014-11-12 15:55:07 -0200306#if defined(CONFIG_SERIAL_IMX_CONSOLE)
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200307static void imx_port_ucrs_save(struct uart_port *port,
308 struct imx_port_ucrs *ucr)
309{
310 /* save control registers */
311 ucr->ucr1 = readl(port->membase + UCR1);
312 ucr->ucr2 = readl(port->membase + UCR2);
313 ucr->ucr3 = readl(port->membase + UCR3);
314}
315
316static void imx_port_ucrs_restore(struct uart_port *port,
317 struct imx_port_ucrs *ucr)
318{
319 /* restore control registers */
320 writel(ucr->ucr1, port->membase + UCR1);
321 writel(ucr->ucr2, port->membase + UCR2);
322 writel(ucr->ucr3, port->membase + UCR3);
323}
Fabio Estevame8bfa762013-06-05 00:58:46 -0300324#endif
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200325
326/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 * Handle any change of modem status signal since we were last called.
328 */
329static void imx_mctrl_check(struct imx_port *sport)
330{
331 unsigned int status, changed;
332
333 status = sport->port.ops->get_mctrl(&sport->port);
334 changed = status ^ sport->old_status;
335
336 if (changed == 0)
337 return;
338
339 sport->old_status = status;
340
341 if (changed & TIOCM_RI)
342 sport->port.icount.rng++;
343 if (changed & TIOCM_DSR)
344 sport->port.icount.dsr++;
345 if (changed & TIOCM_CAR)
346 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
347 if (changed & TIOCM_CTS)
348 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
349
Alan Coxbdc04e32009-09-19 13:13:31 -0700350 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351}
352
353/*
354 * This is our per-port timeout handler, for checking the
355 * modem status signals.
356 */
357static void imx_timeout(unsigned long data)
358{
359 struct imx_port *sport = (struct imx_port *)data;
360 unsigned long flags;
361
Alan Coxebd2c8f2009-09-19 13:13:28 -0700362 if (sport->port.state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 spin_lock_irqsave(&sport->port.lock, flags);
364 imx_mctrl_check(sport);
365 spin_unlock_irqrestore(&sport->port.lock, flags);
366
367 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
368 }
369}
370
371/*
372 * interrupts disabled on entry
373 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100374static void imx_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375{
376 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100377 unsigned long temp;
378
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100379 if (USE_IRDA(sport)) {
380 /* half duplex - wait for end of transmission */
381 int n = 256;
382 while ((--n > 0) &&
383 !(readl(sport->port.membase + USR2) & USR2_TXDC)) {
384 udelay(5);
385 barrier();
386 }
387 /*
388 * irda transceiver - wait a bit more to avoid
389 * cutoff, hardware dependent
390 */
391 udelay(sport->trcv_delay);
392
393 /*
394 * half duplex - reactivate receive mode,
395 * flush receive pipe echo crap
396 */
397 if (readl(sport->port.membase + USR2) & USR2_TXDC) {
398 temp = readl(sport->port.membase + UCR1);
399 temp &= ~(UCR1_TXMPTYEN | UCR1_TRDYEN);
400 writel(temp, sport->port.membase + UCR1);
401
402 temp = readl(sport->port.membase + UCR4);
403 temp &= ~(UCR4_TCEN);
404 writel(temp, sport->port.membase + UCR4);
405
406 while (readl(sport->port.membase + URXD0) &
407 URXD_CHARRDY)
408 barrier();
409
410 temp = readl(sport->port.membase + UCR1);
411 temp |= UCR1_RRDYEN;
412 writel(temp, sport->port.membase + UCR1);
413
414 temp = readl(sport->port.membase + UCR4);
415 temp |= UCR4_DREN;
416 writel(temp, sport->port.membase + UCR4);
417 }
418 return;
419 }
420
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700421 /*
422 * We are maybe in the SMP context, so if the DMA TX thread is running
423 * on other cpu, we have to wait for it to finish.
424 */
425 if (sport->dma_is_enabled && sport->dma_is_txing)
426 return;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800427
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100428 temp = readl(sport->port.membase + UCR1);
429 writel(temp & ~UCR1_TXMPTYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430}
431
432/*
433 * interrupts disabled on entry
434 */
435static void imx_stop_rx(struct uart_port *port)
436{
437 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100438 unsigned long temp;
439
Huang Shijie45564a62014-09-19 15:33:12 +0800440 if (sport->dma_is_enabled && sport->dma_is_rxing) {
441 if (sport->port.suspended) {
442 dmaengine_terminate_all(sport->dma_chan_rx);
443 sport->dma_is_rxing = 0;
444 } else {
445 return;
446 }
447 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800448
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100449 temp = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +0530450 writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
Huang Shijie85878392014-05-23 12:32:54 +0800451
452 /* disable the `Receiver Ready Interrrupt` */
453 temp = readl(sport->port.membase + UCR1);
454 writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455}
456
457/*
458 * Set the modem control timer to fire immediately.
459 */
460static void imx_enable_ms(struct uart_port *port)
461{
462 struct imx_port *sport = (struct imx_port *)port;
463
464 mod_timer(&sport->timer, jiffies);
465}
466
467static inline void imx_transmit_buffer(struct imx_port *sport)
468{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700469 struct circ_buf *xmit = &sport->port.state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400471 if (sport->port.x_char) {
472 /* Send next char */
473 writel(sport->port.x_char, sport->port.membase + URTX0);
474 return;
475 }
476
477 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
478 imx_stop_tx(&sport->port);
479 return;
480 }
481
Volker Ernst4e4e6602010-10-13 11:03:57 +0200482 while (!uart_circ_empty(xmit) &&
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400483 !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 /* send xmit->buf[xmit->tail]
485 * out the port here */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100486 writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100487 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 sport->port.icount.tx++;
Sascha Hauer8c0b2542007-02-05 16:10:16 -0800489 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Fabian Godehardt977757312009-06-11 14:37:19 +0100491 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
492 uart_write_wakeup(&sport->port);
493
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100495 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496}
497
Jiada Wang0bbc9b82014-12-09 18:11:30 +0900498static void imx_dma_tx(struct imx_port *sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800499static void dma_tx_callback(void *data)
500{
501 struct imx_port *sport = data;
502 struct scatterlist *sgl = &sport->tx_sgl[0];
503 struct circ_buf *xmit = &sport->port.state->xmit;
504 unsigned long flags;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900505 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800506
Dirk Behme42f752b2014-12-09 18:11:28 +0900507 spin_lock_irqsave(&sport->port.lock, flags);
508
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800509 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
510
Dirk Behmea2c718c2014-12-09 18:11:31 +0900511 temp = readl(sport->port.membase + UCR1);
512 temp &= ~UCR1_TDMAEN;
513 writel(temp, sport->port.membase + UCR1);
514
Dirk Behme42f752b2014-12-09 18:11:28 +0900515 /* update the stat */
516 xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
517 sport->port.icount.tx += sport->tx_bytes;
518
519 dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
520
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800521 sport->dma_is_txing = 0;
522
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800523 spin_unlock_irqrestore(&sport->port.lock, flags);
524
Jiada Wangd64b8602014-12-09 18:11:29 +0900525 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
526 uart_write_wakeup(&sport->port);
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700527
528 if (waitqueue_active(&sport->dma_wait)) {
529 wake_up(&sport->dma_wait);
530 dev_dbg(sport->port.dev, "exit in %s.\n", __func__);
531 return;
532 }
Jiada Wang0bbc9b82014-12-09 18:11:30 +0900533
534 spin_lock_irqsave(&sport->port.lock, flags);
535 if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
536 imx_dma_tx(sport);
537 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800538}
539
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800540static void imx_dma_tx(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800541{
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800542 struct circ_buf *xmit = &sport->port.state->xmit;
543 struct scatterlist *sgl = sport->tx_sgl;
544 struct dma_async_tx_descriptor *desc;
545 struct dma_chan *chan = sport->dma_chan_tx;
546 struct device *dev = sport->port.dev;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900547 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800548 int ret;
549
Dirk Behme42f752b2014-12-09 18:11:28 +0900550 if (sport->dma_is_txing)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800551 return;
552
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800553 sport->tx_bytes = uart_circ_chars_pending(xmit);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800554
Dirk Behme7942f852014-12-09 18:11:25 +0900555 if (xmit->tail < xmit->head) {
556 sport->dma_tx_nents = 1;
557 sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
558 } else {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800559 sport->dma_tx_nents = 2;
560 sg_init_table(sgl, 2);
561 sg_set_buf(sgl, xmit->buf + xmit->tail,
562 UART_XMIT_SIZE - xmit->tail);
563 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800564 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800565
566 ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
567 if (ret == 0) {
568 dev_err(dev, "DMA mapping error for TX.\n");
569 return;
570 }
571 desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
572 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
573 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +0900574 dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
575 DMA_TO_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800576 dev_err(dev, "We cannot prepare for the TX slave dma!\n");
577 return;
578 }
579 desc->callback = dma_tx_callback;
580 desc->callback_param = sport;
581
582 dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
583 uart_circ_chars_pending(xmit));
Dirk Behmea2c718c2014-12-09 18:11:31 +0900584
585 temp = readl(sport->port.membase + UCR1);
586 temp |= UCR1_TDMAEN;
587 writel(temp, sport->port.membase + UCR1);
588
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800589 /* fire it */
590 sport->dma_is_txing = 1;
591 dmaengine_submit(desc);
592 dma_async_issue_pending(chan);
593 return;
594}
595
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596/*
597 * interrupts disabled on entry
598 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100599static void imx_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600{
601 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100602 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100604 if (USE_IRDA(sport)) {
605 /* half duplex in IrDA mode; have to disable receive mode */
606 temp = readl(sport->port.membase + UCR4);
607 temp &= ~(UCR4_DREN);
608 writel(temp, sport->port.membase + UCR4);
609
610 temp = readl(sport->port.membase + UCR1);
611 temp &= ~(UCR1_RRDYEN);
612 writel(temp, sport->port.membase + UCR1);
613 }
Alexander Steinf1f836e2013-05-14 17:06:07 +0200614 /* Clear any pending ORE flag before enabling interrupt */
615 temp = readl(sport->port.membase + USR2);
616 writel(temp | USR2_ORE, sport->port.membase + USR2);
617
618 temp = readl(sport->port.membase + UCR4);
619 temp |= UCR4_OREN;
620 writel(temp, sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100621
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800622 if (!sport->dma_is_enabled) {
623 temp = readl(sport->port.membase + UCR1);
624 writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
625 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100627 if (USE_IRDA(sport)) {
628 temp = readl(sport->port.membase + UCR1);
629 temp |= UCR1_TRDYEN;
630 writel(temp, sport->port.membase + UCR1);
631
632 temp = readl(sport->port.membase + UCR4);
633 temp |= UCR4_TCEN;
634 writel(temp, sport->port.membase + UCR4);
635 }
636
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800637 if (sport->dma_is_enabled) {
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400638 /* FIXME: port->x_char must be transmitted if != 0 */
639 if (!uart_circ_empty(&port->state->xmit) &&
640 !uart_tx_stopped(port))
641 imx_dma_tx(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800642 return;
643 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644}
645
David Howells7d12e782006-10-05 14:55:46 +0100646static irqreturn_t imx_rtsint(int irq, void *dev_id)
Sascha Hauerceca6292005-10-12 19:58:08 +0100647{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800648 struct imx_port *sport = dev_id;
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200649 unsigned int val;
Sascha Hauerceca6292005-10-12 19:58:08 +0100650 unsigned long flags;
651
652 spin_lock_irqsave(&sport->port.lock, flags);
653
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100654 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200655 val = readl(sport->port.membase + USR1) & USR1_RTSS;
Sascha Hauerceca6292005-10-12 19:58:08 +0100656 uart_handle_cts_change(&sport->port, !!val);
Alan Coxbdc04e32009-09-19 13:13:31 -0700657 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Sascha Hauerceca6292005-10-12 19:58:08 +0100658
659 spin_unlock_irqrestore(&sport->port.lock, flags);
660 return IRQ_HANDLED;
661}
662
David Howells7d12e782006-10-05 14:55:46 +0100663static irqreturn_t imx_txint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800665 struct imx_port *sport = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 unsigned long flags;
667
Sachin Kamat82313e62013-01-07 10:25:02 +0530668 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 imx_transmit_buffer(sport);
Sachin Kamat82313e62013-01-07 10:25:02 +0530670 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 return IRQ_HANDLED;
672}
673
David Howells7d12e782006-10-05 14:55:46 +0100674static irqreturn_t imx_rxint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675{
676 struct imx_port *sport = dev_id;
Sachin Kamat82313e62013-01-07 10:25:02 +0530677 unsigned int rx, flg, ignored = 0;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100678 struct tty_port *port = &sport->port.state->port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100679 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
Sachin Kamat82313e62013-01-07 10:25:02 +0530681 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100683 while (readl(sport->port.membase + USR2) & USR2_RDR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 flg = TTY_NORMAL;
685 sport->port.icount.rx++;
686
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100687 rx = readl(sport->port.membase + URXD0);
688
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100689 temp = readl(sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100690 if (temp & USR2_BRCD) {
Andy Green94d32f92010-02-01 13:28:54 +0100691 writel(USR2_BRCD, sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100692 if (uart_handle_break(&sport->port))
693 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 }
695
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100696 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
Sascha Hauer864eeed2008-04-17 08:39:22 +0100697 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698
Hui Wang019dc9e2011-08-24 17:41:47 +0800699 if (unlikely(rx & URXD_ERR)) {
700 if (rx & URXD_BRK)
701 sport->port.icount.brk++;
702 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100703 sport->port.icount.parity++;
704 else if (rx & URXD_FRMERR)
705 sport->port.icount.frame++;
706 if (rx & URXD_OVRRUN)
707 sport->port.icount.overrun++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
Sascha Hauer864eeed2008-04-17 08:39:22 +0100709 if (rx & sport->port.ignore_status_mask) {
710 if (++ignored > 100)
711 goto out;
712 continue;
713 }
714
715 rx &= sport->port.read_status_mask;
716
Hui Wang019dc9e2011-08-24 17:41:47 +0800717 if (rx & URXD_BRK)
718 flg = TTY_BREAK;
719 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100720 flg = TTY_PARITY;
721 else if (rx & URXD_FRMERR)
722 flg = TTY_FRAME;
723 if (rx & URXD_OVRRUN)
724 flg = TTY_OVERRUN;
725
726#ifdef SUPPORT_SYSRQ
727 sport->port.sysrq = 0;
728#endif
729 }
730
Jiada Wang55d86932014-12-09 18:11:22 +0900731 if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
732 goto out;
733
Jiri Slaby92a19f92013-01-03 15:53:03 +0100734 tty_insert_flip_char(port, rx, flg);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100735 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736
737out:
Sachin Kamat82313e62013-01-07 10:25:02 +0530738 spin_unlock_irqrestore(&sport->port.lock, flags);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100739 tty_flip_buffer_push(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741}
742
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800743static int start_rx_dma(struct imx_port *sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800744/*
745 * If the RXFIFO is filled with some data, and then we
746 * arise a DMA operation to receive them.
747 */
748static void imx_dma_rxint(struct imx_port *sport)
749{
750 unsigned long temp;
Jiada Wang73631812014-12-09 18:11:23 +0900751 unsigned long flags;
752
753 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800754
755 temp = readl(sport->port.membase + USR2);
756 if ((temp & USR2_RDR) && !sport->dma_is_rxing) {
757 sport->dma_is_rxing = 1;
758
759 /* disable the `Recerver Ready Interrrupt` */
760 temp = readl(sport->port.membase + UCR1);
761 temp &= ~(UCR1_RRDYEN);
762 writel(temp, sport->port.membase + UCR1);
763
764 /* tell the DMA to receive the data. */
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800765 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800766 }
Jiada Wang73631812014-12-09 18:11:23 +0900767
768 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800769}
770
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200771static irqreturn_t imx_int(int irq, void *dev_id)
772{
773 struct imx_port *sport = dev_id;
774 unsigned int sts;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200775 unsigned int sts2;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200776
777 sts = readl(sport->port.membase + USR1);
778
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800779 if (sts & USR1_RRDY) {
780 if (sport->dma_is_enabled)
781 imx_dma_rxint(sport);
782 else
783 imx_rxint(irq, dev_id);
784 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200785
786 if (sts & USR1_TRDY &&
787 readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN)
788 imx_txint(irq, dev_id);
789
Marc Kleine-Budde9fbe6042008-07-28 21:26:01 +0200790 if (sts & USR1_RTSD)
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200791 imx_rtsint(irq, dev_id);
792
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200793 if (sts & USR1_AWAKE)
794 writel(USR1_AWAKE, sport->port.membase + USR1);
795
Alexander Steinf1f836e2013-05-14 17:06:07 +0200796 sts2 = readl(sport->port.membase + USR2);
797 if (sts2 & USR2_ORE) {
798 dev_err(sport->port.dev, "Rx FIFO overrun\n");
799 sport->port.icount.overrun++;
800 writel(sts2 | USR2_ORE, sport->port.membase + USR2);
801 }
802
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200803 return IRQ_HANDLED;
804}
805
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806/*
807 * Return TIOCSER_TEMT when transmitter is not busy.
808 */
809static unsigned int imx_tx_empty(struct uart_port *port)
810{
811 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie1ce43e52013-10-11 18:30:59 +0800812 unsigned int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813
Huang Shijie1ce43e52013-10-11 18:30:59 +0800814 ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
815
816 /* If the TX DMA is working, return 0. */
817 if (sport->dma_is_enabled && sport->dma_is_txing)
818 ret = 0;
819
820 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821}
822
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100823/*
824 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
825 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826static unsigned int imx_get_mctrl(struct uart_port *port)
827{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100828 struct imx_port *sport = (struct imx_port *)port;
829 unsigned int tmp = TIOCM_DSR | TIOCM_CAR;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100830
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100831 if (readl(sport->port.membase + USR1) & USR1_RTSS)
832 tmp |= TIOCM_CTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100833
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100834 if (readl(sport->port.membase + UCR2) & UCR2_CTS)
835 tmp |= TIOCM_RTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100836
Huang Shijie6b471a92013-11-29 17:29:24 +0800837 if (readl(sport->port.membase + uts_reg(sport)) & UTS_LOOP)
838 tmp |= TIOCM_LOOP;
839
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100840 return tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841}
842
843static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
844{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100845 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100846 unsigned long temp;
847
Fugang Duanbb2f8612014-09-19 15:26:40 +0800848 temp = readl(sport->port.membase + UCR2) & ~(UCR2_CTS | UCR2_CTSC);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100849 if (mctrl & TIOCM_RTS)
Fugang Duanbb2f8612014-09-19 15:26:40 +0800850 temp |= UCR2_CTS | UCR2_CTSC;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100851
852 writel(temp, sport->port.membase + UCR2);
Huang Shijie6b471a92013-11-29 17:29:24 +0800853
854 temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
855 if (mctrl & TIOCM_LOOP)
856 temp |= UTS_LOOP;
857 writel(temp, sport->port.membase + uts_reg(sport));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858}
859
860/*
861 * Interrupts always disabled.
862 */
863static void imx_break_ctl(struct uart_port *port, int break_state)
864{
865 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100866 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867
868 spin_lock_irqsave(&sport->port.lock, flags);
869
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100870 temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
871
Sachin Kamat82313e62013-01-07 10:25:02 +0530872 if (break_state != 0)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100873 temp |= UCR1_SNDBRK;
874
875 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876
877 spin_unlock_irqrestore(&sport->port.lock, flags);
878}
879
880#define TXTL 2 /* reset default */
881#define RXTL 1 /* reset default */
882
Sascha Hauer587897f2005-04-29 22:46:40 +0100883static int imx_setup_ufcr(struct imx_port *sport, unsigned int mode)
884{
885 unsigned int val;
Sascha Hauer587897f2005-04-29 22:46:40 +0100886
Dirk Behme7be06702012-08-31 10:02:47 +0200887 /* set receiver / transmitter trigger level */
888 val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
889 val |= TXTL << UFCR_TXTL_SHF | RXTL;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100890 writel(val, sport->port.membase + UFCR);
Sascha Hauer587897f2005-04-29 22:46:40 +0100891 return 0;
892}
893
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800894#define RX_BUF_SIZE (PAGE_SIZE)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800895static void imx_rx_dma_done(struct imx_port *sport)
896{
897 unsigned long temp;
Jiada Wang73631812014-12-09 18:11:23 +0900898 unsigned long flags;
899
900 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800901
902 /* Enable this interrupt when the RXFIFO is empty. */
903 temp = readl(sport->port.membase + UCR1);
904 temp |= UCR1_RRDYEN;
905 writel(temp, sport->port.membase + UCR1);
906
907 sport->dma_is_rxing = 0;
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700908
909 /* Is the shutdown waiting for us? */
910 if (waitqueue_active(&sport->dma_wait))
911 wake_up(&sport->dma_wait);
Jiada Wang73631812014-12-09 18:11:23 +0900912
913 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800914}
915
916/*
917 * There are three kinds of RX DMA interrupts(such as in the MX6Q):
918 * [1] the RX DMA buffer is full.
919 * [2] the Aging timer expires(wait for 8 bytes long)
920 * [3] the Idle Condition Detect(enabled the UCR4_IDDMAEN).
921 *
922 * The [2] is trigger when a character was been sitting in the FIFO
923 * meanwhile [3] can wait for 32 bytes long when the RX line is
924 * on IDLE state and RxFIFO is empty.
925 */
926static void dma_rx_callback(void *data)
927{
928 struct imx_port *sport = data;
929 struct dma_chan *chan = sport->dma_chan_rx;
930 struct scatterlist *sgl = &sport->rx_sgl;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800931 struct tty_port *port = &sport->port.state->port;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800932 struct dma_tx_state state;
933 enum dma_status status;
934 unsigned int count;
935
936 /* unmap it first */
937 dma_unmap_sg(sport->port.dev, sgl, 1, DMA_FROM_DEVICE);
938
Huang Shijief0ef8832013-10-11 18:31:01 +0800939 status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800940 count = RX_BUF_SIZE - state.residue;
941 dev_dbg(sport->port.dev, "We get %d bytes.\n", count);
942
943 if (count) {
Jiada Wang55d86932014-12-09 18:11:22 +0900944 if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ))
945 tty_insert_flip_string(port, sport->rx_buf, count);
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800946 tty_flip_buffer_push(port);
947
948 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800949 } else
950 imx_rx_dma_done(sport);
951}
952
953static int start_rx_dma(struct imx_port *sport)
954{
955 struct scatterlist *sgl = &sport->rx_sgl;
956 struct dma_chan *chan = sport->dma_chan_rx;
957 struct device *dev = sport->port.dev;
958 struct dma_async_tx_descriptor *desc;
959 int ret;
960
961 sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
962 ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
963 if (ret == 0) {
964 dev_err(dev, "DMA mapping error for RX.\n");
965 return -EINVAL;
966 }
967 desc = dmaengine_prep_slave_sg(chan, sgl, 1, DMA_DEV_TO_MEM,
968 DMA_PREP_INTERRUPT);
969 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +0900970 dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800971 dev_err(dev, "We cannot prepare for the RX slave dma!\n");
972 return -EINVAL;
973 }
974 desc->callback = dma_rx_callback;
975 desc->callback_param = sport;
976
977 dev_dbg(dev, "RX: prepare for the DMA.\n");
978 dmaengine_submit(desc);
979 dma_async_issue_pending(chan);
980 return 0;
981}
982
983static void imx_uart_dma_exit(struct imx_port *sport)
984{
985 if (sport->dma_chan_rx) {
986 dma_release_channel(sport->dma_chan_rx);
987 sport->dma_chan_rx = NULL;
988
989 kfree(sport->rx_buf);
990 sport->rx_buf = NULL;
991 }
992
993 if (sport->dma_chan_tx) {
994 dma_release_channel(sport->dma_chan_tx);
995 sport->dma_chan_tx = NULL;
996 }
997
998 sport->dma_is_inited = 0;
999}
1000
1001static int imx_uart_dma_init(struct imx_port *sport)
1002{
Huang Shijieb09c74a2013-08-29 16:29:25 +08001003 struct dma_slave_config slave_config = {};
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001004 struct device *dev = sport->port.dev;
1005 int ret;
1006
1007 /* Prepare for RX : */
1008 sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1009 if (!sport->dma_chan_rx) {
1010 dev_dbg(dev, "cannot get the DMA channel.\n");
1011 ret = -EINVAL;
1012 goto err;
1013 }
1014
1015 slave_config.direction = DMA_DEV_TO_MEM;
1016 slave_config.src_addr = sport->port.mapbase + URXD0;
1017 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1018 slave_config.src_maxburst = RXTL;
1019 ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1020 if (ret) {
1021 dev_err(dev, "error in RX dma configuration.\n");
1022 goto err;
1023 }
1024
1025 sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL);
1026 if (!sport->rx_buf) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001027 ret = -ENOMEM;
1028 goto err;
1029 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001030
1031 /* Prepare for TX : */
1032 sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1033 if (!sport->dma_chan_tx) {
1034 dev_err(dev, "cannot get the TX DMA channel!\n");
1035 ret = -EINVAL;
1036 goto err;
1037 }
1038
1039 slave_config.direction = DMA_MEM_TO_DEV;
1040 slave_config.dst_addr = sport->port.mapbase + URTX0;
1041 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1042 slave_config.dst_maxburst = TXTL;
1043 ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1044 if (ret) {
1045 dev_err(dev, "error in TX dma configuration.");
1046 goto err;
1047 }
1048
1049 sport->dma_is_inited = 1;
1050
1051 return 0;
1052err:
1053 imx_uart_dma_exit(sport);
1054 return ret;
1055}
1056
1057static void imx_enable_dma(struct imx_port *sport)
1058{
1059 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001060
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001061 init_waitqueue_head(&sport->dma_wait);
1062
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001063 /* set UCR1 */
1064 temp = readl(sport->port.membase + UCR1);
1065 temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN |
1066 /* wait for 32 idle frames for IDDMA interrupt */
1067 UCR1_ICD_REG(3);
1068 writel(temp, sport->port.membase + UCR1);
1069
1070 /* set UCR4 */
1071 temp = readl(sport->port.membase + UCR4);
1072 temp |= UCR4_IDDMAEN;
1073 writel(temp, sport->port.membase + UCR4);
1074
1075 sport->dma_is_enabled = 1;
1076}
1077
1078static void imx_disable_dma(struct imx_port *sport)
1079{
1080 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001081
1082 /* clear UCR1 */
1083 temp = readl(sport->port.membase + UCR1);
1084 temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
1085 writel(temp, sport->port.membase + UCR1);
1086
1087 /* clear UCR2 */
1088 temp = readl(sport->port.membase + UCR2);
1089 temp &= ~(UCR2_CTSC | UCR2_CTS);
1090 writel(temp, sport->port.membase + UCR2);
1091
1092 /* clear UCR4 */
1093 temp = readl(sport->port.membase + UCR4);
1094 temp &= ~UCR4_IDDMAEN;
1095 writel(temp, sport->port.membase + UCR4);
1096
1097 sport->dma_is_enabled = 0;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001098}
1099
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001100/* half the RX buffer size */
1101#define CTSTL 16
1102
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103static int imx_startup(struct uart_port *port)
1104{
1105 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie772f8992014-05-21 08:56:28 +08001106 int retval, i;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001107 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108
Huang Shijie1cf93e02013-06-28 13:39:42 +08001109 retval = clk_prepare_enable(sport->clk_per);
1110 if (retval)
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001111 return retval;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001112 retval = clk_prepare_enable(sport->clk_ipg);
1113 if (retval) {
1114 clk_disable_unprepare(sport->clk_per);
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001115 return retval;
Huang Shijie0c375502013-06-09 10:01:19 +08001116 }
Huang Shijie28eb4272013-06-04 09:59:33 +08001117
Sascha Hauer587897f2005-04-29 22:46:40 +01001118 imx_setup_ufcr(sport, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119
1120 /* disable the DREN bit (Data Ready interrupt enable) before
1121 * requesting IRQs
1122 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001123 temp = readl(sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001124
1125 if (USE_IRDA(sport))
1126 temp |= UCR4_IRSC;
1127
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001128 /* set the trigger level for CTS */
Sachin Kamat82313e62013-01-07 10:25:02 +05301129 temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1130 temp |= CTSTL << UCR4_CTSTL_SHF;
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001131
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001132 writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133
Huang Shijie772f8992014-05-21 08:56:28 +08001134 /* Reset fifo's and state machines */
1135 i = 100;
1136
1137 temp = readl(sport->port.membase + UCR2);
1138 temp &= ~UCR2_SRST;
1139 writel(temp, sport->port.membase + UCR2);
1140
1141 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1142 udelay(1);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001143
Xinyu Chen9ec18822012-08-27 09:36:51 +02001144 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145 /*
1146 * Finally, clear and enable interrupts
1147 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001148 writel(USR1_RTSD, sport->port.membase + USR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001150 temp = readl(sport->port.membase + UCR1);
Sascha Hauer789d5252008-04-17 08:44:47 +01001151 temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001152
1153 if (USE_IRDA(sport)) {
1154 temp |= UCR1_IREN;
1155 temp &= ~(UCR1_RTSDEN);
1156 }
1157
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001158 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001160 temp = readl(sport->port.membase + UCR2);
1161 temp |= (UCR2_RXEN | UCR2_TXEN);
Lucas Stachbff09b02013-05-30 15:47:04 +02001162 if (!sport->have_rtscts)
1163 temp |= UCR2_IRTS;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001164 writel(temp, sport->port.membase + UCR2);
1165
Huang Shijiea496e622013-07-08 17:14:17 +08001166 if (!is_imx1_uart(sport)) {
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001167 temp = readl(sport->port.membase + UCR3);
Fabio Estevamb38cb7d2014-05-14 15:55:03 -03001168 temp |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001169 writel(temp, sport->port.membase + UCR3);
1170 }
Marc Kleine-Budde44118052008-07-28 12:10:34 +02001171
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001172 if (USE_IRDA(sport)) {
1173 temp = readl(sport->port.membase + UCR4);
1174 if (sport->irda_inv_rx)
1175 temp |= UCR4_INVR;
1176 else
1177 temp &= ~(UCR4_INVR);
1178 writel(temp | UCR4_DREN, sport->port.membase + UCR4);
1179
1180 temp = readl(sport->port.membase + UCR3);
1181 if (sport->irda_inv_tx)
1182 temp |= UCR3_INVT;
1183 else
1184 temp &= ~(UCR3_INVT);
1185 writel(temp, sport->port.membase + UCR3);
1186 }
1187
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 /*
1189 * Enable modem status interrupts
1190 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 imx_enable_ms(&sport->port);
Sachin Kamat82313e62013-01-07 10:25:02 +05301192 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001194 if (USE_IRDA(sport)) {
1195 struct imxuart_platform_data *pdata;
Jingoo Han574de552013-07-30 17:06:57 +09001196 pdata = dev_get_platdata(sport->port.dev);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001197 sport->irda_inv_rx = pdata->irda_inv_rx;
1198 sport->irda_inv_tx = pdata->irda_inv_tx;
1199 sport->trcv_delay = pdata->transceiver_delay;
1200 if (pdata->irda_enable)
1201 pdata->irda_enable(1);
1202 }
1203
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205}
1206
1207static void imx_shutdown(struct uart_port *port)
1208{
1209 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001210 unsigned long temp;
Xinyu Chen9ec18822012-08-27 09:36:51 +02001211 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001213 if (sport->dma_is_enabled) {
Huang Shijiea4688bc2014-09-19 15:42:57 +08001214 int ret;
1215
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001216 /* We have to wait for the DMA to finish. */
Huang Shijiea4688bc2014-09-19 15:42:57 +08001217 ret = wait_event_interruptible(sport->dma_wait,
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001218 !sport->dma_is_rxing && !sport->dma_is_txing);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001219 if (ret != 0) {
1220 sport->dma_is_rxing = 0;
1221 sport->dma_is_txing = 0;
1222 dmaengine_terminate_all(sport->dma_chan_tx);
1223 dmaengine_terminate_all(sport->dma_chan_rx);
1224 }
Jiada Wang73631812014-12-09 18:11:23 +09001225 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001226 imx_stop_tx(port);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001227 imx_stop_rx(port);
1228 imx_disable_dma(sport);
Jiada Wang73631812014-12-09 18:11:23 +09001229 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001230 imx_uart_dma_exit(sport);
1231 }
1232
Xinyu Chen9ec18822012-08-27 09:36:51 +02001233 spin_lock_irqsave(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001234 temp = readl(sport->port.membase + UCR2);
1235 temp &= ~(UCR2_TXEN);
1236 writel(temp, sport->port.membase + UCR2);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001237 spin_unlock_irqrestore(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001238
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001239 if (USE_IRDA(sport)) {
1240 struct imxuart_platform_data *pdata;
Jingoo Han574de552013-07-30 17:06:57 +09001241 pdata = dev_get_platdata(sport->port.dev);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001242 if (pdata->irda_enable)
1243 pdata->irda_enable(0);
1244 }
1245
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 /*
1247 * Stop our timer.
1248 */
1249 del_timer_sync(&sport->timer);
1250
1251 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 * Disable all interrupts, port and break condition.
1253 */
1254
Xinyu Chen9ec18822012-08-27 09:36:51 +02001255 spin_lock_irqsave(&sport->port.lock, flags);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001256 temp = readl(sport->port.membase + UCR1);
1257 temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001258 if (USE_IRDA(sport))
1259 temp &= ~(UCR1_IREN);
1260
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001261 writel(temp, sport->port.membase + UCR1);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001262 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie28eb4272013-06-04 09:59:33 +08001263
Huang Shijie1cf93e02013-06-28 13:39:42 +08001264 clk_disable_unprepare(sport->clk_per);
1265 clk_disable_unprepare(sport->clk_ipg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266}
1267
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001268static void imx_flush_buffer(struct uart_port *port)
1269{
1270 struct imx_port *sport = (struct imx_port *)port;
Dirk Behme82e86ae2014-12-09 18:11:27 +09001271 struct scatterlist *sgl = &sport->tx_sgl[0];
Dirk Behmea2c718c2014-12-09 18:11:31 +09001272 unsigned long temp;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001273
Dirk Behme82e86ae2014-12-09 18:11:27 +09001274 if (!sport->dma_chan_tx)
1275 return;
1276
1277 sport->tx_bytes = 0;
1278 dmaengine_terminate_all(sport->dma_chan_tx);
1279 if (sport->dma_is_txing) {
1280 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
1281 DMA_TO_DEVICE);
Dirk Behmea2c718c2014-12-09 18:11:31 +09001282 temp = readl(sport->port.membase + UCR1);
1283 temp &= ~UCR1_TDMAEN;
1284 writel(temp, sport->port.membase + UCR1);
Dirk Behme82e86ae2014-12-09 18:11:27 +09001285 sport->dma_is_txing = false;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001286 }
1287}
1288
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289static void
Alan Cox606d0992006-12-08 02:38:45 -08001290imx_set_termios(struct uart_port *port, struct ktermios *termios,
1291 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292{
1293 struct imx_port *sport = (struct imx_port *)port;
1294 unsigned long flags;
1295 unsigned int ucr2, old_ucr1, old_txrxen, baud, quot;
1296 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
Oskar Schirmer534fca02009-06-11 14:52:23 +01001297 unsigned int div, ufcr;
1298 unsigned long num, denom;
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001299 uint64_t tdiv64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300
1301 /*
1302 * If we don't support modem control lines, don't allow
1303 * these to be set.
1304 */
1305 if (0) {
1306 termios->c_cflag &= ~(HUPCL | CRTSCTS | CMSPAR);
1307 termios->c_cflag |= CLOCAL;
1308 }
1309
1310 /*
1311 * We only support CS7 and CS8.
1312 */
1313 while ((termios->c_cflag & CSIZE) != CS7 &&
1314 (termios->c_cflag & CSIZE) != CS8) {
1315 termios->c_cflag &= ~CSIZE;
1316 termios->c_cflag |= old_csize;
1317 old_csize = CS8;
1318 }
1319
1320 if ((termios->c_cflag & CSIZE) == CS8)
1321 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1322 else
1323 ucr2 = UCR2_SRST | UCR2_IRTS;
1324
1325 if (termios->c_cflag & CRTSCTS) {
Sachin Kamat82313e62013-01-07 10:25:02 +05301326 if (sport->have_rtscts) {
Sascha Hauer5b802342006-05-04 14:07:42 +01001327 ucr2 &= ~UCR2_IRTS;
1328 ucr2 |= UCR2_CTSC;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001329
1330 /* Can we enable the DMA support? */
1331 if (is_imx6q_uart(sport) && !uart_console(port)
1332 && !sport->dma_is_inited)
1333 imx_uart_dma_init(sport);
Sascha Hauer5b802342006-05-04 14:07:42 +01001334 } else {
1335 termios->c_cflag &= ~CRTSCTS;
1336 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 }
1338
1339 if (termios->c_cflag & CSTOPB)
1340 ucr2 |= UCR2_STPB;
1341 if (termios->c_cflag & PARENB) {
1342 ucr2 |= UCR2_PREN;
Matt Reimer3261e362006-01-13 20:51:44 +00001343 if (termios->c_cflag & PARODD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344 ucr2 |= UCR2_PROE;
1345 }
1346
Eric Miao995234d2011-12-23 05:39:27 +08001347 del_timer_sync(&sport->timer);
1348
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 /*
1350 * Ask the core to calculate the divisor for us.
1351 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001352 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 quot = uart_get_divisor(port, baud);
1354
1355 spin_lock_irqsave(&sport->port.lock, flags);
1356
1357 sport->port.read_status_mask = 0;
1358 if (termios->c_iflag & INPCK)
1359 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1360 if (termios->c_iflag & (BRKINT | PARMRK))
1361 sport->port.read_status_mask |= URXD_BRK;
1362
1363 /*
1364 * Characters to ignore
1365 */
1366 sport->port.ignore_status_mask = 0;
1367 if (termios->c_iflag & IGNPAR)
1368 sport->port.ignore_status_mask |= URXD_PRERR;
1369 if (termios->c_iflag & IGNBRK) {
1370 sport->port.ignore_status_mask |= URXD_BRK;
1371 /*
1372 * If we're ignoring parity and break indicators,
1373 * ignore overruns too (for real raw support).
1374 */
1375 if (termios->c_iflag & IGNPAR)
1376 sport->port.ignore_status_mask |= URXD_OVRRUN;
1377 }
1378
Jiada Wang55d86932014-12-09 18:11:22 +09001379 if ((termios->c_cflag & CREAD) == 0)
1380 sport->port.ignore_status_mask |= URXD_DUMMY_READ;
1381
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382 /*
1383 * Update the per-port timeout.
1384 */
1385 uart_update_timeout(port, termios->c_cflag, baud);
1386
1387 /*
1388 * disable interrupts and drain transmitter
1389 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001390 old_ucr1 = readl(sport->port.membase + UCR1);
1391 writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1392 sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393
Sachin Kamat82313e62013-01-07 10:25:02 +05301394 while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395 barrier();
1396
1397 /* then, disable everything */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001398 old_txrxen = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +05301399 writel(old_txrxen & ~(UCR2_TXEN | UCR2_RXEN),
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001400 sport->port.membase + UCR2);
1401 old_txrxen &= (UCR2_TXEN | UCR2_RXEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001403 if (USE_IRDA(sport)) {
1404 /*
1405 * use maximum available submodule frequency to
1406 * avoid missing short pulses due to low sampling rate
1407 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001408 div = 1;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001409 } else {
Hubert Feurstein09bd00f2013-07-18 18:52:49 +02001410 /* custom-baudrate handling */
1411 div = sport->port.uartclk / (baud * 16);
1412 if (baud == 38400 && quot != div)
1413 baud = sport->port.uartclk / (quot * 16);
1414
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001415 div = sport->port.uartclk / (baud * 16);
1416 if (div > 7)
1417 div = 7;
1418 if (!div)
1419 div = 1;
1420 }
Sascha Hauer036bb152008-07-05 10:02:44 +02001421
Oskar Schirmer534fca02009-06-11 14:52:23 +01001422 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1423 1 << 16, 1 << 16, &num, &denom);
Sascha Hauer036bb152008-07-05 10:02:44 +02001424
Alan Coxeab4f5a2010-06-01 22:52:52 +02001425 tdiv64 = sport->port.uartclk;
1426 tdiv64 *= num;
1427 do_div(tdiv64, denom * 16 * div);
1428 tty_termios_encode_baud_rate(termios,
Sascha Hauer1a2c4b32009-06-16 17:02:15 +01001429 (speed_t)tdiv64, (speed_t)tdiv64);
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001430
Oskar Schirmer534fca02009-06-11 14:52:23 +01001431 num -= 1;
1432 denom -= 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001433
1434 ufcr = readl(sport->port.membase + UFCR);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001435 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001436 if (sport->dte_mode)
1437 ufcr |= UFCR_DCEDTE;
Sascha Hauer036bb152008-07-05 10:02:44 +02001438 writel(ufcr, sport->port.membase + UFCR);
1439
Oskar Schirmer534fca02009-06-11 14:52:23 +01001440 writel(num, sport->port.membase + UBIR);
1441 writel(denom, sport->port.membase + UBMR);
1442
Huang Shijiea496e622013-07-08 17:14:17 +08001443 if (!is_imx1_uart(sport))
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001444 writel(sport->port.uartclk / div / 1000,
Shawn Guofe6b5402011-06-25 02:04:33 +08001445 sport->port.membase + IMX21_ONEMS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001447 writel(old_ucr1, sport->port.membase + UCR1);
1448
1449 /* set the parity, stop bits and data size */
1450 writel(ucr2 | old_txrxen, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451
1452 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1453 imx_enable_ms(&sport->port);
1454
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001455 if (sport->dma_is_inited && !sport->dma_is_enabled)
1456 imx_enable_dma(sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 spin_unlock_irqrestore(&sport->port.lock, flags);
1458}
1459
1460static const char *imx_type(struct uart_port *port)
1461{
1462 struct imx_port *sport = (struct imx_port *)port;
1463
1464 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1465}
1466
1467/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468 * Configure/autoconfigure the port.
1469 */
1470static void imx_config_port(struct uart_port *port, int flags)
1471{
1472 struct imx_port *sport = (struct imx_port *)port;
1473
Alexander Shiyanda82f992014-02-22 16:01:33 +04001474 if (flags & UART_CONFIG_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475 sport->port.type = PORT_IMX;
1476}
1477
1478/*
1479 * Verify the new serial_struct (for TIOCSSERIAL).
1480 * The only change we allow are to the flags and type, and
1481 * even then only between PORT_IMX and PORT_UNKNOWN
1482 */
1483static int
1484imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1485{
1486 struct imx_port *sport = (struct imx_port *)port;
1487 int ret = 0;
1488
1489 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1490 ret = -EINVAL;
1491 if (sport->port.irq != ser->irq)
1492 ret = -EINVAL;
1493 if (ser->io_type != UPIO_MEM)
1494 ret = -EINVAL;
1495 if (sport->port.uartclk / 16 != ser->baud_base)
1496 ret = -EINVAL;
Olof Johanssona50c44c2013-09-11 21:27:53 -07001497 if (sport->port.mapbase != (unsigned long)ser->iomem_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498 ret = -EINVAL;
1499 if (sport->port.iobase != ser->port)
1500 ret = -EINVAL;
1501 if (ser->hub6 != 0)
1502 ret = -EINVAL;
1503 return ret;
1504}
1505
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001506#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001507
1508static int imx_poll_init(struct uart_port *port)
1509{
1510 struct imx_port *sport = (struct imx_port *)port;
1511 unsigned long flags;
1512 unsigned long temp;
1513 int retval;
1514
1515 retval = clk_prepare_enable(sport->clk_ipg);
1516 if (retval)
1517 return retval;
1518 retval = clk_prepare_enable(sport->clk_per);
1519 if (retval)
1520 clk_disable_unprepare(sport->clk_ipg);
1521
1522 imx_setup_ufcr(sport, 0);
1523
1524 spin_lock_irqsave(&sport->port.lock, flags);
1525
1526 temp = readl(sport->port.membase + UCR1);
1527 if (is_imx1_uart(sport))
1528 temp |= IMX1_UCR1_UARTCLKEN;
1529 temp |= UCR1_UARTEN | UCR1_RRDYEN;
1530 temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN);
1531 writel(temp, sport->port.membase + UCR1);
1532
1533 temp = readl(sport->port.membase + UCR2);
1534 temp |= UCR2_RXEN;
1535 writel(temp, sport->port.membase + UCR2);
1536
1537 spin_unlock_irqrestore(&sport->port.lock, flags);
1538
1539 return 0;
1540}
1541
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001542static int imx_poll_get_char(struct uart_port *port)
1543{
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001544 if (!(readl_relaxed(port->membase + USR2) & USR2_RDR))
Dirk Behme26c47412014-09-03 12:33:53 +01001545 return NO_POLL_CHAR;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001546
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001547 return readl_relaxed(port->membase + URXD0) & URXD_RX_DATA;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001548}
1549
1550static void imx_poll_put_char(struct uart_port *port, unsigned char c)
1551{
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001552 unsigned int status;
1553
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001554 /* drain */
1555 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001556 status = readl_relaxed(port->membase + USR1);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001557 } while (~status & USR1_TRDY);
1558
1559 /* write */
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001560 writel_relaxed(c, port->membase + URTX0);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001561
1562 /* flush */
1563 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001564 status = readl_relaxed(port->membase + USR2);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001565 } while (~status & USR2_TXDC);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001566}
1567#endif
1568
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569static struct uart_ops imx_pops = {
1570 .tx_empty = imx_tx_empty,
1571 .set_mctrl = imx_set_mctrl,
1572 .get_mctrl = imx_get_mctrl,
1573 .stop_tx = imx_stop_tx,
1574 .start_tx = imx_start_tx,
1575 .stop_rx = imx_stop_rx,
1576 .enable_ms = imx_enable_ms,
1577 .break_ctl = imx_break_ctl,
1578 .startup = imx_startup,
1579 .shutdown = imx_shutdown,
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001580 .flush_buffer = imx_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 .set_termios = imx_set_termios,
1582 .type = imx_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583 .config_port = imx_config_port,
1584 .verify_port = imx_verify_port,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001585#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001586 .poll_init = imx_poll_init,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001587 .poll_get_char = imx_poll_get_char,
1588 .poll_put_char = imx_poll_put_char,
1589#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590};
1591
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001592static struct imx_port *imx_ports[UART_NR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593
1594#ifdef CONFIG_SERIAL_IMX_CONSOLE
Russell Kingd3587882006-03-20 20:00:09 +00001595static void imx_console_putchar(struct uart_port *port, int ch)
1596{
1597 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001598
Shawn Guofe6b5402011-06-25 02:04:33 +08001599 while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
Russell Kingd3587882006-03-20 20:00:09 +00001600 barrier();
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001601
1602 writel(ch, sport->port.membase + URTX0);
Russell Kingd3587882006-03-20 20:00:09 +00001603}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604
1605/*
1606 * Interrupts are disabled on entering
1607 */
1608static void
1609imx_console_write(struct console *co, const char *s, unsigned int count)
1610{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001611 struct imx_port *sport = imx_ports[co->index];
Dirk Behme0ad5a812011-12-22 09:57:52 +01001612 struct imx_port_ucrs old_ucr;
1613 unsigned int ucr1;
Shawn Guof30e8262013-02-18 13:15:36 +08001614 unsigned long flags = 0;
Thomas Gleixner677fe552013-02-14 21:01:06 +01001615 int locked = 1;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001616 int retval;
1617
1618 retval = clk_enable(sport->clk_per);
1619 if (retval)
1620 return;
1621 retval = clk_enable(sport->clk_ipg);
1622 if (retval) {
1623 clk_disable(sport->clk_per);
1624 return;
1625 }
Xinyu Chen9ec18822012-08-27 09:36:51 +02001626
Thomas Gleixner677fe552013-02-14 21:01:06 +01001627 if (sport->port.sysrq)
1628 locked = 0;
1629 else if (oops_in_progress)
1630 locked = spin_trylock_irqsave(&sport->port.lock, flags);
1631 else
1632 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633
1634 /*
Dirk Behme0ad5a812011-12-22 09:57:52 +01001635 * First, save UCR1/2/3 and then disable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 */
Dirk Behme0ad5a812011-12-22 09:57:52 +01001637 imx_port_ucrs_save(&sport->port, &old_ucr);
1638 ucr1 = old_ucr.ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639
Shawn Guofe6b5402011-06-25 02:04:33 +08001640 if (is_imx1_uart(sport))
1641 ucr1 |= IMX1_UCR1_UARTCLKEN;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001642 ucr1 |= UCR1_UARTEN;
1643 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1644
1645 writel(ucr1, sport->port.membase + UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001646
Dirk Behme0ad5a812011-12-22 09:57:52 +01001647 writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
Russell Kingd3587882006-03-20 20:00:09 +00001649 uart_console_write(&sport->port, s, count, imx_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650
1651 /*
1652 * Finally, wait for transmitter to become empty
Dirk Behme0ad5a812011-12-22 09:57:52 +01001653 * and restore UCR1/2/3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001655 while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656
Dirk Behme0ad5a812011-12-22 09:57:52 +01001657 imx_port_ucrs_restore(&sport->port, &old_ucr);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001658
Thomas Gleixner677fe552013-02-14 21:01:06 +01001659 if (locked)
1660 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001661
1662 clk_disable(sport->clk_ipg);
1663 clk_disable(sport->clk_per);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664}
1665
1666/*
1667 * If the port was already initialised (eg, by a boot loader),
1668 * try to determine the current setup.
1669 */
1670static void __init
1671imx_console_get_options(struct imx_port *sport, int *baud,
1672 int *parity, int *bits)
1673{
Sascha Hauer587897f2005-04-29 22:46:40 +01001674
Roel Kluin2e2eb502009-12-09 12:31:36 -08001675 if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 /* ok, the port was enabled */
Sachin Kamat82313e62013-01-07 10:25:02 +05301677 unsigned int ucr2, ubir, ubmr, uartclk;
Sascha Hauer587897f2005-04-29 22:46:40 +01001678 unsigned int baud_raw;
1679 unsigned int ucfr_rfdiv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001681 ucr2 = readl(sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682
1683 *parity = 'n';
1684 if (ucr2 & UCR2_PREN) {
1685 if (ucr2 & UCR2_PROE)
1686 *parity = 'o';
1687 else
1688 *parity = 'e';
1689 }
1690
1691 if (ucr2 & UCR2_WS)
1692 *bits = 8;
1693 else
1694 *bits = 7;
1695
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001696 ubir = readl(sport->port.membase + UBIR) & 0xffff;
1697 ubmr = readl(sport->port.membase + UBMR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001699 ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
Sascha Hauer587897f2005-04-29 22:46:40 +01001700 if (ucfr_rfdiv == 6)
1701 ucfr_rfdiv = 7;
1702 else
1703 ucfr_rfdiv = 6 - ucfr_rfdiv;
1704
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001705 uartclk = clk_get_rate(sport->clk_per);
Sascha Hauer587897f2005-04-29 22:46:40 +01001706 uartclk /= ucfr_rfdiv;
1707
1708 { /*
1709 * The next code provides exact computation of
1710 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1711 * without need of float support or long long division,
1712 * which would be required to prevent 32bit arithmetic overflow
1713 */
1714 unsigned int mul = ubir + 1;
1715 unsigned int div = 16 * (ubmr + 1);
1716 unsigned int rem = uartclk % div;
1717
1718 baud_raw = (uartclk / div) * mul;
1719 baud_raw += (rem * mul + div / 2) / div;
1720 *baud = (baud_raw + 50) / 100 * 100;
1721 }
1722
Sachin Kamat82313e62013-01-07 10:25:02 +05301723 if (*baud != baud_raw)
Sachin Kamat50bbdba2013-01-07 10:25:05 +05301724 pr_info("Console IMX rounded baud rate from %d to %d\n",
Sascha Hauer587897f2005-04-29 22:46:40 +01001725 baud_raw, *baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 }
1727}
1728
1729static int __init
1730imx_console_setup(struct console *co, char *options)
1731{
1732 struct imx_port *sport;
1733 int baud = 9600;
1734 int bits = 8;
1735 int parity = 'n';
1736 int flow = 'n';
Huang Shijie1cf93e02013-06-28 13:39:42 +08001737 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738
1739 /*
1740 * Check whether an invalid uart number has been specified, and
1741 * if so, search for the first available port that does have
1742 * console support.
1743 */
1744 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1745 co->index = 0;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001746 sport = imx_ports[co->index];
Sachin Kamat82313e62013-01-07 10:25:02 +05301747 if (sport == NULL)
Eric Lammertse76afc42009-05-19 20:53:20 -04001748 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749
Huang Shijie1cf93e02013-06-28 13:39:42 +08001750 /* For setting the registers, we only need to enable the ipg clock. */
1751 retval = clk_prepare_enable(sport->clk_ipg);
1752 if (retval)
1753 goto error_console;
1754
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755 if (options)
1756 uart_parse_options(options, &baud, &parity, &bits, &flow);
1757 else
1758 imx_console_get_options(sport, &baud, &parity, &bits);
1759
Sascha Hauer587897f2005-04-29 22:46:40 +01001760 imx_setup_ufcr(sport, 0);
1761
Huang Shijie1cf93e02013-06-28 13:39:42 +08001762 retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
1763
1764 clk_disable(sport->clk_ipg);
1765 if (retval) {
1766 clk_unprepare(sport->clk_ipg);
1767 goto error_console;
1768 }
1769
1770 retval = clk_prepare(sport->clk_per);
1771 if (retval)
1772 clk_disable_unprepare(sport->clk_ipg);
1773
1774error_console:
1775 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776}
1777
Vincent Sanders9f4426d2005-10-01 22:56:34 +01001778static struct uart_driver imx_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779static struct console imx_console = {
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001780 .name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781 .write = imx_console_write,
1782 .device = uart_console_device,
1783 .setup = imx_console_setup,
1784 .flags = CON_PRINTBUFFER,
1785 .index = -1,
1786 .data = &imx_reg,
1787};
1788
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789#define IMX_CONSOLE &imx_console
1790#else
1791#define IMX_CONSOLE NULL
1792#endif
1793
1794static struct uart_driver imx_reg = {
1795 .owner = THIS_MODULE,
1796 .driver_name = DRIVER_NAME,
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001797 .dev_name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798 .major = SERIAL_IMX_MAJOR,
1799 .minor = MINOR_START,
1800 .nr = ARRAY_SIZE(imx_ports),
1801 .cons = IMX_CONSOLE,
1802};
1803
Russell King3ae5eae2005-11-09 22:32:44 +00001804static int serial_imx_suspend(struct platform_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001806 struct imx_port *sport = platform_get_drvdata(dev);
Fabio Estevamdb1a9b52011-12-13 01:23:48 -02001807 unsigned int val;
1808
1809 /* enable wakeup from i.MX UART */
1810 val = readl(sport->port.membase + UCR3);
1811 val |= UCR3_AWAKEN;
1812 writel(val, sport->port.membase + UCR3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813
Richard Zhao034dc4d2012-09-18 16:14:59 +08001814 uart_suspend_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001816 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817}
1818
Russell King3ae5eae2005-11-09 22:32:44 +00001819static int serial_imx_resume(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001821 struct imx_port *sport = platform_get_drvdata(dev);
Fabio Estevamdb1a9b52011-12-13 01:23:48 -02001822 unsigned int val;
1823
1824 /* disable wakeup from i.MX UART */
1825 val = readl(sport->port.membase + UCR3);
1826 val &= ~UCR3_AWAKEN;
1827 writel(val, sport->port.membase + UCR3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828
Richard Zhao034dc4d2012-09-18 16:14:59 +08001829 uart_resume_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001831 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832}
1833
Shawn Guo22698aa2011-06-25 02:04:34 +08001834#ifdef CONFIG_OF
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001835/*
1836 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
1837 * could successfully get all information from dt or a negative errno.
1838 */
Shawn Guo22698aa2011-06-25 02:04:34 +08001839static int serial_imx_probe_dt(struct imx_port *sport,
1840 struct platform_device *pdev)
1841{
1842 struct device_node *np = pdev->dev.of_node;
1843 const struct of_device_id *of_id =
1844 of_match_device(imx_uart_dt_ids, &pdev->dev);
Shawn Guoff059672011-09-22 14:48:13 +08001845 int ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001846
1847 if (!np)
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001848 /* no device tree device */
1849 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001850
Shawn Guoff059672011-09-22 14:48:13 +08001851 ret = of_alias_get_id(np, "serial");
1852 if (ret < 0) {
1853 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
Uwe Kleine-Königa197a192011-12-14 21:26:51 +01001854 return ret;
Shawn Guoff059672011-09-22 14:48:13 +08001855 }
1856 sport->port.line = ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001857
1858 if (of_get_property(np, "fsl,uart-has-rtscts", NULL))
1859 sport->have_rtscts = 1;
1860
1861 if (of_get_property(np, "fsl,irda-mode", NULL))
1862 sport->use_irda = 1;
1863
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001864 if (of_get_property(np, "fsl,dte-mode", NULL))
1865 sport->dte_mode = 1;
1866
Shawn Guo22698aa2011-06-25 02:04:34 +08001867 sport->devdata = of_id->data;
1868
1869 return 0;
1870}
1871#else
1872static inline int serial_imx_probe_dt(struct imx_port *sport,
1873 struct platform_device *pdev)
1874{
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001875 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001876}
1877#endif
1878
1879static void serial_imx_probe_pdata(struct imx_port *sport,
1880 struct platform_device *pdev)
1881{
Jingoo Han574de552013-07-30 17:06:57 +09001882 struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
Shawn Guo22698aa2011-06-25 02:04:34 +08001883
1884 sport->port.line = pdev->id;
1885 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
1886
1887 if (!pdata)
1888 return;
1889
1890 if (pdata->flags & IMXUART_HAVE_RTSCTS)
1891 sport->have_rtscts = 1;
1892
1893 if (pdata->flags & IMXUART_IRDA)
1894 sport->use_irda = 1;
1895}
1896
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001897static int serial_imx_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001899 struct imx_port *sport;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001900 void __iomem *base;
1901 int ret = 0;
1902 struct resource *res;
Sascha Hauer5b802342006-05-04 14:07:42 +01001903
Sachin Kamat42d34192013-01-07 10:25:06 +05301904 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001905 if (!sport)
1906 return -ENOMEM;
1907
Shawn Guo22698aa2011-06-25 02:04:34 +08001908 ret = serial_imx_probe_dt(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001909 if (ret > 0)
Shawn Guo22698aa2011-06-25 02:04:34 +08001910 serial_imx_probe_pdata(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001911 else if (ret < 0)
Sachin Kamat42d34192013-01-07 10:25:06 +05301912 return ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001913
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001914 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexander Shiyanda82f992014-02-22 16:01:33 +04001915 base = devm_ioremap_resource(&pdev->dev, res);
1916 if (IS_ERR(base))
1917 return PTR_ERR(base);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001918
1919 sport->port.dev = &pdev->dev;
1920 sport->port.mapbase = res->start;
1921 sport->port.membase = base;
1922 sport->port.type = PORT_IMX,
1923 sport->port.iotype = UPIO_MEM;
1924 sport->port.irq = platform_get_irq(pdev, 0);
1925 sport->rxirq = platform_get_irq(pdev, 0);
1926 sport->txirq = platform_get_irq(pdev, 1);
1927 sport->rtsirq = platform_get_irq(pdev, 2);
1928 sport->port.fifosize = 32;
1929 sport->port.ops = &imx_pops;
1930 sport->port.flags = UPF_BOOT_AUTOCONF;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001931 init_timer(&sport->timer);
1932 sport->timer.function = imx_timeout;
1933 sport->timer.data = (unsigned long)sport;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001934
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001935 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1936 if (IS_ERR(sport->clk_ipg)) {
1937 ret = PTR_ERR(sport->clk_ipg);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02001938 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05301939 return ret;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001940 }
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001941
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001942 sport->clk_per = devm_clk_get(&pdev->dev, "per");
1943 if (IS_ERR(sport->clk_per)) {
1944 ret = PTR_ERR(sport->clk_per);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02001945 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05301946 return ret;
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001947 }
1948
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001949 sport->port.uartclk = clk_get_rate(sport->clk_per);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001950
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02001951 /*
1952 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
1953 * chips only have one interrupt.
1954 */
1955 if (sport->txirq > 0) {
1956 ret = devm_request_irq(&pdev->dev, sport->rxirq, imx_rxint, 0,
1957 dev_name(&pdev->dev), sport);
1958 if (ret)
1959 return ret;
1960
1961 ret = devm_request_irq(&pdev->dev, sport->txirq, imx_txint, 0,
1962 dev_name(&pdev->dev), sport);
1963 if (ret)
1964 return ret;
1965
1966 /* do not use RTS IRQ on IrDA */
1967 if (!USE_IRDA(sport)) {
1968 ret = devm_request_irq(&pdev->dev, sport->rtsirq,
1969 imx_rtsint, 0,
1970 dev_name(&pdev->dev), sport);
1971 if (ret)
1972 return ret;
1973 }
1974 } else {
1975 ret = devm_request_irq(&pdev->dev, sport->port.irq, imx_int, 0,
1976 dev_name(&pdev->dev), sport);
1977 if (ret)
1978 return ret;
1979 }
1980
Shawn Guo22698aa2011-06-25 02:04:34 +08001981 imx_ports[sport->port.line] = sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01001982
Richard Zhao0a86a862012-09-18 16:14:58 +08001983 platform_set_drvdata(pdev, sport);
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001984
Alexander Shiyan45af7802014-02-22 16:01:35 +04001985 return uart_add_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986}
1987
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001988static int serial_imx_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989{
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001990 struct imx_port *sport = platform_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991
Alexander Shiyan45af7802014-02-22 16:01:35 +04001992 return uart_remove_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993}
1994
Russell King3ae5eae2005-11-09 22:32:44 +00001995static struct platform_driver serial_imx_driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001996 .probe = serial_imx_probe,
1997 .remove = serial_imx_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998
1999 .suspend = serial_imx_suspend,
2000 .resume = serial_imx_resume,
Shawn Guofe6b5402011-06-25 02:04:33 +08002001 .id_table = imx_uart_devtype,
Russell King3ae5eae2005-11-09 22:32:44 +00002002 .driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002003 .name = "imx-uart",
Shawn Guo22698aa2011-06-25 02:04:34 +08002004 .of_match_table = imx_uart_dt_ids,
Russell King3ae5eae2005-11-09 22:32:44 +00002005 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006};
2007
2008static int __init imx_serial_init(void)
2009{
Fabio Estevamf0fd1b72014-10-27 14:49:40 -02002010 int ret = uart_register_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012 if (ret)
2013 return ret;
2014
Russell King3ae5eae2005-11-09 22:32:44 +00002015 ret = platform_driver_register(&serial_imx_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016 if (ret != 0)
2017 uart_unregister_driver(&imx_reg);
2018
Uwe Kleine-Königf2278242011-11-22 14:22:55 +01002019 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020}
2021
2022static void __exit imx_serial_exit(void)
2023{
Russell Kingc889b892005-11-21 17:05:21 +00002024 platform_driver_unregister(&serial_imx_driver);
Sascha Hauer4b300c32007-07-17 13:35:46 +01002025 uart_unregister_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026}
2027
2028module_init(imx_serial_init);
2029module_exit(imx_serial_exit);
2030
2031MODULE_AUTHOR("Sascha Hauer");
2032MODULE_DESCRIPTION("IMX generic serial port driver");
2033MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07002034MODULE_ALIAS("platform:imx-uart");