blob: fa3c6f7fdca448c5f4465c4a1c205c297cc34d66 [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
28#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -070036#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030037#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030038#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030039#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030040#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030041#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020042#include "cpuid.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030043
Marcelo Tosattib682b812009-02-10 20:41:41 -020044#ifndef CONFIG_X86_64
45#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
46#else
47#define mod_64(x, y) ((x) % (y))
48#endif
49
Eddie Dong97222cc2007-09-12 10:58:04 +030050#define PRId64 "d"
51#define PRIx64 "llx"
52#define PRIu64 "u"
53#define PRIo64 "o"
54
55#define APIC_BUS_CYCLE_NS 1
56
57/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
58#define apic_debug(fmt, arg...)
59
60#define APIC_LVT_NUM 6
61/* 14 is the version for Xeon and Pentium 8.4.8*/
62#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
63#define LAPIC_MMIO_LENGTH (1 << 12)
64/* followed define is not in apicdef.h */
65#define APIC_SHORT_MASK 0xc0000
66#define APIC_DEST_NOSHORT 0x0
67#define APIC_DEST_MASK 0x800
68#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090069#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030070
Nadav Amit394457a2014-10-03 00:30:52 +030071#define APIC_BROADCAST 0xFF
72#define X2APIC_BROADCAST 0xFFFFFFFFul
73
Eddie Dong97222cc2007-09-12 10:58:04 +030074#define VEC_POS(v) ((v) & (32 - 1))
75#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080076
Eddie Dong97222cc2007-09-12 10:58:04 +030077static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
78{
79 *((u32 *) (apic->regs + reg_off)) = val;
80}
81
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030082static inline int apic_test_vector(int vec, void *bitmap)
83{
84 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
85}
86
Yang Zhang10606912013-04-11 19:21:38 +080087bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
88{
89 struct kvm_lapic *apic = vcpu->arch.apic;
90
91 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
92 apic_test_vector(vector, apic->regs + APIC_IRR);
93}
94
Eddie Dong97222cc2007-09-12 10:58:04 +030095static inline void apic_set_vector(int vec, void *bitmap)
96{
97 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
98}
99
100static inline void apic_clear_vector(int vec, void *bitmap)
101{
102 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
103}
104
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300105static inline int __apic_test_and_set_vector(int vec, void *bitmap)
106{
107 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
108}
109
110static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
111{
112 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
113}
114
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300115struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300116struct static_key_deferred apic_sw_disabled __read_mostly;
117
Eddie Dong97222cc2007-09-12 10:58:04 +0300118static inline int apic_enabled(struct kvm_lapic *apic)
119{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300120 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300121}
122
Eddie Dong97222cc2007-09-12 10:58:04 +0300123#define LVT_MASK \
124 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
125
126#define LINT_MASK \
127 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
128 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
129
130static inline int kvm_apic_id(struct kvm_lapic *apic)
131{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300132 return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
Eddie Dong97222cc2007-09-12 10:58:04 +0300133}
134
Gleb Natapov17d68b72013-12-12 21:20:08 +0100135#define KVM_X2APIC_CID_BITS 0
136
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300137static void recalculate_apic_map(struct kvm *kvm)
138{
139 struct kvm_apic_map *new, *old = NULL;
140 struct kvm_vcpu *vcpu;
141 int i;
142
143 new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
144
145 mutex_lock(&kvm->arch.apic_map_lock);
146
147 if (!new)
148 goto out;
149
150 new->ldr_bits = 8;
151 /* flat mode is default */
152 new->cid_shift = 8;
153 new->cid_mask = 0;
154 new->lid_mask = 0xff;
Nadav Amit394457a2014-10-03 00:30:52 +0300155 new->broadcast = APIC_BROADCAST;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300156
157 kvm_for_each_vcpu(i, vcpu, kvm) {
158 struct kvm_lapic *apic = vcpu->arch.apic;
159 u16 cid, lid;
160 u32 ldr;
161
162 if (!kvm_apic_present(vcpu))
163 continue;
164
165 /*
166 * All APICs have to be configured in the same mode by an OS.
167 * We take advatage of this while building logical id loockup
168 * table. After reset APICs are in xapic/flat mode, so if we
169 * find apic with different setting we assume this is the mode
170 * OS wants all apics to be in; build lookup table accordingly.
171 */
172 if (apic_x2apic_mode(apic)) {
173 new->ldr_bits = 32;
174 new->cid_shift = 16;
Gleb Natapov17d68b72013-12-12 21:20:08 +0100175 new->cid_mask = (1 << KVM_X2APIC_CID_BITS) - 1;
176 new->lid_mask = 0xffff;
Nadav Amit394457a2014-10-03 00:30:52 +0300177 new->broadcast = X2APIC_BROADCAST;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300178 } else if (kvm_apic_sw_enabled(apic) &&
179 !new->cid_mask /* flat mode */ &&
180 kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_CLUSTER) {
181 new->cid_shift = 4;
182 new->cid_mask = 0xf;
183 new->lid_mask = 0xf;
184 }
185
186 new->phys_map[kvm_apic_id(apic)] = apic;
187
188 ldr = kvm_apic_get_reg(apic, APIC_LDR);
189 cid = apic_cluster_id(new, ldr);
190 lid = apic_logical_id(new, ldr);
191
192 if (lid)
193 new->logical_map[cid][ffs(lid) - 1] = apic;
194 }
195out:
196 old = rcu_dereference_protected(kvm->arch.apic_map,
197 lockdep_is_held(&kvm->arch.apic_map_lock));
198 rcu_assign_pointer(kvm->arch.apic_map, new);
199 mutex_unlock(&kvm->arch.apic_map_lock);
200
201 if (old)
202 kfree_rcu(old, rcu);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800203
Yang Zhang3d81bc72013-04-11 19:25:13 +0800204 kvm_vcpu_request_scan_ioapic(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300205}
206
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300207static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
208{
Radim Krčmáře4627552014-10-30 15:06:45 +0100209 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300210
211 apic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100212
213 if (enabled != apic->sw_enabled) {
214 apic->sw_enabled = enabled;
215 if (enabled) {
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300216 static_key_slow_dec_deferred(&apic_sw_disabled);
217 recalculate_apic_map(apic->vcpu->kvm);
218 } else
219 static_key_slow_inc(&apic_sw_disabled.key);
220 }
221}
222
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300223static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
224{
225 apic_set_reg(apic, APIC_ID, id << 24);
226 recalculate_apic_map(apic->vcpu->kvm);
227}
228
229static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
230{
231 apic_set_reg(apic, APIC_LDR, id);
232 recalculate_apic_map(apic->vcpu->kvm);
233}
234
Eddie Dong97222cc2007-09-12 10:58:04 +0300235static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
236{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300237 return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300238}
239
240static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
241{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300242 return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300243}
244
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800245static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
246{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300247 return ((kvm_apic_get_reg(apic, APIC_LVTT) &
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800248 apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_ONESHOT);
249}
250
Eddie Dong97222cc2007-09-12 10:58:04 +0300251static inline int apic_lvtt_period(struct kvm_lapic *apic)
252{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300253 return ((kvm_apic_get_reg(apic, APIC_LVTT) &
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800254 apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_PERIODIC);
255}
256
257static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
258{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300259 return ((kvm_apic_get_reg(apic, APIC_LVTT) &
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800260 apic->lapic_timer.timer_mode_mask) ==
261 APIC_LVT_TIMER_TSCDEADLINE);
Eddie Dong97222cc2007-09-12 10:58:04 +0300262}
263
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200264static inline int apic_lvt_nmi_mode(u32 lvt_val)
265{
266 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
267}
268
Gleb Natapovfc61b802009-07-05 17:39:35 +0300269void kvm_apic_set_version(struct kvm_vcpu *vcpu)
270{
271 struct kvm_lapic *apic = vcpu->arch.apic;
272 struct kvm_cpuid_entry2 *feat;
273 u32 v = APIC_VERSION;
274
Gleb Natapovc48f1492012-08-05 15:58:33 +0300275 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300276 return;
277
278 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
279 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
280 v |= APIC_LVR_DIRECTED_EOI;
281 apic_set_reg(apic, APIC_LVR, v);
282}
283
Mathias Krausef1d24832012-08-30 01:30:18 +0200284static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800285 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300286 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
287 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
288 LINT_MASK, LINT_MASK, /* LVT0-1 */
289 LVT_MASK /* LVTERR */
290};
291
292static int find_highest_vector(void *bitmap)
293{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900294 int vec;
295 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300296
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900297 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
298 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
299 reg = bitmap + REG_POS(vec);
300 if (*reg)
301 return fls(*reg) - 1 + vec;
302 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300303
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900304 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300305}
306
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300307static u8 count_vectors(void *bitmap)
308{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900309 int vec;
310 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300311 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900312
313 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
314 reg = bitmap + REG_POS(vec);
315 count += hweight32(*reg);
316 }
317
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300318 return count;
319}
320
Yang Zhanga20ed542013-04-11 19:25:15 +0800321void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
322{
323 u32 i, pir_val;
324 struct kvm_lapic *apic = vcpu->arch.apic;
325
326 for (i = 0; i <= 7; i++) {
327 pir_val = xchg(&pir[i], 0);
328 if (pir_val)
329 *((u32 *)(apic->regs + APIC_IRR + i * 0x10)) |= pir_val;
330 }
331}
332EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
333
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200334static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300335{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300336 apic->irr_pending = true;
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200337 apic_set_vector(vec, apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300338}
339
Gleb Natapov33e4c682009-06-11 11:06:51 +0300340static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300341{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300342 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300343}
344
345static inline int apic_find_highest_irr(struct kvm_lapic *apic)
346{
347 int result;
348
Yang Zhangc7c9c562013-01-25 10:18:51 +0800349 /*
350 * Note that irr_pending is just a hint. It will be always
351 * true with virtual interrupt delivery enabled.
352 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300353 if (!apic->irr_pending)
354 return -1;
355
Yang Zhang5a717852013-04-11 19:25:16 +0800356 kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
Gleb Natapov33e4c682009-06-11 11:06:51 +0300357 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300358 ASSERT(result == -1 || result >= 16);
359
360 return result;
361}
362
Gleb Natapov33e4c682009-06-11 11:06:51 +0300363static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
364{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800365 struct kvm_vcpu *vcpu;
366
367 vcpu = apic->vcpu;
368
Gleb Natapov33e4c682009-06-11 11:06:51 +0300369 apic_clear_vector(vec, apic->regs + APIC_IRR);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800370 if (unlikely(kvm_apic_vid_enabled(vcpu->kvm)))
371 /* try to update RVI */
372 kvm_make_request(KVM_REQ_EVENT, vcpu);
373 else {
374 vec = apic_search_irr(apic);
375 apic->irr_pending = (vec != -1);
376 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300377}
378
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300379static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
380{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800381 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200382
Wanpeng Li56cc2402014-08-05 12:42:24 +0800383 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
384 return;
385
386 vcpu = apic->vcpu;
387
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300388 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800389 * With APIC virtualization enabled, all caching is disabled
390 * because the processor can modify ISR under the hood. Instead
391 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300392 */
Wanpeng Li56cc2402014-08-05 12:42:24 +0800393 if (unlikely(kvm_apic_vid_enabled(vcpu->kvm)))
394 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, vec);
395 else {
396 ++apic->isr_count;
397 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
398 /*
399 * ISR (in service register) bit is set when injecting an interrupt.
400 * The highest vector is injected. Thus the latest bit set matches
401 * the highest bit in ISR.
402 */
403 apic->highest_isr_cache = vec;
404 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300405}
406
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200407static inline int apic_find_highest_isr(struct kvm_lapic *apic)
408{
409 int result;
410
411 /*
412 * Note that isr_count is always 1, and highest_isr_cache
413 * is always -1, with APIC virtualization enabled.
414 */
415 if (!apic->isr_count)
416 return -1;
417 if (likely(apic->highest_isr_cache != -1))
418 return apic->highest_isr_cache;
419
420 result = find_highest_vector(apic->regs + APIC_ISR);
421 ASSERT(result == -1 || result >= 16);
422
423 return result;
424}
425
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300426static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
427{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200428 struct kvm_vcpu *vcpu;
429 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
430 return;
431
432 vcpu = apic->vcpu;
433
434 /*
435 * We do get here for APIC virtualization enabled if the guest
436 * uses the Hyper-V APIC enlightenment. In this case we may need
437 * to trigger a new interrupt delivery by writing the SVI field;
438 * on the other hand isr_count and highest_isr_cache are unused
439 * and must be left alone.
440 */
441 if (unlikely(kvm_apic_vid_enabled(vcpu->kvm)))
442 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
443 apic_find_highest_isr(apic));
444 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300445 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200446 BUG_ON(apic->isr_count < 0);
447 apic->highest_isr_cache = -1;
448 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300449}
450
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800451int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
452{
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800453 int highest_irr;
454
Gleb Natapov33e4c682009-06-11 11:06:51 +0300455 /* This may race with setting of irr in __apic_accept_irq() and
456 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
457 * will cause vmexit immediately and the value will be recalculated
458 * on the next vmentry.
459 */
Gleb Natapovc48f1492012-08-05 15:58:33 +0300460 if (!kvm_vcpu_has_lapic(vcpu))
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800461 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +0300462 highest_irr = apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800463
464 return highest_irr;
465}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800466
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200467static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800468 int vector, int level, int trig_mode,
469 unsigned long *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200470
Yang Zhangb4f22252013-04-11 19:21:37 +0800471int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
472 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300473{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800474 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800475
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200476 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800477 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300478}
479
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300480static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
481{
482
483 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
484 sizeof(val));
485}
486
487static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
488{
489
490 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
491 sizeof(*val));
492}
493
494static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
495{
496 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
497}
498
499static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
500{
501 u8 val;
502 if (pv_eoi_get_user(vcpu, &val) < 0)
503 apic_debug("Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800504 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300505 return val & 0x1;
506}
507
508static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
509{
510 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
511 apic_debug("Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800512 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300513 return;
514 }
515 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
516}
517
518static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
519{
520 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
521 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800522 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300523 return;
524 }
525 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
526}
527
Yang Zhangcf9e65b2013-04-11 19:25:14 +0800528void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
529{
530 struct kvm_lapic *apic = vcpu->arch.apic;
531 int i;
532
533 for (i = 0; i < 8; i++)
534 apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
535}
536
Eddie Dong97222cc2007-09-12 10:58:04 +0300537static void apic_update_ppr(struct kvm_lapic *apic)
538{
Avi Kivity3842d132010-07-27 12:30:24 +0300539 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300540 int isr;
541
Gleb Natapovc48f1492012-08-05 15:58:33 +0300542 old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
543 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300544 isr = apic_find_highest_isr(apic);
545 isrv = (isr != -1) ? isr : 0;
546
547 if ((tpr & 0xf0) >= (isrv & 0xf0))
548 ppr = tpr & 0xff;
549 else
550 ppr = isrv & 0xf0;
551
552 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
553 apic, ppr, isr, isrv);
554
Avi Kivity3842d132010-07-27 12:30:24 +0300555 if (old_ppr != ppr) {
556 apic_set_reg(apic, APIC_PROCPRI, ppr);
Avi Kivity83bcacb2010-10-25 15:23:55 +0200557 if (ppr < old_ppr)
558 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +0300559 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300560}
561
562static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
563{
564 apic_set_reg(apic, APIC_TASKPRI, tpr);
565 apic_update_ppr(apic);
566}
567
Nadav Amit394457a2014-10-03 00:30:52 +0300568static int kvm_apic_broadcast(struct kvm_lapic *apic, u32 dest)
Eddie Dong97222cc2007-09-12 10:58:04 +0300569{
Nadav Amit394457a2014-10-03 00:30:52 +0300570 return dest == (apic_x2apic_mode(apic) ?
571 X2APIC_BROADCAST : APIC_BROADCAST);
Eddie Dong97222cc2007-09-12 10:58:04 +0300572}
573
Nadav Amit394457a2014-10-03 00:30:52 +0300574int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 dest)
575{
576 return kvm_apic_id(apic) == dest || kvm_apic_broadcast(apic, dest);
577}
578
579int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300580{
581 int result = 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300582 u32 logical_id;
583
Nadav Amit394457a2014-10-03 00:30:52 +0300584 if (kvm_apic_broadcast(apic, mda))
585 return 1;
586
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300587 if (apic_x2apic_mode(apic)) {
Gleb Natapovc48f1492012-08-05 15:58:33 +0300588 logical_id = kvm_apic_get_reg(apic, APIC_LDR);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300589 return logical_id & mda;
590 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300591
Gleb Natapovc48f1492012-08-05 15:58:33 +0300592 logical_id = GET_APIC_LOGICAL_ID(kvm_apic_get_reg(apic, APIC_LDR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300593
Gleb Natapovc48f1492012-08-05 15:58:33 +0300594 switch (kvm_apic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300595 case APIC_DFR_FLAT:
596 if (logical_id & mda)
597 result = 1;
598 break;
599 case APIC_DFR_CLUSTER:
600 if (((logical_id >> 4) == (mda >> 0x4))
601 && (logical_id & mda & 0xf))
602 result = 1;
603 break;
604 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200605 apic_debug("Bad DFR vcpu %d: %08x\n",
Gleb Natapovc48f1492012-08-05 15:58:33 +0300606 apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300607 break;
608 }
609
610 return result;
611}
612
Gleb Natapov343f94f2009-03-05 16:34:54 +0200613int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Nadav Amit394457a2014-10-03 00:30:52 +0300614 int short_hand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300615{
616 int result = 0;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800617 struct kvm_lapic *target = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300618
619 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200620 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300621 target, source, dest, dest_mode, short_hand);
622
Zachary Amsdenbd371392010-06-14 11:42:15 -1000623 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300624 switch (short_hand) {
625 case APIC_DEST_NOSHORT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200626 if (dest_mode == 0)
Eddie Dong97222cc2007-09-12 10:58:04 +0300627 /* Physical mode. */
Gleb Natapov343f94f2009-03-05 16:34:54 +0200628 result = kvm_apic_match_physical_addr(target, dest);
629 else
Eddie Dong97222cc2007-09-12 10:58:04 +0300630 /* Logical mode. */
631 result = kvm_apic_match_logical_addr(target, dest);
632 break;
633 case APIC_DEST_SELF:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200634 result = (target == source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300635 break;
636 case APIC_DEST_ALLINC:
637 result = 1;
638 break;
639 case APIC_DEST_ALLBUT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200640 result = (target != source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300641 break;
642 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200643 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
644 short_hand);
Eddie Dong97222cc2007-09-12 10:58:04 +0300645 break;
646 }
647
648 return result;
649}
650
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300651bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Yang Zhangb4f22252013-04-11 19:21:37 +0800652 struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300653{
654 struct kvm_apic_map *map;
655 unsigned long bitmap = 1;
656 struct kvm_lapic **dst;
657 int i;
658 bool ret = false;
659
660 *r = -1;
661
662 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800663 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300664 return true;
665 }
666
667 if (irq->shorthand)
668 return false;
669
670 rcu_read_lock();
671 map = rcu_dereference(kvm->arch.apic_map);
672
673 if (!map)
674 goto out;
675
Nadav Amit394457a2014-10-03 00:30:52 +0300676 if (irq->dest_id == map->broadcast)
677 goto out;
678
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300679 if (irq->dest_mode == 0) { /* physical mode */
Nadav Amit394457a2014-10-03 00:30:52 +0300680 if (irq->delivery_mode == APIC_DM_LOWEST)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300681 goto out;
682 dst = &map->phys_map[irq->dest_id & 0xff];
683 } else {
684 u32 mda = irq->dest_id << (32 - map->ldr_bits);
685
686 dst = map->logical_map[apic_cluster_id(map, mda)];
687
688 bitmap = apic_logical_id(map, mda);
689
690 if (irq->delivery_mode == APIC_DM_LOWEST) {
691 int l = -1;
692 for_each_set_bit(i, &bitmap, 16) {
693 if (!dst[i])
694 continue;
695 if (l < 0)
696 l = i;
697 else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
698 l = i;
699 }
700
701 bitmap = (l >= 0) ? 1 << l : 0;
702 }
703 }
704
705 for_each_set_bit(i, &bitmap, 16) {
706 if (!dst[i])
707 continue;
708 if (*r < 0)
709 *r = 0;
Yang Zhangb4f22252013-04-11 19:21:37 +0800710 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300711 }
712
713 ret = true;
714out:
715 rcu_read_unlock();
716 return ret;
717}
718
Eddie Dong97222cc2007-09-12 10:58:04 +0300719/*
720 * Add a pending IRQ into lapic.
721 * Return 1 if successfully added and 0 if discarded.
722 */
723static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800724 int vector, int level, int trig_mode,
725 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300726{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200727 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300728 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300729
Paolo Bonzinia183b632014-09-11 11:51:02 +0200730 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
731 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300732 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300733 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200734 vcpu->arch.apic_arb_prio++;
735 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300736 /* FIXME add logic for vcpu on reset */
737 if (unlikely(!apic_enabled(apic)))
738 break;
739
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200740 result = 1;
741
Yang Zhangb4f22252013-04-11 19:21:37 +0800742 if (dest_map)
743 __set_bit(vcpu->vcpu_id, dest_map);
Avi Kivitya5d36f82009-12-29 12:42:16 +0200744
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200745 if (kvm_x86_ops->deliver_posted_interrupt)
Yang Zhang5a717852013-04-11 19:25:16 +0800746 kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200747 else {
748 apic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +0800749
750 kvm_make_request(KVM_REQ_EVENT, vcpu);
751 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300752 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300753 break;
754
755 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +0530756 result = 1;
757 vcpu->arch.pv.pv_unhalted = 1;
758 kvm_make_request(KVM_REQ_EVENT, vcpu);
759 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300760 break;
761
762 case APIC_DM_SMI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200763 apic_debug("Ignoring guest SMI\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300764 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800765
Eddie Dong97222cc2007-09-12 10:58:04 +0300766 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200767 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800768 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200769 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300770 break;
771
772 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +0100773 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200774 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +0100775 /* assumes that there are only KVM_APIC_INIT/SIPI */
776 apic->pending_events = (1UL << KVM_APIC_INIT);
777 /* make sure pending_events is visible before sending
778 * the request */
779 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +0300780 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300781 kvm_vcpu_kick(vcpu);
782 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200783 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
784 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300785 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300786 break;
787
788 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200789 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
790 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +0100791 result = 1;
792 apic->sipi_vector = vector;
793 /* make sure sipi_vector is visible for the receiver */
794 smp_wmb();
795 set_bit(KVM_APIC_SIPI, &apic->pending_events);
796 kvm_make_request(KVM_REQ_EVENT, vcpu);
797 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300798 break;
799
Jan Kiszka23930f92008-09-26 09:30:52 +0200800 case APIC_DM_EXTINT:
801 /*
802 * Should only be called by kvm_apic_local_deliver() with LVT0,
803 * before NMI watchdog was enabled. Already handled by
804 * kvm_apic_accept_pic_intr().
805 */
806 break;
807
Eddie Dong97222cc2007-09-12 10:58:04 +0300808 default:
809 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
810 delivery_mode);
811 break;
812 }
813 return result;
814}
815
Gleb Natapove1035712009-03-05 16:34:59 +0200816int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300817{
Gleb Natapove1035712009-03-05 16:34:59 +0200818 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800819}
820
Yang Zhangc7c9c562013-01-25 10:18:51 +0800821static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
822{
823 if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
824 kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
825 int trigger_mode;
826 if (apic_test_vector(vector, apic->regs + APIC_TMR))
827 trigger_mode = IOAPIC_LEVEL_TRIG;
828 else
829 trigger_mode = IOAPIC_EDGE_TRIG;
Yang Zhang1fcc7892013-04-11 19:21:35 +0800830 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800831 }
832}
833
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300834static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300835{
836 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300837
838 trace_kvm_eoi(apic, vector);
839
Eddie Dong97222cc2007-09-12 10:58:04 +0300840 /*
841 * Not every write EOI will has corresponding ISR,
842 * one example is when Kernel check timer on setup_IO_APIC
843 */
844 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300845 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300846
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300847 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300848 apic_update_ppr(apic);
849
Yang Zhangc7c9c562013-01-25 10:18:51 +0800850 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +0300851 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300852 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300853}
854
Yang Zhangc7c9c562013-01-25 10:18:51 +0800855/*
856 * this interface assumes a trap-like exit, which has already finished
857 * desired side effect including vISR and vPPR update.
858 */
859void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
860{
861 struct kvm_lapic *apic = vcpu->arch.apic;
862
863 trace_kvm_eoi(apic, vector);
864
865 kvm_ioapic_send_eoi(apic, vector);
866 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
867}
868EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
869
Eddie Dong97222cc2007-09-12 10:58:04 +0300870static void apic_send_ipi(struct kvm_lapic *apic)
871{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300872 u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
873 u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200874 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +0300875
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200876 irq.vector = icr_low & APIC_VECTOR_MASK;
877 irq.delivery_mode = icr_low & APIC_MODE_MASK;
878 irq.dest_mode = icr_low & APIC_DEST_MASK;
879 irq.level = icr_low & APIC_INT_ASSERT;
880 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
881 irq.shorthand = icr_low & APIC_SHORT_MASK;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300882 if (apic_x2apic_mode(apic))
883 irq.dest_id = icr_high;
884 else
885 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +0300886
Gleb Natapov1000ff82009-07-07 16:00:57 +0300887 trace_kvm_apic_ipi(icr_low, irq.dest_id);
888
Eddie Dong97222cc2007-09-12 10:58:04 +0300889 apic_debug("icr_high 0x%x, icr_low 0x%x, "
890 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
891 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400892 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200893 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
894 irq.vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300895
Yang Zhangb4f22252013-04-11 19:21:37 +0800896 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +0300897}
898
899static u32 apic_get_tmcct(struct kvm_lapic *apic)
900{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200901 ktime_t remaining;
902 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200903 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300904
905 ASSERT(apic != NULL);
906
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200907 /* if initial count is 0, current count should also be 0 */
Andy Honigb963a222013-11-19 14:12:18 -0800908 if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 ||
909 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200910 return 0;
911
Marcelo Tosattiace15462009-10-08 10:55:03 -0300912 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200913 if (ktime_to_ns(remaining) < 0)
914 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300915
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300916 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
917 tmcct = div64_u64(ns,
918 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300919
920 return tmcct;
921}
922
Avi Kivityb209749f2007-10-22 16:50:39 +0200923static void __report_tpr_access(struct kvm_lapic *apic, bool write)
924{
925 struct kvm_vcpu *vcpu = apic->vcpu;
926 struct kvm_run *run = vcpu->run;
927
Avi Kivitya8eeb042010-05-10 12:34:53 +0300928 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300929 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200930 run->tpr_access.is_write = write;
931}
932
933static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
934{
935 if (apic->vcpu->arch.tpr_access_reporting)
936 __report_tpr_access(apic, write);
937}
938
Eddie Dong97222cc2007-09-12 10:58:04 +0300939static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
940{
941 u32 val = 0;
942
943 if (offset >= LAPIC_MMIO_LENGTH)
944 return 0;
945
946 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300947 case APIC_ID:
948 if (apic_x2apic_mode(apic))
949 val = kvm_apic_id(apic);
950 else
951 val = kvm_apic_id(apic) << 24;
952 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300953 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200954 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300955 break;
956
957 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800958 if (apic_lvtt_tscdeadline(apic))
959 return 0;
960
Eddie Dong97222cc2007-09-12 10:58:04 +0300961 val = apic_get_tmcct(apic);
962 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +0300963 case APIC_PROCPRI:
964 apic_update_ppr(apic);
Gleb Natapovc48f1492012-08-05 15:58:33 +0300965 val = kvm_apic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +0300966 break;
Avi Kivityb209749f2007-10-22 16:50:39 +0200967 case APIC_TASKPRI:
968 report_tpr_access(apic, false);
969 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +0300970 default:
Gleb Natapovc48f1492012-08-05 15:58:33 +0300971 val = kvm_apic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +0300972 break;
973 }
974
975 return val;
976}
977
Gregory Haskinsd76685c2009-06-01 12:54:50 -0400978static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
979{
980 return container_of(dev, struct kvm_lapic, dev);
981}
982
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300983static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
984 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300985{
Eddie Dong97222cc2007-09-12 10:58:04 +0300986 unsigned char alignment = offset & 0xf;
987 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +0800988 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300989 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +0300990
991 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300992 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
993 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300994 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300995 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300996
997 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300998 apic_debug("KVM_APIC_READ: read reserved register %x\n",
999 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001000 return 1;
1001 }
1002
Eddie Dong97222cc2007-09-12 10:58:04 +03001003 result = __apic_read(apic, offset & ~0xf);
1004
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001005 trace_kvm_apic_read(offset, result);
1006
Eddie Dong97222cc2007-09-12 10:58:04 +03001007 switch (len) {
1008 case 1:
1009 case 2:
1010 case 4:
1011 memcpy(data, (char *)&result + alignment, len);
1012 break;
1013 default:
1014 printk(KERN_ERR "Local APIC read with len = %x, "
1015 "should be 1,2, or 4 instead\n", len);
1016 break;
1017 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001018 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001019}
1020
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001021static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1022{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001023 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001024 addr >= apic->base_address &&
1025 addr < apic->base_address + LAPIC_MMIO_LENGTH;
1026}
1027
1028static int apic_mmio_read(struct kvm_io_device *this,
1029 gpa_t address, int len, void *data)
1030{
1031 struct kvm_lapic *apic = to_lapic(this);
1032 u32 offset = address - apic->base_address;
1033
1034 if (!apic_mmio_in_range(apic, address))
1035 return -EOPNOTSUPP;
1036
1037 apic_reg_read(apic, offset, len, data);
1038
1039 return 0;
1040}
1041
Eddie Dong97222cc2007-09-12 10:58:04 +03001042static void update_divide_count(struct kvm_lapic *apic)
1043{
1044 u32 tmp1, tmp2, tdcr;
1045
Gleb Natapovc48f1492012-08-05 15:58:33 +03001046 tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001047 tmp1 = tdcr & 0xf;
1048 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001049 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001050
1051 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -04001052 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +03001053}
1054
Radim Krčmář5d87db72014-10-10 19:15:08 +02001055static void apic_timer_expired(struct kvm_lapic *apic)
1056{
1057 struct kvm_vcpu *vcpu = apic->vcpu;
1058 wait_queue_head_t *q = &vcpu->wq;
1059
1060 /*
1061 * Note: KVM_REQ_PENDING_TIMER is implicitly checked in
1062 * vcpu_enter_guest.
1063 */
1064 if (atomic_read(&apic->lapic_timer.pending))
1065 return;
1066
1067 atomic_inc(&apic->lapic_timer.pending);
1068 /* FIXME: this code should not know anything about vcpus */
1069 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1070
1071 if (waitqueue_active(q))
1072 wake_up_interruptible(q);
1073}
1074
Eddie Dong97222cc2007-09-12 10:58:04 +03001075static void start_apic_timer(struct kvm_lapic *apic)
1076{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001077 ktime_t now;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001078 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001079
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001080 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001081 /* lapic timer in oneshot or periodic mode */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001082 now = apic->lapic_timer.timer.base->get_time();
Gleb Natapovc48f1492012-08-05 15:58:33 +03001083 apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001084 * APIC_BUS_CYCLE_NS * apic->divide_count;
Jan Kiszka9bc57912011-09-12 14:10:22 +02001085
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001086 if (!apic->lapic_timer.period)
1087 return;
1088 /*
1089 * Do not allow the guest to program periodic timers with small
1090 * interval, since the hrtimers are not throttled by the host
1091 * scheduler.
1092 */
1093 if (apic_lvtt_period(apic)) {
1094 s64 min_period = min_timer_period_us * 1000LL;
1095
1096 if (apic->lapic_timer.period < min_period) {
1097 pr_info_ratelimited(
1098 "kvm: vcpu %i: requested %lld ns "
1099 "lapic timer period limited to %lld ns\n",
1100 apic->vcpu->vcpu_id,
1101 apic->lapic_timer.period, min_period);
1102 apic->lapic_timer.period = min_period;
1103 }
Jan Kiszka9bc57912011-09-12 14:10:22 +02001104 }
Avi Kivity0b975a32008-02-24 14:37:50 +02001105
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001106 hrtimer_start(&apic->lapic_timer.timer,
1107 ktime_add_ns(now, apic->lapic_timer.period),
1108 HRTIMER_MODE_ABS);
Eddie Dong97222cc2007-09-12 10:58:04 +03001109
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001110 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
Eddie Dong97222cc2007-09-12 10:58:04 +03001111 PRIx64 ", "
1112 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001113 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001114 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
Gleb Natapovc48f1492012-08-05 15:58:33 +03001115 kvm_apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001116 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +03001117 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001118 apic->lapic_timer.period)));
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001119 } else if (apic_lvtt_tscdeadline(apic)) {
1120 /* lapic timer in tsc deadline mode */
1121 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1122 u64 ns = 0;
1123 struct kvm_vcpu *vcpu = apic->vcpu;
Zachary Amsdencc578282012-02-03 15:43:50 -02001124 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001125 unsigned long flags;
1126
1127 if (unlikely(!tscdeadline || !this_tsc_khz))
1128 return;
1129
1130 local_irq_save(flags);
1131
1132 now = apic->lapic_timer.timer.base->get_time();
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001133 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001134 if (likely(tscdeadline > guest_tsc)) {
1135 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1136 do_div(ns, this_tsc_khz);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001137 hrtimer_start(&apic->lapic_timer.timer,
1138 ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
1139 } else
1140 apic_timer_expired(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001141
1142 local_irq_restore(flags);
1143 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001144}
1145
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001146static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1147{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001148 int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001149
1150 if (apic_lvt_nmi_mode(lvt0_val)) {
1151 if (!nmi_wd_enabled) {
1152 apic_debug("Receive NMI setting on APIC_LVT0 "
1153 "for cpu %d\n", apic->vcpu->vcpu_id);
1154 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
1155 }
1156 } else if (nmi_wd_enabled)
1157 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
1158}
1159
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001160static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001161{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001162 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001163
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001164 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001165
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001166 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001167 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001168 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001169 kvm_apic_set_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001170 else
1171 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001172 break;
1173
1174 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001175 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001176 apic_set_tpr(apic, val & 0xff);
1177 break;
1178
1179 case APIC_EOI:
1180 apic_set_eoi(apic);
1181 break;
1182
1183 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001184 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001185 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001186 else
1187 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001188 break;
1189
1190 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001191 if (!apic_x2apic_mode(apic)) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001192 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001193 recalculate_apic_map(apic->vcpu->kvm);
1194 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001195 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001196 break;
1197
Gleb Natapovfc61b802009-07-05 17:39:35 +03001198 case APIC_SPIV: {
1199 u32 mask = 0x3ff;
Gleb Natapovc48f1492012-08-05 15:58:33 +03001200 if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001201 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001202 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001203 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1204 int i;
1205 u32 lvt_val;
1206
1207 for (i = 0; i < APIC_LVT_NUM; i++) {
Gleb Natapovc48f1492012-08-05 15:58:33 +03001208 lvt_val = kvm_apic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001209 APIC_LVTT + 0x10 * i);
1210 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1211 lvt_val | APIC_LVT_MASKED);
1212 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001213 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001214
1215 }
1216 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001217 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001218 case APIC_ICR:
1219 /* No delay here, so we always clear the pending bit */
1220 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1221 apic_send_ipi(apic);
1222 break;
1223
1224 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001225 if (!apic_x2apic_mode(apic))
1226 val &= 0xff000000;
1227 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001228 break;
1229
Jan Kiszka23930f92008-09-26 09:30:52 +02001230 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001231 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001232 case APIC_LVTTHMR:
1233 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001234 case APIC_LVT1:
1235 case APIC_LVTERR:
1236 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001237 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001238 val |= APIC_LVT_MASKED;
1239
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001240 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1241 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001242
1243 break;
1244
Radim Krčmářa323b402014-10-30 15:06:46 +01001245 case APIC_LVTT: {
1246 u32 timer_mode = val & apic->lapic_timer.timer_mode_mask;
1247
1248 if (apic->lapic_timer.timer_mode != timer_mode) {
1249 apic->lapic_timer.timer_mode = timer_mode;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001250 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmářa323b402014-10-30 15:06:46 +01001251 }
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001252
Gleb Natapovc48f1492012-08-05 15:58:33 +03001253 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001254 val |= APIC_LVT_MASKED;
1255 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1256 apic_set_reg(apic, APIC_LVTT, val);
1257 break;
Radim Krčmářa323b402014-10-30 15:06:46 +01001258 }
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001259
Eddie Dong97222cc2007-09-12 10:58:04 +03001260 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001261 if (apic_lvtt_tscdeadline(apic))
1262 break;
1263
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001264 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001265 apic_set_reg(apic, APIC_TMICT, val);
1266 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001267 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001268
1269 case APIC_TDCR:
1270 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001271 apic_debug("KVM_WRITE:TDCR %x\n", val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001272 apic_set_reg(apic, APIC_TDCR, val);
1273 update_divide_count(apic);
1274 break;
1275
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001276 case APIC_ESR:
1277 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001278 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001279 ret = 1;
1280 }
1281 break;
1282
1283 case APIC_SELF_IPI:
1284 if (apic_x2apic_mode(apic)) {
1285 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1286 } else
1287 ret = 1;
1288 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001289 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001290 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001291 break;
1292 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001293 if (ret)
1294 apic_debug("Local APIC Write to read-only register %x\n", reg);
1295 return ret;
1296}
1297
1298static int apic_mmio_write(struct kvm_io_device *this,
1299 gpa_t address, int len, const void *data)
1300{
1301 struct kvm_lapic *apic = to_lapic(this);
1302 unsigned int offset = address - apic->base_address;
1303 u32 val;
1304
1305 if (!apic_mmio_in_range(apic, address))
1306 return -EOPNOTSUPP;
1307
1308 /*
1309 * APIC register must be aligned on 128-bits boundary.
1310 * 32/64/128 bits registers must be accessed thru 32 bits.
1311 * Refer SDM 8.4.1
1312 */
1313 if (len != 4 || (offset & 0xf)) {
1314 /* Don't shout loud, $infamous_os would cause only noise. */
1315 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001316 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001317 }
1318
1319 val = *(u32*)data;
1320
1321 /* too common printing */
1322 if (offset != APIC_EOI)
1323 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1324 "0x%x\n", __func__, offset, len, val);
1325
1326 apic_reg_write(apic, offset & 0xff0, val);
1327
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001328 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001329}
1330
Kevin Tian58fbbf22011-08-30 13:56:17 +03001331void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1332{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001333 if (kvm_vcpu_has_lapic(vcpu))
Kevin Tian58fbbf22011-08-30 13:56:17 +03001334 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1335}
1336EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1337
Yang Zhang83d4c282013-01-25 10:18:49 +08001338/* emulate APIC access in a trap manner */
1339void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1340{
1341 u32 val = 0;
1342
1343 /* hw has done the conditional check and inst decode */
1344 offset &= 0xff0;
1345
1346 apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1347
1348 /* TODO: optimize to just emulate side effect w/o one more write */
1349 apic_reg_write(vcpu->arch.apic, offset, val);
1350}
1351EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1352
Rusty Russelld5894442007-10-08 10:48:30 +10001353void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001354{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001355 struct kvm_lapic *apic = vcpu->arch.apic;
1356
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001357 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001358 return;
1359
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001360 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001361
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001362 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1363 static_key_slow_dec_deferred(&apic_hw_disabled);
1364
Radim Krčmáře4627552014-10-30 15:06:45 +01001365 if (!apic->sw_enabled)
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001366 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001367
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001368 if (apic->regs)
1369 free_page((unsigned long)apic->regs);
1370
1371 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001372}
1373
1374/*
1375 *----------------------------------------------------------------------
1376 * LAPIC interface
1377 *----------------------------------------------------------------------
1378 */
1379
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001380u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1381{
1382 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001383
Gleb Natapovc48f1492012-08-05 15:58:33 +03001384 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001385 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001386 return 0;
1387
1388 return apic->lapic_timer.tscdeadline;
1389}
1390
1391void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1392{
1393 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001394
Gleb Natapovc48f1492012-08-05 15:58:33 +03001395 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001396 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001397 return;
1398
1399 hrtimer_cancel(&apic->lapic_timer.timer);
1400 apic->lapic_timer.tscdeadline = data;
1401 start_apic_timer(apic);
1402}
1403
Eddie Dong97222cc2007-09-12 10:58:04 +03001404void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1405{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001406 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001407
Gleb Natapovc48f1492012-08-05 15:58:33 +03001408 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001409 return;
Gleb Natapov54e98182012-08-05 15:58:32 +03001410
Avi Kivityb93463a2007-10-25 16:52:32 +02001411 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Gleb Natapovc48f1492012-08-05 15:58:33 +03001412 | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001413}
1414
1415u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1416{
Eddie Dong97222cc2007-09-12 10:58:04 +03001417 u64 tpr;
1418
Gleb Natapovc48f1492012-08-05 15:58:33 +03001419 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001420 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +03001421
Gleb Natapovc48f1492012-08-05 15:58:33 +03001422 tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001423
1424 return (tpr & 0xf0) >> 4;
1425}
1426
1427void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1428{
Yang Zhang8d146952013-01-25 10:18:50 +08001429 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001430 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001431
1432 if (!apic) {
1433 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001434 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +03001435 return;
1436 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001437
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01001438 if (!kvm_vcpu_is_bsp(apic->vcpu))
1439 value &= ~MSR_IA32_APICBASE_BSP;
1440 vcpu->arch.apic_base = value;
1441
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001442 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01001443 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001444 if (value & MSR_IA32_APICBASE_ENABLE)
1445 static_key_slow_dec_deferred(&apic_hw_disabled);
1446 else
1447 static_key_slow_inc(&apic_hw_disabled.key);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001448 recalculate_apic_map(vcpu->kvm);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001449 }
1450
Yang Zhang8d146952013-01-25 10:18:50 +08001451 if ((old_value ^ value) & X2APIC_ENABLE) {
1452 if (value & X2APIC_ENABLE) {
1453 u32 id = kvm_apic_id(apic);
1454 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
1455 kvm_apic_set_ldr(apic, ldr);
1456 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1457 } else
1458 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001459 }
Yang Zhang8d146952013-01-25 10:18:50 +08001460
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001461 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001462 MSR_IA32_APICBASE_BASE;
1463
1464 /* with FSB delivery interrupt, we can restart APIC functionality */
1465 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001466 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001467
1468}
1469
He, Qingc5ec1532007-09-03 17:07:41 +03001470void kvm_lapic_reset(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001471{
1472 struct kvm_lapic *apic;
1473 int i;
1474
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001475 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001476
1477 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001478 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001479 ASSERT(apic != NULL);
1480
1481 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001482 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001483
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001484 kvm_apic_set_id(apic, vcpu->vcpu_id);
Gleb Natapovfc61b802009-07-05 17:39:35 +03001485 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001486
1487 for (i = 0; i < APIC_LVT_NUM; i++)
1488 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářa323b402014-10-30 15:06:46 +01001489 apic->lapic_timer.timer_mode = 0;
Qing He40487c62007-09-17 14:47:13 +08001490 apic_set_reg(apic, APIC_LVT0,
1491 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +03001492
1493 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001494 apic_set_spiv(apic, 0xff);
Eddie Dong97222cc2007-09-12 10:58:04 +03001495 apic_set_reg(apic, APIC_TASKPRI, 0);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001496 kvm_apic_set_ldr(apic, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001497 apic_set_reg(apic, APIC_ESR, 0);
1498 apic_set_reg(apic, APIC_ICR, 0);
1499 apic_set_reg(apic, APIC_ICR2, 0);
1500 apic_set_reg(apic, APIC_TDCR, 0);
1501 apic_set_reg(apic, APIC_TMICT, 0);
1502 for (i = 0; i < 8; i++) {
1503 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1504 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1505 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1506 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08001507 apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
1508 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001509 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001510 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001511 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001512 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001513 kvm_lapic_set_base(vcpu,
1514 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001515 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001516 apic_update_ppr(apic);
1517
Gleb Natapove1035712009-03-05 16:34:59 +02001518 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001519 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001520
Nadav Amit98eff522014-06-29 12:28:51 +03001521 apic_debug("%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001522 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001523 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001524 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001525}
1526
Eddie Dong97222cc2007-09-12 10:58:04 +03001527/*
1528 *----------------------------------------------------------------------
1529 * timer interface
1530 *----------------------------------------------------------------------
1531 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001532
Avi Kivity2a6eac92012-07-26 18:01:51 +03001533static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001534{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001535 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001536}
1537
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001538int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1539{
Gleb Natapov54e98182012-08-05 15:58:32 +03001540 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001541
Gleb Natapovc48f1492012-08-05 15:58:33 +03001542 if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
Gleb Natapov54e98182012-08-05 15:58:32 +03001543 apic_lvt_enabled(apic, APIC_LVTT))
1544 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001545
1546 return 0;
1547}
1548
Avi Kivity89342082011-11-10 14:57:21 +02001549int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001550{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001551 u32 reg = kvm_apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001552 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001553
Gleb Natapovc48f1492012-08-05 15:58:33 +03001554 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001555 vector = reg & APIC_VECTOR_MASK;
1556 mode = reg & APIC_MODE_MASK;
1557 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08001558 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1559 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02001560 }
1561 return 0;
1562}
1563
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001564void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001565{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001566 struct kvm_lapic *apic = vcpu->arch.apic;
1567
1568 if (apic)
1569 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001570}
1571
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001572static const struct kvm_io_device_ops apic_mmio_ops = {
1573 .read = apic_mmio_read,
1574 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001575};
1576
Avi Kivitye9d90d42012-07-26 18:01:50 +03001577static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1578{
1579 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03001580 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001581
Radim Krčmář5d87db72014-10-10 19:15:08 +02001582 apic_timer_expired(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001583
Avi Kivity2a6eac92012-07-26 18:01:51 +03001584 if (lapic_is_periodic(apic)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001585 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1586 return HRTIMER_RESTART;
1587 } else
1588 return HRTIMER_NORESTART;
1589}
1590
Eddie Dong97222cc2007-09-12 10:58:04 +03001591int kvm_create_lapic(struct kvm_vcpu *vcpu)
1592{
1593 struct kvm_lapic *apic;
1594
1595 ASSERT(vcpu != NULL);
1596 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1597
1598 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1599 if (!apic)
1600 goto nomem;
1601
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001602 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001603
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09001604 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1605 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001606 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1607 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001608 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001609 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001610 apic->vcpu = vcpu;
1611
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001612 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1613 HRTIMER_MODE_ABS);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001614 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001615
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001616 /*
1617 * APIC is created enabled. This will prevent kvm_lapic_set_base from
1618 * thinking that APIC satet has changed.
1619 */
1620 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapov6aed64a2012-08-05 15:58:28 +03001621 kvm_lapic_set_base(vcpu,
1622 APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
Eddie Dong97222cc2007-09-12 10:58:04 +03001623
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001624 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
He, Qingc5ec1532007-09-03 17:07:41 +03001625 kvm_lapic_reset(vcpu);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001626 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001627
1628 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001629nomem_free_apic:
1630 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001631nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001632 return -ENOMEM;
1633}
Eddie Dong97222cc2007-09-12 10:58:04 +03001634
1635int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1636{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001637 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001638 int highest_irr;
1639
Gleb Natapovc48f1492012-08-05 15:58:33 +03001640 if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001641 return -1;
1642
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001643 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001644 highest_irr = apic_find_highest_irr(apic);
1645 if ((highest_irr == -1) ||
Gleb Natapovc48f1492012-08-05 15:58:33 +03001646 ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
Eddie Dong97222cc2007-09-12 10:58:04 +03001647 return -1;
1648 return highest_irr;
1649}
1650
Qing He40487c62007-09-17 14:47:13 +08001651int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1652{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001653 u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001654 int r = 0;
1655
Gleb Natapovc48f1492012-08-05 15:58:33 +03001656 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04001657 r = 1;
1658 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1659 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1660 r = 1;
Qing He40487c62007-09-17 14:47:13 +08001661 return r;
1662}
1663
Eddie Dong1b9778d2007-09-03 16:56:58 +03001664void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1665{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001666 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001667
Gleb Natapovc48f1492012-08-05 15:58:33 +03001668 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov54e98182012-08-05 15:58:32 +03001669 return;
1670
1671 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001672 kvm_apic_local_deliver(apic, APIC_LVTT);
Nadav Amitfae0ba22014-08-18 22:42:13 +03001673 if (apic_lvtt_tscdeadline(apic))
1674 apic->lapic_timer.tscdeadline = 0;
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001675 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001676 }
1677}
1678
Eddie Dong97222cc2007-09-12 10:58:04 +03001679int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1680{
1681 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001682 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001683
1684 if (vector == -1)
1685 return -1;
1686
Wanpeng Li56cc2402014-08-05 12:42:24 +08001687 /*
1688 * We get here even with APIC virtualization enabled, if doing
1689 * nested virtualization and L1 runs with the "acknowledge interrupt
1690 * on exit" mode. Then we cannot inject the interrupt via RVI,
1691 * because the process would deliver it through the IDT.
1692 */
1693
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001694 apic_set_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001695 apic_update_ppr(apic);
1696 apic_clear_irr(vector, apic);
1697 return vector;
1698}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001699
Gleb Natapov64eb0622012-08-08 15:24:36 +03001700void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1701 struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001702{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001703 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001704
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001705 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03001706 /* set SPIV separately to get count of SW disabled APICs right */
1707 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1708 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001709 /* call kvm_apic_set_id() to put apic into apic_map */
1710 kvm_apic_set_id(apic, kvm_apic_id(apic));
Gleb Natapovfc61b802009-07-05 17:39:35 +03001711 kvm_apic_set_version(vcpu);
1712
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001713 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001714 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001715 update_divide_count(apic);
1716 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001717 apic->irr_pending = true;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001718 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
1719 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001720 apic->highest_isr_cache = -1;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001721 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, apic_find_highest_isr(apic));
Avi Kivity3842d132010-07-27 12:30:24 +03001722 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang Zhang10606912013-04-11 19:21:38 +08001723 kvm_rtc_eoi_tracking_restore_one(vcpu);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001724}
Eddie Donga3d7f852007-09-03 16:15:12 +03001725
Avi Kivity2f52d582008-01-16 12:49:30 +02001726void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001727{
Eddie Donga3d7f852007-09-03 16:15:12 +03001728 struct hrtimer *timer;
1729
Gleb Natapovc48f1492012-08-05 15:58:33 +03001730 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03001731 return;
1732
Gleb Natapov54e98182012-08-05 15:58:32 +03001733 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001734 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001735 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001736}
Avi Kivityb93463a2007-10-25 16:52:32 +02001737
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001738/*
1739 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1740 *
1741 * Detect whether guest triggered PV EOI since the
1742 * last entry. If yes, set EOI on guests's behalf.
1743 * Clear PV EOI in guest memory in any case.
1744 */
1745static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1746 struct kvm_lapic *apic)
1747{
1748 bool pending;
1749 int vector;
1750 /*
1751 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1752 * and KVM_PV_EOI_ENABLED in guest memory as follows:
1753 *
1754 * KVM_APIC_PV_EOI_PENDING is unset:
1755 * -> host disabled PV EOI.
1756 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1757 * -> host enabled PV EOI, guest did not execute EOI yet.
1758 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1759 * -> host enabled PV EOI, guest executed EOI.
1760 */
1761 BUG_ON(!pv_eoi_enabled(vcpu));
1762 pending = pv_eoi_get_pending(vcpu);
1763 /*
1764 * Clear pending bit in any case: it will be set again on vmentry.
1765 * While this might not be ideal from performance point of view,
1766 * this makes sure pv eoi is only enabled when we know it's safe.
1767 */
1768 pv_eoi_clr_pending(vcpu);
1769 if (pending)
1770 return;
1771 vector = apic_set_eoi(apic);
1772 trace_kvm_pv_eoi(apic, vector);
1773}
1774
Avi Kivityb93463a2007-10-25 16:52:32 +02001775void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1776{
1777 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02001778
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001779 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1780 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1781
Gleb Natapov41383772012-04-19 14:06:29 +03001782 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001783 return;
1784
Andy Honigfda4e2e82013-11-20 10:23:22 -08001785 kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1786 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02001787
1788 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1789}
1790
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001791/*
1792 * apic_sync_pv_eoi_to_guest - called before vmentry
1793 *
1794 * Detect whether it's safe to enable PV EOI and
1795 * if yes do so.
1796 */
1797static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
1798 struct kvm_lapic *apic)
1799{
1800 if (!pv_eoi_enabled(vcpu) ||
1801 /* IRR set or many bits in ISR: could be nested. */
1802 apic->irr_pending ||
1803 /* Cache not set: could be safe but we don't bother. */
1804 apic->highest_isr_cache == -1 ||
1805 /* Need EOI to update ioapic. */
1806 kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
1807 /*
1808 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
1809 * so we need not do anything here.
1810 */
1811 return;
1812 }
1813
1814 pv_eoi_set_pending(apic->vcpu);
1815}
1816
Avi Kivityb93463a2007-10-25 16:52:32 +02001817void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1818{
1819 u32 data, tpr;
1820 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001821 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02001822
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001823 apic_sync_pv_eoi_to_guest(vcpu, apic);
1824
Gleb Natapov41383772012-04-19 14:06:29 +03001825 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001826 return;
1827
Gleb Natapovc48f1492012-08-05 15:58:33 +03001828 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02001829 max_irr = apic_find_highest_irr(apic);
1830 if (max_irr < 0)
1831 max_irr = 0;
1832 max_isr = apic_find_highest_isr(apic);
1833 if (max_isr < 0)
1834 max_isr = 0;
1835 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1836
Andy Honigfda4e2e82013-11-20 10:23:22 -08001837 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1838 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02001839}
1840
Andy Honigfda4e2e82013-11-20 10:23:22 -08001841int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02001842{
Andy Honigfda4e2e82013-11-20 10:23:22 -08001843 if (vapic_addr) {
1844 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
1845 &vcpu->arch.apic->vapic_cache,
1846 vapic_addr, sizeof(u32)))
1847 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03001848 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e82013-11-20 10:23:22 -08001849 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03001850 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e82013-11-20 10:23:22 -08001851 }
1852
1853 vcpu->arch.apic->vapic_addr = vapic_addr;
1854 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02001855}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001856
1857int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1858{
1859 struct kvm_lapic *apic = vcpu->arch.apic;
1860 u32 reg = (msr - APIC_BASE_MSR) << 4;
1861
1862 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1863 return 1;
1864
1865 /* if this is ICR write vector before command */
1866 if (msr == 0x830)
1867 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1868 return apic_reg_write(apic, reg, (u32)data);
1869}
1870
1871int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1872{
1873 struct kvm_lapic *apic = vcpu->arch.apic;
1874 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1875
1876 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1877 return 1;
1878
1879 if (apic_reg_read(apic, reg, 4, &low))
1880 return 1;
1881 if (msr == 0x830)
1882 apic_reg_read(apic, APIC_ICR2, 4, &high);
1883
1884 *data = (((u64)high) << 32) | low;
1885
1886 return 0;
1887}
Gleb Natapov10388a02010-01-17 15:51:23 +02001888
1889int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
1890{
1891 struct kvm_lapic *apic = vcpu->arch.apic;
1892
Gleb Natapovc48f1492012-08-05 15:58:33 +03001893 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001894 return 1;
1895
1896 /* if this is ICR write vector before command */
1897 if (reg == APIC_ICR)
1898 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1899 return apic_reg_write(apic, reg, (u32)data);
1900}
1901
1902int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
1903{
1904 struct kvm_lapic *apic = vcpu->arch.apic;
1905 u32 low, high = 0;
1906
Gleb Natapovc48f1492012-08-05 15:58:33 +03001907 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001908 return 1;
1909
1910 if (apic_reg_read(apic, reg, 4, &low))
1911 return 1;
1912 if (reg == APIC_ICR)
1913 apic_reg_read(apic, APIC_ICR2, 4, &high);
1914
1915 *data = (((u64)high) << 32) | low;
1916
1917 return 0;
1918}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001919
1920int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
1921{
1922 u64 addr = data & ~KVM_MSR_ENABLED;
1923 if (!IS_ALIGNED(addr, 4))
1924 return 1;
1925
1926 vcpu->arch.pv_eoi.msr_val = data;
1927 if (!pv_eoi_enabled(vcpu))
1928 return 0;
1929 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
Andrew Honig8f964522013-03-29 09:35:21 -07001930 addr, sizeof(u8));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001931}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001932
Jan Kiszka66450a22013-03-13 12:42:34 +01001933void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
1934{
1935 struct kvm_lapic *apic = vcpu->arch.apic;
1936 unsigned int sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03001937 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01001938
Gleb Natapov299018f2013-06-03 11:30:02 +03001939 if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01001940 return;
1941
Gleb Natapov299018f2013-06-03 11:30:02 +03001942 pe = xchg(&apic->pending_events, 0);
1943
1944 if (test_bit(KVM_APIC_INIT, &pe)) {
Jan Kiszka66450a22013-03-13 12:42:34 +01001945 kvm_lapic_reset(vcpu);
1946 kvm_vcpu_reset(vcpu);
1947 if (kvm_vcpu_is_bsp(apic->vcpu))
1948 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1949 else
1950 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
1951 }
Gleb Natapov299018f2013-06-03 11:30:02 +03001952 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01001953 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
1954 /* evaluate pending_events before reading the vector */
1955 smp_rmb();
1956 sipi_vector = apic->sipi_vector;
Nadav Amit98eff522014-06-29 12:28:51 +03001957 apic_debug("vcpu %d received sipi with vector # %x\n",
Jan Kiszka66450a22013-03-13 12:42:34 +01001958 vcpu->vcpu_id, sipi_vector);
1959 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
1960 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1961 }
1962}
1963
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001964void kvm_lapic_init(void)
1965{
1966 /* do not patch jump label more than once per second */
1967 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001968 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001969}