blob: 5543c8677a5a2bf82e5efa76284bf253d41b2dba [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Copyright (C) 2000 Andre Hedrick <andre@linux-ide.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Copyright (C) 2000 Mark Lord <mlord@pobox.com>
Bartlomiej Zolnierkiewicz5fd216b2007-05-16 00:51:43 +02004 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
5 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * May be copied or modified under the terms of the GNU General Public License
7 *
8 * Development of this chipset driver was funded
9 * by the nice folks at National Semiconductor.
10 *
11 * Documentation:
12 * CS5530 documentation available from National Semiconductor.
13 */
14
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/module.h>
16#include <linux/types.h>
17#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/hdreg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/ide.h>
Bartlomiej Zolnierkiewicz78829dd2008-02-02 19:56:33 +010022
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <asm/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +020025#define DRV_NAME "cs5530"
26
Linus Torvalds1da177e2005-04-16 15:20:36 -070027/*
28 * Here are the standard PIO mode 0-4 timings for each "format".
29 * Format-0 uses fast data reg timings, with slower command reg timings.
30 * Format-1 uses fast timings for all registers, but won't work with all drives.
31 */
32static unsigned int cs5530_pio_timings[2][5] = {
33 {0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010},
34 {0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}
35};
36
37/*
38 * After chip reset, the PIO timings are set to 0x0000e132, which is not valid.
39 */
40#define CS5530_BAD_PIO(timings) (((timings)&~0x80000000)==0x0000e132)
41#define CS5530_BASEREG(hwif) (((hwif)->dma_base & ~0xf) + ((hwif)->channel ? 0x30 : 0x20))
42
43/**
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +020044 * cs5530_set_pio_mode - set host controller for PIO mode
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +020045 * @drive: drive
46 * @pio: PIO mode number
Linus Torvalds1da177e2005-04-16 15:20:36 -070047 *
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +020048 * Handles setting of PIO mode for the chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 *
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +020050 * The init_hwif_cs5530() routine guarantees that all drives
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 * will have valid default PIO timings set up before we get here.
52 */
53
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +020054static void cs5530_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -070055{
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +020056 unsigned long basereg = CS5530_BASEREG(drive->hwif);
57 unsigned int format = (inl(basereg + 4) >> 31) & 1;
58
59 outl(cs5530_pio_timings[format][pio], basereg + ((drive->dn & 1)<<3));
Linus Torvalds1da177e2005-04-16 15:20:36 -070060}
61
62/**
Bartlomiej Zolnierkiewicz5fd216b2007-05-16 00:51:43 +020063 * cs5530_udma_filter - UDMA filter
64 * @drive: drive
65 *
66 * cs5530_udma_filter() does UDMA mask filtering for the given drive
67 * taking into the consideration capabilities of the mate device.
68 *
69 * The CS5530 specifies that two drives sharing a cable cannot mix
70 * UDMA/MDMA. It has to be one or the other, for the pair, though
71 * different timings can still be chosen for each drive. We could
72 * set the appropriate timing bits on the fly, but that might be
73 * a bit confusing. So, for now we statically handle this requirement
74 * by looking at our mate drive to see what it is capable of, before
75 * choosing a mode for our own drive.
76 *
77 * Note: This relies on the fact we never fail from UDMA to MWDMA2
78 * but instead drop to PIO.
79 */
80
81static u8 cs5530_udma_filter(ide_drive_t *drive)
82{
83 ide_hwif_t *hwif = drive->hwif;
84 ide_drive_t *mate = &hwif->drives[(drive->dn & 1) ^ 1];
85 struct hd_driveid *mateid = mate->id;
86 u8 mask = hwif->ultra_mask;
87
88 if (mate->present == 0)
89 goto out;
90
91 if ((mateid->capability & 1) && __ide_dma_bad_drive(mate) == 0) {
92 if ((mateid->field_valid & 4) && (mateid->dma_ultra & 7))
93 goto out;
94 if ((mateid->field_valid & 2) && (mateid->dma_mword & 7))
95 mask = 0;
96 }
97out:
98 return mask;
99}
100
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200101static void cs5530_set_dma_mode(ide_drive_t *drive, const u8 mode)
Bartlomiej Zolnierkiewicz3c3f5d22007-05-16 00:51:44 +0200102{
103 unsigned long basereg;
104 unsigned int reg, timings = 0;
105
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 switch (mode) {
107 case XFER_UDMA_0: timings = 0x00921250; break;
108 case XFER_UDMA_1: timings = 0x00911140; break;
109 case XFER_UDMA_2: timings = 0x00911030; break;
110 case XFER_MW_DMA_0: timings = 0x00077771; break;
111 case XFER_MW_DMA_1: timings = 0x00012121; break;
112 case XFER_MW_DMA_2: timings = 0x00002020; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 }
Bartlomiej Zolnierkiewicz3c3f5d22007-05-16 00:51:44 +0200114 basereg = CS5530_BASEREG(drive->hwif);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100115 reg = inl(basereg + 4); /* get drive0 config register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 timings |= reg & 0x80000000; /* preserve PIO format bit */
Bartlomiej Zolnierkiewicz3c3f5d22007-05-16 00:51:44 +0200117 if ((drive-> dn & 1) == 0) { /* are we configuring drive0? */
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100118 outl(timings, basereg + 4); /* write drive0 config register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 } else {
120 if (timings & 0x00100000)
121 reg |= 0x00100000; /* enable UDMA timings for both drives */
122 else
123 reg &= ~0x00100000; /* disable UDMA timings for both drives */
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100124 outl(reg, basereg + 4); /* write drive0 config register */
125 outl(timings, basereg + 12); /* write drive1 config register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127}
128
129/**
130 * init_chipset_5530 - set up 5530 bridge
131 * @dev: PCI device
132 * @name: device name
133 *
134 * Initialize the cs5530 bridge for reliable IDE DMA operation.
135 */
136
Herbert Xu88de8e92005-07-03 16:23:08 +0200137static unsigned int __devinit init_chipset_cs5530 (struct pci_dev *dev, const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138{
139 struct pci_dev *master_0 = NULL, *cs5530_0 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140
Bartlomiej Zolnierkiewiczf7b0d2d2007-08-20 22:42:56 +0200141 if (pci_resource_start(dev, 4) == 0)
142 return -EFAULT;
143
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 dev = NULL;
Alan Cox652aa162006-10-03 01:14:35 -0700145 while ((dev = pci_get_device(PCI_VENDOR_ID_CYRIX, PCI_ANY_ID, dev)) != NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 switch (dev->device) {
147 case PCI_DEVICE_ID_CYRIX_PCI_MASTER:
Alan Cox652aa162006-10-03 01:14:35 -0700148 master_0 = pci_dev_get(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 break;
150 case PCI_DEVICE_ID_CYRIX_5530_LEGACY:
Alan Cox652aa162006-10-03 01:14:35 -0700151 cs5530_0 = pci_dev_get(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 break;
153 }
154 }
155 if (!master_0) {
156 printk(KERN_ERR "%s: unable to locate PCI MASTER function\n", name);
Alan Cox652aa162006-10-03 01:14:35 -0700157 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 }
159 if (!cs5530_0) {
160 printk(KERN_ERR "%s: unable to locate CS5530 LEGACY function\n", name);
Alan Cox652aa162006-10-03 01:14:35 -0700161 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 }
163
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 /*
165 * Enable BusMaster and MemoryWriteAndInvalidate for the cs5530:
166 * --> OR 0x14 into 16-bit PCI COMMAND reg of function 0 of the cs5530
167 */
168
169 pci_set_master(cs5530_0);
Randy Dunlap694625c2007-07-09 11:55:54 -0700170 pci_try_set_mwi(cs5530_0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
172 /*
173 * Set PCI CacheLineSize to 16-bytes:
174 * --> Write 0x04 into 8-bit PCI CACHELINESIZE reg of function 0 of the cs5530
175 */
176
177 pci_write_config_byte(cs5530_0, PCI_CACHE_LINE_SIZE, 0x04);
178
179 /*
180 * Disable trapping of UDMA register accesses (Win98 hack):
181 * --> Write 0x5006 into 16-bit reg at offset 0xd0 of function 0 of the cs5530
182 */
183
184 pci_write_config_word(cs5530_0, 0xd0, 0x5006);
185
186 /*
187 * Bit-1 at 0x40 enables MemoryWriteAndInvalidate on internal X-bus:
188 * The other settings are what is necessary to get the register
189 * into a sane state for IDE DMA operation.
190 */
191
192 pci_write_config_byte(master_0, 0x40, 0x1e);
193
194 /*
195 * Set max PCI burst size (16-bytes seems to work best):
196 * 16bytes: set bit-1 at 0x41 (reg value of 0x16)
197 * all others: clear bit-1 at 0x41, and do:
198 * 128bytes: OR 0x00 at 0x41
199 * 256bytes: OR 0x04 at 0x41
200 * 512bytes: OR 0x08 at 0x41
201 * 1024bytes: OR 0x0c at 0x41
202 */
203
204 pci_write_config_byte(master_0, 0x41, 0x14);
205
206 /*
207 * These settings are necessary to get the chip
208 * into a sane state for IDE DMA operation.
209 */
210
211 pci_write_config_byte(master_0, 0x42, 0x00);
212 pci_write_config_byte(master_0, 0x43, 0xc1);
213
Alan Cox652aa162006-10-03 01:14:35 -0700214out:
215 pci_dev_put(master_0);
216 pci_dev_put(cs5530_0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 return 0;
218}
219
220/**
221 * init_hwif_cs5530 - initialise an IDE channel
222 * @hwif: IDE to initialize
223 *
224 * This gets invoked by the IDE driver once for each channel. It
225 * performs channel-specific pre-initialization before drive probing.
226 */
227
Herbert Xu88de8e92005-07-03 16:23:08 +0200228static void __devinit init_hwif_cs5530 (ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229{
230 unsigned long basereg;
231 u32 d0_timings;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 basereg = CS5530_BASEREG(hwif);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100234 d0_timings = inl(basereg + 0);
Bartlomiej Zolnierkiewicz93104652007-10-16 22:29:53 +0200235 if (CS5530_BAD_PIO(d0_timings))
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100236 outl(cs5530_pio_timings[(d0_timings >> 31) & 1][0], basereg + 0);
Bartlomiej Zolnierkiewicz93104652007-10-16 22:29:53 +0200237 if (CS5530_BAD_PIO(inl(basereg + 8)))
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100238 outl(cs5530_pio_timings[(d0_timings >> 31) & 1][0], basereg + 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239}
240
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200241static const struct ide_port_ops cs5530_port_ops = {
242 .set_pio_mode = cs5530_set_pio_mode,
243 .set_dma_mode = cs5530_set_dma_mode,
244 .udma_filter = cs5530_udma_filter,
245};
246
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200247static const struct ide_port_info cs5530_chipset __devinitdata = {
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200248 .name = DRV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 .init_chipset = init_chipset_cs5530,
250 .init_hwif = init_hwif_cs5530,
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200251 .port_ops = &cs5530_port_ops,
Bartlomiej Zolnierkiewicz1c513612007-10-19 00:30:10 +0200252 .host_flags = IDE_HFLAG_SERIALIZE |
Bartlomiej Zolnierkiewicz5e71d9c2008-04-26 17:36:35 +0200253 IDE_HFLAG_POST_SET_MODE,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200254 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200255 .mwdma_mask = ATA_MWDMA2,
256 .udma_mask = ATA_UDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257};
258
259static int __devinit cs5530_init_one(struct pci_dev *dev, const struct pci_device_id *id)
260{
Bartlomiej Zolnierkiewicz6cdf6eb2008-07-24 22:53:14 +0200261 return ide_pci_init_one(dev, &cs5530_chipset, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262}
263
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +0200264static const struct pci_device_id cs5530_pci_tbl[] = {
265 { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5530_IDE), 0 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266 { 0, },
267};
268MODULE_DEVICE_TABLE(pci, cs5530_pci_tbl);
269
270static struct pci_driver driver = {
271 .name = "CS5530 IDE",
272 .id_table = cs5530_pci_tbl,
273 .probe = cs5530_init_one,
Bartlomiej Zolnierkiewiczd16492a2008-07-24 22:53:20 +0200274 .remove = ide_pci_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275};
276
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100277static int __init cs5530_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278{
279 return ide_pci_register_driver(&driver);
280}
281
Bartlomiej Zolnierkiewiczd16492a2008-07-24 22:53:20 +0200282static void __exit cs5530_ide_exit(void)
283{
284 pci_unregister_driver(&driver);
285}
286
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287module_init(cs5530_ide_init);
Bartlomiej Zolnierkiewiczd16492a2008-07-24 22:53:20 +0200288module_exit(cs5530_ide_exit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289
290MODULE_AUTHOR("Mark Lord");
291MODULE_DESCRIPTION("PCI driver module for Cyrix/NS 5530 IDE");
292MODULE_LICENSE("GPL");