blob: 54abb40199d67d45ed9b1dc752ebc8cd83a6d509 [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
28#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -070036#include <linux/atomic.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030037#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030038#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030039#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030040#include "x86.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030041
Marcelo Tosattib682b812009-02-10 20:41:41 -020042#ifndef CONFIG_X86_64
43#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
44#else
45#define mod_64(x, y) ((x) % (y))
46#endif
47
Eddie Dong97222cc2007-09-12 10:58:04 +030048#define PRId64 "d"
49#define PRIx64 "llx"
50#define PRIu64 "u"
51#define PRIo64 "o"
52
53#define APIC_BUS_CYCLE_NS 1
54
55/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
56#define apic_debug(fmt, arg...)
57
58#define APIC_LVT_NUM 6
59/* 14 is the version for Xeon and Pentium 8.4.8*/
60#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
61#define LAPIC_MMIO_LENGTH (1 << 12)
62/* followed define is not in apicdef.h */
63#define APIC_SHORT_MASK 0xc0000
64#define APIC_DEST_NOSHORT 0x0
65#define APIC_DEST_MASK 0x800
66#define MAX_APIC_VECTOR 256
67
68#define VEC_POS(v) ((v) & (32 - 1))
69#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080070
Jan Kiszka9bc57912011-09-12 14:10:22 +020071static unsigned int min_timer_period_us = 500;
72module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
73
Eddie Dong97222cc2007-09-12 10:58:04 +030074static inline u32 apic_get_reg(struct kvm_lapic *apic, int reg_off)
75{
76 return *((u32 *) (apic->regs + reg_off));
77}
78
79static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
80{
81 *((u32 *) (apic->regs + reg_off)) = val;
82}
83
84static inline int apic_test_and_set_vector(int vec, void *bitmap)
85{
86 return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
87}
88
89static inline int apic_test_and_clear_vector(int vec, void *bitmap)
90{
91 return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
92}
93
94static inline void apic_set_vector(int vec, void *bitmap)
95{
96 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
97}
98
99static inline void apic_clear_vector(int vec, void *bitmap)
100{
101 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
102}
103
104static inline int apic_hw_enabled(struct kvm_lapic *apic)
105{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800106 return (apic)->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300107}
108
109static inline int apic_sw_enabled(struct kvm_lapic *apic)
110{
111 return apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
112}
113
114static inline int apic_enabled(struct kvm_lapic *apic)
115{
116 return apic_sw_enabled(apic) && apic_hw_enabled(apic);
117}
118
119#define LVT_MASK \
120 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
121
122#define LINT_MASK \
123 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
124 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
125
126static inline int kvm_apic_id(struct kvm_lapic *apic)
127{
128 return (apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
129}
130
131static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
132{
133 return !(apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
134}
135
136static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
137{
138 return apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
139}
140
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800141static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
142{
143 return ((apic_get_reg(apic, APIC_LVTT) &
144 apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_ONESHOT);
145}
146
Eddie Dong97222cc2007-09-12 10:58:04 +0300147static inline int apic_lvtt_period(struct kvm_lapic *apic)
148{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800149 return ((apic_get_reg(apic, APIC_LVTT) &
150 apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_PERIODIC);
151}
152
153static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
154{
155 return ((apic_get_reg(apic, APIC_LVTT) &
156 apic->lapic_timer.timer_mode_mask) ==
157 APIC_LVT_TIMER_TSCDEADLINE);
Eddie Dong97222cc2007-09-12 10:58:04 +0300158}
159
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200160static inline int apic_lvt_nmi_mode(u32 lvt_val)
161{
162 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
163}
164
Gleb Natapovfc61b802009-07-05 17:39:35 +0300165void kvm_apic_set_version(struct kvm_vcpu *vcpu)
166{
167 struct kvm_lapic *apic = vcpu->arch.apic;
168 struct kvm_cpuid_entry2 *feat;
169 u32 v = APIC_VERSION;
170
171 if (!irqchip_in_kernel(vcpu->kvm))
172 return;
173
174 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
175 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
176 v |= APIC_LVR_DIRECTED_EOI;
177 apic_set_reg(apic, APIC_LVR, v);
178}
179
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300180static inline int apic_x2apic_mode(struct kvm_lapic *apic)
181{
182 return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
183}
184
Eddie Dong97222cc2007-09-12 10:58:04 +0300185static unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800186 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300187 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
188 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
189 LINT_MASK, LINT_MASK, /* LVT0-1 */
190 LVT_MASK /* LVTERR */
191};
192
193static int find_highest_vector(void *bitmap)
194{
195 u32 *word = bitmap;
196 int word_offset = MAX_APIC_VECTOR >> 5;
197
198 while ((word_offset != 0) && (word[(--word_offset) << 2] == 0))
199 continue;
200
201 if (likely(!word_offset && !word[0]))
202 return -1;
203 else
204 return fls(word[word_offset << 2]) - 1 + (word_offset << 5);
205}
206
207static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
208{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300209 apic->irr_pending = true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300210 return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
211}
212
Gleb Natapov33e4c682009-06-11 11:06:51 +0300213static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300214{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300215 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300216}
217
218static inline int apic_find_highest_irr(struct kvm_lapic *apic)
219{
220 int result;
221
Gleb Natapov33e4c682009-06-11 11:06:51 +0300222 if (!apic->irr_pending)
223 return -1;
224
225 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300226 ASSERT(result == -1 || result >= 16);
227
228 return result;
229}
230
Gleb Natapov33e4c682009-06-11 11:06:51 +0300231static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
232{
233 apic->irr_pending = false;
234 apic_clear_vector(vec, apic->regs + APIC_IRR);
235 if (apic_search_irr(apic) != -1)
236 apic->irr_pending = true;
237}
238
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800239int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
240{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800241 struct kvm_lapic *apic = vcpu->arch.apic;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800242 int highest_irr;
243
Gleb Natapov33e4c682009-06-11 11:06:51 +0300244 /* This may race with setting of irr in __apic_accept_irq() and
245 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
246 * will cause vmexit immediately and the value will be recalculated
247 * on the next vmentry.
248 */
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800249 if (!apic)
250 return 0;
251 highest_irr = apic_find_highest_irr(apic);
252
253 return highest_irr;
254}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800255
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200256static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
257 int vector, int level, int trig_mode);
258
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200259int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq)
Eddie Dong97222cc2007-09-12 10:58:04 +0300260{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800261 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800262
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200263 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
264 irq->level, irq->trig_mode);
Eddie Dong97222cc2007-09-12 10:58:04 +0300265}
266
267static inline int apic_find_highest_isr(struct kvm_lapic *apic)
268{
269 int result;
270
271 result = find_highest_vector(apic->regs + APIC_ISR);
272 ASSERT(result == -1 || result >= 16);
273
274 return result;
275}
276
277static void apic_update_ppr(struct kvm_lapic *apic)
278{
Avi Kivity3842d132010-07-27 12:30:24 +0300279 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300280 int isr;
281
Avi Kivity3842d132010-07-27 12:30:24 +0300282 old_ppr = apic_get_reg(apic, APIC_PROCPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300283 tpr = apic_get_reg(apic, APIC_TASKPRI);
284 isr = apic_find_highest_isr(apic);
285 isrv = (isr != -1) ? isr : 0;
286
287 if ((tpr & 0xf0) >= (isrv & 0xf0))
288 ppr = tpr & 0xff;
289 else
290 ppr = isrv & 0xf0;
291
292 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
293 apic, ppr, isr, isrv);
294
Avi Kivity3842d132010-07-27 12:30:24 +0300295 if (old_ppr != ppr) {
296 apic_set_reg(apic, APIC_PROCPRI, ppr);
Avi Kivity83bcacb2010-10-25 15:23:55 +0200297 if (ppr < old_ppr)
298 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +0300299 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300300}
301
302static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
303{
304 apic_set_reg(apic, APIC_TASKPRI, tpr);
305 apic_update_ppr(apic);
306}
307
308int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
309{
Gleb Natapov343f94f2009-03-05 16:34:54 +0200310 return dest == 0xff || kvm_apic_id(apic) == dest;
Eddie Dong97222cc2007-09-12 10:58:04 +0300311}
312
313int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
314{
315 int result = 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300316 u32 logical_id;
317
318 if (apic_x2apic_mode(apic)) {
319 logical_id = apic_get_reg(apic, APIC_LDR);
320 return logical_id & mda;
321 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300322
323 logical_id = GET_APIC_LOGICAL_ID(apic_get_reg(apic, APIC_LDR));
324
325 switch (apic_get_reg(apic, APIC_DFR)) {
326 case APIC_DFR_FLAT:
327 if (logical_id & mda)
328 result = 1;
329 break;
330 case APIC_DFR_CLUSTER:
331 if (((logical_id >> 4) == (mda >> 0x4))
332 && (logical_id & mda & 0xf))
333 result = 1;
334 break;
335 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200336 apic_debug("Bad DFR vcpu %d: %08x\n",
337 apic->vcpu->vcpu_id, apic_get_reg(apic, APIC_DFR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300338 break;
339 }
340
341 return result;
342}
343
Gleb Natapov343f94f2009-03-05 16:34:54 +0200344int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Eddie Dong97222cc2007-09-12 10:58:04 +0300345 int short_hand, int dest, int dest_mode)
346{
347 int result = 0;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800348 struct kvm_lapic *target = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300349
350 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200351 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300352 target, source, dest, dest_mode, short_hand);
353
Zachary Amsdenbd371392010-06-14 11:42:15 -1000354 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300355 switch (short_hand) {
356 case APIC_DEST_NOSHORT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200357 if (dest_mode == 0)
Eddie Dong97222cc2007-09-12 10:58:04 +0300358 /* Physical mode. */
Gleb Natapov343f94f2009-03-05 16:34:54 +0200359 result = kvm_apic_match_physical_addr(target, dest);
360 else
Eddie Dong97222cc2007-09-12 10:58:04 +0300361 /* Logical mode. */
362 result = kvm_apic_match_logical_addr(target, dest);
363 break;
364 case APIC_DEST_SELF:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200365 result = (target == source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300366 break;
367 case APIC_DEST_ALLINC:
368 result = 1;
369 break;
370 case APIC_DEST_ALLBUT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200371 result = (target != source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300372 break;
373 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200374 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
375 short_hand);
Eddie Dong97222cc2007-09-12 10:58:04 +0300376 break;
377 }
378
379 return result;
380}
381
382/*
383 * Add a pending IRQ into lapic.
384 * Return 1 if successfully added and 0 if discarded.
385 */
386static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
387 int vector, int level, int trig_mode)
388{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200389 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300390 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300391
392 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300393 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200394 vcpu->arch.apic_arb_prio++;
395 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300396 /* FIXME add logic for vcpu on reset */
397 if (unlikely(!apic_enabled(apic)))
398 break;
399
Avi Kivitya5d36f82009-12-29 12:42:16 +0200400 if (trig_mode) {
401 apic_debug("level trig mode for vector %d", vector);
402 apic_set_vector(vector, apic->regs + APIC_TMR);
403 } else
404 apic_clear_vector(vector, apic->regs + APIC_TMR);
405
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200406 result = !apic_test_and_set_irr(vector, apic);
Gleb Natapov1000ff82009-07-07 16:00:57 +0300407 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
Gleb Natapov4da74892009-08-27 16:25:04 +0300408 trig_mode, vector, !result);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200409 if (!result) {
410 if (trig_mode)
411 apic_debug("level trig mode repeatedly for "
412 "vector %d", vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300413 break;
414 }
415
Avi Kivity3842d132010-07-27 12:30:24 +0300416 kvm_make_request(KVM_REQ_EVENT, vcpu);
Marcelo Tosattid7690172008-09-08 15:23:48 -0300417 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300418 break;
419
420 case APIC_DM_REMRD:
Jan Kiszka7712de82011-09-12 11:25:51 +0200421 apic_debug("Ignoring delivery mode 3\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300422 break;
423
424 case APIC_DM_SMI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200425 apic_debug("Ignoring guest SMI\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300426 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800427
Eddie Dong97222cc2007-09-12 10:58:04 +0300428 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200429 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800430 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200431 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300432 break;
433
434 case APIC_DM_INIT:
He, Qingc5ec1532007-09-03 17:07:41 +0300435 if (level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200436 result = 1;
Avi Kivitya4535292008-04-13 17:54:35 +0300437 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
Avi Kivity3842d132010-07-27 12:30:24 +0300438 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300439 kvm_vcpu_kick(vcpu);
440 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200441 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
442 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300443 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300444 break;
445
446 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200447 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
448 vcpu->vcpu_id, vector);
Avi Kivitya4535292008-04-13 17:54:35 +0300449 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200450 result = 1;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800451 vcpu->arch.sipi_vector = vector;
Avi Kivitya4535292008-04-13 17:54:35 +0300452 vcpu->arch.mp_state = KVM_MP_STATE_SIPI_RECEIVED;
Avi Kivity3842d132010-07-27 12:30:24 +0300453 kvm_make_request(KVM_REQ_EVENT, vcpu);
Marcelo Tosattid7690172008-09-08 15:23:48 -0300454 kvm_vcpu_kick(vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300455 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300456 break;
457
Jan Kiszka23930f92008-09-26 09:30:52 +0200458 case APIC_DM_EXTINT:
459 /*
460 * Should only be called by kvm_apic_local_deliver() with LVT0,
461 * before NMI watchdog was enabled. Already handled by
462 * kvm_apic_accept_pic_intr().
463 */
464 break;
465
Eddie Dong97222cc2007-09-12 10:58:04 +0300466 default:
467 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
468 delivery_mode);
469 break;
470 }
471 return result;
472}
473
Gleb Natapove1035712009-03-05 16:34:59 +0200474int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300475{
Gleb Natapove1035712009-03-05 16:34:59 +0200476 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800477}
478
Eddie Dong97222cc2007-09-12 10:58:04 +0300479static void apic_set_eoi(struct kvm_lapic *apic)
480{
481 int vector = apic_find_highest_isr(apic);
Marcelo Tosattif5244722008-07-26 17:01:00 -0300482 int trigger_mode;
Eddie Dong97222cc2007-09-12 10:58:04 +0300483 /*
484 * Not every write EOI will has corresponding ISR,
485 * one example is when Kernel check timer on setup_IO_APIC
486 */
487 if (vector == -1)
488 return;
489
490 apic_clear_vector(vector, apic->regs + APIC_ISR);
491 apic_update_ppr(apic);
492
493 if (apic_test_and_clear_vector(vector, apic->regs + APIC_TMR))
Marcelo Tosattif5244722008-07-26 17:01:00 -0300494 trigger_mode = IOAPIC_LEVEL_TRIG;
495 else
496 trigger_mode = IOAPIC_EDGE_TRIG;
Gleb Natapoveba02262009-08-24 11:54:25 +0300497 if (!(apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300498 kvm_ioapic_update_eoi(apic->vcpu->kvm, vector, trigger_mode);
Avi Kivity3842d132010-07-27 12:30:24 +0300499 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300500}
501
502static void apic_send_ipi(struct kvm_lapic *apic)
503{
504 u32 icr_low = apic_get_reg(apic, APIC_ICR);
505 u32 icr_high = apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200506 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +0300507
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200508 irq.vector = icr_low & APIC_VECTOR_MASK;
509 irq.delivery_mode = icr_low & APIC_MODE_MASK;
510 irq.dest_mode = icr_low & APIC_DEST_MASK;
511 irq.level = icr_low & APIC_INT_ASSERT;
512 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
513 irq.shorthand = icr_low & APIC_SHORT_MASK;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300514 if (apic_x2apic_mode(apic))
515 irq.dest_id = icr_high;
516 else
517 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +0300518
Gleb Natapov1000ff82009-07-07 16:00:57 +0300519 trace_kvm_apic_ipi(icr_low, irq.dest_id);
520
Eddie Dong97222cc2007-09-12 10:58:04 +0300521 apic_debug("icr_high 0x%x, icr_low 0x%x, "
522 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
523 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400524 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200525 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
526 irq.vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300527
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200528 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq);
Eddie Dong97222cc2007-09-12 10:58:04 +0300529}
530
531static u32 apic_get_tmcct(struct kvm_lapic *apic)
532{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200533 ktime_t remaining;
534 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200535 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300536
537 ASSERT(apic != NULL);
538
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200539 /* if initial count is 0, current count should also be 0 */
Marcelo Tosattib682b812009-02-10 20:41:41 -0200540 if (apic_get_reg(apic, APIC_TMICT) == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200541 return 0;
542
Marcelo Tosattiace15462009-10-08 10:55:03 -0300543 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200544 if (ktime_to_ns(remaining) < 0)
545 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300546
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300547 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
548 tmcct = div64_u64(ns,
549 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300550
551 return tmcct;
552}
553
Avi Kivityb209749f2007-10-22 16:50:39 +0200554static void __report_tpr_access(struct kvm_lapic *apic, bool write)
555{
556 struct kvm_vcpu *vcpu = apic->vcpu;
557 struct kvm_run *run = vcpu->run;
558
Avi Kivitya8eeb042010-05-10 12:34:53 +0300559 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300560 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200561 run->tpr_access.is_write = write;
562}
563
564static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
565{
566 if (apic->vcpu->arch.tpr_access_reporting)
567 __report_tpr_access(apic, write);
568}
569
Eddie Dong97222cc2007-09-12 10:58:04 +0300570static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
571{
572 u32 val = 0;
573
574 if (offset >= LAPIC_MMIO_LENGTH)
575 return 0;
576
577 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300578 case APIC_ID:
579 if (apic_x2apic_mode(apic))
580 val = kvm_apic_id(apic);
581 else
582 val = kvm_apic_id(apic) << 24;
583 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300584 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200585 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300586 break;
587
588 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800589 if (apic_lvtt_tscdeadline(apic))
590 return 0;
591
Eddie Dong97222cc2007-09-12 10:58:04 +0300592 val = apic_get_tmcct(apic);
593 break;
594
Avi Kivityb209749f2007-10-22 16:50:39 +0200595 case APIC_TASKPRI:
596 report_tpr_access(apic, false);
597 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +0300598 default:
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800599 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300600 val = apic_get_reg(apic, offset);
601 break;
602 }
603
604 return val;
605}
606
Gregory Haskinsd76685c2009-06-01 12:54:50 -0400607static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
608{
609 return container_of(dev, struct kvm_lapic, dev);
610}
611
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300612static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
613 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300614{
Eddie Dong97222cc2007-09-12 10:58:04 +0300615 unsigned char alignment = offset & 0xf;
616 u32 result;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300617 /* this bitmask has a bit cleared for each reserver register */
618 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +0300619
620 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300621 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
622 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300623 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300624 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300625
626 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300627 apic_debug("KVM_APIC_READ: read reserved register %x\n",
628 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300629 return 1;
630 }
631
Eddie Dong97222cc2007-09-12 10:58:04 +0300632 result = __apic_read(apic, offset & ~0xf);
633
Marcelo Tosatti229456f2009-06-17 09:22:14 -0300634 trace_kvm_apic_read(offset, result);
635
Eddie Dong97222cc2007-09-12 10:58:04 +0300636 switch (len) {
637 case 1:
638 case 2:
639 case 4:
640 memcpy(data, (char *)&result + alignment, len);
641 break;
642 default:
643 printk(KERN_ERR "Local APIC read with len = %x, "
644 "should be 1,2, or 4 instead\n", len);
645 break;
646 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300647 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300648}
649
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300650static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
651{
652 return apic_hw_enabled(apic) &&
653 addr >= apic->base_address &&
654 addr < apic->base_address + LAPIC_MMIO_LENGTH;
655}
656
657static int apic_mmio_read(struct kvm_io_device *this,
658 gpa_t address, int len, void *data)
659{
660 struct kvm_lapic *apic = to_lapic(this);
661 u32 offset = address - apic->base_address;
662
663 if (!apic_mmio_in_range(apic, address))
664 return -EOPNOTSUPP;
665
666 apic_reg_read(apic, offset, len, data);
667
668 return 0;
669}
670
Eddie Dong97222cc2007-09-12 10:58:04 +0300671static void update_divide_count(struct kvm_lapic *apic)
672{
673 u32 tmp1, tmp2, tdcr;
674
675 tdcr = apic_get_reg(apic, APIC_TDCR);
676 tmp1 = tdcr & 0xf;
677 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300678 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +0300679
680 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400681 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +0300682}
683
684static void start_apic_timer(struct kvm_lapic *apic)
685{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800686 ktime_t now;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300687 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +0200688
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800689 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
690 /* lapic timer in oneshot or peroidic mode */
691 now = apic->lapic_timer.timer.base->get_time();
692 apic->lapic_timer.period = (u64)apic_get_reg(apic, APIC_TMICT)
693 * APIC_BUS_CYCLE_NS * apic->divide_count;
Jan Kiszka9bc57912011-09-12 14:10:22 +0200694
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800695 if (!apic->lapic_timer.period)
696 return;
697 /*
698 * Do not allow the guest to program periodic timers with small
699 * interval, since the hrtimers are not throttled by the host
700 * scheduler.
701 */
702 if (apic_lvtt_period(apic)) {
703 s64 min_period = min_timer_period_us * 1000LL;
704
705 if (apic->lapic_timer.period < min_period) {
706 pr_info_ratelimited(
707 "kvm: vcpu %i: requested %lld ns "
708 "lapic timer period limited to %lld ns\n",
709 apic->vcpu->vcpu_id,
710 apic->lapic_timer.period, min_period);
711 apic->lapic_timer.period = min_period;
712 }
Jan Kiszka9bc57912011-09-12 14:10:22 +0200713 }
Avi Kivity0b975a32008-02-24 14:37:50 +0200714
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800715 hrtimer_start(&apic->lapic_timer.timer,
716 ktime_add_ns(now, apic->lapic_timer.period),
717 HRTIMER_MODE_ABS);
Eddie Dong97222cc2007-09-12 10:58:04 +0300718
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800719 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
Eddie Dong97222cc2007-09-12 10:58:04 +0300720 PRIx64 ", "
721 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800722 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +0300723 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
724 apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300725 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +0300726 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300727 apic->lapic_timer.period)));
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800728 } else if (apic_lvtt_tscdeadline(apic)) {
729 /* lapic timer in tsc deadline mode */
730 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
731 u64 ns = 0;
732 struct kvm_vcpu *vcpu = apic->vcpu;
733 unsigned long this_tsc_khz = vcpu_tsc_khz(vcpu);
734 unsigned long flags;
735
736 if (unlikely(!tscdeadline || !this_tsc_khz))
737 return;
738
739 local_irq_save(flags);
740
741 now = apic->lapic_timer.timer.base->get_time();
742 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu);
743 if (likely(tscdeadline > guest_tsc)) {
744 ns = (tscdeadline - guest_tsc) * 1000000ULL;
745 do_div(ns, this_tsc_khz);
746 }
747 hrtimer_start(&apic->lapic_timer.timer,
748 ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
749
750 local_irq_restore(flags);
751 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300752}
753
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200754static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
755{
756 int nmi_wd_enabled = apic_lvt_nmi_mode(apic_get_reg(apic, APIC_LVT0));
757
758 if (apic_lvt_nmi_mode(lvt0_val)) {
759 if (!nmi_wd_enabled) {
760 apic_debug("Receive NMI setting on APIC_LVT0 "
761 "for cpu %d\n", apic->vcpu->vcpu_id);
762 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
763 }
764 } else if (nmi_wd_enabled)
765 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
766}
767
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300768static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +0300769{
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300770 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300771
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300772 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300773
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300774 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300775 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300776 if (!apic_x2apic_mode(apic))
777 apic_set_reg(apic, APIC_ID, val);
778 else
779 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300780 break;
781
782 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +0200783 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +0300784 apic_set_tpr(apic, val & 0xff);
785 break;
786
787 case APIC_EOI:
788 apic_set_eoi(apic);
789 break;
790
791 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300792 if (!apic_x2apic_mode(apic))
793 apic_set_reg(apic, APIC_LDR, val & APIC_LDR_MASK);
794 else
795 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300796 break;
797
798 case APIC_DFR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300799 if (!apic_x2apic_mode(apic))
800 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
801 else
802 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300803 break;
804
Gleb Natapovfc61b802009-07-05 17:39:35 +0300805 case APIC_SPIV: {
806 u32 mask = 0x3ff;
807 if (apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
808 mask |= APIC_SPIV_DIRECTED_EOI;
809 apic_set_reg(apic, APIC_SPIV, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +0300810 if (!(val & APIC_SPIV_APIC_ENABLED)) {
811 int i;
812 u32 lvt_val;
813
814 for (i = 0; i < APIC_LVT_NUM; i++) {
815 lvt_val = apic_get_reg(apic,
816 APIC_LVTT + 0x10 * i);
817 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
818 lvt_val | APIC_LVT_MASKED);
819 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300820 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300821
822 }
823 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +0300824 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300825 case APIC_ICR:
826 /* No delay here, so we always clear the pending bit */
827 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
828 apic_send_ipi(apic);
829 break;
830
831 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300832 if (!apic_x2apic_mode(apic))
833 val &= 0xff000000;
834 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300835 break;
836
Jan Kiszka23930f92008-09-26 09:30:52 +0200837 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200838 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300839 case APIC_LVTTHMR:
840 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +0300841 case APIC_LVT1:
842 case APIC_LVTERR:
843 /* TODO: Check vector */
844 if (!apic_sw_enabled(apic))
845 val |= APIC_LVT_MASKED;
846
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300847 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
848 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300849
850 break;
851
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800852 case APIC_LVTT:
853 if ((apic_get_reg(apic, APIC_LVTT) &
854 apic->lapic_timer.timer_mode_mask) !=
855 (val & apic->lapic_timer.timer_mode_mask))
856 hrtimer_cancel(&apic->lapic_timer.timer);
857
858 if (!apic_sw_enabled(apic))
859 val |= APIC_LVT_MASKED;
860 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
861 apic_set_reg(apic, APIC_LVTT, val);
862 break;
863
Eddie Dong97222cc2007-09-12 10:58:04 +0300864 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800865 if (apic_lvtt_tscdeadline(apic))
866 break;
867
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300868 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +0300869 apic_set_reg(apic, APIC_TMICT, val);
870 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300871 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300872
873 case APIC_TDCR:
874 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +0200875 apic_debug("KVM_WRITE:TDCR %x\n", val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300876 apic_set_reg(apic, APIC_TDCR, val);
877 update_divide_count(apic);
878 break;
879
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300880 case APIC_ESR:
881 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +0200882 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300883 ret = 1;
884 }
885 break;
886
887 case APIC_SELF_IPI:
888 if (apic_x2apic_mode(apic)) {
889 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
890 } else
891 ret = 1;
892 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300893 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300894 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300895 break;
896 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300897 if (ret)
898 apic_debug("Local APIC Write to read-only register %x\n", reg);
899 return ret;
900}
901
902static int apic_mmio_write(struct kvm_io_device *this,
903 gpa_t address, int len, const void *data)
904{
905 struct kvm_lapic *apic = to_lapic(this);
906 unsigned int offset = address - apic->base_address;
907 u32 val;
908
909 if (!apic_mmio_in_range(apic, address))
910 return -EOPNOTSUPP;
911
912 /*
913 * APIC register must be aligned on 128-bits boundary.
914 * 32/64/128 bits registers must be accessed thru 32 bits.
915 * Refer SDM 8.4.1
916 */
917 if (len != 4 || (offset & 0xf)) {
918 /* Don't shout loud, $infamous_os would cause only noise. */
919 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +0800920 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300921 }
922
923 val = *(u32*)data;
924
925 /* too common printing */
926 if (offset != APIC_EOI)
927 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
928 "0x%x\n", __func__, offset, len, val);
929
930 apic_reg_write(apic, offset & 0xff0, val);
931
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300932 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300933}
934
Kevin Tian58fbbf22011-08-30 13:56:17 +0300935void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
936{
937 struct kvm_lapic *apic = vcpu->arch.apic;
938
939 if (apic)
940 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
941}
942EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
943
Rusty Russelld5894442007-10-08 10:48:30 +1000944void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +0300945{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800946 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300947 return;
948
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300949 hrtimer_cancel(&vcpu->arch.apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +0300950
Takuya Yoshikawaafc20182011-03-05 12:40:20 +0900951 if (vcpu->arch.apic->regs)
952 free_page((unsigned long)vcpu->arch.apic->regs);
Eddie Dong97222cc2007-09-12 10:58:04 +0300953
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800954 kfree(vcpu->arch.apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300955}
956
957/*
958 *----------------------------------------------------------------------
959 * LAPIC interface
960 *----------------------------------------------------------------------
961 */
962
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800963u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
964{
965 struct kvm_lapic *apic = vcpu->arch.apic;
966 if (!apic)
967 return 0;
968
969 if (apic_lvtt_oneshot(apic) || apic_lvtt_period(apic))
970 return 0;
971
972 return apic->lapic_timer.tscdeadline;
973}
974
975void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
976{
977 struct kvm_lapic *apic = vcpu->arch.apic;
978 if (!apic)
979 return;
980
981 if (apic_lvtt_oneshot(apic) || apic_lvtt_period(apic))
982 return;
983
984 hrtimer_cancel(&apic->lapic_timer.timer);
985 apic->lapic_timer.tscdeadline = data;
986 start_apic_timer(apic);
987}
988
Eddie Dong97222cc2007-09-12 10:58:04 +0300989void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
990{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800991 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300992
993 if (!apic)
994 return;
Avi Kivityb93463a2007-10-25 16:52:32 +0200995 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
996 | (apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +0300997}
998
999u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1000{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001001 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001002 u64 tpr;
1003
1004 if (!apic)
1005 return 0;
1006 tpr = (u64) apic_get_reg(apic, APIC_TASKPRI);
1007
1008 return (tpr & 0xf0) >> 4;
1009}
1010
1011void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1012{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001013 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001014
1015 if (!apic) {
1016 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001017 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +03001018 return;
1019 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001020
1021 if (!kvm_vcpu_is_bsp(apic->vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001022 value &= ~MSR_IA32_APICBASE_BSP;
1023
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001024 vcpu->arch.apic_base = value;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001025 if (apic_x2apic_mode(apic)) {
1026 u32 id = kvm_apic_id(apic);
1027 u32 ldr = ((id & ~0xf) << 16) | (1 << (id & 0xf));
1028 apic_set_reg(apic, APIC_LDR, ldr);
1029 }
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001030 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001031 MSR_IA32_APICBASE_BASE;
1032
1033 /* with FSB delivery interrupt, we can restart APIC functionality */
1034 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001035 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001036
1037}
1038
He, Qingc5ec1532007-09-03 17:07:41 +03001039void kvm_lapic_reset(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001040{
1041 struct kvm_lapic *apic;
1042 int i;
1043
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001044 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001045
1046 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001047 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001048 ASSERT(apic != NULL);
1049
1050 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001051 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001052
1053 apic_set_reg(apic, APIC_ID, vcpu->vcpu_id << 24);
Gleb Natapovfc61b802009-07-05 17:39:35 +03001054 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001055
1056 for (i = 0; i < APIC_LVT_NUM; i++)
1057 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Qing He40487c62007-09-17 14:47:13 +08001058 apic_set_reg(apic, APIC_LVT0,
1059 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +03001060
1061 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
1062 apic_set_reg(apic, APIC_SPIV, 0xff);
1063 apic_set_reg(apic, APIC_TASKPRI, 0);
1064 apic_set_reg(apic, APIC_LDR, 0);
1065 apic_set_reg(apic, APIC_ESR, 0);
1066 apic_set_reg(apic, APIC_ICR, 0);
1067 apic_set_reg(apic, APIC_ICR2, 0);
1068 apic_set_reg(apic, APIC_TDCR, 0);
1069 apic_set_reg(apic, APIC_TMICT, 0);
1070 for (i = 0; i < 8; i++) {
1071 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1072 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1073 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1074 }
Gleb Natapov33e4c682009-06-11 11:06:51 +03001075 apic->irr_pending = false;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001076 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001077 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001078 if (kvm_vcpu_is_bsp(vcpu))
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001079 vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
Eddie Dong97222cc2007-09-12 10:58:04 +03001080 apic_update_ppr(apic);
1081
Gleb Natapove1035712009-03-05 16:34:59 +02001082 vcpu->arch.apic_arb_prio = 0;
1083
Eddie Dong97222cc2007-09-12 10:58:04 +03001084 apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001085 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001086 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001087 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001088}
1089
Gleb Natapov343f94f2009-03-05 16:34:54 +02001090bool kvm_apic_present(struct kvm_vcpu *vcpu)
1091{
1092 return vcpu->arch.apic && apic_hw_enabled(vcpu->arch.apic);
1093}
1094
Eddie Dong97222cc2007-09-12 10:58:04 +03001095int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
1096{
Gleb Natapov343f94f2009-03-05 16:34:54 +02001097 return kvm_apic_present(vcpu) && apic_sw_enabled(vcpu->arch.apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001098}
1099
1100/*
1101 *----------------------------------------------------------------------
1102 * timer interface
1103 *----------------------------------------------------------------------
1104 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001105
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001106static bool lapic_is_periodic(struct kvm_timer *ktimer)
Eddie Dong97222cc2007-09-12 10:58:04 +03001107{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001108 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic,
1109 lapic_timer);
1110 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001111}
1112
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001113int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1114{
1115 struct kvm_lapic *lapic = vcpu->arch.apic;
1116
Marcelo Tosatti54aaace2008-05-14 02:29:06 -03001117 if (lapic && apic_enabled(lapic) && apic_lvt_enabled(lapic, APIC_LVTT))
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001118 return atomic_read(&lapic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001119
1120 return 0;
1121}
1122
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001123static int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001124{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001125 u32 reg = apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001126 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001127
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001128 if (apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001129 vector = reg & APIC_VECTOR_MASK;
1130 mode = reg & APIC_MODE_MASK;
1131 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
1132 return __apic_accept_irq(apic, mode, vector, 1, trig_mode);
1133 }
1134 return 0;
1135}
1136
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001137void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001138{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001139 struct kvm_lapic *apic = vcpu->arch.apic;
1140
1141 if (apic)
1142 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001143}
1144
Hannes Eder386eb6e2009-03-10 22:51:09 +01001145static struct kvm_timer_ops lapic_timer_ops = {
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001146 .is_periodic = lapic_is_periodic,
1147};
Eddie Dong97222cc2007-09-12 10:58:04 +03001148
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001149static const struct kvm_io_device_ops apic_mmio_ops = {
1150 .read = apic_mmio_read,
1151 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001152};
1153
Eddie Dong97222cc2007-09-12 10:58:04 +03001154int kvm_create_lapic(struct kvm_vcpu *vcpu)
1155{
1156 struct kvm_lapic *apic;
1157
1158 ASSERT(vcpu != NULL);
1159 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1160
1161 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1162 if (!apic)
1163 goto nomem;
1164
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001165 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001166
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09001167 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1168 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001169 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1170 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001171 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001172 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001173 apic->vcpu = vcpu;
1174
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001175 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1176 HRTIMER_MODE_ABS);
1177 apic->lapic_timer.timer.function = kvm_timer_fn;
1178 apic->lapic_timer.t_ops = &lapic_timer_ops;
1179 apic->lapic_timer.kvm = vcpu->kvm;
Gleb Natapov1ed0ce02009-06-09 15:56:27 +03001180 apic->lapic_timer.vcpu = vcpu;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001181
Eddie Dong97222cc2007-09-12 10:58:04 +03001182 apic->base_address = APIC_DEFAULT_PHYS_BASE;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001183 vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE;
Eddie Dong97222cc2007-09-12 10:58:04 +03001184
He, Qingc5ec1532007-09-03 17:07:41 +03001185 kvm_lapic_reset(vcpu);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001186 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001187
1188 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001189nomem_free_apic:
1190 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001191nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001192 return -ENOMEM;
1193}
Eddie Dong97222cc2007-09-12 10:58:04 +03001194
1195int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1196{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001197 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001198 int highest_irr;
1199
1200 if (!apic || !apic_enabled(apic))
1201 return -1;
1202
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001203 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001204 highest_irr = apic_find_highest_irr(apic);
1205 if ((highest_irr == -1) ||
1206 ((highest_irr & 0xF0) <= apic_get_reg(apic, APIC_PROCPRI)))
1207 return -1;
1208 return highest_irr;
1209}
1210
Qing He40487c62007-09-17 14:47:13 +08001211int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1212{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001213 u32 lvt0 = apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001214 int r = 0;
1215
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04001216 if (!apic_hw_enabled(vcpu->arch.apic))
1217 r = 1;
1218 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1219 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1220 r = 1;
Qing He40487c62007-09-17 14:47:13 +08001221 return r;
1222}
1223
Eddie Dong1b9778d2007-09-03 16:56:58 +03001224void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1225{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001226 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001227
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001228 if (apic && atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001229 if (kvm_apic_local_deliver(apic, APIC_LVTT))
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001230 atomic_dec(&apic->lapic_timer.pending);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001231 }
1232}
1233
Eddie Dong97222cc2007-09-12 10:58:04 +03001234int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1235{
1236 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001237 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001238
1239 if (vector == -1)
1240 return -1;
1241
1242 apic_set_vector(vector, apic->regs + APIC_ISR);
1243 apic_update_ppr(apic);
1244 apic_clear_irr(vector, apic);
1245 return vector;
1246}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001247
1248void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu)
1249{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001250 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001251
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001252 apic->base_address = vcpu->arch.apic_base &
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001253 MSR_IA32_APICBASE_BASE;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001254 kvm_apic_set_version(vcpu);
1255
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001256 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001257 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001258 update_divide_count(apic);
1259 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001260 apic->irr_pending = true;
Avi Kivity3842d132010-07-27 12:30:24 +03001261 kvm_make_request(KVM_REQ_EVENT, vcpu);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001262}
Eddie Donga3d7f852007-09-03 16:15:12 +03001263
Avi Kivity2f52d582008-01-16 12:49:30 +02001264void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001265{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001266 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Donga3d7f852007-09-03 16:15:12 +03001267 struct hrtimer *timer;
1268
1269 if (!apic)
1270 return;
1271
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001272 timer = &apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001273 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001274 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001275}
Avi Kivityb93463a2007-10-25 16:52:32 +02001276
1277void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1278{
1279 u32 data;
1280 void *vapic;
1281
1282 if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
1283 return;
1284
1285 vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
1286 data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
1287 kunmap_atomic(vapic, KM_USER0);
1288
1289 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1290}
1291
1292void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1293{
1294 u32 data, tpr;
1295 int max_irr, max_isr;
1296 struct kvm_lapic *apic;
1297 void *vapic;
1298
1299 if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
1300 return;
1301
1302 apic = vcpu->arch.apic;
1303 tpr = apic_get_reg(apic, APIC_TASKPRI) & 0xff;
1304 max_irr = apic_find_highest_irr(apic);
1305 if (max_irr < 0)
1306 max_irr = 0;
1307 max_isr = apic_find_highest_isr(apic);
1308 if (max_isr < 0)
1309 max_isr = 0;
1310 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1311
1312 vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
1313 *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
1314 kunmap_atomic(vapic, KM_USER0);
1315}
1316
1317void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
1318{
1319 if (!irqchip_in_kernel(vcpu->kvm))
1320 return;
1321
1322 vcpu->arch.apic->vapic_addr = vapic_addr;
1323}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001324
1325int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1326{
1327 struct kvm_lapic *apic = vcpu->arch.apic;
1328 u32 reg = (msr - APIC_BASE_MSR) << 4;
1329
1330 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1331 return 1;
1332
1333 /* if this is ICR write vector before command */
1334 if (msr == 0x830)
1335 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1336 return apic_reg_write(apic, reg, (u32)data);
1337}
1338
1339int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1340{
1341 struct kvm_lapic *apic = vcpu->arch.apic;
1342 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1343
1344 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1345 return 1;
1346
1347 if (apic_reg_read(apic, reg, 4, &low))
1348 return 1;
1349 if (msr == 0x830)
1350 apic_reg_read(apic, APIC_ICR2, 4, &high);
1351
1352 *data = (((u64)high) << 32) | low;
1353
1354 return 0;
1355}
Gleb Natapov10388a02010-01-17 15:51:23 +02001356
1357int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
1358{
1359 struct kvm_lapic *apic = vcpu->arch.apic;
1360
1361 if (!irqchip_in_kernel(vcpu->kvm))
1362 return 1;
1363
1364 /* if this is ICR write vector before command */
1365 if (reg == APIC_ICR)
1366 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1367 return apic_reg_write(apic, reg, (u32)data);
1368}
1369
1370int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
1371{
1372 struct kvm_lapic *apic = vcpu->arch.apic;
1373 u32 low, high = 0;
1374
1375 if (!irqchip_in_kernel(vcpu->kvm))
1376 return 1;
1377
1378 if (apic_reg_read(apic, reg, 4, &low))
1379 return 1;
1380 if (reg == APIC_ICR)
1381 apic_reg_read(apic, APIC_ICR2, 4, &high);
1382
1383 *data = (((u64)high) << 32) | low;
1384
1385 return 0;
1386}