blob: b3869cbbcc6858c5ddb6b8ab9808773cde4dfae6 [file] [log] [blame]
Catalin Marinas8ad68bb2005-10-31 14:25:02 +00001/*
2 * linux/arch/arm/mach-realview/realview_eb.c
3 *
4 * Copyright (C) 2004 ARM Limited
5 * Copyright (C) 2000 Deep Blue Solutions Ltd
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
21
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000022#include <linux/init.h>
Russell King1be72282005-10-31 16:57:06 +000023#include <linux/platform_device.h>
Kay Sieversedbaa602011-12-21 16:26:03 -080024#include <linux/device.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000025#include <linux/amba/bus.h>
Russell Kingeb7fffa2009-07-05 22:41:31 +010026#include <linux/amba/pl061.h>
Linus Walleij6ef297f2009-09-22 14:29:36 +010027#include <linux/amba/mmci.h>
Linus Walleijd6ada862010-07-14 23:58:38 +010028#include <linux/amba/pl022.h>
Russell Kingfced80c2008-09-06 12:10:45 +010029#include <linux/io.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060030#include <linux/irqchip/arm-gic.h>
Linus Walleijf9a6aa42012-08-06 18:32:08 +020031#include <linux/platform_data/clk-realview.h>
Robin Holt7b6d8642013-07-08 16:01:40 -070032#include <linux/reboot.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000033
Russell Kinga09e64f2008-08-05 16:14:15 +010034#include <mach/hardware.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000035#include <asm/irq.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000036#include <asm/mach-types.h>
Catalin Marinascc9897d2010-06-21 15:12:40 +010037#include <asm/pgtable.h>
Catalin Marinas7770bdd2007-02-05 14:48:24 +010038#include <asm/hardware/cache-l2x0.h>
Marc Zyngier7c380f22011-08-04 11:57:04 +010039#include <asm/smp_twd.h>
Mark Rutlandcbed8382014-05-23 12:12:04 +010040#include <asm/system_info.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000041
42#include <asm/mach/arch.h>
43#include <asm/mach/map.h>
Catalin Marinas8cc4c542008-02-04 17:43:02 +010044#include <asm/mach/time.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000045
Russell Kinga09e64f2008-08-05 16:14:15 +010046#include <mach/board-eb.h>
47#include <mach/irqs.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000048
49#include "core.h"
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000050
51static struct map_desc realview_eb_io_desc[] __initdata = {
Russell King1ffedce2005-11-02 14:14:37 +000052 {
53 .virtual = IO_ADDRESS(REALVIEW_SYS_BASE),
54 .pfn = __phys_to_pfn(REALVIEW_SYS_BASE),
55 .length = SZ_4K,
56 .type = MT_DEVICE,
57 }, {
Catalin Marinas073b6ff2008-04-18 22:43:09 +010058 .virtual = IO_ADDRESS(REALVIEW_EB_GIC_CPU_BASE),
59 .pfn = __phys_to_pfn(REALVIEW_EB_GIC_CPU_BASE),
Russell King1ffedce2005-11-02 14:14:37 +000060 .length = SZ_4K,
61 .type = MT_DEVICE,
62 }, {
Catalin Marinas073b6ff2008-04-18 22:43:09 +010063 .virtual = IO_ADDRESS(REALVIEW_EB_GIC_DIST_BASE),
64 .pfn = __phys_to_pfn(REALVIEW_EB_GIC_DIST_BASE),
Russell King1ffedce2005-11-02 14:14:37 +000065 .length = SZ_4K,
66 .type = MT_DEVICE,
67 }, {
68 .virtual = IO_ADDRESS(REALVIEW_SCTL_BASE),
69 .pfn = __phys_to_pfn(REALVIEW_SCTL_BASE),
70 .length = SZ_4K,
71 .type = MT_DEVICE,
72 }, {
Catalin Marinas80192732008-04-18 22:43:11 +010073 .virtual = IO_ADDRESS(REALVIEW_EB_TIMER0_1_BASE),
74 .pfn = __phys_to_pfn(REALVIEW_EB_TIMER0_1_BASE),
Russell King1ffedce2005-11-02 14:14:37 +000075 .length = SZ_4K,
76 .type = MT_DEVICE,
77 }, {
Catalin Marinas80192732008-04-18 22:43:11 +010078 .virtual = IO_ADDRESS(REALVIEW_EB_TIMER2_3_BASE),
79 .pfn = __phys_to_pfn(REALVIEW_EB_TIMER2_3_BASE),
Russell King1ffedce2005-11-02 14:14:37 +000080 .length = SZ_4K,
81 .type = MT_DEVICE,
82 },
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000083#ifdef CONFIG_DEBUG_LL
Russell King1ffedce2005-11-02 14:14:37 +000084 {
Catalin Marinas9a386f02008-04-18 22:43:11 +010085 .virtual = IO_ADDRESS(REALVIEW_EB_UART0_BASE),
86 .pfn = __phys_to_pfn(REALVIEW_EB_UART0_BASE),
Russell King1ffedce2005-11-02 14:14:37 +000087 .length = SZ_4K,
88 .type = MT_DEVICE,
89 }
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000090#endif
91};
92
Catalin Marinas7dd19e72008-02-04 17:39:00 +010093static struct map_desc realview_eb11mp_io_desc[] __initdata = {
94 {
Marc Zyngier34ae6c92012-01-24 11:56:02 +010095 .virtual = IO_ADDRESS(REALVIEW_EB11MP_PRIV_MEM_BASE),
96 .pfn = __phys_to_pfn(REALVIEW_EB11MP_PRIV_MEM_BASE),
97 .length = REALVIEW_EB11MP_PRIV_MEM_SIZE,
Catalin Marinas7dd19e72008-02-04 17:39:00 +010098 .type = MT_DEVICE,
99 }, {
100 .virtual = IO_ADDRESS(REALVIEW_EB11MP_L220_BASE),
101 .pfn = __phys_to_pfn(REALVIEW_EB11MP_L220_BASE),
102 .length = SZ_8K,
103 .type = MT_DEVICE,
104 }
105};
106
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000107static void __init realview_eb_map_io(void)
108{
109 iotable_init(realview_eb_io_desc, ARRAY_SIZE(realview_eb_io_desc));
Jon Callan4c3ea372008-12-01 14:54:56 +0000110 if (core_tile_eb11mp() || core_tile_a9mp())
Catalin Marinas7dd19e72008-02-04 17:39:00 +0100111 iotable_init(realview_eb11mp_io_desc, ARRAY_SIZE(realview_eb11mp_io_desc));
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000112}
113
Russell Kingeb7fffa2009-07-05 22:41:31 +0100114static struct pl061_platform_data gpio0_plat_data = {
115 .gpio_base = 0,
Russell Kingeb7fffa2009-07-05 22:41:31 +0100116};
117
118static struct pl061_platform_data gpio1_plat_data = {
119 .gpio_base = 8,
Russell Kingeb7fffa2009-07-05 22:41:31 +0100120};
121
122static struct pl061_platform_data gpio2_plat_data = {
123 .gpio_base = 16,
Russell Kingeb7fffa2009-07-05 22:41:31 +0100124};
125
Linus Walleijd6ada862010-07-14 23:58:38 +0100126static struct pl022_ssp_controller ssp0_plat_data = {
127 .bus_id = 0,
128 .enable_dma = 0,
129 .num_chipselect = 1,
130};
131
Catalin Marinas0fc2a162008-02-04 17:36:59 +0100132/*
133 * RealView EB AMBA devices
134 */
135
136/*
137 * These devices are connected via the core APB bridge
138 */
Russell King0dada612011-12-18 11:40:46 +0000139#define GPIO2_IRQ { IRQ_EB_GPIO2 }
140#define GPIO3_IRQ { IRQ_EB_GPIO3 }
Catalin Marinas0fc2a162008-02-04 17:36:59 +0100141
Russell King0dada612011-12-18 11:40:46 +0000142#define AACI_IRQ { IRQ_EB_AACI }
Catalin Marinas0fc2a162008-02-04 17:36:59 +0100143#define MMCI0_IRQ { IRQ_EB_MMCI0A, IRQ_EB_MMCI0B }
Russell King0dada612011-12-18 11:40:46 +0000144#define KMI0_IRQ { IRQ_EB_KMI0 }
145#define KMI1_IRQ { IRQ_EB_KMI1 }
Catalin Marinas0fc2a162008-02-04 17:36:59 +0100146
147/*
148 * These devices are connected directly to the multi-layer AHB switch
149 */
Russell King0dada612011-12-18 11:40:46 +0000150#define EB_SMC_IRQ { }
151#define MPMC_IRQ { }
152#define EB_CLCD_IRQ { IRQ_EB_CLCD }
153#define DMAC_IRQ { IRQ_EB_DMA }
Catalin Marinas0fc2a162008-02-04 17:36:59 +0100154
155/*
156 * These devices are connected via the core APB bridge
157 */
Russell King0dada612011-12-18 11:40:46 +0000158#define SCTL_IRQ { }
159#define EB_WATCHDOG_IRQ { IRQ_EB_WDOG }
160#define EB_GPIO0_IRQ { IRQ_EB_GPIO0 }
161#define GPIO1_IRQ { IRQ_EB_GPIO1 }
162#define EB_RTC_IRQ { IRQ_EB_RTC }
Catalin Marinas0fc2a162008-02-04 17:36:59 +0100163
164/*
165 * These devices are connected via the DMA APB bridge
166 */
Russell King0dada612011-12-18 11:40:46 +0000167#define SCI_IRQ { IRQ_EB_SCI }
168#define EB_UART0_IRQ { IRQ_EB_UART0 }
169#define EB_UART1_IRQ { IRQ_EB_UART1 }
170#define EB_UART2_IRQ { IRQ_EB_UART2 }
171#define EB_UART3_IRQ { IRQ_EB_UART3 }
172#define EB_SSP_IRQ { IRQ_EB_SSP }
Catalin Marinas0fc2a162008-02-04 17:36:59 +0100173
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000174/* FPGA Primecells */
Russell King9199340b2011-12-18 13:38:49 +0000175APB_DEVICE(aaci, "fpga:aaci", AACI, NULL);
176APB_DEVICE(mmc0, "fpga:mmc0", MMCI0, &realview_mmc0_plat_data);
177APB_DEVICE(kmi0, "fpga:kmi0", KMI0, NULL);
178APB_DEVICE(kmi1, "fpga:kmi1", KMI1, NULL);
179APB_DEVICE(uart3, "fpga:uart3", EB_UART3, NULL);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000180
181/* DevChip Primecells */
Russell King9199340b2011-12-18 13:38:49 +0000182AHB_DEVICE(smc, "dev:smc", EB_SMC, NULL);
183AHB_DEVICE(clcd, "dev:clcd", EB_CLCD, &clcd_plat_data);
184AHB_DEVICE(dmac, "dev:dmac", DMAC, NULL);
185AHB_DEVICE(sctl, "dev:sctl", SCTL, NULL);
186APB_DEVICE(wdog, "dev:wdog", EB_WATCHDOG, NULL);
187APB_DEVICE(gpio0, "dev:gpio0", EB_GPIO0, &gpio0_plat_data);
188APB_DEVICE(gpio1, "dev:gpio1", GPIO1, &gpio1_plat_data);
189APB_DEVICE(gpio2, "dev:gpio2", GPIO2, &gpio2_plat_data);
190APB_DEVICE(rtc, "dev:rtc", EB_RTC, NULL);
191APB_DEVICE(sci0, "dev:sci0", SCI, NULL);
192APB_DEVICE(uart0, "dev:uart0", EB_UART0, NULL);
193APB_DEVICE(uart1, "dev:uart1", EB_UART1, NULL);
194APB_DEVICE(uart2, "dev:uart2", EB_UART2, NULL);
195APB_DEVICE(ssp0, "dev:ssp0", EB_SSP, &ssp0_plat_data);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000196
197static struct amba_device *amba_devs[] __initdata = {
198 &dmac_device,
199 &uart0_device,
200 &uart1_device,
201 &uart2_device,
202 &uart3_device,
203 &smc_device,
204 &clcd_device,
205 &sctl_device,
206 &wdog_device,
207 &gpio0_device,
208 &gpio1_device,
209 &gpio2_device,
210 &rtc_device,
211 &sci0_device,
212 &ssp0_device,
213 &aaci_device,
214 &mmc0_device,
215 &kmi0_device,
216 &kmi1_device,
217};
218
Catalin Marinas0fc2a162008-02-04 17:36:59 +0100219/*
220 * RealView EB platform devices
221 */
Catalin Marinasa44ddfd2008-04-18 22:43:10 +0100222static struct resource realview_eb_flash_resource = {
223 .start = REALVIEW_EB_FLASH_BASE,
224 .end = REALVIEW_EB_FLASH_BASE + REALVIEW_EB_FLASH_SIZE - 1,
225 .flags = IORESOURCE_MEM,
226};
Catalin Marinas0fc2a162008-02-04 17:36:59 +0100227
Catalin Marinasbe4f3c82008-04-18 22:43:09 +0100228static struct resource realview_eb_eth_resources[] = {
Catalin Marinas0fc2a162008-02-04 17:36:59 +0100229 [0] = {
Catalin Marinas393538e2008-04-18 22:43:11 +0100230 .start = REALVIEW_EB_ETH_BASE,
231 .end = REALVIEW_EB_ETH_BASE + SZ_64K - 1,
Catalin Marinas0fc2a162008-02-04 17:36:59 +0100232 .flags = IORESOURCE_MEM,
233 },
234 [1] = {
235 .start = IRQ_EB_ETH,
236 .end = IRQ_EB_ETH,
Arnd Bergmannb70661c2015-02-25 16:31:57 +0100237 .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHEDGE,
Catalin Marinas0fc2a162008-02-04 17:36:59 +0100238 },
239};
240
Catalin Marinasbe4f3c82008-04-18 22:43:09 +0100241/*
242 * Detect and register the correct Ethernet device. RealView/EB rev D
243 * platforms use the newer SMSC LAN9118 Ethernet chip
244 */
245static int eth_device_register(void)
246{
Catalin Marinas393538e2008-04-18 22:43:11 +0100247 void __iomem *eth_addr = ioremap(REALVIEW_EB_ETH_BASE, SZ_4K);
Catalin Marinas0a381332008-12-01 14:54:58 +0000248 const char *name = NULL;
Catalin Marinasbe4f3c82008-04-18 22:43:09 +0100249 u32 idrev;
250
251 if (!eth_addr)
252 return -ENOMEM;
253
254 idrev = readl(eth_addr + 0x50);
Catalin Marinas0a381332008-12-01 14:54:58 +0000255 if ((idrev & 0xFFFF0000) != 0x01180000)
256 /* SMSC LAN9118 not present, use LAN91C111 instead */
257 name = "smc91x";
Catalin Marinasbe4f3c82008-04-18 22:43:09 +0100258
259 iounmap(eth_addr);
Catalin Marinas0a381332008-12-01 14:54:58 +0000260 return realview_eth_register(name, realview_eb_eth_resources);
Catalin Marinasbe4f3c82008-04-18 22:43:09 +0100261}
262
Catalin Marinas7db21712009-02-12 16:00:21 +0100263static struct resource realview_eb_isp1761_resources[] = {
264 [0] = {
265 .start = REALVIEW_EB_USB_BASE,
266 .end = REALVIEW_EB_USB_BASE + SZ_128K - 1,
267 .flags = IORESOURCE_MEM,
268 },
269 [1] = {
270 .start = IRQ_EB_USB,
271 .end = IRQ_EB_USB,
272 .flags = IORESOURCE_IRQ,
273 },
274};
275
Will Deaconf417cba2010-04-15 10:16:26 +0100276static struct resource pmu_resources[] = {
277 [0] = {
278 .start = IRQ_EB11MP_PMU_CPU0,
279 .end = IRQ_EB11MP_PMU_CPU0,
280 .flags = IORESOURCE_IRQ,
281 },
282 [1] = {
283 .start = IRQ_EB11MP_PMU_CPU1,
284 .end = IRQ_EB11MP_PMU_CPU1,
285 .flags = IORESOURCE_IRQ,
286 },
287 [2] = {
288 .start = IRQ_EB11MP_PMU_CPU2,
289 .end = IRQ_EB11MP_PMU_CPU2,
290 .flags = IORESOURCE_IRQ,
291 },
292 [3] = {
293 .start = IRQ_EB11MP_PMU_CPU3,
294 .end = IRQ_EB11MP_PMU_CPU3,
295 .flags = IORESOURCE_IRQ,
296 },
297};
298
299static struct platform_device pmu_device = {
Sudeep KarkadaNageshadf3d17e2012-07-19 09:50:21 +0100300 .id = -1,
Will Deaconf417cba2010-04-15 10:16:26 +0100301 .num_resources = ARRAY_SIZE(pmu_resources),
302 .resource = pmu_resources,
303};
304
Linus Walleijd161edf2010-07-17 12:34:25 +0100305static struct resource char_lcd_resources[] = {
306 {
307 .start = REALVIEW_CHAR_LCD_BASE,
308 .end = (REALVIEW_CHAR_LCD_BASE + SZ_4K - 1),
309 .flags = IORESOURCE_MEM,
310 },
311 {
312 .start = IRQ_EB_CHARLCD,
313 .end = IRQ_EB_CHARLCD,
314 .flags = IORESOURCE_IRQ,
315 },
316};
317
318static struct platform_device char_lcd_device = {
319 .name = "arm-charlcd",
320 .id = -1,
321 .num_resources = ARRAY_SIZE(char_lcd_resources),
322 .resource = char_lcd_resources,
323};
324
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000325static void __init gic_init_irq(void)
326{
Jon Callan4c3ea372008-12-01 14:54:56 +0000327 if (core_tile_eb11mp() || core_tile_a9mp()) {
Catalin Marinas7dd19e72008-02-04 17:39:00 +0100328 unsigned int pldctrl;
329
330 /* new irq mode */
331 writel(0x0000a05f, __io_address(REALVIEW_SYS_LOCK));
332 pldctrl = readl(__io_address(REALVIEW_SYS_BASE) + REALVIEW_EB11MP_SYS_PLD_CTRL1);
333 pldctrl |= 0x00800000;
334 writel(pldctrl, __io_address(REALVIEW_SYS_BASE) + REALVIEW_EB11MP_SYS_PLD_CTRL1);
335 writel(0x00000000, __io_address(REALVIEW_SYS_LOCK));
336
337 /* core tile GIC, primary */
Russell Kingb580b892010-12-04 15:55:14 +0000338 gic_init(0, 29, __io_address(REALVIEW_EB11MP_GIC_DIST_BASE),
Russell Kingff2e27a2010-12-04 16:13:29 +0000339 __io_address(REALVIEW_EB11MP_GIC_CPU_BASE));
Catalin Marinas7dd19e72008-02-04 17:39:00 +0100340
Catalin Marinas41579f42008-02-04 17:47:04 +0100341#ifndef CONFIG_REALVIEW_EB_ARM11MP_REVB
Catalin Marinas7dd19e72008-02-04 17:39:00 +0100342 /* board GIC, secondary */
Pawel Moll0efc48e2011-03-17 13:10:22 +0100343 gic_init(1, 96, __io_address(REALVIEW_EB_GIC_DIST_BASE),
Russell Kingb580b892010-12-04 15:55:14 +0000344 __io_address(REALVIEW_EB_GIC_CPU_BASE));
Catalin Marinas7dd19e72008-02-04 17:39:00 +0100345 gic_cascade_irq(1, IRQ_EB11MP_EB_IRQ1);
Russell King9b1283b2005-11-07 21:01:06 +0000346#endif
Catalin Marinas7dd19e72008-02-04 17:39:00 +0100347 } else {
348 /* board GIC, primary */
Russell Kingb580b892010-12-04 15:55:14 +0000349 gic_init(0, 29, __io_address(REALVIEW_EB_GIC_DIST_BASE),
Russell Kingff2e27a2010-12-04 16:13:29 +0000350 __io_address(REALVIEW_EB_GIC_CPU_BASE));
Catalin Marinas7dd19e72008-02-04 17:39:00 +0100351 }
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000352}
353
Catalin Marinas0fc2a162008-02-04 17:36:59 +0100354/*
355 * Fix up the IRQ numbers for the RealView EB/ARM11MPCore tile
356 */
357static void realview_eb11mp_fixup(void)
358{
359 /* AMBA devices */
360 dmac_device.irq[0] = IRQ_EB11MP_DMA;
361 uart0_device.irq[0] = IRQ_EB11MP_UART0;
362 uart1_device.irq[0] = IRQ_EB11MP_UART1;
363 uart2_device.irq[0] = IRQ_EB11MP_UART2;
364 uart3_device.irq[0] = IRQ_EB11MP_UART3;
365 clcd_device.irq[0] = IRQ_EB11MP_CLCD;
366 wdog_device.irq[0] = IRQ_EB11MP_WDOG;
367 gpio0_device.irq[0] = IRQ_EB11MP_GPIO0;
368 gpio1_device.irq[0] = IRQ_EB11MP_GPIO1;
369 gpio2_device.irq[0] = IRQ_EB11MP_GPIO2;
370 rtc_device.irq[0] = IRQ_EB11MP_RTC;
371 sci0_device.irq[0] = IRQ_EB11MP_SCI;
372 ssp0_device.irq[0] = IRQ_EB11MP_SSP;
373 aaci_device.irq[0] = IRQ_EB11MP_AACI;
374 mmc0_device.irq[0] = IRQ_EB11MP_MMCI0A;
375 mmc0_device.irq[1] = IRQ_EB11MP_MMCI0B;
376 kmi0_device.irq[0] = IRQ_EB11MP_KMI0;
377 kmi1_device.irq[0] = IRQ_EB11MP_KMI1;
378
379 /* platform devices */
Catalin Marinasbe4f3c82008-04-18 22:43:09 +0100380 realview_eb_eth_resources[1].start = IRQ_EB11MP_ETH;
381 realview_eb_eth_resources[1].end = IRQ_EB11MP_ETH;
Catalin Marinas7db21712009-02-12 16:00:21 +0100382 realview_eb_isp1761_resources[1].start = IRQ_EB11MP_USB;
383 realview_eb_isp1761_resources[1].end = IRQ_EB11MP_USB;
Catalin Marinas0fc2a162008-02-04 17:36:59 +0100384}
Catalin Marinas0fc2a162008-02-04 17:36:59 +0100385
Marc Zyngier7c380f22011-08-04 11:57:04 +0100386#ifdef CONFIG_HAVE_ARM_TWD
387static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
388 REALVIEW_EB11MP_TWD_BASE,
389 IRQ_LOCALTIMER);
390
391static void __init realview_eb_twd_init(void)
392{
393 if (core_tile_eb11mp() || core_tile_a9mp()) {
394 int err = twd_local_timer_register(&twd_local_timer);
395 if (err)
396 pr_err("twd_local_timer_register failed %d\n", err);
397 }
398}
399#else
400#define realview_eb_twd_init() do { } while(0)
401#endif
402
Catalin Marinas8cc4c542008-02-04 17:43:02 +0100403static void __init realview_eb_timer_init(void)
404{
405 unsigned int timer_irq;
406
Catalin Marinas80192732008-04-18 22:43:11 +0100407 timer0_va_base = __io_address(REALVIEW_EB_TIMER0_1_BASE);
408 timer1_va_base = __io_address(REALVIEW_EB_TIMER0_1_BASE) + 0x20;
409 timer2_va_base = __io_address(REALVIEW_EB_TIMER2_3_BASE);
410 timer3_va_base = __io_address(REALVIEW_EB_TIMER2_3_BASE) + 0x20;
411
Marc Zyngier7c380f22011-08-04 11:57:04 +0100412 if (core_tile_eb11mp() || core_tile_a9mp())
Catalin Marinas8cc4c542008-02-04 17:43:02 +0100413 timer_irq = IRQ_EB11MP_TIMER0_1;
Marc Zyngier7c380f22011-08-04 11:57:04 +0100414 else
Catalin Marinas8cc4c542008-02-04 17:43:02 +0100415 timer_irq = IRQ_EB_TIMER0_1;
416
Linus Walleijf9a6aa42012-08-06 18:32:08 +0200417 realview_clk_init(__io_address(REALVIEW_SYS_BASE), false);
Catalin Marinas8cc4c542008-02-04 17:43:02 +0100418 realview_timer_init(timer_irq);
Marc Zyngier7c380f22011-08-04 11:57:04 +0100419 realview_eb_twd_init();
Catalin Marinas8cc4c542008-02-04 17:43:02 +0100420}
421
Robin Holt7b6d8642013-07-08 16:01:40 -0700422static void realview_eb_restart(enum reboot_mode mode, const char *cmd)
Colin Tuckley4c9f8be2010-01-11 11:09:15 +0100423{
424 void __iomem *reset_ctrl = __io_address(REALVIEW_SYS_RESETCTL);
425 void __iomem *lock_ctrl = __io_address(REALVIEW_SYS_LOCK);
426
427 /*
428 * To reset, we hit the on-board reset register
429 * in the system FPGA
430 */
431 __raw_writel(REALVIEW_SYS_LOCK_VAL, lock_ctrl);
432 if (core_tile_eb11mp())
433 __raw_writel(0x0008, reset_ctrl);
Russell King47cacdd42011-11-03 14:00:13 +0000434 dsb();
Colin Tuckley4c9f8be2010-01-11 11:09:15 +0100435}
436
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000437static void __init realview_eb_init(void)
438{
439 int i;
440
Jon Callan4c3ea372008-12-01 14:54:56 +0000441 if (core_tile_eb11mp() || core_tile_a9mp()) {
Catalin Marinas7dd19e72008-02-04 17:39:00 +0100442 realview_eb11mp_fixup();
Catalin Marinas0fc2a162008-02-04 17:36:59 +0100443
Catalin Marinasba927952008-04-18 22:43:17 +0100444#ifdef CONFIG_CACHE_L2X0
Russell King39b53452014-03-19 14:53:54 +0000445 /*
446 * The PL220 needs to be manually configured as the hardware
447 * doesn't report the correct sizes.
448 * 1MB (128KB/way), 8-way associativity, event monitor and
449 * parity enabled, ignore share bit, no force write allocate
450 * Bits: .... ...0 0111 1001 0000 .... .... ....
451 */
Catalin Marinas7dd19e72008-02-04 17:39:00 +0100452 l2x0_init(__io_address(REALVIEW_EB11MP_L220_BASE), 0x00790000, 0xfe000fff);
Catalin Marinasba927952008-04-18 22:43:17 +0100453#endif
Mark Rutlandcbed8382014-05-23 12:12:04 +0100454 pmu_device.name = core_tile_a9mp() ? "armv7-pmu" : "armv6-pmu";
Will Deaconf417cba2010-04-15 10:16:26 +0100455 platform_device_register(&pmu_device);
Catalin Marinas7dd19e72008-02-04 17:39:00 +0100456 }
457
Catalin Marinasa44ddfd2008-04-18 22:43:10 +0100458 realview_flash_register(&realview_eb_flash_resource, 1);
Russell King6b65cd72006-12-10 21:21:32 +0100459 platform_device_register(&realview_i2c_device);
Linus Walleijd161edf2010-07-17 12:34:25 +0100460 platform_device_register(&char_lcd_device);
Linus Walleije4ecf2b2014-02-27 14:29:22 +0100461 platform_device_register(&realview_leds_device);
Catalin Marinasbe4f3c82008-04-18 22:43:09 +0100462 eth_device_register();
Catalin Marinas7db21712009-02-12 16:00:21 +0100463 realview_usb_register(realview_eb_isp1761_resources);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000464
465 for (i = 0; i < ARRAY_SIZE(amba_devs); i++) {
466 struct amba_device *d = amba_devs[i];
467 amba_device_register(d, &iomem_resource);
468 }
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000469}
470
471MACHINE_START(REALVIEW_EB, "ARM-RealView EB")
472 /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
Nicolas Pitre9ddea572011-07-05 22:38:16 -0400473 .atag_offset = 0x100,
Steve Capper810883f2012-12-06 11:44:59 +0100474 .smp = smp_ops(realview_smp_ops),
Catalin Marinas5b39d152009-11-04 12:19:04 +0000475 .fixup = realview_fixup,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000476 .map_io = realview_eb_map_io,
Russell King631e55f2011-01-11 13:05:01 +0000477 .init_early = realview_init_early,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000478 .init_irq = gic_init_irq,
Stephen Warren6bb27d72012-11-08 12:40:59 -0700479 .init_time = realview_eb_timer_init,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000480 .init_machine = realview_eb_init,
Nicolas Pitre00e91252011-07-05 22:28:09 -0400481#ifdef CONFIG_ZONE_DMA
482 .dma_zone_size = SZ_256M,
483#endif
Russell King47cacdd42011-11-03 14:00:13 +0000484 .restart = realview_eb_restart,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000485MACHINE_END