blob: 55b0438b2fa19a56749389cbd84b6cd82dabc642 [file] [log] [blame]
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
Brad Volkin44e895a2014-05-10 14:10:43 -07004#include <linux/hashtable.h>
Chris Wilson06fbca72015-04-07 16:20:36 +01005#include "i915_gem_batch_pool.h"
Brad Volkin44e895a2014-05-10 14:10:43 -07006
7#define I915_CMD_HASH_ORDER 9
8
Oscar Mateo47122742014-07-24 17:04:28 +01009/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
10 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
11 * to give some inclination as to some of the magic values used in the various
12 * workarounds!
13 */
14#define CACHELINE_BYTES 64
Arun Siluvery17ee9502015-06-19 19:07:01 +010015#define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t))
Oscar Mateo47122742014-07-24 17:04:28 +010016
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020017/*
18 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
19 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
20 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
21 *
22 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
23 * cacheline, the Head Pointer must not be greater than the Tail
24 * Pointer."
25 */
26#define I915_RING_FREE_SPACE 64
27
Zou Nan hai8187a2b2010-05-21 09:08:55 +080028struct intel_hw_status_page {
Daniel Vetter4225d0f2012-04-26 23:28:16 +020029 u32 *page_addr;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080030 unsigned int gfx_addr;
Chris Wilson05394f32010-11-08 19:18:58 +000031 struct drm_i915_gem_object *obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080032};
33
Ben Widawskyb7287d82011-04-25 11:22:22 -070034#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
35#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080036
Ben Widawskyb7287d82011-04-25 11:22:22 -070037#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
38#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080039
Ben Widawskyb7287d82011-04-25 11:22:22 -070040#define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
41#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080042
Ben Widawskyb7287d82011-04-25 11:22:22 -070043#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
44#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080045
Ben Widawskyb7287d82011-04-25 11:22:22 -070046#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
47#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020048
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +053049#define I915_READ_MODE(ring) I915_READ(RING_MI_MODE((ring)->mmio_base))
Chris Wilson9991ae72014-04-02 16:36:07 +010050#define I915_WRITE_MODE(ring, val) I915_WRITE(RING_MI_MODE((ring)->mmio_base), val)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +053051
Ben Widawsky3e789982014-06-30 09:53:37 -070052/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
53 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
54 */
Chris Wilson8c126722016-04-07 07:29:14 +010055#define gen8_semaphore_seqno_size sizeof(uint64_t)
56#define GEN8_SEMAPHORE_OFFSET(__from, __to) \
57 (((__from) * I915_NUM_ENGINES + (__to)) * gen8_semaphore_seqno_size)
Ben Widawsky3e789982014-06-30 09:53:37 -070058#define GEN8_SIGNAL_OFFSET(__ring, to) \
59 (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
Chris Wilson8c126722016-04-07 07:29:14 +010060 GEN8_SEMAPHORE_OFFSET((__ring)->id, (to)))
Ben Widawsky3e789982014-06-30 09:53:37 -070061#define GEN8_WAIT_OFFSET(__ring, from) \
62 (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
Chris Wilson8c126722016-04-07 07:29:14 +010063 GEN8_SEMAPHORE_OFFSET(from, (__ring)->id))
Ben Widawsky3e789982014-06-30 09:53:37 -070064
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000065#define GEN8_RING_SEMAPHORE_INIT(e) do { \
Ben Widawsky3e789982014-06-30 09:53:37 -070066 if (!dev_priv->semaphore_obj) { \
67 break; \
68 } \
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000069 (e)->semaphore.signal_ggtt[RCS] = GEN8_SIGNAL_OFFSET((e), RCS); \
70 (e)->semaphore.signal_ggtt[VCS] = GEN8_SIGNAL_OFFSET((e), VCS); \
71 (e)->semaphore.signal_ggtt[BCS] = GEN8_SIGNAL_OFFSET((e), BCS); \
72 (e)->semaphore.signal_ggtt[VECS] = GEN8_SIGNAL_OFFSET((e), VECS); \
73 (e)->semaphore.signal_ggtt[VCS2] = GEN8_SIGNAL_OFFSET((e), VCS2); \
74 (e)->semaphore.signal_ggtt[(e)->id] = MI_SEMAPHORE_SYNC_INVALID; \
Ben Widawsky3e789982014-06-30 09:53:37 -070075 } while(0)
76
Jani Nikulaf2f4d822013-08-11 12:44:01 +030077enum intel_ring_hangcheck_action {
Mika Kuoppalada661462013-09-06 16:03:28 +030078 HANGCHECK_IDLE = 0,
Jani Nikulaf2f4d822013-08-11 12:44:01 +030079 HANGCHECK_WAIT,
80 HANGCHECK_ACTIVE,
81 HANGCHECK_KICK,
82 HANGCHECK_HUNG,
83};
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030084
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +020085#define HANGCHECK_SCORE_RING_HUNG 31
86
Mika Kuoppala92cab732013-05-24 17:16:07 +030087struct intel_ring_hangcheck {
Chris Wilson50877442014-03-21 12:41:53 +000088 u64 acthd;
Mika Kuoppala92cab732013-05-24 17:16:07 +030089 u32 seqno;
Chris Wilson12471ba2016-04-09 10:57:55 +010090 unsigned user_interrupts;
Mika Kuoppala05407ff2013-05-30 09:04:29 +030091 int score;
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030092 enum intel_ring_hangcheck_action action;
Chris Wilson4be17382014-06-06 10:22:29 +010093 int deadlock;
Mika Kuoppala61642ff2015-12-01 17:56:12 +020094 u32 instdone[I915_NUM_INSTDONE_REG];
Mika Kuoppala92cab732013-05-24 17:16:07 +030095};
96
Oscar Mateo8ee14972014-05-22 14:13:34 +010097struct intel_ringbuffer {
98 struct drm_i915_gem_object *obj;
99 void __iomem *virtual_start;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +0000100 struct i915_vma *vma;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100101
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000102 struct intel_engine_cs *engine;
Chris Wilson608c1a52015-09-03 13:01:40 +0100103 struct list_head link;
Daniel Vetter0c7dd532014-08-11 16:17:44 +0200104
Oscar Mateo8ee14972014-05-22 14:13:34 +0100105 u32 head;
106 u32 tail;
107 int space;
108 int size;
109 int effective_size;
110
111 /** We track the position of the requests in the ring buffer, and
112 * when each is retired we increment last_retired_head as the GPU
113 * must have finished processing the request and so we know we
114 * can advance the ringbuffer up to that position.
115 *
116 * last_retired_head is set to -1 after the value is consumed so
117 * we can detect new retirements.
118 */
119 u32 last_retired_head;
120};
121
Nick Hoath21076372015-01-15 13:10:38 +0000122struct intel_context;
Jordan Justen361b0272016-03-06 23:30:27 -0800123struct drm_i915_reg_table;
Nick Hoath21076372015-01-15 13:10:38 +0000124
Arun Siluvery17ee9502015-06-19 19:07:01 +0100125/*
126 * we use a single page to load ctx workarounds so all of these
127 * values are referred in terms of dwords
128 *
129 * struct i915_wa_ctx_bb:
130 * offset: specifies batch starting position, also helpful in case
131 * if we want to have multiple batches at different offsets based on
132 * some criteria. It is not a requirement at the moment but provides
133 * an option for future use.
134 * size: size of the batch in DWORDS
135 */
136struct i915_ctx_workarounds {
137 struct i915_wa_ctx_bb {
138 u32 offset;
139 u32 size;
140 } indirect_ctx, per_ctx;
141 struct drm_i915_gem_object *obj;
142};
143
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100144struct intel_engine_cs {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800145 const char *name;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000146 enum intel_engine_id {
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000147 RCS = 0,
Daniel Vetter96154f22011-12-14 13:57:00 +0100148 BCS,
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000149 VCS,
150 VCS2, /* Keep instances of the same type engine together. */
151 VECS
Chris Wilson92204342010-09-18 11:02:01 +0100152 } id;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000153#define I915_NUM_ENGINES 5
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000154#define _VCS(n) (VCS + (n))
Chris Wilson426960b2016-01-15 16:51:46 +0000155 unsigned int exec_id;
Alex Dai397097b2016-01-23 11:58:14 -0800156 unsigned int guc_id;
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200157 u32 mmio_base;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800158 struct drm_device *dev;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100159 struct intel_ringbuffer *buffer;
Chris Wilson608c1a52015-09-03 13:01:40 +0100160 struct list_head buffers;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800161
Chris Wilson06fbca72015-04-07 16:20:36 +0100162 /*
163 * A pool of objects to use as shadow copies of client batch buffers
164 * when the command parser is enabled. Prevents the client from
165 * modifying the batch contents after software parsing.
166 */
167 struct i915_gem_batch_pool batch_pool;
168
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800169 struct intel_hw_status_page status_page;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100170 struct i915_ctx_workarounds wa_ctx;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800171
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200172 unsigned irq_refcount; /* protected by dev_priv->irq_lock */
Daniel Vetter6a848cc2012-04-11 22:12:46 +0200173 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
John Harrison581c26e82014-11-24 18:49:39 +0000174 struct drm_i915_gem_request *trace_irq_req;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100175 bool __must_check (*irq_get)(struct intel_engine_cs *ring);
176 void (*irq_put)(struct intel_engine_cs *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800177
Daniel Vetterecfe00d2014-11-20 00:33:04 +0100178 int (*init_hw)(struct intel_engine_cs *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800179
John Harrison87531812015-05-29 17:43:44 +0100180 int (*init_context)(struct drm_i915_gem_request *req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100181
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100182 void (*write_tail)(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100183 u32 value);
John Harrisona84c3ae2015-05-29 17:43:57 +0100184 int __must_check (*flush)(struct drm_i915_gem_request *req,
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000185 u32 invalidate_domains,
186 u32 flush_domains);
John Harrisonee044a82015-05-29 17:44:00 +0100187 int (*add_request)(struct drm_i915_gem_request *req);
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100188 /* Some chipsets are not quite as coherent as advertised and need
189 * an expensive kick to force a true read of the up-to-date seqno.
190 * However, the up-to-date seqno is not always required and the last
191 * seen value is good enough. Note that the seqno will always be
192 * monotonic, even if not coherent.
193 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +0100194 void (*irq_seqno_barrier)(struct intel_engine_cs *ring);
195 u32 (*get_seqno)(struct intel_engine_cs *ring);
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100196 void (*set_seqno)(struct intel_engine_cs *ring,
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200197 u32 seqno);
John Harrison53fddaf2015-05-29 17:44:02 +0100198 int (*dispatch_execbuffer)(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -0700199 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +0000200 unsigned dispatch_flags);
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100201#define I915_DISPATCH_SECURE 0x1
Daniel Vetterb45305f2012-12-17 16:21:27 +0100202#define I915_DISPATCH_PINNED 0x2
Abdiel Janulgue919032e2015-06-16 13:39:40 +0300203#define I915_DISPATCH_RS 0x4
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100204 void (*cleanup)(struct intel_engine_cs *ring);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700205
Ben Widawsky3e789982014-06-30 09:53:37 -0700206 /* GEN8 signal/wait table - never trust comments!
207 * signal to signal to signal to signal to signal to
208 * RCS VCS BCS VECS VCS2
209 * --------------------------------------------------------------------
210 * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
211 * |-------------------------------------------------------------------
212 * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
213 * |-------------------------------------------------------------------
214 * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
215 * |-------------------------------------------------------------------
216 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
217 * |-------------------------------------------------------------------
218 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
219 * |-------------------------------------------------------------------
220 *
221 * Generalization:
222 * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
223 * ie. transpose of g(x, y)
224 *
225 * sync from sync from sync from sync from sync from
226 * RCS VCS BCS VECS VCS2
227 * --------------------------------------------------------------------
228 * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
229 * |-------------------------------------------------------------------
230 * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
231 * |-------------------------------------------------------------------
232 * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
233 * |-------------------------------------------------------------------
234 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
235 * |-------------------------------------------------------------------
236 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
237 * |-------------------------------------------------------------------
238 *
239 * Generalization:
240 * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
241 * ie. transpose of f(x, y)
242 */
Ben Widawskyebc348b2014-04-29 14:52:28 -0700243 struct {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000244 u32 sync_seqno[I915_NUM_ENGINES-1];
Ben Widawsky78325f22014-04-29 14:52:29 -0700245
Ben Widawsky3e789982014-06-30 09:53:37 -0700246 union {
247 struct {
248 /* our mbox written by others */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000249 u32 wait[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700250 /* mboxes this ring signals to */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000251 i915_reg_t signal[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700252 } mbox;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000253 u64 signal_ggtt[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700254 };
Ben Widawsky78325f22014-04-29 14:52:29 -0700255
256 /* AKA wait() */
John Harrison599d9242015-05-29 17:44:04 +0100257 int (*sync_to)(struct drm_i915_gem_request *to_req,
258 struct intel_engine_cs *from,
Ben Widawsky78325f22014-04-29 14:52:29 -0700259 u32 seqno);
John Harrisonf7169682015-05-29 17:44:05 +0100260 int (*signal)(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700261 /* num_dwords needed by caller */
262 unsigned int num_dwords);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700263 } semaphore;
Ben Widawskyad776f82013-05-28 19:22:18 -0700264
Oscar Mateo4da46e12014-07-24 17:04:27 +0100265 /* Execlists */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100266 struct tasklet_struct irq_tasklet;
267 spinlock_t execlist_lock; /* used inside tasklet, use spin_lock_bh */
Michel Thierryacdd8842014-07-24 17:04:38 +0100268 struct list_head execlist_queue;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100269 unsigned int fw_domains;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000270 unsigned int next_context_status_buffer;
271 unsigned int idle_lite_restore_wa;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000272 bool disable_lite_restore_wa;
273 u32 ctx_desc_template;
Oscar Mateo73d477f2014-07-24 17:04:31 +0100274 u32 irq_keep_mask; /* bitmask for interrupts that should not be masked */
John Harrisonc4e76632015-05-29 17:44:01 +0100275 int (*emit_request)(struct drm_i915_gem_request *request);
John Harrison7deb4d3982015-05-29 17:43:59 +0100276 int (*emit_flush)(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +0100277 u32 invalidate_domains,
278 u32 flush_domains);
John Harrisonbe795fc2015-05-29 17:44:03 +0100279 int (*emit_bb_start)(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +0000280 u64 offset, unsigned dispatch_flags);
Oscar Mateo4da46e12014-07-24 17:04:27 +0100281
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800282 /**
283 * List of objects currently involved in rendering from the
284 * ringbuffer.
285 *
286 * Includes buffers having the contents of their GPU caches
John Harrison97b2a6a2014-11-24 18:49:26 +0000287 * flushed, not necessarily primitives. last_read_req
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800288 * represents when the rendering involved will be completed.
289 *
290 * A reference is held on the buffer while on this list.
291 */
292 struct list_head active_list;
293
294 /**
295 * List of breadcrumbs associated with GPU requests currently
296 * outstanding.
297 */
298 struct list_head request_list;
299
Chris Wilsona56ba562010-09-28 10:07:56 +0100300 /**
Tomas Elf94f7bbe2015-07-09 15:30:57 +0100301 * Seqno of request most recently submitted to request_list.
302 * Used exclusively by hang checker to avoid grabbing lock while
303 * inspecting request list.
304 */
305 u32 last_submitted_seqno;
Chris Wilson12471ba2016-04-09 10:57:55 +0100306 unsigned user_interrupts;
Tomas Elf94f7bbe2015-07-09 15:30:57 +0100307
Daniel Vettercc889e02012-06-13 20:45:19 +0200308 bool gpu_caches_dirty;
Chris Wilsona56ba562010-09-28 10:07:56 +0100309
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800310 wait_queue_head_t irq_queue;
Zou Nan hai8d192152010-11-02 16:31:01 +0800311
Oscar Mateo273497e2014-05-22 14:13:37 +0100312 struct intel_context *last_context;
Ben Widawsky40521052012-06-04 14:42:43 -0700313
Mika Kuoppala92cab732013-05-24 17:16:07 +0300314 struct intel_ring_hangcheck hangcheck;
315
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100316 struct {
317 struct drm_i915_gem_object *obj;
318 u32 gtt_offset;
319 volatile u32 *cpu_page;
320 } scratch;
Brad Volkin351e3db2014-02-18 10:15:46 -0800321
Brad Volkin44e895a2014-05-10 14:10:43 -0700322 bool needs_cmd_parser;
323
Brad Volkin351e3db2014-02-18 10:15:46 -0800324 /*
Brad Volkin44e895a2014-05-10 14:10:43 -0700325 * Table of commands the command parser needs to know about
Brad Volkin351e3db2014-02-18 10:15:46 -0800326 * for this ring.
327 */
Brad Volkin44e895a2014-05-10 14:10:43 -0700328 DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
Brad Volkin351e3db2014-02-18 10:15:46 -0800329
330 /*
331 * Table of registers allowed in commands that read/write registers.
332 */
Jordan Justen361b0272016-03-06 23:30:27 -0800333 const struct drm_i915_reg_table *reg_tables;
334 int reg_table_count;
Brad Volkin351e3db2014-02-18 10:15:46 -0800335
336 /*
337 * Returns the bitmask for the length field of the specified command.
338 * Return 0 for an unrecognized/invalid command.
339 *
340 * If the command parser finds an entry for a command in the ring's
341 * cmd_tables, it gets the command's length based on the table entry.
342 * If not, it calls this function to determine the per-ring length field
343 * encoding for the command (i.e. certain opcode ranges use certain bits
344 * to encode the command length in the header).
345 */
346 u32 (*get_cmd_length_mask)(u32 cmd_header);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800347};
348
Dave Gordonb0366a52015-12-08 15:02:36 +0000349static inline bool
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000350intel_engine_initialized(struct intel_engine_cs *engine)
Dave Gordonb0366a52015-12-08 15:02:36 +0000351{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000352 return engine->dev != NULL;
Dave Gordonb0366a52015-12-08 15:02:36 +0000353}
Chris Wilsonb4519512012-05-11 14:29:30 +0100354
Daniel Vetter96154f22011-12-14 13:57:00 +0100355static inline unsigned
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000356intel_engine_flag(struct intel_engine_cs *engine)
Daniel Vetter96154f22011-12-14 13:57:00 +0100357{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000358 return 1 << engine->id;
Daniel Vetter96154f22011-12-14 13:57:00 +0100359}
360
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800361static inline u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000362intel_ring_sync_index(struct intel_engine_cs *engine,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100363 struct intel_engine_cs *other)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000364{
365 int idx;
366
367 /*
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -0700368 * rcs -> 0 = vcs, 1 = bcs, 2 = vecs, 3 = vcs2;
369 * vcs -> 0 = bcs, 1 = vecs, 2 = vcs2, 3 = rcs;
370 * bcs -> 0 = vecs, 1 = vcs2. 2 = rcs, 3 = vcs;
371 * vecs -> 0 = vcs2, 1 = rcs, 2 = vcs, 3 = bcs;
372 * vcs2 -> 0 = rcs, 1 = vcs, 2 = bcs, 3 = vecs;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000373 */
374
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000375 idx = (other - engine) - 1;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000376 if (idx < 0)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000377 idx += I915_NUM_ENGINES;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000378
379 return idx;
380}
381
Imre Deak319404d2015-08-14 18:35:27 +0300382static inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000383intel_flush_status_page(struct intel_engine_cs *engine, int reg)
Imre Deak319404d2015-08-14 18:35:27 +0300384{
Chris Wilson0d317ce2016-04-09 10:57:56 +0100385 mb();
386 clflush(&engine->status_page.page_addr[reg]);
387 mb();
Imre Deak319404d2015-08-14 18:35:27 +0300388}
389
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000390static inline u32
Chris Wilson5dd8e502016-04-09 10:57:57 +0100391intel_read_status_page(struct intel_engine_cs *engine, int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800392{
Daniel Vetter4225d0f2012-04-26 23:28:16 +0200393 /* Ensure that the compiler doesn't optimize away the load. */
Chris Wilson5dd8e502016-04-09 10:57:57 +0100394 return READ_ONCE(engine->status_page.page_addr[reg]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800395}
396
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200397static inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000398intel_write_status_page(struct intel_engine_cs *engine,
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200399 int reg, u32 value)
400{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000401 engine->status_page.page_addr[reg] = value;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200402}
403
Jani Nikulae2828912016-01-18 09:19:47 +0200404/*
Chris Wilson311bd682011-01-13 19:06:50 +0000405 * Reads a dword out of the status page, which is written to from the command
406 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
407 * MI_STORE_DATA_IMM.
408 *
409 * The following dwords have a reserved meaning:
410 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
411 * 0x04: ring 0 head pointer
412 * 0x05: ring 1 head pointer (915-class)
413 * 0x06: ring 2 head pointer (915-class)
414 * 0x10-0x1b: Context status DWords (GM45)
415 * 0x1f: Last written status offset. (GM45)
Thomas Danielb07da532015-02-18 11:48:21 +0000416 * 0x20-0x2f: Reserved (Gen6+)
Chris Wilson311bd682011-01-13 19:06:50 +0000417 *
Thomas Danielb07da532015-02-18 11:48:21 +0000418 * The area from dword 0x30 to 0x3ff is available for driver usage.
Chris Wilson311bd682011-01-13 19:06:50 +0000419 */
Thomas Danielb07da532015-02-18 11:48:21 +0000420#define I915_GEM_HWS_INDEX 0x30
Chris Wilson7c17d372016-01-20 15:43:35 +0200421#define I915_GEM_HWS_INDEX_ADDR (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Thomas Danielb07da532015-02-18 11:48:21 +0000422#define I915_GEM_HWS_SCRATCH_INDEX 0x40
Jesse Barnes9a289772012-10-26 09:42:42 -0700423#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Chris Wilson311bd682011-01-13 19:06:50 +0000424
Chris Wilson01101fa2015-09-03 13:01:39 +0100425struct intel_ringbuffer *
426intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000427int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
428 struct intel_ringbuffer *ringbuf);
Chris Wilson01101fa2015-09-03 13:01:39 +0100429void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf);
430void intel_ringbuffer_free(struct intel_ringbuffer *ring);
Oscar Mateo84c23772014-07-24 17:04:15 +0100431
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000432void intel_stop_engine(struct intel_engine_cs *engine);
433void intel_cleanup_engine(struct intel_engine_cs *engine);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700434
John Harrison6689cb22015-03-19 12:30:08 +0000435int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request);
436
John Harrison5fb9de12015-05-29 17:44:07 +0100437int __must_check intel_ring_begin(struct drm_i915_gem_request *req, int n);
John Harrisonbba09b12015-05-29 17:44:06 +0100438int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000439static inline void intel_ring_emit(struct intel_engine_cs *engine,
Chris Wilson78501ea2010-10-27 12:18:21 +0100440 u32 data)
Chris Wilsone898cd22010-08-04 15:18:14 +0100441{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000442 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100443 iowrite32(data, ringbuf->virtual_start + ringbuf->tail);
444 ringbuf->tail += 4;
Chris Wilsone898cd22010-08-04 15:18:14 +0100445}
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000446static inline void intel_ring_emit_reg(struct intel_engine_cs *engine,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200447 i915_reg_t reg)
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200448{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000449 intel_ring_emit(engine, i915_mmio_reg_offset(reg));
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200450}
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000451static inline void intel_ring_advance(struct intel_engine_cs *engine)
Chris Wilson09246732013-08-10 22:16:32 +0100452{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000453 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100454 ringbuf->tail &= ringbuf->size - 1;
Chris Wilson09246732013-08-10 22:16:32 +0100455}
Oscar Mateo82e104c2014-07-24 17:04:26 +0100456int __intel_ring_space(int head, int tail, int size);
Dave Gordonebd0fd42014-11-27 11:22:49 +0000457void intel_ring_update_space(struct intel_ringbuffer *ringbuf);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000458bool intel_engine_stopped(struct intel_engine_cs *engine);
Chris Wilson09246732013-08-10 22:16:32 +0100459
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000460int __must_check intel_engine_idle(struct intel_engine_cs *engine);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000461void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno);
John Harrison4866d722015-05-29 17:43:55 +0100462int intel_ring_flush_all_caches(struct drm_i915_gem_request *req);
John Harrison2f200552015-05-29 17:43:53 +0100463int intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800464
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000465void intel_fini_pipe_control(struct intel_engine_cs *engine);
466int intel_init_pipe_control(struct intel_engine_cs *engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100467
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800468int intel_init_render_ring_buffer(struct drm_device *dev);
469int intel_init_bsd_ring_buffer(struct drm_device *dev);
Zhao Yakui845f74a2014-04-17 10:37:37 +0800470int intel_init_bsd2_ring_buffer(struct drm_device *dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100471int intel_init_blt_ring_buffer(struct drm_device *dev);
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700472int intel_init_vebox_ring_buffer(struct drm_device *dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800473
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000474u64 intel_ring_get_active_head(struct intel_engine_cs *engine);
Daniel Vetter79f321b2010-09-24 21:20:10 +0200475
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000476int init_workarounds_ring(struct intel_engine_cs *engine);
Michel Thierry771b9a52014-11-11 16:47:33 +0000477
Oscar Mateo1b5d0632014-07-03 16:28:04 +0100478static inline u32 intel_ring_get_tail(struct intel_ringbuffer *ringbuf)
Chris Wilsona71d8d92012-02-15 11:25:36 +0000479{
Oscar Mateo1b5d0632014-07-03 16:28:04 +0100480 return ringbuf->tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +0000481}
482
John Harrison29b1b412015-06-18 13:10:09 +0100483/*
484 * Arbitrary size for largest possible 'add request' sequence. The code paths
485 * are complex and variable. Empirical measurement shows that the worst case
Chris Wilson596e5ef2016-04-29 09:07:04 +0100486 * is BDW at 192 bytes (6 + 6 + 36 dwords), then ILK at 136 bytes. However,
487 * we need to allocate double the largest single packet within that emission
488 * to account for tail wraparound (so 6 + 6 + 72 dwords for BDW).
John Harrison29b1b412015-06-18 13:10:09 +0100489 */
Chris Wilson596e5ef2016-04-29 09:07:04 +0100490#define MIN_SPACE_FOR_ADD_REQUEST 336
John Harrison29b1b412015-06-18 13:10:09 +0100491
Chris Wilsona58c01a2016-04-29 13:18:21 +0100492static inline u32 intel_hws_seqno_address(struct intel_engine_cs *engine)
493{
494 return engine->status_page.gfx_addr + I915_GEM_HWS_INDEX_ADDR;
495}
496
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800497#endif /* _INTEL_RINGBUFFER_H_ */