blob: e460f97c514e3d5b85f2b2ad3c7203d019ec68a1 [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040029
Daniel Mack64792852014-03-27 11:27:40 +010030#include <sound/asoundef.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040031#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/initval.h>
35#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020036#include <sound/dmaengine_pcm.h>
Jyri Sarha87c19362014-05-26 11:51:14 +030037#include <sound/omap-pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040038
39#include "davinci-pcm.h"
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +030040#include "edma-pcm.h"
Chaithrika U Sb67f4482009-06-05 06:28:40 -040041#include "davinci-mcasp.h"
42
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030043#define MCASP_MAX_AFIFO_DEPTH 64
44
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030045static u32 context_regs[] = {
46 DAVINCI_MCASP_TXFMCTL_REG,
47 DAVINCI_MCASP_RXFMCTL_REG,
48 DAVINCI_MCASP_TXFMT_REG,
49 DAVINCI_MCASP_RXFMT_REG,
50 DAVINCI_MCASP_ACLKXCTL_REG,
51 DAVINCI_MCASP_ACLKRCTL_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030052 DAVINCI_MCASP_AHCLKXCTL_REG,
53 DAVINCI_MCASP_AHCLKRCTL_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030054 DAVINCI_MCASP_PDIR_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030055 DAVINCI_MCASP_RXMASK_REG,
56 DAVINCI_MCASP_TXMASK_REG,
57 DAVINCI_MCASP_RXTDM_REG,
58 DAVINCI_MCASP_TXTDM_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030059};
60
Peter Ujfalusi790bb942014-02-03 14:51:52 +020061struct davinci_mcasp_context {
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030062 u32 config_regs[ARRAY_SIZE(context_regs)];
Peter Ujfalusif114ce62014-10-01 16:02:12 +030063 u32 afifo_regs[2]; /* for read/write fifo control registers */
64 u32 *xrsr_regs; /* for serializer configuration */
Peter Ujfalusi790bb942014-02-03 14:51:52 +020065};
66
Peter Ujfalusi70091a32013-11-14 11:35:29 +020067struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020068 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020069 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020070 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020071 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020072 struct device *dev;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +020073 struct snd_pcm_substream *substreams[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020074
75 /* McASP specific data */
76 int tdm_slots;
77 u8 op_mode;
78 u8 num_serializer;
79 u8 *serial_dir;
80 u8 version;
Daniel Mack82675252014-07-16 14:04:41 +020081 u8 bclk_div;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020082 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020083 int streams;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +020084 u32 irq_request[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020085
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020086 int sysclk_freq;
87 bool bclk_master;
88
Peter Ujfalusi21400a72013-11-14 11:35:26 +020089 /* McASP FIFO related */
90 u8 txnumevt;
91 u8 rxnumevt;
92
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020093 bool dat_port;
94
Peter Ujfalusi11277832014-11-10 12:32:16 +020095 /* Used for comstraint setting on the second stream */
96 u32 channels;
97
Peter Ujfalusi21400a72013-11-14 11:35:26 +020098#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +020099 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +0200100#endif
101};
102
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200103static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
104 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400105{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200106 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400107 __raw_writel(__raw_readl(reg) | val, reg);
108}
109
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200110static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
111 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400112{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200113 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400114 __raw_writel((__raw_readl(reg) & ~(val)), reg);
115}
116
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200117static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
118 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400119{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200120 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400121 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
122}
123
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200124static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
125 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400126{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200127 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400128}
129
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200130static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400131{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200132 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400133}
134
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200135static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400136{
137 int i = 0;
138
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200139 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400140
141 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
142 /* loop count is to avoid the lock-up */
143 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200144 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400145 break;
146 }
147
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200148 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400149 printk(KERN_ERR "GBLCTL write error\n");
150}
151
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200152static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
153{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200154 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
155 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200156
157 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
158}
159
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200160static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400161{
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200162 if (mcasp->rxnumevt) { /* enable FIFO */
163 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
164
165 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
166 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
167 }
168
Peter Ujfalusi44982732014-10-29 13:55:45 +0200169 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200170 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
171 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200172 /*
173 * When ASYNC == 0 the transmit and receive sections operate
174 * synchronously from the transmit clock and frame sync. We need to make
175 * sure that the TX signlas are enabled when starting reception.
176 */
177 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200178 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
179 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200180 }
181
Peter Ujfalusi44982732014-10-29 13:55:45 +0200182 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200183 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200184 /* Release RX state machine */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200185 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200186 /* Release Frame Sync generator */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200187 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200188 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200189 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200190
191 /* enable receive IRQs */
192 mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
193 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400194}
195
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200196static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400197{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400198 u32 cnt;
199
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200200 if (mcasp->txnumevt) { /* enable FIFO */
201 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
202
203 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
204 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
205 }
206
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200207 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200208 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
209 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200210 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200211 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400212
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200213 /* wait for XDATA to be cleared */
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400214 cnt = 0;
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200215 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) &
216 ~XRDATA) && (cnt < 100000))
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400217 cnt++;
218
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200219 /* Release TX state machine */
220 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
221 /* Release Frame Sync generator */
222 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200223
224 /* enable transmit IRQs */
225 mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
226 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400227}
228
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200229static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400230{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200231 mcasp->streams++;
232
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200233 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200234 mcasp_start_tx(mcasp);
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200235 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200236 mcasp_start_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400237}
238
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200239static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400240{
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200241 /* disable IRQ sources */
242 mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
243 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
244
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200245 /*
246 * In synchronous mode stop the TX clocks if no other stream is
247 * running
248 */
249 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200250 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200251
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200252 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
253 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200254
255 if (mcasp->rxnumevt) { /* disable FIFO */
256 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
257
258 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
259 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400260}
261
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200262static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400263{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200264 u32 val = 0;
265
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200266 /* disable IRQ sources */
267 mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
268 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
269
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200270 /*
271 * In synchronous mode keep TX clocks running if the capture stream is
272 * still running.
273 */
274 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
275 val = TXHCLKRST | TXCLKRST | TXFSRST;
276
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200277 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
278 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200279
280 if (mcasp->txnumevt) { /* disable FIFO */
281 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
282
283 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
284 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400285}
286
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200287static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400288{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200289 mcasp->streams--;
290
Peter Ujfalusi03808662014-10-29 13:55:46 +0200291 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200292 mcasp_stop_tx(mcasp);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200293 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200294 mcasp_stop_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400295}
296
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200297static irqreturn_t davinci_mcasp_tx_irq_handler(int irq, void *data)
298{
299 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
300 struct snd_pcm_substream *substream;
301 u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK];
302 u32 handled_mask = 0;
303 u32 stat;
304
305 stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG);
306 if (stat & XUNDRN & irq_mask) {
307 dev_warn(mcasp->dev, "Transmit buffer underflow\n");
308 handled_mask |= XUNDRN;
309
310 substream = mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK];
311 if (substream) {
312 snd_pcm_stream_lock_irq(substream);
313 if (snd_pcm_running(substream))
314 snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
315 snd_pcm_stream_unlock_irq(substream);
316 }
317 }
318
319 if (!handled_mask)
320 dev_warn(mcasp->dev, "unhandled tx event. txstat: 0x%08x\n",
321 stat);
322
323 if (stat & XRERR)
324 handled_mask |= XRERR;
325
326 /* Ack the handled event only */
327 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, handled_mask);
328
329 return IRQ_RETVAL(handled_mask);
330}
331
332static irqreturn_t davinci_mcasp_rx_irq_handler(int irq, void *data)
333{
334 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
335 struct snd_pcm_substream *substream;
336 u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE];
337 u32 handled_mask = 0;
338 u32 stat;
339
340 stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG);
341 if (stat & ROVRN & irq_mask) {
342 dev_warn(mcasp->dev, "Receive buffer overflow\n");
343 handled_mask |= ROVRN;
344
345 substream = mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE];
346 if (substream) {
347 snd_pcm_stream_lock_irq(substream);
348 if (snd_pcm_running(substream))
349 snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
350 snd_pcm_stream_unlock_irq(substream);
351 }
352 }
353
354 if (!handled_mask)
355 dev_warn(mcasp->dev, "unhandled rx event. rxstat: 0x%08x\n",
356 stat);
357
358 if (stat & XRERR)
359 handled_mask |= XRERR;
360
361 /* Ack the handled event only */
362 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, handled_mask);
363
364 return IRQ_RETVAL(handled_mask);
365}
366
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400367static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
368 unsigned int fmt)
369{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200370 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200371 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300372 u32 data_delay;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300373 bool fs_pol_rising;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300374 bool inv_fs = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400375
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200376 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200377 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300378 case SND_SOC_DAIFMT_DSP_A:
379 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
380 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300381 /* 1st data bit occur one ACLK cycle after the frame sync */
382 data_delay = 1;
383 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200384 case SND_SOC_DAIFMT_DSP_B:
385 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200386 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
387 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300388 /* No delay after FS */
389 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200390 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300391 case SND_SOC_DAIFMT_I2S:
Daniel Mack5296cf22012-10-04 15:08:42 +0200392 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200393 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
394 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300395 /* 1st data bit occur one ACLK cycle after the frame sync */
396 data_delay = 1;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300397 /* FS need to be inverted */
398 inv_fs = true;
Daniel Mack5296cf22012-10-04 15:08:42 +0200399 break;
Peter Ujfalusi423761e2014-04-04 14:31:46 +0300400 case SND_SOC_DAIFMT_LEFT_J:
401 /* configure a full-word SYNC pulse (LRCLK) */
402 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
403 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
404 /* No delay after FS */
405 data_delay = 0;
406 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300407 default:
408 ret = -EINVAL;
409 goto out;
Daniel Mack5296cf22012-10-04 15:08:42 +0200410 }
411
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300412 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
413 FSXDLY(3));
414 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
415 FSRDLY(3));
416
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400417 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
418 case SND_SOC_DAIFMT_CBS_CFS:
419 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200420 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
421 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400422
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200423 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
424 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400425
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200426 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
427 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200428 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400429 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400430 case SND_SOC_DAIFMT_CBM_CFS:
431 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200432 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
433 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400434
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200435 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
436 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400437
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200438 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
439 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200440 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400441 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400442 case SND_SOC_DAIFMT_CBM_CFM:
443 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200444 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
445 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400446
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200447 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
448 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400449
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200450 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
451 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200452 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400453 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400454 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200455 ret = -EINVAL;
456 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400457 }
458
459 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
460 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200461 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300462 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300463 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400464 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400465 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200466 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300467 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300468 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400469 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400470 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200471 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300472 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300473 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400474 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400475 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200476 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200477 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300478 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400479 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400480 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200481 ret = -EINVAL;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300482 goto out;
483 }
484
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300485 if (inv_fs)
486 fs_pol_rising = !fs_pol_rising;
487
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300488 if (fs_pol_rising) {
489 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
490 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
491 } else {
492 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
493 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400494 }
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200495out:
496 pm_runtime_put_sync(mcasp->dev);
497 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400498}
499
Jyri Sarha88135432014-08-06 16:47:16 +0300500static int __davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
501 int div, bool explicit)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200502{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200503 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200504
505 switch (div_id) {
506 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200507 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200508 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200509 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200510 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
511 break;
512
513 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200514 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200515 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200516 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200517 ACLKRDIV(div - 1), ACLKRDIV_MASK);
Jyri Sarha88135432014-08-06 16:47:16 +0300518 if (explicit)
519 mcasp->bclk_div = div;
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200520 break;
521
Daniel Mack1b3bc062012-12-05 18:20:38 +0100522 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200523 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100524 break;
525
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200526 default:
527 return -EINVAL;
528 }
529
530 return 0;
531}
532
Jyri Sarha88135432014-08-06 16:47:16 +0300533static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
534 int div)
535{
536 return __davinci_mcasp_set_clkdiv(dai, div_id, div, 1);
537}
538
Daniel Mack5b66aa22012-10-04 15:08:41 +0200539static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
540 unsigned int freq, int dir)
541{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200542 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200543
544 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200545 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
546 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
547 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200548 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200549 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
550 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
551 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200552 }
553
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200554 mcasp->sysclk_freq = freq;
555
Daniel Mack5b66aa22012-10-04 15:08:41 +0200556 return 0;
557}
558
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200559static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100560 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400561{
Daniel Mackba764b32012-12-05 18:20:37 +0100562 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200563 u32 tx_rotate = (word_length / 4) & 0x7;
Daniel Mackba764b32012-12-05 18:20:37 +0100564 u32 mask = (1ULL << word_length) - 1;
Peter Ujfalusife0a29e2014-09-04 10:52:53 +0300565 /*
566 * For captured data we should not rotate, inversion and masking is
567 * enoguh to get the data to the right position:
568 * Format data from bus after reverse (XRBUF)
569 * S16_LE: |LSB|MSB|xxx|xxx| |xxx|xxx|MSB|LSB|
570 * S24_3LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
571 * S24_LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
572 * S32_LE: |LSB|DAT|DAT|MSB| |MSB|DAT|DAT|LSB|
573 */
574 u32 rx_rotate = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400575
Daniel Mack1b3bc062012-12-05 18:20:38 +0100576 /*
577 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
578 * callback, take it into account here. That allows us to for example
579 * send 32 bits per channel to the codec, while only 16 of them carry
580 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200581 * The clock ratio is given for a full period of data (for I2S format
582 * both left and right channels), so it has to be divided by number of
583 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100584 */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200585 if (mcasp->bclk_lrclk_ratio)
586 word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100587
Daniel Mackba764b32012-12-05 18:20:37 +0100588 /* mapping of the XSSZ bit-field as described in the datasheet */
589 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400590
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200591 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200592 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
593 RXSSZ(0x0F));
594 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
595 TXSSZ(0x0F));
596 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
597 TXROT(7));
598 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
599 RXROT(7));
600 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200601 }
602
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200603 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400604
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400605 return 0;
606}
607
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200608static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300609 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400610{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300611 struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
612 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400613 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400614 u8 tx_ser = 0;
615 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200616 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100617 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300618 int active_serializers, numevt, n;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200619 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400620 /* Default configuration */
Peter Ujfalusi40448e52014-04-04 15:56:30 +0300621 if (mcasp->version < MCASP_VERSION_3)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200622 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400623
624 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200625 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400626
627 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200628 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
629 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400630 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200631 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
632 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400633 }
634
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200635 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200636 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
637 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200638 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100639 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200640 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400641 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200642 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100643 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200644 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400645 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100646 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200647 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
648 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400649 }
650 }
651
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300652 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
653 active_serializers = tx_ser;
654 numevt = mcasp->txnumevt;
655 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
656 } else {
657 active_serializers = rx_ser;
658 numevt = mcasp->rxnumevt;
659 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
660 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100661
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300662 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200663 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300664 "enabled in mcasp (%d)\n", channels,
665 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100666 return -EINVAL;
667 }
668
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300669 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300670 if (!numevt) {
671 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300672 if (active_serializers > 1) {
673 /*
674 * If more than one serializers are in use we have one
675 * DMA request to provide data for all serializers.
676 * For example if three serializers are enabled the DMA
677 * need to transfer three words per DMA request.
678 */
679 dma_params->fifo_level = active_serializers;
680 dma_data->maxburst = active_serializers;
681 } else {
682 dma_params->fifo_level = 0;
683 dma_data->maxburst = 0;
684 }
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300685 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300686 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400687
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300688 if (period_words % active_serializers) {
689 dev_err(mcasp->dev, "Invalid combination of period words and "
690 "active serializers: %d, %d\n", period_words,
691 active_serializers);
692 return -EINVAL;
693 }
694
695 /*
696 * Calculate the optimal AFIFO depth for platform side:
697 * The number of words for numevt need to be in steps of active
698 * serializers.
699 */
700 n = numevt % active_serializers;
701 if (n)
702 numevt += (active_serializers - n);
703 while (period_words % numevt && numevt > 0)
704 numevt -= active_serializers;
705 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300706 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400707
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300708 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
709 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100710
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300711 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300712 if (numevt == 1)
713 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300714 dma_params->fifo_level = numevt;
715 dma_data->maxburst = numevt;
716
Michal Bachraty2952b272013-02-28 16:07:08 +0100717 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400718}
719
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200720static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream,
721 int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400722{
723 int i, active_slots;
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200724 int total_slots;
725 int active_serializers;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400726 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200727 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400728
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200729 total_slots = mcasp->tdm_slots;
730
731 /*
732 * If more than one serializer is needed, then use them with
733 * their specified tdm_slots count. Otherwise, one serializer
734 * can cope with the transaction using as many slots as channels
735 * in the stream, requires channels symmetry
736 */
737 active_serializers = (channels + total_slots - 1) / total_slots;
738 if (active_serializers == 1)
739 active_slots = channels;
740 else
741 active_slots = total_slots;
742
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400743 for (i = 0; i < active_slots; i++)
744 mask |= (1 << i);
745
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200746 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400747
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200748 if (!mcasp->dat_port)
749 busel = TXSEL;
750
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200751 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
752 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
753 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200754 FSXMOD(total_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400755
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200756 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
757 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
758 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200759 FSRMOD(total_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400760
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200761 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400762}
763
764/* S/PDIF */
Daniel Mack64792852014-03-27 11:27:40 +0100765static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
766 unsigned int rate)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400767{
Daniel Mack64792852014-03-27 11:27:40 +0100768 u32 cs_value = 0;
769 u8 *cs_bytes = (u8*) &cs_value;
770
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400771 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
772 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200773 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400774
775 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200776 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400777
778 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200779 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400780
781 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200782 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400783
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200784 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400785
786 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200787 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400788
789 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200790 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200791
Daniel Mack64792852014-03-27 11:27:40 +0100792 /* Set S/PDIF channel status bits */
793 cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
794 cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
795
796 switch (rate) {
797 case 22050:
798 cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
799 break;
800 case 24000:
801 cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
802 break;
803 case 32000:
804 cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
805 break;
806 case 44100:
807 cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
808 break;
809 case 48000:
810 cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
811 break;
812 case 88200:
813 cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
814 break;
815 case 96000:
816 cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
817 break;
818 case 176400:
819 cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
820 break;
821 case 192000:
822 cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
823 break;
824 default:
825 printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
826 return -EINVAL;
827 }
828
829 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
830 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
831
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200832 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400833}
834
835static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
836 struct snd_pcm_hw_params *params,
837 struct snd_soc_dai *cpu_dai)
838{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200839 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400840 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200841 &mcasp->dma_params[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400842 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +0200843 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300844 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200845 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200846
Daniel Mack82675252014-07-16 14:04:41 +0200847 /*
848 * If mcasp is BCLK master, and a BCLK divider was not provided by
849 * the machine driver, we need to calculate the ratio.
850 */
851 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200852 unsigned int bclk_freq = snd_soc_params_to_bclk(params);
Jyri Sarha09298782014-06-13 12:50:00 +0300853 unsigned int div = mcasp->sysclk_freq / bclk_freq;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200854 if (mcasp->sysclk_freq % bclk_freq != 0) {
Jyri Sarha09298782014-06-13 12:50:00 +0300855 if (((mcasp->sysclk_freq / div) - bclk_freq) >
856 (bclk_freq - (mcasp->sysclk_freq / (div+1))))
857 div++;
858 dev_warn(mcasp->dev,
859 "Inaccurate BCLK: %u Hz / %u != %u Hz\n",
860 mcasp->sysclk_freq, div, bclk_freq);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200861 }
Jyri Sarha88135432014-08-06 16:47:16 +0300862 __davinci_mcasp_set_clkdiv(cpu_dai, 1, div, 0);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200863 }
864
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300865 ret = mcasp_common_hw_param(mcasp, substream->stream,
866 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +0200867 if (ret)
868 return ret;
869
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200870 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Daniel Mack64792852014-03-27 11:27:40 +0100871 ret = mcasp_dit_hw_param(mcasp, params_rate(params));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400872 else
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200873 ret = mcasp_i2s_hw_param(mcasp, substream->stream,
874 channels);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200875
876 if (ret)
877 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400878
879 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400880 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400881 case SNDRV_PCM_FORMAT_S8:
882 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100883 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400884 break;
885
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400886 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400887 case SNDRV_PCM_FORMAT_S16_LE:
888 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100889 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400890 break;
891
Daniel Mack21eb24d2012-10-09 09:35:16 +0200892 case SNDRV_PCM_FORMAT_U24_3LE:
893 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200894 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100895 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200896 break;
897
Daniel Mack6b7fa012012-10-09 11:56:40 +0200898 case SNDRV_PCM_FORMAT_U24_LE:
899 case SNDRV_PCM_FORMAT_S24_LE:
Peter Ujfalusi182bef82014-06-26 08:09:24 +0300900 dma_params->data_type = 4;
901 word_length = 24;
902 break;
903
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400904 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400905 case SNDRV_PCM_FORMAT_S32_LE:
906 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100907 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400908 break;
909
910 default:
911 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
912 return -EINVAL;
913 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400914
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300915 if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400916 dma_params->acnt = 4;
917 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400918 dma_params->acnt = dma_params->data_type;
919
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200920 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400921
Peter Ujfalusi11277832014-11-10 12:32:16 +0200922 if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE)
923 mcasp->channels = channels;
924
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400925 return 0;
926}
927
928static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
929 int cmd, struct snd_soc_dai *cpu_dai)
930{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200931 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400932 int ret = 0;
933
934 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400935 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530936 case SNDRV_PCM_TRIGGER_START:
937 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200938 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400939 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400940 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530941 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400942 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200943 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400944 break;
945
946 default:
947 ret = -EINVAL;
948 }
949
950 return ret;
951}
952
Peter Ujfalusi11277832014-11-10 12:32:16 +0200953static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
954 struct snd_soc_dai *cpu_dai)
955{
956 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
957 u32 max_channels = 0;
958 int i, dir;
959
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200960 mcasp->substreams[substream->stream] = substream;
961
Peter Ujfalusi11277832014-11-10 12:32:16 +0200962 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
963 return 0;
964
965 /*
966 * Limit the maximum allowed channels for the first stream:
967 * number of serializers for the direction * tdm slots per serializer
968 */
969 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
970 dir = TX_MODE;
971 else
972 dir = RX_MODE;
973
974 for (i = 0; i < mcasp->num_serializer; i++) {
975 if (mcasp->serial_dir[i] == dir)
976 max_channels++;
977 }
978 max_channels *= mcasp->tdm_slots;
979 /*
980 * If the already active stream has less channels than the calculated
981 * limnit based on the seirializers * tdm_slots, we need to use that as
982 * a constraint for the second stream.
983 * Otherwise (first stream or less allowed channels) we use the
984 * calculated constraint.
985 */
986 if (mcasp->channels && mcasp->channels < max_channels)
987 max_channels = mcasp->channels;
988
989 snd_pcm_hw_constraint_minmax(substream->runtime,
990 SNDRV_PCM_HW_PARAM_CHANNELS,
991 2, max_channels);
992 return 0;
993}
994
995static void davinci_mcasp_shutdown(struct snd_pcm_substream *substream,
996 struct snd_soc_dai *cpu_dai)
997{
998 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
999
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001000 mcasp->substreams[substream->stream] = NULL;
1001
Peter Ujfalusi11277832014-11-10 12:32:16 +02001002 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
1003 return;
1004
1005 if (!cpu_dai->active)
1006 mcasp->channels = 0;
1007}
1008
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01001009static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Peter Ujfalusi11277832014-11-10 12:32:16 +02001010 .startup = davinci_mcasp_startup,
1011 .shutdown = davinci_mcasp_shutdown,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001012 .trigger = davinci_mcasp_trigger,
1013 .hw_params = davinci_mcasp_hw_params,
1014 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +02001015 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +02001016 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001017};
1018
Peter Ujfalusid5902f62014-04-01 15:55:07 +03001019static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
1020{
1021 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
1022
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03001023 if (mcasp->version >= MCASP_VERSION_3) {
Peter Ujfalusid5902f62014-04-01 15:55:07 +03001024 /* Using dmaengine PCM */
1025 dai->playback_dma_data =
1026 &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
1027 dai->capture_dma_data =
1028 &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
1029 } else {
1030 /* Using davinci-pcm */
1031 dai->playback_dma_data = mcasp->dma_params;
1032 dai->capture_dma_data = mcasp->dma_params;
1033 }
1034
1035 return 0;
1036}
1037
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001038#ifdef CONFIG_PM_SLEEP
1039static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
1040{
1041 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +02001042 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001043 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001044 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001045
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001046 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
1047 context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001048
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001049 if (mcasp->txnumevt) {
1050 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
1051 context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
1052 }
1053 if (mcasp->rxnumevt) {
1054 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
1055 context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
1056 }
1057
1058 for (i = 0; i < mcasp->num_serializer; i++)
1059 context->xrsr_regs[i] = mcasp_get_reg(mcasp,
1060 DAVINCI_MCASP_XRSRCTL_REG(i));
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001061
1062 return 0;
1063}
1064
1065static int davinci_mcasp_resume(struct snd_soc_dai *dai)
1066{
1067 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +02001068 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001069 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001070 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001071
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001072 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
1073 mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001074
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001075 if (mcasp->txnumevt) {
1076 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
1077 mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
1078 }
1079 if (mcasp->rxnumevt) {
1080 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
1081 mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
1082 }
1083
1084 for (i = 0; i < mcasp->num_serializer; i++)
1085 mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
1086 context->xrsr_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001087
1088 return 0;
1089}
1090#else
1091#define davinci_mcasp_suspend NULL
1092#define davinci_mcasp_resume NULL
1093#endif
1094
Peter Ujfalusied29cd52013-11-14 11:35:22 +02001095#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
1096
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001097#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
1098 SNDRV_PCM_FMTBIT_U8 | \
1099 SNDRV_PCM_FMTBIT_S16_LE | \
1100 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +02001101 SNDRV_PCM_FMTBIT_S24_LE | \
1102 SNDRV_PCM_FMTBIT_U24_LE | \
1103 SNDRV_PCM_FMTBIT_S24_3LE | \
1104 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001105 SNDRV_PCM_FMTBIT_S32_LE | \
1106 SNDRV_PCM_FMTBIT_U32_LE)
1107
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001108static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001109 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001110 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f62014-04-01 15:55:07 +03001111 .probe = davinci_mcasp_dai_probe,
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001112 .suspend = davinci_mcasp_suspend,
1113 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001114 .playback = {
1115 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +01001116 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001117 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001118 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001119 },
1120 .capture = {
1121 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +01001122 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001123 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001124 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001125 },
1126 .ops = &davinci_mcasp_dai_ops,
1127
1128 },
1129 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +02001130 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f62014-04-01 15:55:07 +03001131 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001132 .playback = {
1133 .channels_min = 1,
1134 .channels_max = 384,
1135 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001136 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001137 },
1138 .ops = &davinci_mcasp_dai_ops,
1139 },
1140
1141};
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001142
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001143static const struct snd_soc_component_driver davinci_mcasp_component = {
1144 .name = "davinci-mcasp",
1145};
1146
Jyri Sarha256ba182013-10-18 18:37:42 +03001147/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001148static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001149 .tx_dma_offset = 0x400,
1150 .rx_dma_offset = 0x400,
1151 .asp_chan_q = EVENTQ_0,
1152 .version = MCASP_VERSION_1,
1153};
1154
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001155static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001156 .tx_dma_offset = 0x2000,
1157 .rx_dma_offset = 0x2000,
1158 .asp_chan_q = EVENTQ_0,
1159 .version = MCASP_VERSION_2,
1160};
1161
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001162static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001163 .tx_dma_offset = 0,
1164 .rx_dma_offset = 0,
1165 .asp_chan_q = EVENTQ_0,
1166 .version = MCASP_VERSION_3,
1167};
1168
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001169static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001170 .tx_dma_offset = 0x200,
1171 .rx_dma_offset = 0x284,
1172 .asp_chan_q = EVENTQ_0,
1173 .version = MCASP_VERSION_4,
1174};
1175
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301176static const struct of_device_id mcasp_dt_ids[] = {
1177 {
1178 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001179 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301180 },
1181 {
1182 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001183 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301184 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301185 {
Jyri Sarha3af9e032013-10-18 18:37:44 +03001186 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +02001187 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301188 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001189 {
1190 .compatible = "ti,dra7-mcasp-audio",
1191 .data = &dra7_mcasp_pdata,
1192 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301193 { /* sentinel */ }
1194};
1195MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
1196
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001197static int mcasp_reparent_fck(struct platform_device *pdev)
1198{
1199 struct device_node *node = pdev->dev.of_node;
1200 struct clk *gfclk, *parent_clk;
1201 const char *parent_name;
1202 int ret;
1203
1204 if (!node)
1205 return 0;
1206
1207 parent_name = of_get_property(node, "fck_parent", NULL);
1208 if (!parent_name)
1209 return 0;
1210
1211 gfclk = clk_get(&pdev->dev, "fck");
1212 if (IS_ERR(gfclk)) {
1213 dev_err(&pdev->dev, "failed to get fck\n");
1214 return PTR_ERR(gfclk);
1215 }
1216
1217 parent_clk = clk_get(NULL, parent_name);
1218 if (IS_ERR(parent_clk)) {
1219 dev_err(&pdev->dev, "failed to get parent clock\n");
1220 ret = PTR_ERR(parent_clk);
1221 goto err1;
1222 }
1223
1224 ret = clk_set_parent(gfclk, parent_clk);
1225 if (ret) {
1226 dev_err(&pdev->dev, "failed to reparent fck\n");
1227 goto err2;
1228 }
1229
1230err2:
1231 clk_put(parent_clk);
1232err1:
1233 clk_put(gfclk);
1234 return ret;
1235}
1236
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001237static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301238 struct platform_device *pdev)
1239{
1240 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001241 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301242 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +05301243 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001244 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301245
1246 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301247 u32 val;
1248 int i, ret = 0;
1249
1250 if (pdev->dev.platform_data) {
1251 pdata = pdev->dev.platform_data;
1252 return pdata;
1253 } else if (match) {
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001254 pdata = (struct davinci_mcasp_pdata*) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301255 } else {
1256 /* control shouldn't reach here. something is wrong */
1257 ret = -EINVAL;
1258 goto nodata;
1259 }
1260
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301261 ret = of_property_read_u32(np, "op-mode", &val);
1262 if (ret >= 0)
1263 pdata->op_mode = val;
1264
1265 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +01001266 if (ret >= 0) {
1267 if (val < 2 || val > 32) {
1268 dev_err(&pdev->dev,
1269 "tdm-slots must be in rage [2-32]\n");
1270 ret = -EINVAL;
1271 goto nodata;
1272 }
1273
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301274 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001275 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301276
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301277 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1278 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301279 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001280 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1281 (sizeof(*of_serial_dir) * val),
1282 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301283 if (!of_serial_dir) {
1284 ret = -ENOMEM;
1285 goto nodata;
1286 }
1287
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001288 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301289 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1290
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001291 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301292 pdata->serial_dir = of_serial_dir;
1293 }
1294
Jyri Sarha4023fe62013-10-18 18:37:43 +03001295 ret = of_property_match_string(np, "dma-names", "tx");
1296 if (ret < 0)
1297 goto nodata;
1298
1299 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1300 &dma_spec);
1301 if (ret < 0)
1302 goto nodata;
1303
1304 pdata->tx_dma_channel = dma_spec.args[0];
1305
1306 ret = of_property_match_string(np, "dma-names", "rx");
1307 if (ret < 0)
1308 goto nodata;
1309
1310 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1311 &dma_spec);
1312 if (ret < 0)
1313 goto nodata;
1314
1315 pdata->rx_dma_channel = dma_spec.args[0];
1316
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301317 ret = of_property_read_u32(np, "tx-num-evt", &val);
1318 if (ret >= 0)
1319 pdata->txnumevt = val;
1320
1321 ret = of_property_read_u32(np, "rx-num-evt", &val);
1322 if (ret >= 0)
1323 pdata->rxnumevt = val;
1324
1325 ret = of_property_read_u32(np, "sram-size-playback", &val);
1326 if (ret >= 0)
1327 pdata->sram_size_playback = val;
1328
1329 ret = of_property_read_u32(np, "sram-size-capture", &val);
1330 if (ret >= 0)
1331 pdata->sram_size_capture = val;
1332
1333 return pdata;
1334
1335nodata:
1336 if (ret < 0) {
1337 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1338 ret);
1339 pdata = NULL;
1340 }
1341 return pdata;
1342}
1343
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001344static int davinci_mcasp_probe(struct platform_device *pdev)
1345{
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001346 struct davinci_pcm_dma_params *dma_params;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001347 struct snd_dmaengine_dai_dma_data *dma_data;
Jyri Sarha256ba182013-10-18 18:37:42 +03001348 struct resource *mem, *ioarea, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001349 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001350 struct davinci_mcasp *mcasp;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001351 char *irq_name;
1352 int irq;
Julia Lawall96d31e22011-12-29 17:51:21 +01001353 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001354
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301355 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1356 dev_err(&pdev->dev, "No platform data supplied\n");
1357 return -EINVAL;
1358 }
1359
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001360 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001361 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001362 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001363 return -ENOMEM;
1364
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301365 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1366 if (!pdata) {
1367 dev_err(&pdev->dev, "no platform data\n");
1368 return -EINVAL;
1369 }
1370
Jyri Sarha256ba182013-10-18 18:37:42 +03001371 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001372 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001373 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001374 "\"mpu\" mem resource not found, using index 0\n");
1375 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1376 if (!mem) {
1377 dev_err(&pdev->dev, "no mem resource?\n");
1378 return -ENODEV;
1379 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001380 }
1381
Julia Lawall96d31e22011-12-29 17:51:21 +01001382 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301383 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001384 if (!ioarea) {
1385 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001386 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001387 }
1388
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301389 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001390
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301391 ret = pm_runtime_get_sync(&pdev->dev);
1392 if (IS_ERR_VALUE(ret)) {
1393 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
1394 return ret;
1395 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001396
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001397 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
1398 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301399 dev_err(&pdev->dev, "ioremap failed\n");
1400 ret = -ENOMEM;
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001401 goto err;
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301402 }
1403
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001404 mcasp->op_mode = pdata->op_mode;
Peter Ujfalusi1a5923d2014-11-10 12:32:15 +02001405 /* sanity check for tdm slots parameter */
1406 if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
1407 if (pdata->tdm_slots < 2) {
1408 dev_err(&pdev->dev, "invalid tdm slots: %d\n",
1409 pdata->tdm_slots);
1410 mcasp->tdm_slots = 2;
1411 } else if (pdata->tdm_slots > 32) {
1412 dev_err(&pdev->dev, "invalid tdm slots: %d\n",
1413 pdata->tdm_slots);
1414 mcasp->tdm_slots = 32;
1415 } else {
1416 mcasp->tdm_slots = pdata->tdm_slots;
1417 }
1418 }
1419
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001420 mcasp->num_serializer = pdata->num_serializer;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001421#ifdef CONFIG_PM_SLEEP
1422 mcasp->context.xrsr_regs = devm_kzalloc(&pdev->dev,
1423 sizeof(u32) * mcasp->num_serializer,
1424 GFP_KERNEL);
1425#endif
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001426 mcasp->serial_dir = pdata->serial_dir;
1427 mcasp->version = pdata->version;
1428 mcasp->txnumevt = pdata->txnumevt;
1429 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001430
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001431 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001432
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001433 irq = platform_get_irq_byname(pdev, "rx");
1434 if (irq >= 0) {
1435 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_rx\n",
1436 dev_name(&pdev->dev));
1437 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1438 davinci_mcasp_rx_irq_handler,
1439 IRQF_ONESHOT, irq_name, mcasp);
1440 if (ret) {
1441 dev_err(&pdev->dev, "RX IRQ request failed\n");
1442 goto err;
1443 }
1444
1445 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
1446 }
1447
1448 irq = platform_get_irq_byname(pdev, "tx");
1449 if (irq >= 0) {
1450 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_tx\n",
1451 dev_name(&pdev->dev));
1452 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1453 davinci_mcasp_tx_irq_handler,
1454 IRQF_ONESHOT, irq_name, mcasp);
1455 if (ret) {
1456 dev_err(&pdev->dev, "TX IRQ request failed\n");
1457 goto err;
1458 }
1459
1460 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
1461 }
1462
Jyri Sarha256ba182013-10-18 18:37:42 +03001463 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001464 if (dat)
1465 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001466
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001467 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001468 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001469 dma_params->asp_chan_q = pdata->asp_chan_q;
1470 dma_params->ram_chan_q = pdata->ram_chan_q;
1471 dma_params->sram_pool = pdata->sram_pool;
1472 dma_params->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001473 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001474 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001475 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001476 dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001477
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001478 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001479 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001480
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001481 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001482 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001483 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001484 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001485 dma_params->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001486
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001487 /* dmaengine filter data for DT and non-DT boot */
1488 if (pdev->dev.of_node)
1489 dma_data->filter_data = "tx";
1490 else
1491 dma_data->filter_data = &dma_params->channel;
1492
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001493 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001494 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001495 dma_params->asp_chan_q = pdata->asp_chan_q;
1496 dma_params->ram_chan_q = pdata->ram_chan_q;
1497 dma_params->sram_pool = pdata->sram_pool;
1498 dma_params->sram_size = pdata->sram_size_capture;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001499 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001500 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001501 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001502 dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001503
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001504 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001505 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001506
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001507 if (mcasp->version < MCASP_VERSION_3) {
1508 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001509 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001510 mcasp->dat_port = true;
1511 } else {
1512 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1513 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001514
1515 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001516 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001517 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001518 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001519 dma_params->channel = pdata->rx_dma_channel;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001520
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001521 /* dmaengine filter data for DT and non-DT boot */
1522 if (pdev->dev.of_node)
1523 dma_data->filter_data = "rx";
1524 else
1525 dma_data->filter_data = &dma_params->channel;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001526
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001527 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001528
1529 mcasp_reparent_fck(pdev);
1530
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001531 ret = devm_snd_soc_register_component(&pdev->dev,
1532 &davinci_mcasp_component,
1533 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001534
1535 if (ret != 0)
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001536 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301537
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001538 switch (mcasp->version) {
Jyri Sarha7f28f352014-06-13 12:49:59 +03001539#if IS_BUILTIN(CONFIG_SND_DAVINCI_SOC) || \
1540 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1541 IS_MODULE(CONFIG_SND_DAVINCI_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001542 case MCASP_VERSION_1:
1543 case MCASP_VERSION_2:
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001544 ret = davinci_soc_platform_register(&pdev->dev);
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001545 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001546#endif
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03001547#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
1548 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1549 IS_MODULE(CONFIG_SND_EDMA_SOC))
1550 case MCASP_VERSION_3:
1551 ret = edma_pcm_platform_register(&pdev->dev);
1552 break;
1553#endif
Jyri Sarha7f28f352014-06-13 12:49:59 +03001554#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
1555 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1556 IS_MODULE(CONFIG_SND_OMAP_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001557 case MCASP_VERSION_4:
1558 ret = omap_pcm_platform_register(&pdev->dev);
1559 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001560#endif
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001561 default:
1562 dev_err(&pdev->dev, "Invalid McASP version: %d\n",
1563 mcasp->version);
1564 ret = -EINVAL;
1565 break;
1566 }
1567
1568 if (ret) {
1569 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001570 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301571 }
1572
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001573 return 0;
1574
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001575err:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301576 pm_runtime_put_sync(&pdev->dev);
1577 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001578 return ret;
1579}
1580
1581static int davinci_mcasp_remove(struct platform_device *pdev)
1582{
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301583 pm_runtime_put_sync(&pdev->dev);
1584 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001585
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001586 return 0;
1587}
1588
1589static struct platform_driver davinci_mcasp_driver = {
1590 .probe = davinci_mcasp_probe,
1591 .remove = davinci_mcasp_remove,
1592 .driver = {
1593 .name = "davinci-mcasp",
1594 .owner = THIS_MODULE,
Sachin Kamatea421eb2013-05-22 16:53:37 +05301595 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001596 },
1597};
1598
Axel Linf9b8a512011-11-25 10:09:27 +08001599module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001600
1601MODULE_AUTHOR("Steve Chen");
1602MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1603MODULE_LICENSE("GPL");