blob: 0289adcb6efb8dbc1f718a4e38a867afba414cfc [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/id.c
3 *
4 * OMAP2 CPU identification code
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
Nishant Kamate49c4d22011-02-17 09:55:03 -08009 * Copyright (C) 2009-11 Texas Instruments
Santosh Shilimkar44169072009-05-28 14:16:04 -070010 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
Tony Lindgren1dbae812005-11-10 14:26:51 +000017#include <linux/module.h>
18#include <linux/kernel.h>
19#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010020#include <linux/io.h>
Ruslan Bilovol6770b212013-02-14 13:55:24 +020021#include <linux/slab.h>
22
23#ifdef CONFIG_SOC_BUS
24#include <linux/sys_soc.h>
25#endif
Tony Lindgren1dbae812005-11-10 14:26:51 +000026
Russell King0ba8b9b2008-08-10 18:08:10 +010027#include <asm/cputype.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000028
Tony Lindgren4e653312011-11-10 22:45:17 +010029#include "common.h"
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080030
Tony Lindgren4952af42012-09-19 10:33:40 -070031#include "id.h"
Kan-Ru Chen2e130fc2010-08-02 14:21:41 +030032
Tony Lindgrendbc04162012-08-31 10:59:07 -070033#include "soc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060034#include "control.h"
35
Ivan Khoronzhuk42a1cc92012-11-14 12:10:37 -080036#define OMAP4_SILICON_TYPE_STANDARD 0x01
37#define OMAP4_SILICON_TYPE_PERFORMANCE 0x02
38
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +020039#define OMAP_SOC_MAX_NAME_LENGTH 16
40
Lauri Leukkunen84a34342008-12-10 17:36:31 -080041static unsigned int omap_revision;
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +020042static char soc_name[OMAP_SOC_MAX_NAME_LENGTH];
43static char soc_rev[OMAP_SOC_MAX_NAME_LENGTH];
Aneesh Vcc0170b2011-07-02 08:00:22 +053044u32 omap_features;
Lauri Leukkunen84a34342008-12-10 17:36:31 -080045
46unsigned int omap_rev(void)
47{
48 return omap_revision;
49}
50EXPORT_SYMBOL(omap_rev);
Paul Walmsley097c5842008-07-03 12:24:45 +030051
Kevin Hilman8e25ad92009-06-23 13:30:23 +030052int omap_type(void)
53{
54 u32 val = 0;
55
Felipe Balbiedeae652009-11-22 10:11:24 -080056 if (cpu_is_omap24xx()) {
Kevin Hilman8e25ad92009-06-23 13:30:23 +030057 val = omap_ctrl_readl(OMAP24XX_CONTROL_STATUS);
Afzal Mohammed49cc4852013-05-27 20:06:33 +053058 } else if (soc_is_am33xx() || soc_is_am43xx()) {
Afzal Mohammedfb3cfb12012-03-05 16:11:01 -080059 val = omap_ctrl_readl(AM33XX_CONTROL_STATUS);
Felipe Balbiedeae652009-11-22 10:11:24 -080060 } else if (cpu_is_omap34xx()) {
Kevin Hilman8e25ad92009-06-23 13:30:23 +030061 val = omap_ctrl_readl(OMAP343X_CONTROL_STATUS);
Santosh Shilimkar737daa02010-02-18 08:59:10 +000062 } else if (cpu_is_omap44xx()) {
Santosh Shilimkardcf5ef32010-09-27 14:02:58 -060063 val = omap_ctrl_readl(OMAP4_CTRL_MODULE_CORE_STATUS);
R Sricharan68522152013-02-06 20:25:40 +053064 } else if (soc_is_omap54xx() || soc_is_dra7xx()) {
R Sricharanb13e80a2012-04-19 17:42:19 +053065 val = omap_ctrl_readl(OMAP5XXX_CONTROL_STATUS);
66 val &= OMAP5_DEVICETYPE_MASK;
67 val >>= 6;
68 goto out;
Felipe Balbiedeae652009-11-22 10:11:24 -080069 } else {
Kevin Hilman8e25ad92009-06-23 13:30:23 +030070 pr_err("Cannot detect omap type!\n");
71 goto out;
72 }
73
74 val &= OMAP2_DEVICETYPE_MASK;
75 val >>= 8;
76
77out:
78 return val;
79}
80EXPORT_SYMBOL(omap_type);
81
82
Tony Lindgrena8823142008-12-10 17:36:30 -080083/*----------------------------------------------------------------------------*/
Paul Walmsley097c5842008-07-03 12:24:45 +030084
Tony Lindgrena8823142008-12-10 17:36:30 -080085#define OMAP_TAP_IDCODE 0x0204
86#define OMAP_TAP_DIE_ID_0 0x0218
87#define OMAP_TAP_DIE_ID_1 0x021C
88#define OMAP_TAP_DIE_ID_2 0x0220
89#define OMAP_TAP_DIE_ID_3 0x0224
Paul Walmsley097c5842008-07-03 12:24:45 +030090
Andy Greenb235e002011-03-12 22:50:54 +000091#define OMAP_TAP_DIE_ID_44XX_0 0x0200
92#define OMAP_TAP_DIE_ID_44XX_1 0x0208
93#define OMAP_TAP_DIE_ID_44XX_2 0x020c
94#define OMAP_TAP_DIE_ID_44XX_3 0x0210
95
Tony Lindgrena8823142008-12-10 17:36:30 -080096#define read_tap_reg(reg) __raw_readl(tap_base + (reg))
Tony Lindgren0e564842008-10-06 15:49:16 +030097
Tony Lindgrena8823142008-12-10 17:36:30 -080098struct omap_id {
99 u16 hawkeye; /* Silicon type (Hawkeye id) */
100 u8 dev; /* Device type from production_id reg */
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800101 u32 type; /* Combined type id copied to omap_revision */
Tony Lindgrena8823142008-12-10 17:36:30 -0800102};
Tony Lindgren0e564842008-10-06 15:49:16 +0300103
Tony Lindgrena8823142008-12-10 17:36:30 -0800104/* Register values to detect the OMAP version */
105static struct omap_id omap_ids[] __initdata = {
106 { .hawkeye = 0xb5d9, .dev = 0x0, .type = 0x24200024 },
107 { .hawkeye = 0xb5d9, .dev = 0x1, .type = 0x24201024 },
108 { .hawkeye = 0xb5d9, .dev = 0x2, .type = 0x24202024 },
109 { .hawkeye = 0xb5d9, .dev = 0x4, .type = 0x24220024 },
110 { .hawkeye = 0xb5d9, .dev = 0x8, .type = 0x24230024 },
111 { .hawkeye = 0xb68a, .dev = 0x0, .type = 0x24300024 },
112};
Paul Walmsley097c5842008-07-03 12:24:45 +0300113
Tony Lindgrena8823142008-12-10 17:36:30 -0800114static void __iomem *tap_base;
115static u16 tap_prod_id;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000116
Kan-Ru Chen2e130fc2010-08-02 14:21:41 +0300117void omap_get_die_id(struct omap_die_id *odi)
118{
R Sricharan68522152013-02-06 20:25:40 +0530119 if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
Andy Greenb235e002011-03-12 22:50:54 +0000120 odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_0);
121 odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_1);
122 odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_2);
123 odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_3);
124
125 return;
126 }
Kan-Ru Chen2e130fc2010-08-02 14:21:41 +0300127 odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_0);
128 odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_1);
129 odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_2);
130 odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_3);
131}
132
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530133void __init omap2xxx_check_revision(void)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000134{
135 int i, j;
Tony Lindgrena8823142008-12-10 17:36:30 -0800136 u32 idcode, prod_id;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000137 u16 hawkeye;
Tony Lindgrena8823142008-12-10 17:36:30 -0800138 u8 dev_type, rev;
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300139 struct omap_die_id odi;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000140
141 idcode = read_tap_reg(OMAP_TAP_IDCODE);
Tony Lindgren0e564842008-10-06 15:49:16 +0300142 prod_id = read_tap_reg(tap_prod_id);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000143 hawkeye = (idcode >> 12) & 0xffff;
144 rev = (idcode >> 28) & 0x0f;
145 dev_type = (prod_id >> 16) & 0x0f;
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300146 omap_get_die_id(&odi);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000147
Paul Walmsley097c5842008-07-03 12:24:45 +0300148 pr_debug("OMAP_TAP_IDCODE 0x%08x REV %i HAWKEYE 0x%04x MANF %03x\n",
149 idcode, rev, hawkeye, (idcode >> 1) & 0x7ff);
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300150 pr_debug("OMAP_TAP_DIE_ID_0: 0x%08x\n", odi.id_0);
Paul Walmsley097c5842008-07-03 12:24:45 +0300151 pr_debug("OMAP_TAP_DIE_ID_1: 0x%08x DEV_REV: %i\n",
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300152 odi.id_1, (odi.id_1 >> 28) & 0xf);
153 pr_debug("OMAP_TAP_DIE_ID_2: 0x%08x\n", odi.id_2);
154 pr_debug("OMAP_TAP_DIE_ID_3: 0x%08x\n", odi.id_3);
Paul Walmsley097c5842008-07-03 12:24:45 +0300155 pr_debug("OMAP_TAP_PROD_ID_0: 0x%08x DEV_TYPE: %i\n",
156 prod_id, dev_type);
157
Tony Lindgren1dbae812005-11-10 14:26:51 +0000158 /* Check hawkeye ids */
159 for (i = 0; i < ARRAY_SIZE(omap_ids); i++) {
160 if (hawkeye == omap_ids[i].hawkeye)
161 break;
162 }
163
164 if (i == ARRAY_SIZE(omap_ids)) {
165 printk(KERN_ERR "Unknown OMAP CPU id\n");
166 return;
167 }
168
169 for (j = i; j < ARRAY_SIZE(omap_ids); j++) {
170 if (dev_type == omap_ids[j].dev)
171 break;
172 }
173
174 if (j == ARRAY_SIZE(omap_ids)) {
Paul Walmsley7852ec02012-07-26 00:54:26 -0600175 pr_err("Unknown OMAP device type. Handling it as OMAP%04x\n",
176 omap_ids[i].type >> 16);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000177 j = i;
178 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000179
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200180 sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
181 sprintf(soc_rev, "ES%x", (omap_rev() >> 12) & 0xf);
182
183 pr_info("%s", soc_name);
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800184 if ((omap_rev() >> 8) & 0x0f)
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200185 pr_info("%s", soc_rev);
Paul Walmsley097c5842008-07-03 12:24:45 +0300186 pr_info("\n");
Tony Lindgren1dbae812005-11-10 14:26:51 +0000187}
188
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530189#define OMAP3_SHOW_FEATURE(feat) \
190 if (omap3_has_ ##feat()) \
191 printk(#feat" ");
192
193static void __init omap3_cpuinfo(void)
194{
195 const char *cpu_name;
196
197 /*
198 * OMAP3430 and OMAP3530 are assumed to be same.
199 *
200 * OMAP3525, OMAP3515 and OMAP3503 can be detected only based
201 * on available features. Upon detection, update the CPU id
202 * and CPU class bits.
203 */
204 if (cpu_is_omap3630()) {
205 cpu_name = "OMAP3630";
Kevin Hilman68a88b92012-04-30 16:37:10 -0700206 } else if (soc_is_am35xx()) {
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530207 cpu_name = (omap3_has_sgx()) ? "AM3517" : "AM3505";
208 } else if (cpu_is_ti816x()) {
209 cpu_name = "TI816X";
Vaibhav Hiremath971b8a92012-07-05 08:05:15 -0700210 } else if (soc_is_am335x()) {
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530211 cpu_name = "AM335X";
Afzal Mohammedc04bbaa2013-05-27 20:06:01 +0530212 } else if (soc_is_am437x()) {
213 cpu_name = "AM437x";
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530214 } else if (cpu_is_ti814x()) {
215 cpu_name = "TI814X";
216 } else if (omap3_has_iva() && omap3_has_sgx()) {
217 /* OMAP3430, OMAP3525, OMAP3515, OMAP3503 devices */
218 cpu_name = "OMAP3430/3530";
219 } else if (omap3_has_iva()) {
220 cpu_name = "OMAP3525";
221 } else if (omap3_has_sgx()) {
222 cpu_name = "OMAP3515";
223 } else {
224 cpu_name = "OMAP3503";
225 }
226
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200227 sprintf(soc_name, "%s", cpu_name);
228
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530229 /* Print verbose information */
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200230 pr_info("%s %s (", soc_name, soc_rev);
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530231
232 OMAP3_SHOW_FEATURE(l2cache);
233 OMAP3_SHOW_FEATURE(iva);
234 OMAP3_SHOW_FEATURE(sgx);
235 OMAP3_SHOW_FEATURE(neon);
236 OMAP3_SHOW_FEATURE(isp);
237 OMAP3_SHOW_FEATURE(192mhz_clk);
238
239 printk(")\n");
240}
241
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800242#define OMAP3_CHECK_FEATURE(status,feat) \
243 if (((status & OMAP3_ ##feat## _MASK) \
244 >> OMAP3_ ##feat## _SHIFT) != FEAT_ ##feat## _NONE) { \
Aneesh Vcc0170b2011-07-02 08:00:22 +0530245 omap_features |= OMAP3_HAS_ ##feat; \
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800246 }
247
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530248void __init omap3xxx_check_features(void)
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800249{
250 u32 status;
251
Aneesh Vcc0170b2011-07-02 08:00:22 +0530252 omap_features = 0;
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800253
254 status = omap_ctrl_readl(OMAP3_CONTROL_OMAP_STATUS);
255
256 OMAP3_CHECK_FEATURE(status, L2CACHE);
257 OMAP3_CHECK_FEATURE(status, IVA);
258 OMAP3_CHECK_FEATURE(status, SGX);
259 OMAP3_CHECK_FEATURE(status, NEON);
260 OMAP3_CHECK_FEATURE(status, ISP);
Vishwanath BS7356f0b2010-02-22 22:09:10 -0700261 if (cpu_is_omap3630())
Aneesh Vcc0170b2011-07-02 08:00:22 +0530262 omap_features |= OMAP3_HAS_192MHZ_CLK;
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600263 if (cpu_is_omap3430() || cpu_is_omap3630())
Aneesh Vcc0170b2011-07-02 08:00:22 +0530264 omap_features |= OMAP3_HAS_IO_WAKEUP;
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600265 if (cpu_is_omap3630() || omap_rev() == OMAP3430_REV_ES3_1 ||
266 omap_rev() == OMAP3430_REV_ES3_1_2)
267 omap_features |= OMAP3_HAS_IO_CHAIN_CTRL;
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800268
Aneesh Vcc0170b2011-07-02 08:00:22 +0530269 omap_features |= OMAP3_HAS_SDRC;
Hemant Pedanekar01001712011-02-16 08:31:39 -0800270
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800271 /*
Mark A. Greer1ce02992012-04-30 16:57:09 -0700272 * am35x fixups:
273 * - The am35x Chip ID register has bits 12, 7:5, and 3:2 marked as
274 * reserved and therefore return 0 when read. Unfortunately,
275 * OMAP3_CHECK_FEATURE() will interpret some of those zeroes to
276 * mean that a feature is present even though it isn't so clear
277 * the incorrectly set feature bits.
278 */
279 if (soc_is_am35xx())
280 omap_features &= ~(OMAP3_HAS_IVA | OMAP3_HAS_ISP);
281
282 /*
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800283 * TODO: Get additional info (where applicable)
284 * e.g. Size of L2 cache.
285 */
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530286
287 omap3_cpuinfo();
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800288}
289
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530290void __init omap4xxx_check_features(void)
Aneesh Vcc0170b2011-07-02 08:00:22 +0530291{
292 u32 si_type;
293
Ivan Khoronzhuk42a1cc92012-11-14 12:10:37 -0800294 si_type =
295 (read_tap_reg(OMAP4_CTRL_MODULE_CORE_STD_FUSE_PROD_ID_1) >> 16) & 0x03;
Aneesh Vcc0170b2011-07-02 08:00:22 +0530296
Ivan Khoronzhuk42a1cc92012-11-14 12:10:37 -0800297 if (si_type == OMAP4_SILICON_TYPE_PERFORMANCE)
298 omap_features = OMAP4_HAS_PERF_SILICON;
Aneesh Vcc0170b2011-07-02 08:00:22 +0530299}
300
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530301void __init ti81xx_check_features(void)
Hemant Pedanekar01001712011-02-16 08:31:39 -0800302{
Aneesh Vcc0170b2011-07-02 08:00:22 +0530303 omap_features = OMAP3_HAS_NEON;
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530304 omap3_cpuinfo();
Hemant Pedanekar01001712011-02-16 08:31:39 -0800305}
306
Vaibhav Hiremath7bcad172013-05-17 15:43:41 +0530307void __init am33xx_check_features(void)
308{
309 u32 status;
310
311 omap_features = OMAP3_HAS_NEON;
312
313 status = omap_ctrl_readl(AM33XX_DEV_FEATURE);
314 if (status & AM33XX_SGX_MASK)
315 omap_features |= OMAP3_HAS_SGX;
316
317 omap3_cpuinfo();
318}
319
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530320void __init omap3xxx_check_revision(void)
Tony Lindgrena8823142008-12-10 17:36:30 -0800321{
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200322 const char *cpu_rev;
Tony Lindgrena8823142008-12-10 17:36:30 -0800323 u32 cpuid, idcode;
324 u16 hawkeye;
325 u8 rev;
Tony Lindgrena8823142008-12-10 17:36:30 -0800326
327 /*
328 * We cannot access revision registers on ES1.0.
329 * If the processor type is Cortex-A8 and the revision is 0x0
330 * it means its Cortex r0p0 which is 3430 ES1.0.
331 */
Uwe Kleine-Königac52e832013-01-30 17:38:21 +0100332 cpuid = read_cpuid_id();
Tony Lindgrena8823142008-12-10 17:36:30 -0800333 if ((((cpuid >> 4) & 0xfff) == 0xc08) && ((cpuid & 0xf) == 0x0)) {
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800334 omap_revision = OMAP3430_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530335 cpu_rev = "1.0";
Sanjeev Premi048f4bd2009-11-22 10:10:54 -0800336 return;
Tony Lindgrena8823142008-12-10 17:36:30 -0800337 }
338
339 /*
340 * Detection for 34xx ES2.0 and above can be done with just
341 * hawkeye and rev. See TRM 1.5.2 Device Identification.
342 * Note that rev does not map directly to our defined processor
343 * revision numbers as ES1.0 uses value 0.
344 */
345 idcode = read_tap_reg(OMAP_TAP_IDCODE);
346 hawkeye = (idcode >> 12) & 0xffff;
347 rev = (idcode >> 28) & 0xff;
348
Nishanth Menon2456a102009-11-22 10:10:56 -0800349 switch (hawkeye) {
350 case 0xb7ae:
351 /* Handle 34xx/35xx devices */
Tony Lindgrena8823142008-12-10 17:36:30 -0800352 switch (rev) {
Sanjeev Premi048f4bd2009-11-22 10:10:54 -0800353 case 0: /* Take care of early samples */
354 case 1:
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800355 omap_revision = OMAP3430_REV_ES2_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530356 cpu_rev = "2.0";
Tony Lindgrena8823142008-12-10 17:36:30 -0800357 break;
358 case 2:
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800359 omap_revision = OMAP3430_REV_ES2_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530360 cpu_rev = "2.1";
Tony Lindgrena8823142008-12-10 17:36:30 -0800361 break;
362 case 3:
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800363 omap_revision = OMAP3430_REV_ES3_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530364 cpu_rev = "3.0";
Tony Lindgrena8823142008-12-10 17:36:30 -0800365 break;
Tony Lindgren187e6882009-01-29 08:57:16 -0800366 case 4:
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800367 omap_revision = OMAP3430_REV_ES3_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530368 cpu_rev = "3.1";
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800369 break;
370 case 7:
Felipe Balbiedeae652009-11-22 10:11:24 -0800371 /* FALLTHROUGH */
Tony Lindgrena8823142008-12-10 17:36:30 -0800372 default:
373 /* Use the latest known revision as default */
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800374 omap_revision = OMAP3430_REV_ES3_1_2;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530375 cpu_rev = "3.1.2";
Tony Lindgrena8823142008-12-10 17:36:30 -0800376 }
Nishanth Menon2456a102009-11-22 10:10:56 -0800377 break;
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800378 case 0xb868:
Paul Walmsley1f1b0352011-09-13 19:52:13 -0600379 /*
380 * Handle OMAP/AM 3505/3517 devices
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800381 *
Paul Walmsley1f1b0352011-09-13 19:52:13 -0600382 * Set the device to be OMAP3517 here. Actual device
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800383 * is identified later based on the features.
384 */
Paul Walmsley9ed2ba72011-09-13 19:52:14 -0600385 switch (rev) {
386 case 0:
Kevin Hilman68a88b92012-04-30 16:37:10 -0700387 omap_revision = AM35XX_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530388 cpu_rev = "1.0";
Paul Walmsley9ed2ba72011-09-13 19:52:14 -0600389 break;
390 case 1:
391 /* FALLTHROUGH */
392 default:
Kevin Hilman68a88b92012-04-30 16:37:10 -0700393 omap_revision = AM35XX_REV_ES1_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530394 cpu_rev = "1.1";
Paul Walmsley9ed2ba72011-09-13 19:52:14 -0600395 }
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800396 break;
Felipe Balbiedeae652009-11-22 10:11:24 -0800397 case 0xb891:
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000398 /* Handle 36xx devices */
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000399
400 switch(rev) {
401 case 0: /* Take care of early samples */
402 omap_revision = OMAP3630_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530403 cpu_rev = "1.0";
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000404 break;
405 case 1:
406 omap_revision = OMAP3630_REV_ES1_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530407 cpu_rev = "1.1";
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000408 break;
409 case 2:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600410 /* FALLTHROUGH */
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000411 default:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600412 omap_revision = OMAP3630_REV_ES1_2;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530413 cpu_rev = "1.2";
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000414 }
Nishanth Menon77c08702010-08-16 09:21:19 +0300415 break;
Hemant Pedanekar01001712011-02-16 08:31:39 -0800416 case 0xb81e:
Hemant Pedanekar01001712011-02-16 08:31:39 -0800417 switch (rev) {
418 case 0:
419 omap_revision = TI8168_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530420 cpu_rev = "1.0";
Hemant Pedanekar01001712011-02-16 08:31:39 -0800421 break;
422 case 1:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600423 omap_revision = TI8168_REV_ES1_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530424 cpu_rev = "1.1";
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600425 break;
Aida Mynzhasovaa5f93d92013-05-30 14:21:01 +0400426 case 2:
427 omap_revision = TI8168_REV_ES2_0;
428 cpu_rev = "2.0";
429 break;
430 case 3:
431 /* FALLTHROUGH */
432 default:
433 omap_revision = TI8168_REV_ES2_1;
434 cpu_rev = "2.1";
Hemant Pedanekar01001712011-02-16 08:31:39 -0800435 }
436 break;
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800437 case 0xb944:
AnilKumar Ch5af044f2013-02-01 15:58:22 +0530438 switch (rev) {
439 case 0:
440 omap_revision = AM335X_REV_ES1_0;
441 cpu_rev = "1.0";
442 break;
443 case 1:
AnilKumar Ch5af044f2013-02-01 15:58:22 +0530444 omap_revision = AM335X_REV_ES2_0;
445 cpu_rev = "2.0";
446 break;
Vaibhav Hiremathd240ef32013-05-08 16:48:02 -0700447 case 2:
448 /* FALLTHROUGH */
449 default:
450 omap_revision = AM335X_REV_ES2_1;
451 cpu_rev = "2.1";
452 break;
AnilKumar Ch5af044f2013-02-01 15:58:22 +0530453 }
Vaibhav Hiremathc2d13552012-01-23 13:26:47 +0530454 break;
Afzal Mohammedc04bbaa2013-05-27 20:06:01 +0530455 case 0xb98c:
456 omap_revision = AM437X_REV_ES1_0;
457 cpu_rev = "1.0";
458 break;
Hemant Pedanekar4390f5b2011-12-13 10:46:45 -0800459 case 0xb8f2:
460 switch (rev) {
461 case 0:
462 /* FALLTHROUGH */
463 case 1:
464 omap_revision = TI8148_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530465 cpu_rev = "1.0";
Hemant Pedanekar4390f5b2011-12-13 10:46:45 -0800466 break;
467 case 2:
468 omap_revision = TI8148_REV_ES2_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530469 cpu_rev = "2.0";
Hemant Pedanekar4390f5b2011-12-13 10:46:45 -0800470 break;
471 case 3:
472 /* FALLTHROUGH */
473 default:
474 omap_revision = TI8148_REV_ES2_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530475 cpu_rev = "2.1";
Hemant Pedanekar4390f5b2011-12-13 10:46:45 -0800476 break;
477 }
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800478 break;
Nishanth Menon2456a102009-11-22 10:10:56 -0800479 default:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600480 /* Unknown default to latest silicon rev as default */
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600481 omap_revision = OMAP3630_REV_ES1_2;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530482 cpu_rev = "1.2";
Paul Walmsley51ec8112011-09-13 19:52:15 -0600483 pr_warn("Warning: unknown chip type; assuming OMAP3630ES1.2\n");
Tony Lindgrena8823142008-12-10 17:36:30 -0800484 }
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200485 sprintf(soc_rev, "ES%s", cpu_rev);
Tony Lindgrena8823142008-12-10 17:36:30 -0800486}
487
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530488void __init omap4xxx_check_revision(void)
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800489{
490 u32 idcode;
491 u16 hawkeye;
492 u8 rev;
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800493
494 /*
495 * The IC rev detection is done with hawkeye and rev.
496 * Note that rev does not map directly to defined processor
497 * revision numbers as ES1.0 uses value 0.
498 */
499 idcode = read_tap_reg(OMAP_TAP_IDCODE);
500 hawkeye = (idcode >> 12) & 0xffff;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800501 rev = (idcode >> 28) & 0xf;
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800502
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530503 /*
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530504 * Few initial 4430 ES2.0 samples IDCODE is same as ES1.0
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530505 * Use ARM register to detect the correct ES version
506 */
Leonid Iziumtsevec023e42011-12-13 10:46:44 -0800507 if (!rev && (hawkeye != 0xb94e) && (hawkeye != 0xb975)) {
Uwe Kleine-Königac52e832013-01-30 17:38:21 +0100508 idcode = read_cpuid_id();
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530509 rev = (idcode & 0xf) - 1;
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800510 }
511
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530512 switch (hawkeye) {
513 case 0xb852:
514 switch (rev) {
515 case 0:
516 omap_revision = OMAP4430_REV_ES1_0;
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530517 break;
518 case 1:
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530519 default:
520 omap_revision = OMAP4430_REV_ES2_0;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800521 }
522 break;
523 case 0xb95c:
524 switch (rev) {
525 case 3:
526 omap_revision = OMAP4430_REV_ES2_1;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800527 break;
528 case 4:
Nishant Kamate49c4d22011-02-17 09:55:03 -0800529 omap_revision = OMAP4430_REV_ES2_2;
David Anders55035c12011-12-13 10:46:44 -0800530 break;
531 case 6:
532 default:
533 omap_revision = OMAP4430_REV_ES2_3;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800534 }
535 break;
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530536 case 0xb94e:
537 switch (rev) {
538 case 0:
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530539 omap_revision = OMAP4460_REV_ES1_0;
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530540 break;
Chris Lalancette33ee0db2012-05-09 09:45:02 -0700541 case 2:
542 default:
543 omap_revision = OMAP4460_REV_ES1_1;
544 break;
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530545 }
546 break;
Leonid Iziumtsevec023e42011-12-13 10:46:44 -0800547 case 0xb975:
548 switch (rev) {
549 case 0:
550 default:
551 omap_revision = OMAP4470_REV_ES1_0;
552 break;
553 }
554 break;
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530555 default:
Nishant Kamate49c4d22011-02-17 09:55:03 -0800556 /* Unknown default to latest silicon rev as default */
David Anders55035c12011-12-13 10:46:44 -0800557 omap_revision = OMAP4430_REV_ES2_3;
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530558 }
559
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200560 sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
561 sprintf(soc_rev, "ES%d.%d", (omap_rev() >> 12) & 0xf,
562 (omap_rev() >> 8) & 0xf);
563 pr_info("%s %s\n", soc_name, soc_rev);
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800564}
565
R Sricharanb13e80a2012-04-19 17:42:19 +0530566void __init omap5xxx_check_revision(void)
567{
568 u32 idcode;
569 u16 hawkeye;
570 u8 rev;
571
572 idcode = read_tap_reg(OMAP_TAP_IDCODE);
573 hawkeye = (idcode >> 12) & 0xffff;
574 rev = (idcode >> 28) & 0xff;
575 switch (hawkeye) {
576 case 0xb942:
577 switch (rev) {
578 case 0:
R Sricharanb13e80a2012-04-19 17:42:19 +0530579 omap_revision = OMAP5430_REV_ES1_0;
Santosh Shilimkar5a898a72013-01-07 19:29:46 +0530580 break;
581 case 1:
582 default:
583 omap_revision = OMAP5430_REV_ES2_0;
R Sricharanb13e80a2012-04-19 17:42:19 +0530584 }
585 break;
586
587 case 0xb998:
588 switch (rev) {
589 case 0:
R Sricharanb13e80a2012-04-19 17:42:19 +0530590 omap_revision = OMAP5432_REV_ES1_0;
Santosh Shilimkar5a898a72013-01-07 19:29:46 +0530591 break;
592 case 1:
593 default:
594 omap_revision = OMAP5432_REV_ES2_0;
R Sricharanb13e80a2012-04-19 17:42:19 +0530595 }
596 break;
597
598 default:
599 /* Unknown default to latest silicon rev as default*/
Santosh Shilimkar5a898a72013-01-07 19:29:46 +0530600 omap_revision = OMAP5430_REV_ES2_0;
R Sricharanb13e80a2012-04-19 17:42:19 +0530601 }
602
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200603 sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
604 sprintf(soc_rev, "ES%d.0", (omap_rev() >> 12) & 0xf);
605
606 pr_info("%s %s\n", soc_name, soc_rev);
R Sricharanb13e80a2012-04-19 17:42:19 +0530607}
608
Tony Lindgrena8823142008-12-10 17:36:30 -0800609/*
610 * Set up things for map_io and processor detection later on. Gets called
611 * pretty much first thing from board init. For multi-omap, this gets
612 * cpu_is_omapxxxx() working accurately enough for map_io. Then we'll try to
613 * detect the exact revision later on in omap2_detect_revision() once map_io
614 * is done.
615 */
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600616void __init omap2_set_globals_tap(u32 class, void __iomem *tap)
Tony Lindgren0e564842008-10-06 15:49:16 +0300617{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600618 omap_revision = class;
619 tap_base = tap;
Tony Lindgren0e564842008-10-06 15:49:16 +0300620
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600621 /* XXX What is this intended to do? */
Tony Lindgrena8823142008-12-10 17:36:30 -0800622 if (cpu_is_omap34xx())
Tony Lindgren0e564842008-10-06 15:49:16 +0300623 tap_prod_id = 0x0210;
624 else
625 tap_prod_id = 0x0208;
626}
Ruslan Bilovol6770b212013-02-14 13:55:24 +0200627
628#ifdef CONFIG_SOC_BUS
629
Sebastian Andrzej Siewior415ab322013-06-06 15:24:38 +0200630static const char * const omap_types[] = {
Ruslan Bilovol6770b212013-02-14 13:55:24 +0200631 [OMAP2_DEVICE_TYPE_TEST] = "TST",
632 [OMAP2_DEVICE_TYPE_EMU] = "EMU",
633 [OMAP2_DEVICE_TYPE_SEC] = "HS",
634 [OMAP2_DEVICE_TYPE_GP] = "GP",
635 [OMAP2_DEVICE_TYPE_BAD] = "BAD",
636};
637
638static const char * __init omap_get_family(void)
639{
640 if (cpu_is_omap24xx())
641 return kasprintf(GFP_KERNEL, "OMAP2");
642 else if (cpu_is_omap34xx())
643 return kasprintf(GFP_KERNEL, "OMAP3");
644 else if (cpu_is_omap44xx())
645 return kasprintf(GFP_KERNEL, "OMAP4");
646 else if (soc_is_omap54xx())
647 return kasprintf(GFP_KERNEL, "OMAP5");
648 else
649 return kasprintf(GFP_KERNEL, "Unknown");
650}
651
652static ssize_t omap_get_type(struct device *dev,
653 struct device_attribute *attr,
654 char *buf)
655{
656 return sprintf(buf, "%s\n", omap_types[omap_type()]);
657}
658
659static struct device_attribute omap_soc_attr =
660 __ATTR(type, S_IRUGO, omap_get_type, NULL);
661
662void __init omap_soc_device_init(void)
663{
664 struct device *parent;
665 struct soc_device *soc_dev;
666 struct soc_device_attribute *soc_dev_attr;
667
668 soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
669 if (!soc_dev_attr)
670 return;
671
672 soc_dev_attr->machine = soc_name;
673 soc_dev_attr->family = omap_get_family();
674 soc_dev_attr->revision = soc_rev;
675
676 soc_dev = soc_device_register(soc_dev_attr);
Tony Lindgrenb1dd11d2013-05-09 08:27:25 -0700677 if (IS_ERR(soc_dev)) {
Ruslan Bilovol6770b212013-02-14 13:55:24 +0200678 kfree(soc_dev_attr);
679 return;
680 }
681
682 parent = soc_device_to_device(soc_dev);
Tony Lindgrenb1dd11d2013-05-09 08:27:25 -0700683 device_create_file(parent, &omap_soc_attr);
Ruslan Bilovol6770b212013-02-14 13:55:24 +0200684}
685#endif /* CONFIG_SOC_BUS */