blob: 9b42c05885507e9cb25aa2115a7ec69d2b955ac3 [file] [log] [blame]
Linus Walleije8689e62010-09-28 15:57:37 +02001/*
2 * Copyright (c) 2006 ARM Ltd.
3 * Copyright (c) 2010 ST-Ericsson SA
4 *
5 * Author: Peter Pearse <peter.pearse@arm.com>
6 * Author: Linus Walleij <linus.walleij@stericsson.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the Free
10 * Software Foundation; either version 2 of the License, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000018 * The full GNU General Public License is in this distribution in the file
19 * called COPYING.
Linus Walleije8689e62010-09-28 15:57:37 +020020 *
21 * Documentation: ARM DDI 0196G == PL080
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000022 * Documentation: ARM DDI 0218E == PL081
Tomasz Figada1b6c02013-08-11 19:59:17 +020023 * Documentation: S3C6410 User's Manual == PL080S
Linus Walleije8689e62010-09-28 15:57:37 +020024 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000025 * PL080 & PL081 both have 16 sets of DMA signals that can be routed to any
26 * channel.
Linus Walleije8689e62010-09-28 15:57:37 +020027 *
28 * The PL080 has 8 channels available for simultaneous use, and the PL081
29 * has only two channels. So on these DMA controllers the number of channels
30 * and the number of incoming DMA signals are two totally different things.
31 * It is usually not possible to theoretically handle all physical signals,
32 * so a multiplexing scheme with possible denial of use is necessary.
33 *
34 * The PL080 has a dual bus master, PL081 has a single master.
35 *
Tomasz Figada1b6c02013-08-11 19:59:17 +020036 * PL080S is a version modified by Samsung and used in S3C64xx SoCs.
37 * It differs in following aspects:
38 * - CH_CONFIG register at different offset,
39 * - separate CH_CONTROL2 register for transfer size,
40 * - bigger maximum transfer size,
41 * - 8-word aligned LLI, instead of 4-word, due to extra CCTL2 word,
42 * - no support for peripheral flow control.
43 *
Linus Walleije8689e62010-09-28 15:57:37 +020044 * Memory to peripheral transfer may be visualized as
45 * Get data from memory to DMAC
46 * Until no data left
47 * On burst request from peripheral
48 * Destination burst from DMAC to peripheral
49 * Clear burst request
50 * Raise terminal count interrupt
51 *
52 * For peripherals with a FIFO:
53 * Source burst size == half the depth of the peripheral FIFO
54 * Destination burst size == the depth of the peripheral FIFO
55 *
56 * (Bursts are irrelevant for mem to mem transfers - there are no burst
57 * signals, the DMA controller will simply facilitate its AHB master.)
58 *
59 * ASSUMES default (little) endianness for DMA transfers
60 *
Russell King - ARM Linux9dc2c202011-01-03 22:33:06 +000061 * The PL08x has two flow control settings:
62 * - DMAC flow control: the transfer size defines the number of transfers
63 * which occur for the current LLI entry, and the DMAC raises TC at the
64 * end of every LLI entry. Observed behaviour shows the DMAC listening
65 * to both the BREQ and SREQ signals (contrary to documented),
66 * transferring data if either is active. The LBREQ and LSREQ signals
67 * are ignored.
68 *
69 * - Peripheral flow control: the transfer size is ignored (and should be
70 * zero). The data is transferred from the current LLI entry, until
71 * after the final transfer signalled by LBREQ or LSREQ. The DMAC
Tomasz Figada1b6c02013-08-11 19:59:17 +020072 * will then move to the next LLI entry. Unsupported by PL080S.
Linus Walleije8689e62010-09-28 15:57:37 +020073 */
Russell King - ARM Linux730404a2011-01-03 22:34:07 +000074#include <linux/amba/bus.h>
Linus Walleije8689e62010-09-28 15:57:37 +020075#include <linux/amba/pl08x.h>
76#include <linux/debugfs.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053077#include <linux/delay.h>
78#include <linux/device.h>
79#include <linux/dmaengine.h>
80#include <linux/dmapool.h>
Vinod Koul8516f522011-09-02 16:43:44 +053081#include <linux/dma-mapping.h>
Sachin Kamat6d05c9f2014-01-23 16:10:07 +053082#include <linux/export.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053083#include <linux/init.h>
84#include <linux/interrupt.h>
85#include <linux/module.h>
Linus Walleijaa4734d2015-07-11 14:12:04 +020086#include <linux/of.h>
87#include <linux/of_dma.h>
Viresh Kumarb7b60182011-08-05 15:32:33 +053088#include <linux/pm_runtime.h>
Linus Walleije8689e62010-09-28 15:57:37 +020089#include <linux/seq_file.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053090#include <linux/slab.h>
Alessandro Rubini3a95b9f2012-11-24 00:22:56 +000091#include <linux/amba/pl080.h>
Linus Walleije8689e62010-09-28 15:57:37 +020092
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000093#include "dmaengine.h"
Russell King01d8dc62012-05-26 14:04:29 +010094#include "virt-dma.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000095
Linus Walleije8689e62010-09-28 15:57:37 +020096#define DRIVER_NAME "pl08xdmac"
97
Mark Brownea524c72015-03-17 23:25:36 +000098#define PL80X_DMA_BUSWIDTHS \
99 BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) | \
100 BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
101 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
102 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES)
103
Russell King - ARM Linux7703eac2011-08-31 09:34:35 +0100104static struct amba_driver pl08x_amba_driver;
Russell Kingb23f2042012-05-16 10:48:44 +0100105struct pl08x_driver_data;
Russell King - ARM Linux7703eac2011-08-31 09:34:35 +0100106
Linus Walleije8689e62010-09-28 15:57:37 +0200107/**
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000108 * struct vendor_data - vendor-specific config parameters for PL08x derivatives
Linus Walleije8689e62010-09-28 15:57:37 +0200109 * @channels: the number of channels available in this variant
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000110 * @dualmaster: whether this version supports dual AHB masters or not.
Linus Walleijaffa1152012-04-12 09:01:49 +0200111 * @nomadik: whether the channels have Nomadik security extension bits
112 * that need to be checked for permission before use and some registers are
113 * missing
Tomasz Figada1b6c02013-08-11 19:59:17 +0200114 * @pl080s: whether this version is a PL080S, which has separate register and
115 * LLI word for transfer size.
Linus Walleije8689e62010-09-28 15:57:37 +0200116 */
117struct vendor_data {
Tomasz Figad86ccea2013-08-11 19:59:14 +0200118 u8 config_offset;
Linus Walleije8689e62010-09-28 15:57:37 +0200119 u8 channels;
120 bool dualmaster;
Linus Walleijaffa1152012-04-12 09:01:49 +0200121 bool nomadik;
Tomasz Figada1b6c02013-08-11 19:59:17 +0200122 bool pl080s;
Tomasz Figa5110e512013-08-11 19:59:18 +0200123 u32 max_transfer_size;
Linus Walleije8689e62010-09-28 15:57:37 +0200124};
125
126/**
Russell Kingb23f2042012-05-16 10:48:44 +0100127 * struct pl08x_bus_data - information of source or destination
128 * busses for a transfer
129 * @addr: current address
130 * @maxwidth: the maximum width of a transfer on this bus
131 * @buswidth: the width of this bus in bytes: 1, 2 or 4
132 */
133struct pl08x_bus_data {
134 dma_addr_t addr;
135 u8 maxwidth;
136 u8 buswidth;
137};
138
Andre Przywara1c38b282013-08-19 12:19:28 +0200139#define IS_BUS_ALIGNED(bus) IS_ALIGNED((bus)->addr, (bus)->buswidth)
140
Russell Kingb23f2042012-05-16 10:48:44 +0100141/**
142 * struct pl08x_phy_chan - holder for the physical channels
143 * @id: physical index to this channel
144 * @lock: a lock to use when altering an instance of this struct
Russell Kingb23f2042012-05-16 10:48:44 +0100145 * @serving: the virtual channel currently being served by this physical
146 * channel
Russell Kingad0de2a2012-05-25 11:15:15 +0100147 * @locked: channel unavailable for the system, e.g. dedicated to secure
148 * world
Russell Kingb23f2042012-05-16 10:48:44 +0100149 */
150struct pl08x_phy_chan {
151 unsigned int id;
152 void __iomem *base;
Tomasz Figad86ccea2013-08-11 19:59:14 +0200153 void __iomem *reg_config;
Russell Kingb23f2042012-05-16 10:48:44 +0100154 spinlock_t lock;
Russell Kingb23f2042012-05-16 10:48:44 +0100155 struct pl08x_dma_chan *serving;
Russell Kingad0de2a2012-05-25 11:15:15 +0100156 bool locked;
Russell Kingb23f2042012-05-16 10:48:44 +0100157};
158
159/**
160 * struct pl08x_sg - structure containing data per sg
161 * @src_addr: src address of sg
162 * @dst_addr: dst address of sg
163 * @len: transfer len in bytes
164 * @node: node for txd's dsg_list
165 */
166struct pl08x_sg {
167 dma_addr_t src_addr;
168 dma_addr_t dst_addr;
169 size_t len;
170 struct list_head node;
171};
172
173/**
174 * struct pl08x_txd - wrapper for struct dma_async_tx_descriptor
Russell King01d8dc62012-05-26 14:04:29 +0100175 * @vd: virtual DMA descriptor
Russell Kingb23f2042012-05-16 10:48:44 +0100176 * @dsg_list: list of children sg's
Russell Kingb23f2042012-05-16 10:48:44 +0100177 * @llis_bus: DMA memory address (physical) start for the LLIs
178 * @llis_va: virtual memory address start for the LLIs
179 * @cctl: control reg values for current txd
180 * @ccfg: config reg values for current txd
Russell King18536132012-05-26 14:42:23 +0100181 * @done: this marks completed descriptors, which should not have their
182 * mux released.
Alban Bedel3b24c202013-08-11 19:59:20 +0200183 * @cyclic: indicate cyclic transfers
Russell Kingb23f2042012-05-16 10:48:44 +0100184 */
185struct pl08x_txd {
Russell King01d8dc62012-05-26 14:04:29 +0100186 struct virt_dma_desc vd;
Russell Kingb23f2042012-05-16 10:48:44 +0100187 struct list_head dsg_list;
Russell Kingb23f2042012-05-16 10:48:44 +0100188 dma_addr_t llis_bus;
Tomasz Figaba6785f2013-08-11 19:59:15 +0200189 u32 *llis_va;
Russell Kingb23f2042012-05-16 10:48:44 +0100190 /* Default cctl value for LLIs */
191 u32 cctl;
192 /*
193 * Settings to be put into the physical channel when we
194 * trigger this txd. Other registers are in llis_va[0].
195 */
196 u32 ccfg;
Russell King18536132012-05-26 14:42:23 +0100197 bool done;
Alban Bedel3b24c202013-08-11 19:59:20 +0200198 bool cyclic;
Russell Kingb23f2042012-05-16 10:48:44 +0100199};
200
201/**
202 * struct pl08x_dma_chan_state - holds the PL08x specific virtual channel
203 * states
204 * @PL08X_CHAN_IDLE: the channel is idle
205 * @PL08X_CHAN_RUNNING: the channel has allocated a physical transport
206 * channel and is running a transfer on it
207 * @PL08X_CHAN_PAUSED: the channel has allocated a physical transport
208 * channel, but the transfer is currently paused
209 * @PL08X_CHAN_WAITING: the channel is waiting for a physical transport
210 * channel to become available (only pertains to memcpy channels)
211 */
212enum pl08x_dma_chan_state {
213 PL08X_CHAN_IDLE,
214 PL08X_CHAN_RUNNING,
215 PL08X_CHAN_PAUSED,
216 PL08X_CHAN_WAITING,
217};
218
219/**
220 * struct pl08x_dma_chan - this structure wraps a DMA ENGINE channel
Russell King01d8dc62012-05-26 14:04:29 +0100221 * @vc: wrappped virtual channel
Russell Kingb23f2042012-05-16 10:48:44 +0100222 * @phychan: the physical channel utilized by this channel, if there is one
Russell Kingb23f2042012-05-16 10:48:44 +0100223 * @name: name of channel
224 * @cd: channel platform data
225 * @runtime_addr: address for RX/TX according to the runtime config
Russell Kingb23f2042012-05-16 10:48:44 +0100226 * @at: active transaction on this channel
227 * @lock: a lock for this channel data
228 * @host: a pointer to the host (internal use)
229 * @state: whether the channel is idle, paused, running etc
230 * @slave: whether this channel is a device (slave) or for memcpy
Russell Kingad0de2a2012-05-25 11:15:15 +0100231 * @signal: the physical DMA request signal which this channel is using
Russell King5e2479b2012-05-25 11:32:45 +0100232 * @mux_use: count of descriptors using this DMA request signal setting
Russell Kingb23f2042012-05-16 10:48:44 +0100233 */
234struct pl08x_dma_chan {
Russell King01d8dc62012-05-26 14:04:29 +0100235 struct virt_dma_chan vc;
Russell Kingb23f2042012-05-16 10:48:44 +0100236 struct pl08x_phy_chan *phychan;
Russell King550ec362012-05-28 10:18:55 +0100237 const char *name;
Russell Kingb23f2042012-05-16 10:48:44 +0100238 const struct pl08x_channel_data *cd;
Russell Kinged91c132012-05-16 11:02:40 +0100239 struct dma_slave_config cfg;
Russell Kingb23f2042012-05-16 10:48:44 +0100240 struct pl08x_txd *at;
Russell Kingb23f2042012-05-16 10:48:44 +0100241 struct pl08x_driver_data *host;
242 enum pl08x_dma_chan_state state;
243 bool slave;
Russell Kingad0de2a2012-05-25 11:15:15 +0100244 int signal;
Russell King5e2479b2012-05-25 11:32:45 +0100245 unsigned mux_use;
Russell Kingb23f2042012-05-16 10:48:44 +0100246};
247
248/**
Linus Walleije8689e62010-09-28 15:57:37 +0200249 * struct pl08x_driver_data - the local state holder for the PL08x
250 * @slave: slave engine for this instance
251 * @memcpy: memcpy engine for this instance
252 * @base: virtual memory base (remapped) for the PL08x
253 * @adev: the corresponding AMBA (PrimeCell) bus entry
254 * @vd: vendor data for this PL08x variant
255 * @pd: platform data passed in from the platform/machine
256 * @phy_chans: array of data for the physical channels
257 * @pool: a pool for the LLI descriptors
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530258 * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI
259 * fetches
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000260 * @mem_buses: set to indicate memory transfers on AHB2.
Linus Walleije8689e62010-09-28 15:57:37 +0200261 * @lock: a spinlock for this struct
262 */
263struct pl08x_driver_data {
264 struct dma_device slave;
265 struct dma_device memcpy;
266 void __iomem *base;
267 struct amba_device *adev;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +0000268 const struct vendor_data *vd;
Linus Walleije8689e62010-09-28 15:57:37 +0200269 struct pl08x_platform_data *pd;
270 struct pl08x_phy_chan *phy_chans;
271 struct dma_pool *pool;
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000272 u8 lli_buses;
273 u8 mem_buses;
Tomasz Figaba6785f2013-08-11 19:59:15 +0200274 u8 lli_words;
Linus Walleije8689e62010-09-28 15:57:37 +0200275};
276
277/*
278 * PL08X specific defines
279 */
280
Tomasz Figaba6785f2013-08-11 19:59:15 +0200281/* The order of words in an LLI. */
282#define PL080_LLI_SRC 0
283#define PL080_LLI_DST 1
284#define PL080_LLI_LLI 2
285#define PL080_LLI_CCTL 3
Tomasz Figada1b6c02013-08-11 19:59:17 +0200286#define PL080S_LLI_CCTL2 4
Linus Walleije8689e62010-09-28 15:57:37 +0200287
Tomasz Figaba6785f2013-08-11 19:59:15 +0200288/* Total words in an LLI. */
289#define PL080_LLI_WORDS 4
Tomasz Figada1b6c02013-08-11 19:59:17 +0200290#define PL080S_LLI_WORDS 8
Tomasz Figaba6785f2013-08-11 19:59:15 +0200291
292/*
293 * Number of LLIs in each LLI buffer allocated for one transfer
294 * (maximum times we call dma_pool_alloc on this pool without freeing)
295 */
296#define MAX_NUM_TSFR_LLIS 512
Linus Walleije8689e62010-09-28 15:57:37 +0200297#define PL08X_ALIGN 8
298
299static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan)
300{
Russell King01d8dc62012-05-26 14:04:29 +0100301 return container_of(chan, struct pl08x_dma_chan, vc.chan);
Linus Walleije8689e62010-09-28 15:57:37 +0200302}
303
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000304static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx)
305{
Russell King01d8dc62012-05-26 14:04:29 +0100306 return container_of(tx, struct pl08x_txd, vd.tx);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000307}
308
Linus Walleije8689e62010-09-28 15:57:37 +0200309/*
Russell King6b16c8b2012-05-25 11:10:58 +0100310 * Mux handling.
311 *
312 * This gives us the DMA request input to the PL08x primecell which the
313 * peripheral described by the channel data will be routed to, possibly
314 * via a board/SoC specific external MUX. One important point to note
315 * here is that this does not depend on the physical channel.
316 */
Russell Kingad0de2a2012-05-25 11:15:15 +0100317static int pl08x_request_mux(struct pl08x_dma_chan *plchan)
Russell King6b16c8b2012-05-25 11:10:58 +0100318{
319 const struct pl08x_platform_data *pd = plchan->host->pd;
320 int ret;
321
Mark Brownd7cabee2013-06-19 20:38:28 +0100322 if (plchan->mux_use++ == 0 && pd->get_xfer_signal) {
323 ret = pd->get_xfer_signal(plchan->cd);
Russell King5e2479b2012-05-25 11:32:45 +0100324 if (ret < 0) {
325 plchan->mux_use = 0;
Russell King6b16c8b2012-05-25 11:10:58 +0100326 return ret;
Russell King5e2479b2012-05-25 11:32:45 +0100327 }
Russell King6b16c8b2012-05-25 11:10:58 +0100328
Russell Kingad0de2a2012-05-25 11:15:15 +0100329 plchan->signal = ret;
Russell King6b16c8b2012-05-25 11:10:58 +0100330 }
331 return 0;
332}
333
334static void pl08x_release_mux(struct pl08x_dma_chan *plchan)
335{
336 const struct pl08x_platform_data *pd = plchan->host->pd;
337
Russell King5e2479b2012-05-25 11:32:45 +0100338 if (plchan->signal >= 0) {
339 WARN_ON(plchan->mux_use == 0);
340
Mark Brownd7cabee2013-06-19 20:38:28 +0100341 if (--plchan->mux_use == 0 && pd->put_xfer_signal) {
342 pd->put_xfer_signal(plchan->cd, plchan->signal);
Russell King5e2479b2012-05-25 11:32:45 +0100343 plchan->signal = -1;
344 }
Russell King6b16c8b2012-05-25 11:10:58 +0100345 }
346}
347
348/*
Linus Walleije8689e62010-09-28 15:57:37 +0200349 * Physical channel handling
350 */
351
352/* Whether a certain channel is busy or not */
353static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch)
354{
355 unsigned int val;
356
Tomasz Figad86ccea2013-08-11 19:59:14 +0200357 val = readl(ch->reg_config);
Linus Walleije8689e62010-09-28 15:57:37 +0200358 return val & PL080_CONFIG_ACTIVE;
359}
360
Tomasz Figaba6785f2013-08-11 19:59:15 +0200361static void pl08x_write_lli(struct pl08x_driver_data *pl08x,
362 struct pl08x_phy_chan *phychan, const u32 *lli, u32 ccfg)
363{
Tomasz Figada1b6c02013-08-11 19:59:17 +0200364 if (pl08x->vd->pl080s)
365 dev_vdbg(&pl08x->adev->dev,
366 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
367 "clli=0x%08x, cctl=0x%08x, cctl2=0x%08x, ccfg=0x%08x\n",
368 phychan->id, lli[PL080_LLI_SRC], lli[PL080_LLI_DST],
369 lli[PL080_LLI_LLI], lli[PL080_LLI_CCTL],
370 lli[PL080S_LLI_CCTL2], ccfg);
371 else
372 dev_vdbg(&pl08x->adev->dev,
373 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
374 "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n",
375 phychan->id, lli[PL080_LLI_SRC], lli[PL080_LLI_DST],
376 lli[PL080_LLI_LLI], lli[PL080_LLI_CCTL], ccfg);
Tomasz Figaba6785f2013-08-11 19:59:15 +0200377
378 writel_relaxed(lli[PL080_LLI_SRC], phychan->base + PL080_CH_SRC_ADDR);
379 writel_relaxed(lli[PL080_LLI_DST], phychan->base + PL080_CH_DST_ADDR);
380 writel_relaxed(lli[PL080_LLI_LLI], phychan->base + PL080_CH_LLI);
381 writel_relaxed(lli[PL080_LLI_CCTL], phychan->base + PL080_CH_CONTROL);
382
Tomasz Figada1b6c02013-08-11 19:59:17 +0200383 if (pl08x->vd->pl080s)
384 writel_relaxed(lli[PL080S_LLI_CCTL2],
385 phychan->base + PL080S_CH_CONTROL2);
386
Tomasz Figaba6785f2013-08-11 19:59:15 +0200387 writel(ccfg, phychan->reg_config);
388}
389
Linus Walleije8689e62010-09-28 15:57:37 +0200390/*
391 * Set the initial DMA register values i.e. those for the first LLI
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000392 * The next LLI pointer and the configuration interrupt bit have
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000393 * been set when the LLIs were constructed. Poke them into the hardware
394 * and start the transfer.
Linus Walleije8689e62010-09-28 15:57:37 +0200395 */
Russell Kingeab82532012-05-25 12:32:00 +0100396static void pl08x_start_next_txd(struct pl08x_dma_chan *plchan)
Linus Walleije8689e62010-09-28 15:57:37 +0200397{
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000398 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +0200399 struct pl08x_phy_chan *phychan = plchan->phychan;
Russell King879f1272012-05-26 14:27:40 +0100400 struct virt_dma_desc *vd = vchan_next_desc(&plchan->vc);
401 struct pl08x_txd *txd = to_pl08x_txd(&vd->tx);
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000402 u32 val;
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000403
Russell King879f1272012-05-26 14:27:40 +0100404 list_del(&txd->vd.node);
Russell Kingeab82532012-05-25 12:32:00 +0100405
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000406 plchan->at = txd;
Linus Walleije8689e62010-09-28 15:57:37 +0200407
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000408 /* Wait for channel inactive */
409 while (pl08x_phy_channel_busy(phychan))
Russell King - ARM Linux19386b322011-01-03 22:36:29 +0000410 cpu_relax();
Linus Walleije8689e62010-09-28 15:57:37 +0200411
Tomasz Figaba6785f2013-08-11 19:59:15 +0200412 pl08x_write_lli(pl08x, phychan, &txd->llis_va[0], txd->ccfg);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000413
414 /* Enable the DMA channel */
415 /* Do not access config register until channel shows as disabled */
416 while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id))
417 cpu_relax();
418
419 /* Do not access config register until channel shows as inactive */
Tomasz Figad86ccea2013-08-11 19:59:14 +0200420 val = readl(phychan->reg_config);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000421 while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE))
Tomasz Figad86ccea2013-08-11 19:59:14 +0200422 val = readl(phychan->reg_config);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000423
Tomasz Figad86ccea2013-08-11 19:59:14 +0200424 writel(val | PL080_CONFIG_ENABLE, phychan->reg_config);
Linus Walleije8689e62010-09-28 15:57:37 +0200425}
426
427/*
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000428 * Pause the channel by setting the HALT bit.
Linus Walleije8689e62010-09-28 15:57:37 +0200429 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000430 * For M->P transfers, pause the DMAC first and then stop the peripheral -
431 * the FIFO can only drain if the peripheral is still requesting data.
432 * (note: this can still timeout if the DMAC FIFO never drains of data.)
Linus Walleije8689e62010-09-28 15:57:37 +0200433 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000434 * For P->M transfers, disable the peripheral first to stop it filling
435 * the DMAC FIFO, and then pause the DMAC.
Linus Walleije8689e62010-09-28 15:57:37 +0200436 */
437static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch)
438{
439 u32 val;
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000440 int timeout;
Linus Walleije8689e62010-09-28 15:57:37 +0200441
442 /* Set the HALT bit and wait for the FIFO to drain */
Tomasz Figad86ccea2013-08-11 19:59:14 +0200443 val = readl(ch->reg_config);
Linus Walleije8689e62010-09-28 15:57:37 +0200444 val |= PL080_CONFIG_HALT;
Tomasz Figad86ccea2013-08-11 19:59:14 +0200445 writel(val, ch->reg_config);
Linus Walleije8689e62010-09-28 15:57:37 +0200446
447 /* Wait for channel inactive */
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000448 for (timeout = 1000; timeout; timeout--) {
449 if (!pl08x_phy_channel_busy(ch))
450 break;
451 udelay(1);
452 }
453 if (pl08x_phy_channel_busy(ch))
454 pr_err("pl08x: channel%u timeout waiting for pause\n", ch->id);
Linus Walleije8689e62010-09-28 15:57:37 +0200455}
456
457static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch)
458{
459 u32 val;
460
461 /* Clear the HALT bit */
Tomasz Figad86ccea2013-08-11 19:59:14 +0200462 val = readl(ch->reg_config);
Linus Walleije8689e62010-09-28 15:57:37 +0200463 val &= ~PL080_CONFIG_HALT;
Tomasz Figad86ccea2013-08-11 19:59:14 +0200464 writel(val, ch->reg_config);
Linus Walleije8689e62010-09-28 15:57:37 +0200465}
466
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000467/*
468 * pl08x_terminate_phy_chan() stops the channel, clears the FIFO and
469 * clears any pending interrupt status. This should not be used for
470 * an on-going transfer, but as a method of shutting down a channel
471 * (eg, when it's no longer used) or terminating a transfer.
472 */
473static void pl08x_terminate_phy_chan(struct pl08x_driver_data *pl08x,
474 struct pl08x_phy_chan *ch)
Linus Walleije8689e62010-09-28 15:57:37 +0200475{
Tomasz Figad86ccea2013-08-11 19:59:14 +0200476 u32 val = readl(ch->reg_config);
Linus Walleije8689e62010-09-28 15:57:37 +0200477
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000478 val &= ~(PL080_CONFIG_ENABLE | PL080_CONFIG_ERR_IRQ_MASK |
Leonardo Carreras5835aa82015-05-05 19:40:52 -0400479 PL080_CONFIG_TC_IRQ_MASK);
Linus Walleije8689e62010-09-28 15:57:37 +0200480
Tomasz Figad86ccea2013-08-11 19:59:14 +0200481 writel(val, ch->reg_config);
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000482
483 writel(1 << ch->id, pl08x->base + PL080_ERR_CLEAR);
484 writel(1 << ch->id, pl08x->base + PL080_TC_CLEAR);
Linus Walleije8689e62010-09-28 15:57:37 +0200485}
486
487static inline u32 get_bytes_in_cctl(u32 cctl)
488{
489 /* The source width defines the number of bytes */
490 u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK;
491
Alban Bedelf3287a52013-08-11 19:59:19 +0200492 cctl &= PL080_CONTROL_SWIDTH_MASK;
493
Linus Walleije8689e62010-09-28 15:57:37 +0200494 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
495 case PL080_WIDTH_8BIT:
496 break;
497 case PL080_WIDTH_16BIT:
498 bytes *= 2;
499 break;
500 case PL080_WIDTH_32BIT:
501 bytes *= 4;
502 break;
503 }
504 return bytes;
505}
506
Tomasz Figada1b6c02013-08-11 19:59:17 +0200507static inline u32 get_bytes_in_cctl_pl080s(u32 cctl, u32 cctl1)
508{
509 /* The source width defines the number of bytes */
510 u32 bytes = cctl1 & PL080S_CONTROL_TRANSFER_SIZE_MASK;
511
Alban Bedelf3287a52013-08-11 19:59:19 +0200512 cctl &= PL080_CONTROL_SWIDTH_MASK;
513
Linus Walleije8689e62010-09-28 15:57:37 +0200514 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
515 case PL080_WIDTH_8BIT:
516 break;
517 case PL080_WIDTH_16BIT:
518 bytes *= 2;
519 break;
520 case PL080_WIDTH_32BIT:
521 bytes *= 4;
522 break;
523 }
524 return bytes;
525}
526
527/* The channel should be paused when calling this */
528static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan)
529{
Tomasz Figaba6785f2013-08-11 19:59:15 +0200530 struct pl08x_driver_data *pl08x = plchan->host;
531 const u32 *llis_va, *llis_va_limit;
Linus Walleije8689e62010-09-28 15:57:37 +0200532 struct pl08x_phy_chan *ch;
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200533 dma_addr_t llis_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200534 struct pl08x_txd *txd;
Tomasz Figaba6785f2013-08-11 19:59:15 +0200535 u32 llis_max_words;
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200536 size_t bytes;
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200537 u32 clli;
Linus Walleije8689e62010-09-28 15:57:37 +0200538
Linus Walleije8689e62010-09-28 15:57:37 +0200539 ch = plchan->phychan;
540 txd = plchan->at;
541
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200542 if (!ch || !txd)
543 return 0;
544
Linus Walleije8689e62010-09-28 15:57:37 +0200545 /*
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000546 * Follow the LLIs to get the number of remaining
547 * bytes in the currently active transaction.
Linus Walleije8689e62010-09-28 15:57:37 +0200548 */
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200549 clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2;
Linus Walleije8689e62010-09-28 15:57:37 +0200550
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200551 /* First get the remaining bytes in the active transfer */
Tomasz Figada1b6c02013-08-11 19:59:17 +0200552 if (pl08x->vd->pl080s)
553 bytes = get_bytes_in_cctl_pl080s(
554 readl(ch->base + PL080_CH_CONTROL),
555 readl(ch->base + PL080S_CH_CONTROL2));
556 else
Linus Walleije8689e62010-09-28 15:57:37 +0200557 bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL));
558
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200559 if (!clli)
560 return bytes;
Linus Walleije8689e62010-09-28 15:57:37 +0200561
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200562 llis_va = txd->llis_va;
563 llis_bus = txd->llis_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200564
Tomasz Figaba6785f2013-08-11 19:59:15 +0200565 llis_max_words = pl08x->lli_words * MAX_NUM_TSFR_LLIS;
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200566 BUG_ON(clli < llis_bus || clli >= llis_bus +
Tomasz Figaba6785f2013-08-11 19:59:15 +0200567 sizeof(u32) * llis_max_words);
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000568
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200569 /*
570 * Locate the next LLI - as this is an array,
571 * it's simple maths to find.
572 */
Tomasz Figaba6785f2013-08-11 19:59:15 +0200573 llis_va += (clli - llis_bus) / sizeof(u32);
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000574
Tomasz Figaba6785f2013-08-11 19:59:15 +0200575 llis_va_limit = llis_va + llis_max_words;
576
577 for (; llis_va < llis_va_limit; llis_va += pl08x->lli_words) {
Tomasz Figada1b6c02013-08-11 19:59:17 +0200578 if (pl08x->vd->pl080s)
579 bytes += get_bytes_in_cctl_pl080s(
580 llis_va[PL080_LLI_CCTL],
581 llis_va[PL080S_LLI_CCTL2]);
582 else
583 bytes += get_bytes_in_cctl(llis_va[PL080_LLI_CCTL]);
Linus Walleije8689e62010-09-28 15:57:37 +0200584
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200585 /*
Alban Bedel3b24c202013-08-11 19:59:20 +0200586 * A LLI pointer going backward terminates the LLI list
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200587 */
Alban Bedel3b24c202013-08-11 19:59:20 +0200588 if (llis_va[PL080_LLI_LLI] <= clli)
Tomasz Figa68a7faa2013-08-11 19:59:13 +0200589 break;
Linus Walleije8689e62010-09-28 15:57:37 +0200590 }
591
Linus Walleije8689e62010-09-28 15:57:37 +0200592 return bytes;
593}
594
595/*
596 * Allocate a physical channel for a virtual channel
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000597 *
598 * Try to locate a physical channel to be used for this transfer. If all
599 * are taken return NULL and the requester will have to cope by using
600 * some fallback PIO mode or retrying later.
Linus Walleije8689e62010-09-28 15:57:37 +0200601 */
602static struct pl08x_phy_chan *
603pl08x_get_phy_channel(struct pl08x_driver_data *pl08x,
604 struct pl08x_dma_chan *virt_chan)
605{
606 struct pl08x_phy_chan *ch = NULL;
607 unsigned long flags;
608 int i;
609
Linus Walleije8689e62010-09-28 15:57:37 +0200610 for (i = 0; i < pl08x->vd->channels; i++) {
611 ch = &pl08x->phy_chans[i];
612
613 spin_lock_irqsave(&ch->lock, flags);
614
Linus Walleijaffa1152012-04-12 09:01:49 +0200615 if (!ch->locked && !ch->serving) {
Linus Walleije8689e62010-09-28 15:57:37 +0200616 ch->serving = virt_chan;
Linus Walleije8689e62010-09-28 15:57:37 +0200617 spin_unlock_irqrestore(&ch->lock, flags);
618 break;
619 }
620
621 spin_unlock_irqrestore(&ch->lock, flags);
622 }
623
624 if (i == pl08x->vd->channels) {
625 /* No physical channel available, cope with it */
626 return NULL;
627 }
628
629 return ch;
630}
631
Russell Kinga5a488d2012-05-26 13:54:15 +0100632/* Mark the physical channel as free. Note, this write is atomic. */
Linus Walleije8689e62010-09-28 15:57:37 +0200633static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x,
634 struct pl08x_phy_chan *ch)
635{
Linus Walleije8689e62010-09-28 15:57:37 +0200636 ch->serving = NULL;
Russell Kinga5a488d2012-05-26 13:54:15 +0100637}
638
639/*
640 * Try to allocate a physical channel. When successful, assign it to
641 * this virtual channel, and initiate the next descriptor. The
642 * virtual channel lock must be held at this point.
643 */
644static void pl08x_phy_alloc_and_start(struct pl08x_dma_chan *plchan)
645{
646 struct pl08x_driver_data *pl08x = plchan->host;
647 struct pl08x_phy_chan *ch;
648
649 ch = pl08x_get_phy_channel(pl08x, plchan);
650 if (!ch) {
651 dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name);
652 plchan->state = PL08X_CHAN_WAITING;
653 return;
654 }
655
656 dev_dbg(&pl08x->adev->dev, "allocated physical channel %d for xfer on %s\n",
657 ch->id, plchan->name);
658
659 plchan->phychan = ch;
660 plchan->state = PL08X_CHAN_RUNNING;
661 pl08x_start_next_txd(plchan);
662}
663
664static void pl08x_phy_reassign_start(struct pl08x_phy_chan *ch,
665 struct pl08x_dma_chan *plchan)
666{
667 struct pl08x_driver_data *pl08x = plchan->host;
668
669 dev_dbg(&pl08x->adev->dev, "reassigned physical channel %d for xfer on %s\n",
670 ch->id, plchan->name);
671
672 /*
673 * We do this without taking the lock; we're really only concerned
674 * about whether this pointer is NULL or not, and we're guaranteed
675 * that this will only be called when it _already_ is non-NULL.
676 */
677 ch->serving = plchan;
678 plchan->phychan = ch;
679 plchan->state = PL08X_CHAN_RUNNING;
680 pl08x_start_next_txd(plchan);
681}
682
683/*
684 * Free a physical DMA channel, potentially reallocating it to another
685 * virtual channel if we have any pending.
686 */
687static void pl08x_phy_free(struct pl08x_dma_chan *plchan)
688{
689 struct pl08x_driver_data *pl08x = plchan->host;
690 struct pl08x_dma_chan *p, *next;
691
692 retry:
693 next = NULL;
694
695 /* Find a waiting virtual channel for the next transfer. */
Russell King01d8dc62012-05-26 14:04:29 +0100696 list_for_each_entry(p, &pl08x->memcpy.channels, vc.chan.device_node)
Russell Kinga5a488d2012-05-26 13:54:15 +0100697 if (p->state == PL08X_CHAN_WAITING) {
698 next = p;
699 break;
700 }
701
702 if (!next) {
Russell King01d8dc62012-05-26 14:04:29 +0100703 list_for_each_entry(p, &pl08x->slave.channels, vc.chan.device_node)
Russell Kinga5a488d2012-05-26 13:54:15 +0100704 if (p->state == PL08X_CHAN_WAITING) {
705 next = p;
706 break;
707 }
708 }
709
710 /* Ensure that the physical channel is stopped */
711 pl08x_terminate_phy_chan(pl08x, plchan->phychan);
712
713 if (next) {
714 bool success;
715
716 /*
717 * Eww. We know this isn't going to deadlock
718 * but lockdep probably doesn't.
719 */
Russell King083be282012-05-26 14:09:53 +0100720 spin_lock(&next->vc.lock);
Russell Kinga5a488d2012-05-26 13:54:15 +0100721 /* Re-check the state now that we have the lock */
722 success = next->state == PL08X_CHAN_WAITING;
723 if (success)
724 pl08x_phy_reassign_start(plchan->phychan, next);
Russell King083be282012-05-26 14:09:53 +0100725 spin_unlock(&next->vc.lock);
Russell Kinga5a488d2012-05-26 13:54:15 +0100726
727 /* If the state changed, try to find another channel */
728 if (!success)
729 goto retry;
730 } else {
731 /* No more jobs, so free up the physical channel */
732 pl08x_put_phy_channel(pl08x, plchan->phychan);
733 }
734
735 plchan->phychan = NULL;
736 plchan->state = PL08X_CHAN_IDLE;
Linus Walleije8689e62010-09-28 15:57:37 +0200737}
738
739/*
740 * LLI handling
741 */
742
743static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded)
744{
745 switch (coded) {
746 case PL080_WIDTH_8BIT:
747 return 1;
748 case PL080_WIDTH_16BIT:
749 return 2;
750 case PL080_WIDTH_32BIT:
751 return 4;
752 default:
753 break;
754 }
755 BUG();
756 return 0;
757}
758
759static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000760 size_t tsize)
Linus Walleije8689e62010-09-28 15:57:37 +0200761{
762 u32 retbits = cctl;
763
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000764 /* Remove all src, dst and transfer size bits */
Linus Walleije8689e62010-09-28 15:57:37 +0200765 retbits &= ~PL080_CONTROL_DWIDTH_MASK;
766 retbits &= ~PL080_CONTROL_SWIDTH_MASK;
767 retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK;
768
769 /* Then set the bits according to the parameters */
770 switch (srcwidth) {
771 case 1:
772 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT;
773 break;
774 case 2:
775 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT;
776 break;
777 case 4:
778 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT;
779 break;
780 default:
781 BUG();
782 break;
783 }
784
785 switch (dstwidth) {
786 case 1:
787 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT;
788 break;
789 case 2:
790 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT;
791 break;
792 case 4:
793 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT;
794 break;
795 default:
796 BUG();
797 break;
798 }
799
Tomasz Figa5110e512013-08-11 19:59:18 +0200800 tsize &= PL080_CONTROL_TRANSFER_SIZE_MASK;
Linus Walleije8689e62010-09-28 15:57:37 +0200801 retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT;
802 return retbits;
803}
804
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000805struct pl08x_lli_build_data {
806 struct pl08x_txd *txd;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000807 struct pl08x_bus_data srcbus;
808 struct pl08x_bus_data dstbus;
809 size_t remainder;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100810 u32 lli_bus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000811};
812
Linus Walleije8689e62010-09-28 15:57:37 +0200813/*
Viresh Kumar0532e6f2011-08-05 15:32:31 +0530814 * Autoselect a master bus to use for the transfer. Slave will be the chosen as
815 * victim in case src & dest are not similarly aligned. i.e. If after aligning
816 * masters address with width requirements of transfer (by sending few byte by
817 * byte data), slave is still not aligned, then its width will be reduced to
818 * BYTE.
819 * - prefers the destination bus if both available
Viresh Kumar036f05f2011-08-05 15:32:41 +0530820 * - prefers bus with fixed address (i.e. peripheral)
Linus Walleije8689e62010-09-28 15:57:37 +0200821 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000822static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd,
823 struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200824{
825 if (!(cctl & PL080_CONTROL_DST_INCR)) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000826 *mbus = &bd->dstbus;
827 *sbus = &bd->srcbus;
Viresh Kumar036f05f2011-08-05 15:32:41 +0530828 } else if (!(cctl & PL080_CONTROL_SRC_INCR)) {
829 *mbus = &bd->srcbus;
830 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200831 } else {
Viresh Kumar036f05f2011-08-05 15:32:41 +0530832 if (bd->dstbus.buswidth >= bd->srcbus.buswidth) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000833 *mbus = &bd->dstbus;
834 *sbus = &bd->srcbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200835 } else {
Viresh Kumar036f05f2011-08-05 15:32:41 +0530836 *mbus = &bd->srcbus;
837 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200838 }
839 }
840}
841
842/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000843 * Fills in one LLI for a certain transfer descriptor and advance the counter
Linus Walleije8689e62010-09-28 15:57:37 +0200844 */
Tomasz Figaba6785f2013-08-11 19:59:15 +0200845static void pl08x_fill_lli_for_desc(struct pl08x_driver_data *pl08x,
846 struct pl08x_lli_build_data *bd,
Tomasz Figada1b6c02013-08-11 19:59:17 +0200847 int num_llis, int len, u32 cctl, u32 cctl2)
Linus Walleije8689e62010-09-28 15:57:37 +0200848{
Tomasz Figaba6785f2013-08-11 19:59:15 +0200849 u32 offset = num_llis * pl08x->lli_words;
850 u32 *llis_va = bd->txd->llis_va + offset;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000851 dma_addr_t llis_bus = bd->txd->llis_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200852
853 BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS);
854
Tomasz Figaba6785f2013-08-11 19:59:15 +0200855 /* Advance the offset to next LLI. */
856 offset += pl08x->lli_words;
857
858 llis_va[PL080_LLI_SRC] = bd->srcbus.addr;
859 llis_va[PL080_LLI_DST] = bd->dstbus.addr;
860 llis_va[PL080_LLI_LLI] = (llis_bus + sizeof(u32) * offset);
861 llis_va[PL080_LLI_LLI] |= bd->lli_bus;
862 llis_va[PL080_LLI_CCTL] = cctl;
Tomasz Figada1b6c02013-08-11 19:59:17 +0200863 if (pl08x->vd->pl080s)
864 llis_va[PL080S_LLI_CCTL2] = cctl2;
Linus Walleije8689e62010-09-28 15:57:37 +0200865
866 if (cctl & PL080_CONTROL_SRC_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000867 bd->srcbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200868 if (cctl & PL080_CONTROL_DST_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000869 bd->dstbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200870
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000871 BUG_ON(bd->remainder < len);
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000872
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000873 bd->remainder -= len;
Linus Walleije8689e62010-09-28 15:57:37 +0200874}
875
Tomasz Figaba6785f2013-08-11 19:59:15 +0200876static inline void prep_byte_width_lli(struct pl08x_driver_data *pl08x,
877 struct pl08x_lli_build_data *bd, u32 *cctl, u32 len,
878 int num_llis, size_t *total_bytes)
Linus Walleije8689e62010-09-28 15:57:37 +0200879{
Viresh Kumar03af5002011-08-05 15:32:39 +0530880 *cctl = pl08x_cctl_bits(*cctl, 1, 1, len);
Tomasz Figada1b6c02013-08-11 19:59:17 +0200881 pl08x_fill_lli_for_desc(pl08x, bd, num_llis, len, *cctl, len);
Viresh Kumar03af5002011-08-05 15:32:39 +0530882 (*total_bytes) += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200883}
884
Tomasz Figa48924e42013-08-11 19:59:16 +0200885#ifdef VERBOSE_DEBUG
886static void pl08x_dump_lli(struct pl08x_driver_data *pl08x,
887 const u32 *llis_va, int num_llis)
888{
889 int i;
890
Tomasz Figada1b6c02013-08-11 19:59:17 +0200891 if (pl08x->vd->pl080s) {
Tomasz Figa48924e42013-08-11 19:59:16 +0200892 dev_vdbg(&pl08x->adev->dev,
Tomasz Figada1b6c02013-08-11 19:59:17 +0200893 "%-3s %-9s %-10s %-10s %-10s %-10s %s\n",
894 "lli", "", "csrc", "cdst", "clli", "cctl", "cctl2");
895 for (i = 0; i < num_llis; i++) {
896 dev_vdbg(&pl08x->adev->dev,
897 "%3d @%p: 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
898 i, llis_va, llis_va[PL080_LLI_SRC],
899 llis_va[PL080_LLI_DST], llis_va[PL080_LLI_LLI],
900 llis_va[PL080_LLI_CCTL],
901 llis_va[PL080S_LLI_CCTL2]);
902 llis_va += pl08x->lli_words;
903 }
904 } else {
905 dev_vdbg(&pl08x->adev->dev,
906 "%-3s %-9s %-10s %-10s %-10s %s\n",
907 "lli", "", "csrc", "cdst", "clli", "cctl");
908 for (i = 0; i < num_llis; i++) {
909 dev_vdbg(&pl08x->adev->dev,
910 "%3d @%p: 0x%08x 0x%08x 0x%08x 0x%08x\n",
911 i, llis_va, llis_va[PL080_LLI_SRC],
912 llis_va[PL080_LLI_DST], llis_va[PL080_LLI_LLI],
913 llis_va[PL080_LLI_CCTL]);
914 llis_va += pl08x->lli_words;
915 }
Tomasz Figa48924e42013-08-11 19:59:16 +0200916 }
917}
918#else
919static inline void pl08x_dump_lli(struct pl08x_driver_data *pl08x,
920 const u32 *llis_va, int num_llis) {}
921#endif
922
Linus Walleije8689e62010-09-28 15:57:37 +0200923/*
924 * This fills in the table of LLIs for the transfer descriptor
925 * Note that we assume we never have to change the burst sizes
926 * Return 0 for error
927 */
928static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x,
929 struct pl08x_txd *txd)
930{
Linus Walleije8689e62010-09-28 15:57:37 +0200931 struct pl08x_bus_data *mbus, *sbus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000932 struct pl08x_lli_build_data bd;
Linus Walleije8689e62010-09-28 15:57:37 +0200933 int num_llis = 0;
Viresh Kumar03af5002011-08-05 15:32:39 +0530934 u32 cctl, early_bytes = 0;
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530935 size_t max_bytes_per_lli, total_bytes;
Tomasz Figaba6785f2013-08-11 19:59:15 +0200936 u32 *llis_va, *last_lli;
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530937 struct pl08x_sg *dsg;
Linus Walleije8689e62010-09-28 15:57:37 +0200938
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530939 txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT, &txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200940 if (!txd->llis_va) {
941 dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__);
942 return 0;
943 }
944
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000945 bd.txd = txd;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100946 bd.lli_bus = (pl08x->lli_buses & PL08X_AHB2) ? PL080_LLI_LM_AHB2 : 0;
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530947 cctl = txd->cctl;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000948
Linus Walleije8689e62010-09-28 15:57:37 +0200949 /* Find maximum width of the source bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000950 bd.srcbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200951 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >>
952 PL080_CONTROL_SWIDTH_SHIFT);
953
954 /* Find maximum width of the destination bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000955 bd.dstbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200956 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >>
957 PL080_CONTROL_DWIDTH_SHIFT);
958
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530959 list_for_each_entry(dsg, &txd->dsg_list, node) {
960 total_bytes = 0;
961 cctl = txd->cctl;
Linus Walleije8689e62010-09-28 15:57:37 +0200962
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530963 bd.srcbus.addr = dsg->src_addr;
964 bd.dstbus.addr = dsg->dst_addr;
965 bd.remainder = dsg->len;
966 bd.srcbus.buswidth = bd.srcbus.maxwidth;
967 bd.dstbus.buswidth = bd.dstbus.maxwidth;
Linus Walleije8689e62010-09-28 15:57:37 +0200968
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530969 pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200970
Andre Przywarab90ca062013-08-14 14:52:09 +0200971 dev_vdbg(&pl08x->adev->dev,
972 "src=0x%08llx%s/%u dst=0x%08llx%s/%u len=%zu\n",
973 (u64)bd.srcbus.addr,
974 cctl & PL080_CONTROL_SRC_INCR ? "+" : "",
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530975 bd.srcbus.buswidth,
Andre Przywarab90ca062013-08-14 14:52:09 +0200976 (u64)bd.dstbus.addr,
977 cctl & PL080_CONTROL_DST_INCR ? "+" : "",
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530978 bd.dstbus.buswidth,
979 bd.remainder);
980 dev_vdbg(&pl08x->adev->dev, "mbus=%s sbus=%s\n",
981 mbus == &bd.srcbus ? "src" : "dst",
982 sbus == &bd.srcbus ? "src" : "dst");
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100983
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530984 /*
985 * Zero length is only allowed if all these requirements are
986 * met:
987 * - flow controller is peripheral.
988 * - src.addr is aligned to src.width
989 * - dst.addr is aligned to dst.width
990 *
991 * sg_len == 1 should be true, as there can be two cases here:
992 *
993 * - Memory addresses are contiguous and are not scattered.
994 * Here, Only one sg will be passed by user driver, with
995 * memory address and zero length. We pass this to controller
996 * and after the transfer it will receive the last burst
997 * request from peripheral and so transfer finishes.
998 *
999 * - Memory addresses are scattered and are not contiguous.
1000 * Here, Obviously as DMA controller doesn't know when a lli's
1001 * transfer gets over, it can't load next lli. So in this
1002 * case, there has to be an assumption that only one lli is
1003 * supported. Thus, we can't have scattered addresses.
1004 */
1005 if (!bd.remainder) {
1006 u32 fc = (txd->ccfg & PL080_CONFIG_FLOW_CONTROL_MASK) >>
1007 PL080_CONFIG_FLOW_CONTROL_SHIFT;
1008 if (!((fc >= PL080_FLOW_SRC2DST_DST) &&
Viresh Kumar0a235652011-08-05 15:32:42 +05301009 (fc <= PL080_FLOW_SRC2DST_SRC))) {
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301010 dev_err(&pl08x->adev->dev, "%s sg len can't be zero",
1011 __func__);
1012 return 0;
1013 }
Linus Walleije8689e62010-09-28 15:57:37 +02001014
Andre Przywara1c38b282013-08-19 12:19:28 +02001015 if (!IS_BUS_ALIGNED(&bd.srcbus) ||
1016 !IS_BUS_ALIGNED(&bd.dstbus)) {
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301017 dev_err(&pl08x->adev->dev,
1018 "%s src & dst address must be aligned to src"
1019 " & dst width if peripheral is flow controller",
1020 __func__);
1021 return 0;
1022 }
Linus Walleije8689e62010-09-28 15:57:37 +02001023
Viresh Kumar16a2e7d2011-08-05 15:32:37 +05301024 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301025 bd.dstbus.buswidth, 0);
Tomasz Figaba6785f2013-08-11 19:59:15 +02001026 pl08x_fill_lli_for_desc(pl08x, &bd, num_llis++,
Tomasz Figada1b6c02013-08-11 19:59:17 +02001027 0, cctl, 0);
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301028 break;
Linus Walleije8689e62010-09-28 15:57:37 +02001029 }
1030
1031 /*
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301032 * Send byte by byte for following cases
1033 * - Less than a bus width available
1034 * - until master bus is aligned
Linus Walleije8689e62010-09-28 15:57:37 +02001035 */
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301036 if (bd.remainder < mbus->buswidth)
1037 early_bytes = bd.remainder;
Andre Przywara1c38b282013-08-19 12:19:28 +02001038 else if (!IS_BUS_ALIGNED(mbus)) {
1039 early_bytes = mbus->buswidth -
1040 (mbus->addr & (mbus->buswidth - 1));
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301041 if ((bd.remainder - early_bytes) < mbus->buswidth)
1042 early_bytes = bd.remainder;
Linus Walleije8689e62010-09-28 15:57:37 +02001043 }
Viresh Kumar16a2e7d2011-08-05 15:32:37 +05301044
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301045 if (early_bytes) {
1046 dev_vdbg(&pl08x->adev->dev,
Mark Brown6fc8ae72014-08-01 18:09:48 +01001047 "%s byte width LLIs (remain 0x%08zx)\n",
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301048 __func__, bd.remainder);
Tomasz Figaba6785f2013-08-11 19:59:15 +02001049 prep_byte_width_lli(pl08x, &bd, &cctl, early_bytes,
1050 num_llis++, &total_bytes);
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301051 }
Linus Walleije8689e62010-09-28 15:57:37 +02001052
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301053 if (bd.remainder) {
1054 /*
1055 * Master now aligned
1056 * - if slave is not then we must set its width down
1057 */
Andre Przywara1c38b282013-08-19 12:19:28 +02001058 if (!IS_BUS_ALIGNED(sbus)) {
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301059 dev_dbg(&pl08x->adev->dev,
1060 "%s set down bus width to one byte\n",
1061 __func__);
1062
1063 sbus->buswidth = 1;
1064 }
1065
1066 /*
1067 * Bytes transferred = tsize * src width, not
1068 * MIN(buswidths)
1069 */
1070 max_bytes_per_lli = bd.srcbus.buswidth *
Tomasz Figa5110e512013-08-11 19:59:18 +02001071 pl08x->vd->max_transfer_size;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301072 dev_vdbg(&pl08x->adev->dev,
1073 "%s max bytes per lli = %zu\n",
1074 __func__, max_bytes_per_lli);
1075
1076 /*
1077 * Make largest possible LLIs until less than one bus
1078 * width left
1079 */
1080 while (bd.remainder > (mbus->buswidth - 1)) {
1081 size_t lli_len, tsize, width;
1082
1083 /*
1084 * If enough left try to send max possible,
1085 * otherwise try to send the remainder
1086 */
1087 lli_len = min(bd.remainder, max_bytes_per_lli);
1088
1089 /*
1090 * Check against maximum bus alignment:
1091 * Calculate actual transfer size in relation to
1092 * bus width an get a maximum remainder of the
1093 * highest bus width - 1
1094 */
1095 width = max(mbus->buswidth, sbus->buswidth);
1096 lli_len = (lli_len / width) * width;
1097 tsize = lli_len / bd.srcbus.buswidth;
1098
1099 dev_vdbg(&pl08x->adev->dev,
1100 "%s fill lli with single lli chunk of "
1101 "size 0x%08zx (remainder 0x%08zx)\n",
1102 __func__, lli_len, bd.remainder);
1103
1104 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
1105 bd.dstbus.buswidth, tsize);
Tomasz Figaba6785f2013-08-11 19:59:15 +02001106 pl08x_fill_lli_for_desc(pl08x, &bd, num_llis++,
Tomasz Figada1b6c02013-08-11 19:59:17 +02001107 lli_len, cctl, tsize);
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301108 total_bytes += lli_len;
1109 }
1110
1111 /*
1112 * Send any odd bytes
1113 */
1114 if (bd.remainder) {
1115 dev_vdbg(&pl08x->adev->dev,
1116 "%s align with boundary, send odd bytes (remain %zu)\n",
1117 __func__, bd.remainder);
Tomasz Figaba6785f2013-08-11 19:59:15 +02001118 prep_byte_width_lli(pl08x, &bd, &cctl,
1119 bd.remainder, num_llis++, &total_bytes);
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301120 }
1121 }
1122
1123 if (total_bytes != dsg->len) {
1124 dev_err(&pl08x->adev->dev,
1125 "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n",
1126 __func__, total_bytes, dsg->len);
1127 return 0;
1128 }
1129
1130 if (num_llis >= MAX_NUM_TSFR_LLIS) {
1131 dev_err(&pl08x->adev->dev,
1132 "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n",
Tomasz Figaba6785f2013-08-11 19:59:15 +02001133 __func__, MAX_NUM_TSFR_LLIS);
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301134 return 0;
1135 }
Linus Walleije8689e62010-09-28 15:57:37 +02001136 }
Linus Walleije8689e62010-09-28 15:57:37 +02001137
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +00001138 llis_va = txd->llis_va;
Tomasz Figaba6785f2013-08-11 19:59:15 +02001139 last_lli = llis_va + (num_llis - 1) * pl08x->lli_words;
Linus Walleije8689e62010-09-28 15:57:37 +02001140
Alban Bedel3b24c202013-08-11 19:59:20 +02001141 if (txd->cyclic) {
1142 /* Link back to the first LLI. */
1143 last_lli[PL080_LLI_LLI] = txd->llis_bus | bd.lli_bus;
1144 } else {
1145 /* The final LLI terminates the LLI. */
1146 last_lli[PL080_LLI_LLI] = 0;
1147 /* The final LLI element shall also fire an interrupt. */
1148 last_lli[PL080_LLI_CCTL] |= PL080_CONTROL_TC_IRQ_EN;
Linus Walleije8689e62010-09-28 15:57:37 +02001149 }
Linus Walleije8689e62010-09-28 15:57:37 +02001150
Tomasz Figa48924e42013-08-11 19:59:16 +02001151 pl08x_dump_lli(pl08x, llis_va, num_llis);
Linus Walleije8689e62010-09-28 15:57:37 +02001152
1153 return num_llis;
1154}
1155
Linus Walleije8689e62010-09-28 15:57:37 +02001156static void pl08x_free_txd(struct pl08x_driver_data *pl08x,
1157 struct pl08x_txd *txd)
1158{
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301159 struct pl08x_sg *dsg, *_dsg;
1160
Viresh Kumarc1205642011-08-05 15:32:44 +05301161 if (txd->llis_va)
1162 dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +02001163
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301164 list_for_each_entry_safe(dsg, _dsg, &txd->dsg_list, node) {
1165 list_del(&dsg->node);
1166 kfree(dsg);
1167 }
1168
Linus Walleije8689e62010-09-28 15:57:37 +02001169 kfree(txd);
1170}
1171
Russell King18536132012-05-26 14:42:23 +01001172static void pl08x_desc_free(struct virt_dma_desc *vd)
1173{
1174 struct pl08x_txd *txd = to_pl08x_txd(&vd->tx);
1175 struct pl08x_dma_chan *plchan = to_pl08x_chan(vd->tx.chan);
Russell King18536132012-05-26 14:42:23 +01001176
Russell King - ARM Linux89116bf2013-11-26 16:03:03 -08001177 dma_descriptor_unmap(&vd->tx);
Russell King18536132012-05-26 14:42:23 +01001178 if (!txd->done)
1179 pl08x_release_mux(plchan);
1180
Russell King18536132012-05-26 14:42:23 +01001181 pl08x_free_txd(plchan->host, txd);
Russell King18536132012-05-26 14:42:23 +01001182}
1183
Linus Walleije8689e62010-09-28 15:57:37 +02001184static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x,
1185 struct pl08x_dma_chan *plchan)
1186{
Russell Kingea160562012-05-25 13:10:36 +01001187 LIST_HEAD(head);
Linus Walleije8689e62010-09-28 15:57:37 +02001188
Russell King879f1272012-05-26 14:27:40 +01001189 vchan_get_all_descriptors(&plchan->vc, &head);
Akinobu Mita91998262012-10-28 00:49:31 +09001190 vchan_dma_desc_free_list(&plchan->vc, &head);
Linus Walleije8689e62010-09-28 15:57:37 +02001191}
1192
1193/*
1194 * The DMA ENGINE API
1195 */
Linus Walleije8689e62010-09-28 15:57:37 +02001196static void pl08x_free_chan_resources(struct dma_chan *chan)
1197{
Russell Kinga0686822012-05-26 17:00:49 +01001198 /* Ensure all queued descriptors are freed */
1199 vchan_free_chan_resources(to_virt_chan(chan));
Linus Walleije8689e62010-09-28 15:57:37 +02001200}
1201
Linus Walleije8689e62010-09-28 15:57:37 +02001202static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt(
1203 struct dma_chan *chan, unsigned long flags)
1204{
1205 struct dma_async_tx_descriptor *retval = NULL;
1206
1207 return retval;
1208}
1209
1210/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001211 * Code accessing dma_async_is_complete() in a tight loop may give problems.
1212 * If slaves are relying on interrupts to signal completion this function
1213 * must not be called with interrupts disabled.
Linus Walleije8689e62010-09-28 15:57:37 +02001214 */
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301215static enum dma_status pl08x_dma_tx_status(struct dma_chan *chan,
1216 dma_cookie_t cookie, struct dma_tx_state *txstate)
Linus Walleije8689e62010-09-28 15:57:37 +02001217{
1218 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
Russell King06e885b2012-05-26 15:05:52 +01001219 struct virt_dma_desc *vd;
1220 unsigned long flags;
Linus Walleije8689e62010-09-28 15:57:37 +02001221 enum dma_status ret;
Russell King06e885b2012-05-26 15:05:52 +01001222 size_t bytes = 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001223
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001224 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Koul0996e892013-10-16 13:33:02 +05301225 if (ret == DMA_COMPLETE)
Linus Walleije8689e62010-09-28 15:57:37 +02001226 return ret;
Linus Walleije8689e62010-09-28 15:57:37 +02001227
1228 /*
Russell King06e885b2012-05-26 15:05:52 +01001229 * There's no point calculating the residue if there's
1230 * no txstate to store the value.
1231 */
1232 if (!txstate) {
1233 if (plchan->state == PL08X_CHAN_PAUSED)
1234 ret = DMA_PAUSED;
1235 return ret;
1236 }
1237
1238 spin_lock_irqsave(&plchan->vc.lock, flags);
1239 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Koul0996e892013-10-16 13:33:02 +05301240 if (ret != DMA_COMPLETE) {
Russell King06e885b2012-05-26 15:05:52 +01001241 vd = vchan_find_desc(&plchan->vc, cookie);
1242 if (vd) {
1243 /* On the issued list, so hasn't been processed yet */
1244 struct pl08x_txd *txd = to_pl08x_txd(&vd->tx);
1245 struct pl08x_sg *dsg;
1246
1247 list_for_each_entry(dsg, &txd->dsg_list, node)
1248 bytes += dsg->len;
1249 } else {
1250 bytes = pl08x_getbytes_chan(plchan);
1251 }
1252 }
1253 spin_unlock_irqrestore(&plchan->vc.lock, flags);
1254
1255 /*
Linus Walleije8689e62010-09-28 15:57:37 +02001256 * This cookie not complete yet
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001257 * Get number of bytes left in the active transactions and queue
Linus Walleije8689e62010-09-28 15:57:37 +02001258 */
Russell King06e885b2012-05-26 15:05:52 +01001259 dma_set_residue(txstate, bytes);
Linus Walleije8689e62010-09-28 15:57:37 +02001260
Russell King06e885b2012-05-26 15:05:52 +01001261 if (plchan->state == PL08X_CHAN_PAUSED && ret == DMA_IN_PROGRESS)
1262 ret = DMA_PAUSED;
Linus Walleije8689e62010-09-28 15:57:37 +02001263
1264 /* Whether waiting or running, we're in progress */
Russell King06e885b2012-05-26 15:05:52 +01001265 return ret;
Linus Walleije8689e62010-09-28 15:57:37 +02001266}
1267
1268/* PrimeCell DMA extension */
1269struct burst_table {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001270 u32 burstwords;
Linus Walleije8689e62010-09-28 15:57:37 +02001271 u32 reg;
1272};
1273
1274static const struct burst_table burst_sizes[] = {
1275 {
1276 .burstwords = 256,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001277 .reg = PL080_BSIZE_256,
Linus Walleije8689e62010-09-28 15:57:37 +02001278 },
1279 {
1280 .burstwords = 128,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001281 .reg = PL080_BSIZE_128,
Linus Walleije8689e62010-09-28 15:57:37 +02001282 },
1283 {
1284 .burstwords = 64,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001285 .reg = PL080_BSIZE_64,
Linus Walleije8689e62010-09-28 15:57:37 +02001286 },
1287 {
1288 .burstwords = 32,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001289 .reg = PL080_BSIZE_32,
Linus Walleije8689e62010-09-28 15:57:37 +02001290 },
1291 {
1292 .burstwords = 16,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001293 .reg = PL080_BSIZE_16,
Linus Walleije8689e62010-09-28 15:57:37 +02001294 },
1295 {
1296 .burstwords = 8,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001297 .reg = PL080_BSIZE_8,
Linus Walleije8689e62010-09-28 15:57:37 +02001298 },
1299 {
1300 .burstwords = 4,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001301 .reg = PL080_BSIZE_4,
Linus Walleije8689e62010-09-28 15:57:37 +02001302 },
1303 {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001304 .burstwords = 0,
1305 .reg = PL080_BSIZE_1,
Linus Walleije8689e62010-09-28 15:57:37 +02001306 },
1307};
1308
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001309/*
1310 * Given the source and destination available bus masks, select which
1311 * will be routed to each port. We try to have source and destination
1312 * on separate ports, but always respect the allowable settings.
1313 */
1314static u32 pl08x_select_bus(u8 src, u8 dst)
1315{
1316 u32 cctl = 0;
1317
1318 if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1)))
1319 cctl |= PL080_CONTROL_DST_AHB2;
1320 if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2)))
1321 cctl |= PL080_CONTROL_SRC_AHB2;
1322
1323 return cctl;
1324}
1325
Russell King - ARM Linuxf14c4262011-07-21 17:12:47 +01001326static u32 pl08x_cctl(u32 cctl)
1327{
1328 cctl &= ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 |
1329 PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR |
1330 PL080_CONTROL_PROT_MASK);
1331
1332 /* Access the cell in privileged mode, non-bufferable, non-cacheable */
1333 return cctl | PL080_CONTROL_PROT_SYS;
1334}
1335
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001336static u32 pl08x_width(enum dma_slave_buswidth width)
1337{
1338 switch (width) {
1339 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1340 return PL080_WIDTH_8BIT;
1341 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1342 return PL080_WIDTH_16BIT;
1343 case DMA_SLAVE_BUSWIDTH_4_BYTES:
1344 return PL080_WIDTH_32BIT;
Vinod Koulf32807f2011-07-25 19:22:01 +05301345 default:
1346 return ~0;
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001347 }
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001348}
1349
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001350static u32 pl08x_burst(u32 maxburst)
1351{
1352 int i;
1353
1354 for (i = 0; i < ARRAY_SIZE(burst_sizes); i++)
1355 if (burst_sizes[i].burstwords <= maxburst)
1356 break;
1357
1358 return burst_sizes[i].reg;
1359}
1360
Russell King9862ba12012-05-16 11:16:03 +01001361static u32 pl08x_get_cctl(struct pl08x_dma_chan *plchan,
1362 enum dma_slave_buswidth addr_width, u32 maxburst)
1363{
1364 u32 width, burst, cctl = 0;
1365
1366 width = pl08x_width(addr_width);
1367 if (width == ~0)
1368 return ~0;
1369
1370 cctl |= width << PL080_CONTROL_SWIDTH_SHIFT;
1371 cctl |= width << PL080_CONTROL_DWIDTH_SHIFT;
1372
1373 /*
1374 * If this channel will only request single transfers, set this
1375 * down to ONE element. Also select one element if no maxburst
1376 * is specified.
1377 */
1378 if (plchan->cd->single)
1379 maxburst = 1;
1380
1381 burst = pl08x_burst(maxburst);
1382 cctl |= burst << PL080_CONTROL_SB_SIZE_SHIFT;
1383 cctl |= burst << PL080_CONTROL_DB_SIZE_SHIFT;
1384
1385 return pl08x_cctl(cctl);
1386}
1387
Linus Walleije8689e62010-09-28 15:57:37 +02001388/*
1389 * Slave transactions callback to the slave device to allow
1390 * synchronization of slave DMA signals with the DMAC enable
1391 */
1392static void pl08x_issue_pending(struct dma_chan *chan)
1393{
1394 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001395 unsigned long flags;
1396
Russell King083be282012-05-26 14:09:53 +01001397 spin_lock_irqsave(&plchan->vc.lock, flags);
Russell King879f1272012-05-26 14:27:40 +01001398 if (vchan_issue_pending(&plchan->vc)) {
Russell Kinga5a488d2012-05-26 13:54:15 +01001399 if (!plchan->phychan && plchan->state != PL08X_CHAN_WAITING)
1400 pl08x_phy_alloc_and_start(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001401 }
Russell King083be282012-05-26 14:09:53 +01001402 spin_unlock_irqrestore(&plchan->vc.lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001403}
1404
Russell King879f1272012-05-26 14:27:40 +01001405static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan)
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001406{
Viresh Kumarb201c112011-08-05 15:32:29 +05301407 struct pl08x_txd *txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001408
1409 if (txd) {
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301410 INIT_LIST_HEAD(&txd->dsg_list);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001411
1412 /* Always enable error and terminal interrupts */
1413 txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK |
1414 PL080_CONFIG_TC_IRQ_MASK;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001415 }
1416 return txd;
1417}
1418
Linus Walleije8689e62010-09-28 15:57:37 +02001419/*
1420 * Initialize a descriptor to be used by memcpy submit
1421 */
1422static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy(
1423 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1424 size_t len, unsigned long flags)
1425{
1426 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1427 struct pl08x_driver_data *pl08x = plchan->host;
1428 struct pl08x_txd *txd;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301429 struct pl08x_sg *dsg;
Linus Walleije8689e62010-09-28 15:57:37 +02001430 int ret;
1431
Russell King879f1272012-05-26 14:27:40 +01001432 txd = pl08x_get_txd(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001433 if (!txd) {
1434 dev_err(&pl08x->adev->dev,
1435 "%s no memory for descriptor\n", __func__);
1436 return NULL;
1437 }
1438
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301439 dsg = kzalloc(sizeof(struct pl08x_sg), GFP_NOWAIT);
1440 if (!dsg) {
1441 pl08x_free_txd(pl08x, txd);
1442 dev_err(&pl08x->adev->dev, "%s no memory for pl080 sg\n",
1443 __func__);
1444 return NULL;
1445 }
1446 list_add_tail(&dsg->node, &txd->dsg_list);
1447
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301448 dsg->src_addr = src;
1449 dsg->dst_addr = dest;
1450 dsg->len = len;
Linus Walleije8689e62010-09-28 15:57:37 +02001451
1452 /* Set platform data for m2m */
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001453 txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell Kingdc8d5f82012-05-16 12:20:55 +01001454 txd->cctl = pl08x->pd->memcpy_channel.cctl_memcpy &
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001455 ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001456
Linus Walleije8689e62010-09-28 15:57:37 +02001457 /* Both to be incremented or the code will break */
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +00001458 txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001459
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001460 if (pl08x->vd->dualmaster)
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001461 txd->cctl |= pl08x_select_bus(pl08x->mem_buses,
1462 pl08x->mem_buses);
Linus Walleije8689e62010-09-28 15:57:37 +02001463
Russell Kingaa4afb72012-05-26 15:43:00 +01001464 ret = pl08x_fill_llis_for_desc(plchan->host, txd);
1465 if (!ret) {
1466 pl08x_free_txd(pl08x, txd);
Linus Walleije8689e62010-09-28 15:57:37 +02001467 return NULL;
Russell Kingaa4afb72012-05-26 15:43:00 +01001468 }
Linus Walleije8689e62010-09-28 15:57:37 +02001469
Russell King879f1272012-05-26 14:27:40 +01001470 return vchan_tx_prep(&plchan->vc, &txd->vd, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001471}
1472
Alban Bedel3b24c202013-08-11 19:59:20 +02001473static struct pl08x_txd *pl08x_init_txd(
1474 struct dma_chan *chan,
1475 enum dma_transfer_direction direction,
1476 dma_addr_t *slave_addr)
Linus Walleije8689e62010-09-28 15:57:37 +02001477{
1478 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1479 struct pl08x_driver_data *pl08x = plchan->host;
1480 struct pl08x_txd *txd;
Russell Kingdc8d5f82012-05-16 12:20:55 +01001481 enum dma_slave_buswidth addr_width;
Viresh Kumar0a235652011-08-05 15:32:42 +05301482 int ret, tmp;
Russell King409ec8d2012-05-16 11:08:43 +01001483 u8 src_buses, dst_buses;
Russell Kingdc8d5f82012-05-16 12:20:55 +01001484 u32 maxburst, cctl;
Linus Walleije8689e62010-09-28 15:57:37 +02001485
Russell King879f1272012-05-26 14:27:40 +01001486 txd = pl08x_get_txd(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001487 if (!txd) {
1488 dev_err(&pl08x->adev->dev, "%s no txd\n", __func__);
1489 return NULL;
1490 }
1491
Linus Walleije8689e62010-09-28 15:57:37 +02001492 /*
1493 * Set up addresses, the PrimeCell configured address
1494 * will take precedence since this may configure the
1495 * channel target address dynamically at runtime.
1496 */
Vinod Kouldb8196d2011-10-13 22:34:23 +05301497 if (direction == DMA_MEM_TO_DEV) {
Russell Kingdc8d5f82012-05-16 12:20:55 +01001498 cctl = PL080_CONTROL_SRC_INCR;
Alban Bedel3b24c202013-08-11 19:59:20 +02001499 *slave_addr = plchan->cfg.dst_addr;
Russell Kingdc8d5f82012-05-16 12:20:55 +01001500 addr_width = plchan->cfg.dst_addr_width;
1501 maxburst = plchan->cfg.dst_maxburst;
Russell King409ec8d2012-05-16 11:08:43 +01001502 src_buses = pl08x->mem_buses;
1503 dst_buses = plchan->cd->periph_buses;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301504 } else if (direction == DMA_DEV_TO_MEM) {
Russell Kingdc8d5f82012-05-16 12:20:55 +01001505 cctl = PL080_CONTROL_DST_INCR;
Alban Bedel3b24c202013-08-11 19:59:20 +02001506 *slave_addr = plchan->cfg.src_addr;
Russell Kingdc8d5f82012-05-16 12:20:55 +01001507 addr_width = plchan->cfg.src_addr_width;
1508 maxburst = plchan->cfg.src_maxburst;
Russell King409ec8d2012-05-16 11:08:43 +01001509 src_buses = plchan->cd->periph_buses;
1510 dst_buses = pl08x->mem_buses;
Linus Walleije8689e62010-09-28 15:57:37 +02001511 } else {
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301512 pl08x_free_txd(pl08x, txd);
Linus Walleije8689e62010-09-28 15:57:37 +02001513 dev_err(&pl08x->adev->dev,
1514 "%s direction unsupported\n", __func__);
1515 return NULL;
1516 }
Linus Walleije8689e62010-09-28 15:57:37 +02001517
Russell Kingdc8d5f82012-05-16 12:20:55 +01001518 cctl |= pl08x_get_cctl(plchan, addr_width, maxburst);
Russell King800d6832012-05-16 11:33:31 +01001519 if (cctl == ~0) {
1520 pl08x_free_txd(pl08x, txd);
1521 dev_err(&pl08x->adev->dev,
1522 "DMA slave configuration botched?\n");
1523 return NULL;
1524 }
1525
Russell King409ec8d2012-05-16 11:08:43 +01001526 txd->cctl = cctl | pl08x_select_bus(src_buses, dst_buses);
1527
Russell King95442b22012-05-16 11:05:09 +01001528 if (plchan->cfg.device_fc)
Vinod Kouldb8196d2011-10-13 22:34:23 +05301529 tmp = (direction == DMA_MEM_TO_DEV) ? PL080_FLOW_MEM2PER_PER :
Viresh Kumar0a235652011-08-05 15:32:42 +05301530 PL080_FLOW_PER2MEM_PER;
1531 else
Vinod Kouldb8196d2011-10-13 22:34:23 +05301532 tmp = (direction == DMA_MEM_TO_DEV) ? PL080_FLOW_MEM2PER :
Viresh Kumar0a235652011-08-05 15:32:42 +05301533 PL080_FLOW_PER2MEM;
1534
1535 txd->ccfg |= tmp << PL080_CONFIG_FLOW_CONTROL_SHIFT;
1536
Russell Kingc48d4962012-05-25 11:48:51 +01001537 ret = pl08x_request_mux(plchan);
1538 if (ret < 0) {
1539 pl08x_free_txd(pl08x, txd);
1540 dev_dbg(&pl08x->adev->dev,
1541 "unable to mux for transfer on %s due to platform restrictions\n",
1542 plchan->name);
1543 return NULL;
1544 }
1545
1546 dev_dbg(&pl08x->adev->dev, "allocated DMA request signal %d for xfer on %s\n",
1547 plchan->signal, plchan->name);
1548
1549 /* Assign the flow control signal to this channel */
1550 if (direction == DMA_MEM_TO_DEV)
1551 txd->ccfg |= plchan->signal << PL080_CONFIG_DST_SEL_SHIFT;
1552 else
1553 txd->ccfg |= plchan->signal << PL080_CONFIG_SRC_SEL_SHIFT;
1554
Alban Bedel3b24c202013-08-11 19:59:20 +02001555 return txd;
1556}
1557
1558static int pl08x_tx_add_sg(struct pl08x_txd *txd,
1559 enum dma_transfer_direction direction,
1560 dma_addr_t slave_addr,
1561 dma_addr_t buf_addr,
1562 unsigned int len)
1563{
1564 struct pl08x_sg *dsg;
1565
1566 dsg = kzalloc(sizeof(struct pl08x_sg), GFP_NOWAIT);
1567 if (!dsg)
1568 return -ENOMEM;
1569
1570 list_add_tail(&dsg->node, &txd->dsg_list);
1571
1572 dsg->len = len;
1573 if (direction == DMA_MEM_TO_DEV) {
1574 dsg->src_addr = buf_addr;
1575 dsg->dst_addr = slave_addr;
1576 } else {
1577 dsg->src_addr = slave_addr;
1578 dsg->dst_addr = buf_addr;
1579 }
1580
1581 return 0;
1582}
1583
1584static struct dma_async_tx_descriptor *pl08x_prep_slave_sg(
1585 struct dma_chan *chan, struct scatterlist *sgl,
1586 unsigned int sg_len, enum dma_transfer_direction direction,
1587 unsigned long flags, void *context)
1588{
1589 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1590 struct pl08x_driver_data *pl08x = plchan->host;
1591 struct pl08x_txd *txd;
1592 struct scatterlist *sg;
1593 int ret, tmp;
1594 dma_addr_t slave_addr;
1595
1596 dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n",
1597 __func__, sg_dma_len(sgl), plchan->name);
1598
1599 txd = pl08x_init_txd(chan, direction, &slave_addr);
1600 if (!txd)
1601 return NULL;
1602
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301603 for_each_sg(sgl, sg, sg_len, tmp) {
Alban Bedel3b24c202013-08-11 19:59:20 +02001604 ret = pl08x_tx_add_sg(txd, direction, slave_addr,
1605 sg_dma_address(sg),
1606 sg_dma_len(sg));
1607 if (ret) {
Russell Kingc48d4962012-05-25 11:48:51 +01001608 pl08x_release_mux(plchan);
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301609 pl08x_free_txd(pl08x, txd);
1610 dev_err(&pl08x->adev->dev, "%s no mem for pl080 sg\n",
1611 __func__);
1612 return NULL;
1613 }
Alban Bedel3b24c202013-08-11 19:59:20 +02001614 }
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301615
Alban Bedel3b24c202013-08-11 19:59:20 +02001616 ret = pl08x_fill_llis_for_desc(plchan->host, txd);
1617 if (!ret) {
1618 pl08x_release_mux(plchan);
1619 pl08x_free_txd(pl08x, txd);
1620 return NULL;
1621 }
1622
1623 return vchan_tx_prep(&plchan->vc, &txd->vd, flags);
1624}
1625
1626static struct dma_async_tx_descriptor *pl08x_prep_dma_cyclic(
1627 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
1628 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +02001629 unsigned long flags)
Alban Bedel3b24c202013-08-11 19:59:20 +02001630{
1631 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1632 struct pl08x_driver_data *pl08x = plchan->host;
1633 struct pl08x_txd *txd;
1634 int ret, tmp;
1635 dma_addr_t slave_addr;
1636
1637 dev_dbg(&pl08x->adev->dev,
Mark Brown6fc8ae72014-08-01 18:09:48 +01001638 "%s prepare cyclic transaction of %zd/%zd bytes %s %s\n",
Alban Bedel3b24c202013-08-11 19:59:20 +02001639 __func__, period_len, buf_len,
1640 direction == DMA_MEM_TO_DEV ? "to" : "from",
1641 plchan->name);
1642
1643 txd = pl08x_init_txd(chan, direction, &slave_addr);
1644 if (!txd)
1645 return NULL;
1646
1647 txd->cyclic = true;
1648 txd->cctl |= PL080_CONTROL_TC_IRQ_EN;
1649 for (tmp = 0; tmp < buf_len; tmp += period_len) {
1650 ret = pl08x_tx_add_sg(txd, direction, slave_addr,
1651 buf_addr + tmp, period_len);
1652 if (ret) {
1653 pl08x_release_mux(plchan);
1654 pl08x_free_txd(pl08x, txd);
1655 return NULL;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301656 }
1657 }
1658
Russell Kingaa4afb72012-05-26 15:43:00 +01001659 ret = pl08x_fill_llis_for_desc(plchan->host, txd);
1660 if (!ret) {
1661 pl08x_release_mux(plchan);
1662 pl08x_free_txd(pl08x, txd);
Linus Walleije8689e62010-09-28 15:57:37 +02001663 return NULL;
Russell Kingaa4afb72012-05-26 15:43:00 +01001664 }
Linus Walleije8689e62010-09-28 15:57:37 +02001665
Russell King879f1272012-05-26 14:27:40 +01001666 return vchan_tx_prep(&plchan->vc, &txd->vd, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001667}
1668
Maxime Ripardbcd1b0b2014-11-17 14:42:05 +01001669static int pl08x_config(struct dma_chan *chan,
1670 struct dma_slave_config *config)
1671{
1672 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1673 struct pl08x_driver_data *pl08x = plchan->host;
1674
1675 if (!plchan->slave)
1676 return -EINVAL;
1677
1678 /* Reject definitely invalid configurations */
1679 if (config->src_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES ||
1680 config->dst_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES)
1681 return -EINVAL;
1682
1683 if (config->device_fc && pl08x->vd->pl080s) {
1684 dev_err(&pl08x->adev->dev,
1685 "%s: PL080S does not support peripheral flow control\n",
1686 __func__);
1687 return -EINVAL;
1688 }
1689
1690 plchan->cfg = *config;
1691
1692 return 0;
1693}
1694
1695static int pl08x_terminate_all(struct dma_chan *chan)
Linus Walleije8689e62010-09-28 15:57:37 +02001696{
1697 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1698 struct pl08x_driver_data *pl08x = plchan->host;
1699 unsigned long flags;
Linus Walleije8689e62010-09-28 15:57:37 +02001700
Maxime Ripardbcd1b0b2014-11-17 14:42:05 +01001701 spin_lock_irqsave(&plchan->vc.lock, flags);
1702 if (!plchan->phychan && !plchan->at) {
1703 spin_unlock_irqrestore(&plchan->vc.lock, flags);
1704 return 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001705 }
1706
Maxime Ripardbcd1b0b2014-11-17 14:42:05 +01001707 plchan->state = PL08X_CHAN_IDLE;
1708
1709 if (plchan->phychan) {
1710 /*
1711 * Mark physical channel as free and free any slave
1712 * signal
1713 */
1714 pl08x_phy_free(plchan);
1715 }
1716 /* Dequeue jobs and free LLIs */
1717 if (plchan->at) {
1718 pl08x_desc_free(&plchan->at->vd);
1719 plchan->at = NULL;
1720 }
1721 /* Dequeue jobs not yet fired as well */
1722 pl08x_free_txd_list(pl08x, plchan);
1723
1724 spin_unlock_irqrestore(&plchan->vc.lock, flags);
1725
1726 return 0;
1727}
1728
1729static int pl08x_pause(struct dma_chan *chan)
1730{
1731 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1732 unsigned long flags;
1733
Linus Walleije8689e62010-09-28 15:57:37 +02001734 /*
1735 * Anything succeeds on channels with no physical allocation and
1736 * no queued transfers.
1737 */
Russell King083be282012-05-26 14:09:53 +01001738 spin_lock_irqsave(&plchan->vc.lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001739 if (!plchan->phychan && !plchan->at) {
Russell King083be282012-05-26 14:09:53 +01001740 spin_unlock_irqrestore(&plchan->vc.lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001741 return 0;
1742 }
1743
Maxime Ripardbcd1b0b2014-11-17 14:42:05 +01001744 pl08x_pause_phy_chan(plchan->phychan);
1745 plchan->state = PL08X_CHAN_PAUSED;
Linus Walleije8689e62010-09-28 15:57:37 +02001746
Russell King083be282012-05-26 14:09:53 +01001747 spin_unlock_irqrestore(&plchan->vc.lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001748
Maxime Ripardbcd1b0b2014-11-17 14:42:05 +01001749 return 0;
1750}
1751
1752static int pl08x_resume(struct dma_chan *chan)
1753{
1754 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1755 unsigned long flags;
1756
1757 /*
1758 * Anything succeeds on channels with no physical allocation and
1759 * no queued transfers.
1760 */
1761 spin_lock_irqsave(&plchan->vc.lock, flags);
1762 if (!plchan->phychan && !plchan->at) {
1763 spin_unlock_irqrestore(&plchan->vc.lock, flags);
1764 return 0;
1765 }
1766
1767 pl08x_resume_phy_chan(plchan->phychan);
1768 plchan->state = PL08X_CHAN_RUNNING;
1769
1770 spin_unlock_irqrestore(&plchan->vc.lock, flags);
1771
1772 return 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001773}
1774
1775bool pl08x_filter_id(struct dma_chan *chan, void *chan_id)
1776{
Russell King - ARM Linux7703eac2011-08-31 09:34:35 +01001777 struct pl08x_dma_chan *plchan;
Linus Walleije8689e62010-09-28 15:57:37 +02001778 char *name = chan_id;
1779
Russell King - ARM Linux7703eac2011-08-31 09:34:35 +01001780 /* Reject channels for devices not bound to this driver */
1781 if (chan->device->dev->driver != &pl08x_amba_driver.drv)
1782 return false;
1783
1784 plchan = to_pl08x_chan(chan);
1785
Linus Walleije8689e62010-09-28 15:57:37 +02001786 /* Check that the channel is not taken! */
1787 if (!strcmp(plchan->name, name))
1788 return true;
1789
1790 return false;
1791}
Sachin Kamat6d05c9f2014-01-23 16:10:07 +05301792EXPORT_SYMBOL_GPL(pl08x_filter_id);
Linus Walleije8689e62010-09-28 15:57:37 +02001793
1794/*
1795 * Just check that the device is there and active
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001796 * TODO: turn this bit on/off depending on the number of physical channels
1797 * actually used, if it is zero... well shut it off. That will save some
1798 * power. Cut the clock at the same time.
Linus Walleije8689e62010-09-28 15:57:37 +02001799 */
1800static void pl08x_ensure_on(struct pl08x_driver_data *pl08x)
1801{
Linus Walleijaffa1152012-04-12 09:01:49 +02001802 /* The Nomadik variant does not have the config register */
1803 if (pl08x->vd->nomadik)
1804 return;
Viresh Kumar48a59ef2011-08-05 15:32:34 +05301805 writel(PL080_CONFIG_ENABLE, pl08x->base + PL080_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +02001806}
1807
Linus Walleije8689e62010-09-28 15:57:37 +02001808static irqreturn_t pl08x_irq(int irq, void *dev)
1809{
1810 struct pl08x_driver_data *pl08x = dev;
Viresh Kumar28da2832011-08-05 15:32:36 +05301811 u32 mask = 0, err, tc, i;
Linus Walleije8689e62010-09-28 15:57:37 +02001812
Viresh Kumar28da2832011-08-05 15:32:36 +05301813 /* check & clear - ERR & TC interrupts */
1814 err = readl(pl08x->base + PL080_ERR_STATUS);
1815 if (err) {
1816 dev_err(&pl08x->adev->dev, "%s error interrupt, register value 0x%08x\n",
1817 __func__, err);
1818 writel(err, pl08x->base + PL080_ERR_CLEAR);
Linus Walleije8689e62010-09-28 15:57:37 +02001819 }
Linus Walleijd29bf012012-04-09 22:53:21 +02001820 tc = readl(pl08x->base + PL080_TC_STATUS);
Viresh Kumar28da2832011-08-05 15:32:36 +05301821 if (tc)
1822 writel(tc, pl08x->base + PL080_TC_CLEAR);
1823
1824 if (!err && !tc)
1825 return IRQ_NONE;
1826
Linus Walleije8689e62010-09-28 15:57:37 +02001827 for (i = 0; i < pl08x->vd->channels; i++) {
Viresh Kumar28da2832011-08-05 15:32:36 +05301828 if (((1 << i) & err) || ((1 << i) & tc)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001829 /* Locate physical channel */
1830 struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i];
1831 struct pl08x_dma_chan *plchan = phychan->serving;
Russell Kinga936e792012-05-25 10:51:19 +01001832 struct pl08x_txd *tx;
Linus Walleije8689e62010-09-28 15:57:37 +02001833
Viresh Kumar28da2832011-08-05 15:32:36 +05301834 if (!plchan) {
1835 dev_err(&pl08x->adev->dev,
1836 "%s Error TC interrupt on unused channel: 0x%08x\n",
1837 __func__, i);
1838 continue;
1839 }
1840
Russell King083be282012-05-26 14:09:53 +01001841 spin_lock(&plchan->vc.lock);
Russell Kinga936e792012-05-25 10:51:19 +01001842 tx = plchan->at;
Alban Bedel3b24c202013-08-11 19:59:20 +02001843 if (tx && tx->cyclic) {
1844 vchan_cyclic_callback(&tx->vd);
1845 } else if (tx) {
Russell Kinga936e792012-05-25 10:51:19 +01001846 plchan->at = NULL;
Russell Kingc48d4962012-05-25 11:48:51 +01001847 /*
1848 * This descriptor is done, release its mux
1849 * reservation.
1850 */
1851 pl08x_release_mux(plchan);
Russell King18536132012-05-26 14:42:23 +01001852 tx->done = true;
1853 vchan_cookie_complete(&tx->vd);
Russell Kingc33b6442012-05-25 15:41:13 +01001854
Russell Kinga5a488d2012-05-26 13:54:15 +01001855 /*
1856 * And start the next descriptor (if any),
1857 * otherwise free this channel.
1858 */
Russell King879f1272012-05-26 14:27:40 +01001859 if (vchan_next_desc(&plchan->vc))
Russell Kingc33b6442012-05-25 15:41:13 +01001860 pl08x_start_next_txd(plchan);
Russell Kinga5a488d2012-05-26 13:54:15 +01001861 else
1862 pl08x_phy_free(plchan);
Russell Kinga936e792012-05-25 10:51:19 +01001863 }
Russell King083be282012-05-26 14:09:53 +01001864 spin_unlock(&plchan->vc.lock);
Russell Kinga936e792012-05-25 10:51:19 +01001865
Linus Walleije8689e62010-09-28 15:57:37 +02001866 mask |= (1 << i);
1867 }
1868 }
Linus Walleije8689e62010-09-28 15:57:37 +02001869
1870 return mask ? IRQ_HANDLED : IRQ_NONE;
1871}
1872
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001873static void pl08x_dma_slave_init(struct pl08x_dma_chan *chan)
1874{
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001875 chan->slave = true;
1876 chan->name = chan->cd->bus_id;
Russell Kinged91c132012-05-16 11:02:40 +01001877 chan->cfg.src_addr = chan->cd->addr;
1878 chan->cfg.dst_addr = chan->cd->addr;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001879}
1880
Linus Walleije8689e62010-09-28 15:57:37 +02001881/*
1882 * Initialise the DMAC memcpy/slave channels.
1883 * Make a local wrapper to hold required data
1884 */
1885static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301886 struct dma_device *dmadev, unsigned int channels, bool slave)
Linus Walleije8689e62010-09-28 15:57:37 +02001887{
1888 struct pl08x_dma_chan *chan;
1889 int i;
1890
1891 INIT_LIST_HEAD(&dmadev->channels);
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001892
Linus Walleije8689e62010-09-28 15:57:37 +02001893 /*
1894 * Register as many many memcpy as we have physical channels,
1895 * we won't always be able to use all but the code will have
1896 * to cope with that situation.
1897 */
1898 for (i = 0; i < channels; i++) {
Viresh Kumarb201c112011-08-05 15:32:29 +05301899 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
Linus Walleije8689e62010-09-28 15:57:37 +02001900 if (!chan) {
1901 dev_err(&pl08x->adev->dev,
1902 "%s no memory for channel\n", __func__);
1903 return -ENOMEM;
1904 }
1905
1906 chan->host = pl08x;
1907 chan->state = PL08X_CHAN_IDLE;
Russell Kingad0de2a2012-05-25 11:15:15 +01001908 chan->signal = -1;
Linus Walleije8689e62010-09-28 15:57:37 +02001909
1910 if (slave) {
Linus Walleije8689e62010-09-28 15:57:37 +02001911 chan->cd = &pl08x->pd->slave_channels[i];
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001912 pl08x_dma_slave_init(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001913 } else {
1914 chan->cd = &pl08x->pd->memcpy_channel;
1915 chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i);
1916 if (!chan->name) {
1917 kfree(chan);
1918 return -ENOMEM;
1919 }
1920 }
Viresh Kumar175a5e62011-08-05 15:32:32 +05301921 dev_dbg(&pl08x->adev->dev,
Linus Walleije8689e62010-09-28 15:57:37 +02001922 "initialize virtual channel \"%s\"\n",
1923 chan->name);
1924
Russell King18536132012-05-26 14:42:23 +01001925 chan->vc.desc_free = pl08x_desc_free;
Russell King083be282012-05-26 14:09:53 +01001926 vchan_init(&chan->vc, dmadev);
Linus Walleije8689e62010-09-28 15:57:37 +02001927 }
1928 dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n",
1929 i, slave ? "slave" : "memcpy");
1930 return i;
1931}
1932
1933static void pl08x_free_virtual_channels(struct dma_device *dmadev)
1934{
1935 struct pl08x_dma_chan *chan = NULL;
1936 struct pl08x_dma_chan *next;
1937
1938 list_for_each_entry_safe(chan,
Russell King01d8dc62012-05-26 14:04:29 +01001939 next, &dmadev->channels, vc.chan.device_node) {
1940 list_del(&chan->vc.chan.device_node);
Linus Walleije8689e62010-09-28 15:57:37 +02001941 kfree(chan);
1942 }
1943}
1944
1945#ifdef CONFIG_DEBUG_FS
1946static const char *pl08x_state_str(enum pl08x_dma_chan_state state)
1947{
1948 switch (state) {
1949 case PL08X_CHAN_IDLE:
1950 return "idle";
1951 case PL08X_CHAN_RUNNING:
1952 return "running";
1953 case PL08X_CHAN_PAUSED:
1954 return "paused";
1955 case PL08X_CHAN_WAITING:
1956 return "waiting";
1957 default:
1958 break;
1959 }
1960 return "UNKNOWN STATE";
1961}
1962
1963static int pl08x_debugfs_show(struct seq_file *s, void *data)
1964{
1965 struct pl08x_driver_data *pl08x = s->private;
1966 struct pl08x_dma_chan *chan;
1967 struct pl08x_phy_chan *ch;
1968 unsigned long flags;
1969 int i;
1970
1971 seq_printf(s, "PL08x physical channels:\n");
1972 seq_printf(s, "CHANNEL:\tUSER:\n");
1973 seq_printf(s, "--------\t-----\n");
1974 for (i = 0; i < pl08x->vd->channels; i++) {
1975 struct pl08x_dma_chan *virt_chan;
1976
1977 ch = &pl08x->phy_chans[i];
1978
1979 spin_lock_irqsave(&ch->lock, flags);
1980 virt_chan = ch->serving;
1981
Linus Walleijaffa1152012-04-12 09:01:49 +02001982 seq_printf(s, "%d\t\t%s%s\n",
1983 ch->id,
1984 virt_chan ? virt_chan->name : "(none)",
1985 ch->locked ? " LOCKED" : "");
Linus Walleije8689e62010-09-28 15:57:37 +02001986
1987 spin_unlock_irqrestore(&ch->lock, flags);
1988 }
1989
1990 seq_printf(s, "\nPL08x virtual memcpy channels:\n");
1991 seq_printf(s, "CHANNEL:\tSTATE:\n");
1992 seq_printf(s, "--------\t------\n");
Russell King01d8dc62012-05-26 14:04:29 +01001993 list_for_each_entry(chan, &pl08x->memcpy.channels, vc.chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001994 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001995 pl08x_state_str(chan->state));
1996 }
1997
1998 seq_printf(s, "\nPL08x virtual slave channels:\n");
1999 seq_printf(s, "CHANNEL:\tSTATE:\n");
2000 seq_printf(s, "--------\t------\n");
Russell King01d8dc62012-05-26 14:04:29 +01002001 list_for_each_entry(chan, &pl08x->slave.channels, vc.chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00002002 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02002003 pl08x_state_str(chan->state));
2004 }
2005
2006 return 0;
2007}
2008
2009static int pl08x_debugfs_open(struct inode *inode, struct file *file)
2010{
2011 return single_open(file, pl08x_debugfs_show, inode->i_private);
2012}
2013
2014static const struct file_operations pl08x_debugfs_operations = {
2015 .open = pl08x_debugfs_open,
2016 .read = seq_read,
2017 .llseek = seq_lseek,
2018 .release = single_release,
2019};
2020
2021static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
2022{
2023 /* Expose a simple debugfs interface to view all clocks */
Viresh Kumar3e27ee82011-08-05 15:32:27 +05302024 (void) debugfs_create_file(dev_name(&pl08x->adev->dev),
2025 S_IFREG | S_IRUGO, NULL, pl08x,
2026 &pl08x_debugfs_operations);
Linus Walleije8689e62010-09-28 15:57:37 +02002027}
2028
2029#else
2030static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
2031{
2032}
2033#endif
2034
Linus Walleijaa4734d2015-07-11 14:12:04 +02002035#ifdef CONFIG_OF
2036static struct dma_chan *pl08x_find_chan_id(struct pl08x_driver_data *pl08x,
2037 u32 id)
2038{
2039 struct pl08x_dma_chan *chan;
2040
2041 list_for_each_entry(chan, &pl08x->slave.channels, vc.chan.device_node) {
2042 if (chan->signal == id)
2043 return &chan->vc.chan;
2044 }
2045
2046 return NULL;
2047}
2048
2049static struct dma_chan *pl08x_of_xlate(struct of_phandle_args *dma_spec,
2050 struct of_dma *ofdma)
2051{
2052 struct pl08x_driver_data *pl08x = ofdma->of_dma_data;
2053 struct pl08x_channel_data *data;
2054 struct pl08x_dma_chan *chan;
2055 struct dma_chan *dma_chan;
2056
2057 if (!pl08x)
2058 return NULL;
2059
2060 if (dma_spec->args_count != 2)
2061 return NULL;
2062
2063 dma_chan = pl08x_find_chan_id(pl08x, dma_spec->args[0]);
2064 if (dma_chan)
2065 return dma_get_slave_channel(dma_chan);
2066
2067 chan = devm_kzalloc(pl08x->slave.dev, sizeof(*chan) + sizeof(*data),
2068 GFP_KERNEL);
2069 if (!chan)
2070 return NULL;
2071
2072 data = (void *)&chan[1];
2073 data->bus_id = "(none)";
2074 data->periph_buses = dma_spec->args[1];
2075
2076 chan->cd = data;
2077 chan->host = pl08x;
2078 chan->slave = true;
2079 chan->name = data->bus_id;
2080 chan->state = PL08X_CHAN_IDLE;
2081 chan->signal = dma_spec->args[0];
2082 chan->vc.desc_free = pl08x_desc_free;
2083
2084 vchan_init(&chan->vc, &pl08x->slave);
2085
2086 return dma_get_slave_channel(&chan->vc.chan);
2087}
2088
2089static int pl08x_of_probe(struct amba_device *adev,
2090 struct pl08x_driver_data *pl08x,
2091 struct device_node *np)
2092{
2093 struct pl08x_platform_data *pd;
2094 u32 cctl_memcpy = 0;
2095 u32 val;
2096 int ret;
2097
2098 pd = devm_kzalloc(&adev->dev, sizeof(*pd), GFP_KERNEL);
2099 if (!pd)
2100 return -ENOMEM;
2101
2102 /* Eligible bus masters for fetching LLIs */
2103 if (of_property_read_bool(np, "lli-bus-interface-ahb1"))
2104 pd->lli_buses |= PL08X_AHB1;
2105 if (of_property_read_bool(np, "lli-bus-interface-ahb2"))
2106 pd->lli_buses |= PL08X_AHB2;
2107 if (!pd->lli_buses) {
2108 dev_info(&adev->dev, "no bus masters for LLIs stated, assume all\n");
2109 pd->lli_buses |= PL08X_AHB1 | PL08X_AHB2;
2110 }
2111
2112 /* Eligible bus masters for memory access */
2113 if (of_property_read_bool(np, "mem-bus-interface-ahb1"))
2114 pd->mem_buses |= PL08X_AHB1;
2115 if (of_property_read_bool(np, "mem-bus-interface-ahb2"))
2116 pd->mem_buses |= PL08X_AHB2;
2117 if (!pd->mem_buses) {
2118 dev_info(&adev->dev, "no bus masters for memory stated, assume all\n");
2119 pd->mem_buses |= PL08X_AHB1 | PL08X_AHB2;
2120 }
2121
2122 /* Parse the memcpy channel properties */
2123 ret = of_property_read_u32(np, "memcpy-burst-size", &val);
2124 if (ret) {
2125 dev_info(&adev->dev, "no memcpy burst size specified, using 1 byte\n");
2126 val = 1;
2127 }
2128 switch (val) {
2129 default:
2130 dev_err(&adev->dev, "illegal burst size for memcpy, set to 1\n");
2131 /* Fall through */
2132 case 1:
2133 cctl_memcpy |= PL080_BSIZE_1 << PL080_CONTROL_SB_SIZE_SHIFT |
2134 PL080_BSIZE_1 << PL080_CONTROL_DB_SIZE_SHIFT;
2135 break;
2136 case 4:
2137 cctl_memcpy |= PL080_BSIZE_4 << PL080_CONTROL_SB_SIZE_SHIFT |
2138 PL080_BSIZE_4 << PL080_CONTROL_DB_SIZE_SHIFT;
2139 break;
2140 case 8:
2141 cctl_memcpy |= PL080_BSIZE_8 << PL080_CONTROL_SB_SIZE_SHIFT |
2142 PL080_BSIZE_8 << PL080_CONTROL_DB_SIZE_SHIFT;
2143 break;
2144 case 16:
2145 cctl_memcpy |= PL080_BSIZE_16 << PL080_CONTROL_SB_SIZE_SHIFT |
2146 PL080_BSIZE_16 << PL080_CONTROL_DB_SIZE_SHIFT;
2147 break;
2148 case 32:
2149 cctl_memcpy |= PL080_BSIZE_32 << PL080_CONTROL_SB_SIZE_SHIFT |
2150 PL080_BSIZE_32 << PL080_CONTROL_DB_SIZE_SHIFT;
2151 break;
2152 case 64:
2153 cctl_memcpy |= PL080_BSIZE_64 << PL080_CONTROL_SB_SIZE_SHIFT |
2154 PL080_BSIZE_64 << PL080_CONTROL_DB_SIZE_SHIFT;
2155 break;
2156 case 128:
2157 cctl_memcpy |= PL080_BSIZE_128 << PL080_CONTROL_SB_SIZE_SHIFT |
2158 PL080_BSIZE_128 << PL080_CONTROL_DB_SIZE_SHIFT;
2159 break;
2160 case 256:
2161 cctl_memcpy |= PL080_BSIZE_256 << PL080_CONTROL_SB_SIZE_SHIFT |
2162 PL080_BSIZE_256 << PL080_CONTROL_DB_SIZE_SHIFT;
2163 break;
2164 }
2165
2166 ret = of_property_read_u32(np, "memcpy-bus-width", &val);
2167 if (ret) {
2168 dev_info(&adev->dev, "no memcpy bus width specified, using 8 bits\n");
2169 val = 8;
2170 }
2171 switch (val) {
2172 default:
2173 dev_err(&adev->dev, "illegal bus width for memcpy, set to 8 bits\n");
2174 /* Fall through */
2175 case 8:
2176 cctl_memcpy |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT |
2177 PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT;
2178 break;
2179 case 16:
2180 cctl_memcpy |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT |
2181 PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT;
2182 break;
2183 case 32:
2184 cctl_memcpy |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT |
2185 PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT;
2186 break;
2187 }
2188
2189 /* This is currently the only thing making sense */
2190 cctl_memcpy |= PL080_CONTROL_PROT_SYS;
2191
2192 /* Set up memcpy channel */
2193 pd->memcpy_channel.bus_id = "memcpy";
2194 pd->memcpy_channel.cctl_memcpy = cctl_memcpy;
2195 /* Use the buses that can access memory, obviously */
2196 pd->memcpy_channel.periph_buses = pd->mem_buses;
2197
2198 pl08x->pd = pd;
2199
2200 return of_dma_controller_register(adev->dev.of_node, pl08x_of_xlate,
2201 pl08x);
2202}
2203#else
2204static inline int pl08x_of_probe(struct amba_device *adev,
2205 struct pl08x_driver_data *pl08x,
2206 struct device_node *np)
2207{
2208 return -EINVAL;
2209}
2210#endif
2211
Russell Kingaa25afa2011-02-19 15:55:00 +00002212static int pl08x_probe(struct amba_device *adev, const struct amba_id *id)
Linus Walleije8689e62010-09-28 15:57:37 +02002213{
2214 struct pl08x_driver_data *pl08x;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +00002215 const struct vendor_data *vd = id->data;
Linus Walleijaa4734d2015-07-11 14:12:04 +02002216 struct device_node *np = adev->dev.of_node;
Tomasz Figaba6785f2013-08-11 19:59:15 +02002217 u32 tsfr_size;
Linus Walleije8689e62010-09-28 15:57:37 +02002218 int ret = 0;
2219 int i;
2220
2221 ret = amba_request_regions(adev, NULL);
2222 if (ret)
2223 return ret;
2224
Russell Kingde1a2412013-06-27 10:29:32 +01002225 /* Ensure that we can do DMA */
2226 ret = dma_set_mask_and_coherent(&adev->dev, DMA_BIT_MASK(32));
2227 if (ret)
2228 goto out_no_pl08x;
2229
Linus Walleije8689e62010-09-28 15:57:37 +02002230 /* Create the driver state holder */
Viresh Kumarb201c112011-08-05 15:32:29 +05302231 pl08x = kzalloc(sizeof(*pl08x), GFP_KERNEL);
Linus Walleije8689e62010-09-28 15:57:37 +02002232 if (!pl08x) {
2233 ret = -ENOMEM;
2234 goto out_no_pl08x;
2235 }
2236
2237 /* Initialize memcpy engine */
2238 dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask);
2239 pl08x->memcpy.dev = &adev->dev;
Linus Walleije8689e62010-09-28 15:57:37 +02002240 pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources;
2241 pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy;
2242 pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
2243 pl08x->memcpy.device_tx_status = pl08x_dma_tx_status;
2244 pl08x->memcpy.device_issue_pending = pl08x_issue_pending;
Maxime Ripardbcd1b0b2014-11-17 14:42:05 +01002245 pl08x->memcpy.device_config = pl08x_config;
2246 pl08x->memcpy.device_pause = pl08x_pause;
2247 pl08x->memcpy.device_resume = pl08x_resume;
2248 pl08x->memcpy.device_terminate_all = pl08x_terminate_all;
Mark Brownea524c72015-03-17 23:25:36 +00002249 pl08x->memcpy.src_addr_widths = PL80X_DMA_BUSWIDTHS;
2250 pl08x->memcpy.dst_addr_widths = PL80X_DMA_BUSWIDTHS;
2251 pl08x->memcpy.directions = BIT(DMA_MEM_TO_MEM);
2252 pl08x->memcpy.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
Linus Walleije8689e62010-09-28 15:57:37 +02002253
2254 /* Initialize slave engine */
2255 dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask);
Alban Bedel3b24c202013-08-11 19:59:20 +02002256 dma_cap_set(DMA_CYCLIC, pl08x->slave.cap_mask);
Linus Walleije8689e62010-09-28 15:57:37 +02002257 pl08x->slave.dev = &adev->dev;
Linus Walleije8689e62010-09-28 15:57:37 +02002258 pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources;
2259 pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
2260 pl08x->slave.device_tx_status = pl08x_dma_tx_status;
2261 pl08x->slave.device_issue_pending = pl08x_issue_pending;
2262 pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg;
Alban Bedel3b24c202013-08-11 19:59:20 +02002263 pl08x->slave.device_prep_dma_cyclic = pl08x_prep_dma_cyclic;
Maxime Ripardbcd1b0b2014-11-17 14:42:05 +01002264 pl08x->slave.device_config = pl08x_config;
2265 pl08x->slave.device_pause = pl08x_pause;
2266 pl08x->slave.device_resume = pl08x_resume;
2267 pl08x->slave.device_terminate_all = pl08x_terminate_all;
Mark Brownea524c72015-03-17 23:25:36 +00002268 pl08x->slave.src_addr_widths = PL80X_DMA_BUSWIDTHS;
2269 pl08x->slave.dst_addr_widths = PL80X_DMA_BUSWIDTHS;
2270 pl08x->slave.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
2271 pl08x->slave.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
Linus Walleije8689e62010-09-28 15:57:37 +02002272
2273 /* Get the platform data */
2274 pl08x->pd = dev_get_platdata(&adev->dev);
2275 if (!pl08x->pd) {
Linus Walleijaa4734d2015-07-11 14:12:04 +02002276 if (np) {
2277 ret = pl08x_of_probe(adev, pl08x, np);
2278 if (ret)
2279 goto out_no_platdata;
2280 } else {
2281 dev_err(&adev->dev, "no platform data supplied\n");
2282 ret = -EINVAL;
2283 goto out_no_platdata;
2284 }
Linus Walleije8689e62010-09-28 15:57:37 +02002285 }
2286
2287 /* Assign useful pointers to the driver state */
2288 pl08x->adev = adev;
2289 pl08x->vd = vd;
2290
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00002291 /* By default, AHB1 only. If dualmaster, from platform */
2292 pl08x->lli_buses = PL08X_AHB1;
2293 pl08x->mem_buses = PL08X_AHB1;
2294 if (pl08x->vd->dualmaster) {
2295 pl08x->lli_buses = pl08x->pd->lli_buses;
2296 pl08x->mem_buses = pl08x->pd->mem_buses;
2297 }
2298
Tomasz Figada1b6c02013-08-11 19:59:17 +02002299 if (vd->pl080s)
2300 pl08x->lli_words = PL080S_LLI_WORDS;
2301 else
2302 pl08x->lli_words = PL080_LLI_WORDS;
Tomasz Figaba6785f2013-08-11 19:59:15 +02002303 tsfr_size = MAX_NUM_TSFR_LLIS * pl08x->lli_words * sizeof(u32);
2304
Linus Walleije8689e62010-09-28 15:57:37 +02002305 /* A DMA memory pool for LLIs, align on 1-byte boundary */
2306 pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev,
Tomasz Figaba6785f2013-08-11 19:59:15 +02002307 tsfr_size, PL08X_ALIGN, 0);
Linus Walleije8689e62010-09-28 15:57:37 +02002308 if (!pl08x->pool) {
2309 ret = -ENOMEM;
2310 goto out_no_lli_pool;
2311 }
2312
Linus Walleije8689e62010-09-28 15:57:37 +02002313 pl08x->base = ioremap(adev->res.start, resource_size(&adev->res));
2314 if (!pl08x->base) {
2315 ret = -ENOMEM;
2316 goto out_no_ioremap;
2317 }
2318
2319 /* Turn on the PL08x */
2320 pl08x_ensure_on(pl08x);
2321
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00002322 /* Attach the interrupt handler */
Linus Walleije8689e62010-09-28 15:57:37 +02002323 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
2324 writel(0x000000FF, pl08x->base + PL080_TC_CLEAR);
2325
Michael Opdenacker174b5372013-10-13 07:10:51 +02002326 ret = request_irq(adev->irq[0], pl08x_irq, 0, DRIVER_NAME, pl08x);
Linus Walleije8689e62010-09-28 15:57:37 +02002327 if (ret) {
2328 dev_err(&adev->dev, "%s failed to request interrupt %d\n",
2329 __func__, adev->irq[0]);
2330 goto out_no_irq;
2331 }
2332
2333 /* Initialize physical channels */
Linus Walleijaffa1152012-04-12 09:01:49 +02002334 pl08x->phy_chans = kzalloc((vd->channels * sizeof(*pl08x->phy_chans)),
Linus Walleije8689e62010-09-28 15:57:37 +02002335 GFP_KERNEL);
2336 if (!pl08x->phy_chans) {
2337 dev_err(&adev->dev, "%s failed to allocate "
2338 "physical channel holders\n",
2339 __func__);
Julia Lawall983d7be2012-08-14 14:58:32 +02002340 ret = -ENOMEM;
Linus Walleije8689e62010-09-28 15:57:37 +02002341 goto out_no_phychans;
2342 }
2343
2344 for (i = 0; i < vd->channels; i++) {
2345 struct pl08x_phy_chan *ch = &pl08x->phy_chans[i];
2346
2347 ch->id = i;
2348 ch->base = pl08x->base + PL080_Cx_BASE(i);
Tomasz Figad86ccea2013-08-11 19:59:14 +02002349 ch->reg_config = ch->base + vd->config_offset;
Linus Walleije8689e62010-09-28 15:57:37 +02002350 spin_lock_init(&ch->lock);
Linus Walleijaffa1152012-04-12 09:01:49 +02002351
2352 /*
2353 * Nomadik variants can have channels that are locked
2354 * down for the secure world only. Lock up these channels
2355 * by perpetually serving a dummy virtual channel.
2356 */
2357 if (vd->nomadik) {
2358 u32 val;
2359
Tomasz Figad86ccea2013-08-11 19:59:14 +02002360 val = readl(ch->reg_config);
Linus Walleijaffa1152012-04-12 09:01:49 +02002361 if (val & (PL080N_CONFIG_ITPROT | PL080N_CONFIG_SECPROT)) {
2362 dev_info(&adev->dev, "physical channel %d reserved for secure access only\n", i);
2363 ch->locked = true;
2364 }
2365 }
2366
Viresh Kumar175a5e62011-08-05 15:32:32 +05302367 dev_dbg(&adev->dev, "physical channel %d is %s\n",
2368 i, pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE");
Linus Walleije8689e62010-09-28 15:57:37 +02002369 }
2370
2371 /* Register as many memcpy channels as there are physical channels */
2372 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy,
2373 pl08x->vd->channels, false);
2374 if (ret <= 0) {
2375 dev_warn(&pl08x->adev->dev,
2376 "%s failed to enumerate memcpy channels - %d\n",
2377 __func__, ret);
2378 goto out_no_memcpy;
2379 }
Linus Walleije8689e62010-09-28 15:57:37 +02002380
2381 /* Register slave channels */
2382 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05302383 pl08x->pd->num_slave_channels, true);
Linus Walleij10804112013-12-14 00:16:23 +01002384 if (ret < 0) {
Linus Walleije8689e62010-09-28 15:57:37 +02002385 dev_warn(&pl08x->adev->dev,
2386 "%s failed to enumerate slave channels - %d\n",
2387 __func__, ret);
2388 goto out_no_slave;
2389 }
Linus Walleije8689e62010-09-28 15:57:37 +02002390
2391 ret = dma_async_device_register(&pl08x->memcpy);
2392 if (ret) {
2393 dev_warn(&pl08x->adev->dev,
2394 "%s failed to register memcpy as an async device - %d\n",
2395 __func__, ret);
2396 goto out_no_memcpy_reg;
2397 }
2398
2399 ret = dma_async_device_register(&pl08x->slave);
2400 if (ret) {
2401 dev_warn(&pl08x->adev->dev,
2402 "%s failed to register slave as an async device - %d\n",
2403 __func__, ret);
2404 goto out_no_slave_reg;
2405 }
2406
2407 amba_set_drvdata(adev, pl08x);
2408 init_pl08x_debugfs(pl08x);
Tomasz Figada1b6c02013-08-11 19:59:17 +02002409 dev_info(&pl08x->adev->dev, "DMA: PL%03x%s rev%u at 0x%08llx irq %d\n",
2410 amba_part(adev), pl08x->vd->pl080s ? "s" : "", amba_rev(adev),
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00002411 (unsigned long long)adev->res.start, adev->irq[0]);
Viresh Kumarb7b60182011-08-05 15:32:33 +05302412
Linus Walleije8689e62010-09-28 15:57:37 +02002413 return 0;
2414
2415out_no_slave_reg:
2416 dma_async_device_unregister(&pl08x->memcpy);
2417out_no_memcpy_reg:
2418 pl08x_free_virtual_channels(&pl08x->slave);
2419out_no_slave:
2420 pl08x_free_virtual_channels(&pl08x->memcpy);
2421out_no_memcpy:
2422 kfree(pl08x->phy_chans);
2423out_no_phychans:
2424 free_irq(adev->irq[0], pl08x);
2425out_no_irq:
2426 iounmap(pl08x->base);
2427out_no_ioremap:
2428 dma_pool_destroy(pl08x->pool);
2429out_no_lli_pool:
2430out_no_platdata:
2431 kfree(pl08x);
2432out_no_pl08x:
2433 amba_release_regions(adev);
2434 return ret;
2435}
2436
2437/* PL080 has 8 channels and the PL080 have just 2 */
2438static struct vendor_data vendor_pl080 = {
Tomasz Figad86ccea2013-08-11 19:59:14 +02002439 .config_offset = PL080_CH_CONFIG,
Linus Walleije8689e62010-09-28 15:57:37 +02002440 .channels = 8,
2441 .dualmaster = true,
Tomasz Figa5110e512013-08-11 19:59:18 +02002442 .max_transfer_size = PL080_CONTROL_TRANSFER_SIZE_MASK,
Linus Walleije8689e62010-09-28 15:57:37 +02002443};
2444
Linus Walleijaffa1152012-04-12 09:01:49 +02002445static struct vendor_data vendor_nomadik = {
Tomasz Figad86ccea2013-08-11 19:59:14 +02002446 .config_offset = PL080_CH_CONFIG,
Linus Walleijaffa1152012-04-12 09:01:49 +02002447 .channels = 8,
2448 .dualmaster = true,
2449 .nomadik = true,
Tomasz Figa5110e512013-08-11 19:59:18 +02002450 .max_transfer_size = PL080_CONTROL_TRANSFER_SIZE_MASK,
Linus Walleijaffa1152012-04-12 09:01:49 +02002451};
2452
Tomasz Figada1b6c02013-08-11 19:59:17 +02002453static struct vendor_data vendor_pl080s = {
2454 .config_offset = PL080S_CH_CONFIG,
2455 .channels = 8,
2456 .pl080s = true,
Tomasz Figa5110e512013-08-11 19:59:18 +02002457 .max_transfer_size = PL080S_CONTROL_TRANSFER_SIZE_MASK,
Linus Walleije8689e62010-09-28 15:57:37 +02002458};
2459
2460static struct vendor_data vendor_pl081 = {
Tomasz Figad86ccea2013-08-11 19:59:14 +02002461 .config_offset = PL080_CH_CONFIG,
Linus Walleije8689e62010-09-28 15:57:37 +02002462 .channels = 2,
2463 .dualmaster = false,
Tomasz Figa5110e512013-08-11 19:59:18 +02002464 .max_transfer_size = PL080_CONTROL_TRANSFER_SIZE_MASK,
Linus Walleije8689e62010-09-28 15:57:37 +02002465};
2466
2467static struct amba_id pl08x_ids[] = {
Tomasz Figada1b6c02013-08-11 19:59:17 +02002468 /* Samsung PL080S variant */
2469 {
2470 .id = 0x0a141080,
2471 .mask = 0xffffffff,
2472 .data = &vendor_pl080s,
2473 },
Linus Walleije8689e62010-09-28 15:57:37 +02002474 /* PL080 */
2475 {
2476 .id = 0x00041080,
2477 .mask = 0x000fffff,
2478 .data = &vendor_pl080,
2479 },
2480 /* PL081 */
2481 {
2482 .id = 0x00041081,
2483 .mask = 0x000fffff,
2484 .data = &vendor_pl081,
2485 },
2486 /* Nomadik 8815 PL080 variant */
2487 {
Linus Walleijaffa1152012-04-12 09:01:49 +02002488 .id = 0x00280080,
Linus Walleije8689e62010-09-28 15:57:37 +02002489 .mask = 0x00ffffff,
Linus Walleijaffa1152012-04-12 09:01:49 +02002490 .data = &vendor_nomadik,
Linus Walleije8689e62010-09-28 15:57:37 +02002491 },
2492 { 0, 0 },
2493};
2494
Dave Martin037566d2011-10-05 15:15:20 +01002495MODULE_DEVICE_TABLE(amba, pl08x_ids);
2496
Linus Walleije8689e62010-09-28 15:57:37 +02002497static struct amba_driver pl08x_amba_driver = {
2498 .drv.name = DRIVER_NAME,
2499 .id_table = pl08x_ids,
2500 .probe = pl08x_probe,
2501};
2502
2503static int __init pl08x_init(void)
2504{
2505 int retval;
2506 retval = amba_driver_register(&pl08x_amba_driver);
2507 if (retval)
2508 printk(KERN_WARNING DRIVER_NAME
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +00002509 "failed to register as an AMBA device (%d)\n",
Linus Walleije8689e62010-09-28 15:57:37 +02002510 retval);
2511 return retval;
2512}
2513subsys_initcall(pl08x_init);