blob: 1b87969536ffc8a3d6f855b2cb9f4211a5a22069 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080044struct dp_link_dpll {
45 int link_bw;
46 struct dpll dpll;
47};
48
49static const struct dp_link_dpll gen4_dpll[] = {
50 { DP_LINK_BW_1_62,
51 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
52 { DP_LINK_BW_2_7,
53 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
54};
55
56static const struct dp_link_dpll pch_dpll[] = {
57 { DP_LINK_BW_1_62,
58 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
59 { DP_LINK_BW_2_7,
60 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
61};
62
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063static const struct dp_link_dpll vlv_dpll[] = {
64 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080065 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080066 { DP_LINK_BW_2_7,
67 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
68};
69
Chon Ming Leeef9348c2014-04-09 13:28:18 +030070/*
71 * CHV supports eDP 1.4 that have more link rates.
72 * Below only provides the fixed rate but exclude variable rate.
73 */
74static const struct dp_link_dpll chv_dpll[] = {
75 /*
76 * CHV requires to program fractional division for m2.
77 * m2 is stored in fixed point format using formula below
78 * (m2_int << 22) | m2_fraction
79 */
80 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
81 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
82 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
83 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
84 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
85 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
86};
Sonika Jindala8f3ef62015-03-05 10:02:30 +053087/* Skylake supports following rates */
Ville Syrjäläf4896f12015-03-12 17:10:27 +020088static const int gen9_rates[] = { 162000, 216000, 270000,
89 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020090static const int chv_rates[] = { 162000, 202500, 210000, 216000,
91 243000, 270000, 324000, 405000,
92 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +020093static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030094
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070095/**
96 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
97 * @intel_dp: DP struct
98 *
99 * If a CPU or PCH DP output is attached to an eDP panel, this function
100 * will return true, and false otherwise.
101 */
102static bool is_edp(struct intel_dp *intel_dp)
103{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200104 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
105
106 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700107}
108
Imre Deak68b4d822013-05-08 13:14:06 +0300109static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700110{
Imre Deak68b4d822013-05-08 13:14:06 +0300111 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
112
113 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700114}
115
Chris Wilsondf0e9242010-09-09 16:20:55 +0100116static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
117{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200118 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100119}
120
Chris Wilsonea5b2132010-08-04 13:50:23 +0100121static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300122static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100123static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300124static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300125static void vlv_steal_power_sequencer(struct drm_device *dev,
126 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700127
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200128static int
129intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700130{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700131 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
133 switch (max_link_bw) {
134 case DP_LINK_BW_1_62:
135 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200136 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300137 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300139 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
140 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141 max_link_bw = DP_LINK_BW_1_62;
142 break;
143 }
144 return max_link_bw;
145}
146
Paulo Zanonieeb63242014-05-06 14:56:50 +0300147static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
148{
149 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
150 struct drm_device *dev = intel_dig_port->base.base.dev;
151 u8 source_max, sink_max;
152
153 source_max = 4;
154 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
155 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
156 source_max = 2;
157
158 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
159
160 return min(source_max, sink_max);
161}
162
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400163/*
164 * The units on the numbers in the next two are... bizarre. Examples will
165 * make it clearer; this one parallels an example in the eDP spec.
166 *
167 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
168 *
169 * 270000 * 1 * 8 / 10 == 216000
170 *
171 * The actual data capacity of that configuration is 2.16Gbit/s, so the
172 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
173 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
174 * 119000. At 18bpp that's 2142000 kilobits per second.
175 *
176 * Thus the strange-looking division by 10 in intel_dp_link_required, to
177 * get the result in decakilobits instead of kilobits.
178 */
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180static int
Keith Packardc8982612012-01-25 08:16:25 -0800181intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700182{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400183 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700184}
185
186static int
Dave Airliefe27d532010-06-30 11:46:17 +1000187intel_dp_max_data_rate(int max_link_clock, int max_lanes)
188{
189 return (max_link_clock * max_lanes * 8) / 10;
190}
191
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000192static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700193intel_dp_mode_valid(struct drm_connector *connector,
194 struct drm_display_mode *mode)
195{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100196 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300197 struct intel_connector *intel_connector = to_intel_connector(connector);
198 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100199 int target_clock = mode->clock;
200 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700201
Jani Nikuladd06f902012-10-19 14:51:50 +0300202 if (is_edp(intel_dp) && fixed_mode) {
203 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
205
Jani Nikuladd06f902012-10-19 14:51:50 +0300206 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200208
209 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 }
211
Ville Syrjälä50fec212015-03-12 17:10:34 +0200212 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300213 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100214
215 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
216 mode_rate = intel_dp_link_required(target_clock, 18);
217
218 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200219 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220
221 if (mode->clock < 10000)
222 return MODE_CLOCK_LOW;
223
Daniel Vetter0af78a22012-05-23 11:30:55 +0200224 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
225 return MODE_H_ILLEGAL;
226
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700227 return MODE_OK;
228}
229
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800230uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700231{
232 int i;
233 uint32_t v = 0;
234
235 if (src_bytes > 4)
236 src_bytes = 4;
237 for (i = 0; i < src_bytes; i++)
238 v |= ((uint32_t) src[i]) << ((3-i) * 8);
239 return v;
240}
241
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000242static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700243{
244 int i;
245 if (dst_bytes > 4)
246 dst_bytes = 4;
247 for (i = 0; i < dst_bytes; i++)
248 dst[i] = src >> ((3-i) * 8);
249}
250
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700251/* hrawclock is 1/4 the FSB frequency */
252static int
253intel_hrawclk(struct drm_device *dev)
254{
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 uint32_t clkcfg;
257
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530258 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
259 if (IS_VALLEYVIEW(dev))
260 return 200;
261
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700262 clkcfg = I915_READ(CLKCFG);
263 switch (clkcfg & CLKCFG_FSB_MASK) {
264 case CLKCFG_FSB_400:
265 return 100;
266 case CLKCFG_FSB_533:
267 return 133;
268 case CLKCFG_FSB_667:
269 return 166;
270 case CLKCFG_FSB_800:
271 return 200;
272 case CLKCFG_FSB_1067:
273 return 266;
274 case CLKCFG_FSB_1333:
275 return 333;
276 /* these two are just a guess; one of them might be right */
277 case CLKCFG_FSB_1600:
278 case CLKCFG_FSB_1600_ALT:
279 return 400;
280 default:
281 return 133;
282 }
283}
284
Jani Nikulabf13e812013-09-06 07:40:05 +0300285static void
286intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300287 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300290 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300291
Ville Syrjälä773538e82014-09-04 14:54:56 +0300292static void pps_lock(struct intel_dp *intel_dp)
293{
294 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
295 struct intel_encoder *encoder = &intel_dig_port->base;
296 struct drm_device *dev = encoder->base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum intel_display_power_domain power_domain;
299
300 /*
301 * See vlv_power_sequencer_reset() why we need
302 * a power domain reference here.
303 */
304 power_domain = intel_display_port_power_domain(encoder);
305 intel_display_power_get(dev_priv, power_domain);
306
307 mutex_lock(&dev_priv->pps_mutex);
308}
309
310static void pps_unlock(struct intel_dp *intel_dp)
311{
312 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
313 struct intel_encoder *encoder = &intel_dig_port->base;
314 struct drm_device *dev = encoder->base.dev;
315 struct drm_i915_private *dev_priv = dev->dev_private;
316 enum intel_display_power_domain power_domain;
317
318 mutex_unlock(&dev_priv->pps_mutex);
319
320 power_domain = intel_display_port_power_domain(encoder);
321 intel_display_power_put(dev_priv, power_domain);
322}
323
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300324static void
325vlv_power_sequencer_kick(struct intel_dp *intel_dp)
326{
327 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
328 struct drm_device *dev = intel_dig_port->base.base.dev;
329 struct drm_i915_private *dev_priv = dev->dev_private;
330 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200331 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300332 uint32_t DP;
333
334 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
335 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
336 pipe_name(pipe), port_name(intel_dig_port->port)))
337 return;
338
339 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
340 pipe_name(pipe), port_name(intel_dig_port->port));
341
342 /* Preserve the BIOS-computed detected bit. This is
343 * supposed to be read-only.
344 */
345 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
346 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
347 DP |= DP_PORT_WIDTH(1);
348 DP |= DP_LINK_TRAIN_PAT_1;
349
350 if (IS_CHERRYVIEW(dev))
351 DP |= DP_PIPE_SELECT_CHV(pipe);
352 else if (pipe == PIPE_B)
353 DP |= DP_PIPEB_SELECT;
354
Ville Syrjäläd288f652014-10-28 13:20:22 +0200355 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
356
357 /*
358 * The DPLL for the pipe must be enabled for this to work.
359 * So enable temporarily it if it's not already enabled.
360 */
361 if (!pll_enabled)
362 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
363 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
364
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300365 /*
366 * Similar magic as in intel_dp_enable_port().
367 * We _must_ do this port enable + disable trick
368 * to make this power seqeuencer lock onto the port.
369 * Otherwise even VDD force bit won't work.
370 */
371 I915_WRITE(intel_dp->output_reg, DP);
372 POSTING_READ(intel_dp->output_reg);
373
374 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
375 POSTING_READ(intel_dp->output_reg);
376
377 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
378 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200379
380 if (!pll_enabled)
381 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300382}
383
Jani Nikulabf13e812013-09-06 07:40:05 +0300384static enum pipe
385vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
386{
387 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300388 struct drm_device *dev = intel_dig_port->base.base.dev;
389 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300390 struct intel_encoder *encoder;
391 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300392 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300393
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300394 lockdep_assert_held(&dev_priv->pps_mutex);
395
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300396 /* We should never land here with regular DP ports */
397 WARN_ON(!is_edp(intel_dp));
398
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300399 if (intel_dp->pps_pipe != INVALID_PIPE)
400 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300401
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300402 /*
403 * We don't have power sequencer currently.
404 * Pick one that's not used by other ports.
405 */
406 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
407 base.head) {
408 struct intel_dp *tmp;
409
410 if (encoder->type != INTEL_OUTPUT_EDP)
411 continue;
412
413 tmp = enc_to_intel_dp(&encoder->base);
414
415 if (tmp->pps_pipe != INVALID_PIPE)
416 pipes &= ~(1 << tmp->pps_pipe);
417 }
418
419 /*
420 * Didn't find one. This should not happen since there
421 * are two power sequencers and up to two eDP ports.
422 */
423 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300424 pipe = PIPE_A;
425 else
426 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300427
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300428 vlv_steal_power_sequencer(dev, pipe);
429 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300430
431 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
432 pipe_name(intel_dp->pps_pipe),
433 port_name(intel_dig_port->port));
434
435 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300436 intel_dp_init_panel_power_sequencer(dev, intel_dp);
437 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300438
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300439 /*
440 * Even vdd force doesn't work until we've made
441 * the power sequencer lock in on the port.
442 */
443 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300444
445 return intel_dp->pps_pipe;
446}
447
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300448typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
449 enum pipe pipe);
450
451static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
452 enum pipe pipe)
453{
454 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
455}
456
457static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
458 enum pipe pipe)
459{
460 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
461}
462
463static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return true;
467}
468
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300469static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300470vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
471 enum port port,
472 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300473{
Jani Nikulabf13e812013-09-06 07:40:05 +0300474 enum pipe pipe;
475
Jani Nikulabf13e812013-09-06 07:40:05 +0300476 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
477 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
478 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300479
480 if (port_sel != PANEL_PORT_SELECT_VLV(port))
481 continue;
482
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300483 if (!pipe_check(dev_priv, pipe))
484 continue;
485
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300486 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300487 }
488
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300489 return INVALID_PIPE;
490}
491
492static void
493vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
494{
495 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
496 struct drm_device *dev = intel_dig_port->base.base.dev;
497 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300498 enum port port = intel_dig_port->port;
499
500 lockdep_assert_held(&dev_priv->pps_mutex);
501
502 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300503 /* first pick one where the panel is on */
504 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
505 vlv_pipe_has_pp_on);
506 /* didn't find one? pick one where vdd is on */
507 if (intel_dp->pps_pipe == INVALID_PIPE)
508 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
509 vlv_pipe_has_vdd_on);
510 /* didn't find one? pick one with just the correct port */
511 if (intel_dp->pps_pipe == INVALID_PIPE)
512 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
513 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300514
515 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
516 if (intel_dp->pps_pipe == INVALID_PIPE) {
517 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
518 port_name(port));
519 return;
520 }
521
522 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
523 port_name(port), pipe_name(intel_dp->pps_pipe));
524
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300525 intel_dp_init_panel_power_sequencer(dev, intel_dp);
526 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300527}
528
Ville Syrjälä773538e82014-09-04 14:54:56 +0300529void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
530{
531 struct drm_device *dev = dev_priv->dev;
532 struct intel_encoder *encoder;
533
534 if (WARN_ON(!IS_VALLEYVIEW(dev)))
535 return;
536
537 /*
538 * We can't grab pps_mutex here due to deadlock with power_domain
539 * mutex when power_domain functions are called while holding pps_mutex.
540 * That also means that in order to use pps_pipe the code needs to
541 * hold both a power domain reference and pps_mutex, and the power domain
542 * reference get/put must be done while _not_ holding pps_mutex.
543 * pps_{lock,unlock}() do these steps in the correct order, so one
544 * should use them always.
545 */
546
547 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
548 struct intel_dp *intel_dp;
549
550 if (encoder->type != INTEL_OUTPUT_EDP)
551 continue;
552
553 intel_dp = enc_to_intel_dp(&encoder->base);
554 intel_dp->pps_pipe = INVALID_PIPE;
555 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300556}
557
558static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
559{
560 struct drm_device *dev = intel_dp_to_dev(intel_dp);
561
562 if (HAS_PCH_SPLIT(dev))
563 return PCH_PP_CONTROL;
564 else
565 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
566}
567
568static u32 _pp_stat_reg(struct intel_dp *intel_dp)
569{
570 struct drm_device *dev = intel_dp_to_dev(intel_dp);
571
572 if (HAS_PCH_SPLIT(dev))
573 return PCH_PP_STATUS;
574 else
575 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
576}
577
Clint Taylor01527b32014-07-07 13:01:46 -0700578/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
579 This function only applicable when panel PM state is not to be tracked */
580static int edp_notify_handler(struct notifier_block *this, unsigned long code,
581 void *unused)
582{
583 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
584 edp_notifier);
585 struct drm_device *dev = intel_dp_to_dev(intel_dp);
586 struct drm_i915_private *dev_priv = dev->dev_private;
587 u32 pp_div;
588 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700589
590 if (!is_edp(intel_dp) || code != SYS_RESTART)
591 return 0;
592
Ville Syrjälä773538e82014-09-04 14:54:56 +0300593 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300594
Clint Taylor01527b32014-07-07 13:01:46 -0700595 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300596 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
597
Clint Taylor01527b32014-07-07 13:01:46 -0700598 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
599 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
600 pp_div = I915_READ(pp_div_reg);
601 pp_div &= PP_REFERENCE_DIVIDER_MASK;
602
603 /* 0x1F write to PP_DIV_REG sets max cycle delay */
604 I915_WRITE(pp_div_reg, pp_div | 0x1F);
605 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
606 msleep(intel_dp->panel_power_cycle_delay);
607 }
608
Ville Syrjälä773538e82014-09-04 14:54:56 +0300609 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300610
Clint Taylor01527b32014-07-07 13:01:46 -0700611 return 0;
612}
613
Daniel Vetter4be73782014-01-17 14:39:48 +0100614static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700615{
Paulo Zanoni30add222012-10-26 19:05:45 -0200616 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700617 struct drm_i915_private *dev_priv = dev->dev_private;
618
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300619 lockdep_assert_held(&dev_priv->pps_mutex);
620
Ville Syrjälä9a423562014-10-16 21:29:48 +0300621 if (IS_VALLEYVIEW(dev) &&
622 intel_dp->pps_pipe == INVALID_PIPE)
623 return false;
624
Jani Nikulabf13e812013-09-06 07:40:05 +0300625 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700626}
627
Daniel Vetter4be73782014-01-17 14:39:48 +0100628static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700629{
Paulo Zanoni30add222012-10-26 19:05:45 -0200630 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700631 struct drm_i915_private *dev_priv = dev->dev_private;
632
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300633 lockdep_assert_held(&dev_priv->pps_mutex);
634
Ville Syrjälä9a423562014-10-16 21:29:48 +0300635 if (IS_VALLEYVIEW(dev) &&
636 intel_dp->pps_pipe == INVALID_PIPE)
637 return false;
638
Ville Syrjälä773538e82014-09-04 14:54:56 +0300639 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700640}
641
Keith Packard9b984da2011-09-19 13:54:47 -0700642static void
643intel_dp_check_edp(struct intel_dp *intel_dp)
644{
Paulo Zanoni30add222012-10-26 19:05:45 -0200645 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700646 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700647
Keith Packard9b984da2011-09-19 13:54:47 -0700648 if (!is_edp(intel_dp))
649 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700650
Daniel Vetter4be73782014-01-17 14:39:48 +0100651 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700652 WARN(1, "eDP powered off while attempting aux channel communication.\n");
653 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300654 I915_READ(_pp_stat_reg(intel_dp)),
655 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700656 }
657}
658
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100659static uint32_t
660intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
661{
662 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
663 struct drm_device *dev = intel_dig_port->base.base.dev;
664 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300665 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100666 uint32_t status;
667 bool done;
668
Daniel Vetteref04f002012-12-01 21:03:59 +0100669#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100670 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300671 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300672 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100673 else
674 done = wait_for_atomic(C, 10) == 0;
675 if (!done)
676 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
677 has_aux_irq);
678#undef C
679
680 return status;
681}
682
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000683static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
684{
685 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
686 struct drm_device *dev = intel_dig_port->base.base.dev;
687
688 /*
689 * The clock divider is based off the hrawclk, and would like to run at
690 * 2MHz. So, take the hrawclk value and divide by 2 and use that
691 */
692 return index ? 0 : intel_hrawclk(dev) / 2;
693}
694
695static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
696{
697 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
698 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300699 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000700
701 if (index)
702 return 0;
703
704 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300705 return DIV_ROUND_UP(dev_priv->display.get_display_clock_speed(dev), 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000706 } else {
707 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
708 }
709}
710
711static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300712{
713 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
714 struct drm_device *dev = intel_dig_port->base.base.dev;
715 struct drm_i915_private *dev_priv = dev->dev_private;
716
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000717 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100718 if (index)
719 return 0;
Ville Syrjälä1652d192015-03-31 14:12:01 +0300720 return DIV_ROUND_CLOSEST(dev_priv->display.get_display_clock_speed(dev), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300721 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
722 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100723 switch (index) {
724 case 0: return 63;
725 case 1: return 72;
726 default: return 0;
727 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000728 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100729 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300730 }
731}
732
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000733static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
734{
735 return index ? 0 : 100;
736}
737
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000738static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
739{
740 /*
741 * SKL doesn't need us to program the AUX clock divider (Hardware will
742 * derive the clock from CDCLK automatically). We still implement the
743 * get_aux_clock_divider vfunc to plug-in into the existing code.
744 */
745 return index ? 0 : 1;
746}
747
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000748static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
749 bool has_aux_irq,
750 int send_bytes,
751 uint32_t aux_clock_divider)
752{
753 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
754 struct drm_device *dev = intel_dig_port->base.base.dev;
755 uint32_t precharge, timeout;
756
757 if (IS_GEN6(dev))
758 precharge = 3;
759 else
760 precharge = 5;
761
762 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
763 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
764 else
765 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
766
767 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000768 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000769 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000770 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000771 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000772 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000773 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
774 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000775 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000776}
777
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000778static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
779 bool has_aux_irq,
780 int send_bytes,
781 uint32_t unused)
782{
783 return DP_AUX_CH_CTL_SEND_BUSY |
784 DP_AUX_CH_CTL_DONE |
785 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
786 DP_AUX_CH_CTL_TIME_OUT_ERROR |
787 DP_AUX_CH_CTL_TIME_OUT_1600us |
788 DP_AUX_CH_CTL_RECEIVE_ERROR |
789 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
790 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
791}
792
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700793static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100794intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200795 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700796 uint8_t *recv, int recv_size)
797{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200798 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
799 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700800 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300801 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100803 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100804 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700805 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000806 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100807 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200808 bool vdd;
809
Ville Syrjälä773538e82014-09-04 14:54:56 +0300810 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300811
Ville Syrjälä72c35002014-08-18 22:16:00 +0300812 /*
813 * We will be called with VDD already enabled for dpcd/edid/oui reads.
814 * In such cases we want to leave VDD enabled and it's up to upper layers
815 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
816 * ourselves.
817 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300818 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100819
820 /* dp aux is extremely sensitive to irq latency, hence request the
821 * lowest possible wakeup latency and so prevent the cpu from going into
822 * deep sleep states.
823 */
824 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700825
Keith Packard9b984da2011-09-19 13:54:47 -0700826 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800827
Paulo Zanonic67a4702013-08-19 13:18:09 -0300828 intel_aux_display_runtime_get(dev_priv);
829
Jesse Barnes11bee432011-08-01 15:02:20 -0700830 /* Try to wait for any previous AUX channel activity */
831 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100832 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700833 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
834 break;
835 msleep(1);
836 }
837
838 if (try == 3) {
839 WARN(1, "dp_aux_ch not started status 0x%08x\n",
840 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100841 ret = -EBUSY;
842 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100843 }
844
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300845 /* Only 5 data registers! */
846 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
847 ret = -E2BIG;
848 goto out;
849 }
850
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000851 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000852 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
853 has_aux_irq,
854 send_bytes,
855 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000856
Chris Wilsonbc866252013-07-21 16:00:03 +0100857 /* Must try at least 3 times according to DP spec */
858 for (try = 0; try < 5; try++) {
859 /* Load the send data into the aux channel data registers */
860 for (i = 0; i < send_bytes; i += 4)
861 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800862 intel_dp_pack_aux(send + i,
863 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400864
Chris Wilsonbc866252013-07-21 16:00:03 +0100865 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000866 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100867
Chris Wilsonbc866252013-07-21 16:00:03 +0100868 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400869
Chris Wilsonbc866252013-07-21 16:00:03 +0100870 /* Clear done status and any errors */
871 I915_WRITE(ch_ctl,
872 status |
873 DP_AUX_CH_CTL_DONE |
874 DP_AUX_CH_CTL_TIME_OUT_ERROR |
875 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400876
Chris Wilsonbc866252013-07-21 16:00:03 +0100877 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
878 DP_AUX_CH_CTL_RECEIVE_ERROR))
879 continue;
880 if (status & DP_AUX_CH_CTL_DONE)
881 break;
882 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100883 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700884 break;
885 }
886
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700887 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700888 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100889 ret = -EBUSY;
890 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700891 }
892
893 /* Check for timeout or receive error.
894 * Timeouts occur when the sink is not connected
895 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700896 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700897 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100898 ret = -EIO;
899 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700900 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700901
902 /* Timeouts occur when the device isn't connected, so they're
903 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700904 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800905 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100906 ret = -ETIMEDOUT;
907 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700908 }
909
910 /* Unload any bytes sent back from the other side */
911 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
912 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700913 if (recv_bytes > recv_size)
914 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400915
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100916 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800917 intel_dp_unpack_aux(I915_READ(ch_data + i),
918 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700919
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100920 ret = recv_bytes;
921out:
922 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300923 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100924
Jani Nikula884f19e2014-03-14 16:51:14 +0200925 if (vdd)
926 edp_panel_vdd_off(intel_dp, false);
927
Ville Syrjälä773538e82014-09-04 14:54:56 +0300928 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300929
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100930 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700931}
932
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300933#define BARE_ADDRESS_SIZE 3
934#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200935static ssize_t
936intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200938 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
939 uint8_t txbuf[20], rxbuf[20];
940 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700941 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700942
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200943 txbuf[0] = (msg->request << 4) |
944 ((msg->address >> 16) & 0xf);
945 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200946 txbuf[2] = msg->address & 0xff;
947 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300948
Jani Nikula9d1a1032014-03-14 16:51:15 +0200949 switch (msg->request & ~DP_AUX_I2C_MOT) {
950 case DP_AUX_NATIVE_WRITE:
951 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300952 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200953 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200954
Jani Nikula9d1a1032014-03-14 16:51:15 +0200955 if (WARN_ON(txsize > 20))
956 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957
Jani Nikula9d1a1032014-03-14 16:51:15 +0200958 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700959
Jani Nikula9d1a1032014-03-14 16:51:15 +0200960 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
961 if (ret > 0) {
962 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700963
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200964 if (ret > 1) {
965 /* Number of bytes written in a short write. */
966 ret = clamp_t(int, rxbuf[1], 0, msg->size);
967 } else {
968 /* Return payload size. */
969 ret = msg->size;
970 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700971 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200972 break;
973
974 case DP_AUX_NATIVE_READ:
975 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300976 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200977 rxsize = msg->size + 1;
978
979 if (WARN_ON(rxsize > 20))
980 return -E2BIG;
981
982 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
983 if (ret > 0) {
984 msg->reply = rxbuf[0] >> 4;
985 /*
986 * Assume happy day, and copy the data. The caller is
987 * expected to check msg->reply before touching it.
988 *
989 * Return payload size.
990 */
991 ret--;
992 memcpy(msg->buffer, rxbuf + 1, ret);
993 }
994 break;
995
996 default:
997 ret = -EINVAL;
998 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001000
Jani Nikula9d1a1032014-03-14 16:51:15 +02001001 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001002}
1003
Jani Nikula9d1a1032014-03-14 16:51:15 +02001004static void
1005intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001006{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001007 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001008 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1009 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001010 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001011 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001012
Jani Nikula33ad6622014-03-14 16:51:16 +02001013 switch (port) {
1014 case PORT_A:
1015 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001016 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001017 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001018 case PORT_B:
1019 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001020 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001021 break;
1022 case PORT_C:
1023 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001024 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001025 break;
1026 case PORT_D:
1027 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001028 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001029 break;
1030 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001031 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001032 }
1033
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001034 /*
1035 * The AUX_CTL register is usually DP_CTL + 0x10.
1036 *
1037 * On Haswell and Broadwell though:
1038 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1039 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1040 *
1041 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1042 */
1043 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001044 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001045
Jani Nikula0b998362014-03-14 16:51:17 +02001046 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001047 intel_dp->aux.dev = dev->dev;
1048 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001049
Jani Nikula0b998362014-03-14 16:51:17 +02001050 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1051 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001052
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001053 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001054 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001055 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001056 name, ret);
1057 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001058 }
David Flynn8316f332010-12-08 16:10:21 +00001059
Jani Nikula0b998362014-03-14 16:51:17 +02001060 ret = sysfs_create_link(&connector->base.kdev->kobj,
1061 &intel_dp->aux.ddc.dev.kobj,
1062 intel_dp->aux.ddc.dev.kobj.name);
1063 if (ret < 0) {
1064 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001065 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001066 }
1067}
1068
Imre Deak80f65de2014-02-11 17:12:49 +02001069static void
1070intel_dp_connector_unregister(struct intel_connector *intel_connector)
1071{
1072 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1073
Dave Airlie0e32b392014-05-02 14:02:48 +10001074 if (!intel_connector->mst_port)
1075 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1076 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001077 intel_connector_unregister(intel_connector);
1078}
1079
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001080static void
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301081skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
Damien Lespiau5416d872014-11-14 17:24:33 +00001082{
1083 u32 ctrl1;
1084
1085 pipe_config->ddi_pll_sel = SKL_DPLL0;
1086 pipe_config->dpll_hw_state.cfgcr1 = 0;
1087 pipe_config->dpll_hw_state.cfgcr2 = 0;
1088
1089 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301090 switch (link_clock / 2) {
1091 case 81000:
Damien Lespiau5416d872014-11-14 17:24:33 +00001092 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_810,
1093 SKL_DPLL0);
1094 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301095 case 135000:
Damien Lespiau5416d872014-11-14 17:24:33 +00001096 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1350,
1097 SKL_DPLL0);
1098 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301099 case 270000:
Damien Lespiau5416d872014-11-14 17:24:33 +00001100 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2700,
1101 SKL_DPLL0);
1102 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301103 case 162000:
1104 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1620,
1105 SKL_DPLL0);
1106 break;
1107 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1108 results in CDCLK change. Need to handle the change of CDCLK by
1109 disabling pipes and re-enabling them */
1110 case 108000:
1111 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1080,
1112 SKL_DPLL0);
1113 break;
1114 case 216000:
1115 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2160,
1116 SKL_DPLL0);
1117 break;
1118
Damien Lespiau5416d872014-11-14 17:24:33 +00001119 }
1120 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1121}
1122
1123static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001124hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001125{
1126 switch (link_bw) {
1127 case DP_LINK_BW_1_62:
1128 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1129 break;
1130 case DP_LINK_BW_2_7:
1131 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1132 break;
1133 case DP_LINK_BW_5_4:
1134 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1135 break;
1136 }
1137}
1138
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301139static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001140intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301141{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001142 if (intel_dp->num_sink_rates) {
1143 *sink_rates = intel_dp->sink_rates;
1144 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301145 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001146
1147 *sink_rates = default_rates;
1148
1149 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301150}
1151
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301152static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001153intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301154{
Ville Syrjälä636280b2015-03-12 17:10:29 +02001155 if (INTEL_INFO(dev)->gen >= 9) {
1156 *source_rates = gen9_rates;
1157 return ARRAY_SIZE(gen9_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001158 } else if (IS_CHERRYVIEW(dev)) {
1159 *source_rates = chv_rates;
1160 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301161 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001162
1163 *source_rates = default_rates;
1164
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001165 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1166 /* WaDisableHBR2:skl */
1167 return (DP_LINK_BW_2_7 >> 3) + 1;
1168 else if (INTEL_INFO(dev)->gen >= 8 ||
1169 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1170 return (DP_LINK_BW_5_4 >> 3) + 1;
1171 else
1172 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301173}
1174
Daniel Vetter0e503382014-07-04 11:26:04 -03001175static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001176intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001177 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001178{
1179 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001180 const struct dp_link_dpll *divisor = NULL;
1181 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001182
1183 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001184 divisor = gen4_dpll;
1185 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001186 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001187 divisor = pch_dpll;
1188 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001189 } else if (IS_CHERRYVIEW(dev)) {
1190 divisor = chv_dpll;
1191 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001192 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001193 divisor = vlv_dpll;
1194 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001195 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001196
1197 if (divisor && count) {
1198 for (i = 0; i < count; i++) {
1199 if (link_bw == divisor[i].link_bw) {
1200 pipe_config->dpll = divisor[i].dpll;
1201 pipe_config->clock_set = true;
1202 break;
1203 }
1204 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001205 }
1206}
1207
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001208static int intersect_rates(const int *source_rates, int source_len,
1209 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001210 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301211{
1212 int i = 0, j = 0, k = 0;
1213
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301214 while (i < source_len && j < sink_len) {
1215 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001216 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1217 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001218 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301219 ++k;
1220 ++i;
1221 ++j;
1222 } else if (source_rates[i] < sink_rates[j]) {
1223 ++i;
1224 } else {
1225 ++j;
1226 }
1227 }
1228 return k;
1229}
1230
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001231static int intel_dp_common_rates(struct intel_dp *intel_dp,
1232 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001233{
1234 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1235 const int *source_rates, *sink_rates;
1236 int source_len, sink_len;
1237
1238 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1239 source_len = intel_dp_source_rates(dev, &source_rates);
1240
1241 return intersect_rates(source_rates, source_len,
1242 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001243 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001244}
1245
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001246static void snprintf_int_array(char *str, size_t len,
1247 const int *array, int nelem)
1248{
1249 int i;
1250
1251 str[0] = '\0';
1252
1253 for (i = 0; i < nelem; i++) {
1254 int r = snprintf(str, len, "%d,", array[i]);
1255 if (r >= len)
1256 return;
1257 str += r;
1258 len -= r;
1259 }
1260}
1261
1262static void intel_dp_print_rates(struct intel_dp *intel_dp)
1263{
1264 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1265 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001266 int source_len, sink_len, common_len;
1267 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001268 char str[128]; /* FIXME: too big for stack? */
1269
1270 if ((drm_debug & DRM_UT_KMS) == 0)
1271 return;
1272
1273 source_len = intel_dp_source_rates(dev, &source_rates);
1274 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1275 DRM_DEBUG_KMS("source rates: %s\n", str);
1276
1277 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1278 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1279 DRM_DEBUG_KMS("sink rates: %s\n", str);
1280
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001281 common_len = intel_dp_common_rates(intel_dp, common_rates);
1282 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1283 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001284}
1285
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001286static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301287{
1288 int i = 0;
1289
1290 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1291 if (find == rates[i])
1292 break;
1293
1294 return i;
1295}
1296
Ville Syrjälä50fec212015-03-12 17:10:34 +02001297int
1298intel_dp_max_link_rate(struct intel_dp *intel_dp)
1299{
1300 int rates[DP_MAX_SUPPORTED_RATES] = {};
1301 int len;
1302
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001303 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001304 if (WARN_ON(len <= 0))
1305 return 162000;
1306
1307 return rates[rate_to_index(0, rates) - 1];
1308}
1309
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001310int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1311{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001312 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001313}
1314
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001315bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001316intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001317 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001318{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001319 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001320 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001321 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001322 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001323 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001324 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001325 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001326 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001327 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001328 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001329 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001330 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301331 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001332 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001333 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001334 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1335 int common_len;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301336
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001337 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301338
1339 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001340 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301341
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001342 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001343
Imre Deakbc7d38a2013-05-16 14:40:36 +03001344 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001345 pipe_config->has_pch_encoder = true;
1346
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001347 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001348 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001349 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001350
Jani Nikuladd06f902012-10-19 14:51:50 +03001351 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1352 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1353 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001354 if (!HAS_PCH_SPLIT(dev))
1355 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1356 intel_connector->panel.fitting_mode);
1357 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001358 intel_pch_panel_fitting(intel_crtc, pipe_config,
1359 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001360 }
1361
Daniel Vettercb1793c2012-06-04 18:39:21 +02001362 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001363 return false;
1364
Daniel Vetter083f9562012-04-20 20:23:49 +02001365 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301366 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001367 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001368 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001369
Daniel Vetter36008362013-03-27 00:44:59 +01001370 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1371 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001372 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001373 if (is_edp(intel_dp)) {
1374 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1375 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1376 dev_priv->vbt.edp_bpp);
1377 bpp = dev_priv->vbt.edp_bpp;
1378 }
1379
Jani Nikula344c5bb2014-09-09 11:25:13 +03001380 /*
1381 * Use the maximum clock and number of lanes the eDP panel
1382 * advertizes being capable of. The panels are generally
1383 * designed to support only a single clock and lane
1384 * configuration, and typically these values correspond to the
1385 * native resolution of the panel.
1386 */
1387 min_lane_count = max_lane_count;
1388 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001389 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001390
Daniel Vetter36008362013-03-27 00:44:59 +01001391 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001392 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1393 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001394
Dave Airliec6930992014-07-14 11:04:39 +10001395 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301396 for (lane_count = min_lane_count;
1397 lane_count <= max_lane_count;
1398 lane_count <<= 1) {
1399
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001400 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001401 link_avail = intel_dp_max_data_rate(link_clock,
1402 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001403
Daniel Vetter36008362013-03-27 00:44:59 +01001404 if (mode_rate <= link_avail) {
1405 goto found;
1406 }
1407 }
1408 }
1409 }
1410
1411 return false;
1412
1413found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001414 if (intel_dp->color_range_auto) {
1415 /*
1416 * See:
1417 * CEA-861-E - 5.1 Default Encoding Parameters
1418 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1419 */
Thierry Reding18316c82012-12-20 15:41:44 +01001420 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001421 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1422 else
1423 intel_dp->color_range = 0;
1424 }
1425
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001426 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001427 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001428
Daniel Vetter36008362013-03-27 00:44:59 +01001429 intel_dp->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301430
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001431 if (intel_dp->num_sink_rates) {
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001432 intel_dp->link_bw = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301433 intel_dp->rate_select =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001434 intel_dp_rate_select(intel_dp, common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001435 } else {
1436 intel_dp->link_bw =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001437 drm_dp_link_rate_to_bw_code(common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001438 intel_dp->rate_select = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301439 }
1440
Daniel Vetter657445f2013-05-04 10:09:18 +02001441 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001442 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001443
Daniel Vetter36008362013-03-27 00:44:59 +01001444 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1445 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001446 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001447 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1448 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001449
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001450 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001451 adjusted_mode->crtc_clock,
1452 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001453 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001454
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301455 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301456 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001457 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301458 intel_link_compute_m_n(bpp, lane_count,
1459 intel_connector->panel.downclock_mode->clock,
1460 pipe_config->port_clock,
1461 &pipe_config->dp_m2_n2);
1462 }
1463
Damien Lespiau5416d872014-11-14 17:24:33 +00001464 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001465 skl_edp_set_pll_config(pipe_config, common_rates[clock]);
Damien Lespiau5416d872014-11-14 17:24:33 +00001466 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001467 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1468 else
1469 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001470
Daniel Vetter36008362013-03-27 00:44:59 +01001471 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001472}
1473
Daniel Vetter7c62a162013-06-01 17:16:20 +02001474static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001475{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001476 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1477 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1478 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001479 struct drm_i915_private *dev_priv = dev->dev_private;
1480 u32 dpa_ctl;
1481
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001482 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1483 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001484 dpa_ctl = I915_READ(DP_A);
1485 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1486
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001487 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001488 /* For a long time we've carried around a ILK-DevA w/a for the
1489 * 160MHz clock. If we're really unlucky, it's still required.
1490 */
1491 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001492 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001493 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001494 } else {
1495 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001496 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001497 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001498
Daniel Vetterea9b6002012-11-29 15:59:31 +01001499 I915_WRITE(DP_A, dpa_ctl);
1500
1501 POSTING_READ(DP_A);
1502 udelay(500);
1503}
1504
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001505static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001506{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001507 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001508 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001509 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001510 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001511 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001512 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001513
Keith Packard417e8222011-11-01 19:54:11 -07001514 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001515 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001516 *
1517 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001518 * SNB CPU
1519 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001520 * CPT PCH
1521 *
1522 * IBX PCH and CPU are the same for almost everything,
1523 * except that the CPU DP PLL is configured in this
1524 * register
1525 *
1526 * CPT PCH is quite different, having many bits moved
1527 * to the TRANS_DP_CTL register instead. That
1528 * configuration happens (oddly) in ironlake_pch_enable
1529 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001530
Keith Packard417e8222011-11-01 19:54:11 -07001531 /* Preserve the BIOS-computed detected bit. This is
1532 * supposed to be read-only.
1533 */
1534 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001535
Keith Packard417e8222011-11-01 19:54:11 -07001536 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001537 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001538 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001539
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001540 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001541 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001542
Keith Packard417e8222011-11-01 19:54:11 -07001543 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001544
Imre Deakbc7d38a2013-05-16 14:40:36 +03001545 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001546 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1547 intel_dp->DP |= DP_SYNC_HS_HIGH;
1548 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1549 intel_dp->DP |= DP_SYNC_VS_HIGH;
1550 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1551
Jani Nikula6aba5b62013-10-04 15:08:10 +03001552 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001553 intel_dp->DP |= DP_ENHANCED_FRAMING;
1554
Daniel Vetter7c62a162013-06-01 17:16:20 +02001555 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001556 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001557 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001558 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001559
1560 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1561 intel_dp->DP |= DP_SYNC_HS_HIGH;
1562 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1563 intel_dp->DP |= DP_SYNC_VS_HIGH;
1564 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1565
Jani Nikula6aba5b62013-10-04 15:08:10 +03001566 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001567 intel_dp->DP |= DP_ENHANCED_FRAMING;
1568
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001569 if (!IS_CHERRYVIEW(dev)) {
1570 if (crtc->pipe == 1)
1571 intel_dp->DP |= DP_PIPEB_SELECT;
1572 } else {
1573 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1574 }
Keith Packard417e8222011-11-01 19:54:11 -07001575 } else {
1576 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001577 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001578}
1579
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001580#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1581#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001582
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001583#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1584#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001585
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001586#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1587#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001588
Daniel Vetter4be73782014-01-17 14:39:48 +01001589static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001590 u32 mask,
1591 u32 value)
1592{
Paulo Zanoni30add222012-10-26 19:05:45 -02001593 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001594 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001595 u32 pp_stat_reg, pp_ctrl_reg;
1596
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001597 lockdep_assert_held(&dev_priv->pps_mutex);
1598
Jani Nikulabf13e812013-09-06 07:40:05 +03001599 pp_stat_reg = _pp_stat_reg(intel_dp);
1600 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001601
1602 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001603 mask, value,
1604 I915_READ(pp_stat_reg),
1605 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001606
Jesse Barnes453c5422013-03-28 09:55:41 -07001607 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001608 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001609 I915_READ(pp_stat_reg),
1610 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001611 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001612
1613 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001614}
1615
Daniel Vetter4be73782014-01-17 14:39:48 +01001616static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001617{
1618 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001619 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001620}
1621
Daniel Vetter4be73782014-01-17 14:39:48 +01001622static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001623{
Keith Packardbd943152011-09-18 23:09:52 -07001624 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001625 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001626}
Keith Packardbd943152011-09-18 23:09:52 -07001627
Daniel Vetter4be73782014-01-17 14:39:48 +01001628static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001629{
1630 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001631
1632 /* When we disable the VDD override bit last we have to do the manual
1633 * wait. */
1634 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1635 intel_dp->panel_power_cycle_delay);
1636
Daniel Vetter4be73782014-01-17 14:39:48 +01001637 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001638}
Keith Packardbd943152011-09-18 23:09:52 -07001639
Daniel Vetter4be73782014-01-17 14:39:48 +01001640static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001641{
1642 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1643 intel_dp->backlight_on_delay);
1644}
1645
Daniel Vetter4be73782014-01-17 14:39:48 +01001646static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001647{
1648 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1649 intel_dp->backlight_off_delay);
1650}
Keith Packard99ea7122011-11-01 19:57:50 -07001651
Keith Packard832dd3c2011-11-01 19:34:06 -07001652/* Read the current pp_control value, unlocking the register if it
1653 * is locked
1654 */
1655
Jesse Barnes453c5422013-03-28 09:55:41 -07001656static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001657{
Jesse Barnes453c5422013-03-28 09:55:41 -07001658 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1659 struct drm_i915_private *dev_priv = dev->dev_private;
1660 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001661
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001662 lockdep_assert_held(&dev_priv->pps_mutex);
1663
Jani Nikulabf13e812013-09-06 07:40:05 +03001664 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001665 control &= ~PANEL_UNLOCK_MASK;
1666 control |= PANEL_UNLOCK_REGS;
1667 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001668}
1669
Ville Syrjälä951468f2014-09-04 14:55:31 +03001670/*
1671 * Must be paired with edp_panel_vdd_off().
1672 * Must hold pps_mutex around the whole on/off sequence.
1673 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1674 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001675static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001676{
Paulo Zanoni30add222012-10-26 19:05:45 -02001677 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001678 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1679 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001680 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001681 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001682 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001683 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001684 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001685
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001686 lockdep_assert_held(&dev_priv->pps_mutex);
1687
Keith Packard97af61f572011-09-28 16:23:51 -07001688 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001689 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001690
Egbert Eich2c623c12014-11-25 12:54:57 +01001691 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001692 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001693
Daniel Vetter4be73782014-01-17 14:39:48 +01001694 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001695 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001696
Imre Deak4e6e1a52014-03-27 17:45:11 +02001697 power_domain = intel_display_port_power_domain(intel_encoder);
1698 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001699
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001700 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1701 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001702
Daniel Vetter4be73782014-01-17 14:39:48 +01001703 if (!edp_have_panel_power(intel_dp))
1704 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001705
Jesse Barnes453c5422013-03-28 09:55:41 -07001706 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001707 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001708
Jani Nikulabf13e812013-09-06 07:40:05 +03001709 pp_stat_reg = _pp_stat_reg(intel_dp);
1710 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001711
1712 I915_WRITE(pp_ctrl_reg, pp);
1713 POSTING_READ(pp_ctrl_reg);
1714 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1715 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001716 /*
1717 * If the panel wasn't on, delay before accessing aux channel
1718 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001719 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001720 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1721 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001722 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001723 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001724
1725 return need_to_disable;
1726}
1727
Ville Syrjälä951468f2014-09-04 14:55:31 +03001728/*
1729 * Must be paired with intel_edp_panel_vdd_off() or
1730 * intel_edp_panel_off().
1731 * Nested calls to these functions are not allowed since
1732 * we drop the lock. Caller must use some higher level
1733 * locking to prevent nested calls from other threads.
1734 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001735void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001736{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001737 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001738
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001739 if (!is_edp(intel_dp))
1740 return;
1741
Ville Syrjälä773538e82014-09-04 14:54:56 +03001742 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001743 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001744 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001745
Rob Clarke2c719b2014-12-15 13:56:32 -05001746 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001747 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001748}
1749
Daniel Vetter4be73782014-01-17 14:39:48 +01001750static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001751{
Paulo Zanoni30add222012-10-26 19:05:45 -02001752 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001753 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001754 struct intel_digital_port *intel_dig_port =
1755 dp_to_dig_port(intel_dp);
1756 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1757 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001758 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001759 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001760
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001761 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001762
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001763 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001764
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001765 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001766 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001767
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001768 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1769 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001770
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001771 pp = ironlake_get_pp_control(intel_dp);
1772 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001773
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001774 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1775 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001776
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001777 I915_WRITE(pp_ctrl_reg, pp);
1778 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001779
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001780 /* Make sure sequencer is idle before allowing subsequent activity */
1781 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1782 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001783
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001784 if ((pp & POWER_TARGET_ON) == 0)
1785 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001786
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001787 power_domain = intel_display_port_power_domain(intel_encoder);
1788 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001789}
1790
Daniel Vetter4be73782014-01-17 14:39:48 +01001791static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001792{
1793 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1794 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001795
Ville Syrjälä773538e82014-09-04 14:54:56 +03001796 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001797 if (!intel_dp->want_panel_vdd)
1798 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001799 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001800}
1801
Imre Deakaba86892014-07-30 15:57:31 +03001802static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1803{
1804 unsigned long delay;
1805
1806 /*
1807 * Queue the timer to fire a long time from now (relative to the power
1808 * down delay) to keep the panel power up across a sequence of
1809 * operations.
1810 */
1811 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1812 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1813}
1814
Ville Syrjälä951468f2014-09-04 14:55:31 +03001815/*
1816 * Must be paired with edp_panel_vdd_on().
1817 * Must hold pps_mutex around the whole on/off sequence.
1818 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1819 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001820static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001821{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001822 struct drm_i915_private *dev_priv =
1823 intel_dp_to_dev(intel_dp)->dev_private;
1824
1825 lockdep_assert_held(&dev_priv->pps_mutex);
1826
Keith Packard97af61f572011-09-28 16:23:51 -07001827 if (!is_edp(intel_dp))
1828 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001829
Rob Clarke2c719b2014-12-15 13:56:32 -05001830 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001831 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001832
Keith Packardbd943152011-09-18 23:09:52 -07001833 intel_dp->want_panel_vdd = false;
1834
Imre Deakaba86892014-07-30 15:57:31 +03001835 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001836 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001837 else
1838 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001839}
1840
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001841static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001842{
Paulo Zanoni30add222012-10-26 19:05:45 -02001843 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001844 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001845 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001846 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001847
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001848 lockdep_assert_held(&dev_priv->pps_mutex);
1849
Keith Packard97af61f572011-09-28 16:23:51 -07001850 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001851 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001852
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001853 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1854 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001855
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001856 if (WARN(edp_have_panel_power(intel_dp),
1857 "eDP port %c panel power already on\n",
1858 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001859 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001860
Daniel Vetter4be73782014-01-17 14:39:48 +01001861 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001862
Jani Nikulabf13e812013-09-06 07:40:05 +03001863 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001864 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001865 if (IS_GEN5(dev)) {
1866 /* ILK workaround: disable reset around power sequence */
1867 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001868 I915_WRITE(pp_ctrl_reg, pp);
1869 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001870 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001871
Keith Packard1c0ae802011-09-19 13:59:29 -07001872 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001873 if (!IS_GEN5(dev))
1874 pp |= PANEL_POWER_RESET;
1875
Jesse Barnes453c5422013-03-28 09:55:41 -07001876 I915_WRITE(pp_ctrl_reg, pp);
1877 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001878
Daniel Vetter4be73782014-01-17 14:39:48 +01001879 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001880 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001881
Keith Packard05ce1a42011-09-29 16:33:01 -07001882 if (IS_GEN5(dev)) {
1883 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001884 I915_WRITE(pp_ctrl_reg, pp);
1885 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001886 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001887}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001888
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001889void intel_edp_panel_on(struct intel_dp *intel_dp)
1890{
1891 if (!is_edp(intel_dp))
1892 return;
1893
1894 pps_lock(intel_dp);
1895 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001896 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001897}
1898
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001899
1900static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001901{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001902 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1903 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001904 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001905 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001906 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001907 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001908 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001909
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001910 lockdep_assert_held(&dev_priv->pps_mutex);
1911
Keith Packard97af61f572011-09-28 16:23:51 -07001912 if (!is_edp(intel_dp))
1913 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001914
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001915 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1916 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001917
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001918 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1919 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001920
Jesse Barnes453c5422013-03-28 09:55:41 -07001921 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001922 /* We need to switch off panel power _and_ force vdd, for otherwise some
1923 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001924 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1925 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001926
Jani Nikulabf13e812013-09-06 07:40:05 +03001927 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001928
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001929 intel_dp->want_panel_vdd = false;
1930
Jesse Barnes453c5422013-03-28 09:55:41 -07001931 I915_WRITE(pp_ctrl_reg, pp);
1932 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001933
Paulo Zanonidce56b32013-12-19 14:29:40 -02001934 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001935 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001936
1937 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001938 power_domain = intel_display_port_power_domain(intel_encoder);
1939 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001940}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001941
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001942void intel_edp_panel_off(struct intel_dp *intel_dp)
1943{
1944 if (!is_edp(intel_dp))
1945 return;
1946
1947 pps_lock(intel_dp);
1948 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001949 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001950}
1951
Jani Nikula1250d102014-08-12 17:11:39 +03001952/* Enable backlight in the panel power control. */
1953static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001954{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001955 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1956 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001957 struct drm_i915_private *dev_priv = dev->dev_private;
1958 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001959 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001960
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001961 /*
1962 * If we enable the backlight right away following a panel power
1963 * on, we may see slight flicker as the panel syncs with the eDP
1964 * link. So delay a bit to make sure the image is solid before
1965 * allowing it to appear.
1966 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001967 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001968
Ville Syrjälä773538e82014-09-04 14:54:56 +03001969 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001970
Jesse Barnes453c5422013-03-28 09:55:41 -07001971 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001972 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001973
Jani Nikulabf13e812013-09-06 07:40:05 +03001974 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001975
1976 I915_WRITE(pp_ctrl_reg, pp);
1977 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001978
Ville Syrjälä773538e82014-09-04 14:54:56 +03001979 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001980}
1981
Jani Nikula1250d102014-08-12 17:11:39 +03001982/* Enable backlight PWM and backlight PP control. */
1983void intel_edp_backlight_on(struct intel_dp *intel_dp)
1984{
1985 if (!is_edp(intel_dp))
1986 return;
1987
1988 DRM_DEBUG_KMS("\n");
1989
1990 intel_panel_enable_backlight(intel_dp->attached_connector);
1991 _intel_edp_backlight_on(intel_dp);
1992}
1993
1994/* Disable backlight in the panel power control. */
1995static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001996{
Paulo Zanoni30add222012-10-26 19:05:45 -02001997 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001998 struct drm_i915_private *dev_priv = dev->dev_private;
1999 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002000 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002001
Keith Packardf01eca22011-09-28 16:48:10 -07002002 if (!is_edp(intel_dp))
2003 return;
2004
Ville Syrjälä773538e82014-09-04 14:54:56 +03002005 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002006
Jesse Barnes453c5422013-03-28 09:55:41 -07002007 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002008 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002009
Jani Nikulabf13e812013-09-06 07:40:05 +03002010 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002011
2012 I915_WRITE(pp_ctrl_reg, pp);
2013 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002014
Ville Syrjälä773538e82014-09-04 14:54:56 +03002015 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002016
Paulo Zanonidce56b32013-12-19 14:29:40 -02002017 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002018 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002019}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002020
Jani Nikula1250d102014-08-12 17:11:39 +03002021/* Disable backlight PP control and backlight PWM. */
2022void intel_edp_backlight_off(struct intel_dp *intel_dp)
2023{
2024 if (!is_edp(intel_dp))
2025 return;
2026
2027 DRM_DEBUG_KMS("\n");
2028
2029 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002030 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002031}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002032
Jani Nikula73580fb72014-08-12 17:11:41 +03002033/*
2034 * Hook for controlling the panel power control backlight through the bl_power
2035 * sysfs attribute. Take care to handle multiple calls.
2036 */
2037static void intel_edp_backlight_power(struct intel_connector *connector,
2038 bool enable)
2039{
2040 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002041 bool is_enabled;
2042
Ville Syrjälä773538e82014-09-04 14:54:56 +03002043 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002044 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002045 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002046
2047 if (is_enabled == enable)
2048 return;
2049
Jani Nikula23ba9372014-08-27 14:08:43 +03002050 DRM_DEBUG_KMS("panel power control backlight %s\n",
2051 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002052
2053 if (enable)
2054 _intel_edp_backlight_on(intel_dp);
2055 else
2056 _intel_edp_backlight_off(intel_dp);
2057}
2058
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002059static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002060{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002061 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2062 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2063 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002064 struct drm_i915_private *dev_priv = dev->dev_private;
2065 u32 dpa_ctl;
2066
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002067 assert_pipe_disabled(dev_priv,
2068 to_intel_crtc(crtc)->pipe);
2069
Jesse Barnesd240f202010-08-13 15:43:26 -07002070 DRM_DEBUG_KMS("\n");
2071 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002072 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2073 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2074
2075 /* We don't adjust intel_dp->DP while tearing down the link, to
2076 * facilitate link retraining (e.g. after hotplug). Hence clear all
2077 * enable bits here to ensure that we don't enable too much. */
2078 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2079 intel_dp->DP |= DP_PLL_ENABLE;
2080 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002081 POSTING_READ(DP_A);
2082 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002083}
2084
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002085static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002086{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002087 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2088 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2089 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002090 struct drm_i915_private *dev_priv = dev->dev_private;
2091 u32 dpa_ctl;
2092
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002093 assert_pipe_disabled(dev_priv,
2094 to_intel_crtc(crtc)->pipe);
2095
Jesse Barnesd240f202010-08-13 15:43:26 -07002096 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002097 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2098 "dp pll off, should be on\n");
2099 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2100
2101 /* We can't rely on the value tracked for the DP register in
2102 * intel_dp->DP because link_down must not change that (otherwise link
2103 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002104 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002105 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002106 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002107 udelay(200);
2108}
2109
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002110/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002111void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002112{
2113 int ret, i;
2114
2115 /* Should have a valid DPCD by this point */
2116 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2117 return;
2118
2119 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002120 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2121 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002122 } else {
2123 /*
2124 * When turning on, we need to retry for 1ms to give the sink
2125 * time to wake up.
2126 */
2127 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002128 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2129 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002130 if (ret == 1)
2131 break;
2132 msleep(1);
2133 }
2134 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002135
2136 if (ret != 1)
2137 DRM_DEBUG_KMS("failed to %s sink power state\n",
2138 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002139}
2140
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002141static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2142 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002143{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002144 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002145 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002146 struct drm_device *dev = encoder->base.dev;
2147 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002148 enum intel_display_power_domain power_domain;
2149 u32 tmp;
2150
2151 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002152 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002153 return false;
2154
2155 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002156
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002157 if (!(tmp & DP_PORT_EN))
2158 return false;
2159
Imre Deakbc7d38a2013-05-16 14:40:36 +03002160 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002161 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03002162 } else if (IS_CHERRYVIEW(dev)) {
2163 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002164 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002165 *pipe = PORT_TO_PIPE(tmp);
2166 } else {
2167 u32 trans_sel;
2168 u32 trans_dp;
2169 int i;
2170
2171 switch (intel_dp->output_reg) {
2172 case PCH_DP_B:
2173 trans_sel = TRANS_DP_PORT_SEL_B;
2174 break;
2175 case PCH_DP_C:
2176 trans_sel = TRANS_DP_PORT_SEL_C;
2177 break;
2178 case PCH_DP_D:
2179 trans_sel = TRANS_DP_PORT_SEL_D;
2180 break;
2181 default:
2182 return true;
2183 }
2184
Damien Lespiau055e3932014-08-18 13:49:10 +01002185 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002186 trans_dp = I915_READ(TRANS_DP_CTL(i));
2187 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
2188 *pipe = i;
2189 return true;
2190 }
2191 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002192
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002193 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2194 intel_dp->output_reg);
2195 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002196
2197 return true;
2198}
2199
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002200static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002201 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002202{
2203 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002204 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002205 struct drm_device *dev = encoder->base.dev;
2206 struct drm_i915_private *dev_priv = dev->dev_private;
2207 enum port port = dp_to_dig_port(intel_dp)->port;
2208 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002209 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002210
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002211 tmp = I915_READ(intel_dp->output_reg);
2212 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
2213 pipe_config->has_audio = true;
2214
Xiong Zhang63000ef2013-06-28 12:59:06 +08002215 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002216 if (tmp & DP_SYNC_HS_HIGH)
2217 flags |= DRM_MODE_FLAG_PHSYNC;
2218 else
2219 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002220
Xiong Zhang63000ef2013-06-28 12:59:06 +08002221 if (tmp & DP_SYNC_VS_HIGH)
2222 flags |= DRM_MODE_FLAG_PVSYNC;
2223 else
2224 flags |= DRM_MODE_FLAG_NVSYNC;
2225 } else {
2226 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2227 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2228 flags |= DRM_MODE_FLAG_PHSYNC;
2229 else
2230 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002231
Xiong Zhang63000ef2013-06-28 12:59:06 +08002232 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2233 flags |= DRM_MODE_FLAG_PVSYNC;
2234 else
2235 flags |= DRM_MODE_FLAG_NVSYNC;
2236 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002237
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002238 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002239
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002240 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2241 tmp & DP_COLOR_RANGE_16_235)
2242 pipe_config->limited_color_range = true;
2243
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002244 pipe_config->has_dp_encoder = true;
2245
2246 intel_dp_get_m_n(crtc, pipe_config);
2247
Ville Syrjälä18442d02013-09-13 16:00:08 +03002248 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002249 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2250 pipe_config->port_clock = 162000;
2251 else
2252 pipe_config->port_clock = 270000;
2253 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002254
2255 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2256 &pipe_config->dp_m_n);
2257
2258 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2259 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2260
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002261 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002262
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002263 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2264 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2265 /*
2266 * This is a big fat ugly hack.
2267 *
2268 * Some machines in UEFI boot mode provide us a VBT that has 18
2269 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2270 * unknown we fail to light up. Yet the same BIOS boots up with
2271 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2272 * max, not what it tells us to use.
2273 *
2274 * Note: This will still be broken if the eDP panel is not lit
2275 * up by the BIOS, and thus we can't get the mode at module
2276 * load.
2277 */
2278 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2279 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2280 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2281 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002282}
2283
Daniel Vettere8cb4552012-07-01 13:05:48 +02002284static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002285{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002286 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002287 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002288 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2289
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002290 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002291 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002292
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002293 if (HAS_PSR(dev) && !HAS_DDI(dev))
2294 intel_psr_disable(intel_dp);
2295
Daniel Vetter6cb49832012-05-20 17:14:50 +02002296 /* Make sure the panel is off before trying to change the mode. But also
2297 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002298 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002299 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002300 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002301 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002302
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002303 /* disable the port before the pipe on g4x */
2304 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002305 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002306}
2307
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002308static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002309{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002310 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002311 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002312
Ville Syrjälä49277c32014-03-31 18:21:26 +03002313 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002314 if (port == PORT_A)
2315 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002316}
2317
2318static void vlv_post_disable_dp(struct intel_encoder *encoder)
2319{
2320 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2321
2322 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002323}
2324
Ville Syrjälä580d3812014-04-09 13:29:00 +03002325static void chv_post_disable_dp(struct intel_encoder *encoder)
2326{
2327 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2328 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2329 struct drm_device *dev = encoder->base.dev;
2330 struct drm_i915_private *dev_priv = dev->dev_private;
2331 struct intel_crtc *intel_crtc =
2332 to_intel_crtc(encoder->base.crtc);
2333 enum dpio_channel ch = vlv_dport_to_channel(dport);
2334 enum pipe pipe = intel_crtc->pipe;
2335 u32 val;
2336
2337 intel_dp_link_down(intel_dp);
2338
2339 mutex_lock(&dev_priv->dpio_lock);
2340
2341 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002342 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002343 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002344 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002345
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002346 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2347 val |= CHV_PCS_REQ_SOFTRESET_EN;
2348 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2349
2350 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002351 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002352 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2353
2354 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2355 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2356 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002357
2358 mutex_unlock(&dev_priv->dpio_lock);
2359}
2360
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002361static void
2362_intel_dp_set_link_train(struct intel_dp *intel_dp,
2363 uint32_t *DP,
2364 uint8_t dp_train_pat)
2365{
2366 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2367 struct drm_device *dev = intel_dig_port->base.base.dev;
2368 struct drm_i915_private *dev_priv = dev->dev_private;
2369 enum port port = intel_dig_port->port;
2370
2371 if (HAS_DDI(dev)) {
2372 uint32_t temp = I915_READ(DP_TP_CTL(port));
2373
2374 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2375 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2376 else
2377 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2378
2379 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2380 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2381 case DP_TRAINING_PATTERN_DISABLE:
2382 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2383
2384 break;
2385 case DP_TRAINING_PATTERN_1:
2386 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2387 break;
2388 case DP_TRAINING_PATTERN_2:
2389 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2390 break;
2391 case DP_TRAINING_PATTERN_3:
2392 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2393 break;
2394 }
2395 I915_WRITE(DP_TP_CTL(port), temp);
2396
2397 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2398 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2399
2400 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2401 case DP_TRAINING_PATTERN_DISABLE:
2402 *DP |= DP_LINK_TRAIN_OFF_CPT;
2403 break;
2404 case DP_TRAINING_PATTERN_1:
2405 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2406 break;
2407 case DP_TRAINING_PATTERN_2:
2408 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2409 break;
2410 case DP_TRAINING_PATTERN_3:
2411 DRM_ERROR("DP training pattern 3 not supported\n");
2412 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2413 break;
2414 }
2415
2416 } else {
2417 if (IS_CHERRYVIEW(dev))
2418 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2419 else
2420 *DP &= ~DP_LINK_TRAIN_MASK;
2421
2422 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2423 case DP_TRAINING_PATTERN_DISABLE:
2424 *DP |= DP_LINK_TRAIN_OFF;
2425 break;
2426 case DP_TRAINING_PATTERN_1:
2427 *DP |= DP_LINK_TRAIN_PAT_1;
2428 break;
2429 case DP_TRAINING_PATTERN_2:
2430 *DP |= DP_LINK_TRAIN_PAT_2;
2431 break;
2432 case DP_TRAINING_PATTERN_3:
2433 if (IS_CHERRYVIEW(dev)) {
2434 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2435 } else {
2436 DRM_ERROR("DP training pattern 3 not supported\n");
2437 *DP |= DP_LINK_TRAIN_PAT_2;
2438 }
2439 break;
2440 }
2441 }
2442}
2443
2444static void intel_dp_enable_port(struct intel_dp *intel_dp)
2445{
2446 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2447 struct drm_i915_private *dev_priv = dev->dev_private;
2448
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002449 /* enable with pattern 1 (as per spec) */
2450 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2451 DP_TRAINING_PATTERN_1);
2452
2453 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2454 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002455
2456 /*
2457 * Magic for VLV/CHV. We _must_ first set up the register
2458 * without actually enabling the port, and then do another
2459 * write to enable the port. Otherwise link training will
2460 * fail when the power sequencer is freshly used for this port.
2461 */
2462 intel_dp->DP |= DP_PORT_EN;
2463
2464 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2465 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002466}
2467
Daniel Vettere8cb4552012-07-01 13:05:48 +02002468static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002469{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002470 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2471 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002472 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002473 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002474 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002475
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002476 if (WARN_ON(dp_reg & DP_PORT_EN))
2477 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002478
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002479 pps_lock(intel_dp);
2480
2481 if (IS_VALLEYVIEW(dev))
2482 vlv_init_panel_power_sequencer(intel_dp);
2483
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002484 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002485
2486 edp_panel_vdd_on(intel_dp);
2487 edp_panel_on(intel_dp);
2488 edp_panel_vdd_off(intel_dp, true);
2489
2490 pps_unlock(intel_dp);
2491
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002492 if (IS_VALLEYVIEW(dev))
2493 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));
2494
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002495 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2496 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002497 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002498 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002499
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002500 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002501 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2502 pipe_name(crtc->pipe));
2503 intel_audio_codec_enable(encoder);
2504 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002505}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002506
Jani Nikulaecff4f32013-09-06 07:38:29 +03002507static void g4x_enable_dp(struct intel_encoder *encoder)
2508{
Jani Nikula828f5c62013-09-05 16:44:45 +03002509 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2510
Jani Nikulaecff4f32013-09-06 07:38:29 +03002511 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002512 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002513}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002514
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002515static void vlv_enable_dp(struct intel_encoder *encoder)
2516{
Jani Nikula828f5c62013-09-05 16:44:45 +03002517 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2518
Daniel Vetter4be73782014-01-17 14:39:48 +01002519 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002520 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002521}
2522
Jani Nikulaecff4f32013-09-06 07:38:29 +03002523static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002524{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002525 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002526 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002527
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002528 intel_dp_prepare(encoder);
2529
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002530 /* Only ilk+ has port A */
2531 if (dport->port == PORT_A) {
2532 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002533 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002534 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002535}
2536
Ville Syrjälä83b84592014-10-16 21:29:51 +03002537static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2538{
2539 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2540 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2541 enum pipe pipe = intel_dp->pps_pipe;
2542 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2543
2544 edp_panel_vdd_off_sync(intel_dp);
2545
2546 /*
2547 * VLV seems to get confused when multiple power seqeuencers
2548 * have the same port selected (even if only one has power/vdd
2549 * enabled). The failure manifests as vlv_wait_port_ready() failing
2550 * CHV on the other hand doesn't seem to mind having the same port
2551 * selected in multiple power seqeuencers, but let's clear the
2552 * port select always when logically disconnecting a power sequencer
2553 * from a port.
2554 */
2555 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2556 pipe_name(pipe), port_name(intel_dig_port->port));
2557 I915_WRITE(pp_on_reg, 0);
2558 POSTING_READ(pp_on_reg);
2559
2560 intel_dp->pps_pipe = INVALID_PIPE;
2561}
2562
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002563static void vlv_steal_power_sequencer(struct drm_device *dev,
2564 enum pipe pipe)
2565{
2566 struct drm_i915_private *dev_priv = dev->dev_private;
2567 struct intel_encoder *encoder;
2568
2569 lockdep_assert_held(&dev_priv->pps_mutex);
2570
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002571 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2572 return;
2573
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002574 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2575 base.head) {
2576 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002577 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002578
2579 if (encoder->type != INTEL_OUTPUT_EDP)
2580 continue;
2581
2582 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002583 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002584
2585 if (intel_dp->pps_pipe != pipe)
2586 continue;
2587
2588 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002589 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002590
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002591 WARN(encoder->connectors_active,
2592 "stealing pipe %c power sequencer from active eDP port %c\n",
2593 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002594
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002595 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002596 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002597 }
2598}
2599
2600static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2601{
2602 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2603 struct intel_encoder *encoder = &intel_dig_port->base;
2604 struct drm_device *dev = encoder->base.dev;
2605 struct drm_i915_private *dev_priv = dev->dev_private;
2606 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002607
2608 lockdep_assert_held(&dev_priv->pps_mutex);
2609
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002610 if (!is_edp(intel_dp))
2611 return;
2612
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002613 if (intel_dp->pps_pipe == crtc->pipe)
2614 return;
2615
2616 /*
2617 * If another power sequencer was being used on this
2618 * port previously make sure to turn off vdd there while
2619 * we still have control of it.
2620 */
2621 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002622 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002623
2624 /*
2625 * We may be stealing the power
2626 * sequencer from another port.
2627 */
2628 vlv_steal_power_sequencer(dev, crtc->pipe);
2629
2630 /* now it's all ours */
2631 intel_dp->pps_pipe = crtc->pipe;
2632
2633 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2634 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2635
2636 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002637 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2638 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002639}
2640
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002641static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2642{
2643 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2644 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002645 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002646 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002647 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002648 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002649 int pipe = intel_crtc->pipe;
2650 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002651
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002652 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002653
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002654 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002655 val = 0;
2656 if (pipe)
2657 val |= (1<<21);
2658 else
2659 val &= ~(1<<21);
2660 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002661 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2662 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2663 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002664
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002665 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002666
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002667 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002668}
2669
Jani Nikulaecff4f32013-09-06 07:38:29 +03002670static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002671{
2672 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2673 struct drm_device *dev = encoder->base.dev;
2674 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002675 struct intel_crtc *intel_crtc =
2676 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002677 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002678 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002679
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002680 intel_dp_prepare(encoder);
2681
Jesse Barnes89b667f2013-04-18 14:51:36 -07002682 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002683 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002684 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002685 DPIO_PCS_TX_LANE2_RESET |
2686 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002687 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002688 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2689 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2690 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2691 DPIO_PCS_CLK_SOFT_RESET);
2692
2693 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002694 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2695 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2696 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002697 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002698}
2699
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002700static void chv_pre_enable_dp(struct intel_encoder *encoder)
2701{
2702 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2703 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2704 struct drm_device *dev = encoder->base.dev;
2705 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002706 struct intel_crtc *intel_crtc =
2707 to_intel_crtc(encoder->base.crtc);
2708 enum dpio_channel ch = vlv_dport_to_channel(dport);
2709 int pipe = intel_crtc->pipe;
2710 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002711 u32 val;
2712
2713 mutex_lock(&dev_priv->dpio_lock);
2714
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002715 /* allow hardware to manage TX FIFO reset source */
2716 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2717 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2718 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2719
2720 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2721 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2722 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2723
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002724 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002725 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002726 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002727 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002728
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002729 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2730 val |= CHV_PCS_REQ_SOFTRESET_EN;
2731 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2732
2733 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002734 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002735 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2736
2737 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2738 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2739 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002740
2741 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002742 for (i = 0; i < 4; i++) {
2743 /* Set the latency optimal bit */
2744 data = (i == 1) ? 0x0 : 0x6;
2745 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2746 data << DPIO_FRC_LATENCY_SHFIT);
2747
2748 /* Set the upar bit */
2749 data = (i == 1) ? 0x0 : 0x1;
2750 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2751 data << DPIO_UPAR_SHIFT);
2752 }
2753
2754 /* Data lane stagger programming */
2755 /* FIXME: Fix up value only after power analysis */
2756
2757 mutex_unlock(&dev_priv->dpio_lock);
2758
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002759 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002760}
2761
Ville Syrjälä9197c882014-04-09 13:29:05 +03002762static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2763{
2764 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2765 struct drm_device *dev = encoder->base.dev;
2766 struct drm_i915_private *dev_priv = dev->dev_private;
2767 struct intel_crtc *intel_crtc =
2768 to_intel_crtc(encoder->base.crtc);
2769 enum dpio_channel ch = vlv_dport_to_channel(dport);
2770 enum pipe pipe = intel_crtc->pipe;
2771 u32 val;
2772
Ville Syrjälä625695f2014-06-28 02:04:02 +03002773 intel_dp_prepare(encoder);
2774
Ville Syrjälä9197c882014-04-09 13:29:05 +03002775 mutex_lock(&dev_priv->dpio_lock);
2776
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002777 /* program left/right clock distribution */
2778 if (pipe != PIPE_B) {
2779 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2780 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2781 if (ch == DPIO_CH0)
2782 val |= CHV_BUFLEFTENA1_FORCE;
2783 if (ch == DPIO_CH1)
2784 val |= CHV_BUFRIGHTENA1_FORCE;
2785 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2786 } else {
2787 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2788 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2789 if (ch == DPIO_CH0)
2790 val |= CHV_BUFLEFTENA2_FORCE;
2791 if (ch == DPIO_CH1)
2792 val |= CHV_BUFRIGHTENA2_FORCE;
2793 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2794 }
2795
Ville Syrjälä9197c882014-04-09 13:29:05 +03002796 /* program clock channel usage */
2797 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2798 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2799 if (pipe != PIPE_B)
2800 val &= ~CHV_PCS_USEDCLKCHANNEL;
2801 else
2802 val |= CHV_PCS_USEDCLKCHANNEL;
2803 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2804
2805 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2806 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2807 if (pipe != PIPE_B)
2808 val &= ~CHV_PCS_USEDCLKCHANNEL;
2809 else
2810 val |= CHV_PCS_USEDCLKCHANNEL;
2811 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2812
2813 /*
2814 * This a a bit weird since generally CL
2815 * matches the pipe, but here we need to
2816 * pick the CL based on the port.
2817 */
2818 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2819 if (pipe != PIPE_B)
2820 val &= ~CHV_CMN_USEDCLKCHANNEL;
2821 else
2822 val |= CHV_CMN_USEDCLKCHANNEL;
2823 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2824
2825 mutex_unlock(&dev_priv->dpio_lock);
2826}
2827
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002828/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002829 * Native read with retry for link status and receiver capability reads for
2830 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002831 *
2832 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2833 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002834 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002835static ssize_t
2836intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2837 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002838{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002839 ssize_t ret;
2840 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002841
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002842 /*
2843 * Sometime we just get the same incorrect byte repeated
2844 * over the entire buffer. Doing just one throw away read
2845 * initially seems to "solve" it.
2846 */
2847 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2848
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002849 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002850 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2851 if (ret == size)
2852 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002853 msleep(1);
2854 }
2855
Jani Nikula9d1a1032014-03-14 16:51:15 +02002856 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002857}
2858
2859/*
2860 * Fetch AUX CH registers 0x202 - 0x207 which contain
2861 * link status information
2862 */
2863static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002864intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002865{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002866 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2867 DP_LANE0_1_STATUS,
2868 link_status,
2869 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002870}
2871
Paulo Zanoni11002442014-06-13 18:45:41 -03002872/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002873static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002874intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002875{
Paulo Zanoni30add222012-10-26 19:05:45 -02002876 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302877 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002878 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002879
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302880 if (INTEL_INFO(dev)->gen >= 9) {
2881 if (dev_priv->vbt.edp_low_vswing && port == PORT_A)
2882 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002883 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302884 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302885 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002886 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302887 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002888 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302889 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002890 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302891 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002892}
2893
2894static uint8_t
2895intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2896{
Paulo Zanoni30add222012-10-26 19:05:45 -02002897 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002898 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002899
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002900 if (INTEL_INFO(dev)->gen >= 9) {
2901 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2902 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2903 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2904 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2905 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2906 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2907 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302908 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2909 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002910 default:
2911 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2912 }
2913 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002914 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302915 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2916 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2917 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2918 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2919 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2920 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2921 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002922 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302923 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002924 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002925 } else if (IS_VALLEYVIEW(dev)) {
2926 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302927 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2928 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2929 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2930 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2931 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2932 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2933 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002934 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302935 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002936 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002937 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002938 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302939 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2940 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2941 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2942 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2943 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002944 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302945 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002946 }
2947 } else {
2948 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302949 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2950 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2951 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2952 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2953 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2954 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2955 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002956 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302957 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002958 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002959 }
2960}
2961
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002962static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2963{
2964 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2965 struct drm_i915_private *dev_priv = dev->dev_private;
2966 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002967 struct intel_crtc *intel_crtc =
2968 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002969 unsigned long demph_reg_value, preemph_reg_value,
2970 uniqtranscale_reg_value;
2971 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002972 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002973 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002974
2975 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302976 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002977 preemph_reg_value = 0x0004000;
2978 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302979 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002980 demph_reg_value = 0x2B405555;
2981 uniqtranscale_reg_value = 0x552AB83A;
2982 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302983 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002984 demph_reg_value = 0x2B404040;
2985 uniqtranscale_reg_value = 0x5548B83A;
2986 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302987 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002988 demph_reg_value = 0x2B245555;
2989 uniqtranscale_reg_value = 0x5560B83A;
2990 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302991 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002992 demph_reg_value = 0x2B405555;
2993 uniqtranscale_reg_value = 0x5598DA3A;
2994 break;
2995 default:
2996 return 0;
2997 }
2998 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302999 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003000 preemph_reg_value = 0x0002000;
3001 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303002 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003003 demph_reg_value = 0x2B404040;
3004 uniqtranscale_reg_value = 0x5552B83A;
3005 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303006 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003007 demph_reg_value = 0x2B404848;
3008 uniqtranscale_reg_value = 0x5580B83A;
3009 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303010 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003011 demph_reg_value = 0x2B404040;
3012 uniqtranscale_reg_value = 0x55ADDA3A;
3013 break;
3014 default:
3015 return 0;
3016 }
3017 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303018 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003019 preemph_reg_value = 0x0000000;
3020 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303021 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003022 demph_reg_value = 0x2B305555;
3023 uniqtranscale_reg_value = 0x5570B83A;
3024 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303025 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003026 demph_reg_value = 0x2B2B4040;
3027 uniqtranscale_reg_value = 0x55ADDA3A;
3028 break;
3029 default:
3030 return 0;
3031 }
3032 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303033 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003034 preemph_reg_value = 0x0006000;
3035 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303036 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003037 demph_reg_value = 0x1B405555;
3038 uniqtranscale_reg_value = 0x55ADDA3A;
3039 break;
3040 default:
3041 return 0;
3042 }
3043 break;
3044 default:
3045 return 0;
3046 }
3047
Chris Wilson0980a602013-07-26 19:57:35 +01003048 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003049 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3050 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3051 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003052 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003053 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3054 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3055 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3056 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01003057 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003058
3059 return 0;
3060}
3061
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003062static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
3063{
3064 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3065 struct drm_i915_private *dev_priv = dev->dev_private;
3066 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3067 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003068 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003069 uint8_t train_set = intel_dp->train_set[0];
3070 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003071 enum pipe pipe = intel_crtc->pipe;
3072 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003073
3074 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303075 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003076 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303077 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003078 deemph_reg_value = 128;
3079 margin_reg_value = 52;
3080 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303081 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003082 deemph_reg_value = 128;
3083 margin_reg_value = 77;
3084 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303085 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003086 deemph_reg_value = 128;
3087 margin_reg_value = 102;
3088 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303089 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003090 deemph_reg_value = 128;
3091 margin_reg_value = 154;
3092 /* FIXME extra to set for 1200 */
3093 break;
3094 default:
3095 return 0;
3096 }
3097 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303098 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003099 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303100 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003101 deemph_reg_value = 85;
3102 margin_reg_value = 78;
3103 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303104 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003105 deemph_reg_value = 85;
3106 margin_reg_value = 116;
3107 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303108 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003109 deemph_reg_value = 85;
3110 margin_reg_value = 154;
3111 break;
3112 default:
3113 return 0;
3114 }
3115 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303116 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003117 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303118 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003119 deemph_reg_value = 64;
3120 margin_reg_value = 104;
3121 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303122 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003123 deemph_reg_value = 64;
3124 margin_reg_value = 154;
3125 break;
3126 default:
3127 return 0;
3128 }
3129 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303130 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003131 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303132 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003133 deemph_reg_value = 43;
3134 margin_reg_value = 154;
3135 break;
3136 default:
3137 return 0;
3138 }
3139 break;
3140 default:
3141 return 0;
3142 }
3143
3144 mutex_lock(&dev_priv->dpio_lock);
3145
3146 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003147 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3148 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003149 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3150 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003151 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3152
3153 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3154 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003155 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3156 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003157 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003158
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003159 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3160 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3161 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3162 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3163
3164 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3165 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3166 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3167 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3168
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003169 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003170 for (i = 0; i < 4; i++) {
3171 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3172 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3173 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3174 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3175 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003176
3177 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003178 for (i = 0; i < 4; i++) {
3179 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003180 val &= ~DPIO_SWING_MARGIN000_MASK;
3181 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003182 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3183 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003184
3185 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003186 for (i = 0; i < 4; i++) {
3187 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3188 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3189 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3190 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003191
3192 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303193 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003194 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303195 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003196
3197 /*
3198 * The document said it needs to set bit 27 for ch0 and bit 26
3199 * for ch1. Might be a typo in the doc.
3200 * For now, for this unique transition scale selection, set bit
3201 * 27 for ch0 and ch1.
3202 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003203 for (i = 0; i < 4; i++) {
3204 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3205 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3206 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3207 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003208
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003209 for (i = 0; i < 4; i++) {
3210 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3211 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3212 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3213 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3214 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003215 }
3216
3217 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003218 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3219 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3220 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3221
3222 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3223 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3224 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003225
3226 /* LRC Bypass */
3227 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3228 val |= DPIO_LRC_BYPASS;
3229 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3230
3231 mutex_unlock(&dev_priv->dpio_lock);
3232
3233 return 0;
3234}
3235
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003236static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003237intel_get_adjust_train(struct intel_dp *intel_dp,
3238 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003239{
3240 uint8_t v = 0;
3241 uint8_t p = 0;
3242 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003243 uint8_t voltage_max;
3244 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003245
Jesse Barnes33a34e42010-09-08 12:42:02 -07003246 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003247 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3248 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003249
3250 if (this_v > v)
3251 v = this_v;
3252 if (this_p > p)
3253 p = this_p;
3254 }
3255
Keith Packard1a2eb462011-11-16 16:26:07 -08003256 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003257 if (v >= voltage_max)
3258 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003259
Keith Packard1a2eb462011-11-16 16:26:07 -08003260 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3261 if (p >= preemph_max)
3262 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003263
3264 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003265 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003266}
3267
3268static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003269intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003270{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003271 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003272
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003273 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303274 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003275 default:
3276 signal_levels |= DP_VOLTAGE_0_4;
3277 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303278 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003279 signal_levels |= DP_VOLTAGE_0_6;
3280 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303281 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003282 signal_levels |= DP_VOLTAGE_0_8;
3283 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303284 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003285 signal_levels |= DP_VOLTAGE_1_2;
3286 break;
3287 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003288 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303289 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003290 default:
3291 signal_levels |= DP_PRE_EMPHASIS_0;
3292 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303293 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003294 signal_levels |= DP_PRE_EMPHASIS_3_5;
3295 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303296 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003297 signal_levels |= DP_PRE_EMPHASIS_6;
3298 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303299 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003300 signal_levels |= DP_PRE_EMPHASIS_9_5;
3301 break;
3302 }
3303 return signal_levels;
3304}
3305
Zhenyu Wange3421a12010-04-08 09:43:27 +08003306/* Gen6's DP voltage swing and pre-emphasis control */
3307static uint32_t
3308intel_gen6_edp_signal_levels(uint8_t train_set)
3309{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003310 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3311 DP_TRAIN_PRE_EMPHASIS_MASK);
3312 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303313 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3314 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003315 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303316 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003317 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303318 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3319 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003320 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303321 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3322 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003323 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303324 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3325 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003326 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003327 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003328 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3329 "0x%x\n", signal_levels);
3330 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003331 }
3332}
3333
Keith Packard1a2eb462011-11-16 16:26:07 -08003334/* Gen7's DP voltage swing and pre-emphasis control */
3335static uint32_t
3336intel_gen7_edp_signal_levels(uint8_t train_set)
3337{
3338 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3339 DP_TRAIN_PRE_EMPHASIS_MASK);
3340 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303341 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003342 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303343 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003344 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303345 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003346 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3347
Sonika Jindalbd600182014-08-08 16:23:41 +05303348 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003349 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303350 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003351 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3352
Sonika Jindalbd600182014-08-08 16:23:41 +05303353 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003354 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303355 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003356 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3357
3358 default:
3359 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3360 "0x%x\n", signal_levels);
3361 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3362 }
3363}
3364
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003365/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3366static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003367intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003368{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003369 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3370 DP_TRAIN_PRE_EMPHASIS_MASK);
3371 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303372 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303373 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303374 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303375 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303376 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303377 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303378 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303379 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003380
Sonika Jindalbd600182014-08-08 16:23:41 +05303381 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303382 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303383 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303384 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303385 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303386 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003387
Sonika Jindalbd600182014-08-08 16:23:41 +05303388 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303389 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303390 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303391 return DDI_BUF_TRANS_SELECT(8);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303392
3393 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3394 return DDI_BUF_TRANS_SELECT(9);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003395 default:
3396 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3397 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303398 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003399 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003400}
3401
Paulo Zanonif0a34242012-12-06 16:51:50 -02003402/* Properly updates "DP" with the correct signal levels. */
3403static void
3404intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3405{
3406 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003407 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003408 struct drm_device *dev = intel_dig_port->base.base.dev;
3409 uint32_t signal_levels, mask;
3410 uint8_t train_set = intel_dp->train_set[0];
3411
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003412 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003413 signal_levels = intel_hsw_signal_levels(train_set);
3414 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003415 } else if (IS_CHERRYVIEW(dev)) {
3416 signal_levels = intel_chv_signal_levels(intel_dp);
3417 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003418 } else if (IS_VALLEYVIEW(dev)) {
3419 signal_levels = intel_vlv_signal_levels(intel_dp);
3420 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003421 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003422 signal_levels = intel_gen7_edp_signal_levels(train_set);
3423 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003424 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003425 signal_levels = intel_gen6_edp_signal_levels(train_set);
3426 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3427 } else {
3428 signal_levels = intel_gen4_signal_levels(train_set);
3429 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3430 }
3431
3432 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3433
3434 *DP = (*DP & ~mask) | signal_levels;
3435}
3436
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003437static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003438intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003439 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003440 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003441{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003442 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3443 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003444 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003445 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3446 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003447
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003448 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003449
Jani Nikula70aff662013-09-27 15:10:44 +03003450 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003451 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003452
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003453 buf[0] = dp_train_pat;
3454 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003455 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003456 /* don't write DP_TRAINING_LANEx_SET on disable */
3457 len = 1;
3458 } else {
3459 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3460 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3461 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003462 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003463
Jani Nikula9d1a1032014-03-14 16:51:15 +02003464 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3465 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003466
3467 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003468}
3469
Jani Nikula70aff662013-09-27 15:10:44 +03003470static bool
3471intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3472 uint8_t dp_train_pat)
3473{
Jani Nikula953d22e2013-10-04 15:08:47 +03003474 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003475 intel_dp_set_signal_levels(intel_dp, DP);
3476 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3477}
3478
3479static bool
3480intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003481 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003482{
3483 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3484 struct drm_device *dev = intel_dig_port->base.base.dev;
3485 struct drm_i915_private *dev_priv = dev->dev_private;
3486 int ret;
3487
3488 intel_get_adjust_train(intel_dp, link_status);
3489 intel_dp_set_signal_levels(intel_dp, DP);
3490
3491 I915_WRITE(intel_dp->output_reg, *DP);
3492 POSTING_READ(intel_dp->output_reg);
3493
Jani Nikula9d1a1032014-03-14 16:51:15 +02003494 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3495 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003496
3497 return ret == intel_dp->lane_count;
3498}
3499
Imre Deak3ab9c632013-05-03 12:57:41 +03003500static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3501{
3502 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3503 struct drm_device *dev = intel_dig_port->base.base.dev;
3504 struct drm_i915_private *dev_priv = dev->dev_private;
3505 enum port port = intel_dig_port->port;
3506 uint32_t val;
3507
3508 if (!HAS_DDI(dev))
3509 return;
3510
3511 val = I915_READ(DP_TP_CTL(port));
3512 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3513 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3514 I915_WRITE(DP_TP_CTL(port), val);
3515
3516 /*
3517 * On PORT_A we can have only eDP in SST mode. There the only reason
3518 * we need to set idle transmission mode is to work around a HW issue
3519 * where we enable the pipe while not in idle link-training mode.
3520 * In this case there is requirement to wait for a minimum number of
3521 * idle patterns to be sent.
3522 */
3523 if (port == PORT_A)
3524 return;
3525
3526 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3527 1))
3528 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3529}
3530
Jesse Barnes33a34e42010-09-08 12:42:02 -07003531/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003532void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003533intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003534{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003535 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003536 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003537 int i;
3538 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003539 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003540 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003541 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003542
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003543 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003544 intel_ddi_prepare_link_retrain(encoder);
3545
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003546 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003547 link_config[0] = intel_dp->link_bw;
3548 link_config[1] = intel_dp->lane_count;
3549 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3550 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003551 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003552 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303553 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3554 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003555
3556 link_config[0] = 0;
3557 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003558 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003559
3560 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003561
Jani Nikula70aff662013-09-27 15:10:44 +03003562 /* clock recovery */
3563 if (!intel_dp_reset_link_train(intel_dp, &DP,
3564 DP_TRAINING_PATTERN_1 |
3565 DP_LINK_SCRAMBLING_DISABLE)) {
3566 DRM_ERROR("failed to enable link training\n");
3567 return;
3568 }
3569
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003570 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003571 voltage_tries = 0;
3572 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003573 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003574 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003575
Daniel Vettera7c96552012-10-18 10:15:30 +02003576 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003577 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3578 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003579 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003580 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003581
Daniel Vetter01916272012-10-18 10:15:25 +02003582 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003583 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003584 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003585 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003586
3587 /* Check to see if we've tried the max voltage */
3588 for (i = 0; i < intel_dp->lane_count; i++)
3589 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3590 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003591 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003592 ++loop_tries;
3593 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003594 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003595 break;
3596 }
Jani Nikula70aff662013-09-27 15:10:44 +03003597 intel_dp_reset_link_train(intel_dp, &DP,
3598 DP_TRAINING_PATTERN_1 |
3599 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003600 voltage_tries = 0;
3601 continue;
3602 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003603
3604 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003605 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003606 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003607 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003608 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003609 break;
3610 }
3611 } else
3612 voltage_tries = 0;
3613 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003614
Jani Nikula70aff662013-09-27 15:10:44 +03003615 /* Update training set as requested by target */
3616 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3617 DRM_ERROR("failed to update link training\n");
3618 break;
3619 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003620 }
3621
Jesse Barnes33a34e42010-09-08 12:42:02 -07003622 intel_dp->DP = DP;
3623}
3624
Paulo Zanonic19b0662012-10-15 15:51:41 -03003625void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003626intel_dp_complete_link_train(struct intel_dp *intel_dp)
3627{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003628 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003629 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003630 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003631 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3632
3633 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3634 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3635 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003636
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003637 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003638 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003639 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003640 DP_LINK_SCRAMBLING_DISABLE)) {
3641 DRM_ERROR("failed to start channel equalization\n");
3642 return;
3643 }
3644
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003645 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003646 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003647 channel_eq = false;
3648 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003649 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003650
Jesse Barnes37f80972011-01-05 14:45:24 -08003651 if (cr_tries > 5) {
3652 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003653 break;
3654 }
3655
Daniel Vettera7c96552012-10-18 10:15:30 +02003656 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003657 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3658 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003659 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003660 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003661
Jesse Barnes37f80972011-01-05 14:45:24 -08003662 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003663 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003664 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003665 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003666 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003667 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003668 cr_tries++;
3669 continue;
3670 }
3671
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003672 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003673 channel_eq = true;
3674 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003675 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003676
Jesse Barnes37f80972011-01-05 14:45:24 -08003677 /* Try 5 times, then try clock recovery if that fails */
3678 if (tries > 5) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003679 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003680 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003681 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003682 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003683 tries = 0;
3684 cr_tries++;
3685 continue;
3686 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003687
Jani Nikula70aff662013-09-27 15:10:44 +03003688 /* Update training set as requested by target */
3689 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3690 DRM_ERROR("failed to update link training\n");
3691 break;
3692 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003693 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003694 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003695
Imre Deak3ab9c632013-05-03 12:57:41 +03003696 intel_dp_set_idle_link_train(intel_dp);
3697
3698 intel_dp->DP = DP;
3699
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003700 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003701 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003702
Imre Deak3ab9c632013-05-03 12:57:41 +03003703}
3704
3705void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3706{
Jani Nikula70aff662013-09-27 15:10:44 +03003707 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003708 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003709}
3710
3711static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003712intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003713{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003714 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003715 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003716 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003717 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003718 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003719
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003720 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003721 return;
3722
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003723 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003724 return;
3725
Zhao Yakui28c97732009-10-09 11:39:41 +08003726 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003727
Imre Deakbc7d38a2013-05-16 14:40:36 +03003728 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003729 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003730 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003731 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003732 if (IS_CHERRYVIEW(dev))
3733 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3734 else
3735 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003736 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003737 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003738 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003739
Daniel Vetter493a7082012-05-30 12:31:56 +02003740 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003741 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Eric Anholt5bddd172010-11-18 09:32:59 +08003742 /* Hardware workaround: leaving our transcoder select
3743 * set to transcoder B while it's off will prevent the
3744 * corresponding HDMI output on transcoder A.
3745 *
3746 * Combine this with another hardware workaround:
3747 * transcoder select bit can only be cleared while the
3748 * port is enabled.
3749 */
3750 DP &= ~DP_PIPEB_SELECT;
3751 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003752 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003753 }
3754
Wu Fengguang832afda2011-12-09 20:42:21 +08003755 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003756 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3757 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003758 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003759}
3760
Keith Packard26d61aa2011-07-25 20:01:09 -07003761static bool
3762intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003763{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003764 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3765 struct drm_device *dev = dig_port->base.base.dev;
3766 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303767 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003768
Jani Nikula9d1a1032014-03-14 16:51:15 +02003769 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3770 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003771 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003772
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003773 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003774
Adam Jacksonedb39242012-09-18 10:58:49 -04003775 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3776 return false; /* DPCD not present */
3777
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003778 /* Check if the panel supports PSR */
3779 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003780 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003781 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3782 intel_dp->psr_dpcd,
3783 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003784 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3785 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003786 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003787 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303788
3789 if (INTEL_INFO(dev)->gen >= 9 &&
3790 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3791 uint8_t frame_sync_cap;
3792
3793 dev_priv->psr.sink_support = true;
3794 intel_dp_dpcd_read_wake(&intel_dp->aux,
3795 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3796 &frame_sync_cap, 1);
3797 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3798 /* PSR2 needs frame sync as well */
3799 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3800 DRM_DEBUG_KMS("PSR2 %s on sink",
3801 dev_priv->psr.psr2_support ? "supported" : "not supported");
3802 }
Jani Nikula50003932013-09-20 16:42:17 +03003803 }
3804
Jani Nikula7809a612014-10-29 11:03:26 +02003805 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003806 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003807 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3808 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003809 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003810 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003811 } else
3812 intel_dp->use_tps3 = false;
3813
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303814 /* Intermediate frequency support */
3815 if (is_edp(intel_dp) &&
3816 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3817 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3818 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003819 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003820 int i;
3821
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303822 intel_dp_dpcd_read_wake(&intel_dp->aux,
3823 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003824 sink_rates,
3825 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003826
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003827 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3828 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003829
3830 if (val == 0)
3831 break;
3832
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003833 intel_dp->sink_rates[i] = val * 200;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003834 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003835 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303836 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003837
3838 intel_dp_print_rates(intel_dp);
3839
Adam Jacksonedb39242012-09-18 10:58:49 -04003840 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3841 DP_DWN_STRM_PORT_PRESENT))
3842 return true; /* native DP sink */
3843
3844 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3845 return true; /* no per-port downstream info */
3846
Jani Nikula9d1a1032014-03-14 16:51:15 +02003847 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3848 intel_dp->downstream_ports,
3849 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003850 return false; /* downstream port status fetch failed */
3851
3852 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003853}
3854
Adam Jackson0d198322012-05-14 16:05:47 -04003855static void
3856intel_dp_probe_oui(struct intel_dp *intel_dp)
3857{
3858 u8 buf[3];
3859
3860 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3861 return;
3862
Jani Nikula9d1a1032014-03-14 16:51:15 +02003863 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003864 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3865 buf[0], buf[1], buf[2]);
3866
Jani Nikula9d1a1032014-03-14 16:51:15 +02003867 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003868 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3869 buf[0], buf[1], buf[2]);
3870}
3871
Dave Airlie0e32b392014-05-02 14:02:48 +10003872static bool
3873intel_dp_probe_mst(struct intel_dp *intel_dp)
3874{
3875 u8 buf[1];
3876
3877 if (!intel_dp->can_mst)
3878 return false;
3879
3880 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3881 return false;
3882
Dave Airlie0e32b392014-05-02 14:02:48 +10003883 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3884 if (buf[0] & DP_MST_CAP) {
3885 DRM_DEBUG_KMS("Sink is MST capable\n");
3886 intel_dp->is_mst = true;
3887 } else {
3888 DRM_DEBUG_KMS("Sink is not MST capable\n");
3889 intel_dp->is_mst = false;
3890 }
3891 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003892
3893 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3894 return intel_dp->is_mst;
3895}
3896
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003897int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3898{
3899 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3900 struct drm_device *dev = intel_dig_port->base.base.dev;
3901 struct intel_crtc *intel_crtc =
3902 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003903 u8 buf;
3904 int test_crc_count;
3905 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003906
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003907 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003908 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003909
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003910 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003911 return -ENOTTY;
3912
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003913 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003914 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003915
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003916 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003917 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003918 return -EIO;
3919
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003920 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3921 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003922 test_crc_count = buf & DP_TEST_COUNT_MASK;
3923
3924 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003925 if (drm_dp_dpcd_readb(&intel_dp->aux,
3926 DP_TEST_SINK_MISC, &buf) < 0)
3927 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003928 intel_wait_for_vblank(dev, intel_crtc->pipe);
3929 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
3930
3931 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01003932 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
3933 return -ETIMEDOUT;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003934 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003935
Jani Nikula9d1a1032014-03-14 16:51:15 +02003936 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003937 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003938
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003939 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3940 return -EIO;
3941 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3942 buf & ~DP_TEST_SINK_START) < 0)
3943 return -EIO;
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003944
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003945 return 0;
3946}
3947
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003948static bool
3949intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3950{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003951 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3952 DP_DEVICE_SERVICE_IRQ_VECTOR,
3953 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003954}
3955
Dave Airlie0e32b392014-05-02 14:02:48 +10003956static bool
3957intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3958{
3959 int ret;
3960
3961 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3962 DP_SINK_COUNT_ESI,
3963 sink_irq_vector, 14);
3964 if (ret != 14)
3965 return false;
3966
3967 return true;
3968}
3969
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003970static void
3971intel_dp_handle_test_request(struct intel_dp *intel_dp)
3972{
3973 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003974 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003975}
3976
Dave Airlie0e32b392014-05-02 14:02:48 +10003977static int
3978intel_dp_check_mst_status(struct intel_dp *intel_dp)
3979{
3980 bool bret;
3981
3982 if (intel_dp->is_mst) {
3983 u8 esi[16] = { 0 };
3984 int ret = 0;
3985 int retry;
3986 bool handled;
3987 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3988go_again:
3989 if (bret == true) {
3990
3991 /* check link status - esi[10] = 0x200c */
3992 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3993 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3994 intel_dp_start_link_train(intel_dp);
3995 intel_dp_complete_link_train(intel_dp);
3996 intel_dp_stop_link_train(intel_dp);
3997 }
3998
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003999 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004000 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4001
4002 if (handled) {
4003 for (retry = 0; retry < 3; retry++) {
4004 int wret;
4005 wret = drm_dp_dpcd_write(&intel_dp->aux,
4006 DP_SINK_COUNT_ESI+1,
4007 &esi[1], 3);
4008 if (wret == 3) {
4009 break;
4010 }
4011 }
4012
4013 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4014 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004015 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004016 goto go_again;
4017 }
4018 } else
4019 ret = 0;
4020
4021 return ret;
4022 } else {
4023 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4024 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4025 intel_dp->is_mst = false;
4026 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4027 /* send a hotplug event */
4028 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4029 }
4030 }
4031 return -EINVAL;
4032}
4033
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004034/*
4035 * According to DP spec
4036 * 5.1.2:
4037 * 1. Read DPCD
4038 * 2. Configure link according to Receiver Capabilities
4039 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4040 * 4. Check link status on receipt of hot-plug interrupt
4041 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004042static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004043intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004044{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004045 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004046 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004047 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004048 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004049
Dave Airlie5b215bc2014-08-05 10:40:20 +10004050 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4051
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004052 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004053 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004054
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004055 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004056 return;
4057
Imre Deak1a125d82014-08-18 14:42:46 +03004058 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4059 return;
4060
Keith Packard92fd8fd2011-07-25 19:50:10 -07004061 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004062 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004063 return;
4064 }
4065
Keith Packard92fd8fd2011-07-25 19:50:10 -07004066 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004067 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004068 return;
4069 }
4070
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004071 /* Try to read the source of the interrupt */
4072 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4073 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4074 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004075 drm_dp_dpcd_writeb(&intel_dp->aux,
4076 DP_DEVICE_SERVICE_IRQ_VECTOR,
4077 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004078
4079 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4080 intel_dp_handle_test_request(intel_dp);
4081 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4082 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4083 }
4084
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004085 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004086 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004087 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004088 intel_dp_start_link_train(intel_dp);
4089 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004090 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004091 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004092}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004093
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004094/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004095static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004096intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004097{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004098 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004099 uint8_t type;
4100
4101 if (!intel_dp_get_dpcd(intel_dp))
4102 return connector_status_disconnected;
4103
4104 /* if there's no downstream port, we're done */
4105 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004106 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004107
4108 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004109 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4110 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004111 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004112
4113 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4114 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004115 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004116
Adam Jackson23235172012-09-20 16:42:45 -04004117 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4118 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004119 }
4120
4121 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004122 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004123 return connector_status_connected;
4124
4125 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004126 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4127 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4128 if (type == DP_DS_PORT_TYPE_VGA ||
4129 type == DP_DS_PORT_TYPE_NON_EDID)
4130 return connector_status_unknown;
4131 } else {
4132 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4133 DP_DWN_STRM_PORT_TYPE_MASK;
4134 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4135 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4136 return connector_status_unknown;
4137 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004138
4139 /* Anything else is out of spec, warn and ignore */
4140 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004141 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004142}
4143
4144static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004145edp_detect(struct intel_dp *intel_dp)
4146{
4147 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4148 enum drm_connector_status status;
4149
4150 status = intel_panel_detect(dev);
4151 if (status == connector_status_unknown)
4152 status = connector_status_connected;
4153
4154 return status;
4155}
4156
4157static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004158ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004159{
Paulo Zanoni30add222012-10-26 19:05:45 -02004160 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004161 struct drm_i915_private *dev_priv = dev->dev_private;
4162 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004163
Damien Lespiau1b469632012-12-13 16:09:01 +00004164 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4165 return connector_status_disconnected;
4166
Keith Packard26d61aa2011-07-25 20:01:09 -07004167 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004168}
4169
Dave Airlie2a592be2014-09-01 16:58:12 +10004170static int g4x_digital_port_connected(struct drm_device *dev,
4171 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004172{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004173 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004174 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004175
Todd Previte232a6ee2014-01-23 00:13:41 -07004176 if (IS_VALLEYVIEW(dev)) {
4177 switch (intel_dig_port->port) {
4178 case PORT_B:
4179 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4180 break;
4181 case PORT_C:
4182 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4183 break;
4184 case PORT_D:
4185 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4186 break;
4187 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004188 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004189 }
4190 } else {
4191 switch (intel_dig_port->port) {
4192 case PORT_B:
4193 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4194 break;
4195 case PORT_C:
4196 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4197 break;
4198 case PORT_D:
4199 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4200 break;
4201 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004202 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004203 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004204 }
4205
Chris Wilson10f76a32012-05-11 18:01:32 +01004206 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004207 return 0;
4208 return 1;
4209}
4210
4211static enum drm_connector_status
4212g4x_dp_detect(struct intel_dp *intel_dp)
4213{
4214 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4215 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4216 int ret;
4217
4218 /* Can't disconnect eDP, but you can close the lid... */
4219 if (is_edp(intel_dp)) {
4220 enum drm_connector_status status;
4221
4222 status = intel_panel_detect(dev);
4223 if (status == connector_status_unknown)
4224 status = connector_status_connected;
4225 return status;
4226 }
4227
4228 ret = g4x_digital_port_connected(dev, intel_dig_port);
4229 if (ret == -EINVAL)
4230 return connector_status_unknown;
4231 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004232 return connector_status_disconnected;
4233
Keith Packard26d61aa2011-07-25 20:01:09 -07004234 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004235}
4236
Keith Packard8c241fe2011-09-28 16:38:44 -07004237static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004238intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004239{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004240 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004241
Jani Nikula9cd300e2012-10-19 14:51:52 +03004242 /* use cached edid if we have one */
4243 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004244 /* invalid edid */
4245 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004246 return NULL;
4247
Jani Nikula55e9ede2013-10-01 10:38:54 +03004248 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004249 } else
4250 return drm_get_edid(&intel_connector->base,
4251 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004252}
4253
Chris Wilsonbeb60602014-09-02 20:04:00 +01004254static void
4255intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004256{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004257 struct intel_connector *intel_connector = intel_dp->attached_connector;
4258 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004259
Chris Wilsonbeb60602014-09-02 20:04:00 +01004260 edid = intel_dp_get_edid(intel_dp);
4261 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004262
Chris Wilsonbeb60602014-09-02 20:04:00 +01004263 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4264 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4265 else
4266 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4267}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004268
Chris Wilsonbeb60602014-09-02 20:04:00 +01004269static void
4270intel_dp_unset_edid(struct intel_dp *intel_dp)
4271{
4272 struct intel_connector *intel_connector = intel_dp->attached_connector;
4273
4274 kfree(intel_connector->detect_edid);
4275 intel_connector->detect_edid = NULL;
4276
4277 intel_dp->has_audio = false;
4278}
4279
4280static enum intel_display_power_domain
4281intel_dp_power_get(struct intel_dp *dp)
4282{
4283 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4284 enum intel_display_power_domain power_domain;
4285
4286 power_domain = intel_display_port_power_domain(encoder);
4287 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4288
4289 return power_domain;
4290}
4291
4292static void
4293intel_dp_power_put(struct intel_dp *dp,
4294 enum intel_display_power_domain power_domain)
4295{
4296 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4297 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004298}
4299
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004300static enum drm_connector_status
4301intel_dp_detect(struct drm_connector *connector, bool force)
4302{
4303 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004304 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4305 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004306 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004307 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004308 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004309 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004310
Chris Wilson164c8592013-07-20 20:27:08 +01004311 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004312 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004313 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004314
Dave Airlie0e32b392014-05-02 14:02:48 +10004315 if (intel_dp->is_mst) {
4316 /* MST devices are disconnected from a monitor POV */
4317 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4318 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004319 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004320 }
4321
Chris Wilsonbeb60602014-09-02 20:04:00 +01004322 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004323
Chris Wilsond410b562014-09-02 20:03:59 +01004324 /* Can't disconnect eDP, but you can close the lid... */
4325 if (is_edp(intel_dp))
4326 status = edp_detect(intel_dp);
4327 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004328 status = ironlake_dp_detect(intel_dp);
4329 else
4330 status = g4x_dp_detect(intel_dp);
4331 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004332 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004333
Adam Jackson0d198322012-05-14 16:05:47 -04004334 intel_dp_probe_oui(intel_dp);
4335
Dave Airlie0e32b392014-05-02 14:02:48 +10004336 ret = intel_dp_probe_mst(intel_dp);
4337 if (ret) {
4338 /* if we are in MST mode then this connector
4339 won't appear connected or have anything with EDID on it */
4340 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4341 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4342 status = connector_status_disconnected;
4343 goto out;
4344 }
4345
Chris Wilsonbeb60602014-09-02 20:04:00 +01004346 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004347
Paulo Zanonid63885d2012-10-26 19:05:49 -02004348 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4349 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004350 status = connector_status_connected;
4351
4352out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004353 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004354 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004355}
4356
Chris Wilsonbeb60602014-09-02 20:04:00 +01004357static void
4358intel_dp_force(struct drm_connector *connector)
4359{
4360 struct intel_dp *intel_dp = intel_attached_dp(connector);
4361 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4362 enum intel_display_power_domain power_domain;
4363
4364 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4365 connector->base.id, connector->name);
4366 intel_dp_unset_edid(intel_dp);
4367
4368 if (connector->status != connector_status_connected)
4369 return;
4370
4371 power_domain = intel_dp_power_get(intel_dp);
4372
4373 intel_dp_set_edid(intel_dp);
4374
4375 intel_dp_power_put(intel_dp, power_domain);
4376
4377 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4378 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4379}
4380
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004381static int intel_dp_get_modes(struct drm_connector *connector)
4382{
Jani Nikuladd06f902012-10-19 14:51:50 +03004383 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004384 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004385
Chris Wilsonbeb60602014-09-02 20:04:00 +01004386 edid = intel_connector->detect_edid;
4387 if (edid) {
4388 int ret = intel_connector_update_modes(connector, edid);
4389 if (ret)
4390 return ret;
4391 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004392
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004393 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004394 if (is_edp(intel_attached_dp(connector)) &&
4395 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004396 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004397
4398 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004399 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004400 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004401 drm_mode_probed_add(connector, mode);
4402 return 1;
4403 }
4404 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004405
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004406 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004407}
4408
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004409static bool
4410intel_dp_detect_audio(struct drm_connector *connector)
4411{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004412 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004413 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004414
Chris Wilsonbeb60602014-09-02 20:04:00 +01004415 edid = to_intel_connector(connector)->detect_edid;
4416 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004417 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004418
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004419 return has_audio;
4420}
4421
Chris Wilsonf6849602010-09-19 09:29:33 +01004422static int
4423intel_dp_set_property(struct drm_connector *connector,
4424 struct drm_property *property,
4425 uint64_t val)
4426{
Chris Wilsone953fd72011-02-21 22:23:52 +00004427 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004428 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004429 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4430 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004431 int ret;
4432
Rob Clark662595d2012-10-11 20:36:04 -05004433 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004434 if (ret)
4435 return ret;
4436
Chris Wilson3f43c482011-05-12 22:17:24 +01004437 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004438 int i = val;
4439 bool has_audio;
4440
4441 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004442 return 0;
4443
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004444 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004445
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004446 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004447 has_audio = intel_dp_detect_audio(connector);
4448 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004449 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004450
4451 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004452 return 0;
4453
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004454 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004455 goto done;
4456 }
4457
Chris Wilsone953fd72011-02-21 22:23:52 +00004458 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004459 bool old_auto = intel_dp->color_range_auto;
4460 uint32_t old_range = intel_dp->color_range;
4461
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004462 switch (val) {
4463 case INTEL_BROADCAST_RGB_AUTO:
4464 intel_dp->color_range_auto = true;
4465 break;
4466 case INTEL_BROADCAST_RGB_FULL:
4467 intel_dp->color_range_auto = false;
4468 intel_dp->color_range = 0;
4469 break;
4470 case INTEL_BROADCAST_RGB_LIMITED:
4471 intel_dp->color_range_auto = false;
4472 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4473 break;
4474 default:
4475 return -EINVAL;
4476 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004477
4478 if (old_auto == intel_dp->color_range_auto &&
4479 old_range == intel_dp->color_range)
4480 return 0;
4481
Chris Wilsone953fd72011-02-21 22:23:52 +00004482 goto done;
4483 }
4484
Yuly Novikov53b41832012-10-26 12:04:00 +03004485 if (is_edp(intel_dp) &&
4486 property == connector->dev->mode_config.scaling_mode_property) {
4487 if (val == DRM_MODE_SCALE_NONE) {
4488 DRM_DEBUG_KMS("no scaling not supported\n");
4489 return -EINVAL;
4490 }
4491
4492 if (intel_connector->panel.fitting_mode == val) {
4493 /* the eDP scaling property is not changed */
4494 return 0;
4495 }
4496 intel_connector->panel.fitting_mode = val;
4497
4498 goto done;
4499 }
4500
Chris Wilsonf6849602010-09-19 09:29:33 +01004501 return -EINVAL;
4502
4503done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004504 if (intel_encoder->base.crtc)
4505 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004506
4507 return 0;
4508}
4509
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004510static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004511intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004512{
Jani Nikula1d508702012-10-19 14:51:49 +03004513 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004514
Chris Wilson10e972d2014-09-04 21:43:45 +01004515 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004516
Jani Nikula9cd300e2012-10-19 14:51:52 +03004517 if (!IS_ERR_OR_NULL(intel_connector->edid))
4518 kfree(intel_connector->edid);
4519
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004520 /* Can't call is_edp() since the encoder may have been destroyed
4521 * already. */
4522 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004523 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004524
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004525 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004526 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004527}
4528
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004529void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004530{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004531 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4532 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004533
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004534 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004535 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004536 if (is_edp(intel_dp)) {
4537 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004538 /*
4539 * vdd might still be enabled do to the delayed vdd off.
4540 * Make sure vdd is actually turned off here.
4541 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004542 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004543 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004544 pps_unlock(intel_dp);
4545
Clint Taylor01527b32014-07-07 13:01:46 -07004546 if (intel_dp->edp_notifier.notifier_call) {
4547 unregister_reboot_notifier(&intel_dp->edp_notifier);
4548 intel_dp->edp_notifier.notifier_call = NULL;
4549 }
Keith Packardbd943152011-09-18 23:09:52 -07004550 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004551 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004552 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004553}
4554
Imre Deak07f9cd02014-08-18 14:42:45 +03004555static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4556{
4557 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4558
4559 if (!is_edp(intel_dp))
4560 return;
4561
Ville Syrjälä951468f2014-09-04 14:55:31 +03004562 /*
4563 * vdd might still be enabled do to the delayed vdd off.
4564 * Make sure vdd is actually turned off here.
4565 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004566 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004567 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004568 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004569 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004570}
4571
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004572static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4573{
4574 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4575 struct drm_device *dev = intel_dig_port->base.base.dev;
4576 struct drm_i915_private *dev_priv = dev->dev_private;
4577 enum intel_display_power_domain power_domain;
4578
4579 lockdep_assert_held(&dev_priv->pps_mutex);
4580
4581 if (!edp_have_panel_vdd(intel_dp))
4582 return;
4583
4584 /*
4585 * The VDD bit needs a power domain reference, so if the bit is
4586 * already enabled when we boot or resume, grab this reference and
4587 * schedule a vdd off, so we don't hold on to the reference
4588 * indefinitely.
4589 */
4590 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4591 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4592 intel_display_power_get(dev_priv, power_domain);
4593
4594 edp_panel_vdd_schedule_off(intel_dp);
4595}
4596
Imre Deak6d93c0c2014-07-31 14:03:36 +03004597static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4598{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004599 struct intel_dp *intel_dp;
4600
4601 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4602 return;
4603
4604 intel_dp = enc_to_intel_dp(encoder);
4605
4606 pps_lock(intel_dp);
4607
4608 /*
4609 * Read out the current power sequencer assignment,
4610 * in case the BIOS did something with it.
4611 */
4612 if (IS_VALLEYVIEW(encoder->dev))
4613 vlv_initial_power_sequencer_setup(intel_dp);
4614
4615 intel_edp_panel_vdd_sanitize(intel_dp);
4616
4617 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004618}
4619
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004620static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004621 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004622 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004623 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004624 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004625 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004626 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004627 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004628 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004629 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004630};
4631
4632static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4633 .get_modes = intel_dp_get_modes,
4634 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004635 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004636};
4637
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004638static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004639 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004640 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004641};
4642
Dave Airlie0e32b392014-05-02 14:02:48 +10004643void
Eric Anholt21d40d32010-03-25 11:11:14 -07004644intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004645{
Dave Airlie0e32b392014-05-02 14:02:48 +10004646 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004647}
4648
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004649enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004650intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4651{
4652 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004653 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004654 struct drm_device *dev = intel_dig_port->base.base.dev;
4655 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004656 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004657 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004658
Dave Airlie0e32b392014-05-02 14:02:48 +10004659 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4660 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004661
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004662 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4663 /*
4664 * vdd off can generate a long pulse on eDP which
4665 * would require vdd on to handle it, and thus we
4666 * would end up in an endless cycle of
4667 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4668 */
4669 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4670 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004671 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004672 }
4673
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004674 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4675 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004676 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004677
Imre Deak1c767b32014-08-18 14:42:42 +03004678 power_domain = intel_display_port_power_domain(intel_encoder);
4679 intel_display_power_get(dev_priv, power_domain);
4680
Dave Airlie0e32b392014-05-02 14:02:48 +10004681 if (long_hpd) {
Dave Airlie2a592be2014-09-01 16:58:12 +10004682
4683 if (HAS_PCH_SPLIT(dev)) {
4684 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4685 goto mst_fail;
4686 } else {
4687 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4688 goto mst_fail;
4689 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004690
4691 if (!intel_dp_get_dpcd(intel_dp)) {
4692 goto mst_fail;
4693 }
4694
4695 intel_dp_probe_oui(intel_dp);
4696
4697 if (!intel_dp_probe_mst(intel_dp))
4698 goto mst_fail;
4699
4700 } else {
4701 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004702 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004703 goto mst_fail;
4704 }
4705
4706 if (!intel_dp->is_mst) {
4707 /*
4708 * we'll check the link status via the normal hot plug path later -
4709 * but for short hpds we should check it now
4710 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004711 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004712 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004713 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004714 }
4715 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004716
4717 ret = IRQ_HANDLED;
4718
Imre Deak1c767b32014-08-18 14:42:42 +03004719 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004720mst_fail:
4721 /* if we were in MST mode, and device is not there get out of MST mode */
4722 if (intel_dp->is_mst) {
4723 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4724 intel_dp->is_mst = false;
4725 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4726 }
Imre Deak1c767b32014-08-18 14:42:42 +03004727put_power:
4728 intel_display_power_put(dev_priv, power_domain);
4729
4730 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004731}
4732
Zhenyu Wange3421a12010-04-08 09:43:27 +08004733/* Return which DP Port should be selected for Transcoder DP control */
4734int
Akshay Joshi0206e352011-08-16 15:34:10 -04004735intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004736{
4737 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004738 struct intel_encoder *intel_encoder;
4739 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004740
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004741 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4742 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004743
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004744 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4745 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004746 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004747 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004748
Zhenyu Wange3421a12010-04-08 09:43:27 +08004749 return -1;
4750}
4751
Zhao Yakui36e83a12010-06-12 14:32:21 +08004752/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004753bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004754{
4755 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004756 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004757 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004758 static const short port_mapping[] = {
4759 [PORT_B] = PORT_IDPB,
4760 [PORT_C] = PORT_IDPC,
4761 [PORT_D] = PORT_IDPD,
4762 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004763
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004764 if (port == PORT_A)
4765 return true;
4766
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004767 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004768 return false;
4769
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004770 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4771 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004772
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004773 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004774 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4775 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004776 return true;
4777 }
4778 return false;
4779}
4780
Dave Airlie0e32b392014-05-02 14:02:48 +10004781void
Chris Wilsonf6849602010-09-19 09:29:33 +01004782intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4783{
Yuly Novikov53b41832012-10-26 12:04:00 +03004784 struct intel_connector *intel_connector = to_intel_connector(connector);
4785
Chris Wilson3f43c482011-05-12 22:17:24 +01004786 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004787 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004788 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004789
4790 if (is_edp(intel_dp)) {
4791 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004792 drm_object_attach_property(
4793 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004794 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004795 DRM_MODE_SCALE_ASPECT);
4796 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004797 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004798}
4799
Imre Deakdada1a92014-01-29 13:25:41 +02004800static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4801{
4802 intel_dp->last_power_cycle = jiffies;
4803 intel_dp->last_power_on = jiffies;
4804 intel_dp->last_backlight_off = jiffies;
4805}
4806
Daniel Vetter67a54562012-10-20 20:57:45 +02004807static void
4808intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004809 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02004810{
4811 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004812 struct edp_power_seq cur, vbt, spec,
4813 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02004814 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004815 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004816
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004817 lockdep_assert_held(&dev_priv->pps_mutex);
4818
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03004819 /* already initialized? */
4820 if (final->t11_t12 != 0)
4821 return;
4822
Jesse Barnes453c5422013-03-28 09:55:41 -07004823 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004824 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004825 pp_on_reg = PCH_PP_ON_DELAYS;
4826 pp_off_reg = PCH_PP_OFF_DELAYS;
4827 pp_div_reg = PCH_PP_DIVISOR;
4828 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004829 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4830
4831 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4832 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4833 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4834 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004835 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004836
4837 /* Workaround: Need to write PP_CONTROL with the unlock key as
4838 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004839 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004840 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004841
Jesse Barnes453c5422013-03-28 09:55:41 -07004842 pp_on = I915_READ(pp_on_reg);
4843 pp_off = I915_READ(pp_off_reg);
4844 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004845
4846 /* Pull timing values out of registers */
4847 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4848 PANEL_POWER_UP_DELAY_SHIFT;
4849
4850 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4851 PANEL_LIGHT_ON_DELAY_SHIFT;
4852
4853 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4854 PANEL_LIGHT_OFF_DELAY_SHIFT;
4855
4856 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4857 PANEL_POWER_DOWN_DELAY_SHIFT;
4858
4859 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4860 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4861
4862 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4863 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4864
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004865 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004866
4867 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4868 * our hw here, which are all in 100usec. */
4869 spec.t1_t3 = 210 * 10;
4870 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4871 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4872 spec.t10 = 500 * 10;
4873 /* This one is special and actually in units of 100ms, but zero
4874 * based in the hw (so we need to add 100 ms). But the sw vbt
4875 * table multiplies it with 1000 to make it in units of 100usec,
4876 * too. */
4877 spec.t11_t12 = (510 + 100) * 10;
4878
4879 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4880 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4881
4882 /* Use the max of the register settings and vbt. If both are
4883 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004884#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004885 spec.field : \
4886 max(cur.field, vbt.field))
4887 assign_final(t1_t3);
4888 assign_final(t8);
4889 assign_final(t9);
4890 assign_final(t10);
4891 assign_final(t11_t12);
4892#undef assign_final
4893
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004894#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004895 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4896 intel_dp->backlight_on_delay = get_delay(t8);
4897 intel_dp->backlight_off_delay = get_delay(t9);
4898 intel_dp->panel_power_down_delay = get_delay(t10);
4899 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4900#undef get_delay
4901
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004902 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4903 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4904 intel_dp->panel_power_cycle_delay);
4905
4906 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4907 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004908}
4909
4910static void
4911intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004912 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004913{
4914 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004915 u32 pp_on, pp_off, pp_div, port_sel = 0;
4916 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4917 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004918 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004919 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004920
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004921 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004922
4923 if (HAS_PCH_SPLIT(dev)) {
4924 pp_on_reg = PCH_PP_ON_DELAYS;
4925 pp_off_reg = PCH_PP_OFF_DELAYS;
4926 pp_div_reg = PCH_PP_DIVISOR;
4927 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004928 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4929
4930 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4931 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4932 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004933 }
4934
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004935 /*
4936 * And finally store the new values in the power sequencer. The
4937 * backlight delays are set to 1 because we do manual waits on them. For
4938 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4939 * we'll end up waiting for the backlight off delay twice: once when we
4940 * do the manual sleep, and once when we disable the panel and wait for
4941 * the PP_STATUS bit to become zero.
4942 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004943 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004944 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4945 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004946 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004947 /* Compute the divisor for the pp clock, simply match the Bspec
4948 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004949 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004950 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004951 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4952
4953 /* Haswell doesn't have any port selection bits for the panel
4954 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004955 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004956 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004957 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004958 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004959 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004960 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004961 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004962 }
4963
Jesse Barnes453c5422013-03-28 09:55:41 -07004964 pp_on |= port_sel;
4965
4966 I915_WRITE(pp_on_reg, pp_on);
4967 I915_WRITE(pp_off_reg, pp_off);
4968 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004969
Daniel Vetter67a54562012-10-20 20:57:45 +02004970 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004971 I915_READ(pp_on_reg),
4972 I915_READ(pp_off_reg),
4973 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004974}
4975
Vandana Kannanb33a2812015-02-13 15:33:03 +05304976/**
4977 * intel_dp_set_drrs_state - program registers for RR switch to take effect
4978 * @dev: DRM device
4979 * @refresh_rate: RR to be programmed
4980 *
4981 * This function gets called when refresh rate (RR) has to be changed from
4982 * one frequency to another. Switches can be between high and low RR
4983 * supported by the panel or to any other RR based on media playback (in
4984 * this case, RR value needs to be passed from user space).
4985 *
4986 * The caller of this function needs to take a lock on dev_priv->drrs.
4987 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05304988static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304989{
4990 struct drm_i915_private *dev_priv = dev->dev_private;
4991 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304992 struct intel_digital_port *dig_port = NULL;
4993 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02004994 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304995 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304996 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304997 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304998
4999 if (refresh_rate <= 0) {
5000 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5001 return;
5002 }
5003
Vandana Kannan96178ee2015-01-10 02:25:56 +05305004 if (intel_dp == NULL) {
5005 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305006 return;
5007 }
5008
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005009 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005010 * FIXME: This needs proper synchronization with psr state for some
5011 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005012 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305013
Vandana Kannan96178ee2015-01-10 02:25:56 +05305014 dig_port = dp_to_dig_port(intel_dp);
5015 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005016 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305017
5018 if (!intel_crtc) {
5019 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5020 return;
5021 }
5022
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005023 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305024
Vandana Kannan96178ee2015-01-10 02:25:56 +05305025 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305026 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5027 return;
5028 }
5029
Vandana Kannan96178ee2015-01-10 02:25:56 +05305030 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5031 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305032 index = DRRS_LOW_RR;
5033
Vandana Kannan96178ee2015-01-10 02:25:56 +05305034 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305035 DRM_DEBUG_KMS(
5036 "DRRS requested for previously set RR...ignoring\n");
5037 return;
5038 }
5039
5040 if (!intel_crtc->active) {
5041 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5042 return;
5043 }
5044
Durgadoss R44395bf2015-02-13 15:33:02 +05305045 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305046 switch (index) {
5047 case DRRS_HIGH_RR:
5048 intel_dp_set_m_n(intel_crtc, M1_N1);
5049 break;
5050 case DRRS_LOW_RR:
5051 intel_dp_set_m_n(intel_crtc, M2_N2);
5052 break;
5053 case DRRS_MAX_RR:
5054 default:
5055 DRM_ERROR("Unsupported refreshrate type\n");
5056 }
5057 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005058 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305059 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305060
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305061 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305062 if (IS_VALLEYVIEW(dev))
5063 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5064 else
5065 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305066 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305067 if (IS_VALLEYVIEW(dev))
5068 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5069 else
5070 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305071 }
5072 I915_WRITE(reg, val);
5073 }
5074
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305075 dev_priv->drrs.refresh_rate_type = index;
5076
5077 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5078}
5079
Vandana Kannanb33a2812015-02-13 15:33:03 +05305080/**
5081 * intel_edp_drrs_enable - init drrs struct if supported
5082 * @intel_dp: DP struct
5083 *
5084 * Initializes frontbuffer_bits and drrs.dp
5085 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305086void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5087{
5088 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5089 struct drm_i915_private *dev_priv = dev->dev_private;
5090 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5091 struct drm_crtc *crtc = dig_port->base.base.crtc;
5092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5093
5094 if (!intel_crtc->config->has_drrs) {
5095 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5096 return;
5097 }
5098
5099 mutex_lock(&dev_priv->drrs.mutex);
5100 if (WARN_ON(dev_priv->drrs.dp)) {
5101 DRM_ERROR("DRRS already enabled\n");
5102 goto unlock;
5103 }
5104
5105 dev_priv->drrs.busy_frontbuffer_bits = 0;
5106
5107 dev_priv->drrs.dp = intel_dp;
5108
5109unlock:
5110 mutex_unlock(&dev_priv->drrs.mutex);
5111}
5112
Vandana Kannanb33a2812015-02-13 15:33:03 +05305113/**
5114 * intel_edp_drrs_disable - Disable DRRS
5115 * @intel_dp: DP struct
5116 *
5117 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305118void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5119{
5120 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5121 struct drm_i915_private *dev_priv = dev->dev_private;
5122 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5123 struct drm_crtc *crtc = dig_port->base.base.crtc;
5124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5125
5126 if (!intel_crtc->config->has_drrs)
5127 return;
5128
5129 mutex_lock(&dev_priv->drrs.mutex);
5130 if (!dev_priv->drrs.dp) {
5131 mutex_unlock(&dev_priv->drrs.mutex);
5132 return;
5133 }
5134
5135 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5136 intel_dp_set_drrs_state(dev_priv->dev,
5137 intel_dp->attached_connector->panel.
5138 fixed_mode->vrefresh);
5139
5140 dev_priv->drrs.dp = NULL;
5141 mutex_unlock(&dev_priv->drrs.mutex);
5142
5143 cancel_delayed_work_sync(&dev_priv->drrs.work);
5144}
5145
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305146static void intel_edp_drrs_downclock_work(struct work_struct *work)
5147{
5148 struct drm_i915_private *dev_priv =
5149 container_of(work, typeof(*dev_priv), drrs.work.work);
5150 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305151
Vandana Kannan96178ee2015-01-10 02:25:56 +05305152 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305153
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305154 intel_dp = dev_priv->drrs.dp;
5155
5156 if (!intel_dp)
5157 goto unlock;
5158
5159 /*
5160 * The delayed work can race with an invalidate hence we need to
5161 * recheck.
5162 */
5163
5164 if (dev_priv->drrs.busy_frontbuffer_bits)
5165 goto unlock;
5166
5167 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5168 intel_dp_set_drrs_state(dev_priv->dev,
5169 intel_dp->attached_connector->panel.
5170 downclock_mode->vrefresh);
5171
5172unlock:
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305173
Vandana Kannan96178ee2015-01-10 02:25:56 +05305174 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305175}
5176
Vandana Kannanb33a2812015-02-13 15:33:03 +05305177/**
5178 * intel_edp_drrs_invalidate - Invalidate DRRS
5179 * @dev: DRM device
5180 * @frontbuffer_bits: frontbuffer plane tracking bits
5181 *
5182 * When there is a disturbance on screen (due to cursor movement/time
5183 * update etc), DRRS needs to be invalidated, i.e. need to switch to
5184 * high RR.
5185 *
5186 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5187 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305188void intel_edp_drrs_invalidate(struct drm_device *dev,
5189 unsigned frontbuffer_bits)
5190{
5191 struct drm_i915_private *dev_priv = dev->dev_private;
5192 struct drm_crtc *crtc;
5193 enum pipe pipe;
5194
5195 if (!dev_priv->drrs.dp)
5196 return;
5197
Ramalingam C3954e732015-03-03 12:11:46 +05305198 cancel_delayed_work_sync(&dev_priv->drrs.work);
5199
Vandana Kannana93fad02015-01-10 02:25:59 +05305200 mutex_lock(&dev_priv->drrs.mutex);
5201 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5202 pipe = to_intel_crtc(crtc)->pipe;
5203
5204 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
Vandana Kannana93fad02015-01-10 02:25:59 +05305205 intel_dp_set_drrs_state(dev_priv->dev,
5206 dev_priv->drrs.dp->attached_connector->panel.
5207 fixed_mode->vrefresh);
5208 }
5209
5210 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5211
5212 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5213 mutex_unlock(&dev_priv->drrs.mutex);
5214}
5215
Vandana Kannanb33a2812015-02-13 15:33:03 +05305216/**
5217 * intel_edp_drrs_flush - Flush DRRS
5218 * @dev: DRM device
5219 * @frontbuffer_bits: frontbuffer plane tracking bits
5220 *
5221 * When there is no movement on screen, DRRS work can be scheduled.
5222 * This DRRS work is responsible for setting relevant registers after a
5223 * timeout of 1 second.
5224 *
5225 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5226 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305227void intel_edp_drrs_flush(struct drm_device *dev,
5228 unsigned frontbuffer_bits)
5229{
5230 struct drm_i915_private *dev_priv = dev->dev_private;
5231 struct drm_crtc *crtc;
5232 enum pipe pipe;
5233
5234 if (!dev_priv->drrs.dp)
5235 return;
5236
Ramalingam C3954e732015-03-03 12:11:46 +05305237 cancel_delayed_work_sync(&dev_priv->drrs.work);
5238
Vandana Kannana93fad02015-01-10 02:25:59 +05305239 mutex_lock(&dev_priv->drrs.mutex);
5240 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5241 pipe = to_intel_crtc(crtc)->pipe;
5242 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5243
Vandana Kannana93fad02015-01-10 02:25:59 +05305244 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
5245 !dev_priv->drrs.busy_frontbuffer_bits)
5246 schedule_delayed_work(&dev_priv->drrs.work,
5247 msecs_to_jiffies(1000));
5248 mutex_unlock(&dev_priv->drrs.mutex);
5249}
5250
Vandana Kannanb33a2812015-02-13 15:33:03 +05305251/**
5252 * DOC: Display Refresh Rate Switching (DRRS)
5253 *
5254 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5255 * which enables swtching between low and high refresh rates,
5256 * dynamically, based on the usage scenario. This feature is applicable
5257 * for internal panels.
5258 *
5259 * Indication that the panel supports DRRS is given by the panel EDID, which
5260 * would list multiple refresh rates for one resolution.
5261 *
5262 * DRRS is of 2 types - static and seamless.
5263 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5264 * (may appear as a blink on screen) and is used in dock-undock scenario.
5265 * Seamless DRRS involves changing RR without any visual effect to the user
5266 * and can be used during normal system usage. This is done by programming
5267 * certain registers.
5268 *
5269 * Support for static/seamless DRRS may be indicated in the VBT based on
5270 * inputs from the panel spec.
5271 *
5272 * DRRS saves power by switching to low RR based on usage scenarios.
5273 *
5274 * eDP DRRS:-
5275 * The implementation is based on frontbuffer tracking implementation.
5276 * When there is a disturbance on the screen triggered by user activity or a
5277 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5278 * When there is no movement on screen, after a timeout of 1 second, a switch
5279 * to low RR is made.
5280 * For integration with frontbuffer tracking code,
5281 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5282 *
5283 * DRRS can be further extended to support other internal panels and also
5284 * the scenario of video playback wherein RR is set based on the rate
5285 * requested by userspace.
5286 */
5287
5288/**
5289 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5290 * @intel_connector: eDP connector
5291 * @fixed_mode: preferred mode of panel
5292 *
5293 * This function is called only once at driver load to initialize basic
5294 * DRRS stuff.
5295 *
5296 * Returns:
5297 * Downclock mode if panel supports it, else return NULL.
5298 * DRRS support is determined by the presence of downclock mode (apart
5299 * from VBT setting).
5300 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305301static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305302intel_dp_drrs_init(struct intel_connector *intel_connector,
5303 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305304{
5305 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305306 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305307 struct drm_i915_private *dev_priv = dev->dev_private;
5308 struct drm_display_mode *downclock_mode = NULL;
5309
5310 if (INTEL_INFO(dev)->gen <= 6) {
5311 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5312 return NULL;
5313 }
5314
5315 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005316 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305317 return NULL;
5318 }
5319
5320 downclock_mode = intel_find_panel_downclock
5321 (dev, fixed_mode, connector);
5322
5323 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305324 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305325 return NULL;
5326 }
5327
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305328 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5329
Vandana Kannan96178ee2015-01-10 02:25:56 +05305330 mutex_init(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305331
Vandana Kannan96178ee2015-01-10 02:25:56 +05305332 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305333
Vandana Kannan96178ee2015-01-10 02:25:56 +05305334 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005335 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305336 return downclock_mode;
5337}
5338
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005339static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005340 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005341{
5342 struct drm_connector *connector = &intel_connector->base;
5343 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005344 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5345 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005346 struct drm_i915_private *dev_priv = dev->dev_private;
5347 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305348 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005349 bool has_dpcd;
5350 struct drm_display_mode *scan;
5351 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005352 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005353
5354 if (!is_edp(intel_dp))
5355 return true;
5356
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005357 pps_lock(intel_dp);
5358 intel_edp_panel_vdd_sanitize(intel_dp);
5359 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005360
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005361 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005362 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005363
5364 if (has_dpcd) {
5365 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5366 dev_priv->no_aux_handshake =
5367 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5368 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5369 } else {
5370 /* if this fails, presume the device is a ghost */
5371 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005372 return false;
5373 }
5374
5375 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005376 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005377 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005378 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005379
Daniel Vetter060c8772014-03-21 23:22:35 +01005380 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005381 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005382 if (edid) {
5383 if (drm_add_edid_modes(connector, edid)) {
5384 drm_mode_connector_update_edid_property(connector,
5385 edid);
5386 drm_edid_to_eld(connector, edid);
5387 } else {
5388 kfree(edid);
5389 edid = ERR_PTR(-EINVAL);
5390 }
5391 } else {
5392 edid = ERR_PTR(-ENOENT);
5393 }
5394 intel_connector->edid = edid;
5395
5396 /* prefer fixed mode from EDID if available */
5397 list_for_each_entry(scan, &connector->probed_modes, head) {
5398 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5399 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305400 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305401 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005402 break;
5403 }
5404 }
5405
5406 /* fallback to VBT if available for eDP */
5407 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5408 fixed_mode = drm_mode_duplicate(dev,
5409 dev_priv->vbt.lfp_lvds_vbt_mode);
5410 if (fixed_mode)
5411 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5412 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005413 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005414
Clint Taylor01527b32014-07-07 13:01:46 -07005415 if (IS_VALLEYVIEW(dev)) {
5416 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5417 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005418
5419 /*
5420 * Figure out the current pipe for the initial backlight setup.
5421 * If the current pipe isn't valid, try the PPS pipe, and if that
5422 * fails just assume pipe A.
5423 */
5424 if (IS_CHERRYVIEW(dev))
5425 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5426 else
5427 pipe = PORT_TO_PIPE(intel_dp->DP);
5428
5429 if (pipe != PIPE_A && pipe != PIPE_B)
5430 pipe = intel_dp->pps_pipe;
5431
5432 if (pipe != PIPE_A && pipe != PIPE_B)
5433 pipe = PIPE_A;
5434
5435 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5436 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005437 }
5438
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305439 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005440 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005441 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005442
5443 return true;
5444}
5445
Paulo Zanoni16c25532013-06-12 17:27:25 -03005446bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005447intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5448 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005449{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005450 struct drm_connector *connector = &intel_connector->base;
5451 struct intel_dp *intel_dp = &intel_dig_port->dp;
5452 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5453 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005454 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005455 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005456 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005457
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005458 intel_dp->pps_pipe = INVALID_PIPE;
5459
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005460 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005461 if (INTEL_INFO(dev)->gen >= 9)
5462 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5463 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005464 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5465 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5466 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5467 else if (HAS_PCH_SPLIT(dev))
5468 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5469 else
5470 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5471
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005472 if (INTEL_INFO(dev)->gen >= 9)
5473 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5474 else
5475 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005476
Daniel Vetter07679352012-09-06 22:15:42 +02005477 /* Preserve the current hw state. */
5478 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005479 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005480
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005481 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305482 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005483 else
5484 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005485
Imre Deakf7d24902013-05-08 13:14:05 +03005486 /*
5487 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5488 * for DP the encoder type can be set by the caller to
5489 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5490 */
5491 if (type == DRM_MODE_CONNECTOR_eDP)
5492 intel_encoder->type = INTEL_OUTPUT_EDP;
5493
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005494 /* eDP only on port B and/or C on vlv/chv */
5495 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5496 port != PORT_B && port != PORT_C))
5497 return false;
5498
Imre Deake7281ea2013-05-08 13:14:08 +03005499 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5500 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5501 port_name(port));
5502
Adam Jacksonb3295302010-07-16 14:46:28 -04005503 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005504 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5505
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005506 connector->interlace_allowed = true;
5507 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005508
Daniel Vetter66a92782012-07-12 20:08:18 +02005509 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005510 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005511
Chris Wilsondf0e9242010-09-09 16:20:55 +01005512 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005513 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005514
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005515 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005516 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5517 else
5518 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005519 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005520
Jani Nikula0b998362014-03-14 16:51:17 +02005521 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005522 switch (port) {
5523 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005524 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005525 break;
5526 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005527 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005528 break;
5529 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005530 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005531 break;
5532 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005533 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005534 break;
5535 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005536 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005537 }
5538
Imre Deakdada1a92014-01-29 13:25:41 +02005539 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005540 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005541 intel_dp_init_panel_power_timestamps(intel_dp);
5542 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005543 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005544 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005545 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005546 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005547 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005548
Jani Nikula9d1a1032014-03-14 16:51:15 +02005549 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005550
Dave Airlie0e32b392014-05-02 14:02:48 +10005551 /* init MST on ports that can support it */
Damien Lespiauc86ea3d2014-12-12 14:26:58 +00005552 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Dave Airlie0e32b392014-05-02 14:02:48 +10005553 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005554 intel_dp_mst_encoder_init(intel_dig_port,
5555 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005556 }
5557 }
5558
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005559 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005560 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005561 if (is_edp(intel_dp)) {
5562 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005563 /*
5564 * vdd might still be enabled do to the delayed vdd off.
5565 * Make sure vdd is actually turned off here.
5566 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005567 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005568 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005569 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005570 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005571 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005572 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005573 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005574 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005575
Chris Wilsonf6849602010-09-19 09:29:33 +01005576 intel_dp_add_properties(intel_dp, connector);
5577
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005578 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5579 * 0xd. Failure to do so will result in spurious interrupts being
5580 * generated on the port when a cable is not attached.
5581 */
5582 if (IS_G4X(dev) && !IS_GM45(dev)) {
5583 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5584 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5585 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005586
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005587 i915_debugfs_connector_add(connector);
5588
Paulo Zanoni16c25532013-06-12 17:27:25 -03005589 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005590}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005591
5592void
5593intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5594{
Dave Airlie13cf5502014-06-18 11:29:35 +10005595 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005596 struct intel_digital_port *intel_dig_port;
5597 struct intel_encoder *intel_encoder;
5598 struct drm_encoder *encoder;
5599 struct intel_connector *intel_connector;
5600
Daniel Vetterb14c5672013-09-19 12:18:32 +02005601 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005602 if (!intel_dig_port)
5603 return;
5604
Daniel Vetterb14c5672013-09-19 12:18:32 +02005605 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005606 if (!intel_connector) {
5607 kfree(intel_dig_port);
5608 return;
5609 }
5610
5611 intel_encoder = &intel_dig_port->base;
5612 encoder = &intel_encoder->base;
5613
5614 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5615 DRM_MODE_ENCODER_TMDS);
5616
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005617 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005618 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005619 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005620 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005621 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005622 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005623 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005624 intel_encoder->pre_enable = chv_pre_enable_dp;
5625 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005626 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005627 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005628 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005629 intel_encoder->pre_enable = vlv_pre_enable_dp;
5630 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005631 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005632 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005633 intel_encoder->pre_enable = g4x_pre_enable_dp;
5634 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005635 if (INTEL_INFO(dev)->gen >= 5)
5636 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005637 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005638
Paulo Zanoni174edf12012-10-26 19:05:50 -02005639 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005640 intel_dig_port->dp.output_reg = output_reg;
5641
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005642 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005643 if (IS_CHERRYVIEW(dev)) {
5644 if (port == PORT_D)
5645 intel_encoder->crtc_mask = 1 << 2;
5646 else
5647 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5648 } else {
5649 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5650 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005651 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005652 intel_encoder->hot_plug = intel_dp_hot_plug;
5653
Dave Airlie13cf5502014-06-18 11:29:35 +10005654 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5655 dev_priv->hpd_irq_port[port] = intel_dig_port;
5656
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005657 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5658 drm_encoder_cleanup(encoder);
5659 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005660 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005661 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005662}
Dave Airlie0e32b392014-05-02 14:02:48 +10005663
5664void intel_dp_mst_suspend(struct drm_device *dev)
5665{
5666 struct drm_i915_private *dev_priv = dev->dev_private;
5667 int i;
5668
5669 /* disable MST */
5670 for (i = 0; i < I915_MAX_PORTS; i++) {
5671 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5672 if (!intel_dig_port)
5673 continue;
5674
5675 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5676 if (!intel_dig_port->dp.can_mst)
5677 continue;
5678 if (intel_dig_port->dp.is_mst)
5679 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5680 }
5681 }
5682}
5683
5684void intel_dp_mst_resume(struct drm_device *dev)
5685{
5686 struct drm_i915_private *dev_priv = dev->dev_private;
5687 int i;
5688
5689 for (i = 0; i < I915_MAX_PORTS; i++) {
5690 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5691 if (!intel_dig_port)
5692 continue;
5693 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5694 int ret;
5695
5696 if (!intel_dig_port->dp.can_mst)
5697 continue;
5698
5699 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5700 if (ret != 0) {
5701 intel_dp_check_mst_status(&intel_dig_port->dp);
5702 }
5703 }
5704 }
5705}