blob: d58c9964e883ba349f30096e1f537ddfbb1fff78 [file] [log] [blame]
Michal Simek64b889b2013-03-27 12:37:53 +01001/*
2 * Xilinx SLCR driver
3 *
4 * Copyright (c) 2011-2013 Xilinx Inc.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 *
11 * You should have received a copy of the GNU General Public
12 * License along with this program; if not, write to the Free
13 * Software Foundation, Inc., 675 Mass Ave, Cambridge, MA
14 * 02139, USA.
15 */
16
17#include <linux/export.h>
18#include <linux/io.h>
19#include <linux/fs.h>
20#include <linux/interrupt.h>
21#include <linux/init.h>
22#include <linux/kernel.h>
23#include <linux/module.h>
24#include <linux/of_address.h>
25#include <linux/uaccess.h>
26#include <linux/platform_device.h>
27#include <linux/slab.h>
28#include <linux/string.h>
29#include <linux/clk/zynq.h>
30#include "common.h"
31
32#define SLCR_UNLOCK_MAGIC 0xDF0D
33#define SLCR_UNLOCK 0x8 /* SCLR unlock register */
34
Michal Simek96790f02013-03-20 11:42:15 +010035#define SLCR_PS_RST_CTRL_OFFSET 0x200 /* PS Software Reset Control */
36#define SLCR_REBOOT_STATUS 0x258 /* PS Reboot Status */
37
Michal Simek64b889b2013-03-27 12:37:53 +010038void __iomem *zynq_slcr_base;
39
40/**
Michal Simek96790f02013-03-20 11:42:15 +010041 * zynq_slcr_system_reset - Reset the entire system.
42 */
43void zynq_slcr_system_reset(void)
44{
45 u32 reboot;
46
47 /*
48 * Unlock the SLCR then reset the system.
49 * Note that this seems to require raw i/o
50 * functions or there's a lockup?
51 */
52 writel(SLCR_UNLOCK_MAGIC, zynq_slcr_base + SLCR_UNLOCK);
53
54 /*
55 * Clear 0x0F000000 bits of reboot status register to workaround
56 * the FSBL not loading the bitstream after soft-reboot
57 * This is a temporary solution until we know more.
58 */
59 reboot = readl(zynq_slcr_base + SLCR_REBOOT_STATUS);
60 writel(reboot & 0xF0FFFFFF, zynq_slcr_base + SLCR_REBOOT_STATUS);
61 writel(1, zynq_slcr_base + SLCR_PS_RST_CTRL_OFFSET);
62}
63
64/**
Michal Simek64b889b2013-03-27 12:37:53 +010065 * zynq_slcr_init
66 * Returns 0 on success, negative errno otherwise.
67 *
68 * Called early during boot from platform code to remap SLCR area.
69 */
70int __init zynq_slcr_init(void)
71{
72 struct device_node *np;
73
74 np = of_find_compatible_node(NULL, NULL, "xlnx,zynq-slcr");
75 if (!np) {
76 pr_err("%s: no slcr node found\n", __func__);
77 BUG();
78 }
79
80 zynq_slcr_base = of_iomap(np, 0);
81 if (!zynq_slcr_base) {
82 pr_err("%s: Unable to map I/O memory\n", __func__);
83 BUG();
84 }
85
86 /* unlock the SLCR so that registers can be changed */
87 writel(SLCR_UNLOCK_MAGIC, zynq_slcr_base + SLCR_UNLOCK);
88
89 pr_info("%s mapped to %p\n", np->name, zynq_slcr_base);
90
91 xilinx_zynq_clocks_init(zynq_slcr_base);
92
93 of_node_put(np);
94
95 return 0;
96}