blob: 761eb965f901c6f4d3276d12b578822c4c8c0d0d [file] [log] [blame]
Laxman Dewangan5b1c2022016-02-11 17:26:34 +05301/*
2 * Maxim MAX77620 Regulator driver
3 *
4 * Copyright (c) 2016, NVIDIA CORPORATION. All rights reserved.
5 *
6 * Author: Mallikarjun Kasoju <mkasoju@nvidia.com>
7 * Laxman Dewangan <ldewangan@nvidia.com>
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License,
11 * version 2, as published by the Free Software Foundation.
12 */
13
14#include <linux/init.h>
15#include <linux/mfd/max77620.h>
16#include <linux/module.h>
17#include <linux/of.h>
18#include <linux/platform_device.h>
19#include <linux/regmap.h>
20#include <linux/regulator/driver.h>
21#include <linux/regulator/machine.h>
22#include <linux/regulator/of_regulator.h>
23
24#define max77620_rails(_name) "max77620-"#_name
25
26/* Power Mode */
27#define MAX77620_POWER_MODE_NORMAL 3
28#define MAX77620_POWER_MODE_LPM 2
29#define MAX77620_POWER_MODE_GLPM 1
30#define MAX77620_POWER_MODE_DISABLE 0
31
32/* SD Slew Rate */
33#define MAX77620_SD_SR_13_75 0
34#define MAX77620_SD_SR_27_5 1
35#define MAX77620_SD_SR_55 2
36#define MAX77620_SD_SR_100 3
37
38enum max77620_regulators {
39 MAX77620_REGULATOR_ID_SD0,
40 MAX77620_REGULATOR_ID_SD1,
41 MAX77620_REGULATOR_ID_SD2,
42 MAX77620_REGULATOR_ID_SD3,
43 MAX77620_REGULATOR_ID_SD4,
44 MAX77620_REGULATOR_ID_LDO0,
45 MAX77620_REGULATOR_ID_LDO1,
46 MAX77620_REGULATOR_ID_LDO2,
47 MAX77620_REGULATOR_ID_LDO3,
48 MAX77620_REGULATOR_ID_LDO4,
49 MAX77620_REGULATOR_ID_LDO5,
50 MAX77620_REGULATOR_ID_LDO6,
51 MAX77620_REGULATOR_ID_LDO7,
52 MAX77620_REGULATOR_ID_LDO8,
53 MAX77620_NUM_REGS,
54};
55
56/* Regulator types */
57enum max77620_regulator_type {
58 MAX77620_REGULATOR_TYPE_SD,
59 MAX77620_REGULATOR_TYPE_LDO_N,
60 MAX77620_REGULATOR_TYPE_LDO_P,
61};
62
63struct max77620_regulator_info {
64 u8 type;
Laxman Dewangan5b1c2022016-02-11 17:26:34 +053065 u8 fps_addr;
66 u8 volt_addr;
67 u8 cfg_addr;
Laxman Dewangan5b1c2022016-02-11 17:26:34 +053068 u8 power_mode_mask;
69 u8 power_mode_shift;
70 u8 remote_sense_addr;
71 u8 remote_sense_mask;
72 struct regulator_desc desc;
73};
74
75struct max77620_regulator_pdata {
76 struct regulator_init_data *reg_idata;
77 int active_fps_src;
78 int active_fps_pd_slot;
79 int active_fps_pu_slot;
80 int suspend_fps_src;
81 int suspend_fps_pd_slot;
82 int suspend_fps_pu_slot;
83 int current_mode;
84};
85
86struct max77620_regulator {
87 struct device *dev;
88 struct regmap *rmap;
89 struct max77620_regulator_info *rinfo[MAX77620_NUM_REGS];
90 struct max77620_regulator_pdata reg_pdata[MAX77620_NUM_REGS];
Laxman Dewangan5b1c2022016-02-11 17:26:34 +053091 int enable_power_mode[MAX77620_NUM_REGS];
92 int current_power_mode[MAX77620_NUM_REGS];
93 int active_fps_src[MAX77620_NUM_REGS];
94};
95
96#define fps_src_name(fps_src) \
97 (fps_src == MAX77620_FPS_SRC_0 ? "FPS_SRC_0" : \
98 fps_src == MAX77620_FPS_SRC_1 ? "FPS_SRC_1" : \
99 fps_src == MAX77620_FPS_SRC_2 ? "FPS_SRC_2" : "FPS_SRC_NONE")
100
101static int max77620_regulator_get_fps_src(struct max77620_regulator *pmic,
102 int id)
103{
104 struct max77620_regulator_info *rinfo = pmic->rinfo[id];
105 unsigned int val;
106 int ret;
107
108 ret = regmap_read(pmic->rmap, rinfo->fps_addr, &val);
109 if (ret < 0) {
110 dev_err(pmic->dev, "Reg 0x%02x read failed %d\n",
111 rinfo->fps_addr, ret);
112 return ret;
113 }
114
115 return (val & MAX77620_FPS_SRC_MASK) >> MAX77620_FPS_SRC_SHIFT;
116}
117
118static int max77620_regulator_set_fps_src(struct max77620_regulator *pmic,
119 int fps_src, int id)
120{
121 struct max77620_regulator_info *rinfo = pmic->rinfo[id];
122 unsigned int val;
123 int ret;
124
125 switch (fps_src) {
126 case MAX77620_FPS_SRC_0:
127 case MAX77620_FPS_SRC_1:
128 case MAX77620_FPS_SRC_2:
129 case MAX77620_FPS_SRC_NONE:
130 break;
131
132 case MAX77620_FPS_SRC_DEF:
133 ret = regmap_read(pmic->rmap, rinfo->fps_addr, &val);
134 if (ret < 0) {
135 dev_err(pmic->dev, "Reg 0x%02x read failed %d\n",
136 rinfo->fps_addr, ret);
137 return ret;
138 }
139 ret = (val & MAX77620_FPS_SRC_MASK) >> MAX77620_FPS_SRC_SHIFT;
140 pmic->active_fps_src[id] = ret;
141 return 0;
142
143 default:
144 dev_err(pmic->dev, "Invalid FPS %d for regulator %d\n",
145 fps_src, id);
146 return -EINVAL;
147 }
148
149 ret = regmap_update_bits(pmic->rmap, rinfo->fps_addr,
150 MAX77620_FPS_SRC_MASK,
151 fps_src << MAX77620_FPS_SRC_SHIFT);
152 if (ret < 0) {
153 dev_err(pmic->dev, "Reg 0x%02x update failed %d\n",
154 rinfo->fps_addr, ret);
155 return ret;
156 }
157 pmic->active_fps_src[id] = fps_src;
158
159 return 0;
160}
161
162static int max77620_regulator_set_fps_slots(struct max77620_regulator *pmic,
163 int id, bool is_suspend)
164{
165 struct max77620_regulator_pdata *rpdata = &pmic->reg_pdata[id];
166 struct max77620_regulator_info *rinfo = pmic->rinfo[id];
167 unsigned int val = 0;
168 unsigned int mask = 0;
169 int pu = rpdata->active_fps_pu_slot;
170 int pd = rpdata->active_fps_pd_slot;
171 int ret = 0;
172
173 if (is_suspend) {
174 pu = rpdata->suspend_fps_pu_slot;
175 pd = rpdata->suspend_fps_pd_slot;
176 }
177
178 /* FPS power up period setting */
179 if (pu >= 0) {
180 val |= (pu << MAX77620_FPS_PU_PERIOD_SHIFT);
181 mask |= MAX77620_FPS_PU_PERIOD_MASK;
182 }
183
184 /* FPS power down period setting */
185 if (pd >= 0) {
186 val |= (pd << MAX77620_FPS_PD_PERIOD_SHIFT);
187 mask |= MAX77620_FPS_PD_PERIOD_MASK;
188 }
189
190 if (mask) {
191 ret = regmap_update_bits(pmic->rmap, rinfo->fps_addr,
192 mask, val);
193 if (ret < 0) {
194 dev_err(pmic->dev, "Reg 0x%02x update failed: %d\n",
195 rinfo->fps_addr, ret);
196 return ret;
197 }
198 }
199
200 return ret;
201}
202
203static int max77620_regulator_set_power_mode(struct max77620_regulator *pmic,
204 int power_mode, int id)
205{
206 struct max77620_regulator_info *rinfo = pmic->rinfo[id];
207 u8 mask = rinfo->power_mode_mask;
208 u8 shift = rinfo->power_mode_shift;
209 u8 addr;
210 int ret;
211
212 switch (rinfo->type) {
213 case MAX77620_REGULATOR_TYPE_SD:
214 addr = rinfo->cfg_addr;
215 break;
216 default:
217 addr = rinfo->volt_addr;
218 break;
219 }
220
221 ret = regmap_update_bits(pmic->rmap, addr, mask, power_mode << shift);
222 if (ret < 0) {
223 dev_err(pmic->dev, "Regulator %d mode set failed: %d\n",
224 id, ret);
225 return ret;
226 }
227 pmic->current_power_mode[id] = power_mode;
228
229 return ret;
230}
231
232static int max77620_regulator_get_power_mode(struct max77620_regulator *pmic,
233 int id)
234{
235 struct max77620_regulator_info *rinfo = pmic->rinfo[id];
236 unsigned int val, addr;
237 u8 mask = rinfo->power_mode_mask;
238 u8 shift = rinfo->power_mode_shift;
239 int ret;
240
241 switch (rinfo->type) {
242 case MAX77620_REGULATOR_TYPE_SD:
243 addr = rinfo->cfg_addr;
244 break;
245 default:
246 addr = rinfo->volt_addr;
247 break;
248 }
249
250 ret = regmap_read(pmic->rmap, addr, &val);
251 if (ret < 0) {
252 dev_err(pmic->dev, "Regulator %d: Reg 0x%02x read failed: %d\n",
253 id, addr, ret);
254 return ret;
255 }
256
257 return (val & mask) >> shift;
258}
259
260static int max77620_read_slew_rate(struct max77620_regulator *pmic, int id)
261{
262 struct max77620_regulator_info *rinfo = pmic->rinfo[id];
263 unsigned int rval;
264 int slew_rate;
265 int ret;
266
267 switch (rinfo->type) {
268 case MAX77620_REGULATOR_TYPE_SD:
269 ret = regmap_read(pmic->rmap, rinfo->cfg_addr, &rval);
270 if (ret < 0) {
271 dev_err(pmic->dev, "Register 0x%02x read failed: %d\n",
272 rinfo->cfg_addr, ret);
273 return ret;
274 }
275
276 slew_rate = (rval >> MAX77620_SD_SR_SHIFT) & 0x3;
277 switch (slew_rate) {
278 case 0:
279 slew_rate = 13750;
280 break;
281 case 1:
282 slew_rate = 27500;
283 break;
284 case 2:
285 slew_rate = 55000;
286 break;
287 case 3:
288 slew_rate = 100000;
289 break;
290 }
291 rinfo->desc.ramp_delay = slew_rate;
292 break;
293 default:
294 ret = regmap_read(pmic->rmap, rinfo->cfg_addr, &rval);
295 if (ret < 0) {
296 dev_err(pmic->dev, "Register 0x%02x read failed: %d\n",
297 rinfo->cfg_addr, ret);
298 return ret;
299 }
300 slew_rate = rval & 0x1;
301 switch (slew_rate) {
302 case 0:
303 slew_rate = 100000;
304 break;
305 case 1:
306 slew_rate = 5000;
307 break;
308 }
309 rinfo->desc.ramp_delay = slew_rate;
310 break;
311 }
312
313 return 0;
314}
315
316static int max77620_init_pmic(struct max77620_regulator *pmic, int id)
317{
318 struct max77620_regulator_pdata *rpdata = &pmic->reg_pdata[id];
319 int ret;
320
321 /* Update power mode */
322 ret = max77620_regulator_get_power_mode(pmic, id);
323 if (ret < 0)
324 return ret;
325
326 pmic->current_power_mode[id] = ret;
327 pmic->enable_power_mode[id] = MAX77620_POWER_MODE_NORMAL;
328
329 if (rpdata->active_fps_src == MAX77620_FPS_SRC_DEF) {
330 ret = max77620_regulator_get_fps_src(pmic, id);
331 if (ret < 0)
332 return ret;
333 rpdata->active_fps_src = ret;
334 }
335
336 /* If rails are externally control of FPS then enable it always. */
337 if (rpdata->active_fps_src == MAX77620_FPS_SRC_NONE) {
338 ret = max77620_regulator_set_power_mode(pmic,
339 pmic->enable_power_mode[id], id);
340 if (ret < 0)
341 return ret;
342 } else {
343 if (pmic->current_power_mode[id] !=
344 pmic->enable_power_mode[id]) {
345 ret = max77620_regulator_set_power_mode(pmic,
346 pmic->enable_power_mode[id], id);
347 if (ret < 0)
348 return ret;
349 }
350 }
351
352 ret = max77620_regulator_set_fps_src(pmic, rpdata->active_fps_src, id);
353 if (ret < 0)
354 return ret;
355
356 ret = max77620_regulator_set_fps_slots(pmic, id, false);
357 if (ret < 0)
358 return ret;
359
360 return 0;
361}
362
363static int max77620_regulator_enable(struct regulator_dev *rdev)
364{
365 struct max77620_regulator *pmic = rdev_get_drvdata(rdev);
366 int id = rdev_get_id(rdev);
367
368 if (pmic->active_fps_src[id] != MAX77620_FPS_SRC_NONE)
369 return 0;
370
371 return max77620_regulator_set_power_mode(pmic,
372 pmic->enable_power_mode[id], id);
373}
374
375static int max77620_regulator_disable(struct regulator_dev *rdev)
376{
377 struct max77620_regulator *pmic = rdev_get_drvdata(rdev);
378 int id = rdev_get_id(rdev);
379
380 if (pmic->active_fps_src[id] != MAX77620_FPS_SRC_NONE)
381 return 0;
382
383 return max77620_regulator_set_power_mode(pmic,
384 MAX77620_POWER_MODE_DISABLE, id);
385}
386
387static int max77620_regulator_is_enabled(struct regulator_dev *rdev)
388{
389 struct max77620_regulator *pmic = rdev_get_drvdata(rdev);
390 int id = rdev_get_id(rdev);
391 int ret = 1;
392
393 if (pmic->active_fps_src[id] != MAX77620_FPS_SRC_NONE)
394 return 1;
395
396 ret = max77620_regulator_get_power_mode(pmic, id);
397 if (ret < 0)
398 return ret;
399
400 if (ret != MAX77620_POWER_MODE_DISABLE)
401 return 1;
402
403 return 0;
404}
405
406static int max77620_regulator_set_mode(struct regulator_dev *rdev,
407 unsigned int mode)
408{
409 struct max77620_regulator *pmic = rdev_get_drvdata(rdev);
410 int id = rdev_get_id(rdev);
411 struct max77620_regulator_info *rinfo = pmic->rinfo[id];
412 struct max77620_regulator_pdata *rpdata = &pmic->reg_pdata[id];
413 bool fpwm = false;
414 int power_mode;
415 int ret;
416 u8 val;
417
418 switch (mode) {
419 case REGULATOR_MODE_FAST:
420 fpwm = true;
421 power_mode = MAX77620_POWER_MODE_NORMAL;
422 break;
423
424 case REGULATOR_MODE_NORMAL:
425 power_mode = MAX77620_POWER_MODE_NORMAL;
426 break;
427
428 case REGULATOR_MODE_IDLE:
429 power_mode = MAX77620_POWER_MODE_LPM;
430 break;
431
432 default:
433 dev_err(pmic->dev, "Regulator %d mode %d is invalid\n",
434 id, mode);
435 return -EINVAL;
436 }
437
438 if (rinfo->type != MAX77620_REGULATOR_TYPE_SD)
439 goto skip_fpwm;
440
441 val = (fpwm) ? MAX77620_SD_FPWM_MASK : 0;
442 ret = regmap_update_bits(pmic->rmap, rinfo->cfg_addr,
443 MAX77620_SD_FPWM_MASK, val);
444 if (ret < 0) {
445 dev_err(pmic->dev, "Reg 0x%02x update failed: %d\n",
446 rinfo->cfg_addr, ret);
447 return ret;
448 }
449 rpdata->current_mode = mode;
450
451skip_fpwm:
452 ret = max77620_regulator_set_power_mode(pmic, power_mode, id);
453 if (ret < 0)
454 return ret;
455
456 pmic->enable_power_mode[id] = power_mode;
457
458 return 0;
459}
460
461static unsigned int max77620_regulator_get_mode(struct regulator_dev *rdev)
462{
463 struct max77620_regulator *pmic = rdev_get_drvdata(rdev);
464 int id = rdev_get_id(rdev);
465 struct max77620_regulator_info *rinfo = pmic->rinfo[id];
466 int fpwm = 0;
467 int ret;
468 int pm_mode, reg_mode;
469 unsigned int val;
470
471 ret = max77620_regulator_get_power_mode(pmic, id);
472 if (ret < 0)
473 return 0;
474
475 pm_mode = ret;
476
477 if (rinfo->type == MAX77620_REGULATOR_TYPE_SD) {
478 ret = regmap_read(pmic->rmap, rinfo->cfg_addr, &val);
479 if (ret < 0) {
480 dev_err(pmic->dev, "Reg 0x%02x read failed: %d\n",
481 rinfo->cfg_addr, ret);
482 return ret;
483 }
484 fpwm = !!(val & MAX77620_SD_FPWM_MASK);
485 }
486
487 switch (pm_mode) {
488 case MAX77620_POWER_MODE_NORMAL:
489 case MAX77620_POWER_MODE_DISABLE:
490 if (fpwm)
491 reg_mode = REGULATOR_MODE_FAST;
492 else
493 reg_mode = REGULATOR_MODE_NORMAL;
494 break;
495 case MAX77620_POWER_MODE_LPM:
496 case MAX77620_POWER_MODE_GLPM:
497 reg_mode = REGULATOR_MODE_IDLE;
498 break;
499 default:
500 return 0;
501 }
502
503 return reg_mode;
504}
505
506static int max77620_regulator_set_ramp_delay(struct regulator_dev *rdev,
507 int ramp_delay)
508{
509 struct max77620_regulator *pmic = rdev_get_drvdata(rdev);
510 int id = rdev_get_id(rdev);
511 struct max77620_regulator_info *rinfo = pmic->rinfo[id];
512 int ret, val;
513 u8 mask;
514
515 if (rinfo->type == MAX77620_REGULATOR_TYPE_SD) {
516 if (ramp_delay <= 13750)
517 val = 0;
518 else if (ramp_delay <= 27500)
519 val = 1;
520 else if (ramp_delay <= 55000)
521 val = 2;
522 else
523 val = 3;
524 val <<= MAX77620_SD_SR_SHIFT;
525 mask = MAX77620_SD_SR_MASK;
526 } else {
527 if (ramp_delay <= 5000)
528 val = 1;
529 else
530 val = 0;
531 mask = MAX77620_LDO_SLEW_RATE_MASK;
532 }
533
534 ret = regmap_update_bits(pmic->rmap, rinfo->cfg_addr, mask, val);
535 if (ret < 0)
536 dev_err(pmic->dev, "Reg 0x%02x update failed: %d\n",
537 rinfo->cfg_addr, ret);
538
539 return ret;
540}
541
542static int max77620_of_parse_cb(struct device_node *np,
543 const struct regulator_desc *desc,
544 struct regulator_config *config)
545{
546 struct max77620_regulator *pmic = config->driver_data;
547 struct max77620_regulator_pdata *rpdata = &pmic->reg_pdata[desc->id];
548 u32 pval;
549 int ret;
550
551 ret = of_property_read_u32(np, "maxim,active-fps-source", &pval);
552 rpdata->active_fps_src = (!ret) ? pval : MAX77620_FPS_SRC_DEF;
553
554 ret = of_property_read_u32(np, "maxim,active-fps-power-up-slot", &pval);
555 rpdata->active_fps_pu_slot = (!ret) ? pval : -1;
556
557 ret = of_property_read_u32(
558 np, "maxim,active-fps-power-down-slot", &pval);
559 rpdata->active_fps_pd_slot = (!ret) ? pval : -1;
560
561 ret = of_property_read_u32(np, "maxim,suspend-fps-source", &pval);
562 rpdata->suspend_fps_src = (!ret) ? pval : -1;
563
564 ret = of_property_read_u32(
565 np, "maxim,suspend-fps-power-up-slot", &pval);
566 rpdata->suspend_fps_pu_slot = (!ret) ? pval : -1;
567
568 ret = of_property_read_u32(
569 np, "maxim,suspend-fps-power-down-slot", &pval);
570 rpdata->suspend_fps_pd_slot = (!ret) ? pval : -1;
571
572 return max77620_init_pmic(pmic, desc->id);
573}
574
575static struct regulator_ops max77620_regulator_ops = {
576 .is_enabled = max77620_regulator_is_enabled,
577 .enable = max77620_regulator_enable,
578 .disable = max77620_regulator_disable,
579 .list_voltage = regulator_list_voltage_linear,
580 .map_voltage = regulator_map_voltage_linear,
581 .get_voltage_sel = regulator_get_voltage_sel_regmap,
582 .set_voltage_sel = regulator_set_voltage_sel_regmap,
583 .set_mode = max77620_regulator_set_mode,
584 .get_mode = max77620_regulator_get_mode,
585 .set_ramp_delay = max77620_regulator_set_ramp_delay,
586 .set_voltage_time_sel = regulator_set_voltage_time_sel,
587};
588
589#define MAX77620_SD_CNF2_ROVS_EN_NONE 0
590#define RAIL_SD(_id, _name, _sname, _volt_mask, _min_uV, _max_uV, \
591 _step_uV, _rs_add, _rs_mask) \
592 [MAX77620_REGULATOR_ID_##_id] = { \
593 .type = MAX77620_REGULATOR_TYPE_SD, \
Laxman Dewangan5b1c2022016-02-11 17:26:34 +0530594 .volt_addr = MAX77620_REG_##_id, \
595 .cfg_addr = MAX77620_REG_##_id##_CFG, \
596 .fps_addr = MAX77620_REG_FPS_##_id, \
597 .remote_sense_addr = _rs_add, \
598 .remote_sense_mask = MAX77620_SD_CNF2_ROVS_EN_##_rs_mask, \
Laxman Dewangan5b1c2022016-02-11 17:26:34 +0530599 .power_mode_mask = MAX77620_SD_POWER_MODE_MASK, \
600 .power_mode_shift = MAX77620_SD_POWER_MODE_SHIFT, \
601 .desc = { \
602 .name = max77620_rails(_name), \
603 .of_match = of_match_ptr(#_name), \
604 .regulators_node = of_match_ptr("regulators"), \
605 .of_parse_cb = max77620_of_parse_cb, \
606 .supply_name = _sname, \
607 .id = MAX77620_REGULATOR_ID_##_id, \
608 .ops = &max77620_regulator_ops, \
609 .n_voltages = ((_max_uV - _min_uV) / _step_uV) + 1, \
610 .min_uV = _min_uV, \
611 .uV_step = _step_uV, \
612 .enable_time = 500, \
613 .vsel_mask = MAX77620_##_volt_mask##_VOLT_MASK, \
614 .vsel_reg = MAX77620_REG_##_id, \
615 .type = REGULATOR_VOLTAGE, \
616 }, \
617 }
618
619#define RAIL_LDO(_id, _name, _sname, _type, _min_uV, _max_uV, _step_uV) \
620 [MAX77620_REGULATOR_ID_##_id] = { \
621 .type = MAX77620_REGULATOR_TYPE_LDO_##_type, \
Laxman Dewangan5b1c2022016-02-11 17:26:34 +0530622 .volt_addr = MAX77620_REG_##_id##_CFG, \
623 .cfg_addr = MAX77620_REG_##_id##_CFG2, \
624 .fps_addr = MAX77620_REG_FPS_##_id, \
625 .remote_sense_addr = 0xFF, \
Laxman Dewangan5b1c2022016-02-11 17:26:34 +0530626 .power_mode_mask = MAX77620_LDO_POWER_MODE_MASK, \
627 .power_mode_shift = MAX77620_LDO_POWER_MODE_SHIFT, \
628 .desc = { \
629 .name = max77620_rails(_name), \
630 .of_match = of_match_ptr(#_name), \
631 .regulators_node = of_match_ptr("regulators"), \
632 .of_parse_cb = max77620_of_parse_cb, \
633 .supply_name = _sname, \
634 .id = MAX77620_REGULATOR_ID_##_id, \
635 .ops = &max77620_regulator_ops, \
636 .n_voltages = ((_max_uV - _min_uV) / _step_uV) + 1, \
637 .min_uV = _min_uV, \
638 .uV_step = _step_uV, \
639 .enable_time = 500, \
640 .vsel_mask = MAX77620_LDO_VOLT_MASK, \
641 .vsel_reg = MAX77620_REG_##_id##_CFG, \
642 .type = REGULATOR_VOLTAGE, \
643 }, \
644 }
645
646static struct max77620_regulator_info max77620_regs_info[MAX77620_NUM_REGS] = {
647 RAIL_SD(SD0, sd0, "in-sd0", SD0, 600000, 1400000, 12500, 0x22, SD0),
648 RAIL_SD(SD1, sd1, "in-sd1", SD1, 600000, 1550000, 12500, 0x22, SD1),
649 RAIL_SD(SD2, sd2, "in-sd2", SDX, 600000, 3787500, 12500, 0xFF, NONE),
650 RAIL_SD(SD3, sd3, "in-sd3", SDX, 600000, 3787500, 12500, 0xFF, NONE),
651 RAIL_SD(SD4, sd4, "in-sd4", SDX, 600000, 3787500, 12500, 0xFF, NONE),
652
653 RAIL_LDO(LDO0, ldo0, "in-ldo0-1", N, 800000, 2375000, 25000),
654 RAIL_LDO(LDO1, ldo1, "in-ldo0-1", N, 800000, 2375000, 25000),
655 RAIL_LDO(LDO2, ldo2, "in-ldo2", P, 800000, 3950000, 50000),
656 RAIL_LDO(LDO3, ldo3, "in-ldo3-5", P, 800000, 3950000, 50000),
657 RAIL_LDO(LDO4, ldo4, "in-ldo4-6", P, 800000, 1587500, 12500),
658 RAIL_LDO(LDO5, ldo5, "in-ldo3-5", P, 800000, 3950000, 50000),
659 RAIL_LDO(LDO6, ldo6, "in-ldo4-6", P, 800000, 3950000, 50000),
660 RAIL_LDO(LDO7, ldo7, "in-ldo7-8", N, 800000, 3950000, 50000),
661 RAIL_LDO(LDO8, ldo8, "in-ldo7-8", N, 800000, 3950000, 50000),
662};
663
664static struct max77620_regulator_info max20024_regs_info[MAX77620_NUM_REGS] = {
665 RAIL_SD(SD0, sd0, "in-sd0", SD0, 800000, 1587500, 12500, 0x22, SD0),
666 RAIL_SD(SD1, sd1, "in-sd1", SD1, 600000, 3387500, 12500, 0x22, SD1),
667 RAIL_SD(SD2, sd2, "in-sd2", SDX, 600000, 3787500, 12500, 0xFF, NONE),
668 RAIL_SD(SD3, sd3, "in-sd3", SDX, 600000, 3787500, 12500, 0xFF, NONE),
669 RAIL_SD(SD4, sd4, "in-sd4", SDX, 600000, 3787500, 12500, 0xFF, NONE),
670
671 RAIL_LDO(LDO0, ldo0, "in-ldo0-1", N, 800000, 2375000, 25000),
672 RAIL_LDO(LDO1, ldo1, "in-ldo0-1", N, 800000, 2375000, 25000),
673 RAIL_LDO(LDO2, ldo2, "in-ldo2", P, 800000, 3950000, 50000),
674 RAIL_LDO(LDO3, ldo3, "in-ldo3-5", P, 800000, 3950000, 50000),
675 RAIL_LDO(LDO4, ldo4, "in-ldo4-6", P, 800000, 1587500, 12500),
676 RAIL_LDO(LDO5, ldo5, "in-ldo3-5", P, 800000, 3950000, 50000),
677 RAIL_LDO(LDO6, ldo6, "in-ldo4-6", P, 800000, 3950000, 50000),
678 RAIL_LDO(LDO7, ldo7, "in-ldo7-8", N, 800000, 3950000, 50000),
679 RAIL_LDO(LDO8, ldo8, "in-ldo7-8", N, 800000, 3950000, 50000),
680};
681
682static int max77620_regulator_probe(struct platform_device *pdev)
683{
684 struct max77620_chip *max77620_chip = dev_get_drvdata(pdev->dev.parent);
685 struct max77620_regulator_info *rinfo;
686 struct device *dev = &pdev->dev;
687 struct regulator_config config = { };
688 struct max77620_regulator *pmic;
689 int ret = 0;
690 int id;
691
692 pmic = devm_kzalloc(dev, sizeof(*pmic), GFP_KERNEL);
693 if (!pmic)
694 return -ENOMEM;
695
696 platform_set_drvdata(pdev, pmic);
697 pmic->dev = dev;
698 pmic->rmap = max77620_chip->rmap;
699 if (!dev->of_node)
700 dev->of_node = pdev->dev.parent->of_node;
701
702 switch (max77620_chip->chip_id) {
703 case MAX77620:
704 rinfo = max77620_regs_info;
705 break;
706 default:
707 rinfo = max20024_regs_info;
708 break;
709 }
710
711 config.regmap = pmic->rmap;
712 config.dev = dev;
713 config.driver_data = pmic;
714
715 for (id = 0; id < MAX77620_NUM_REGS; id++) {
716 struct regulator_dev *rdev;
717 struct regulator_desc *rdesc;
718
719 if ((max77620_chip->chip_id == MAX77620) &&
720 (id == MAX77620_REGULATOR_ID_SD4))
721 continue;
722
723 rdesc = &rinfo[id].desc;
724 pmic->rinfo[id] = &max77620_regs_info[id];
725 pmic->enable_power_mode[id] = MAX77620_POWER_MODE_NORMAL;
Laxman Dewangan5b1c2022016-02-11 17:26:34 +0530726
727 ret = max77620_read_slew_rate(pmic, id);
728 if (ret < 0)
729 return ret;
730
731 rdev = devm_regulator_register(dev, rdesc, &config);
732 if (IS_ERR(rdev)) {
733 ret = PTR_ERR(rdev);
734 dev_err(dev, "Regulator registration %s failed: %d\n",
735 rdesc->name, ret);
736 return ret;
737 }
738 }
739
740 return 0;
741}
742
743#ifdef CONFIG_PM_SLEEP
744static int max77620_regulator_suspend(struct device *dev)
745{
746 struct max77620_regulator *pmic = dev_get_drvdata(dev);
747 struct max77620_regulator_pdata *reg_pdata;
748 int id;
749
750 for (id = 0; id < MAX77620_NUM_REGS; id++) {
751 reg_pdata = &pmic->reg_pdata[id];
752
753 max77620_regulator_set_fps_slots(pmic, id, true);
754 if (reg_pdata->suspend_fps_src < 0)
755 continue;
756
757 max77620_regulator_set_fps_src(pmic, reg_pdata->suspend_fps_src,
758 id);
759 }
760
761 return 0;
762}
763
764static int max77620_regulator_resume(struct device *dev)
765{
766 struct max77620_regulator *pmic = dev_get_drvdata(dev);
767 struct max77620_regulator_pdata *reg_pdata;
768 int id;
769
770 for (id = 0; id < MAX77620_NUM_REGS; id++) {
771 reg_pdata = &pmic->reg_pdata[id];
772
773 max77620_regulator_set_fps_slots(pmic, id, false);
774 if (reg_pdata->active_fps_src < 0)
775 continue;
776 max77620_regulator_set_fps_src(pmic, reg_pdata->active_fps_src,
777 id);
778 }
779
780 return 0;
781}
782#endif
783
784static const struct dev_pm_ops max77620_regulator_pm_ops = {
785 SET_SYSTEM_SLEEP_PM_OPS(max77620_regulator_suspend,
786 max77620_regulator_resume)
787};
788
789static const struct platform_device_id max77620_regulator_devtype[] = {
790 { .name = "max77620-pmic", },
791 { .name = "max20024-pmic", },
792 {},
793};
794MODULE_DEVICE_TABLE(platform, max77620_regulator_devtype);
795
796static struct platform_driver max77620_regulator_driver = {
797 .probe = max77620_regulator_probe,
798 .id_table = max77620_regulator_devtype,
799 .driver = {
800 .name = "max77620-pmic",
801 .pm = &max77620_regulator_pm_ops,
802 },
803};
804
805module_platform_driver(max77620_regulator_driver);
806
807MODULE_DESCRIPTION("MAX77620/MAX20024 regulator driver");
808MODULE_AUTHOR("Mallikarjun Kasoju <mkasoju@nvidia.com>");
809MODULE_AUTHOR("Laxman Dewangan <ldewangan@nvidia.com>");
810MODULE_ALIAS("platform:max77620-pmic");
811MODULE_LICENSE("GPL v2");