blob: 73905bcc08fbb0616dca5a5f0fd906ff33069653 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * SL82C105/Winbond 553 IDE driver
3 *
4 * Maintainer unknown.
5 *
6 * Drive tuning added from Rebel.com's kernel sources
7 * -- Russell King (15/11/98) linux@arm.linux.org.uk
8 *
9 * Merge in Russell's HW workarounds, fix various problems
10 * with the timing registers setup.
11 * -- Benjamin Herrenschmidt (01/11/03) benh@kernel.crashing.org
Sergei Shtylyove93df702007-05-05 22:03:49 +020012 *
13 * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
Bartlomiej Zolnierkiewicz6ae8b1e2008-01-26 20:12:58 +010014 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 */
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/types.h>
18#include <linux/module.h>
19#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/hdreg.h>
21#include <linux/pci.h>
22#include <linux/ide.h>
23
24#include <asm/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +020026#define DRV_NAME "sl82c105"
27
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#undef DEBUG
29
30#ifdef DEBUG
31#define DBG(arg) printk arg
32#else
33#define DBG(fmt,...)
34#endif
35/*
36 * SL82C105 PCI config register 0x40 bits.
37 */
38#define CTRL_IDE_IRQB (1 << 30)
39#define CTRL_IDE_IRQA (1 << 28)
40#define CTRL_LEGIRQ (1 << 11)
41#define CTRL_P1F16 (1 << 5)
42#define CTRL_P1EN (1 << 4)
43#define CTRL_P0F16 (1 << 1)
44#define CTRL_P0EN (1 << 0)
45
46/*
Sergei Shtylyove93df702007-05-05 22:03:49 +020047 * Convert a PIO mode and cycle time to the required on/off times
48 * for the interface. This has protection against runaway timings.
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 */
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +020050static unsigned int get_pio_timings(ide_drive_t *drive, u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -070051{
Bartlomiej Zolnierkiewicz3f847572008-07-16 20:33:38 +020052 struct ide_timing *t = ide_timing_find_mode(XFER_PIO_0 + pio);
Sergei Shtylyove93df702007-05-05 22:03:49 +020053 unsigned int cmd_on, cmd_off;
Bartlomiej Zolnierkiewicz22298332007-07-20 01:11:55 +020054 u8 iordy = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Bartlomiej Zolnierkiewicz3f847572008-07-16 20:33:38 +020056 cmd_on = (t->active + 29) / 30;
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +020057 cmd_off = (ide_pio_cycle_time(drive, pio) - 30 * cmd_on + 29) / 30;
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 if (cmd_on == 0)
60 cmd_on = 1;
61
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 if (cmd_off == 0)
63 cmd_off = 1;
64
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +020065 if (pio > 2 || ide_dev_has_iordy(drive->id))
Bartlomiej Zolnierkiewicz22298332007-07-20 01:11:55 +020066 iordy = 0x40;
67
68 return (cmd_on - 1) << 8 | (cmd_off - 1) | iordy;
Linus Torvalds1da177e2005-04-16 15:20:36 -070069}
70
71/*
Sergei Shtylyove93df702007-05-05 22:03:49 +020072 * Configure the chipset for PIO mode.
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 */
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +020074static void sl82c105_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -070075{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +010076 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
Sergei Shtylyove93df702007-05-05 22:03:49 +020077 int reg = 0x44 + drive->dn * 4;
Sergei Shtylyove93df702007-05-05 22:03:49 +020078 u16 drv_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +020080 drv_ctrl = get_pio_timings(drive, pio);
Sergei Shtylyov46cedc92007-05-16 00:51:44 +020081
82 /*
83 * Store the PIO timings so that we can restore them
84 * in case DMA will be turned off...
85 */
86 drive->drive_data &= 0xffff0000;
87 drive->drive_data |= drv_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
Bartlomiej Zolnierkiewicz6ae8b1e2008-01-26 20:12:58 +010089 pci_write_config_word(dev, reg, drv_ctrl);
90 pci_read_config_word (dev, reg, &drv_ctrl);
Sergei Shtylyove93df702007-05-05 22:03:49 +020091
92 printk(KERN_DEBUG "%s: selected %s (%dns) (%04X)\n", drive->name,
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +020093 ide_xfer_verbose(pio + XFER_PIO_0),
94 ide_pio_cycle_time(drive, pio), drv_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095}
96
97/*
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +020098 * Configure the chipset for DMA mode.
Sergei Shtylyov46cedc92007-05-16 00:51:44 +020099 */
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200100static void sl82c105_set_dma_mode(ide_drive_t *drive, const u8 speed)
Sergei Shtylyov46cedc92007-05-16 00:51:44 +0200101{
102 static u16 mwdma_timings[] = {0x0707, 0x0201, 0x0200};
103 u16 drv_ctrl;
104
105 DBG(("sl82c105_tune_chipset(drive:%s, speed:%s)\n",
106 drive->name, ide_xfer_verbose(speed)));
107
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +0100108 drv_ctrl = mwdma_timings[speed - XFER_MW_DMA_0];
Sergei Shtylyov46cedc92007-05-16 00:51:44 +0200109
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +0100110 /*
111 * Store the DMA timings so that we can actually program
112 * them when DMA will be turned on...
113 */
114 drive->drive_data &= 0x0000ffff;
115 drive->drive_data |= (unsigned long)drv_ctrl << 16;
Sergei Shtylyov46cedc92007-05-16 00:51:44 +0200116}
117
118/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 * The SL82C105 holds off all IDE interrupts while in DMA mode until
120 * all DMA activity is completed. Sometimes this causes problems (eg,
121 * when the drive wants to report an error condition).
122 *
123 * 0x7e is a "chip testing" register. Bit 2 resets the DMA controller
124 * state machine. We need to kick this to work around various bugs.
125 */
126static inline void sl82c105_reset_host(struct pci_dev *dev)
127{
128 u16 val;
129
130 pci_read_config_word(dev, 0x7e, &val);
131 pci_write_config_word(dev, 0x7e, val | (1 << 2));
132 pci_write_config_word(dev, 0x7e, val & ~(1 << 2));
133}
134
135/*
136 * If we get an IRQ timeout, it might be that the DMA state machine
137 * got confused. Fix from Todd Inglett. Details from Winbond.
138 *
139 * This function is called when the IDE timer expires, the drive
140 * indicates that it is READY, and we were waiting for DMA to complete.
141 */
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200142static void sl82c105_dma_lost_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143{
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200144 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100145 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200146 u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
147 u8 dma_cmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200149 printk("sl82c105: lost IRQ, resetting host\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
151 /*
152 * Check the raw interrupt from the drive.
153 */
154 pci_read_config_dword(dev, 0x40, &val);
155 if (val & mask)
156 printk("sl82c105: drive was requesting IRQ, but host lost it\n");
157
158 /*
159 * Was DMA enabled? If so, disable it - we're resetting the
160 * host. The IDE layer will be handling the drive for us.
161 */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200162 dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200163 if (dma_cmd & 1) {
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200164 outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 printk("sl82c105: DMA was enabled\n");
166 }
167
168 sl82c105_reset_host(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169}
170
171/*
172 * ATAPI devices can cause the SL82C105 DMA state machine to go gaga.
173 * Winbond recommend that the DMA state machine is reset prior to
174 * setting the bus master DMA enable bit.
175 *
176 * The generic IDE core will have disabled the BMEN bit before this
177 * function is called.
178 */
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200179static void sl82c105_dma_start(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180{
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200181 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100182 struct pci_dev *dev = to_pci_dev(hwif->dev);
Bartlomiej Zolnierkiewicz6ae8b1e2008-01-26 20:12:58 +0100183 int reg = 0x44 + drive->dn * 4;
184
Harvey Harrisoneb639632008-04-26 22:25:20 +0200185 DBG(("%s(drive:%s)\n", __func__, drive->name));
Bartlomiej Zolnierkiewicz6ae8b1e2008-01-26 20:12:58 +0100186
187 pci_write_config_word(dev, reg, drive->drive_data >> 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
189 sl82c105_reset_host(dev);
190 ide_dma_start(drive);
191}
192
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200193static void sl82c105_dma_timeout(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100195 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
196
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200197 DBG(("sl82c105_dma_timeout(drive:%s)\n", drive->name));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100199 sl82c105_reset_host(dev);
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200200 ide_dma_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201}
202
Bartlomiej Zolnierkiewicz6ae8b1e2008-01-26 20:12:58 +0100203static int sl82c105_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100205 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
Sergei Shtylyove93df702007-05-05 22:03:49 +0200206 int reg = 0x44 + drive->dn * 4;
Bartlomiej Zolnierkiewicz6ae8b1e2008-01-26 20:12:58 +0100207 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
Harvey Harrisoneb639632008-04-26 22:25:20 +0200209 DBG(("%s(drive:%s)\n", __func__, drive->name));
Bartlomiej Zolnierkiewicz6ae8b1e2008-01-26 20:12:58 +0100210
211 ret = __ide_dma_end(drive);
Bartlomiej Zolnierkiewicz7469aaf2007-02-17 02:40:26 +0100212
Sergei Shtylyove93df702007-05-05 22:03:49 +0200213 pci_write_config_word(dev, reg, drive->drive_data);
214
Bartlomiej Zolnierkiewicz6ae8b1e2008-01-26 20:12:58 +0100215 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216}
217
218/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 * ATA reset will clear the 16 bits mode in the control
Bartlomiej Zolnierkiewicz08590552008-01-26 20:12:59 +0100220 * register, we need to reprogram it
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 */
222static void sl82c105_resetproc(ide_drive_t *drive)
223{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100224 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 u32 val;
226
227 DBG(("sl82c105_resetproc(drive:%s)\n", drive->name));
228
229 pci_read_config_dword(dev, 0x40, &val);
Bartlomiej Zolnierkiewicz08590552008-01-26 20:12:59 +0100230 val |= (CTRL_P1F16 | CTRL_P0F16);
231 pci_write_config_dword(dev, 0x40, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
234/*
235 * Return the revision of the Winbond bridge
236 * which this function is part of.
237 */
Bartlomiej Zolnierkiewicz6c610642008-04-26 22:25:23 +0200238static u8 sl82c105_bridge_revision(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239{
240 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241
242 /*
243 * The bridge should be part of the same device, but function 0.
244 */
Alan Cox640b31b2007-05-16 00:51:46 +0200245 bridge = pci_get_bus_and_slot(dev->bus->number,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
247 if (!bridge)
248 return -1;
249
250 /*
251 * Make sure it is a Winbond 553 and is an ISA bridge.
252 */
253 if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
254 bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
Alan Cox640b31b2007-05-16 00:51:46 +0200255 bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
256 pci_dev_put(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 return -1;
Alan Cox640b31b2007-05-16 00:51:46 +0200258 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 /*
260 * We need to find function 0's revision, not function 1
261 */
Alan Cox640b31b2007-05-16 00:51:46 +0200262 pci_dev_put(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
Auke Kok44c10132007-06-08 15:46:36 -0700264 return bridge->revision;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265}
266
267/*
268 * Enable the PCI device
269 *
270 * --BenH: It's arch fixup code that should enable channels that
271 * have not been enabled by firmware. I decided we can still enable
272 * channel 0 here at least, but channel 1 has to be enabled by
273 * firmware or arch code. We still set both to 16 bits mode.
274 */
Bartlomiej Zolnierkiewicza326b022008-07-24 22:53:33 +0200275static unsigned int __devinit init_chipset_sl82c105(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276{
277 u32 val;
278
279 DBG(("init_chipset_sl82c105()\n"));
280
281 pci_read_config_dword(dev, 0x40, &val);
282 val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
283 pci_write_config_dword(dev, 0x40, val);
284
285 return dev->irq;
286}
287
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200288static const struct ide_port_ops sl82c105_port_ops = {
289 .set_pio_mode = sl82c105_set_pio_mode,
290 .set_dma_mode = sl82c105_set_dma_mode,
291 .resetproc = sl82c105_resetproc,
292};
293
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200294static const struct ide_dma_ops sl82c105_dma_ops = {
295 .dma_host_set = ide_dma_host_set,
296 .dma_setup = ide_dma_setup,
297 .dma_exec_cmd = ide_dma_exec_cmd,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200298 .dma_start = sl82c105_dma_start,
299 .dma_end = sl82c105_dma_end,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200300 .dma_test_irq = ide_dma_test_irq,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200301 .dma_lost_irq = sl82c105_dma_lost_irq,
302 .dma_timeout = sl82c105_dma_timeout,
303};
304
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200305static const struct ide_port_info sl82c105_chipset __devinitdata = {
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200306 .name = DRV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 .init_chipset = init_chipset_sl82c105,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 .enablebits = {{0x40,0x01,0x01}, {0x40,0x10,0x10}},
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200309 .port_ops = &sl82c105_port_ops,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200310 .dma_ops = &sl82c105_dma_ops,
Bartlomiej Zolnierkiewiczcaea7602007-10-20 00:32:30 +0200311 .host_flags = IDE_HFLAG_IO_32BIT |
312 IDE_HFLAG_UNMASK_IRQS |
Bartlomiej Zolnierkiewicz5510b122008-04-18 00:46:29 +0200313/* FIXME: check for Compatibility mode in generic IDE PCI code */
Bartlomiej Zolnierkiewicz7ef8df82008-04-18 00:46:30 +0200314#if defined(CONFIG_LOPEC) || defined(CONFIG_SANDPOINT)
Bartlomiej Zolnierkiewicz5510b122008-04-18 00:46:29 +0200315 IDE_HFLAG_FORCE_LEGACY_IRQS |
316#endif
Bartlomiej Zolnierkiewicz1fd18902008-04-26 22:25:24 +0200317 IDE_HFLAG_SERIALIZE_DMA |
Bartlomiej Zolnierkiewicz5e71d9c2008-04-26 17:36:35 +0200318 IDE_HFLAG_NO_AUTODMA,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200319 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz6c610642008-04-26 22:25:23 +0200320 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321};
322
323static int __devinit sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
324{
Bartlomiej Zolnierkiewicz6c610642008-04-26 22:25:23 +0200325 struct ide_port_info d = sl82c105_chipset;
326 u8 rev = sl82c105_bridge_revision(dev);
327
328 if (rev <= 5) {
329 /*
330 * Never ever EVER under any circumstances enable
331 * DMA when the bridge is this old.
332 */
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200333 printk(KERN_INFO DRV_NAME ": Winbond W83C553 bridge "
Bartlomiej Zolnierkiewicz6c610642008-04-26 22:25:23 +0200334 "revision %d, BM-DMA disabled\n", rev);
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200335 d.dma_ops = NULL;
Bartlomiej Zolnierkiewicz6c610642008-04-26 22:25:23 +0200336 d.mwdma_mask = 0;
Bartlomiej Zolnierkiewicz1fd18902008-04-26 22:25:24 +0200337 d.host_flags &= ~IDE_HFLAG_SERIALIZE_DMA;
Bartlomiej Zolnierkiewicz6c610642008-04-26 22:25:23 +0200338 }
339
Bartlomiej Zolnierkiewicz6cdf6eb2008-07-24 22:53:14 +0200340 return ide_pci_init_one(dev, &d, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341}
342
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +0200343static const struct pci_device_id sl82c105_pci_tbl[] = {
344 { PCI_VDEVICE(WINBOND, PCI_DEVICE_ID_WINBOND_82C105), 0 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 { 0, },
346};
347MODULE_DEVICE_TABLE(pci, sl82c105_pci_tbl);
348
349static struct pci_driver driver = {
350 .name = "W82C105_IDE",
351 .id_table = sl82c105_pci_tbl,
352 .probe = sl82c105_init_one,
Bartlomiej Zolnierkiewicz6ce719982008-07-24 22:53:25 +0200353 .remove = ide_pci_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354};
355
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100356static int __init sl82c105_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357{
358 return ide_pci_register_driver(&driver);
359}
360
Bartlomiej Zolnierkiewicz6ce719982008-07-24 22:53:25 +0200361static void __exit sl82c105_ide_exit(void)
362{
363 pci_unregister_driver(&driver);
364}
365
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366module_init(sl82c105_ide_init);
Bartlomiej Zolnierkiewicz6ce719982008-07-24 22:53:25 +0200367module_exit(sl82c105_ide_exit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368
369MODULE_DESCRIPTION("PCI driver module for W82C105 IDE");
370MODULE_LICENSE("GPL");