Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * linux/include/linux/mtd/nand.h |
| 3 | * |
David Woodhouse | a1452a3 | 2010-08-08 20:58:20 +0100 | [diff] [blame] | 4 | * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org> |
| 5 | * Steven J. Hill <sjhill@realitydiluted.com> |
| 6 | * Thomas Gleixner <tglx@linutronix.de> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | * |
Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 12 | * Info: |
| 13 | * Contains standard defines and IDs for NAND flash devices |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | * |
Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 15 | * Changelog: |
| 16 | * See git changelog. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | */ |
| 18 | #ifndef __LINUX_MTD_NAND_H |
| 19 | #define __LINUX_MTD_NAND_H |
| 20 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | #include <linux/wait.h> |
| 22 | #include <linux/spinlock.h> |
| 23 | #include <linux/mtd/mtd.h> |
Alessandro Rubini | 30631cb | 2009-09-20 23:28:14 +0200 | [diff] [blame] | 24 | #include <linux/mtd/flashchip.h> |
Alessandro Rubini | c62d81b | 2009-09-20 23:28:04 +0200 | [diff] [blame] | 25 | #include <linux/mtd/bbm.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 | |
| 27 | struct mtd_info; |
David Woodhouse | 5e81e88 | 2010-02-26 18:32:56 +0000 | [diff] [blame] | 28 | struct nand_flash_dev; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | /* Scan and identify a NAND device */ |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 30 | extern int nand_scan(struct mtd_info *mtd, int max_chips); |
| 31 | /* |
| 32 | * Separate phases of nand_scan(), allowing board driver to intervene |
| 33 | * and override command or ECC setup according to flash type. |
| 34 | */ |
David Woodhouse | 5e81e88 | 2010-02-26 18:32:56 +0000 | [diff] [blame] | 35 | extern int nand_scan_ident(struct mtd_info *mtd, int max_chips, |
| 36 | struct nand_flash_dev *table); |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 37 | extern int nand_scan_tail(struct mtd_info *mtd); |
| 38 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | /* Free resources held by the NAND device */ |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 40 | extern void nand_release(struct mtd_info *mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | |
David Woodhouse | b77d95c | 2006-09-25 21:58:50 +0100 | [diff] [blame] | 42 | /* Internal helper for board drivers which need to override command function */ |
| 43 | extern void nand_wait_ready(struct mtd_info *mtd); |
| 44 | |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 45 | /* locks all blocks present in the device */ |
Vimal Singh | 7d70f33 | 2010-02-08 15:50:49 +0530 | [diff] [blame] | 46 | extern int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len); |
| 47 | |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 48 | /* unlocks specified locked blocks */ |
Vimal Singh | 7d70f33 | 2010-02-08 15:50:49 +0530 | [diff] [blame] | 49 | extern int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len); |
| 50 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | /* The maximum number of NAND chips in an array */ |
| 52 | #define NAND_MAX_CHIPS 8 |
| 53 | |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 54 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 55 | * Constants for hardware specific CLE/ALE/NCE function |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 56 | * |
| 57 | * These are bits which can be or'ed to set/clear multiple |
| 58 | * bits in one go. |
| 59 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 60 | /* Select the chip by setting nCE to low */ |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 61 | #define NAND_NCE 0x01 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 62 | /* Select the command latch by setting CLE to high */ |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 63 | #define NAND_CLE 0x02 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 64 | /* Select the address latch by setting ALE to high */ |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 65 | #define NAND_ALE 0x04 |
| 66 | |
| 67 | #define NAND_CTRL_CLE (NAND_NCE | NAND_CLE) |
| 68 | #define NAND_CTRL_ALE (NAND_NCE | NAND_ALE) |
| 69 | #define NAND_CTRL_CHANGE 0x80 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 70 | |
| 71 | /* |
| 72 | * Standard NAND flash commands |
| 73 | */ |
| 74 | #define NAND_CMD_READ0 0 |
| 75 | #define NAND_CMD_READ1 1 |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 76 | #define NAND_CMD_RNDOUT 5 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 | #define NAND_CMD_PAGEPROG 0x10 |
| 78 | #define NAND_CMD_READOOB 0x50 |
| 79 | #define NAND_CMD_ERASE1 0x60 |
| 80 | #define NAND_CMD_STATUS 0x70 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 81 | #define NAND_CMD_SEQIN 0x80 |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 82 | #define NAND_CMD_RNDIN 0x85 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 | #define NAND_CMD_READID 0x90 |
| 84 | #define NAND_CMD_ERASE2 0xd0 |
Florian Fainelli | caa4b6f | 2010-08-30 18:32:14 +0200 | [diff] [blame] | 85 | #define NAND_CMD_PARAM 0xec |
Huang Shijie | 7db03ec | 2012-09-13 14:57:52 +0800 | [diff] [blame] | 86 | #define NAND_CMD_GET_FEATURES 0xee |
| 87 | #define NAND_CMD_SET_FEATURES 0xef |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 88 | #define NAND_CMD_RESET 0xff |
| 89 | |
Vimal Singh | 7d70f33 | 2010-02-08 15:50:49 +0530 | [diff] [blame] | 90 | #define NAND_CMD_LOCK 0x2a |
| 91 | #define NAND_CMD_UNLOCK1 0x23 |
| 92 | #define NAND_CMD_UNLOCK2 0x24 |
| 93 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 94 | /* Extended commands for large page devices */ |
| 95 | #define NAND_CMD_READSTART 0x30 |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 96 | #define NAND_CMD_RNDOUTSTART 0xE0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 97 | #define NAND_CMD_CACHEDPROG 0x15 |
| 98 | |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 99 | #define NAND_CMD_NONE -1 |
| 100 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | /* Status bits */ |
| 102 | #define NAND_STATUS_FAIL 0x01 |
| 103 | #define NAND_STATUS_FAIL_N1 0x02 |
| 104 | #define NAND_STATUS_TRUE_READY 0x20 |
| 105 | #define NAND_STATUS_READY 0x40 |
| 106 | #define NAND_STATUS_WP 0x80 |
| 107 | |
Thomas Gleixner | 61ecfa8 | 2005-11-07 11:15:31 +0000 | [diff] [blame] | 108 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 109 | * Constants for ECC_MODES |
| 110 | */ |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 111 | typedef enum { |
| 112 | NAND_ECC_NONE, |
| 113 | NAND_ECC_SOFT, |
| 114 | NAND_ECC_HW, |
| 115 | NAND_ECC_HW_SYNDROME, |
Sneha Narnakaje | 6e0cb13 | 2009-09-18 12:51:47 -0700 | [diff] [blame] | 116 | NAND_ECC_HW_OOB_FIRST, |
Ivan Djelic | 193bd40 | 2011-03-11 11:05:33 +0100 | [diff] [blame] | 117 | NAND_ECC_SOFT_BCH, |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 118 | } nand_ecc_modes_t; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 119 | |
| 120 | /* |
| 121 | * Constants for Hardware ECC |
David A. Marlin | 068e3c0 | 2005-01-24 03:07:46 +0000 | [diff] [blame] | 122 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 123 | /* Reset Hardware ECC for read */ |
| 124 | #define NAND_ECC_READ 0 |
| 125 | /* Reset Hardware ECC for write */ |
| 126 | #define NAND_ECC_WRITE 1 |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 127 | /* Enable Hardware ECC before syndrome is read back from flash */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 128 | #define NAND_ECC_READSYN 2 |
| 129 | |
David A. Marlin | 068e3c0 | 2005-01-24 03:07:46 +0000 | [diff] [blame] | 130 | /* Bit mask for flags passed to do_nand_read_ecc */ |
| 131 | #define NAND_GET_DEVICE 0x80 |
| 132 | |
| 133 | |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 134 | /* |
| 135 | * Option constants for bizarre disfunctionality and real |
| 136 | * features. |
| 137 | */ |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 138 | /* Buswidth is 16 bit */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 139 | #define NAND_BUSWIDTH_16 0x00000002 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 140 | /* Chip has cache program function */ |
| 141 | #define NAND_CACHEPRG 0x00000008 |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 142 | /* |
Brian Norris | 5bc7c33 | 2013-03-13 09:51:31 -0700 | [diff] [blame] | 143 | * Chip requires ready check on read (for auto-incremented sequential read). |
| 144 | * True only for small page devices; large page devices do not support |
| 145 | * autoincrement. |
| 146 | */ |
| 147 | #define NAND_NEED_READRDY 0x00000100 |
| 148 | |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 149 | /* Chip does not allow subpage writes */ |
| 150 | #define NAND_NO_SUBPAGE_WRITE 0x00000200 |
| 151 | |
Maxim Levitsky | 93edbad | 2010-02-22 20:39:40 +0200 | [diff] [blame] | 152 | /* Device is one of 'new' xD cards that expose fake nand command set */ |
| 153 | #define NAND_BROKEN_XD 0x00000400 |
| 154 | |
| 155 | /* Device behaves just like nand, but is readonly */ |
| 156 | #define NAND_ROM 0x00000800 |
| 157 | |
Jeff Westfahl | a5ff4f1 | 2012-08-13 16:35:30 -0500 | [diff] [blame] | 158 | /* Device supports subpage reads */ |
| 159 | #define NAND_SUBPAGE_READ 0x00001000 |
| 160 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 161 | /* Options valid for Samsung large page devices */ |
Artem Bityutskiy | 3239a6c | 2013-03-04 14:56:18 +0200 | [diff] [blame] | 162 | #define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 163 | |
| 164 | /* Macros to identify the above */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 165 | #define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG)) |
Jeff Westfahl | a5ff4f1 | 2012-08-13 16:35:30 -0500 | [diff] [blame] | 166 | #define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 167 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 168 | /* Non chip related options */ |
Thomas Gleixner | 0040bf3 | 2005-02-09 12:20:00 +0000 | [diff] [blame] | 169 | /* This option skips the bbt scan during initialization. */ |
Brian Norris | b4dc53e | 2011-05-31 16:31:26 -0700 | [diff] [blame] | 170 | #define NAND_SKIP_BBTSCAN 0x00010000 |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 171 | /* |
| 172 | * This option is defined if the board driver allocates its own buffers |
| 173 | * (e.g. because it needs them DMA-coherent). |
| 174 | */ |
Brian Norris | b4dc53e | 2011-05-31 16:31:26 -0700 | [diff] [blame] | 175 | #define NAND_OWN_BUFFERS 0x00020000 |
Ben Dooks | b1c6e6d | 2009-11-02 18:12:33 +0000 | [diff] [blame] | 176 | /* Chip may not exist, so silence any errors in scan */ |
Brian Norris | b4dc53e | 2011-05-31 16:31:26 -0700 | [diff] [blame] | 177 | #define NAND_SCAN_SILENT_NODEV 0x00040000 |
Matthieu CASTET | 64b37b2 | 2012-11-06 11:51:44 +0100 | [diff] [blame] | 178 | /* |
Kamal Dasu | 66507c7 | 2014-05-01 20:51:19 -0400 | [diff] [blame] | 179 | * This option could be defined by controller drivers to protect against |
| 180 | * kmap'ed, vmalloc'ed highmem buffers being passed from upper layers |
| 181 | */ |
| 182 | #define NAND_USE_BOUNCE_BUFFER 0x00080000 |
| 183 | /* |
Matthieu CASTET | 64b37b2 | 2012-11-06 11:51:44 +0100 | [diff] [blame] | 184 | * Autodetect nand buswidth with readid/onfi. |
| 185 | * This suppose the driver will configure the hardware in 8 bits mode |
| 186 | * when calling nand_scan_ident, and update its configuration |
| 187 | * before calling nand_scan_tail. |
| 188 | */ |
| 189 | #define NAND_BUSWIDTH_AUTO 0x00080000 |
Ben Dooks | b1c6e6d | 2009-11-02 18:12:33 +0000 | [diff] [blame] | 190 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 191 | /* Options set by nand scan */ |
Thomas Gleixner | a36ed29 | 2006-05-23 11:37:03 +0200 | [diff] [blame] | 192 | /* Nand scan has allocated controller struct */ |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 193 | #define NAND_CONTROLLER_ALLOC 0x80000000 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 194 | |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 195 | /* Cell info constants */ |
| 196 | #define NAND_CI_CHIPNR_MSK 0x03 |
| 197 | #define NAND_CI_CELLTYPE_MSK 0x0C |
Huang Shijie | 7db906b | 2013-09-25 14:58:11 +0800 | [diff] [blame] | 198 | #define NAND_CI_CELLTYPE_SHIFT 2 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 199 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 200 | /* Keep gcc happy */ |
| 201 | struct nand_chip; |
| 202 | |
Huang Shijie | 5b40db6 | 2013-05-17 11:17:28 +0800 | [diff] [blame] | 203 | /* ONFI features */ |
| 204 | #define ONFI_FEATURE_16_BIT_BUS (1 << 0) |
| 205 | #define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7) |
| 206 | |
Huang Shijie | 3e70192 | 2012-09-13 14:57:53 +0800 | [diff] [blame] | 207 | /* ONFI timing mode, used in both asynchronous and synchronous mode */ |
| 208 | #define ONFI_TIMING_MODE_0 (1 << 0) |
| 209 | #define ONFI_TIMING_MODE_1 (1 << 1) |
| 210 | #define ONFI_TIMING_MODE_2 (1 << 2) |
| 211 | #define ONFI_TIMING_MODE_3 (1 << 3) |
| 212 | #define ONFI_TIMING_MODE_4 (1 << 4) |
| 213 | #define ONFI_TIMING_MODE_5 (1 << 5) |
| 214 | #define ONFI_TIMING_MODE_UNKNOWN (1 << 6) |
| 215 | |
Huang Shijie | 7db03ec | 2012-09-13 14:57:52 +0800 | [diff] [blame] | 216 | /* ONFI feature address */ |
| 217 | #define ONFI_FEATURE_ADDR_TIMING_MODE 0x1 |
| 218 | |
Brian Norris | 8429bb3 | 2013-12-03 15:51:09 -0800 | [diff] [blame] | 219 | /* Vendor-specific feature address (Micron) */ |
| 220 | #define ONFI_FEATURE_ADDR_READ_RETRY 0x89 |
| 221 | |
Huang Shijie | 7db03ec | 2012-09-13 14:57:52 +0800 | [diff] [blame] | 222 | /* ONFI subfeature parameters length */ |
| 223 | #define ONFI_SUBFEATURE_PARAM_LEN 4 |
| 224 | |
David Mosberger | d914c93 | 2013-05-29 15:30:13 +0300 | [diff] [blame] | 225 | /* ONFI optional commands SET/GET FEATURES supported? */ |
| 226 | #define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2) |
| 227 | |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 228 | struct nand_onfi_params { |
| 229 | /* rev info and features block */ |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 230 | /* 'O' 'N' 'F' 'I' */ |
| 231 | u8 sig[4]; |
| 232 | __le16 revision; |
| 233 | __le16 features; |
| 234 | __le16 opt_cmd; |
Huang Shijie | 5138a98 | 2013-05-17 11:17:27 +0800 | [diff] [blame] | 235 | u8 reserved0[2]; |
| 236 | __le16 ext_param_page_length; /* since ONFI 2.1 */ |
| 237 | u8 num_of_param_pages; /* since ONFI 2.1 */ |
| 238 | u8 reserved1[17]; |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 239 | |
| 240 | /* manufacturer information block */ |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 241 | char manufacturer[12]; |
| 242 | char model[20]; |
| 243 | u8 jedec_id; |
| 244 | __le16 date_code; |
| 245 | u8 reserved2[13]; |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 246 | |
| 247 | /* memory organization block */ |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 248 | __le32 byte_per_page; |
| 249 | __le16 spare_bytes_per_page; |
| 250 | __le32 data_bytes_per_ppage; |
| 251 | __le16 spare_bytes_per_ppage; |
| 252 | __le32 pages_per_block; |
| 253 | __le32 blocks_per_lun; |
| 254 | u8 lun_count; |
| 255 | u8 addr_cycles; |
| 256 | u8 bits_per_cell; |
| 257 | __le16 bb_per_lun; |
| 258 | __le16 block_endurance; |
| 259 | u8 guaranteed_good_blocks; |
| 260 | __le16 guaranteed_block_endurance; |
| 261 | u8 programs_per_page; |
| 262 | u8 ppage_attr; |
| 263 | u8 ecc_bits; |
| 264 | u8 interleaved_bits; |
| 265 | u8 interleaved_ops; |
| 266 | u8 reserved3[13]; |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 267 | |
| 268 | /* electrical parameter block */ |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 269 | u8 io_pin_capacitance_max; |
| 270 | __le16 async_timing_mode; |
| 271 | __le16 program_cache_timing_mode; |
| 272 | __le16 t_prog; |
| 273 | __le16 t_bers; |
| 274 | __le16 t_r; |
| 275 | __le16 t_ccs; |
| 276 | __le16 src_sync_timing_mode; |
| 277 | __le16 src_ssync_features; |
| 278 | __le16 clk_pin_capacitance_typ; |
| 279 | __le16 io_pin_capacitance_typ; |
| 280 | __le16 input_pin_capacitance_typ; |
| 281 | u8 input_pin_capacitance_max; |
Brian Norris | a55e85c | 2013-12-02 11:12:22 -0800 | [diff] [blame] | 282 | u8 driver_strength_support; |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 283 | __le16 t_int_r; |
| 284 | __le16 t_ald; |
| 285 | u8 reserved4[7]; |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 286 | |
| 287 | /* vendor */ |
Brian Norris | 6f0065b | 2013-12-03 12:02:20 -0800 | [diff] [blame] | 288 | __le16 vendor_revision; |
| 289 | u8 vendor[88]; |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 290 | |
| 291 | __le16 crc; |
Brian Norris | e2e6b7b | 2013-12-05 12:06:54 -0800 | [diff] [blame] | 292 | } __packed; |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 293 | |
| 294 | #define ONFI_CRC_BASE 0x4F4E |
| 295 | |
Huang Shijie | 5138a98 | 2013-05-17 11:17:27 +0800 | [diff] [blame] | 296 | /* Extended ECC information Block Definition (since ONFI 2.1) */ |
| 297 | struct onfi_ext_ecc_info { |
| 298 | u8 ecc_bits; |
| 299 | u8 codeword_size; |
| 300 | __le16 bb_per_lun; |
| 301 | __le16 block_endurance; |
| 302 | u8 reserved[2]; |
| 303 | } __packed; |
| 304 | |
| 305 | #define ONFI_SECTION_TYPE_0 0 /* Unused section. */ |
| 306 | #define ONFI_SECTION_TYPE_1 1 /* for additional sections. */ |
| 307 | #define ONFI_SECTION_TYPE_2 2 /* for ECC information. */ |
| 308 | struct onfi_ext_section { |
| 309 | u8 type; |
| 310 | u8 length; |
| 311 | } __packed; |
| 312 | |
| 313 | #define ONFI_EXT_SECTION_MAX 8 |
| 314 | |
| 315 | /* Extended Parameter Page Definition (since ONFI 2.1) */ |
| 316 | struct onfi_ext_param_page { |
| 317 | __le16 crc; |
| 318 | u8 sig[4]; /* 'E' 'P' 'P' 'S' */ |
| 319 | u8 reserved0[10]; |
| 320 | struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX]; |
| 321 | |
| 322 | /* |
| 323 | * The actual size of the Extended Parameter Page is in |
| 324 | * @ext_param_page_length of nand_onfi_params{}. |
| 325 | * The following are the variable length sections. |
| 326 | * So we do not add any fields below. Please see the ONFI spec. |
| 327 | */ |
| 328 | } __packed; |
| 329 | |
Brian Norris | 6f0065b | 2013-12-03 12:02:20 -0800 | [diff] [blame] | 330 | struct nand_onfi_vendor_micron { |
| 331 | u8 two_plane_read; |
| 332 | u8 read_cache; |
| 333 | u8 read_unique_id; |
| 334 | u8 dq_imped; |
| 335 | u8 dq_imped_num_settings; |
| 336 | u8 dq_imped_feat_addr; |
| 337 | u8 rb_pulldown_strength; |
| 338 | u8 rb_pulldown_strength_feat_addr; |
| 339 | u8 rb_pulldown_strength_num_settings; |
| 340 | u8 otp_mode; |
| 341 | u8 otp_page_start; |
| 342 | u8 otp_data_prot_addr; |
| 343 | u8 otp_num_pages; |
| 344 | u8 otp_feat_addr; |
| 345 | u8 read_retry_options; |
| 346 | u8 reserved[72]; |
| 347 | u8 param_revision; |
| 348 | } __packed; |
| 349 | |
Huang Shijie | afbfff0 | 2014-02-21 13:39:37 +0800 | [diff] [blame] | 350 | struct jedec_ecc_info { |
| 351 | u8 ecc_bits; |
| 352 | u8 codeword_size; |
| 353 | __le16 bb_per_lun; |
| 354 | __le16 block_endurance; |
| 355 | u8 reserved[2]; |
| 356 | } __packed; |
| 357 | |
Huang Shijie | 7852f89 | 2014-02-21 13:39:39 +0800 | [diff] [blame] | 358 | /* JEDEC features */ |
| 359 | #define JEDEC_FEATURE_16_BIT_BUS (1 << 0) |
| 360 | |
Huang Shijie | afbfff0 | 2014-02-21 13:39:37 +0800 | [diff] [blame] | 361 | struct nand_jedec_params { |
| 362 | /* rev info and features block */ |
| 363 | /* 'J' 'E' 'S' 'D' */ |
| 364 | u8 sig[4]; |
| 365 | __le16 revision; |
| 366 | __le16 features; |
| 367 | u8 opt_cmd[3]; |
| 368 | __le16 sec_cmd; |
| 369 | u8 num_of_param_pages; |
| 370 | u8 reserved0[18]; |
| 371 | |
| 372 | /* manufacturer information block */ |
| 373 | char manufacturer[12]; |
| 374 | char model[20]; |
| 375 | u8 jedec_id[6]; |
| 376 | u8 reserved1[10]; |
| 377 | |
| 378 | /* memory organization block */ |
| 379 | __le32 byte_per_page; |
| 380 | __le16 spare_bytes_per_page; |
| 381 | u8 reserved2[6]; |
| 382 | __le32 pages_per_block; |
| 383 | __le32 blocks_per_lun; |
| 384 | u8 lun_count; |
| 385 | u8 addr_cycles; |
| 386 | u8 bits_per_cell; |
| 387 | u8 programs_per_page; |
| 388 | u8 multi_plane_addr; |
| 389 | u8 multi_plane_op_attr; |
| 390 | u8 reserved3[38]; |
| 391 | |
| 392 | /* electrical parameter block */ |
| 393 | __le16 async_sdr_speed_grade; |
| 394 | __le16 toggle_ddr_speed_grade; |
| 395 | __le16 sync_ddr_speed_grade; |
| 396 | u8 async_sdr_features; |
| 397 | u8 toggle_ddr_features; |
| 398 | u8 sync_ddr_features; |
| 399 | __le16 t_prog; |
| 400 | __le16 t_bers; |
| 401 | __le16 t_r; |
| 402 | __le16 t_r_multi_plane; |
| 403 | __le16 t_ccs; |
| 404 | __le16 io_pin_capacitance_typ; |
| 405 | __le16 input_pin_capacitance_typ; |
| 406 | __le16 clk_pin_capacitance_typ; |
| 407 | u8 driver_strength_support; |
| 408 | __le16 t_ald; |
| 409 | u8 reserved4[36]; |
| 410 | |
| 411 | /* ECC and endurance block */ |
| 412 | u8 guaranteed_good_blocks; |
| 413 | __le16 guaranteed_block_endurance; |
| 414 | struct jedec_ecc_info ecc_info[4]; |
| 415 | u8 reserved5[29]; |
| 416 | |
| 417 | /* reserved */ |
| 418 | u8 reserved6[148]; |
| 419 | |
| 420 | /* vendor */ |
| 421 | __le16 vendor_rev_num; |
| 422 | u8 reserved7[88]; |
| 423 | |
| 424 | /* CRC for Parameter Page */ |
| 425 | __le16 crc; |
| 426 | } __packed; |
| 427 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 428 | /** |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 429 | * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices |
Thomas Gleixner | 61ecfa8 | 2005-11-07 11:15:31 +0000 | [diff] [blame] | 430 | * @lock: protection lock |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 431 | * @active: the mtd device which holds the controller currently |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 432 | * @wq: wait queue to sleep on if a NAND operation is in |
| 433 | * progress used instead of the per chip wait queue |
| 434 | * when a hw controller is available. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 435 | */ |
| 436 | struct nand_hw_control { |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 437 | spinlock_t lock; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 438 | struct nand_chip *active; |
Thomas Gleixner | 0dfc624 | 2005-05-31 20:39:20 +0100 | [diff] [blame] | 439 | wait_queue_head_t wq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 440 | }; |
| 441 | |
| 442 | /** |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 443 | * struct nand_ecc_ctrl - Control structure for ECC |
| 444 | * @mode: ECC mode |
| 445 | * @steps: number of ECC steps per page |
| 446 | * @size: data bytes per ECC step |
| 447 | * @bytes: ECC bytes per step |
Mike Dunn | 1d0b95b | 2012-03-11 14:21:10 -0700 | [diff] [blame] | 448 | * @strength: max number of correctible bits per ECC step |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 449 | * @total: total number of ECC bytes per page |
| 450 | * @prepad: padding information for syndrome based ECC generators |
| 451 | * @postpad: padding information for syndrome based ECC generators |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 452 | * @layout: ECC layout control struct pointer |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 453 | * @priv: pointer to private ECC control data |
| 454 | * @hwctl: function to control hardware ECC generator. Must only |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 455 | * be provided if an hardware ECC is available |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 456 | * @calculate: function for ECC calculation or readback from ECC hardware |
| 457 | * @correct: function for ECC correction, matching to ECC generator (sw/hw) |
David Woodhouse | 956e944 | 2006-09-25 17:12:39 +0100 | [diff] [blame] | 458 | * @read_page_raw: function to read a raw page without ECC |
| 459 | * @write_page_raw: function to write a raw page without ECC |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 460 | * @read_page: function to read a page according to the ECC generator |
Mike Dunn | 5ca7f41 | 2012-09-11 08:59:03 -0700 | [diff] [blame] | 461 | * requirements; returns maximum number of bitflips corrected in |
| 462 | * any single ECC step, 0 if bitflips uncorrectable, -EIO hw error |
| 463 | * @read_subpage: function to read parts of the page covered by ECC; |
| 464 | * returns same as read_page() |
Gupta, Pekon | 837a6ba | 2013-03-15 17:55:53 +0530 | [diff] [blame] | 465 | * @write_subpage: function to write parts of the page covered by ECC. |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 466 | * @write_page: function to write a page according to the ECC generator |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 467 | * requirements. |
Brian Norris | 9ce244b | 2011-08-30 18:45:37 -0700 | [diff] [blame] | 468 | * @write_oob_raw: function to write chip OOB data without ECC |
Brian Norris | c46f648 | 2011-08-30 18:45:38 -0700 | [diff] [blame] | 469 | * @read_oob_raw: function to read chip OOB data without ECC |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 470 | * @read_oob: function to read chip OOB data |
| 471 | * @write_oob: function to write chip OOB data |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 472 | */ |
| 473 | struct nand_ecc_ctrl { |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 474 | nand_ecc_modes_t mode; |
| 475 | int steps; |
| 476 | int size; |
| 477 | int bytes; |
| 478 | int total; |
Mike Dunn | 1d0b95b | 2012-03-11 14:21:10 -0700 | [diff] [blame] | 479 | int strength; |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 480 | int prepad; |
| 481 | int postpad; |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 482 | struct nand_ecclayout *layout; |
Ivan Djelic | 193bd40 | 2011-03-11 11:05:33 +0100 | [diff] [blame] | 483 | void *priv; |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 484 | void (*hwctl)(struct mtd_info *mtd, int mode); |
| 485 | int (*calculate)(struct mtd_info *mtd, const uint8_t *dat, |
| 486 | uint8_t *ecc_code); |
| 487 | int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc, |
| 488 | uint8_t *calc_ecc); |
| 489 | int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip, |
Brian Norris | 1fbb938 | 2012-05-02 10:14:55 -0700 | [diff] [blame] | 490 | uint8_t *buf, int oob_required, int page); |
Josh Wu | fdbad98d | 2012-06-25 18:07:45 +0800 | [diff] [blame] | 491 | int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip, |
Brian Norris | 1fbb938 | 2012-05-02 10:14:55 -0700 | [diff] [blame] | 492 | const uint8_t *buf, int oob_required); |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 493 | int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip, |
Brian Norris | 1fbb938 | 2012-05-02 10:14:55 -0700 | [diff] [blame] | 494 | uint8_t *buf, int oob_required, int page); |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 495 | int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip, |
Huang Shijie | e004deb | 2014-01-03 11:01:40 +0800 | [diff] [blame] | 496 | uint32_t offs, uint32_t len, uint8_t *buf, int page); |
Gupta, Pekon | 837a6ba | 2013-03-15 17:55:53 +0530 | [diff] [blame] | 497 | int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip, |
| 498 | uint32_t offset, uint32_t data_len, |
| 499 | const uint8_t *data_buf, int oob_required); |
Josh Wu | fdbad98d | 2012-06-25 18:07:45 +0800 | [diff] [blame] | 500 | int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip, |
Brian Norris | 1fbb938 | 2012-05-02 10:14:55 -0700 | [diff] [blame] | 501 | const uint8_t *buf, int oob_required); |
Brian Norris | 9ce244b | 2011-08-30 18:45:37 -0700 | [diff] [blame] | 502 | int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip, |
| 503 | int page); |
Brian Norris | c46f648 | 2011-08-30 18:45:38 -0700 | [diff] [blame] | 504 | int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip, |
Shmulik Ladkani | 5c2ffb1 | 2012-05-09 13:06:35 +0300 | [diff] [blame] | 505 | int page); |
| 506 | int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page); |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 507 | int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip, |
| 508 | int page); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 509 | }; |
| 510 | |
| 511 | /** |
| 512 | * struct nand_buffers - buffer structure for read/write |
Huang Shijie | f02ea4e | 2014-01-13 14:27:12 +0800 | [diff] [blame] | 513 | * @ecccalc: buffer pointer for calculated ECC, size is oobsize. |
| 514 | * @ecccode: buffer pointer for ECC read from flash, size is oobsize. |
| 515 | * @databuf: buffer pointer for data, size is (page size + oobsize). |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 516 | * |
| 517 | * Do not change the order of buffers. databuf and oobrbuf must be in |
| 518 | * consecutive order. |
| 519 | */ |
| 520 | struct nand_buffers { |
Huang Shijie | f02ea4e | 2014-01-13 14:27:12 +0800 | [diff] [blame] | 521 | uint8_t *ecccalc; |
| 522 | uint8_t *ecccode; |
| 523 | uint8_t *databuf; |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 524 | }; |
| 525 | |
| 526 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 527 | * struct nand_chip - NAND Private Flash Chip Data |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 528 | * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the |
| 529 | * flash device |
| 530 | * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the |
| 531 | * flash device. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 532 | * @read_byte: [REPLACEABLE] read one byte from the chip |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 533 | * @read_word: [REPLACEABLE] read one word from the chip |
Uwe Kleine-König | 05f7835 | 2013-12-05 22:22:04 +0100 | [diff] [blame] | 534 | * @write_byte: [REPLACEABLE] write a single byte to the chip on the |
| 535 | * low 8 I/O lines |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 536 | * @write_buf: [REPLACEABLE] write data from the buffer to the chip |
| 537 | * @read_buf: [REPLACEABLE] read data from the chip into the buffer |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 538 | * @select_chip: [REPLACEABLE] select chip nr |
Brian Norris | ce15751 | 2013-04-11 01:34:59 -0700 | [diff] [blame] | 539 | * @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers |
| 540 | * @block_markbad: [REPLACEABLE] mark a block bad |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 541 | * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 542 | * ALE/CLE/nCE. Also used to write command and address |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 543 | * @init_size: [BOARDSPECIFIC] hardwarespecific function for setting |
Huang Shijie | 12a40a5 | 2010-09-27 10:43:53 +0800 | [diff] [blame] | 544 | * mtd->oobsize, mtd->writesize and so on. |
| 545 | * @id_data contains the 8 bytes values of NAND_CMD_READID. |
| 546 | * Return with the bus width. |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 547 | * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 548 | * device ready/busy line. If set to NULL no access to |
| 549 | * ready/busy is available and the ready/busy information |
| 550 | * is read from the chip status register. |
| 551 | * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing |
| 552 | * commands to the chip. |
| 553 | * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on |
| 554 | * ready. |
Brian Norris | ba84fb5 | 2014-01-03 15:13:33 -0800 | [diff] [blame] | 555 | * @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for |
| 556 | * setting the read-retry mode. Mostly needed for MLC NAND. |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 557 | * @ecc: [BOARDSPECIFIC] ECC control structure |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 558 | * @buffers: buffer structure for read/write |
| 559 | * @hwcontrol: platform-specific hardware control structure |
Brian Norris | 49c50b9 | 2014-05-06 16:02:19 -0700 | [diff] [blame] | 560 | * @erase: [REPLACEABLE] erase function |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 561 | * @scan_bbt: [REPLACEABLE] function to scan bad block table |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 562 | * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 563 | * data from array to read regs (tR). |
Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 564 | * @state: [INTERN] the current state of the NAND device |
Brian Norris | e9195ed | 2011-08-30 18:45:43 -0700 | [diff] [blame] | 565 | * @oob_poi: "poison value buffer," used for laying out OOB data |
| 566 | * before writing |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 567 | * @page_shift: [INTERN] number of address bits in a page (column |
| 568 | * address bits). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 569 | * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock |
| 570 | * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry |
| 571 | * @chip_shift: [INTERN] number of address bits in one chip |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 572 | * @options: [BOARDSPECIFIC] various chip options. They can partly |
| 573 | * be set to inform nand_scan about special functionality. |
| 574 | * See the defines for further explanation. |
Brian Norris | 5fb1549 | 2011-05-31 16:31:21 -0700 | [diff] [blame] | 575 | * @bbt_options: [INTERN] bad block specific options. All options used |
| 576 | * here must come from bbm.h. By default, these options |
| 577 | * will be copied to the appropriate nand_bbt_descr's. |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 578 | * @badblockpos: [INTERN] position of the bad block marker in the oob |
| 579 | * area. |
Brian Norris | 661a083 | 2012-01-13 18:11:50 -0800 | [diff] [blame] | 580 | * @badblockbits: [INTERN] minimum number of set bits in a good block's |
| 581 | * bad block marker position; i.e., BBM == 11110111b is |
| 582 | * not bad when badblockbits == 7 |
Huang Shijie | 7db906b | 2013-09-25 14:58:11 +0800 | [diff] [blame] | 583 | * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC. |
Huang Shijie | 4cfeca2 | 2013-05-17 11:17:25 +0800 | [diff] [blame] | 584 | * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet. |
| 585 | * Minimum amount of bit errors per @ecc_step_ds guaranteed |
| 586 | * to be correctable. If unknown, set to zero. |
| 587 | * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds, |
| 588 | * also from the datasheet. It is the recommended ECC step |
| 589 | * size, if known; if unknown, set to zero. |
Boris BREZILLON | 57a94e2 | 2014-09-22 20:11:50 +0200 | [diff] [blame] | 590 | * @onfi_timing_mode_default: [INTERN] default ONFI timing mode. This field is |
| 591 | * either deduced from the datasheet if the NAND |
| 592 | * chip is not ONFI compliant or set to 0 if it is |
| 593 | * (an ONFI chip is always configured in mode 0 |
| 594 | * after a NAND reset) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 595 | * @numchips: [INTERN] number of physical chips |
| 596 | * @chipsize: [INTERN] the size of one chip for multichip arrays |
| 597 | * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1 |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 598 | * @pagebuf: [INTERN] holds the pagenumber which is currently in |
| 599 | * data_buf. |
Mike Dunn | edbc4540 | 2012-04-25 12:06:11 -0700 | [diff] [blame] | 600 | * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is |
| 601 | * currently in data_buf. |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 602 | * @subpagesize: [INTERN] holds the subpagesize |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 603 | * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded), |
| 604 | * non 0 if ONFI supported. |
Huang Shijie | d94abba | 2014-02-21 13:39:38 +0800 | [diff] [blame] | 605 | * @jedec_version: [INTERN] holds the chip JEDEC version (BCD encoded), |
| 606 | * non 0 if JEDEC supported. |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 607 | * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is |
| 608 | * supported, 0 otherwise. |
Huang Shijie | d94abba | 2014-02-21 13:39:38 +0800 | [diff] [blame] | 609 | * @jedec_params: [INTERN] holds the JEDEC parameter page when JEDEC is |
| 610 | * supported, 0 otherwise. |
Brian Norris | ba84fb5 | 2014-01-03 15:13:33 -0800 | [diff] [blame] | 611 | * @read_retries: [INTERN] the number of read retry modes supported |
Robert P. J. Day | 9ef525a | 2012-10-25 09:43:10 -0400 | [diff] [blame] | 612 | * @onfi_set_features: [REPLACEABLE] set the features for ONFI nand |
| 613 | * @onfi_get_features: [REPLACEABLE] get the features for ONFI nand |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 614 | * @bbt: [INTERN] bad block table pointer |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 615 | * @bbt_td: [REPLACEABLE] bad block table descriptor for flash |
| 616 | * lookup. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 617 | * @bbt_md: [REPLACEABLE] bad block table mirror descriptor |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 618 | * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial |
| 619 | * bad block scan. |
| 620 | * @controller: [REPLACEABLE] a pointer to a hardware controller |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 621 | * structure which is shared among multiple independent |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 622 | * devices. |
Brian Norris | 32c8db8 | 2011-08-23 17:17:35 -0700 | [diff] [blame] | 623 | * @priv: [OPTIONAL] pointer to private chip data |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 624 | * @errstat: [OPTIONAL] hardware specific function to perform |
| 625 | * additional error status checks (determine if errors are |
| 626 | * correctable). |
Randy Dunlap | 351edd2 | 2006-10-29 22:46:40 -0800 | [diff] [blame] | 627 | * @write_page: [REPLACEABLE] High-level page write function |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 628 | */ |
Thomas Gleixner | 61ecfa8 | 2005-11-07 11:15:31 +0000 | [diff] [blame] | 629 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 630 | struct nand_chip { |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 631 | void __iomem *IO_ADDR_R; |
| 632 | void __iomem *IO_ADDR_W; |
Thomas Gleixner | 61ecfa8 | 2005-11-07 11:15:31 +0000 | [diff] [blame] | 633 | |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 634 | uint8_t (*read_byte)(struct mtd_info *mtd); |
| 635 | u16 (*read_word)(struct mtd_info *mtd); |
Uwe Kleine-König | 05f7835 | 2013-12-05 22:22:04 +0100 | [diff] [blame] | 636 | void (*write_byte)(struct mtd_info *mtd, uint8_t byte); |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 637 | void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len); |
| 638 | void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len); |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 639 | void (*select_chip)(struct mtd_info *mtd, int chip); |
| 640 | int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip); |
| 641 | int (*block_markbad)(struct mtd_info *mtd, loff_t ofs); |
| 642 | void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl); |
| 643 | int (*init_size)(struct mtd_info *mtd, struct nand_chip *this, |
| 644 | u8 *id_data); |
| 645 | int (*dev_ready)(struct mtd_info *mtd); |
| 646 | void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, |
| 647 | int page_addr); |
| 648 | int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this); |
Brian Norris | 49c50b9 | 2014-05-06 16:02:19 -0700 | [diff] [blame] | 649 | int (*erase)(struct mtd_info *mtd, int page); |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 650 | int (*scan_bbt)(struct mtd_info *mtd); |
| 651 | int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, |
| 652 | int status, int page); |
| 653 | int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip, |
Gupta, Pekon | 837a6ba | 2013-03-15 17:55:53 +0530 | [diff] [blame] | 654 | uint32_t offset, int data_len, const uint8_t *buf, |
| 655 | int oob_required, int page, int cached, int raw); |
Huang Shijie | 7db03ec | 2012-09-13 14:57:52 +0800 | [diff] [blame] | 656 | int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip, |
| 657 | int feature_addr, uint8_t *subfeature_para); |
| 658 | int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip, |
| 659 | int feature_addr, uint8_t *subfeature_para); |
Brian Norris | ba84fb5 | 2014-01-03 15:13:33 -0800 | [diff] [blame] | 660 | int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 661 | |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 662 | int chip_delay; |
| 663 | unsigned int options; |
Brian Norris | 5fb1549 | 2011-05-31 16:31:21 -0700 | [diff] [blame] | 664 | unsigned int bbt_options; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 665 | |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 666 | int page_shift; |
| 667 | int phys_erase_shift; |
| 668 | int bbt_erase_shift; |
| 669 | int chip_shift; |
| 670 | int numchips; |
| 671 | uint64_t chipsize; |
| 672 | int pagemask; |
| 673 | int pagebuf; |
Mike Dunn | edbc4540 | 2012-04-25 12:06:11 -0700 | [diff] [blame] | 674 | unsigned int pagebuf_bitflips; |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 675 | int subpagesize; |
Huang Shijie | 7db906b | 2013-09-25 14:58:11 +0800 | [diff] [blame] | 676 | uint8_t bits_per_cell; |
Huang Shijie | 4cfeca2 | 2013-05-17 11:17:25 +0800 | [diff] [blame] | 677 | uint16_t ecc_strength_ds; |
| 678 | uint16_t ecc_step_ds; |
Boris BREZILLON | 57a94e2 | 2014-09-22 20:11:50 +0200 | [diff] [blame] | 679 | int onfi_timing_mode_default; |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 680 | int badblockpos; |
| 681 | int badblockbits; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 682 | |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 683 | int onfi_version; |
Huang Shijie | d94abba | 2014-02-21 13:39:38 +0800 | [diff] [blame] | 684 | int jedec_version; |
| 685 | union { |
| 686 | struct nand_onfi_params onfi_params; |
| 687 | struct nand_jedec_params jedec_params; |
| 688 | }; |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 689 | |
Brian Norris | ba84fb5 | 2014-01-03 15:13:33 -0800 | [diff] [blame] | 690 | int read_retries; |
| 691 | |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 692 | flstate_t state; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 693 | |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 694 | uint8_t *oob_poi; |
| 695 | struct nand_hw_control *controller; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 696 | |
| 697 | struct nand_ecc_ctrl ecc; |
David Woodhouse | 4bf63fc | 2006-09-25 17:08:04 +0100 | [diff] [blame] | 698 | struct nand_buffers *buffers; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 699 | struct nand_hw_control hwcontrol; |
| 700 | |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 701 | uint8_t *bbt; |
| 702 | struct nand_bbt_descr *bbt_td; |
| 703 | struct nand_bbt_descr *bbt_md; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 704 | |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 705 | struct nand_bbt_descr *badblock_pattern; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 706 | |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 707 | void *priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 708 | }; |
| 709 | |
| 710 | /* |
| 711 | * NAND Flash Manufacturer ID Codes |
| 712 | */ |
| 713 | #define NAND_MFR_TOSHIBA 0x98 |
| 714 | #define NAND_MFR_SAMSUNG 0xec |
| 715 | #define NAND_MFR_FUJITSU 0x04 |
| 716 | #define NAND_MFR_NATIONAL 0x8f |
| 717 | #define NAND_MFR_RENESAS 0x07 |
| 718 | #define NAND_MFR_STMICRO 0x20 |
Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 719 | #define NAND_MFR_HYNIX 0xad |
sshahrom@micron.com | 8c60e54 | 2007-03-21 18:48:02 -0700 | [diff] [blame] | 720 | #define NAND_MFR_MICRON 0x2c |
Steven J. Hill | 30eb0db | 2007-07-18 23:29:46 -0500 | [diff] [blame] | 721 | #define NAND_MFR_AMD 0x01 |
Brian Norris | c1257b4 | 2011-11-02 13:34:42 -0700 | [diff] [blame] | 722 | #define NAND_MFR_MACRONIX 0xc2 |
Brian Norris | b1ccfab | 2012-05-22 07:30:47 -0700 | [diff] [blame] | 723 | #define NAND_MFR_EON 0x92 |
Huang Shijie | 3f97c6f | 2013-12-26 15:37:45 +0800 | [diff] [blame] | 724 | #define NAND_MFR_SANDISK 0x45 |
Huang Shijie | 4968a41 | 2014-01-03 16:50:39 +0800 | [diff] [blame] | 725 | #define NAND_MFR_INTEL 0x89 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 726 | |
Artem Bityutskiy | 53552d2 | 2013-03-14 09:57:23 +0200 | [diff] [blame] | 727 | /* The maximum expected count of bytes in the NAND ID sequence */ |
| 728 | #define NAND_MAX_ID_LEN 8 |
| 729 | |
Artem Bityutskiy | 8dbfae1 | 2013-03-04 15:39:18 +0200 | [diff] [blame] | 730 | /* |
| 731 | * A helper for defining older NAND chips where the second ID byte fully |
| 732 | * defined the chip, including the geometry (chip size, eraseblock size, page |
Artem Bityutskiy | 5bfa9b7 | 2013-03-19 10:29:26 +0200 | [diff] [blame] | 733 | * size). All these chips have 512 bytes NAND page size. |
Artem Bityutskiy | 8dbfae1 | 2013-03-04 15:39:18 +0200 | [diff] [blame] | 734 | */ |
Artem Bityutskiy | 5bfa9b7 | 2013-03-19 10:29:26 +0200 | [diff] [blame] | 735 | #define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \ |
| 736 | { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \ |
| 737 | .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) } |
Artem Bityutskiy | 8dbfae1 | 2013-03-04 15:39:18 +0200 | [diff] [blame] | 738 | |
| 739 | /* |
| 740 | * A helper for defining newer chips which report their page size and |
| 741 | * eraseblock size via the extended ID bytes. |
| 742 | * |
| 743 | * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with |
| 744 | * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the |
| 745 | * device ID now only represented a particular total chip size (and voltage, |
| 746 | * buswidth), and the page size, eraseblock size, and OOB size could vary while |
| 747 | * using the same device ID. |
| 748 | */ |
Artem Bityutskiy | 8e12b47 | 2013-03-04 16:26:56 +0200 | [diff] [blame] | 749 | #define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \ |
| 750 | { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \ |
Artem Bityutskiy | 8dbfae1 | 2013-03-04 15:39:18 +0200 | [diff] [blame] | 751 | .options = (opts) } |
| 752 | |
Huang Shijie | 2dc0bdd | 2013-05-17 11:17:31 +0800 | [diff] [blame] | 753 | #define NAND_ECC_INFO(_strength, _step) \ |
| 754 | { .strength_ds = (_strength), .step_ds = (_step) } |
| 755 | #define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds) |
| 756 | #define NAND_ECC_STEP(type) ((type)->ecc.step_ds) |
| 757 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 758 | /** |
| 759 | * struct nand_flash_dev - NAND Flash Device ID Structure |
Artem Bityutskiy | 68aa352de | 2013-03-04 16:05:00 +0200 | [diff] [blame] | 760 | * @name: a human-readable name of the NAND chip |
| 761 | * @dev_id: the device ID (the second byte of the full chip ID array) |
Artem Bityutskiy | 8e12b47 | 2013-03-04 16:26:56 +0200 | [diff] [blame] | 762 | * @mfr_id: manufecturer ID part of the full chip ID array (refers the same |
| 763 | * memory address as @id[0]) |
| 764 | * @dev_id: device ID part of the full chip ID array (refers the same memory |
| 765 | * address as @id[1]) |
| 766 | * @id: full device ID array |
Artem Bityutskiy | 68aa352de | 2013-03-04 16:05:00 +0200 | [diff] [blame] | 767 | * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as |
| 768 | * well as the eraseblock size) is determined from the extended NAND |
| 769 | * chip ID array) |
Artem Bityutskiy | 68aa352de | 2013-03-04 16:05:00 +0200 | [diff] [blame] | 770 | * @chipsize: total chip size in MiB |
Artem Bityutskiy | ecb42fe | 2013-03-13 13:45:00 +0200 | [diff] [blame] | 771 | * @erasesize: eraseblock size in bytes (determined from the extended ID if 0) |
Artem Bityutskiy | 68aa352de | 2013-03-04 16:05:00 +0200 | [diff] [blame] | 772 | * @options: stores various chip bit options |
Huang Shijie | f22d5f6 | 2013-03-15 11:00:59 +0800 | [diff] [blame] | 773 | * @id_len: The valid length of the @id. |
| 774 | * @oobsize: OOB size |
Randy Dunlap | 7b7d898 | 2014-07-27 14:31:53 -0700 | [diff] [blame] | 775 | * @ecc: ECC correctability and step information from the datasheet. |
Huang Shijie | 2dc0bdd | 2013-05-17 11:17:31 +0800 | [diff] [blame] | 776 | * @ecc.strength_ds: The ECC correctability from the datasheet, same as the |
| 777 | * @ecc_strength_ds in nand_chip{}. |
| 778 | * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the |
| 779 | * @ecc_step_ds in nand_chip{}, also from the datasheet. |
| 780 | * For example, the "4bit ECC for each 512Byte" can be set with |
| 781 | * NAND_ECC_INFO(4, 512). |
Boris BREZILLON | 57a94e2 | 2014-09-22 20:11:50 +0200 | [diff] [blame] | 782 | * @onfi_timing_mode_default: the default ONFI timing mode entered after a NAND |
| 783 | * reset. Should be deduced from timings described |
| 784 | * in the datasheet. |
| 785 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 786 | */ |
| 787 | struct nand_flash_dev { |
| 788 | char *name; |
Artem Bityutskiy | 8e12b47 | 2013-03-04 16:26:56 +0200 | [diff] [blame] | 789 | union { |
| 790 | struct { |
| 791 | uint8_t mfr_id; |
| 792 | uint8_t dev_id; |
| 793 | }; |
Artem Bityutskiy | 53552d2 | 2013-03-14 09:57:23 +0200 | [diff] [blame] | 794 | uint8_t id[NAND_MAX_ID_LEN]; |
Artem Bityutskiy | 8e12b47 | 2013-03-04 16:26:56 +0200 | [diff] [blame] | 795 | }; |
Artem Bityutskiy | ecb42fe | 2013-03-13 13:45:00 +0200 | [diff] [blame] | 796 | unsigned int pagesize; |
| 797 | unsigned int chipsize; |
| 798 | unsigned int erasesize; |
| 799 | unsigned int options; |
Huang Shijie | f22d5f6 | 2013-03-15 11:00:59 +0800 | [diff] [blame] | 800 | uint16_t id_len; |
| 801 | uint16_t oobsize; |
Huang Shijie | 2dc0bdd | 2013-05-17 11:17:31 +0800 | [diff] [blame] | 802 | struct { |
| 803 | uint16_t strength_ds; |
| 804 | uint16_t step_ds; |
| 805 | } ecc; |
Boris BREZILLON | 57a94e2 | 2014-09-22 20:11:50 +0200 | [diff] [blame] | 806 | int onfi_timing_mode_default; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 807 | }; |
| 808 | |
| 809 | /** |
| 810 | * struct nand_manufacturers - NAND Flash Manufacturer ID Structure |
| 811 | * @name: Manufacturer name |
Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 812 | * @id: manufacturer ID code of device. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 813 | */ |
| 814 | struct nand_manufacturers { |
| 815 | int id; |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 816 | char *name; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 817 | }; |
| 818 | |
| 819 | extern struct nand_flash_dev nand_flash_ids[]; |
| 820 | extern struct nand_manufacturers nand_manuf_ids[]; |
| 821 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 822 | extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd); |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 823 | extern int nand_default_bbt(struct mtd_info *mtd); |
Brian Norris | b32843b | 2013-07-30 17:52:59 -0700 | [diff] [blame] | 824 | extern int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs); |
Ezequiel Garcia | 8471bb7 | 2014-05-21 19:06:12 -0300 | [diff] [blame] | 825 | extern int nand_isreserved_bbt(struct mtd_info *mtd, loff_t offs); |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 826 | extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt); |
| 827 | extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr, |
| 828 | int allowbbt); |
| 829 | extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len, |
Sebastian Andrzej Siewior | a0491fc | 2010-10-05 12:41:01 +0200 | [diff] [blame] | 830 | size_t *retlen, uint8_t *buf); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 831 | |
Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 832 | /** |
| 833 | * struct platform_nand_chip - chip level device structure |
Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 834 | * @nr_chips: max. number of chips to scan for |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 835 | * @chip_offset: chip number offset |
Thomas Gleixner | 8be834f | 2006-05-27 20:05:26 +0200 | [diff] [blame] | 836 | * @nr_partitions: number of partitions pointed to by partitions (or zero) |
Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 837 | * @partitions: mtd partition list |
| 838 | * @chip_delay: R/B delay value in us |
| 839 | * @options: Option flags, e.g. 16bit buswidth |
Brian Norris | a40f734 | 2011-05-31 16:31:22 -0700 | [diff] [blame] | 840 | * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH |
Brian Norris | 7854d3f | 2011-06-23 14:12:08 -0700 | [diff] [blame] | 841 | * @ecclayout: ECC layout info structure |
Vitaly Wool | 972edcb | 2007-05-06 18:46:57 +0400 | [diff] [blame] | 842 | * @part_probe_types: NULL-terminated array of probe types |
Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 843 | */ |
| 844 | struct platform_nand_chip { |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 845 | int nr_chips; |
| 846 | int chip_offset; |
| 847 | int nr_partitions; |
| 848 | struct mtd_partition *partitions; |
| 849 | struct nand_ecclayout *ecclayout; |
| 850 | int chip_delay; |
| 851 | unsigned int options; |
Brian Norris | a40f734 | 2011-05-31 16:31:22 -0700 | [diff] [blame] | 852 | unsigned int bbt_options; |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 853 | const char **part_probe_types; |
Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 854 | }; |
| 855 | |
H Hartley Sweeten | bf95efd | 2009-05-12 13:46:58 -0700 | [diff] [blame] | 856 | /* Keep gcc happy */ |
| 857 | struct platform_device; |
| 858 | |
Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 859 | /** |
| 860 | * struct platform_nand_ctrl - controller level device structure |
H Hartley Sweeten | bf95efd | 2009-05-12 13:46:58 -0700 | [diff] [blame] | 861 | * @probe: platform specific function to probe/setup hardware |
| 862 | * @remove: platform specific function to remove/teardown hardware |
Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 863 | * @hwcontrol: platform specific hardware control structure |
| 864 | * @dev_ready: platform specific function to read ready/busy pin |
| 865 | * @select_chip: platform specific chip select function |
Vitaly Wool | 972edcb | 2007-05-06 18:46:57 +0400 | [diff] [blame] | 866 | * @cmd_ctrl: platform specific function for controlling |
| 867 | * ALE/CLE/nCE. Also used to write command and address |
Alexander Clouter | d6fed9e | 2009-05-11 19:28:01 +0100 | [diff] [blame] | 868 | * @write_buf: platform specific function for write buffer |
| 869 | * @read_buf: platform specific function for read buffer |
Randy Dunlap | 25806d3 | 2012-08-18 17:41:35 -0700 | [diff] [blame] | 870 | * @read_byte: platform specific function to read one byte from chip |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 871 | * @priv: private data to transport driver specific settings |
Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 872 | * |
| 873 | * All fields are optional and depend on the hardware driver requirements |
| 874 | */ |
| 875 | struct platform_nand_ctrl { |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 876 | int (*probe)(struct platform_device *pdev); |
| 877 | void (*remove)(struct platform_device *pdev); |
| 878 | void (*hwcontrol)(struct mtd_info *mtd, int cmd); |
| 879 | int (*dev_ready)(struct mtd_info *mtd); |
| 880 | void (*select_chip)(struct mtd_info *mtd, int chip); |
| 881 | void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl); |
| 882 | void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len); |
| 883 | void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len); |
John Crispin | b4f7aa8 | 2012-04-30 19:30:47 +0200 | [diff] [blame] | 884 | unsigned char (*read_byte)(struct mtd_info *mtd); |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 885 | void *priv; |
Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 886 | }; |
| 887 | |
Vitaly Wool | 972edcb | 2007-05-06 18:46:57 +0400 | [diff] [blame] | 888 | /** |
| 889 | * struct platform_nand_data - container structure for platform-specific data |
| 890 | * @chip: chip level chip structure |
| 891 | * @ctrl: controller level device structure |
| 892 | */ |
| 893 | struct platform_nand_data { |
Sebastian Andrzej Siewior | b46daf7 | 2010-10-07 21:48:27 +0200 | [diff] [blame] | 894 | struct platform_nand_chip chip; |
| 895 | struct platform_nand_ctrl ctrl; |
Vitaly Wool | 972edcb | 2007-05-06 18:46:57 +0400 | [diff] [blame] | 896 | }; |
| 897 | |
Thomas Gleixner | 41796c2 | 2006-05-23 11:38:59 +0200 | [diff] [blame] | 898 | /* Some helpers to access the data structures */ |
| 899 | static inline |
| 900 | struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd) |
| 901 | { |
| 902 | struct nand_chip *chip = mtd->priv; |
| 903 | |
| 904 | return chip->priv; |
| 905 | } |
| 906 | |
Huang Shijie | 5b40db6 | 2013-05-17 11:17:28 +0800 | [diff] [blame] | 907 | /* return the supported features. */ |
| 908 | static inline int onfi_feature(struct nand_chip *chip) |
| 909 | { |
| 910 | return chip->onfi_version ? le16_to_cpu(chip->onfi_params.features) : 0; |
| 911 | } |
| 912 | |
Huang Shijie | 3e70192 | 2012-09-13 14:57:53 +0800 | [diff] [blame] | 913 | /* return the supported asynchronous timing mode. */ |
| 914 | static inline int onfi_get_async_timing_mode(struct nand_chip *chip) |
| 915 | { |
| 916 | if (!chip->onfi_version) |
| 917 | return ONFI_TIMING_MODE_UNKNOWN; |
| 918 | return le16_to_cpu(chip->onfi_params.async_timing_mode); |
| 919 | } |
| 920 | |
| 921 | /* return the supported synchronous timing mode. */ |
| 922 | static inline int onfi_get_sync_timing_mode(struct nand_chip *chip) |
| 923 | { |
| 924 | if (!chip->onfi_version) |
| 925 | return ONFI_TIMING_MODE_UNKNOWN; |
| 926 | return le16_to_cpu(chip->onfi_params.src_sync_timing_mode); |
| 927 | } |
| 928 | |
Huang Shijie | 1d0ed69 | 2013-09-25 14:58:10 +0800 | [diff] [blame] | 929 | /* |
| 930 | * Check if it is a SLC nand. |
| 931 | * The !nand_is_slc() can be used to check the MLC/TLC nand chips. |
| 932 | * We do not distinguish the MLC and TLC now. |
| 933 | */ |
| 934 | static inline bool nand_is_slc(struct nand_chip *chip) |
| 935 | { |
Huang Shijie | 7db906b | 2013-09-25 14:58:11 +0800 | [diff] [blame] | 936 | return chip->bits_per_cell == 1; |
Huang Shijie | 1d0ed69 | 2013-09-25 14:58:10 +0800 | [diff] [blame] | 937 | } |
Brian Norris | 3dad234 | 2014-01-29 14:08:12 -0800 | [diff] [blame] | 938 | |
| 939 | /** |
| 940 | * Check if the opcode's address should be sent only on the lower 8 bits |
| 941 | * @command: opcode to check |
| 942 | */ |
| 943 | static inline int nand_opcode_8bits(unsigned int command) |
| 944 | { |
David Mosberger | e34fcb0 | 2014-03-21 16:05:10 -0600 | [diff] [blame] | 945 | switch (command) { |
| 946 | case NAND_CMD_READID: |
| 947 | case NAND_CMD_PARAM: |
| 948 | case NAND_CMD_GET_FEATURES: |
| 949 | case NAND_CMD_SET_FEATURES: |
| 950 | return 1; |
| 951 | default: |
| 952 | break; |
| 953 | } |
| 954 | return 0; |
Brian Norris | 3dad234 | 2014-01-29 14:08:12 -0800 | [diff] [blame] | 955 | } |
| 956 | |
Huang Shijie | 7852f89 | 2014-02-21 13:39:39 +0800 | [diff] [blame] | 957 | /* return the supported JEDEC features. */ |
| 958 | static inline int jedec_feature(struct nand_chip *chip) |
| 959 | { |
| 960 | return chip->jedec_version ? le16_to_cpu(chip->jedec_params.features) |
| 961 | : 0; |
| 962 | } |
Boris BREZILLON | bb5fd0b | 2014-07-11 09:49:41 +0200 | [diff] [blame] | 963 | |
Boris BREZILLON | b25046b | 2014-08-17 10:29:42 +0200 | [diff] [blame] | 964 | /* |
Boris BREZILLON | bb5fd0b | 2014-07-11 09:49:41 +0200 | [diff] [blame] | 965 | * struct nand_sdr_timings - SDR NAND chip timings |
| 966 | * |
| 967 | * This struct defines the timing requirements of a SDR NAND chip. |
| 968 | * These informations can be found in every NAND datasheets and the timings |
| 969 | * meaning are described in the ONFI specifications: |
| 970 | * www.onfi.org/~/media/ONFI/specs/onfi_3_1_spec.pdf (chapter 4.15 Timing |
| 971 | * Parameters) |
| 972 | * |
| 973 | * All these timings are expressed in picoseconds. |
| 974 | */ |
| 975 | |
| 976 | struct nand_sdr_timings { |
| 977 | u32 tALH_min; |
| 978 | u32 tADL_min; |
| 979 | u32 tALS_min; |
| 980 | u32 tAR_min; |
| 981 | u32 tCEA_max; |
| 982 | u32 tCEH_min; |
| 983 | u32 tCH_min; |
| 984 | u32 tCHZ_max; |
| 985 | u32 tCLH_min; |
| 986 | u32 tCLR_min; |
| 987 | u32 tCLS_min; |
| 988 | u32 tCOH_min; |
| 989 | u32 tCS_min; |
| 990 | u32 tDH_min; |
| 991 | u32 tDS_min; |
| 992 | u32 tFEAT_max; |
| 993 | u32 tIR_min; |
| 994 | u32 tITC_max; |
| 995 | u32 tRC_min; |
| 996 | u32 tREA_max; |
| 997 | u32 tREH_min; |
| 998 | u32 tRHOH_min; |
| 999 | u32 tRHW_min; |
| 1000 | u32 tRHZ_max; |
| 1001 | u32 tRLOH_min; |
| 1002 | u32 tRP_min; |
| 1003 | u32 tRR_min; |
| 1004 | u64 tRST_max; |
| 1005 | u32 tWB_max; |
| 1006 | u32 tWC_min; |
| 1007 | u32 tWH_min; |
| 1008 | u32 tWHR_min; |
| 1009 | u32 tWP_min; |
| 1010 | u32 tWW_min; |
| 1011 | }; |
Boris BREZILLON | 974647e | 2014-07-11 09:49:42 +0200 | [diff] [blame] | 1012 | |
| 1013 | /* get timing characteristics from ONFI timing mode. */ |
| 1014 | const struct nand_sdr_timings *onfi_async_timing_mode_to_sdr_timings(int mode); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1015 | #endif /* __LINUX_MTD_NAND_H */ |