blob: 205ee37eed73bf5ed36acd80ebb1ae4378bb156e [file] [log] [blame]
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -07001/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
17 * Copyright (C) Ashok Raj <ashok.raj@intel.com>
18 * Copyright (C) Shaohua Li <shaohua.li@intel.com>
19 */
20
21#ifndef __DMAR_H__
22#define __DMAR_H__
23
24#include <linux/acpi.h>
25#include <linux/types.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070026#include <linux/msi.h>
Suresh Siddha1531a6a2009-03-16 17:04:57 -070027#include <linux/irqreturn.h>
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070028
Andrew Morton6eea69d2011-10-31 17:06:29 -070029struct acpi_dmar_header;
30
Suresh Siddha41750d32011-08-23 17:05:18 -070031/* DMAR Flags */
32#define DMAR_INTR_REMAP 0x1
33#define DMAR_X2APIC_OPT_OUT 0x2
34
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070035struct intel_iommu;
Suresh Siddhad3f13812011-08-23 17:05:25 -070036#ifdef CONFIG_DMAR_TABLE
Suresh Siddha41750d32011-08-23 17:05:18 -070037extern struct acpi_table_header *dmar_tbl;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070038struct dmar_drhd_unit {
39 struct list_head list; /* list of drhd units */
Suresh Siddha1886e8a2008-07-10 11:16:37 -070040 struct acpi_dmar_header *hdr; /* ACPI header */
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070041 u64 reg_base_addr; /* register base address*/
42 struct pci_dev **devices; /* target device array */
43 int devices_cnt; /* target device count */
David Woodhouse276dbf992009-04-04 01:45:37 +010044 u16 segment; /* PCI domain */
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070045 u8 ignored:1; /* ignore drhd */
46 u8 include_all:1;
47 struct intel_iommu *iommu;
48};
49
Suresh Siddha2ae21012008-07-10 11:16:43 -070050extern struct list_head dmar_drhd_units;
51
52#define for_each_drhd_unit(drhd) \
53 list_for_each_entry(drhd, &dmar_drhd_units, list)
54
David Woodhouse8f912ba2009-04-03 15:19:32 +010055#define for_each_active_iommu(i, drhd) \
56 list_for_each_entry(drhd, &dmar_drhd_units, list) \
57 if (i=drhd->iommu, drhd->ignored) {} else
58
59#define for_each_iommu(i, drhd) \
60 list_for_each_entry(drhd, &dmar_drhd_units, list) \
61 if (i=drhd->iommu, 0) {} else
62
Suresh Siddha2ae21012008-07-10 11:16:43 -070063extern int dmar_table_init(void);
Suresh Siddha2ae21012008-07-10 11:16:43 -070064extern int dmar_dev_scope_init(void);
Jiang Liuada4d4b2014-01-06 14:18:09 +080065extern int dmar_parse_dev_scope(void *start, void *end, int *cnt,
66 struct pci_dev ***devices, u16 segment);
67extern void dmar_free_dev_scope(struct pci_dev ***devices, int *cnt);
Suresh Siddha2ae21012008-07-10 11:16:43 -070068
69/* Intel IOMMU detection */
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -040070extern int detect_intel_iommu(void);
Suresh Siddha9d783ba2009-03-16 17:04:55 -070071extern int enable_drhd_fault_handling(void);
Suresh Siddha2ae21012008-07-10 11:16:43 -070072
Suresh Siddha2ae21012008-07-10 11:16:43 -070073extern int parse_ioapics_under_ir(void);
74extern int alloc_iommu(struct dmar_drhd_unit *);
75#else
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -040076static inline int detect_intel_iommu(void)
Suresh Siddha2ae21012008-07-10 11:16:43 -070077{
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -040078 return -ENODEV;
Suresh Siddha2ae21012008-07-10 11:16:43 -070079}
80
81static inline int dmar_table_init(void)
82{
83 return -ENODEV;
84}
Suresh Siddha29b61be2009-03-16 17:05:02 -070085static inline int enable_drhd_fault_handling(void)
86{
87 return -1;
88}
Suresh Siddhad3f13812011-08-23 17:05:25 -070089#endif /* !CONFIG_DMAR_TABLE */
Suresh Siddha2ae21012008-07-10 11:16:43 -070090
Suresh Siddha2ae21012008-07-10 11:16:43 -070091struct irte {
92 union {
93 struct {
94 __u64 present : 1,
95 fpd : 1,
96 dst_mode : 1,
97 redir_hint : 1,
98 trigger_mode : 1,
99 dlvry_mode : 3,
100 avail : 4,
101 __reserved_1 : 4,
102 vector : 8,
103 __reserved_2 : 8,
104 dest_id : 32;
105 };
106 __u64 low;
107 };
108
109 union {
110 struct {
111 __u64 sid : 16,
112 sq : 2,
113 svt : 2,
114 __reserved_3 : 44;
115 };
116 __u64 high;
117 };
118};
Thomas Gleixner423f0852010-10-10 11:39:09 +0200119
Suresh Siddha41750d32011-08-23 17:05:18 -0700120enum {
121 IRQ_REMAP_XAPIC_MODE,
122 IRQ_REMAP_X2APIC_MODE,
123};
124
Suresh Siddha2ae21012008-07-10 11:16:43 -0700125/* Can't use the common MSI interrupt functions
126 * since DMAR is not a pci device
127 */
Thomas Gleixner5c2837f2010-09-28 17:15:11 +0200128struct irq_data;
129extern void dmar_msi_unmask(struct irq_data *data);
130extern void dmar_msi_mask(struct irq_data *data);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700131extern void dmar_msi_read(int irq, struct msi_msg *msg);
132extern void dmar_msi_write(int irq, struct msi_msg *msg);
133extern int dmar_set_interrupt(struct intel_iommu *iommu);
Suresh Siddha1531a6a2009-03-16 17:04:57 -0700134extern irqreturn_t dmar_fault(int irq, void *dev_id);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700135extern int arch_setup_dmar_msi(unsigned int irq);
136
Suresh Siddhad3f13812011-08-23 17:05:25 -0700137#ifdef CONFIG_INTEL_IOMMU
Suresh Siddha2ae21012008-07-10 11:16:43 -0700138extern int iommu_detected, no_iommu;
139extern struct list_head dmar_rmrr_units;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700140struct dmar_rmrr_unit {
141 struct list_head list; /* list of rmrr units */
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700142 struct acpi_dmar_header *hdr; /* ACPI header */
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700143 u64 base_address; /* reserved base address*/
144 u64 end_address; /* reserved end address */
145 struct pci_dev **devices; /* target devices */
146 int devices_cnt; /* target device count */
147};
148
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700149#define for_each_rmrr_units(rmrr) \
150 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800151
152struct dmar_atsr_unit {
153 struct list_head list; /* list of ATSR units */
154 struct acpi_dmar_header *hdr; /* ACPI header */
155 struct pci_dev **devices; /* target devices */
156 int devices_cnt; /* target device count */
157 u8 include_all:1; /* include all ports */
158};
159
Suresh Siddha318fe7d2011-08-23 17:05:20 -0700160int dmar_parse_rmrr_atsr_dev(void);
161extern int dmar_parse_one_rmrr(struct acpi_dmar_header *header);
162extern int dmar_parse_one_atsr(struct acpi_dmar_header *header);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700163extern int intel_iommu_init(void);
Suresh Siddhad3f13812011-08-23 17:05:25 -0700164#else /* !CONFIG_INTEL_IOMMU: */
FUJITA Tomonori9d5ce732009-11-10 19:46:16 +0900165static inline int intel_iommu_init(void) { return -ENODEV; }
Suresh Siddha318fe7d2011-08-23 17:05:20 -0700166static inline int dmar_parse_one_rmrr(struct acpi_dmar_header *header)
167{
168 return 0;
169}
170static inline int dmar_parse_one_atsr(struct acpi_dmar_header *header)
171{
172 return 0;
173}
174static inline int dmar_parse_rmrr_atsr_dev(void)
175{
176 return 0;
177}
Suresh Siddhad3f13812011-08-23 17:05:25 -0700178#endif /* CONFIG_INTEL_IOMMU */
FUJITA Tomonori9d5ce732009-11-10 19:46:16 +0900179
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700180#endif /* __DMAR_H__ */